PRICE \$2.00 1965 EDITION

TEXAS INSTRUMENTS INCORPORATED • SEMICONDUCTOR-COMPONENTS DIVISION

# **Communications** HANDBOOK PART I





TEXAS INSTRUMENTS

COMMUNICATIONS HANDBOOK - PART I



## Texas Instruments Microlibrary John R. Miller, Series Editor

Transistor Circuit Design: Staff • McGraw-Hill

Field-effect Transistors: Sevin • McGraw-Hill

Semiconductor Materials: Runyan • McGraw-Hill (in press)

Computer Seminar: Staff

Communications Handbook: Staff

Our TI Authors: Staff

Orders for the first three titles in this list may be sent directly to: McGraw-Hill Book Co., Inc. Hightstown, New Jersey Orders for the other titles may be sent to: Inquiry Answering Service Texas Instruments Incorporated P.O. Box 5012 Dallas, Texas



### Prepared by the Engineering Staff of Texas Instruments Incorporated

#### Edited by

John R. Miller Technical Publications Manager

#### Contributors

Harry F. Cooke Bob Crawford Ralph Dean Stan Holcomb George Johnson Peter Norris Frank Opp L. J. Sevin Ted Small Bill Tulloch Roger Webster



#### **COMMUNICATIONS HANDBOOK**

Copyright © 1965 by Texas Instruments Incorporated. All Rights Reserved. Printed in the United States of America. This book, or parts thereof, may not be reproduced in any form without permission of the publisher, Texas Instruments Incorporated.

Information contained in this book is believed to be accurate and reliable. However, responsibility is assumed neither for its use nor for any infringement of patents or rights of others which may result from its use. No license is granted by implication or otherwise under any patent or patent right of Texas Instruments or others.

SC-6219

# Preface

Communications Handbook, Parts I and II, are the first two paperback volumes in the Texas Instruments Microlibrary. The objective of the Handbook is to give the communications circuit designer as much useful and current information as can be supplied in a work of 400 pages. Obviously, we cannot hope to present comprehensive coverage of the vast communications field; instead, we have tried to include material that has proved to be of current interest, as evidenced by reactions to papers delivered at Texas Instruments technical seminars, acceptance of our monthly Technical Newsletter, and requests from customers for special information.

New editions of the Handbook will be published periodically, to reflect improvements in design techniques and devices.

Please send any queries regarding material in this Handbook to the individual author, in care of Texas Instruments Incorporated, Post Office Box 5012, Dallas, Texas 75222.

Texas Instruments Incorporated Semiconductor-Components Division

# Contents

| Preface                                                          | iii |
|------------------------------------------------------------------|-----|
| Gatefold: Applications Chart – Dalcom Communications Transistors |     |
| Chapter 1. New Communications Devices                            | 1   |
| Characteristics                                                  | 1   |
| Silicon Small-signal Transistors                                 | 1   |
| Germanium Small-signal Transistors                               | 5   |
| Diodes                                                           | 6   |
| High-frequency Transistor Packages                               | 8   |
| Integrated Circuits                                              | 10  |
| Power Communications Products                                    | 11  |
|                                                                  | • • |
| Chanton 2 Dependence of Transister y Parameters on Rigs          |     |
| Exercise and Temperature                                         | 10  |
| rrequency, and remperature                                       | 10  |
|                                                                  | 13  |
| Iwo-port Parameters                                              | 13  |
| Measurement of the y Parameters                                  | 15  |
| Sensitivity of y Parameters                                      | 19  |
| Bibliography                                                     | 30  |
|                                                                  |     |
| Chapter 3. Typical y Parameter Data                              | 31  |
| Chapter A Power Gain and Stability in Linear Active Two-ports    | 47  |
| Introduction                                                     | 17  |
| Fauivalent Circuits                                              | 47  |
| Power Gain Equations                                             | 50  |
| Power Gain Equations                                             | 50  |
| Power Gain Considerations                                        | 20  |
|                                                                  | 58  |
| System Stability                                                 | 58  |
| lests tor Stability                                              | 59  |
| Transistor Inherent Stability                                    | 61  |
| Various Stability Factors                                        | 62  |
| Bibliography                                                     | 64  |

# Contents

| Chapter 5. High-frequency Amplifier Design Using Admittance      |   |     |
|------------------------------------------------------------------|---|-----|
| Parameters                                                       |   | 67  |
| Introduction                                                     |   | 67  |
| Admittance Parameter Characterization                            |   | 67  |
| Power Gain and Stability                                         |   | 68  |
| A Brief Description of the Linvill Technique                     |   | 73  |
| Graphical Presentation of Power Gain                             |   | 75  |
| Linvill Chart Prenaration                                        | • | 79  |
| Linvill Chart Calculations Example                               | • | 80  |
| Gain Design Procedures                                           | • | 82  |
| Gain Design Fracedores                                           | • | 82  |
|                                                                  | • | 02  |
|                                                                  | • | 00  |
| Chapter 6. Small-signal UHF Amplifier Design                     |   | 89  |
|                                                                  |   | 89  |
| Power Gain-stability Description of the LAN                      | • | 89  |
| Load Calculation                                                 | • | 01  |
| Output Network Design                                            | • | 02  |
| Input Network Design                                             | • | 74  |
|                                                                  | • | 74  |
|                                                                  | • | 97  |
| Appendix I: Power Flow in a General Two-port                     | • | 98  |
| Appendix II: Lossless Matching Techniques                        | • | 102 |
| Appendix III: Input Immittance                                   | • | 104 |
| Chapter 7 Field-effect Transistors for Low-level Circuits        |   | 107 |
| A Simplified Theory                                              | • | 107 |
| Static Characteristics                                           | • | 114 |
| Bigsing for Stable A-C Operation                                 | • | 121 |
| Bias Design Example                                              | • | 121 |
| Matching for Stable D.C. Operation                               | • | 120 |
| Matching for Stable D-C Operation                                | • | 127 |
|                                                                  | • | 102 |
|                                                                  | • | 132 |
| Combining Conventional Transistors                               | • | 135 |
| Bibliography                                                     | • | 145 |
| Chapter 8. Dependence of Field-effect Transistor Characteristics |   |     |
| on Temperature                                                   |   | 147 |
| Introduction                                                     | • | 147 |
| The Square-law Behavior of FET's                                 |   | 147 |
| Mobility and Contact Potential                                   |   | 149 |
| The Forward Transfer Characteristics of FET's vs Temperature     |   | 150 |
| Bibliography                                                     |   | 158 |

# Contents

| Chapter 9. Dual Transistors in Low-level Circuits | •   |     |      |     |    |       |    | 159 |
|---------------------------------------------------|-----|-----|------|-----|----|-------|----|-----|
| Introduction                                      |     | •   | •    | •   | •  | •     | •  | 159 |
| Conditions Related to Amplifier Drift .           | •   |     |      |     |    |       |    | 159 |
| Application: A High-quality Direct-coupled Di     | ffe | rei | ntic | I A | mp | olifi | er | 161 |
| Performance Characteristics                       | •   | •   | •    | •   | .' | •     | •  | 163 |
| Chapter 10. Low-level Operation of the 2N929 an   | d 2 | 2N' | 930  | ).  |    |       |    | 167 |
| Low-frequency Low-noise Applications              | •   | •   | •    | •   | •  | •     | •  | 167 |
| Chapter 11. High Input Impedance Techniques       |     |     |      |     |    |       |    | 173 |
| Introduction                                      | •   |     | •    |     | •  | •     |    | 173 |
| Methods                                           | •   |     |      |     |    |       |    | 173 |
| Basic Impedance Multiplier                        |     |     |      | •   |    |       |    | 174 |
| Field-effect Transistors                          |     |     |      |     |    | •     | •  | 185 |
| Conclusions                                       | •   |     |      |     | •  |       |    | 188 |
| Bibliography                                      | •   | •   | •    | •   | •  | •     | •  | 188 |
| Index                                             |     |     |      |     |    |       |    | 189 |



Artist's conception of F-111 supersonic fighters engaged in carrier operations. Built by General Dynamics, a fully armed F-111 is projected as carrying more than 7000 TI networks and several thousand TI discrete transistors.

# DALCOM COMMUNICATIONS TRANSISTORS — APPLICATIONS CHART

|                      |                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                | Large Signal                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                    |                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                              |                                                                                                                                                                                                                                            |                                                                                                                                                                                                    |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FREQUENCY<br>RANGE   | RF AMPLIFIERS                                                                                                                                                                                                                                                                                      | IF AMPLIFIERS                                                                                                                                                                                                                                                                  | MIXERS & CONVERTERS                                                                                                                                                                                                                        | LOW-LEVEL OSCILLATORS                                                                                                                                                                                                                                              | HIGH-LEVEL OSCILLATORS                                                                                                                                                                | LOW-POWER<br>AUDIO/VIDEO AMPLIFIERS                                                                                                                                                                                                                                                          | POWER AMPLIFIERS<br>One watt or less                                                                                                                                                         | POWER AMPLIFIERS<br>LESS THAN FIVE WATTS                                                                                                                                                                                                   | POWER AMPLIFIERS<br>GREATER THAN FIVE WATTS                                                                                                                                                        |
| 0-20 KC              |                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                    |                                                                                                                                                                                       | 2N780 (Si Mesa)<br>2N2861/62 (Si Planar PNP)<br>USA2N929/USA2N930 (Si Planar)<br>2N2586 (Si Planar)<br>2N650A-2N652A (Alloy)<br>2N524-2N527 (Alloy)<br>2N1273/74 (Alloy)<br>2N1370-2N1383 (Alloy)<br>2N2272N338 (Grown)<br>2N1149-2N1153 (Grown)<br>2N1566A/2N736A (Si Mesa)                 | 2N243/44 (Grown Diff Si)<br>2N342B (Grown Diff Si)<br>2N343B (Grown Diff Si)                                                                                                                 | 2N497/98 (Diff Si)<br>2N656/57 (Diff Si)<br>2N1038-2N1041 (Alloy)<br>2N2564-2N2567 (Alloy)                                                                                                                                                 | 2N1046 (Alloy)<br>2N250/51 (Alloy)<br>2N456A-2N458A (Alloy)<br>2N1021/22 (Alloy)<br>2N511-2N514B (Alloy)<br>2N2552/2N1045 (Alloy)<br>2N389 (Diff Si)<br>2N424 (Diff Si)<br>2N1047-2N1050 (Diff Si) |
| 20 KC<br>TO<br>2 MC  | USA2N929/USA2N930 (Si Planar)<br>2N2586 (Si Planar)<br>T1363 (Alloy)<br>2N2188 Series (Alloy)<br>2N332-338 (Grown)<br>2N780 (Si Mesa)<br>USA2N760A (Si Mesa)<br>2N1566A/2N736A (Si Mesa)                                                                                                           | USA2N929/USA2N930 (Si Planar)<br>2N2585 (Si Planar)<br>T1363/364 (Alloy)<br>2N1302-2N1309 (Alloy)<br>2N2188 Series (Alloy)<br>2N332-2N338 (Grown)<br>2N780 (Si Mesa)<br>USA2N760A (Si Mesa)<br>2N1566A/2N736A (Si Mesa)                                                        | USA2N929/USA2N930 (Si Planar)<br>2N2586 (Si Planar)<br>T1363/64 (Alloy)<br>2N2188 Series (Alloy)<br>2N32-2N338 (Grown)<br>2N780 (Si Mesa)<br>USA2N760A (Si Mesa)<br>2N1566A/2N736A (Si Mesa)                                               | T1363/64 (Alloy)<br>2N1302-2N1305 (Alloy)<br>2N2188 Series (Alloy)<br>2N322-2N338 (Grown)<br>2N780 (Si Mesa)<br>USA2N929/USA2N930 (Si Planar)<br>2N2586 (Si Planar)<br>USA2N760A (Si Mesa)<br>2N1566A/2N736A (Si Mesa)                                             | 2N696 (Si Planar)<br>2N697 (Si Planar)<br>2N698/99 (Si Planar)                                                                                                                        | 2N697 (Si Mesa)<br>2N780 (Si Mesa)<br>USA2N929/USA2N930 (Si Planar)<br>2N2861/62 (Si Planar PNP)<br>2N696 (Si Mesa)<br>2N696 (99 (Si Mesa)<br>2N524-2N527 (Alloy)<br>2N650A-2N652A (Alloy)<br>2N32-2N338 (Grown)<br>2N1149-2N1153 (Grown)<br>USA2N760A (Si Mesa)<br>2N1566A/2N736A (Si Mesa) | 2N1141/42/43 (Ge Mesa)<br>2N2863 (Si Planar)<br>2N2864 (Si Planar)                                                                                                                           | 2N1131/32 (Si Planar)<br>2N696/97/98/99 (Si Planar)<br>2N1613-2N1711 (Si Planar)<br>2N1890 (Si Planar)<br>2N1899 (Si Planar)<br>2N1899 (Si Planar)<br>2N497/98 (Diff Si)<br>2N656/57 (Diff Si)<br>2N2863 (Si Planar)<br>2N2864 (Si Planar) | 2N1046/2N1908 (Alloy Diff)<br>2N389 (Diff Si)<br>2N424 (Diff Si)<br>2N1047-2N1050 (Diff Si)                                                                                                        |
| 2-10 MC              | 2N1141/42/43 (Ge Mesa)<br>USA2N929/USA2N930 (Si Planar)<br>2N2586 (Si Planar)<br>2N2188 Series (Alloy)<br>3N34/35 (Grown)<br>2N780 (Si Mesa)<br>USA2N760A (Si Mesa)<br>2N1566A/2N736A (Si Mesa)                                                                                                    | 2N1141/42/43 (Ge Mesa)<br>USA2N929/USA2N930 (Si Planar)<br>2N2586 (Si Planar)<br>2N2188 Series (Alloy)<br>3N34/35 (Grown)<br>2N780 (Si Mesa)<br>USA2N760A (Si Mesa)<br>2N1566A/2N736A (Si Mesa)                                                                                | 2N1141/42/43 (Ge Mesa)<br>USA2N929/USA2N930 (Si Planar)<br>2N2188 Series (Alloy)<br>3N34/35 (Grown)<br>2N780 (Si Mesa)<br>USA2N760A (Si Mesa)<br>2N1566A/2N736A (Si Mesa)                                                                  | 2N1141/42/43 (Ge Mesa)<br>2N1302-2N1309 (Alloy)<br>2N2188 Series (Alloy)<br>3N34/35 (Grown)<br>2N780 (Si Mesa)<br>USA2N929/USA2N930 (Si Planar)<br>2N2586 (Si Planar)<br>2N1566A/2N736A (Si Mesa)                                                                  | 2N1141/42/43 (Ge Mesa)<br>2N696 (Si Planar)<br>2N697 (Si Planar)<br>2N698/99 (Si Planar)<br>2N2863 (Si Planar)<br>2N2864 (Si Planar)                                                  | 2N1141/42/43 (Ge Mesa)<br>2N697 (Si Planar)<br>2N696 (Si Planar)<br>2N780 (Si Mesa)<br>2N2861/62 (Si Planar PNP)<br>USA2N929/USA2N930 (Si Planar)<br>2N698/99 (Si Planar)<br>USA2N760A (Si Mesa)<br>2N1566A/2N736A (Si Mesa)                                                                 | 2N1141/42/43 (Ge Mesa)<br>2N1714-2N1717 (Si Mesa)<br>2N2863 (Si Planar)<br>2N2864 (Si Planar)<br>2N2864 (Si Planar)<br>2N2987-2N2994 (Si Planar)                                             | 2N1131/32 (Si Planar)<br>2N1714-2N1721 (Si Planar)<br>2N1722-2N1724 (Si Mesa)<br>2N1936/37 (Si Mesa)<br>2N2150/51 (Si Mesa)<br>2N2853/64 (Si Planar)<br>2N2983-2N2986 (Si Mesa)<br>2N2983-2N2994 (Si Planar)<br>TI-816 (Si Planar)         | 2N1046/2N1908 (Alloy Diff)<br>2N1047B-2N1050B (Si Mesa)<br>2N1722-2N1724 (Si Mesa)<br>2N1723-2N1725 (Si Mesa)<br>2N1936/37 (Si Mesa)<br>2N2150/51 (Si Mesa)<br>2N2983-2N2986 (Si Mesa)             |
| 10-30 MC             | 2N1141/42/43 (Ge Mesa)<br>2N2996/97/98 (Ge Mesa)<br>USA2N929/USA2N930 (Si Planar)<br>2N743/44 (Si Planar)<br>USA2N760A (Si Planar)<br>USA2N760A (Si Mesa)<br>2N780 (Si Mesa)<br>2N2411/2N2412 (Si Planar)<br>2N2188 Series (Alloy)<br>3N34/35 (Grown)<br>TIX3032 (Ge Planar)<br>2N2586 (Si Planar) | 2N1141/42/43 (Ge Mesa)<br>2N2996/97/98 (Ge Mesa)<br>2N2861/62 (Si Planar PNP)<br>USA2N929/USA2N930 (Si Planar)<br>2N744/43 (Si Planar)<br>2N746A (Si Planar)<br>2N2188 Series (Alloy)<br>3N34/35 (Grown)<br>TIX3032 (Ge Planar)<br>USA2N760(A) (Si Mesa)<br>2N2865 (Si Planar) | 2N1141/42/43 (Ge Mesa)<br>2N2996/97/98 (Ge Mesa)<br>USA2N929/USA2N930 (Si Planar)<br>2N2188 Series (Alloy)<br>3N34/35 (Grown)<br>2N780 (Si Mesa)<br>USA2N760A (Si Mesa)<br>TIX3032 (Ge Planar)<br>2N2586 (Si Planar)<br>2N2865 (Si Planar) | 2N1141/42/43 (Ge Mesa)<br>2N2996/97/98 (Ge Mesa)<br>2N743/44 (Si Planar)<br>2N2188 Series (Alloy)<br>3N34/35 (Grown)<br>USA2N929/USA2N930 (Si Planar)<br>2N780 (Si Mesa)<br>USA2N760A (Si Mesa)<br>2N2586 (Si Planar)<br>TIX3032 (Ge Planar)<br>2N2865 (Si Planar) | 2N1142/43 (Ge Mesa)<br>2N698/99 (Si Planar)<br>2N706A (Si Planar)<br>2N796/97 (Si Planar)<br>2N743/44 (Si Planar)<br>2N2863 (Si Planar)<br>2N2864 (Si Planar)                         | 2N1141/42/43 (Ge Mesa)<br>2N698/99 (Si Planar)<br>2N2861/62 (Si Planar)<br>USA2N760A (Si Planar)<br>USA2N760A (Si Mesa)<br>2N1566A/2N736A (Si Mesa)<br>2N2217-2N2222 (Si Planar)<br>2N3570/71/72 (Si Planar)                                                                                 | 2N1141/42/43 (Ge Mesa)<br>2N743/44 (Si Planar)<br>2N706A (Si Planar)<br>2N2863 (Si Planar)<br>2N2864 (Si Planar)<br>2N2864 (Si Planar)                                                       | 2N1131/32 (Si Planar)<br>2N2863 (Si Planar)<br>2N2864 (Si Planar)<br>TI 816 (Si Planar)                                                                                                                                                    | 2N2876 (Si Planar)*                                                                                                                                                                                |
| 30-70 MC             | 2N1141/42/43 (Ge Mesa)<br>2N2996/97/98 (Ge Mesa)<br>2N2415/16 (Ge Mesa)<br>2N743/44 (Si Planar)<br>2N918 (Si Planar)<br>2N2191 (Alloy)<br>3N35 (Grown)<br>TIX3032 (Ge Planar)<br>USA2N760A (Si Mesa)<br>2N2865 (Si Planar)<br>2N3570/71/72 (Si Planar)                                             | 2N2996/97/98 (Ge Mesa)<br>2N1141/42/43 (Ge Mesa)<br>2N3570/71/72 (Si Planar)<br>TIX3032 (Ge Planar)<br>2N2861/62 (Si Planar PNP)<br>2N918 (Si Planar)<br>2N2189 (Alloy)<br>2N2191 (Alloy)<br>3N35 (Grown)<br>2N2855 (Si Planar)                                                | 2N2996/97/98 (Ge Mesa)<br>2N1141/42/43 (Ge Mesa)<br>2N918 (Si Planar)<br>TIX3032 (Ge Planar)<br>2N2189 (Alloy)<br>3N35 (Grown)<br>2N780 (Si Mesa)<br>USA2N760A (Si Mesa)<br>2N3570/71/72 (Si Planar)<br>2N2855 (Si Planar)                 | 2N1141/42/43 (Ge Mesa)<br>2N2996/97/98 (Ge Mesa)<br>2N743/44 (Si Planar)<br>2N2188 Series (Alloy)<br>3N35 (Grown)<br>2N780 (Si Mesa)<br>USA2N760A (Si Mesa)<br>2N1566A/2N736A (Si Mesa)<br>2N2865 (Si Planar)<br>2N918 (Si Planar)<br>2N350/71/72 (Si Planar)      | 2N1141/42/43 (Ge Mesa)<br>2N706A (Si Planar)<br>2N743/44 (Si Planar)<br>2N2863 (Si Planar)<br>2N2864 (Si Planar)<br>2N3570/71/72 (Si Planar)                                          | 2N2861/62 (Si Planar PNP)<br>2N743/44 (Si Planar)<br>2N2217-2N2222 (Si Planar)<br>2N3570/71/72 (Si Planar)                                                                                                                                                                                   | 2N1141/42/43 (Ge Mesa)<br>2N743/44 (Si Planar)<br>2N706A (Si Planar)<br>2N2863 (Si Planar)<br>2N2864 (Si Planar)<br>2N2217-2N2219 (Si Planar)<br>2N283/84 (Si Planar)                        | 2N2863 (Si Planar)<br>2N2864 (Si Planar)<br>2N2884 (Si Planar)                                                                                                                                                                             | 2N2876 (Si Planar) *                                                                                                                                                                               |
| 70-400 MC            | 2N1141/42/43 (Ge Mesa)<br>2N2996/97/98 (Ge Mesa)<br>2N2415/16 (Ge Mesa)<br>2N918 (Si Planar)<br>2N2865 (Si Planar)<br>2N3570/71/72 (Si Planar)<br>TIX3024 (Ge Mesa)                                                                                                                                | 2N1141/42/43 (Ge Mesa)<br>2N2996/97/98 (Ge Mesa)<br>2N2415/16 (Ge Mesa)<br>2N918 (Si Planar)<br>2N2865 (Si Planar)<br>2N3570/71/72 (Si Planar)<br>TIX3024 (Ge Mesa)                                                                                                            | 2N2996/97/98 (Ge Mesa)<br>2N1141/42/43 (Ge Mesa)<br>2N2415/16 (Ge Mesa)<br>2N918 (Si Planar)<br>2N818 (Si Planar)<br>2N3570/71/72 (Si Planar)<br>TIX3024 (Ge Mesa)                                                                         | 2N1141/42/43 (Ge Mesa)<br>2N2415/16 (Ge Mesa)<br>2N2996/97/98 (Ge Mesa)<br>2N918 (Si Planar)<br>TIXS09 (Si Planar)<br>TIXS10 (Si Planar)<br>2N2865 (Si Planar)<br>2N3570/71/72 (Si Planar)                                                                         | 2N1141/42/43 (Ge Mesa)<br>2N743/44 (Si Planar)<br>2N2863 (Si Planar)<br>2N2864 (Si Planar)<br>2N3570 (Si Planar)<br>TIXS09 (Si Planar)<br>TIXS10 (Si Planar)<br>2N2883/84 (Si Planar) | 2N1141/42/43 (Ge Mesa)<br>2N743/44 (Si Planar)<br>2N2861/62 (Si Planar PNP)<br>2N2217-2N2222 (Si Planar)<br>2N3570/71/72 (Si Planar)<br>TIXS09 (Si Planar)<br>TIXS10 (Si Planar)                                                                                                             | 2N1141/42/43 (Ge Mesa)<br>2N743/44 (Si Planar)<br>2N2863 (Si Planar)<br>2N2864 (Si Planar)<br>2N2217-2N2219 (Si Planar)<br>TIXS09 (Si Planar)<br>TIXS10 (Si Planar)<br>2N2883/84 (Si Planar) | 2N2863 (Si Planar)<br>2N2864 (Si Planar)<br>2N2884 (Si Planar)<br>2N2876 (Si Planar) *<br>TIX3016A (Si Planar)                                                                                                                             |                                                                                                                                                                                                    |
| 400 MC<br>T0<br>3 GC | 2N2998/99 (Ge Mesa)<br>2N2415/16 (Ge Mesa)<br>2N2865 (Si Planar)<br>TIX3024 (Ge Mesa)<br>2N918 (Si Planar)<br>2N3570 (Si Planar)                                                                                                                                                                   | 2N2998/99 (Ge Mesa)<br>2N2415/16 (Ge Mesa)<br>2N2865 (Si Planar)<br>TIX3024 (Ge Mesa)<br>2N918 (Si Planar)<br>2N3570 (Si Planar)                                                                                                                                               | 2N2998/99 (Ge Mesa)<br>2N2415/16 (Ge Mesa)<br>2N2865 (Si Planar)<br>TIX3024 (Ge Mesa)<br>2N918 (Si Planar)<br>2N3570 (Si Planar)                                                                                                           | 2N2998/99 (Ge Mesa)<br>2N3570 (Si Planar)<br>TIX3016A (Si Planar)<br>TIXS09 (Si Planar)<br>TIXS10 (Si Planar)                                                                                                                                                      | 2N3570 (Si Planar)<br>TIX3016A (Si Planar)<br>TIXS09 (Si Planar)<br>TIXS10 (Si Planar)<br>TIXS12 (Si Planar)<br>TIXS13 (Si Planar)                                                    | 2N3570 (Si Planar)<br>TIX3016A (Si Planar)<br>TIXS09 (Si Planar)<br>TIXS10 (Si Planar)<br>TIXS12 (Si Planar)<br>TIXS13 (Si Planar)<br>TIXS13 (Si Planar)                                                                                                                                     | TIX3016A (Si Planar)<br>TIXS12 (Si Planar)<br>TIXS13 (Si Planar)                                                                                                                             | TIX3016A (Si Planar)<br>TIXS12 (Si Planar)                                                                                                                                                                                                 |                                                                                                                                                                                                    |

\*To be announced March 1965

# **New Communications Devices**

#### by Ted Small

This chapter is designed to familiarize the communications equipment designer and manufacturer with the newer linear communications devices recently announced by Texas Instruments.

We have included information that will supplement the basic data sheet information; in some cases, we have summarized important major device characteristics in tabular form. If we can provide any additional information concerning these devices, or if you have special applications problems, please contact your nearest TI sales office.

# SUMMARY OF HIGH-FREQUENCY SMALL-SIGNAL AMPLIFIER CHARACTERISTICS

Tables 1 and 2 and Fig. 1 provide a graphic summary of our transistor capabilities.

#### SILICON SMALL-SIGNAL TRANSISTORS

**2N3570 and TIX3016A** are silicon planar epitaxial transistors having a seven-finger interdigitated geometry.

They have higher frequency capabilities than any other silicon unit presently on the market. Their power capability will enable equipment manufacturers to use these solid-state devices as low-power klystron replacements; they will possibly open a new area such as airborne microwave equipment, where size and weight are important.

We have built an eight-stage experimental amplifier using the TIX3016A. It has a bandwidth of 500 mc to 1465 mc, 30-db gain, and a noise figure of approximately 8.0 db. We have also demonstrated the TIX3016A operating at a 2.3-Gc fundamental and driving an X4 varactor multiplier; it provides 25 mw PO at 9.2 Gc (X band). The TIX3016A can be used as a fundamental oscillator up to 3

| <br>Т о            | f <sub>max</sub>      | FT             |                       | Noise                              | figure                |                                         |                                       |
|--------------------|-----------------------|----------------|-----------------------|------------------------------------|-----------------------|-----------------------------------------|---------------------------------------|
| Type &<br>package  | Guaranteed<br>minimum | Typical        | Guaranteed<br>minimum | Typical                            | Guaranteed<br>maximum | Fundamental<br>oscillator PO            | Area of operation                     |
| TIX3024<br>TI-line | 4.5 Gc                | 1.7 Gc         | 1.5 Gc                | 1.6 db at 200 Mc<br>4.0 db at 1 Gc | 5.0 db at 1 Gc        |                                         | L & S band amplifier                  |
| 2N2999<br>TO-18    | 3.3 Gc                | 1.6 Gc         | 1.4 Gc                | 5.0 db at 1.0 Gc                   | 7.0 db at 1.0 Gc      |                                         | L band amplifier<br>S band oscillator |
| 2N2998<br>TO-18    | 2.2 Gc                | 1.0 Gc         | 600 Mc                | 6.5 db at 1.0 Gc                   | 8.0 db at 1.0 Gc      |                                         | UHF amplifier<br>L band oscillator    |
| 2N2415<br>TO-18    | 1.6 Gc                | 800 Mc         | 500 Mc                | 2.5 db at 200 Mc                   | 3.0 db at 200 Mc      |                                         | UHF amplifier                         |
| TIX3032            | 1.8 Gc                | 700 <b>M</b> c | 500 Mc                | 3.5 db at 200 Mc                   | 4.0 db at 200 Mc      | 20 mw at 1 Gc; 12 v,<br>12 ma; 14% eff. | VHF amplifier                         |
| TO-18              |                       |                |                       |                                    |                       | 10 mw at 1 Gc; 12 v, 6 ma               | UHF oscillator                        |
| 2N2997<br>TO-18    | 1.4 Gc                | 700 <b>M</b> c | 400 Mc                | 3.0 db at 200 Mc                   | 4.5 db at 200 Mc      |                                         | UHF amplifier                         |
| 2N2996<br>TO-18    | 1.1 Gc                | 600 Mc         | 400 Mc                | 3.5 db at 200 Mc                   | 5.0 db at 200 Mc      |                                         | VHF amplifier<br>UHF oscillator       |

Table 1. High-frequency Germanium Transistors

NOTE: Any of the above devices can be supplied in TO-18,  $\mu$ mesa, or TI-line packages.

For other specifications, refer to individual data sheets.

N

| Tupo &          | f <sub>max</sub>      | FT      |                       | FT               |                                                                                                      | FT              |                                | Noise figure Fundamental oscillator PO |  |  | Fundamental oscillator PO |  |  |
|-----------------|-----------------------|---------|-----------------------|------------------|------------------------------------------------------------------------------------------------------|-----------------|--------------------------------|----------------------------------------|--|--|---------------------------|--|--|
| package         | Guaranteed<br>minimum | Typical | Guaranteed<br>minimum | Typical          | Guaranteed<br>maximum                                                                                | Typical         | Guaranteed<br>minimum          | operation                              |  |  |                           |  |  |
| TI3016A         |                       | 1.7 Gc  |                       | 6 db at 1 Gc     |                                                                                                      | 50 mw at 2.0 Gc | 30 mw at 2 Gc<br>20 v, 15 ma   | L & S band<br>oscillator               |  |  |                           |  |  |
| TIXS09          |                       | 1.4 Gc  |                       | 3.5 db at 450 Mc |                                                                                                      | 60 mw at 1.5 Gc | 30 mw at 1.5 Gc<br>20 v, 15 ma | UHF oscillator                         |  |  |                           |  |  |
| TIXS10          |                       | 1.2 Gc  |                       | 4.5 db at 450 Mc |                                                                                                      | 70 mw at 1.0 Gc | 30 mw at 1.0 Gc<br>20 v, 15 ma | VHF oscillator                         |  |  |                           |  |  |
| 2N3570          | 2.75 Gc               | 1.7 Gc  | 1.5 Gc                | 6 db at 1 Gc     | 7 db at 1 Gc<br>$R_g = 50$ ohms                                                                      | 60 mw at 1.0 Gc |                                | UHF & L band<br>amplifier              |  |  |                           |  |  |
| 2N3571          | 2.20 Gc               | 1.4 Gc  | 1.2 Gc                | 3.5 db at 450 Mc | $\begin{array}{l} 4 \text{ db at } 450 \text{ Mc} \\ \mathbf{R}_{g} = 100 \text{ ohms} \end{array}$  |                 |                                | Low-noise<br>VHF-UHF amp.              |  |  |                           |  |  |
| 2N3572          | 1.80 Gc               | 1.2 Gc  | 1.0 Gc                | 4.5 db at 450 Mc | $\begin{array}{l} 6 \text{ db at } 450 \text{ Mc} \\ \mathbf{R}_{g} = 100 \text{ ohms} \end{array}$  |                 |                                | VHF-UHF<br>amplifier                   |  |  |                           |  |  |
| 2 <b>N</b> 2865 | 1.25 Gc               | 900 Mc  | 600 <b>M</b> c        | 3.5 db at 200 Mc | $\begin{array}{l} 4.5 \text{ db at } 200 \text{ Mc} \\ \textbf{R}_{g} = 75 \text{ ohms} \end{array}$ | 55 mw at 500 Mc | 40 mw at 500 Mc<br>10 v, 12 ma | Low-noise<br>VHF-UHF amp.              |  |  |                           |  |  |
| 2N918           |                       | 900 Mc  | 600 <b>M</b> c        | 3.0 db at 60 Mc  | $\begin{array}{l} 6 \text{ db at } 60 \text{ Mc} \\ R_g = 400 \text{ ohms} \end{array}$              | 50 mw at 500 Mc | 30 mw at 500 Mc<br>15 v, 8 ma  | Gen. Purpose<br>VHF amplifier          |  |  |                           |  |  |
| 2N917           | 510 Mc                | 800 Mc  | 500 <b>M</b> c        | 3.0 db at 60 Mc  | 6 db at 60 Mc<br>$R_g = 400$ ohms                                                                    | 20 mw at 500 Mc | 10 mw at 500 Mc<br>15 v, 8 ma  | Gen. Purpose<br>RF amplifier           |  |  |                           |  |  |

#### Table 2. High-frequency Silicon Transistors

NOTE: Any of the above devices can be supplied in TO-18,  $\mu$ mesa, or TI-line packages.

For other specifications, refer to individual data sheets.

# **Communications Handbook**

ω



Frequency

Figure 1

Gc, a harmonic oscillator, or a power driver for varactor multiplier chains; multiple chips can be paralleled in one package.

Figure 2, showing power output vs. frequency, demonstrates what we feel are the present capabilities of these oscillator configurations. The units can be supplied in a TO-18,  $\mu$ mesa<sup>\*</sup>, TI-axial<sup>\*</sup>, or TI-line<sup>\*</sup> package.

**2N2865** has an NF specification better than that of the 2N918, which has no maximum 200-mc NF specification. As the two units are about the same price, the 2N2865 should be more attractive to the amplifier circuit designer; TI supplies both transistor types.

#### **GERMANIUM SMALL-SIGNAL TRANSISTORS**

**TIX3032** is the First Germanium Planar Transistor in the industry. Perfection of this technology allows the use of expanded lead contacts — similar to those used in silicon planar transistors. This will decrease bonding problems (lower manufacturing cost), permit us to use smaller geometries eventually (higher frequency capability), and to have an oxide-passivated surface. This transistor could become the work horse in the VHF-UHF amplifier area. Note that its frequency



\*Trademark of Texas Instruments

capabilities place it between the 2N2997 and the 2N2415. As an oscillator, it is specified at two current levels, demonstrates 14% efficiency, and is usable over a 2:1 range of collector current.

**TIX3024** is a planar germanium epitaxial transistor designed as an amplifier. As an amplifier, its capability exceeds the 2N2999 in both gain and noise figure. The primary package is the TI-line package.

Amplifier applications are in the 1- to 3-Gc range, but the unit is also ideal in a broadband amplifier from 500 mc upwards, or as the first-stage amplifier following a balanced mixer.

#### DIODES

We are establishing a broader line of varactor diodes and voltage variable capacitors; their characteristics are summarized in Table 3.

The following covers the major characteristics of each of these families:

**XA706 Series.** The XA706 is an epitaxial silicon varactor diode intended primarily for use in frequency multiplier chains, but it may also be used effectively as a tuning element, microwave switch, or parametric amplifier diode. The proven microwave cartridge package houses the device. This package gives the advantage of low series inductance (0.4 nanohenry typical) plus matched temperature coefficients of expansion for added reliability.

When used in frequency multiplier chains (doubler, tripler, etc.) the XA706 can provide up to 10 watts depending on available power input and circuit efficiency. The capacitance-voltage relationship approximates the  $\frac{1}{2}$  power law obtained with a theoretical abrupt junction.

**XA900 Series.** The XA900 is an epitaxial gallium arsenide varactor diode intended primarily for microwave frequency multiplication, but it, too, may be used effectively as a tuning element, microwave switch, or parametric amplifier diode. This unit has the highest available breakdown voltage for the highest available cutoff frequency in the industry, typically 50-VR breakdown and 300-Gc  $f_{co}$  at -6 volts.

The popular microwave double-pill-prong package offers low series inductance (0.4 nanohenry) plus matched temperature coefficients of expansion for added reliability; the package is adaptable to coaxial circuit configurations. This unit will provide excellent reproducible results when used in multiplier circuits with inputs at 1 to 10 Kmc.

**XA580 Series.** This series of voltage variable capacitance diodes comprises epitaxial silicon units with a voltage-capacitance relationship that approximates the  $\frac{1}{2}$  power law associated with the theoretical abrupt junction. The units were designed primarily for tuning applications, but they may also be used effectively as frequency multipliers and AFC diodes.

The units are glass-passivated for high reliability and are packaged in the proved  $Moly/G^{\textcircled{B}}$  hard-glass structure. They feature a close capacitance tolerance at a low price, as well as excellent capacitance tracking qualities.

When used in tuning applications, these units can be relied upon to give highly reproducible results from unit to unit...minimizing circuit design problems.

**XD500 Series.** The XD500, A610, and A600 series diodes were the first gallium arsenide varactor diodes introduced to the market. These diodes continue to offer, through improved techniques, the best in parametric amplifier diodes. They

| Unit type<br>(series) | Package             | $f_{co}$ | CT<br>(range) | BV <sub>R</sub><br>(range) | Operating<br>range | Primary<br>application                               | Technology     |
|-----------------------|---------------------|----------|---------------|----------------------------|--------------------|------------------------------------------------------|----------------|
| XA706                 | Cartridge           | 140 Gc   | 0.4-30 pf     | 24-120 v                   | 1-5 Gc             | Harmonic<br>generator                                | Si epitaxial   |
| XA900                 | Dbl. pill prong     | 300.Gc   | 0.4-1.4 pf    | 30-50 v                    | 1-10 Gc            | Harmonic<br>generator                                | GaAs epitaxial |
| XA580                 | Moly/G <sup>®</sup> | 5 Gc     | 22-47 pf      | 35-65 v                    | DC-500 Mc          | Electronic<br>tuning (Voltage<br>variable capacitor) | Si epitaxial   |
| XD500                 | Cartridge           | 150 Gc   | 0.4-1.0 pf    | 8 v                        | 1-5 Gc             | Parametric<br>amplifier                              | Diffused GaAs  |
| TIVO1                 | Pill                | 300 Gc   | 0.35-1.0 pf   | 6 v                        | 1-15 Gc            | Parametric<br>amplifier                              | Diffused GaAs  |

Table 3. High-frequency Diodes

NOTE: Where range is given, it means that the *family* of devices covers the range — not necessarily each device.

**Applications:** Harmonic Generators

- Electronic TuningParametric Amplifiers

N

are the most "use-proven" parametric varactors on the market...and in the final analysis, use is the only true test of varactor performance.

**TIV01 Series.** This series comprises state-of-the-art parametric amplifier diode types. Devices in the series offer the highest available cutoff frequencies. Device structures are fabricated using a gallium arsenide diffused epitaxial process. The TIV01 Series offers ideal units for low-noise parametric amplifier operation.

#### HIGH-FREQUENCY TRANSISTOR PACKAGES

TI developed co-axial and TI-line packages to permit full utilization of the maximum frequency capability of the transistor chip. The package must have a low series equivalent resistance and inductance at the desired frequency or the full performance of the transistor chip can not be realized.

Figure 3 is a plot of the equivalent series resistance vs. frequency of our present microwave packages. Note that the TO-18 is usable only to 1 Gc. Preferred packages above 1 Gc are definitely the TI-line and co-axial. TI will furnish devices in any of these packages on special request.

**Co-axial Package.** The co-axial package is suitable for co-axial circuit configurations. It is the smallest and best performing co-axial package in the industry. The base connection is the center flange, whose area provides an excellent means of grounding the base. The emitter contact (short stud) is a heavy low-inductance





copper contact to the emitter strip. The chip is mounted directly on the longer copper stud, providing excellent heat conductivity.

The flange, being of larger diameter than the ceramic, allows the unit to be placed in a hole cut in a ground plane and to be clamped around its periphery to attain an excellent RF ground. The co-axial package is still being improved, and ultimately should have as low an equivalent series resistance as the TI-line package.

**TI-line Package.** This package is similar to the  $\mu$  mesa package only in appearance and dimensions. An exploded view is shown in Fig. 4; the basing is as shown



Figure 4

in Fig. 5. This revised basing gives better separation of the input and output circuits (E&C leads are adjacent in the  $\mu$ mesa package). The emitter and collector lines of this package can be controlled to have a 50-ohm impedance to the wafer. (A TI patent disclosure has been filed on this package.)

Chief advantages of the TI-line package are its low equivalent series resistance, its controlled 50-ohm impedances, and its suitability to strip-line configurations. The leads are gold-plated silver, giving excellent electrical and heat conductivity. In the future, this will allow us to increase the dissipation rating of devices in this package.

#### INTEGRATED CIRCUITS

Potted modules, thin-film circuits, and SOLID CIRCUIT<sup>®</sup> semiconductor networks all offer added value:

- Significant savings result from sharp decrease in number of components in inventory
- Procurement procedures can be streamlined
- Incoming inspection costs are reduced
- Automatic assembly techniques can be used
- In-house engineering capabilities can be better utilized
- Entire circuit function is guaranteed
- Size and weight are usually reduced dramatically
- Significant reliability advantages

We welcome your inquiries; we are always happy to submit quotations to satisfy your needs.

**Modules.** TI is a leader in discrete amplifier capability. These devices can be coupled with our other component products to provide a packaged circuit, possibly with an economic advantage for you.

**Thin-film Circuits.** We have fabricated 20-mc linear thin-film chip circuits, and a 60-mc log IF circuit. The high-frequency capabilities of our silicon chips, or germanium and silicon units packaged in  $\mu$ mesa or TI-line packages, coupled with our nichrome and tantalum thin-film chip linear circuits, offer you great versatility of circuit manufacture.

What is more natural than to fabricate extremely-high-frequency circuits by this technology and later translate these circuits into monolithic silicon form (SOLID CIRCUIT<sup>®</sup> semiconductor networks)?

**SOLID CIRCUIT® Semiconductor Networks.** Texas Instruments Series 52 differential amplifiers were the only linear semiconductor networks shown at IEEE 1964. Work is progressing on higher-frequency linear amplifiers which will be announced at a later date.



#### POWER COMMUNICATIONS PRODUCTS

We have available a microwave power source in module form. The unit consists of:

| 1 st stage:   | a 45-watt 50-mc source                                            |
|---------------|-------------------------------------------------------------------|
| 1 st tripler: | a varactor tripler that delivers approximately 37 watts at 150 mc |
| 2nd tripler:  | a single varactor that delivers 25 watts at 450 mc                |

Overall efficiency is approximately 50%



"SMART," the TI-developed and TI-built Sequential Mechanism for Automatic Recording and Testing. Each SMART automatically measures 16 parameters in a few seconds, recording the data on punched cards.



Typical of the fine communications equipment employing TI components is this citizens band transceiver manufactured by Osborne Electronics, Hawthorne, California.

# Dependence of Transistor y Parameters on Bias, Frequency, and Temperature

by George Johnson

#### INTRODUCTION

The application of two-port theory to linear active networks is not new.<sup>1-3\*</sup> The vacuum tube has been treated in this way and tabulations of its two-terminal properties are recorded in the literature.<sup>4,6</sup> Many authors have used these techniques in the analysis of electric networks that have linear active networks buried within the structure.<sup>6-8</sup> Lately these methods have been applied to transistors.<sup>9-11</sup> Notable among these references is the work done by Cote and Oakes<sup>7</sup> and Pettit and McWhorter.<sup>11</sup> Both of these references use modern network theory as a foundation for a unified treatment of linear active circuits with equal emphasis on tubes and transistors.

Since the theoretical analysis has been well developed, one logical extension is to apply it to modern high-frequency transistor circuit design. As a first step, we briefly define the two-port parameters and discuss measuring instruments used to develop the parameters. The effects of bias, frequency, and temperature on the y parameters of a germanium mesa transistor are then presented.

#### **TWO-PORT PARAMETERS**

Since emphasis will be placed on the two-terminal y parameters and h parameters, only these will be mentioned. It should be stated however that, in general, any set of two-port parameters (z, y, h, or g) may be used.

A complete description of the small-signal a-c behavior of any two-terminal structure can be accomplished by specifying its y parameters, defined as follows:

y<sub>11</sub> = input admittance for a-c short-circuited output

 $y_{12}$  = reverse transfer admittance for a-c short-circuited input

y<sub>21</sub> = forward transfer admittance for a-c short-circuited output

 $y_{22}$  = output admittance for a-c short-circuited input

\*Superscript numbers refer to bibliography entries at end of chapter.

These parameters, which may or may not be complex, may be grouped into an array called the y matrix:

$$\begin{bmatrix} y \end{bmatrix} = \begin{bmatrix} y_{11} & y_{12} \\ y_{21} & y_{22} \end{bmatrix}$$

In a similar manner a set of small-signal hybrid parameters may be defined as follows:

- $h_{11}$  = input impedance for a-c short-circuited output
- $h_{12}$  = reverse voltage transfer ratio for a-c open-circuited input
- $h_{21}$  = forward current transfer ratio for a-c short-circuited output
- $h_{22}$  = output admittance for a-c open-circuited input

These parameters may also be grouped into a square array called the h matrix:

$$\begin{bmatrix} h \end{bmatrix} = \begin{bmatrix} h_{11} & h_{12} \\ h_{21} & h_{22} \end{bmatrix}$$

Numerical subscripts are customarily used in passive network analysis, and refer to Fig. 1. When *active* networks are used, the subscripts are changed to indicate more clearly the meaning of the parameter. For instance, if the commonemitter configuration is considered, then the admittance matrix is

$$[y_e] = \begin{bmatrix} y_{ie} & y_{re} \\ y_{fe} & y_{oe} \end{bmatrix}$$

Table 1 is provided to facilitate conversion between y and h parameters. The twoport equivalent circuits corresponding to the parameters defined are shown in Fig. 2. The polarities are defined in Fig. 1.

Table 1. Conversion between h and y parameters for a like common terminal

| yi                               | Yr                               | $\frac{1}{\mathbf{h}_{i}}$ | $\frac{-h_r}{h_i}$          |
|----------------------------------|----------------------------------|----------------------------|-----------------------------|
| Уf                               | yo                               | $\frac{h_{f}}{h_{i}}$      | $\frac{\Delta h}{h_i}$      |
| hi                               | $\mathbf{h_r}$                   | $\frac{1}{y_i}$            | <u> </u>                    |
| hf                               | ho                               | yf<br>yi                   | <u>Δy</u><br>y <sub>i</sub> |
| $\Delta y = y_i y_o - y_f y_r =$ | h <sub>o</sub><br>h <sub>i</sub> |                            |                             |
| $\Delta h = h_i h_o - h_f h_r =$ | = yo<br>yi                       |                            |                             |



Fig. 2. One- and two-generator equivalent circuits in terms of: (a) y parameters; (b) h parameters.

#### **MEASUREMENT OF THE y PARAMETERS**

The measurement of high-frequency transistor two-port (or for that matter, internal) parameters is a technology in itself. Basically, two problems are encountered when any high-frequency two-port measurements are contemplated:

- 1. Which two-port parameters are best to measure?
- 2. Which instrument will most accurately measure these parameters?

In order to answer the first question, consider the elements of the admittance matrix for a transistor as shown in Fig. 3. A set of equations describing this network is given in Eqs. (1), (2), and (3).

$$I_{b} = y_{bb}V_{b} + y_{be}V_{e} + y_{bc}V_{c}$$
(1)

$$\mathbf{I}_{\mathbf{e}} = \mathbf{y}_{\mathbf{e}\mathbf{b}}\mathbf{V}_{\mathbf{b}} + \mathbf{y}_{\mathbf{e}\mathbf{e}}\mathbf{V}_{\mathbf{e}} + \mathbf{y}_{\mathbf{e}\mathbf{c}}\mathbf{V}_{\mathbf{c}}$$
(2)

$$\mathbf{I}_{c} = \mathbf{y}_{cb}\mathbf{V}_{b} + \mathbf{y}_{ce}\mathbf{V}_{e} + \mathbf{y}_{cc}\mathbf{V}_{c}$$
(3)



REFERENCE POINT

Fig. 3. A three-terminal network.

The matrix of the elements  $y_{ij}$  is called the indefinite admittance matrix because the reference node is unspecified. The elements  $y_{ij}$  of the indefinite matrix may be identified as the current flowing into node i when one volt is applied between node j and ground, with all nodes but node j short-circuited to ground. Therefore,  $y_{eb}$  is the current flowing into terminal e from ground when one volt is impressed between the base and ground and all other terminals are grounded. Figure 4 defines the various currents for each orientation.

Consider Eqs. (1), (2), and (3). Strike out all b's. The remaining set [Eqs. (4) and (5)] defines the common-base matrix:

$$I_e = y_{ee}V_e + y_{ec}V_c \tag{4}$$

$$I_{c} = y_{ce}V_{e} + y_{cc}V_{c}$$
<sup>(5)</sup>

When we repeat the same process for the e's and c's, the following sets result. [Eqs. (6) through (9).]

$$\mathbf{I}_{b} = \mathbf{y}_{bb} \mathbf{V}_{b} + \mathbf{y}_{bc} \mathbf{V}_{c} \tag{6}$$

$$\mathbf{I}_{c} = \mathbf{y}_{cb}\mathbf{V}_{b} + \mathbf{y}_{cc}\mathbf{V}_{c} \tag{7}$$

$$\mathbf{I}_{b} = \mathbf{y}_{bb} \mathbf{V}_{b} + \mathbf{y}_{be} \mathbf{V}_{e} \tag{8}$$

$$\mathbf{I}_{\mathbf{e}} = \mathbf{y}_{\mathbf{e}\mathbf{b}} \mathbf{V}_{\mathbf{b}} + \mathbf{y}_{\mathbf{e}\mathbf{e}} \mathbf{V}_{\mathbf{e}} \tag{9}$$

Now when we compare Eqs. (6) and (8), it is evident that  $y_{11}$  for the commonemitter set is equal to  $y_{11}$  for the common-collector set. Further comparisons result in Table 2. Now consider Fig. 3 again. Using Kirchoff's current rule, the sum of the currents  $I_b$ ,  $I_e$ , and  $I_c$  must be zero for a specified voltage. Since  $V_e$  and  $V_c$  are zero for the common-base condition, Eq. (10) may be written:

$$I_b + I_e + I_c = 0 = V_b(y_{bb} + y_{cb} + y_{eb})$$
 (10)

Since

then

$$\mathbf{y_{bb}} + \mathbf{y_{cb}} + \mathbf{y_{eb}} = \mathbf{0}$$



Fig. 4. Orientations: (a) common emitter; (b) common base; (c) common collector.

| $y_{bb} = y_{ie} = y_{ic}$ | $y_{\rm be} = y_{\rm rc}$  | $y_{bc} = y_{re}$                      |
|----------------------------|----------------------------|----------------------------------------|
| $y_{eb} = y_{fc}$          | $y_{ee} = y_{ib} = y_{oc}$ | $y_{\rm ec} = y_{\rm rb}$              |
| $y_{cb} = y_{fe}$          | $y_{ce} = y_{fb}$          | $y_{\rm cc} = y_{\rm ob} = y_{\rm oe}$ |

Table 2. Relationship among the parameters of the indefinite matrix

In other words, the sum of the admittances in any row or column of the matrix of the coefficients of Eqs. (1) through (3) must add to zero. It is therefore evident that, in general, four parameters of the indefinite matrix set will be sufficient to allow calculation of all the parameters. From a practical standpoint, certain parameters are more desirable to measure than others, and considering such things as bridge loading and resolution we can eliminate some of the parameters. Probably the best set to choose is:  $v_{ie}$ ,  $v_{ib}$ ,  $v_{oe}$ , and  $v_{re}$ ; this answers our first question.

Before the second question is discussed it should be mentioned that the y data presented in this chapter are for a consistent set of parameters. This yields a usable set of data as measured, without conversion.

The problem of determining the most accurate and practical measuring instrument is not answerable directly. The value of the two-port parameters and the frequency range are only two of the considerations that influence this choice. Two of the more popular bridges in use are the General Radio transfer function and immittance bridge and the Wayne Kerr bridge. Figures 5, 6, 7, and 8 show schematically each of these bridges.



Figure 5



Fig. 7. Simplified diagram of Wayne Kerr bridge used for two-terminal measurements.



Fig. 8. Simplified diagram of Wayne Kerr bridge as used to measure the transfer admittance of a three-terminal network.

The bridge chosen for the measurement of the y parameters presented here is the General Radio bridge, because it covers a broader frequency range, and it does not require a separate jig as does the Wayne Kerr bridge.

#### SENSITIVITY OF y PARAMETERS

This section displays graphically the change in the y parameters of a highperformance germanium transistor with changes in bias, frequency, and temperature. The transistor selected is the 2N2415. No effort is made to relate these changes to any particular internal parameter change. The primary objective is to present accurately measured two-port data for use in practical designs. The curves of Figs. 9 through 26 contain these data.







Figure 10



Figure 11



Figure 12



Figure 14













Figure 20



Figure 21














Figure 25



Figure 26

## **BIBLIOGRAPHY**

- 1. Peterson, L. C.: Equivalent Circuits of Linear Active Four-terminal Networks, Bell System Tech. J., 27, (4) pp. 593-622, October, 1948.
- 2. Giacoletto, L. J.: Terminology and Equations for Linear Active Four-terminal Networks, Including Transistors, RCA Rev., 14, (1) pp. 28-46, March, 1953.
- 3. Standards on Electron Tubes: Methods of Testing, 1950, Proc. IRE, 38, (8) pp. 917-948, August, 1950.
- 4. Brown, J. S., and F. D. Bennett: The Application of Matrices to Vacuum-tube Circuits, *Proc. IRE*, 36, (7) pp. 848–849, July, 1948.
- 5. Deards, S. R.: Matrix Theory Applied to Thermionic Valve Circuits, *Electronic Eng.*, 24, pp. 264–267, June, 1952.
- 6. Bode, H. W.: "Network Analysis and Feedback Amplifier Design," D. Van Nostrand Company, September, 1945.
- 7. Cote, A. J., and J. B. Oakes: "Linear Vacuum-tube and Transistor Circuits," McGraw-Hill Book Company, Inc., New York, 1961.
- 8. Nodelman, H. M., and F. W. Smith: "Mathematics for Electronics," chaps. 5–8, McGraw-Hill Book Company, Inc., New York, 1956.
- 9. Gärtner, W. W.: "Transistors: Principles, Design, and Applications," D. Van Nostrand Company, 1960.
- 10. Linvill, J. G., and J. F. Gibbons: "Transistors and Active Circuits," McGraw-Hill Book Company, Inc., New York, 1961.
- 11. Pettit, J. M., and M. M. McWhorter: "Electronic Amplifier Circuits," McGraw-Hill Book Company, Inc., New York, 1961.

# Typical y Parameter Data

prepared by George Johnson

#### INTRODUCTION

The following two-port parameters and data are provided as an aid to the design of high-frequency circuits.

The y-parameters were obtained, in general, from a typical sample selected from a larger lot. Therefore, they represent the typical terminal properties of the



Fig. 1. 2N3570: Re  $y_{21e}$  and Im  $y_{21e}$  vs.  $I_C$ .

transistor in question at that time. All the parameters were measured on a General Radio transfer function and immittance bridge.

The list of transistors includes both silicon and germanium. The range of  $f_t$  represented by this selection of transistors is from 200 mc to 1.6 Gc. For further information on both a-c and d-c parameters, see the pertinent TI data sheets.



Fig. 2. 2N3570: Im  $y_{12e}$  vs. Re  $y_{12e}$ .



Fig. 3. 2N3570: Im  $y_{21e}$  vs. Re  $y_{21e}$ .



Fig. 4. 2N3570: Re  $\boldsymbol{y}_{22e}$  and Im  $\boldsymbol{y}_{22e}$  vs.  $\boldsymbol{I}_{C}.$ 







Fig. 6. 2N3570: Re  $y_{11e}$  and Im  $y_{11e}$  vs.  $I_{\rm C}.$ 







Fig. 8. 2N3570: Im  $y_{11e}$  vs. Re  $y_{11e}$ .



Fig. 9. 2N2996: y<sub>21e</sub> vs. f.



Fig. 10. 2N2996: y<sub>12e</sub> vs. f.







Fig. 12. 2N2996: y<sub>22e</sub> vs. f.

37









Fig. 14. 2N2997: y<sub>22e</sub> vs. f.

38



Fig. 15. 2N2997: y<sub>21e</sub> vs. f.



Fig. 16. 2N2997: y<sub>12e</sub> vs. f.









Fig. 18. 2N2415: y<sub>12e</sub> vs. f.



Fig. 19. 2N2415: y<sub>11e</sub> vs. f.



Fig. 20. 2N2415: y<sub>22e</sub> vs. f.











Fig. 23. GM380: y<sub>11e</sub> vs. f.



Fig. 24. GM380: y<sub>22e</sub> vs. f.







Fig. 26. 2N2865: y<sub>12e</sub> vs. f.



Fig. 27. 2N2865:  $y_{11e}$  vs. f.



Fig. 28. 2N2865: y<sub>22e</sub> vs. f.



This Central Automatic Recording and Testing facility (CART), designed and built by TI, automatically reads and records 10 parameters at two temperature levels on 1200 devices per hour.

## Power Gain and Stability in Linear Active Two-ports

by George Johnson

#### INTRODUCTION

Characterization of high-frequency transistors may be accomplished by either of two methods. The first is based on a set of transistor internal parameters; they are derived from a suitable model, and can be related directly to the physical properties of the transistor. High-frequency circuit design based on this internal parameter method of transistor characterization has been well documented in the literature. The advantages of this method are ease of measurement of the internal parameters, speed and simplicity of analysis, and strong relationship to the physical device. One of the major disadvantages is that the equivalent circuit chosen may not be an accurate representation of the physical device over a particular high-frequency range because of simplifying approximations.

The second method is the two-port method. Because it emphasizes the measured terminal parameters rather than internal parameters in a specific structure, it exactly characterizes the linear active network. Principal advantages of this method are its applicability to any two-port active device, its freedom from any approximations that may have been made in arriving at a simple equivalent circuit model for the device, and all of the advantages of matrix analysis. The principal disadvantage is that information about the physical structure of the transistor is lost.

## EQUIVALENT CIRCUITS

To establish a relationship between terminal parameters and internal parameters, consider the Giacoletta hybrid- $\pi$  equivalent circuit shown in Fig. 1. This equivalent circuit is not necessarily a true representation of any given transistor at any given frequency, but it may be used to establish relationships between terminal parameters and internal parameters. The h and y parameters for this equivalent circuit are presented in Tables 1 and 2.



#### Fig. 1. Hybrid- $\pi$ equivalent circuit.

These equations present the two-port parameters in terms of internal parameters of an equivalent circuit which has good correlation to the physical model. The base spreading resistance is accounted for by  $r_{b'b}$ , and the remaining structure represents the behavior of the intrinsic transistor. It is possible to establish still closer identity to the physical model by deriving the hybrid- $\pi$  components in terms of the basic physical quantities such as diffusion lengths, base widths, doping densities, etc.

However, for most purposes, the identities presented here will be quite satisfactory.

Pritchard has made certain simplifications to the equivalent circuit of Fig. 1. Figure 2 shows the approximate high-frequency equivalent circuit for junction transistors in the common-emitter configurations. The h parameters may be written by inspection when the condition  $c_c << 1/\omega_t r_e'$  is used.

$$h_{ie} = \left(r_{b}' + \frac{\omega_{t}r_{e}'}{j\omega}\right) ohms$$
(1)

$$h_{\rm re} = \omega_{\rm t} r_{\rm e}' c_{\rm c} \tag{2}$$

$$h_{fe} = -j \frac{\omega_t}{\omega}$$
(3)

$$h_{oe} = (\omega_t c_c + j \omega c_c) \text{ mhos}$$
(4)

The resulting y parameters are

$$y_{ie} = \frac{1}{r_{b}' - j(\omega_{t}/\omega)r_{e}'}$$
(5)

$$y_{\rm re} = \frac{-\omega_{\rm t} r_{\rm e}' c_{\rm c}}{r_{\rm b}' - j(\omega_{\rm t}/\omega) r_{\rm e}'}$$
(6)

$$y_{fe} = -\frac{j(\omega_t/\omega)}{r_b' - j(\omega_t/\omega)r_e'}$$
(7)

$$y_{oe} = \frac{\omega_{t}c_{c} (r_{b}' + r_{e}') + j\omega_{c} (r_{b}')}{r_{b}' - j (\omega_{t}/\omega) r_{e}'}$$
(8)



Fig. 2. Approximate high-frequency equivalent circuit of a junction transistor.

Table 1. h Parameters for the Hybrid-  $\pi$  Equivalent Circuit

$${
m h}_{
m ie} = {
m h'}_{
m ie} {1 + au_{1S} \over 1 + au_{2S}} ~~ {
m h}_{
m re} = {
m h'}_{
m re} {1 + au_{3S} \over 1 + au_{4S}}$$

where:

$$h'_{ie} = \frac{g_{bb}' + g_{b'e} + g_{b'c}}{g_{bb'}(g_{b'e} + g_{b'c})}$$
$$\tau_1 = \frac{c_{b'e} + c_{b'c}}{g_{bb'} + g_{b'e} + g_{b'c}}$$
$$\tau_2 = \frac{c_{b'e} + c_{b'c}}{g_{b'e} + g_{b'c}}$$

where:

 $au_{3}=rac{c_{\mathrm{b}^{'}\mathrm{c}}}{g_{\mathrm{b}^{'}\mathrm{c}}}$ 

 $h'_{re} = \frac{g_{b'c}}{g_{b'e} + g_{b'c}}$ 

 $au_4 = rac{c_{b^{'}e} + c_{b^{'}c}}{g_{b^{'}e} + g_{b^{'}c}} = au_2$ 

 $\mathbf{h}_{\rm fe} = \mathbf{h}'_{\rm fe} \frac{1 - \tau_5 \mathbf{s}}{1 + \tau_6 \mathbf{s}}$ 

where:

$$h'_{fe} = \frac{g_m - g_{b'c}}{g_{b'e} + g_{b'c}}$$

$$\tau_5 = \frac{c_{\rm b\ c}}{g_{\rm m} - g_{\rm b\ c}}$$

$$au_6 = rac{{
m c_b{'}e} + {
m c_b{'}c}}{{g_{
m b{'}c}} + {g_{
m b{'}e}}} = au_4 = au_2$$

$$h_{oe} = h'_{oe1} \left( \frac{1 + \tau_{7}s}{1 + \tau_{8}s} \right) + h'_{oe2}(1 + \tau_{9}s)$$

where:

$$h'_{oe1} = \frac{(g_{b'e} + g_{m}) g_{b'c} + s^{2} (c_{b'c} c_{b'e})}{g_{b'e} + g_{b'c}}$$

 $h'_{oe2} = g_{ce}$ 

$$\tau_{7} = \frac{c_{b'c} (g_{b'e} + g_{m}) + c_{b'e} g_{b'c}}{(g_{b'e} + g_{m}) (g_{b'e}) + s^{2} (c_{b'c} c_{b'e})}$$
$$\tau_{8} = \frac{c_{b'e} + c_{b'c}}{g_{b'e} + g_{b'c}}$$
$$\tau_{9} = \frac{c_{ce}}{g_{ce}}$$

#### Table 2. y Parameters for the Hybrid- $\pi$ Equivalent Circuit

$$y_{ie} = y'_{ie} \frac{1 + \tau_{2S}}{1 + \tau_{10S}} \qquad y_{re} = -y'_{re} \frac{1 + \tau_{3S}}{1 + \tau_{10S}} \qquad y_{fe} = \frac{y'_{fe1}}{(1 + \tau_{10S})} - y'_{fe2} \frac{(1 + \tau_{3S})}{(1 + \tau_{10S})} \qquad y_{oe} = y'_{oe1} (1 + \tau_{9S}) + y'_{oe2} \frac{(1 + \tau_{3S})(1 + \tau_{11S})}{(1 + \tau_{10S})}$$
where:  

$$y'_{ie} = \frac{g_{bb}'(g_{be}' + g_{b'c})}{g_{bb}' + g_{b'e}' + g_{b'c}} \qquad y'_{re} = \frac{g_{bb}'g_{bc}'}{g_{bb}' + g_{b'e}' + g_{b'c}} \qquad y'_{fe1} = \frac{g_{bb}'g_{m}}{g_{bb}' + g_{b'e}' + g_{b'c}} \qquad y'_{oe1} = g_{ce}$$

$$\tau_{2} = \frac{c_{b}'e + c_{b}'c}{g_{b'e} + g_{b'c}} \qquad \tau_{3} = \frac{c_{b}'c}{g_{bc}'} \qquad y'_{fe2} = \frac{g_{bb}'g_{bc}'}{g_{bb}' + g_{b'e}' + g_{b'c}} \qquad y'_{oe2} = \frac{(g_{bb}' + g_{m} + g_{b'e})g_{b'c}}{g_{bb}' + g_{b'e} + g_{b'c}}$$

$$\tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b'e} + g_{b'c}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b'e} + g_{b'c}} = \tau_{1} \qquad \tau_{3} = \frac{c_{b}'c}{g_{bc}}}{r_{10} + g_{b'e} + g_{b'e}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b'e} + g_{b'c}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b'e} + g_{b'c}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b'e} + g_{b'e}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b'e} + g_{b'c}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b'e} + g_{b'c}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b'e} + g_{b'e}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b'e} + g_{b'c}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b'e} + g_{b'e}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b'e} + g_{b'e}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b'e} + g_{b'e}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b}'e + g_{b'e}} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b}'e + g_{b}'e} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b}'e + g_{b}'e} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b}'e + g_{b}'e} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'c}{g_{bb}' + g_{b}'e + g_{b}'e} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'e}{g_{bb}'e + g_{b}'e} = \tau_{1} \qquad \tau_{10} = \frac{c_{b}'e + c_{b}'e}{g_{b}'e + g_{b$$

These equations establish the approximate correlation between internal parameters and terminal parameters. Since most of these expressions are rather involved, it is simpler to express circuit design equations in terms of the terminal parameters. The discussion of stability and power gain that follows is therefore based on these terminal parameters.

## POWER GAIN EQUATIONS

The power gain of a Linear Active Network (LAN) may be specified in many ways. This section defines some of the more important power gain expressions and shows their derivations.

**Power Gain.** The term  $G_p$  is defined as:

$$G_{p} = Power \ gain = \frac{Power \ delivered \ to \ load}{Power \ delivered \ to \ input \ of \ LAN}$$

$$G_{p} = \frac{|I_{2}|^{2} \operatorname{Re} (Z_{L})}{|I_{1}|^{2} \operatorname{Re} (Z_{in})}$$
(9)

This power gain is independent of the generator impedance and allows the gain of a LAN to be evaluated as a function of load. It is derived as follows: from twoport theory,

$$\frac{I_2}{I_1} = \frac{Y_L h_{21}}{Y_L + h_{22}}$$
(10)

$$\operatorname{Re}\left(\mathrm{Z}_{\mathrm{L}}\right) = \mathrm{R}_{\mathrm{L}} \tag{11}$$

$$\operatorname{Re} (Z_{in}) = \operatorname{Re} \left( h_{11} - \frac{h_{12} h_{21}}{h_{22} + Y_L} \right)$$
(12)

Combining these gives

$$G_{p} = \frac{|(Y_{L})|^{2} |h_{21}|^{2} \operatorname{Re} (Z_{L})}{|Y_{L} + h_{22}|^{2} \operatorname{Re} \left(h_{11} - \frac{h_{12} h_{21}}{h_{22} + Y_{L}}\right)} = \frac{|h_{21}|^{2} \operatorname{Re} (Y_{L})}{|Y_{L} + h_{22}|^{2} \operatorname{Re} \left(h_{11} - \frac{h_{12} h_{21}}{h_{22} + Y_{L}}\right)}$$
(13)

As with all the power gain terms to be derived later, this expression is general in form. Therefore, Eq. (14) may be written

$$G_{p} = \frac{|y_{21}|^{2} \operatorname{Re}(Y_{L})}{|Y_{L} + y_{22}|^{2} \operatorname{Re}\left(y_{11} - \frac{y_{12}y_{21}}{y_{22} + Y_{L}}\right)}$$
(14)

The general expression is given by Eq. (15)

$$G_{p} = \frac{|K_{21}|^{2} M_{Lr}}{|K_{22} + M_{L}|^{2} \operatorname{Re} \left(K_{11} - \frac{K_{12} K_{21}}{K_{22} + M_{L}}\right)}$$
(15)

A special form of this power gain is obtained by conjugately matching the load  $Y_L$  to  $y_{22}$ . Using

$$Y_L^* = y_{22}$$
 (16)

in the G<sub>p</sub> expression gives:

$$G_{p}' = \frac{|y_{21}|^{2} M_{Lr}}{|Y_{Lr} - Im(Y_{L}) + y_{22r} + Im(y_{22})|^{2}} Re\left(y_{11} - \frac{y_{12}y_{21}}{Re(y_{22}) + Im(y_{22}) + Re(Y_{L}) - Im(Y_{L})}\right)$$
(17)

$$G_{p}' = G_{00} = \frac{|y_{21}|^2}{4g_{11}g_{22} - 2\operatorname{Re}(y_{12}y_{21})}$$
(18)

The term  $G_{00}$  is the basic gain expression in the Linvill method. It serves as a useful figure of merit.

**Transducer Gain.** The transducer gain is the ratio of the power the LAN delivers to a load, divided by the power the generator would deliver to that load, if the load were conjugately matched to the generator. The maximum available power from the generator is

$$\mathbf{P}_{\mathrm{AVS}} = \frac{|\mathbf{E}_{\mathrm{g}}|^2}{4\mathrm{Re}\left(\mathrm{Zg}\right)} \tag{19}$$

The output power is

$$\mathbf{P}_{\text{out}} = |\mathbf{V}_2|^2 \operatorname{Re}(\mathbf{Y}_{\mathrm{L}}) \tag{20}$$

Therefore, the transducer gain is

$$G_{\rm T} = \frac{4 {\rm Re}(Z_{\rm g}) \, {\rm Re}(Y_{\rm L}) \, | \, V_2 \, |^2}{| \, E_{\rm g} \, |^2} \tag{21}$$

Consider the LAN shown in Fig. 3. From two-port theory,

$$E_{g} = (h_{11} + Z_{g})I_{1} + h_{12}V_{2}$$
(22)

$$I_2 = h_{21} I_1 + h_{22} V_2 \tag{23}$$

$$V_{2} = \frac{\begin{vmatrix} h_{11} + Z_{g} & E_{g} \\ h_{21} & I_{2} \end{vmatrix}}{\begin{vmatrix} h_{11} + Z_{g} & h_{12} \\ h_{21} & h_{22} \end{vmatrix}} = \frac{h_{11} + Z_{g}}{\Delta h} I_{2} - \frac{h_{21}}{\Delta h} E_{g}$$
(24)

But  $-I_2 = V_2 Y_L$ , so that

$$V_{2} = -\left(\frac{h_{11} + Z_{g}}{\Delta h}\right) (V_{2} Y_{L}) - \left(\frac{h_{21}}{\Delta h}\right) E_{g}$$
(25)

$$V_2\left[1 + \frac{(h_{11} + Z_g)}{\Delta h} Y_L\right] = -\left(\frac{h_{21}}{\Delta h}\right) E_g \qquad . \tag{26}$$

$$V_{2}\left[\frac{\Delta h + (h_{11} + Z_{g}) Y_{L}}{\Delta h}\right] = -\left(\frac{h_{21}}{\Delta h}\right) E_{g}$$
(27)

$$\frac{V_2}{E_g} = \frac{-h_{21}}{(h_{11} + Z_g) Y_L + \Delta h} = \frac{-h_{21}}{(h_{11} + Z_g) (h_{22} + Y_L) - h_{12} h_{21}}$$
(28)

$$\left|\frac{\mathbf{V}_{2}}{\mathbf{E}_{g}}\right|^{2} = \frac{|\mathbf{h}_{21}|^{2}}{|(\mathbf{h}_{11} + \mathbf{Z}_{g})(\mathbf{h}_{22} + \mathbf{Y}_{L}) - \mathbf{h}_{12}\mathbf{h}_{21}|^{2}}$$
(29)



#### Fig. 3. General two-port.

Therefore

$$G_{\rm T} = \frac{4 {\rm Re}(Z_{\rm g}) {\rm Re}(Y_{\rm L}) |h_{21}|^2}{|(h_{11} + Z_{\rm g}) (h_{22} + Y_{\rm L}) - h_{12} h_{21}|^2}$$
(30)

The general form is given by Eq. (31)

$$G_{\rm T} = \frac{4 |K_{21}|^2 \operatorname{Re}(M_{\rm L}) \operatorname{Re}(M_{\rm g})}{|(K_{11} + M_{\rm g}) (K_{22} + M_{\rm L}) - K_{12} K_{21}|^2}$$
(31)

**Maximum Available Power Gain.** The term "maximum available power gain" cannot be discussed without discussing stability. Certain terminations may cause a linear active two-port that is not unilateral to oscillate. Such a two-port is therefore termed potentially unstable. If no such terminations are possible, then it is unconditionally stable. If it is unconditionally stable the maximum available gain  $G_{max}$  may be achieved by conjugately matching the generator to the input immittance of the terminated LAN and conjugately matching the load to the output immittance with the input network in place. If the LAN is potentially unstable, the value of  $G_{max}$  is unbounded, and the term becomes meaningless. The variation of  $G_{max}$  vs frequency is shown in Fig. 4.

To derive the expression for  $G_{max}$ , the expression for transducer gain must be differentiated with respect to the real and imaginary parts of the generator and load immittance and the four derivatives set equal to zero. They may then be substituted into the transducer gain equation to give the maximum available power gain. This is not a difficult operation, but since the technique of obtaining  $G_{max}$  by the Linvill method is the one used in later design examples, only the results of the differentiation are presented now.

The imaginary parts of the generator and load that maximize the power gain of an unconditionally stable two-port are:



Fig. 4. G<sub>max</sub> versus frequency.

$$B_{g} = -Im(y_{11}) + \frac{Im(y_{12}y_{21})}{2Re(y_{22})}$$
(32)

$$B_{L} = -Im(y_{22}) + \frac{Im(y_{12}y_{21})}{2Re(y_{11})}$$
(33)

The real parts of the generator and load that maximize the power gain of an unconditionally stable two-port are:

$$G_{g} = \frac{1}{2\text{Re}(y_{22})} \{ [2\text{Re}(y_{11}) \text{Re}(y_{22}) - \text{Re}(y_{12}y_{21})]^{2} - |y_{12}y_{21}|^{2} \}^{1/2} \quad (34)$$

$$G_{L} = \frac{1}{2\text{Re}(y_{11})} \{ [2\text{Re}(y_{11}) \text{Re}(y_{22}) - \text{Re}(y_{12} y_{21})]^{2} - |y_{12} y_{21}|^{2} \}^{1/2}$$
(35)

Substituting these values in the equation for transducer gain gives the expression for  $G_{max}$ :

$$G_{\max} = \frac{|y_{21}|^2}{2\text{Re}(y_{11}) \frac{\text{Re}(y_{22}) - \text{Re}(y_{12}y_{21})}{+ \{[2\text{Re}(y_{11}) \frac{\text{Re}(y_{22}) - \text{Re}(y_{12}y_{21})]^2 - |y_{12}y_{21}|^2\}^{1/2}}$$
(36)

**Maximum Available Gain.** If the effect of the inverse feedback of the twoport is neglected, then the power gain obtained when the input and output are conjugately matched to the generator and load is the maximum available gain MAG. As might be expected, the expression  $G_{max}$  is meaningless unless the active device is unconditionally stable. Since the effect of the inverse feedback ratio will be neglected, the condition of unconditional stability is already satisfied. And, since  $G_{max}$  was obtained under the conditions of conjugate match at both ports, it is only necessary to substitute  $y_{12} = 0$  in the  $G_{max}$  expression to obtain the equation for MAG. This substitution into Eq. (36) yields:

$$MAG = \frac{|y_{21}|^2}{4Re(y_{11}) Re(y_{22})} = \frac{|h_{21}|^2}{4Re(h_{11}) Re(h_{22})}$$
(37)

This term, because it involves easily measurable parameters, is used as a figure of merit for transistor performance. It is best to use MAG only in this sense.

To relate this form of power gain back to the device parameters, the equivalent circuit of Fig. 5 is used. As is evident from this equivalent circuit, the commonemitter input impedance at high frequencies is essentially  $r_b$ '. Since the effect of internal feedback is neglected, the following derivation may be performed:



Fig. 5. High-frequency simplified equivalent circuit neglecting reverse internal feedback.

$$P_{AVS} = \frac{E_{g}^{2}}{4R_{g}} = \frac{E_{g}^{2}}{4r_{b}'}$$
(38)

where  $R_g = r_b'$  under the condition of conjugate match.

$$I_1 = \frac{E_g}{2r_b'} \tag{39}$$

$$E_{g}^{2} = 2r_{b}^{\prime 2} I_{1}^{2} = 4r_{b}^{\prime 2} I_{1}^{2}$$
(40)

so 
$$P_{AVg} = \frac{I_1^2 4(r_b')^2}{4r_b'} = I_1^2 r_b'$$
 (41)

The maximum available output power is:

$$E_{\text{Load}} = \frac{-I}{2\omega_{\text{t}}C_{\text{c}}}$$
(42)

$$P = E_{L}^{2} \omega_{t} C_{c} = \frac{I^{2}(\omega_{t} C_{c})}{4(\omega_{t} C_{c})^{2}}$$
(43)

The resulting power gain is

but

and

$$MAG = \frac{I^2}{4\omega_t C_c} \frac{1}{I_1^2 r_{b'}} = \frac{\left(\frac{I}{I_1}\right)^2}{4r_b \omega_t C_c}$$
(44)

But  $(I/I_1)^2$  is actually the current gain squared, which according to Fig. 5 is:

$$\frac{|\omega_{\rm t}|^2}{|j\omega|} = \frac{\omega_{\rm t}^2}{\omega^2} \tag{45}$$

Substituting Eq. (45) into Eq. (44) gives

$$MAG = \frac{\omega_t}{\omega^2 4r_b' C_c}$$
(46)

The familiar expression for  $f_{max}$  is easily obtained from MAG; at  $f_{max}$ , MAG = 1, so:

$$1 = \frac{\omega_{\rm t}}{\omega^2 4r_{\rm b}'C_{\rm c}} = \frac{f_{\rm t}}{(2\pi)f^2 4r_{\rm b}'C_{\rm c}} = \frac{f_{\rm t}}{8\pi r_{\rm b}'C_{\rm c}f^2}$$
(47)

Solving for f, and calling this fmax:

$$f_{max} = \sqrt{\frac{f_t}{8\pi r_b' C_c}}$$
(48)

**Forward-to-reverse Gain Ratio.** Before leaving the subject of MAG it is well to mention another interesting and very similar expression called the forward-to-reverse gain ratio. It has just been shown that the MAG in the forward direction is:

$$MAG_{\rm F} = \frac{|y_{21}|^2}{4g_{11} g_{22}} \tag{49}$$

The subscript F is used to denote forward MAG. A similar expression exists in the reverse direction:

$$MAG_{R} = \frac{|y_{12}|^2}{4g_{22} g_{11}}$$
(50)

The ratio of these two equations yields the forward-to-reverse gain ratio.

$$MAG_{F-R} = \frac{|y_{21}|^2}{|y_{12}|}$$

This expression is useful in specifying an upper bound on the useful frequency range. For example, on the 2N2415 this is set at  $MAG_{F-R} = 20$  db at 800 mc. This means that the difference in the forward and reverse gain has degenerated to 20 db at 800 mc, a ratio of 100 to 1. This limit is completely arbitrary and could have been set at any desired value. Any higher-frequency application for the 2N2415 would mean:

1. the gain is essentially impedance gain only, and

2. the noise figure is becoming equal to the gain.

These conditions will not, in general, be true for other transistors, but the concept of limiting the upper frequency of *primary application* in this way is a simple and useful way to compare transistors in the upper-frequency regions.

**Unilateral Power Gain.** Neutralization of internal reverse feedback can be achieved by an external network as shown in Fig. 6. The a and p subscripts denote active and passive parameters. The composite network will have these terms:

$$y_{11c} = y_{11a} + y_{12p} \tag{51}$$

$$\mathbf{y}_{22c} = \mathbf{y}_{22a} + \mathbf{y}_{12p} \tag{52}$$

$$y_{21c} = y_{21a} - y_{12p} \tag{53}$$

$$\mathbf{y}_{12c} = \mathbf{y}_{12a} - \mathbf{y}_{12p} \tag{54}$$

When  $|y_{12a}| = |y_{12p}|$ , the value of  $y_{12c}$  is 0, and with a conjugate match of source and load to  $y_{11c}$  and  $y_{22c}$  respectively, the value of power gain is:

$$G_{\rm U} = \frac{|y_{21a} - y_{12p}|^2}{4(g_{11a} + g_{12p})(g_{22a} + g_{12p})}$$
(55)



#### Fig. 6. A unilateralized two-port.

In other words,  $G_U$  is the power gain obtained when a network is used to just offset the internal feedback to develop a unilateral composite structure. The transducer gain can be treated in the same way. It is easy to see this expression as the unilateral transducer gain  $G_{TU}$ .

$$G_{\rm TU} = \frac{4 |y_{21a} - y_{12p}|^2 G_{\rm S} G_{\rm L}}{|(Y_{\rm S} + y_{11a} + y_{12p})(Y_{\rm L} + y_{22a} + y_{12p})|^2}$$
(56)

Neutralized Power Gain. If the condition

$$|y_{12a}| = |y_{12p}|$$
 (57)

is not completely established, the resulting structure will be only partially unilateral because only part of the internal feedback is compensated. Under these conditions the composite admittance parameters are substituted into any of the previous power gain expressions and the gain is referred to as neutralized gain  $G_N$ .

Maximum Stable Power Gain. A special type of power gain term should be mentioned. It has been shown that  $G_{max}$  is only defined when the transistor is unconditionally stable. It is unconditionally stable if C < 1, where the inherent stability factor C is defined by

$$C = \frac{|y_{12}y_{21}|}{2g_{11}g_{22} - \text{Re}(y_{12}y_{21})}$$
(58)

C is shown vs frequency in Fig. 7. At the exact frequency where C = 1, the transistor is on the threshold between potential instability and unconditional stability. The following derivation illustrates the interesting fact that  $G_{max}$  at this point (C = 1) is given by

$$G_{\rm C} = \frac{|y_{21}|}{|y_{12}|} \tag{59}$$

The derivation is as follows:

$$G_{\max} = \frac{2 \left[1 - (1 - C^2)^{1/2}\right] |y_{21}|^2}{\left[4g_{11}g_{22} - 2\operatorname{Re}(y_{12}y_{21})\right]C^2} = \frac{|y_{21}|^2}{2g_{11}g_{22} - \operatorname{Re}(y_{12}y_{21})} \tag{60}$$

But if C = 1, then

$$2g_{11}g_{22} - \operatorname{Re}(y_{12}y_{21}) = |y_{12}y_{21}| \tag{61}$$

Substituting this into the previous expression gives:

$$G_{C} = \frac{|y_{21}|}{|y_{11}|} = G_{max}$$
 at the frequency where  $C = 1$ 

This gain factor serves as a useful figure of merit when specified with the frequency at which C = 1. Figure 8 shows that the 2N2415 has a  $G_C = 18.5$  db at 245 mc.

## POWER GAIN CONSIDERATIONS

Consider the comparison of the power gain  $G_p$  and the transducer gain  $G_T$ . The transducer gain is the ratio of power the transistor delivers to the load over the power the generator would deliver to that load, were the load conjugately matched to the generator. If we conjugately match the input of the LAN to the generator, then  $G_p$  becomes  $G_T$ . If the input and source are not quite conjugately matched, then  $G_p$  will be slightly greater than  $G_T$  for identical output levels.



#### Figure 7

Power gain  $G_p$  is dependent on the transistor two-port parameters and the load. Therefore, to be complete, a specification of  $G_p$  must be accompanied by the value of  $M_L$ , the general form of the real part of the load immittance. Transducer gain must have the source and load specified to be meaningful.

The value of  $G_{max}$  is dependent only on the device parameters and, when the device is unconditionally stable, gives an accurate indication of the upper gain limit of a transistor. It should be possible to achieve this value minus insertion loss of interstages. However, as the gain  $y_{21}/y_{12}$  is approached, the inherent stability decreases. In other words, moving back in frequency along the  $G_{max}$  line of Fig. 8, the inherent stability is decreasing so that at the value  $y_{21}/y_{12}$ , the critical factor is unity.

The transistor is then on the threshold of potential instability. Since  $G_{max}$  requires a conjugate match to input and output it is quite clear that if any change anywhere in the circuit occurs then actual oscillation will occur. Therefore, because of the random nature of these disturbances in any parameter of the system, there is a practical limit to how close  $y_{21}/y_{12}$  may be approached. Figure 8 shows the



comparison of  $|h_{fe}|$ ,  $G_{oo}$ ,  $G_{max}$ , MAG, and MAG<sub>F-R</sub> for the common-emitter 2N2415. Curves for the common-base connection may be developed in a similar way.

### STABILITY CONCEPTS

There are many approaches to the analysis of amplifier stability. One approach is based on the study of the conditions that cause the (transducer) gain to become infinite. Another approach is to examine the nature of the components of the transient response of the system; in other words, we are interested in whether the system has any natural frequencies. Still another technique is due to Nyquist. Each of these approaches has its own advantages, yet all are common because all the information about the stability of a system is contained in the characteristic equation describing that system.

In the case of the gain analysis, the characteristic equation (or a form of it) appears in the denominator of the gain equation. The examination of the transient response resolves to a problem of locating the roots of the system equation (characteristic equation) and deciding on the basis of the location of the roots whether the response to a transient will die out or not. When the Nyquist technique is used, one examines the locus of the value of  $E_{out}/E_{source}$  corresponding to the locus of s in the complex frequency plane. However, the denominator of  $E_{out}/E_{source}$  is the familiar characteristic equation of the system. Therefore, one of the most natural ways of examining stability is to examine the characteristic equation describing the system.

#### SYSTEM STABILITY

There are many ways of obtaining the characteristic equation of a system. Consider the active two-terminal pair shown in Fig. 9. Assume that we characterize this network by y parameters. The matrix is:

$$I_1 = y_{11} E_1 + y_{12} E_2 \tag{62}$$

$$I_2 = y_{21} E_1 + y_{22} E_2 \tag{63}$$

$$\mathbf{I}_1 = -\mathbf{Y}_{\mathbf{g}} \mathbf{E}_1 \tag{64}$$

$$I_2 = -Y_L E_2 \tag{65}$$

Now substituting these back into the matrix set

$$0 = (y_{11} + Y_g) E_1 + y_{12} E_2$$
(66)

$$0 = y_{21} E_1 + (y_{22} + Y_L) E_2$$
(67)



Fig. 9. A general active two-terminal pair with no external signal.



Fig. 10. Input node immittance.

Now, for the condition in which  $E_1 = E_2 \neq 0$ , the solution of this set is

$$(y_{11} + Y_g)(y_{22} + Y_L) - y_{12}y_{21} = 0$$
(68)

This is the system determinant or characteristic equation. It should be obvious that this is also the sum of the input admittance from the input node equated to zero. See Fig. 10.

#### **TESTS FOR STABILITY**

If a testing procedure is to be effective in determining whether a characteristic equation represents a stable system or not, it must be simple, quick, and not yield any more information than necessary. It can be shown that if any roots of the characteristic equation exist in the right half of the complex frequency plane, the system will be unstable. Since the terms  $y_{11}$ ,  $y_{12}$ ,  $y_{21}$ ,  $y_{22}$ ,  $Y_g$ , and  $Y_L$  may all be expressed as functions of the complex frequency variable s, the characteristic equation is of the form F(s) = 0. Now if the system represented by F(s) is stable, then F(s) must have no roots in the right-half plane. In other words, it must be a Hurwitz polynomial. A polynomial of the form

$$\mathbf{F}(\mathbf{s}) = \mathbf{A}_0 + \mathbf{A}_{1}\mathbf{s} + \mathbf{A}_{2}\mathbf{s}^2 + \mathbf{A}_{3}\mathbf{s}^3 + \dots \mathbf{A}_{n-1}\mathbf{s}^{n-1} + \mathbf{A}_n\mathbf{s}^n \tag{69}$$

is Hurwitz if:

- 1. all the coefficients are positive and real,
- 2. there are no missing terms in s, and
- 3. it contains no roots on the j-axis or in the right-half plane.

The first two conditions may be checked by inspection. If these are satisfied, then testing may be continued to determine whether there are any right-half plane roots.

One way to test a polynomial for Hurwitz character is to form a determinant of its coefficients as shown in Fig. 11. The indices of the letter A in each row decrease by one, element by element from left to right. The indices of A in each column increase by two, element by element from top to bottom. Letters with negative indices or indices greater than n are replaced by zeros. If, and only if, each of the principal minors of the determinant is *positive* (if any of them is zero, imaginary roots are indicated), the polynomial is Hurwitz.

| ۸ <sub>۱</sub> | A <sub>0</sub>      | 0              | 0              | 0 |
|----------------|---------------------|----------------|----------------|---|
| А <sub>3</sub> | ۱<br>۸ <sub>2</sub> | ^ <sub>1</sub> | A <sub>0</sub> | 0 |
| А <sub>5</sub> | A <sub>4</sub>      | ^ <sub>3</sub> | ^2             | 0 |
| А <sub>7</sub> | А <sub>6</sub>      | A <sub>5</sub> | A <sub>4</sub> | 0 |
| ·              |                     | •              |                | • |
| •              |                     | •              |                | • |
| •              |                     | •              |                |   |
| 0              | 0                   | 0              | 0              | 0 |

Fig. 11. Determinant of coefficients of Eq. (69).

The above tests simply indicate whether there are any roots on the j $\omega$  axis or whether there are any roots in the right-half plane. If the Hurwitz test shows all principal minors to be positive, the system is stable. If no roots are in the right-half plane and any roots are on the imaginary axis, the system is critically stable. If any roots are in the right-half plane, one of the principal minors will turn up negative and the system is unstable.

As an example of this type of test, consider the system polynomial of Eq. (70).

$$4s^2 + 5s + 1 = 0 \tag{70}$$

Forming the determinant as outlined above gives:

 $\begin{vmatrix} 5 & | 1 \end{vmatrix}$  first minor: 5 > 0 $\begin{vmatrix} 0 & 4 \end{vmatrix}$  second minor: 20 > 0

The principal minors are all greater than zero, so Hurwitz character is indicated. This type of test is very attractive because of its simplicity and because it offers no more information than is necessary.

A more detailed method of establishing the Hurwitz character of a given polynomial is known as the "continued fraction expansion method." The criteria for Hurwitz character are that the coefficients of the quotients are all positive, and that the process of division does not terminate prematurely. If it does terminate prematurely, j-axis zeros are indicated and the system must be considered unstable. This method of testing consists of forming the polynomial

$$Q(s) = \frac{M(s)}{N(s)}$$

where

M(s) = an even function of s N(s) = an even function of s

Note: If N(s) is of higher power, use  $\frac{N(s)}{M(s)}$ 

Testing the polynomial of Eq. (70),

$$5s \frac{\frac{4}{5s}}{\frac{-4s^2}{1}} \frac{5s}{\frac{5s}{5s}} \frac{-5s}{\frac{-5s}{0}}$$

Hurwitz character is again indicated as all coefficients are positive and there are no j-axis zeros.

## TRANSISTOR INHERENT STABILITY

It now becomes necessary to differentiate between active device stability and system stability. At least three different authors have shown that the criterion for active device stability is given by Eq. (71).

$$2\mathbf{Re}(y_{11}) \mathbf{Re}(y_{22}) - \mathbf{Re}(y_{12} y_{21}) > |y_{12} y_{21}|$$
(71)

This is quite obviously a necessary condition for stability since the real part of the immittance which maximizes the power gain of a two-port would be negative if

$$|y_{12}y_{21}| > 2\operatorname{Re}(y_{11})\operatorname{Re}(y_{22}) - \operatorname{Re}(y_{12}y_{21})$$
 (72)

The value of the real part of the source impedance which maximizes the power gain is

$$\operatorname{Re}(\mathbf{Z}_{g}) = \frac{1}{2\operatorname{Re}(\mathbf{y}_{22})} \{ [2\operatorname{Re}(\mathbf{y}_{11}) \operatorname{Re}(\mathbf{y}_{22}) - \operatorname{Re}(\mathbf{y}_{12} \mathbf{y}_{21})]^{2} - |\mathbf{y}_{12} \mathbf{y}_{21}|^{2} \}^{1/2}$$
(73)

Recalling the expression for the maximum available power gain of an unconditionally stable two-port to be

...

$$G_{\max} = \frac{|y_{21}|^2}{2\text{Re}(y_{11}) \text{Re}(y_{22}) - \text{Re}(y_{12} y_{21})} + \{[2\text{Re}(y_{11}) \text{Re}(y_{22}) - \text{Re}(y_{12} y_{21})]^2 - |y_{12} y_{21}|^2\}^{1/2}$$
(74)

if 
$$2\operatorname{Re}(y_{11})\operatorname{Re}(y_{22}) - \operatorname{Re}(y_{12}y_{21}) = |y_{12}y_{21}|$$
 (75)

which is the same as stating that the frequency of measurement\* is  $f_c$ " (or for that matter  $f_c$ '), then it is easy to see that  $G_{max}$  reduces to

$$G_{\max} = \frac{|y_{21}|}{|y_{12}|} = G_c$$
(76)

It is also very obvious that the power gain<sup>†</sup>

$$G_{p}' = \frac{|y_{21}|^2}{2 \left[ 2 \operatorname{Re}(y_{11}) \operatorname{Re}(y_{22}) - \operatorname{Re}(y_{12}y_{21}) \right]}$$
(77)

 $*f_{c}$  is defined here as the upper critical frequency at which the device is between unconditional stability and potential instability. A similar definition for the lower frequency yields  $f_{c}$ . This is identical to the frequency at which Linvill's critical factor is unity

 ${}^{\dagger}G_{p'}$  is used here to emphasize again that this power gain is obtained from the general power gain expression by conjugate match to  $y_{22}$  (not  $y_{out}$ ). It is identical to Linvill's  $P_{oo}/P_{io}$ .
at the frequency fe" reduces to:

$$G_{p}' = \frac{|y_{21}|}{2|y_{12}|} \tag{78}$$

Therefore, forming the ratio of Eqs. (76) and (78),

$$\frac{G_{\max}}{G_{p'}} = \frac{|y_{21}|}{|y_{12}|} \frac{2|y_{12}|}{|y_{21}|} = 2$$
(79)

This shows that the power gain  $G_p$  at  $f_c$ " is exactly 3 db from the maximum available gain obtainable at  $f_c$ ". Furthermore, it will never be more than 3 db away from  $G_{max}$ .

Unconditional stability simply means that if the inequality of Eq. (71) is satisfied by the device itself, no load or source immittance can ever be found that will cause the system in which it is used to oscillate. Consequently, if this inequality is not satisfied, the device is termed potentially unstable, which means it is possible to find external immittances that will make the system oscillate. It is important to reemphasize that the terms "unconditionally" or "inherently stable" and "potentially unstable" refer to the active *device*, whereas a *system* is referred to as being either stable or unstable.

## VARIOUS STABILITY FACTORS

To make clear the relationships among the stability terms that are in common usage, it is necessary to derive the terms presented by Stern and Linvill. Since Linvill approaches the problem with the aid of a unique gain chart, and since the chart will be used in the design examples that follow, his stability factor is presented first.

Linvill defines a "critical factor":

$$C = 2 \frac{P_{00}}{P_{10}} \frac{|y_{12}|}{|y_{21}|}$$
(80)

and shows graphically that its interpretation is as indicated in Fig. 12. It is clear from this figure that if C is > 1, then the device characterized by that particular set of y parameters has a region (oscillatory region) in which power output is possible for negative power input.

One way to discover how the equation for C came about is to consider the expression

$$2\operatorname{Re}(y_{11})\operatorname{Re}(_{22}) - \operatorname{Re}(y_{12}y_{21}) > |y_{12}y_{21}|$$
(81)

This has been shown to be the criterion for device stability. Now dividing through by  $|y_{12}y_{21}|$  we get

$$\frac{2\text{Re}(y_{11}) \text{Re}(y_{22}) - \text{Re}(y_{12} y_{21})}{|y_{12} y_{21}|} > 1$$
(82)

63



Fig. 12. Two-dimensional power gain model.

Now inverting 
$$\frac{|y_{12} y_{21}|}{2\text{Re}(y_{11}) \text{Re}(y_{22}) - \text{Re}(y_{12} y_{21})} < 1$$
 (83)

If this expression is satisfied by the device, then it is unconditionally stable. If it is not satisfied, the device is potentially unstable. To facilitate reference to this expression, the letter C may be used and an equality substituted for the "less than" sign:

$$\frac{|y_{12}y_{21}|}{2\text{Re}(y_{11})\text{Re}(y_{22}) - \text{Re}(y_{12}y_{21})} = C$$
(84)

Recalling that:

$$G_{00} = \frac{|y_{21}|^2}{4\text{Re}(y_{11})\text{Re}(y_{22}) - 2\text{Re}(y_{12}y_{21})}$$
(85)

it is clearly seen that

$$C = \frac{|y_{21}|^2}{4\text{Re}(y_{11})\text{Re}(y_{22}) - 2\text{Re}(y_{12}y_{21})} \frac{2|y_{12}|}{|y_{21}|}$$
(86)

$$=\frac{|y_{12}y_{21}|}{2\operatorname{Re}(y_{11})\operatorname{Re}(y_{22})-\operatorname{Re}(y_{12}y_{21})}$$
(87)

$$= 2G_{00} \frac{|y_{12}|}{|y_{21}|}$$
(88)

Stern defines a stability factor that includes the effect of the load and source and is customarily presented as in Fig. 13. The modified y matrix will now be

$$\mathbf{y} = \begin{vmatrix} \mathbf{y}_{11} + \mathbf{Y}_{g} & \mathbf{y}_{12} \\ \mathbf{y}_{21} & \mathbf{y}_{22} + \mathbf{Y}_{L} \end{vmatrix}$$

The stability criterion equation will now be of the form

$$2(g_{11} + G_g) (g_{22} + G_L) - \text{Re}(y_{12}y_{21}) > |y_{12}y_{21}|$$

$$L = |y_{12}y_{21}|$$

$$M = \text{Re}(y_{12}y_{21})$$
(89)

Now let



Fig. 13. Model used to demonstrate Stern's K factor.

Eq. (89) becomes

$$2(g_{11} + G_g)(g_{22} + G_L) - M > L$$
(90)

$$(g_{11}+G_g)(g_{22}+G_L) > \frac{L+M}{2}$$
 (91)

Now the inequality sign may be disposed of in the same way as before, as shown in Eq. (92):

$$(g_{11} + G_g) (g_{22} + G_L) = K\left(\frac{L+M}{2}\right)$$
 (92)

In Eq. (92):

if K > 1, the system as loaded is unconditionally stable

if K < 1, the system as loaded is potentially unstable

Stern's stability factor K has the same implication as Linvill's factor C (although they are inverse) as far as the terms "potential instability" and "unconditional stability" go, except that Stern brings the real part of the load and source into the stability equation. Thus, his K factor is not entirely a property of the device. On the other hand, the real part of the load and source are usually not varied when tuning the circuit. Thus, including them in the stability expression is a practical thing to do and K might more logically be called the actual stability factor of the circuit, while Linvill's C factor could be called an intrinsic stability factor of the device. Comparison of Eqs. (93), (94), and (95) clearly shows the interrelationships of these concepts:

stability criterion: 
$$2g_{11}g_{22} - \text{Re}(y_{12}y_{21}) > |y_{12}y_{21}|$$
 (93)

| Linvill's C factor: | $2g_{11}g_{22} - \operatorname{Re}(y_{12}y_{21}) = \frac{1}{C}  y_{12}y_{21} $ | (94) |
|---------------------|--------------------------------------------------------------------------------|------|
|---------------------|--------------------------------------------------------------------------------|------|

| Stern's K factor: | $2(g_{11}+G_g)(g_{22}+G_L) - KRe(y_{12}y_{21}) = K$ | y12y21 | (95) |
|-------------------|-----------------------------------------------------|--------|------|
|-------------------|-----------------------------------------------------|--------|------|

## BIBLIOGRAPHY

- Bagley, J. H.: The Measurement of Transistor Characteristics at VHF, report presented at International Convention of Transistors and Associated Semiconductor Devices, May 21, 1959.
- Cote, A. J., and J. B. Oakes: "Linear Vacuum-tube and Transistor Circuits," McGraw-Hill Book Company, Inc., New York, 1961.

- Gärtner, W. W.: "Transistors: Principles, Design, and Applications," D. Van Nostrand Company, New Jersey, 1960.
- Gibbons, J. F.: The Design of Alignable Transistor Amplifiers, Stanford Electronics Lab Tech. Rep. No. 106, May 7, 1956.
- Johnson, G. D.: The Relationship Among Stability, Sensitivity, Gain, and Bandwidth in Tuned Transistor Amplifiers, Unpublished thesis presented to the Southern Methodist University Graduate School, August 12, 1962.
- Lathi, B. P.: Optimal Design of Multi-stage Tuned-transistor Amplifiers Considering Gain, Stability, and Sensitivity, Stanford Electronics Lab Tech. Rep. No. 1603-1, July 11, 1960.
- Linvill, J. G.: The Theory of Two-ports, report presented at International Convention on Transistors and Associated Semiconductor Devices, May 21, 1959.
- Linvill, J. G., and J. F. Gibbons: "Transistors and Active Circuits," McGraw-Hill Book Company, Inc., New York, 1961.
- Pritchard, R. L.: Electric-network Representation of Transistors A Survey, IRE Trans., vol. CT-3, March, 1956.
- Pritchard, R. L.: Frequency Response of Theoretical Models of Junction Transistors, IRE Trans., vol. CT-9, September, 1962.
- Pritchard, R. L.: Frequency Variations of Junction-transistor Parameters, Proc. IRE, vol. 42, May, 1954.
- Pritchard, R. L.: High-frequency Power Gain of Junction Transistors, Proc. IRE, vol. 43, September, 1955.
- Pritchard, R. L.: Modern High-frequency Transistors, IRE-AIEE U. of Penna. Transistor Conf., 1957.
- Pritchard, R. L.: Transistor Equivalent Circuits, report presented at the International Convention on Transistors and Associated Semiconductor Devices, London, May 22, 1959.
- Rollett, J. M.: Stability and Power-gain Invariants of Linear Two-ports, IRE Trans., vol. CT-9, pp. 29-32, March, 1962.
- Scanlan, J. O., and J. S. Singleton: The Gain and Stability of Linear Two-port Amplifiers, *IRE Trans.*, vol. CT-9, September, 1962.



Vibration table and displacement recorder in TI's Environmental Test Laboratory, one of the most extensive facilities of its kind in the world.

# High-frequency Amplifier Design Using Admittance Parameters

by George Johnson, Peter Norris, Frank Opp

#### INTRODUCTION

High-frequency amplifier design using two-port theory is demonstrated by measuring the y parameters of a silicon epitaxial mesa transistor. Since the two-port parameters of any Linear Active Network (LAN) completely describe its power gain and stability, curves of inherent stability and power gain are developed and presented. This information satisfies the first need of a designer: a complete and accurate description of the gain capability of the linear active network over the frequency range of interest.

A design technique, originated by J. G. Linvill, is described in some detail. This technique includes unique charts\* and graphical representations useful in the analysis of relationships among power gain, stability, and sensitivity. A numerical example is presented which uses this design technique.

## ADMITTANCE PARAMETER CHARACTERIZATION

In general, any of the six sets of two-port parameters may be used to describe the linear active network. Most common of these, of course, are the h and y parameters. In high-frequency work the y parameters are generally accepted as the most useful description of LAN; at lower frequencies the h parameters are commonly used. The parameter choice is also influenced by the type of measuring instrument and the accuracy with which it can measure the parameter in question. For this discussion a consistent set of  $y_e$  data was measured and is contained in Figs. 3 through 6 which are found later in this chapter.

The General Radio Type 1607-A Transfer Function and Immittance Bridge, a coaxial null-type instrument, was selected because of its wide range of frequency

<sup>\*</sup>These charts are adapted from J. G. Linvill and L. G. Schimpf, "The Design of Tetrode Transistor Amplifiers," Bell System Tech. J., vol. 35, pp. 813–840, July 1956, with permission of the authors and the Bell Telephone Laboratories.

applicability, its accuracy, and because no test jigs are required for the measurements. The measuring procedure and bridge description along with its line losses and other error sources are described in the GR Instruction Manual and will not be described here. Accuracy equations found in the instruction book are repeated in Table 1 for convenience. The fixed error may be reduced approximately one order of magnitude by the use of appropriate accessories and line-loss corrections. **Table 1. Bridge Accuracy** 

| Parameter                          | Accuracy                                           |  |  |  |
|------------------------------------|----------------------------------------------------|--|--|--|
| y11 or y22                         | $2(1 + \sqrt{y_{11}/20}) \% + 0.4 \text{ mmhos}$   |  |  |  |
| y <sub>21</sub> or y <sub>12</sub> | $2.5(1 + \sqrt{y_{21}/20}) \% + 0.5 \text{ mmhos}$ |  |  |  |

# POWER GAIN AND STABILITY

Before developing the power flow concepts, it is necessary to review the various forms of power gain and to describe in general the concept of stability. This will establish the proper perspective for the material that follows.

Figure 1 shows a general four-terminal network. Although the network is characterized in terms of y parameters, any consistent set of parameters will work. Table 2 shows the various power ratios which may be defined for this network. Note that the term "power gain" has a definite meaning. Notice also that the term "maximum available gain" is meaningful only when the transistor is unconditionally stable. This is obvious since the gain obtainable from a transistor that is potentially unstable is unbounded.

Neutralization can be achieved by modifying the  $y_{12}$  parameter with a parallel network, as shown in Fig. 2. The a and p subscripts denote active and passive parameters.

Neutralized power gain is not described by any particular ratio in Table 2 and no specific equation is given since any of the above gains can be neutralized gains. In many amplifier circuits, neutralization of inverse feedback is applied only as far as necessary to achieve the stability figure desired, to reduce the input variation for a given output variation, or to achieve a specified power gain. Therefore, any of the gain equations are applicable if the composite parameters of the networks are used. These parameters are defined by the following equations:

 $y_{12c} = y_{11a} + y_{12p}$  $y_{22c} = y_{22a} + y_{12p}$  $y_{21c} = y_{21a} - y_{12p}$ 

 $y_{12c} = y_{12a} - y_{12p}$ 



Fig. 1. A general two-port.



Fig. 2. A neutralized two-port.

When external feedback is applied to the point of reducing  $y_{12c}$  to zero, the following expression results:

$$G_{\rm U} = \frac{|y_{21} - y_{12}|^2}{4(g_{11} + g_{12})(g_{22} + g_{12})}$$

It is now evident that the  $G_U$  in Table 2 is not the unilateral gain of the transistor, but the gain of the composite network. Now consider the meaning of the gain expression if the external unilateralizing network is not added. Let us assume internal feedback does not exist. The  $G_{max}$  term and  $G_U$  become equal and are expressed by:

$$G_{\rm U} = \frac{|y_{21}|^2}{4g_{11}g_{22}}$$

This is a somewhat meaningless expression since at frequencies sufficiently low to make  $y_{12}$  small and difficult to measure, the effect of  $y_{12}$  is still important and causes potential instability. Furthermore, at higher frequencies it is erroneous to assume that  $y_{12}$  does not exist. Before this is demonstrated, however, another power gain term should be described. Define this gain the same way G<sub>P</sub> was defined, except let the load be the conjugate of  $y_{22}$ , i.e., not Y<sub>out</sub>. The expression will be of the following form:

$$\frac{P_{oo}}{P_{io}} = G_{oo} = \frac{|y_{21}|^2}{4g_{11}g_{22} - 2\text{Re}(y_{12}y_{21})}$$

69

## Table 2. Power Ratios for a General Two-port

| EXPRESSION               | SYMBOL         | DESCRIPTION                                                      | EQUATION                                                                                                                                                               |  |  |
|--------------------------|----------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Power Gain               | Gp             | Pwr. Delivered to Load<br>Pwr. Delivered to Input                | $\frac{ y_{21} ^2 \operatorname{Re}(Y_L)}{ Y_L + y_{22} ^2 \operatorname{Re}\left(y_{11} - \frac{y_{12}y_{21}}{y_{22} + Y_L}\right)}$                                  |  |  |
| Transducer Gain          | Gt             | Pwr. Delivered to Load<br>Max. Pwr. Available from source        | $\frac{4 \operatorname{Re}(Y_{g}) \operatorname{Re}(Y_{L})  y_{21} ^{2}}{ (y_{11} + Y_{g}) (y_{22} + Y_{L}) - y_{12}y_{21} ^{2}}$                                      |  |  |
| Max. Available<br>Gain   | $G_{max}$      | Max. Pwr. Available at output<br>Max. Pwr. Available from source | $\frac{*  y_{21} ^2}{2g_{11}g_{22} - \operatorname{Re}(y_{12}y_{21}) + \left\{ [2g_{11}g_{22} - \operatorname{Re}(y_{12}y_{21})]^2 -  y_{12}y_{21} ^2 \right\}^{1/2}}$ |  |  |
| Neutralized Pwr.<br>Gain | G <sub>N</sub> | (See Text)                                                       | (See Text)                                                                                                                                                             |  |  |
| Unilateral Pwr.<br>Gain  | $G_{U}$        | (See Text)                                                       | $\frac{\dagger \mid y_{21c} \mid^2}{4g_{11c}g_{22c}}$                                                                                                                  |  |  |

 $*g_{11}$  is the Re(y<sub>11</sub>) and has no relation to the two-port parameter G<sub>11</sub>. †The subscript c implies "composite."



Fig. 3. y<sub>11e</sub> vs. frequency (typical data).



Fig. 4. y<sub>12e</sub> vs. frequency (typical data).







Fig. 6. y<sub>22e</sub> vs. frequency (typical data).



Fig. 7. 2N743 common-emitter, critical factor, and gain vs. frequency.

Note that the expression includes the existence of the  $y_{12}$  component, and just as in G<sub>P</sub>, this expression has nothing to do with the driving source R<sub>g</sub>. Figure 7 shows a plot of G<sub>00</sub> and G<sub>max</sub>. Note that for the stage in this range G<sub>max</sub> is approximately equal to G<sub>00</sub>. This will be described further in the later sections.

At least three different authors have shown the criterion for active device stability, which is expressed by:

$$2g_{11}g_{22} - \operatorname{Re}(y_{12}y_{21}) > |y_{12}y_{21}|$$

This may be seen by inspecting the equation for the source resistance which maximizes the power gain:

$$\operatorname{Re}(Z_{g}) = \frac{1}{2\operatorname{Re}(y_{22})} \{ [2(g_{11})(g_{22}) - \operatorname{Re}(y_{12}y_{21})]^{2} - |y_{12}y_{21}|^{2} \}^{1/2}$$

Now, if

$$2g_{11}g_{22} - \operatorname{Re}(y_{12}y_{21}) < |y_{12}y_{21}|$$

then the  $Re(Z_g)$  is a negative quantity and forces an unstable condition.

# A BRIEF DESCRIPTION OF THE LINVILL TECHNIQUE

The need for a more comprehensive description of the general process of power flow through a two-port has been clearly indicated by the fact that active devices can be potentially unstable. To describe this power flow process, the following section shows that the equation for output power in mathematical form is sufficient to describe the geometric shape of a parabola of revolution. Similarly, the

input power equation is shown to be a geometric plane. Using this representation, we show how these geometrical representations may be combined to evaluate graphically the power gain of the two-port. A unique aspect of this interpretation is that both positive and negative input power flow are indicated. Thus device stability is explicitly indicated, and the region of instability is clearly defined.

A stability term called the critical factor c is related to this combined geometric concept of power gain and indicates the slope of the input power plane. If this slope is too great, there is a region of instability. The c factor is thus an indication of inequality of the familiar stability criterion:

Stability criterion: 
$$2g_{11}g_{22} - \text{Re}(y_{12}y_{21}) > |y_{12}y_{21}|$$

The new stability equation:  $2g_{11}g_{22} - \text{Re}(y_{12}y_{21}) = \frac{1}{c}|y_{12}y_{21}|$ 

Values of c simply show the degree of unconditional stability (c < 1), or potential instability (c > 1). When c > 1, there is a source or load termination which causes the transistor to oscillate. It is clear the c factor is an important characteristic "parameter" of the transistor because:

- a. The frequencies at which c > 1 define the frequency range of potential instability.
- b. Its manifestation on the Linvill chart allows a load selection which will always result in stable amplifier operation.
- c. When c < 1, the factor

$$K_G = 2 \left[ \frac{1 - \sqrt{1 - c^2}}{c^2} \right]$$

when multiplied by  $G_{00}$  gives  $G_{max}$ , which is the maximum available gain obtainable in an unneutralized circuit.

There are other attractive properties of this analysis procedure. First, it is possible to construct sensitivity curves on the Linvill chart. Sensitivity  $\delta$  is defined as the percent change in input immittance to the percent change in output immittance and indicates the degree of "non-unilateralness." This has great significance in multi-stage, i-f strip design. When these  $\delta$  contours are constructed they define an area in which a given load can be placed that satisfies gain and sensitivity requirements. Other methods relating mismatch to gain loss require a few calculations, but sensitivity contours and gain curves on a Linvill chart neatly relate gain, stability, alignability, and bandwidth in one picture. A second advantage of this method is that an input immittance chart or overlay may be used to read input immittance for a given load. Although it is easily calculated, the use of this overlay speeds up the analysis of input immittance brought about by varying loads, and reduces complex algebraic manipulation.

Although sensitivity contours and input immittance overlays are not discussed here to any great extent, it should be made clear that they exist and provide the circuit designer with a powerful analytic tool as well as a complete picture of tuned amplifier performance.

The following section presents a brief development of the charts and concepts, a step-by-step design procedure, and an example design using a silicon epitaxial mesa transistor in a single-tuned 60-mc i-f amplifier stage.

## **GRAPHICAL PRESENTATION OF POWER GAIN**

For the four-terminal network shown in Fig. 8, the power  $P_0$  delivered to the load, and the network input power  $P_i$ , are expressed as functions of the load  $Y_L$ . Working from the network equations:

$$I_1 = y_{11}E_1 + y_{12}E_2 \tag{1}$$

$$I_2 = y_{21}E_1 + y_{22}E_2 \tag{2}$$

and defining:

$$E_1 = 1 + jO$$
  
 $E_2 = (L + jM) \frac{-y_{21}}{2Re(y_{22})}$ 

Now  $P_0$  and  $P_i$  may be obtained as functions of the network parameters, and L and M may be obtained by substituting the expression for  $E_1$  and  $E_2$  into the network equations:

$$P_{o} = L \frac{|y_{21}|^{2}}{2Re(y_{22})} - \frac{(L^{2} + M^{2})|y_{21}|^{2}}{4Re(y_{22})}$$
(3)

$$P_{i} = \operatorname{Re}(y_{11}) + \operatorname{LRe}\left[\frac{y_{21}y_{12}}{2\operatorname{Re}(y_{22})}\right] + \operatorname{MIm}\left[\frac{y_{21}y_{12}}{2\operatorname{Re}(y_{22})}\right]$$
(4)

L, M, and  $Y_L$  are related by:

$$I_2 = - Y_L E_2$$

and Eq. (2):

$$I_2 = y_{21}E_1 + y_{22}E_2 = -Y_LE_2$$

Again using the  $E_1$  and  $E_2$  expressions, we have:

$$Y_{L} + y_{22} = \frac{2Re(y_{22})}{L + jM} = G_{2} + jB_{2}$$
(5)



Fig. 8. Power flow directions.



Fig. 9. Power surfaces.

Therefore, any value of  $Y_L$  can be simulated by varying L and M. If these expressions are plotted in the LMP coordinate system, the surface  $P_0$  is a paraboloid and  $P_i$  is a plane. These surfaces are shown in Fig. 9.

Since we are only concerned with passive load admittance, only the positive  $P_0$  surface is shown. The intersection of  $P_0$  and the L-M plane is a circle centered at L = 1, M = 0, of radius 1. This circle represents zero output power. The input plane can assume any position relative to  $P_0$ , its exact position determined by the parameter values used. The  $P_i$  and the L-M plane intersect in a straight line at  $P_i = 0$ . The amplifier gain, stability, and bandwidth can be determined by examining the relative positions of  $P_0$  and  $P_i$ . All of the necessary design information can be placed within the  $P_0 = 0$  circle in the L-M plane. No attempt is made to prove any of the procedures or statements given. For those who are interested, the references given provide a complete mathematical development.

At this point several quantities should be defined. To clarify these definitions, Fig. 10 shows a section of the two surfaces in question.

1. The input power plane is defined by its gradient and elevation at L = 1, M = 0. P<sub>i</sub> at this point is labeled

$$P_{io} = \frac{2\text{Re}(y_{11})\text{Re}(y_{22}) - \text{Re}(y_{12}y_{21})}{2\text{Re}(y_{22})}$$
(6)

The gradient is equal to

$$Gr = \left| \frac{y_{12}y_{21}}{2Re(y_{22})} \right| e^{j\theta}$$
(7)

where  $\theta = \arg(-y_{12}y_{21})^*$ .



Fig. 10. Dimensions of power surface.

The ABC plane used in Fig. 10 contains the centerline of the paraboloid and makes an angle  $\theta$  with the L-M plane. The intersection of this cutting plane and the L-M plane is called the gradient line. This line orients the input power in the L-M plane.

- 2.  $P_{oo}$  is the maximum output power and occurs at L = 1, M = 0, which corresponds to  $Y_L = y_{22}$ .
- 3.  $P_0$  is any output power and  $P_i$  is any input power.
- 4. A new coordinate system xy in the L-M plane has x along the gradient line and y normal to it with the origin at L = 1, M = 0.
- 5. The critical factor c is a measure of the transistor inherent stability. If the surfaces in Fig. 10 are viewed with a line of sight along y, the coordinate system can be reduced to two dimensions as shown in Fig. 11.



Fig. 11. Two-dimensional

projection.

As long as c < 1,  $P_i$  is positive for all positive values of  $P_o$  and the device is stable. If the input power plane is positioned such that it intersects the L-M plane as indicated by the dotted line in Fig. 11, negative  $P_i$ 's are possible for positive  $P_o$ 's. In this region both  $P_o$  and  $P_i$  flow from the network, and it, therefore, must be generating power. This condition can only occur if c > 1. Therefore, for c < 1, the transistor is unconditionally stable and there are no passive terminations which can cause the transistor to oscillate. For c > 1, the system is potentially unstable and certain passive terminations can cause oscillations. The c factor in terms of the network y parameters is:

$$c = \frac{|y_{21}y_{12}|}{2\text{Re}(y_{11})\text{Re}(y_{22}) - \text{Re}(y_{21}y_{12})}$$
$$= 2\left(\frac{P_{oo}}{P_{io}}\right) \left|\frac{y_{12}}{y_{21}}\right|$$
(8)

6. Constant gain contours appear as circles in the L-M plane. In terms of x and y:

$$\label{eq:pi} \begin{split} \frac{P_i}{P_{io}} &= 1 + cx\\ 1 - \frac{P_o}{P_{oo}} &= x^2 + y^2\\ g &= \frac{P_o/P_i}{P_{oo}/P_{io}} \end{split}$$

Letting:

the constant gain equation becomes:

$$1-g+\left(\frac{g_{c}}{2}\right)^{2}=\left(x+\frac{g_{c}}{2}\right)^{2}+y^{2}$$
(9)

For c < 1, g can have any value between 0 and K<sub>G</sub>:

$$K_{G} = 2 \frac{1 - \sqrt{1 - c^{2}}}{c^{2}}$$
(10)

The maximum gain will occur at a point  $x = -\frac{cK_G}{2}$  along the gradient line. For c > 1, g can have any value between 0 and infinity.

The sensitivity is expressed by:

$$\delta = \frac{dY_{in}/Y_{in}}{dY_{L}/Y_{L}} = \left| \frac{Y_{L}}{y_{22} + Y_{L}} \right| \cdot \left| \frac{g_{11}}{y_{11}} \right| \cdot \frac{K}{\left| \frac{y_{22} + Y_{L}}{g_{22}} + \frac{g_{11}}{y_{11}} \operatorname{Ke}^{j\theta} \right|}$$
(11)

where:  $K = \frac{y_{12}y_{21}}{g_{11}g_{22}}$ 

$$\theta = \arg\left(-y_{12}y_{21}\right)^*$$

The portion of the L-M plane contained within the  $P_o = 0$  circle is called the Linvill chart. Any point on this chart represents a gain and value of  $Y_L$ . This chart is similar to a Smith chart in the manner of the  $Y_L$  presentation. In fact, just three



Fig. 12. 2N743 60-mc Linvill chart.

modifications convert the Smith to the Linvill chart, Fig. 12. First, a 180° rotation is required; second, the conductance-susceptance normalization factor is now the real part of the output admittance; and third, the wavelength and reflection angle graduations are replaced by angular graduations as shown in Fig. 12. A general admittance point on this chart is:

$$G_2 + jB_2 = Y_L + y_{22}$$

Therefore, as stated before, all passive Y<sub>L</sub> values are displayed.

# LINVILL CHART PREPARATION

The preparation of the Linvill chart to show transistor performance at a particular frequency requires these steps:

1. Obtain the real and imaginary parts of y11, y22, y21, and y12.

2. Complete:

$$\frac{P_{oo}}{P_{io}} = \frac{|y_{21}|^2}{4\text{Re}(y_{11})\text{Re}(y_{22}) - 2\text{Re}(y_{12}y_{21})}$$
$$C = 2\left(\frac{P_{oo}}{P_{io}}\right) \left|\frac{y_{12}}{y_{21}}\right|$$
$$\theta = \arg\left(-y_{21}y_{12}\right) *$$

- 3. Draw the gradient line at the angle  $\theta$  from the B<sub>2</sub> = 0 line.
- 4. If c > 1, draw a line perpendicular to the gradient through a point a distance x = -1/c from the center of the circle. This line represents  $P_i = 0$  and divides those terminations that cause oscillation from those that allow stable performance. If c < 1, this line is outside the chart.
- 5. If c < 1, calculate:

$$K_{G} = 2 \frac{1 - \sqrt{1 - c^{2}}}{c^{2}}$$

$$G_{max} = K_{G} \left(\frac{P_{oo}}{P_{io}}\right)$$
(12)

the equation:

yields the maximum mismatch gain. Using:

$$1-g+\left(\frac{cg}{2}\right)^{2}=\left(x+\frac{cg}{2}\right)^{2}+y^{2}$$

calculate and plot other constant-gain contours of interest.

## LINVILL CHART CALCULATIONS EXAMPLE

To show the 2N743 60-mc performance, a Linvill chart, Fig. 12, has been prepared following the steps previously outlined:

1. The common-emitter y parameters at this frequency are:

2. Calculate the following:

$$\frac{P_{oo}}{P_{io}} = \frac{|y_{fe}|^2}{4Re(y_{ie})Re(y_{oe}) - 2Re(y_{fe}y_{re})}$$
$$= \frac{55.5^2}{4(6.8)(1.24) - 2Re(33.6 - j 44.2)(-j 0.81)}$$
$$= \frac{(55.5)^2}{33.72 + 71.5}$$
$$= 29.2, \text{ or } 14.65\text{db}$$

$$c = 2\left(\frac{P_{oo}}{P_{io}}\right) \left|\frac{y_{re}}{y_{fe}}\right|$$
$$= 2(29.2) \left(\frac{0.81}{55.5}\right)$$
$$= 0.854$$

The angle  $\theta$  is easily found by the following steps:

$$y_{fe}y_{re} = (33.6 - j 44.2) (-j 0.81) 10^{-6}$$
  
= (-35.8 - j 27.2) 10^{-6}  
- (y\_{fe}y\_{re}) = (35.8 + j 27.2) 10^{-6}  
(-y\_{fe}y\_{re}) \* = (35.8 - j 27.2) 10^{-6}  
= 45 × 10^{-6} / -37.2^{\circ}  
 $\theta = -37.2^{\circ}$ 

- 3. The gradient line is therefore drawn at an angle of  $\theta = -37.2^{\circ}$  to the  $B_2 = 0$  line.
- 4. Since c < 1, the  $P_i = 0$  line lies outside the chart boundaries.
- 5. The constant gain circles can now be calculated and plotted. If c < 1, which it is in this case, the first calculation should be with  $g = K_G$ .

From Eq. (10),

$$\begin{split} K_G &= 2 \frac{1 - \sqrt{1 - (0.854)^2}}{(0.854)^2} \\ &= 1.31 \end{split}$$

Therefore from Eq. (12),

$$G_{max} = (1.31) (29.2)$$
  
= 38.4, or 15.8db

Table 3 contains information for plotting other gain circles.

# Table 3. Constant Gain Circles

| Ę          | 5     | Center | Radius                |  |
|------------|-------|--------|-----------------------|--|
| Numeric db |       | gc/2   | $\sqrt{1-g+(gc/2)^2}$ |  |
| 1.31       | +1.17 | -0.569 | 0                     |  |
| 1.0        | 0     | 0.427  | 0.427                 |  |
| 0.793      | -1    | -0.342 | 0.569                 |  |
| 0.63       | -2    | -0.269 | 0.662                 |  |
| 0.5        | -3    | -0.215 | 0.739                 |  |
| 0.398      | -4    | -0.170 | 0.794                 |  |
| 0.318      | -5    | -0.137 | 0.837                 |  |

The gain circles can now be plotted on the Linvill chart. For example, to plot the 0.793 ( $P_{00}/P_{10}$ ) circle, locate the center on the gradient line at a distance of -0.342 from the center of the chart. With this center and a radius of 0.569, draw the circle. All distances are normalized to the unity radius circle. For c > 1, a portion of the gain circles will be off the chart, but this fact does not change the above procedure.

### GAIN DESIGN PROCEDURES

1. Select  $Y_L$  based on a specified value of  $\delta$ . Equation (11) can be simplified if  $Y_L >> y_{22}$ :

$$\delta = \frac{|y_{21}y_{12}|}{|y_{11}Y_L - y_{21}y_{12}|}$$
(13a)  
If  $\delta << 1$ ,  
$$\delta = \frac{|y_{21}y_{12}|}{|y_{11}| |Y_L|}$$
(13b)

- 2. Locate the  $G_2$  circle on the Linvill chart corresponding to the above  $Y_L$  value.
- 3. Find the maximum gain on this  $G_2$  circle. This gain will occur at the point of tangency of the  $G_2$  and a gain circle and indicates the j $B_2$  value necessary.
- 4. Draw a gain circle 3 db lower than the gain indicated in step 2. The intersections of this circle with the  $G_2$  circle represent the half-power points.
- 5. Move along the  $G_2$  circle and find the total susceptance change necessary to move from one intersection to the other.
- 6. To produce the required output stage bandwidth, let:

$$\frac{\Delta B}{\Delta \omega} = 2C_L$$

Select the inductance to produce the required load using the above capacitance from:

$$\mathbf{B}_{\mathbf{L}} = \boldsymbol{\omega} \mathbf{C}_{\mathbf{L}} - \frac{1}{\boldsymbol{\omega} \mathbf{L}}$$

- 7. Calculate the Y<sub>in</sub> for the collector load which yields maximum gain.
- 8. Match the generator admittance to the complex conjugate of Yin.
- 9. Calculate  $Y_{out}$ , the output admittance, for this match at the input. Solve for  $C_{out}$ .
- 10. Transform the amplifier load to yield the required  $Y_L$  as specified by the sensitivity requirement.

#### GAIN DESIGN EXAMPLE

Using the 60-mc y parameters given previously, design a stage for maximum gain under the conditions:

$$\delta \leq 0.3$$

$$R_2 = R_1 = 50\Omega$$

$$BW_{3db} \geq 10 \text{ mc}$$

where  $R_2$  and  $R_1$  are the load and source impedances, respectively, not to be confused with the  $Y_L$  determined from the charts, or  $Y_{in}^*$ .

1. Select the  $|Y_L|$  necessary for  $\delta$  less than 0.3. Solving for  $|Y_L|$  from Eq. (13),

$$|\,Y_L\,|\geq \! \frac{|\,y_{21}y_{12}\,|}{|\,y_{11}\,|\,\delta}$$

Using the y parameters given previously and  $\delta = 0.3$ ,

$$|\mathbf{Y}_{\mathbf{L}}| \ge \frac{4.93 \times 10^{-3}}{0.3} \ge 16.4 \times 10^{-3} \,\mathrm{mhos}$$

2. Locate the  $G_2$  circle:

$$\begin{aligned} \mathbf{G}_{2} &\geq \left(1 + \frac{|\mathbf{Y}_{L}|}{\mathbf{y}_{22r}}\right) \mathbf{y}_{22r} \\ &\geq \left(1 + \frac{16.4}{1.24}\right) \mathbf{y}_{22r} \\ &\geq 14.2\mathbf{y}_{22r} \end{aligned}$$

3. The Linvill chart shows that the highest possible gain is about 2 db less than  $P_{00}/P_{10}$  and that the  $G_2$  and  $B_2$  values necessary are:

$$G_2 = 14.2y_{22r}$$
  
 $B_2 = -2y_{22r}$ 

- 4. Draw a gain circle 3 db below the circle tangent to the  $14.2y_{22r}$  point found above. This is the 0.318 ( $P_{00}/P_{10}$ ) circle.
- 5. Figure 13 shows an enlarged picture of the G<sub>2</sub> gain circles. The total



Fig. 13. Gain diagram.

susceptance change is:

$$\Delta B = 15y_{22r} - (-19y_{22r})$$
  
= 34y\_{22r}  
= (34) (1.24) 10<sup>-3</sup>  
= 42.2 × 10<sup>-3</sup> mhos

6. Assuming a BW<sub>3db</sub> of 20 mc for both the input and the output network, let:

$$\Delta \omega = BW_{3db} = (2\pi) (20 \text{ mc})$$
$$C_{L} = \frac{1}{2} \frac{\Delta B}{\Delta \omega} = \frac{42.2 \times 10^{-3}}{40\pi \times 10^{6}} = 168 \text{ pf}$$

Solve for B<sub>L</sub>:

$$\begin{split} B_2 &= -2y_{22r} = y_{22i} + B_L \\ B_L &= -2y_{22r} - y_{22i} = (-2.48 - 1.92) \, 10^{-3} \\ &= -4.40 \times 10^{-3} \\ &= \omega C_L - \frac{1}{\omega L} \end{split}$$

Substituting into this expression  $C_L = 168$  pf,  $\omega = (2\pi)$  (60 mc), and  $B_L = -4.4 \times 10^{-3}$  yields:

$$L_2 = 0.04 \ \mu h$$

7. The input admittance is:

$$Y_{in} = y_{11} - \frac{y_{12}y_{21}}{y_{22} + Y_L}$$
$$Y_{in} = \left\{ 6.8 + j6.1 - \left[ \frac{(33.6 - j44.2)(-j0.81)}{1.24 + j1.92 + (13.2)1.24 - j4.4} \right] \right\} 10^{-3}$$
$$= (8.6 + j7.9) 10^{-3}$$
8. Therefore 
$$Y_g = (8.6 - j7.9) 10^{-3}$$

9. The output admittance for this  $Y_g$  is:

$$\begin{aligned} \mathbf{Y}_{\text{out}} &= \mathbf{y}_{22} - \frac{\mathbf{y}_{12}\mathbf{y}_{11}}{\mathbf{y}_{11} + \mathbf{Y}_{\text{g}}} \\ &= \left\{ 1.24 + j1.92 - \left[ \frac{(33.6 - j44.2)(-j0.81)}{6.8 + j6.1 + 8.6 - j7.9} \right] \right\} 10^{-3} \\ &= (3.3 + j4.0) 10^{-3} \text{ mhos} \\ \\ \mathbf{C}_{\text{out}} &= \frac{\mathbf{B}_{\text{out}}}{\omega} \\ &= \frac{4.0 \times 10^{-3}}{(2\pi)(60 \times 106)} \\ &= 10.6 \text{ pf} \end{aligned}$$



Figure 14

10. The load R2 must now be transformed as shown in Figs. 14 and 15 below:

$$C_{L2} = C_2 \, \frac{1}{1 \, + \, 1/Q^2}$$

Solving for Q,

$$Q = \sqrt{1/G_{L}R_{2} - 1}$$

$$= \frac{1}{\omega C_{2}R_{2}}$$

$$= \sqrt{\frac{1}{(16.4 \times 10^{-3})(50)} - 1}$$

$$= 0.469$$

$$\omega C_{2} = \frac{1}{(0.469)(50)} = 0.0426 \text{ mhos}$$

$$C_{2} = 113 \text{ pf}$$
Use  $C_{2} = 110 \text{ pf}$ 

$$C_{L2} = 110 \left(\frac{1}{(1 + 1/0.22)}\right)$$

$$= 19.8 \text{ pf}$$





85

The total load capacitance  $C_{\rm L}$  which was determined from the selectivity requirement is:

$$C_{L} = C_{A2} + C_{L2} + C_{out}$$

where CA2 is additional capacitance required to give CL. Then:

$$C_{A2} = C_L - C_{L2} - C_{out}$$
  
= 168 - 19.8 - 10.6  
= 138 pf

A variable capacitor supplies this additional capacitance.

The 50-ohm generator impedance is matched to  $Y_{in}^*$  in the same manner.

$$Y_{in} = (8.5 + j7.4) \, 10^{-3}$$

$$Q = \sqrt{\left(\frac{1}{(8.5) (50) \times 10^{-3}}\right) - 1}$$

$$= 1.16$$

$$\omega C_{1} = \frac{1}{(1.16) (50)}$$

$$= 0.0173 \text{ mhos}$$

$$C_{1} = 45.7 \text{ pf}$$

Use  $C_1 = 47$  pf;

$$C_2 = 47 \frac{1}{1 + 1/(1.16)^2}$$
  
= 26.9 pf

The transistor capacitance is:

$$C_{in} = \frac{B_{in}}{\omega}$$
  
= 20 pf

Choosing an input circuit Q = 3 will result in an amplifier bandwidth of approximately 13 mc. For this circuit:

$$Q = \frac{B_{T}}{2G_{in}}$$
$$B_{T} = \omega(C_{in} + C_{2} + C_{A1})$$

where:

and CA1 is the additional capacitance.

$$\begin{array}{l} \mathbf{B_{T}=2QG_{in}}\\ =\ (2)\ (3)\ (8.6\times10^{-3})\\ =\ 51.6\times10^{-3}\\ \boldsymbol{\omega}\mathbf{C_{A1}=B_{T}-\boldsymbol{\omega}(\mathbf{C_{in}+C})\\ =\ 51.6\times10^{-3}-(3.77\times10^{8})\ (26.9+20)\ 10^{-12}\\ \mathbf{C_{A1}=89.5\ pf} \end{array}$$

Again use a variable capacitor to supply this capacitance.

$$L_{1} = \frac{1}{\omega^{2}C_{T}}$$
$$= \frac{1}{(3.77 \times 10^{8})^{2}(1.35 \times 10^{-10})}$$
$$= 0.052 \ \mu h$$

The circuit diagram is shown in Fig. 16 and the measured performance is given in Table 4. Measured gain, bandwidth, and input admittance agree very well with the computed values. The input admittance was also measured for  $G_L = 24$  mmhos to indicate the input-output isolation. Single-stage amplifiers do not generally require this much isolation, but multi-stage amplifiers demand it. Multi-stage design follows the same general procedure with the exception that  $Y_{\rm in}$  calculated at maximum gain must now be transformed by an appropriate matching network to the correct collector load. This procedure is followed for as many stages as required. The input stage is then matched to the generator impedance.



Fig. 16. 2N743 60-mc amplifier.

8(alignability)=0.3

| 2N743 60-mc AMPLIFIER<br>$I_c = 5 \text{ ma}$<br>$V_{co} = 5 \text{ yolts}$ |            |                         |                        | $G_{\rm L} = 16$         | 5 mmhos                  | $G_{L} = 24$             | í mmhos                  |
|-----------------------------------------------------------------------------|------------|-------------------------|------------------------|--------------------------|--------------------------|--------------------------|--------------------------|
| UNIT                                                                        | GAIN<br>db | f <sub>нigн</sub><br>mc | f <sub>LOW</sub><br>mc | G <sub>in</sub><br>mmhos | B <sub>in</sub><br>mmhos | G <sub>in</sub><br>mmhos | B <sub>in</sub><br>mmhos |
| 81                                                                          | 12.2       | 64.8                    | 55.2                   | 5.53                     | 5.84                     | 5.13                     | 5.35                     |
| 82                                                                          | 12.1       | 64.8                    | 55.2                   | 8.55                     | 8.2                      | 8.0                      | 7.61                     |
| 83                                                                          | 11.2       | 64.8                    | 55.0                   | 9.53                     | 9.45                     | 8.93                     | 8.85                     |
| 85                                                                          | 12.0       | 64.8                    | 54.9                   | 6.95                     | 7.46                     | 6.92                     | 6.75                     |
| 86                                                                          | 11.2       | 64.8                    | 54.9                   | 8.93                     | 7.73                     | 8.34                     | 7.35                     |
| 88                                                                          | 12.1       | 64.8                    | 54.3                   | 9.62                     | 8.2                      | 9.17                     | 7.68                     |
| 93                                                                          | 11.2       | 64.8                    | 54.8                   | 10.62                    | 8.85                     | 10.3                     | 8.33                     |
| 95                                                                          | 10.8       | 64.8                    | 55.2                   | 7.8                      | 5.46                     | 7.46                     | 5.2                      |
| 96                                                                          | 10.0       | 65.0                    | 55.2                   | 8.85                     | 5.82                     | 8.4                      | 5.65                     |
| 98                                                                          | 11.3       | 64.9                    | 55.2                   | 7.7                      | 6.1                      | 7.4                      | 5.8                      |

#### **Table 4. Amplifier Performance**

# BIBLIOGRAPHY

- 1. Gibbons, J. F.: "The Design of Alignable Transistor Amplifiers," Stanford Electronics Lab Technical Report, No. 106; May 7, 1956.
- 2. Pritchard, R. L.: "Modern High-Frequency Transistors A Survey," A paper presented at the 1957 IRE-AEE University of Pennsylvania Transistor and Solid State Circuits Conference, Feb. 15, 1962.
- 3. Scanlan, J. O., and J. S. Singleton: "The Gain and Stability of Linear Two-Port Amplifiers," *IRE Transactions on CT*, Vol. CT-9, No. 3, Sept. 1962.
- 4. Rollett, J. M.: "Stability and Power Gain Invariants of Linear Two-Ports," *IRE Transactions on CT*, pp. 29–32, March 1962.
- 5. Linvill, J. G.: "The Theory of Two-Ports," International Convention on Transistors and Associated Semiconductor Devices, May 21, 1959.
- 6. Pritchard, R. L.: "High-Frequency Power Gain of Junction Transistors," *Proceedings IRE*, Vol. 43, No. 9, Sept. 1955.
- 7. Gärtner, W. W.: Transistors: Principles, Design and Application, D. Van Nostrand Company, New Jersey, 1960.
- 8. Cote, A. J., and J. B. Oakes, *Linear Vacuum-Tube and Transistor Circuits*, McGraw-Hill, New York, 1961.
- 9. Linvill, J. G., and J. F. Gibbons: Transistors and Active Circuits, McGraw-Hill, New York, 1961.

# Small-signal UHF Amplifier Design

by George Johnson

## INTRODUCTION

This chapter describes the design procedure for a 450-mc RF amplifier. Admittance parameters are used to describe the linear active network (LAN). A Linvill Chart of the LAN is used to select load and source terminations for a specified gain. Admittance-impedance charts are used to design coupling networks. Amplifier construction is discussed and experimental results of gain measurements are shown to compare well with predicted values.

# POWER GAIN-STABILITY DESCRIPTION OF THE LAN

In order to get a complete description of the LAN at 450 mc, a set of y data was measured using the General Radio Transfer Function Bridge. Since the full set of y data completely characterized the LAN, its gain and stability properties may be accurately indicated. The accuracy of the y data is determined by "T-bridge" and is not subject to jig errors\* (as such) because no jig is required with the T-bridge. The admittance parameters that are used in the design example are those of a germanium epitaxial mesa transistor.

<sup>\*</sup>There are, however, certain precautions which should be taken in nulling the bridge and minimizing lead length between the header and the face of the T-bridge socket. Lead length for the above data was  $\approx 1.7$  millimeters. Data above were taken with the fourth lead grounded.

One of the most important properties of the device is its inherent stability.\* The device may be either potentially unstable or unconditionally stable. The criterion for unconditional stability is given by Eq. (1).

$$2g_{11}g_{22} - \operatorname{Re}(y_{12}y_{21}) > |y_{12}y_{21}| \tag{1}$$

where  $g_{11}$  is  $\operatorname{Re}(y_{11})$ 

This expression may be modified slightly to make it more explicit. The quantity C is defined as a degree of inequality and is called the stability factor. Equation (2) shows this relation.

$$2g_{11}g_{22} - \operatorname{Re}(y_{12}y_{21}) = \frac{1}{C} |y_{12}y_{21}|$$
(2)

If the value of C is less than unity, then Eq. (1) is satisfied and the device is unconditionally stable. This means that no complex input or output termination may be found which will cause the LAN to oscillate. If C is greater than unity, then the converse is true. The value of C for the device described by the above y parameters is:

$$C = \frac{|y_{21}y_{12}|}{2g_{11}g_{22} - \text{Re}(y_{12}y_{21})}$$
$$= \frac{105}{2(29.5)(0.93) - (-97)}$$
$$= \frac{105}{152.1}$$
$$= 0.69$$

The stability factor is less than unity; therefore, the device is unconditionally stable at 450 mc. And because C is considerably less than unity, the amplifier will be very stable. Now consider the gain of the LAN. The value of  $h_{fe}$  at 450 mc is:

$$h_{fe} = \frac{y_{fe}}{y_{ie}}$$
  
=  $\frac{51.3 \ \angle 258.4^{\circ}}{33 \ \angle 25.8^{\circ}}$   
= 1.56 \ \angle 232.6^{\circ}  
= 3.87 db

The resulting value of  $f_t$  (assuming 6 db/octave roll-off)  $\dagger$  is:

$$f_t = (1.56) (450)$$
  
= 700 mc

<sup>\*</sup>Inherent stability refers specifically to the device stability without external circuitry. Actual stability, on the other hand, takes into consideration the total external shunt conductances of  $g_{11}$  and  $g_{22}$ . It is therefore not independent of the circuit as is the inherent stability factor C.

 $<sup>\</sup>dagger$ This is a good assumption since the numeric value of  $h_{fe}$  at the frequency is almost 2.

The power gain  $G_{00}$  is defined in the following way:

$$G_{oo} = \frac{Power \text{ delivered to } Re (Y_L)}{Power \text{ delivered to input of two-port}}$$

where  $Y_L$  is conjugately matched to  $y_{22}$ 

The value of  $G_{00}$  may be calculated for the LAN by using the following expression:

$$G_{00} = \frac{|y_{21}|^2}{4g_{11}g_{22} - 2\operatorname{Re}(y_{12}y_{21})}$$
$$= \frac{C}{2} \left| \frac{y_{21}}{y_{12}} \right|$$
$$= \frac{0.69}{2} \left| \frac{51.3}{2.0} \right|$$
$$= 8.7 \text{ or } 9.4 \text{ db}$$

Had C been greater than unity, the value of  $G_{max}$  would have been unbounded. However, since C = 0.69,  $G_{max}$  is finite and may be calculated by evaluating K<sub>G</sub> and multiplying by  $G_{00}$ :

$$K_{G} = \frac{2(1 - \sqrt{1 - c^{2}})}{c^{2}}$$
  
= 1.15  
$$G_{max} = (K_{G}) (G_{oo})$$
  
= (1.15) (8.7)  
= 10 db

These calculations indicate that the LAN at 450 mc will be unconditionally stable, will have an  $h_{fe}$  of about 4 db ( $f_t \approx 700$  mc), and will have a  $G_{max}$  of 10 db.

The display of the gain and stability of the LAN is uniquely combined in a graphic representation devised by Linvill. The calculations and constructions of this system are presented in Appendix I to this chapter. The finished Linvill Chart is shown in Fig. 5. It is essentially a plot of gain on a field of output admittance (in terms of  $G_2 \pm jB_2$ ). The utility of such a chart is two-fold. First, it shows exactly what complex load will result in  $G_{max}$ . Second, it shows that no load which may be selected would cause instability.

#### LOAD CALCULATION

The evaluation of the load to obtain  $G_{max}$  of 10 db is done as follows:

$$G_2 + jB_2 = G_L + jB_L + y_{22}$$

Solving for GL:

$$\begin{aligned} G_{L} &= G_{2} - y_{22r} \\ &= 3y_{22r} - y_{22r} \\ &= 1.86 \times 10^{-3} \text{ mhos} \end{aligned}$$

Now, evaluating the reactive part:

$$B_{L} = B_{2} - y_{22i}$$
  
= 0.7y\_{22r} - y\_{22i}  
= -4.65 × 10<sup>-3</sup> mhos

The load should be 1.86-j4.65 mmhos to yield 10 db gain.

# OUTPUT NETWORK DESIGN

The load of 50 ohms must be transformed to 1.86 - j4.65 mmhos. This may be done with the aid of an admittance-impedance chart. Appendix II discusses this type of chart and its use. One possible form of the network is shown in Fig. 1. It was chosen because the capacitor offers d-c isolation and impedance matching.

Locate the 50-ohm load on the impedance coordinate system, using a scale factor of one unit as 200 ohms or  $0.5 \times 10^{-2}$  mhos. This is located on the horizontal axis at R = 0.25. The value of the series capacitive reactance is added as a vertical line down from 0.25. The amount of reactance necessary to transform 50 ohms to 540 ohms is obtained by moving down from 50 ohms to the constant conductance circle marked G = -0.37.

$$G = \frac{200 \,\Omega}{0.37}$$
$$= 540 \,\Omega$$

At this point the transformation from 50 to 540 ohms is completed, but as can be seen, the terminal value is rather capacitive. In order to neutralize this it is clearly necessary to add -jB to the +jB already present due to the transformed value of the series capacitor. If a transformation from 50 ohms to 1.86 mmhos instead of 1.86 - j4.65 mmhos had been desired, the amount of shunt inductance would have been indicated by:

$$B = (-1.1) (0.5 \times 10^{-2})$$
  
= -0.55 × 10<sup>-2</sup> mhos

However, the Linvill Chart indicates that a complex load is necessary to achieve the value  $G_{max}$ , so locating the desired load point:

Real part: 
$$\frac{1.86 \times 10^{-3}}{0.5 \times 10^{-2}} = 0.37$$
 units  
Imaginary part:  $\frac{-4.65 \times 10^{-3}}{0.5 \times 10^{-2}} = -0.93$  units

Now instead of stopping at the horizontal axis, the process is continued until the point 0.37 - j0.93 is reached. The above discussion is made clearer by Fig. 2.



Fig. 1. Load resistance transforming network.



Fig. 2. Impedance-admittance chart for output network.

Solving for the value of X<sub>c</sub> gives:

1

$$X_{c} = (0.8) (200) = 160 \Omega C = 2.2 pf at 450 mc$$

Now solving for the amount of shunt inductance necessary to move to desired load point on the constant-conductance circle, G = 0.37.

$$X_L = \frac{200}{2.03} = 98 \,\Omega$$
 (where 2.03 = 1.1 + 0.93)  
L = 0.034  $\mu$ h at 450 mc

The resulting network shown in Fig. 3 performs the desired impedance transformation at 450 mc.

To allow tuning of the above network, a shunt capacitance is added. It is calculated by selecting a fractional bandwidth of 0.1.

FBW = 0.1 (45 mc)  

$$Q_L = 10$$
  
 $= (540) (6.28) (450 \times 10^6) C$   
 $C = \frac{10}{(540) (6.28) (450 \times 10^6)}$   
 $= 6.5 \text{ pf}$   
2.2 pf  
0.034 µh  
Load

Fig. 3. Load resistance transforming network.

The inductance required to resonate with 6.5 pf is 0.02  $\mu$ h at 450 mc. The network appears as in Fig. 4.

#### INPUT NETWORK DESIGN

Before designing the input networks, the value of the input immittance must be obtained for the specified load. This may be calculated using Eq. (3).

$$Y_{in} = y_{11} - \frac{y_{12}y_{21}}{y_{22} + Y_L}$$
(3)

where  $Y_{L} = 1.86 - j4.65$  mmhos

However, a quicker way has been devised which not only reduces the amount of complex algebra but allows a much more rapid analysis of input immittance for changing load conditions. Its application is discussed in Appendix III so that the design sequence presented so far will not be interrupted.

As demonstrated in Appendix III,

$$Y_{in} - y_{11} = G_1 + jB_1 \tag{4}$$

By placing a quadrant chart over the Linvill Chart (Fig. 5) and rotating it so that its real axis lies along the gradient line, we may evaluate the input impedance. Reading the values of:

$$\frac{G_1}{\left|\frac{y_{12}y_{21}}{2y_{22r}}\right|} = 0.52$$

$$\frac{B_1}{\left|\frac{y_{12}y_{21}}{2y_{22r}}\right|} = -0.39$$

$$\left|\frac{y_{12}y_{21}}{2y_{22r}}\right| = \frac{105 \times 10^{-6}}{(2) (0.93 \times 10^{-3})}$$

$$= 56.5 \times 10^{-3}$$

and

which are indicated by the point of maximum gain, we may calculate the value of  $Y_{in}$ . Substituting in Eq. (4):

$$\begin{aligned} \mathbf{Y}_{\text{in}} &= (0.52) \left( 56.5 \times 10^{-3} \right) - \mathbf{j} (0.39) \left( 56.5 \times 10^{-3} \right) + 29.7 \times 10^{-3} + \mathbf{j} 14.3 \times 10^{-3} \\ &= 59.1 \times 10^{-3} - \mathbf{j} 7.7 \times 10^{-3} \end{aligned}$$



Fig. 4. Complete output network.



Fig. 5. Linvill chart.

Therefore the input admittance of the terminated stage at 450 mc is as shown in Fig. 6. The input network to match the generator to this admittance will be as shown in Fig. 7. And the complete input circuit with d-c return for the base and d-c block for the input will take the form shown in Fig. 8.

In designing the input network, use 1 unit = 50 ohms or 0.02 mmhos. The input admittance is 59.1 - j7.7 mmhos, which becomes 2.9 - j0.385 units. Locating this on the admittance chart establishes the starting point. Notice that the input admit-





Figure 8

tance is automatically converted to a series combination simply by reading the rectangular coordinates at this point.

The first component in the desired network is a series C which requires a move straight down the chart from 2.9 - j0.385 until the constant-conductance circle of 1 is intersected. This is the value to which 16.8 ohm is transformed. The value of  $X_c$  required is:

$$\begin{aligned} \mathbf{X}_{c} &= (0.58) (50) \\ &= 29 \, \Omega \\ \mathbf{C} &= 12 \, \, \text{pf at } 450 \, \, \text{mc.} \end{aligned}$$

Moving around the constant-conductance circle from B = 1.25 to B = 0 requires a shunt inductance to be added to the network. Its value is:

$$X_{L} = \frac{50}{1.25}$$
  
= 40 \Omega  
L = 0.014 \mu h at 450 mc

The admittance-impedance chart of Fig. 9 pictures the above discussion. The completed network is as shown in Fig. 10. The completed circuit is shown in Fig. 11.



Figure 9. Input circuit design.



Fig. 10. Input network.

#### EXPERIMENTAL RESULTS

Average power gain was measured at 8.6 db. The output tank QL is 10 and the  $O_{U}$  of the inductor is 100, so the insertion loss of the network is 1 db. Since  $G_{max}$ was 10 db, this indicates that the typical power gain should have been about 9 db. The difference between 8.6 db and 9 db is probably due to small but finite losses in the input network and to experimental and measurement errors. Bandwidth measured on the amplifier was 48 mc. This compared to the design bandwidth of 45 mc. The difference is probably due to the slight differences in actual  $Y_{Yr}$  value in the output circuit because of the tolerances of standard value capacitances used in the transforming networks.

Noise figure was about 6 db. The coincidence of best noise figure and best gain was quite close.

The construction of this circuit was straightforward. A brass two-section box approximately 3" x 2" x 1" was used. The coils were made of copper strips approximately  $\frac{1}{2}$  wide,  $\frac{1}{32}$  thick and 1" long. Silvered miniature air-variable capacitors were used in the tanks. Care was taken to minimize the lead inductance by modifying the TO-18 Teflon\* socket. Most of the Teflon was removed so that only a thin disc, approximately the chassis thickness, remained. The bypass and decoupling 500-pf capacitors were high-quality r-f ribbon types.



\*Trademark of DuPont Corporation.
# APPENDIX I: POWER FLOW IN A GENERAL TWO-PORT

A general two-port is defined and used to demonstrate power flow. The input power is derived and shown to be a plane. The output power is derived and shown to be a paraboloid. The combination of these two surfaces describes power gain. Potential instability and unconditional stability are defined and demonstrated graphically.

Consider the general two-port of Fig. 12. The choice of h parameters is arbitrary; any consistent set of parameters could be used. The choice of generators shown in Fig. 12 is for h parameters. Had y parameters been used, the output generator would have been a current generator but its complex identity would have been of the same form. The input current generator may be normalized to 1 + j0 amps. The value of the output generator may be changed by varying a or b. In this way any load condition may be simulated.

Define the system of coordinates as shown in Fig. 13. The term  $P_0$  is output power. The form of the mathematical equation representing output power is a paraboloid. It is convenient to choose a new set of rectangular coordinates L and M to describe this paraboloid.

Define  $P_{00}$  as the maximum power output from the model of Fig. 12 if the effect of  $h_{12}$  is neglected. It occurs as shown in Fig. 13 at L, M = 1, 0. Under these conditions it is obvious that:

$$\mathbf{P}_{\mathbf{o}} = \mathbf{R}\mathbf{e}(-\mathbf{E}_{2} * \mathbf{I}_{2})$$

The general form of the power to the load is:

$$P_{o} = \operatorname{Re}(-E_{2}*1_{2})$$
$$-E_{2} = (L + jM) \left(\frac{h_{21}}{2h_{22r}}\right)$$

where

Therefore the dimension for (L + jM) is amps, and of course the dimension of  $h_{21}/2h_{22r}$  is ohms.

Thus

$$-E_2 = (L + jM) \left(\frac{h_{21}}{2h_{22r}}\right)$$
$$= (amps) (ohms) = volts$$



Fig. 12. Two-port power flow model.



Fig. 13. Power out description.

If  $E_2$ , the "generator-load" component, is less than the output voltage produced at the output port by the signal at the input port, then the generator actually represents an IR drop rather than an EMF. If it is an IR drop it may be considered as being identical to a passive immittance.

Now writing the expression for  $P_0$ ,

$$\begin{split} I_2 &= h_{21}(1+jO) + h_{22}(L+jM) \left(-\frac{h_{21}}{2h_{22r}}\right) \\ P_{oo} &= \frac{|h_{21}|^2}{4h_{22r}} \end{split}$$

and

Since  $P_{oo} = |E_2|^2 Y_{Lr} = E_2^2 h_{22r} = \frac{|h_{21}|^2}{4h_{22r}}$ 

then

$$| E_2 |^2 \text{ must be:} | E_2 |^2 = \frac{| h_{21} |^2}{4 (h_{22r})^2} | E_2 | = \frac{| h_{21} |}{2h_{22r}}$$

The value  $P_{oo}$  occurs at L + jM = 1 + j0 so it is clear that an appropriate choice for the variables a and jb is:

$$E_2 = a + jb = (L + jM) \left(-\frac{h_{21}}{2h_{22r}}\right)$$

Therefore

$$P_{o} = \operatorname{Re}(E_{2}^{*})(I_{2})$$

$$= \operatorname{Re}\left\{\frac{(h_{21})^{*}(L-jM)}{2h_{22r}}\left[h_{21} - \frac{(L+jM)(+h_{21})h_{22}}{2h_{22r}}\right]\right\}$$

$$= \frac{L|h_{21}|^{2}}{2h_{22r}} - \frac{(L^{2}+M^{2})|h_{21}|^{2}}{4h_{22r}}$$

The input power is given by:

$$\begin{split} P_{i} &= \operatorname{Re}(E_{1}^{*}) (I_{1}) \\ E_{1} &= h_{11}I_{1} + h_{12}E_{2} \\ &= h_{11}(1+j0) + h_{12}(L+jM) \left(\frac{-h_{21}}{2h_{22r}}\right) \\ P_{i} &= h_{11}(1+j0) (1+j0) + h_{12} (1+j0) (L+jM) \left(\frac{-h_{21}}{2h_{22r}}\right) \\ &= h_{11r} - L \operatorname{Re}\left(\frac{h_{12}h_{21}}{2h_{22r}}\right) + \operatorname{MIm}\left(\frac{h_{12}h_{21}}{2h_{22r}}\right) \end{split}$$

This is the equation of a plane in the coordinate system of Fig. 13. Figure 14 shows this general relationship. Cutting the model of Fig. 14 along the plane ABC yields Fig. 15.

It is quite apparent from this figure that the maximum power gain occurs at a distance d to the left of the 1.0 point. The following derivations can be made using geometry and Fig. 15.

$$\begin{aligned} \frac{f}{e} &= 2\left(\frac{1-\sqrt{1-c^2}}{c^2}\right) = K_G \\ d &= \frac{CK_G}{2} \\ C &= 2\frac{P_{oo}}{P_{io}}\left|\frac{h_{12}}{h_{21}}\right| = \frac{|h_{21}||h_{12}|}{2h_{11r}h_{22r} - Re(h_{12}h_{21})} \end{aligned}$$

and when C < 1:

$$G_{\rm max} = K_{\rm G} \frac{P_{\rm oo}}{P_{\rm io}}$$



Fig. 14. Power gain model.



Fig. 15. Two-dimensional view of power gain model.

**The Linvill Chart.** The L-M plane has been discussed and shown to be a way of representing a wide variety of load conditions for the two-port. The actual load admittance must be related to this L-M plane. This may be done by considering the following expressions:

$$\begin{split} I_2 &= I_1 h_{21} + E_2 h_{22} \\ &= (1 + j0) h_{21} - (L + jM) \left(\frac{+h_{21}}{2h_{22r}}\right) h_{22} \\ &= -Y_L E_2 \\ Y_L E_2 &= Y_L \, \frac{L + jM}{2h_{22r}} \, h_{21} \\ Y_L \frac{L + jM}{2h_{22r}} \, h_{21} + \frac{L + jM}{2h_{22r}} \, h_{22} h_{21} = h_{21} \\ Y_L + h_{22} &= \frac{2h_{22r}}{L + jM} = G_2 + jB_2 \end{split}$$

In the L-M plane the real and imaginary parts,  $G_2$  and  $jB_2$ , are mutually orthogonal circles. This kind of a plot is shown in Fig. 16.



Fig. 16.  $G_2 + jB_2$  in the LM plane.

### APPENDIX II: LOSSLESS MATCHING TECHNIQUES

There are many ways to realize practical matching networks. The efficiency of modern synthesis is astounding, but in many cases its realization techniques are too detailed for simple matching problems. The method described here deals with coupling networks that are made from lumped, linear, constant-valued elements. It makes use of immittance charts which reduce the calculations of components to simple evaluation of reactance into inductance or capacitance. With a reactancefrequency chart or reactance slide rule, these calculations are eliminated and the whole problem reduces to simply reading the values of the network components.

**The Admittance-Impedance Chart.** Consider the Cartesian coordinate system of Fig. 17. This system defines all impedance functions that have positive real parts. This chart may be transformed into a system of orthogonal circles that have a common tangent point at 0. This transformed system represents all admittance functions which have positive real conductance values, and is shown in Fig. 18. Superimposing these charts results in Fig. 19.

From these charts it is obvious that

$$Z = R + jX = \frac{1}{Y} = \frac{1}{G + jB}$$

As a result it is also obvious that the problem of converting a series combination to a parallel combination of real and imaginary terms is accomplished simply by locating the parallel combination on the appropriate orthogonal circles and reading the R and X values indicated. A general chart of this type is shown in Fig. 19.

The Real Source-Load Transformation. Consider the problem of transforming 50 ohms to 450 ohms. The procedure is to systematically "build" the immittance matching network by first adding a series component of the appropriate value and then adding a shunt component of the appropriate value. The dual chart shown in Fig. 19 is used to decide what these values are. When a series component is added, the R-X part of the chart is used. Then when a shunt element is added, the orthogonal admittance coordinate system is used. Since they are superimposed as in Fig. 19, the change from one chart to the other is simply a change in the type of motion, either rectangular or circular. Since it is in normalized form, the first step is to decide on a scale factor which will put both the load and source on the



Fig. 18. Orthogonal admittance coordinate system.



Fig. 17. Rectangular impedance coordinate system.



### Fig. 19. Admittance impedance system.

chart. For the above values of 50 ohms and 450 ohms this scale factor may be chosen as

l unit = 100 
$$\Omega$$
 (or 0.01 mhos)

Starting with the 50-ohm load and using the rectangular system of coordinates, locate the point 0.5, which is:

$$\frac{50\,\Omega}{100\,\Omega/\text{unit}} = 0.5 \text{ units}$$

This point is located at  $\begin{pmatrix} 1 \\ 0 \end{pmatrix}$  in Fig. 20. A value of series capacitive reactance may be added to 50 ohms by moving straight down from the 50 ohms point,  $\begin{pmatrix} 1 \\ 0 \end{pmatrix}$ , to point  $\begin{pmatrix} 2 \\ 0 \end{pmatrix}$  The amount of this capacitive reactance determines the resistance transformation. Since 450 ohms or 4.5 units is the desired value, the amount of  $X_c$  must extend down to the constant-conductance circle of 0.22 units. Point  $\begin{pmatrix} 2 \\ 0 \end{pmatrix}$  is then considered as being on the circle system shown in Fig. 18. This converts the series combination of R and C to a parallel combination. Adding shunt inductance to resonate with this shunt capacitance will not change the shunt real part, so going from  $\begin{pmatrix} 2 \\ 2 \end{pmatrix}$  to  $\begin{pmatrix} 3 \\ 3 \end{pmatrix}$  must be along the constant-conductance circle (0.22 units). Of course, this circle was chosen so that  $\begin{pmatrix} 3 \\ 3 \end{pmatrix}$  would be 450 ohms. Notice that moving



Fig. 20. Series capacitance L-section.

from (2) to (3) on the constant-conductance circle requires the addition of a shunt -B to counteract the value of +B at (2). This is an inductive susceptance. Addition of such a susceptance completes the transformation.

Another network will also perform this transformation. Figure 21 shows the path followed when a series coil is used rather than a series capacitor.

**Complex Load-Source Transformation.** There is no essential difference in the technique if both load and source are complex. Consider the following example:

$$Input = R_s + jX_s$$
$$Load = G + jB$$

The chart looks like Fig. 22.

### APPENDIX III: INPUT IMMITTANCE

It is evident that a relation between the input impedance of the general twoport and the L-M plane exists. This may be shown by:

$$E_1 = I_1 h_{11} + E_2 h_{12} = Z_{in}$$

Since the general current is 1 + j0, then  $E_1/1 + j0$  is  $Z_{in}$ .

$$Z_{in} = (1 + j0)h_{11} + (L + jM)\frac{-h_{21}}{2h_{22r}}h_{12}$$
$$Z_{in} - h_{11} = R_1 + jX_1 = (L + jM)\frac{-h_{12}h_{21}}{2h_{22r}}$$
$$\frac{R_1 + jX_1}{Gr} = (L + jM)e^{-\theta}$$

where Gr is the gradient and  $\theta$  is the angle of the gradient.

The values  $\frac{R_1}{Gr}$  and  $\frac{jX_1}{Gr}$  can be conveniently thought of as the coordinates



Fig. 21. Series inductance L-section.



Fig. 22. Complex load-source chart.

of a rectangular grid which can be put over the L-M plane. Reading the value of  $R_1/|Gr|$  and  $jX_1/|Gr|$  it is possible to solve for  $Z_{in}$  using

$$Z_{in} - h_{11} = R_1 + jX_1$$

This equation is perfectly general. Had the characterization of the LAN been in y parameters, the equation would have been written

$$Y_{in} - y_{11} = G_1 + jB_1$$

The rectangular grid is shown in Fig. 23.



Fig. 23. Input immittance chart.



First transistorized TV receiver produced and priced for the high-volume market was introduced by Emerson Radio and Phonograph in 1964. The all-channel set uses 35 TI components.

# Field-effect Transistors for Low-level Circuits

by L. J. Sevin and Stan Holcomb

### A SIMPLIFIED THEORY

A Field-effect Transistor (FET) is essentially a semiconductor current path whose resistance is controlled by applying an electric field perpendicular to the current. The electric field results from reverse biasing a P-N junction.

When a P-N junction is reverse biased a "depletion" or space-charge layer develops on both sides of the junction. That is, the current carriers on either side of the junction are swept across and away from the junction, leaving regions that contain a net charge but no free current carriers except those generated by heat. The current-carrier density determines how well a semiconductor will conduct current; therefore, the space-charge region on either side of a P-N junction will be very low in conductivity.

**Resistance of a Semiconductor Bar.** Consider a bar of semiconductor silicon crystal having the dimensions shown in Fig. 1, excess impurity concentration P, and ohmic (non-rectifying) contacts at each end. The approximate resistance





Ro between terminals S and D is:

$$R_o = \frac{L}{(q\mu)PWT}$$

where

q = electron charge  $\mu =$  majority carrier mobility

The factor  $q\mu P$  in the denominator is a good approximation for the conductivity  $\sigma$  of the semiconductor material if the doping level is such that the minority carrier density is negligible. Since the dimensions of the bar are fixed, the resistance of the bar must be controlled by controlling the conductivity.

Silicon Bar with P-N Junctions. Figure 2 shows a P-type bar of silicon which has had N-type impurities introduced into opposite sides, forming P-N junctions. The two N regions are electrically connected and a bias voltage (V<sub>GS</sub>) is applied to the two junctions. The N regions are called gates and the space between the gates is called the channel. The resistance  $R_0$  is modulated by depleting carriers from parts of the channel.

Another view is that the effective thickness of the bar in Fig. 1 can be changed by a transverse electric field produced by the bias voltage  $V_{GS}$ . If the doping level in the gates is purposely very large compared to that in the channel, the carrierdepleted or "space-charge" zone will extend principally into the channel. Figure 3 is a graph of the net charge density, electric field, and potential through a crosssection of the channel for a given  $V_{GS}$ . Uniform charge density and ideal step junctions are assumed. The shaded areas above and below the zero concentration axis are equal, because the depleted regions on either side of the junction must contain equal net charge. The electric field and potential plots shown in Fig. 3 are obtained by performing successive integrations.

**Behavior of Space-charge Layer With Channel Current.** The simple fieldeffect structure of Fig. 2 is reproduced in Figs. 4(a) and (b) with an expanded vertical scale to allow a more graphic description of the behavior of the spacecharge layer with an applied drain-to-source voltage. In Fig. 4(a), as the voltage  $V_{DD}$  is increased from zero to small values, the current rises linearly with  $V_{DS}$ . At small currents, the channel between the drain and source behaves as a linear resistor, but as current increases the parts of the channel near the junctions become significantly negative with respect to the source terminal. Since the N gates are connected externally to the source, the junctions are reverse biased and the space-charge



Figure 2





layers are extended into the channel, lowering the channel conductance. The electrical behavior of Fig. 4(a) is plotted in Fig. 5; note that the relatively constant slope at low voltages becomes less linear with increasing applied voltage. At some  $V_{\rm DS}$  the space-charge layers extend into the channel until they almost meet, as shown by the shaded areas in Fig. 4(a); this corresponds approximately to the voltage at the "knee" of the  $V_{\rm GS} = 0$  curve in Fig. 5. Shockley<sup>1</sup> called this voltage the pinch-off voltage. Above the pinch-off voltage the drain current saturates; i.e., it increases very little for further increases in drain-to-source voltage. The fact that reverse bias on the P-N junction is greatest at the drain end gives the space-charge layers their characteristic wedge shape. Most of the potential drop in the channel is confined to the short span where the space-charge layers nearly meet; this is the active or control part of the device. The remainder of the drain-to-source voltage is dropped across the bulk channel resistance between the two terminals and this active part.

In Fig. 4(b) a fixed reverse bias,  $V_{GS} = V_1$ , is applied to the gates. With no channel current, there is no electric field component tangent to the junction and the space-charge layer extends uniformly part of the way into the channel (region A). When a drain current flows, both tangential and normal components of electric field are present, creating the wedge-shaped space-charge region B. The ratio of the thicknesses of regions A and B depends on the magnitude of the external reverse bias; higher values of V<sub>GS</sub> increase the thickness of A relative to B. Obviously, less channel current is required to produce pinch-off as VGS increases. In Fig. 5, the  $V_{GS} = V_1$  curve has the same shape as the zero bias curve except that pinch-off occurs at a lower drain-to-source voltage and a lower drain current. The reverse bias on the junction required to bring the two space-charge layers together is the sum of the externally applied bias VGS and the internal self bias due to current flow through the channel resistance. From this it seems that the external bias required to bring the two space-charge layers together should be capable of reducing the drain current to the reverse saturation current of the P-N junction. However, this pinch-off condition never occurs. In practice, the drain current approaches some irreducible minimum greater than the diode reverse saturation current.





Figure 5 is a set of curves that look remarkably like the output characteristics of a pentode vacuum tube, the drain, source, and gate terminals being analogous to the plate, cathode, and grid terminals respectively. The symbol adopted for the field-effect transistor is compared to those of the junction transistor and the triode vacuum tube in Fig. 6. Although the FET has only three terminals, its electrical behavior is closer to the pentode tube than to the triode tube.

**Operation in the Pinch-Off Region.** Aside from some suggested gain-control applications (which apparently have not been fully explored at this time) little use has been found for the FET operation in the triode or voltage saturation region. Because of the relatively high saturation voltage of the present device, it has not made an efficient switch. It has so far been most useful as an active element operating in the pinch-off region in linear applications, and it is here that we will place our emphasis.

At this point it is convenient to re-define the pinch-off voltage  $V_p$  as that gateto-source voltage which should reduce the drain current to the reverse saturation current of the gate-channel diode. In practice, this voltage must be extrapolated from the behavior of drain current with gate-to-source voltage at drain currents significantly greater than zero.

The expression for the saturation drain current as a function of gate-to-source voltage derived by Shockley<sup>1</sup> is:

$$I_{\rm D} = I_{\rm DSS} \left[ 1 - 3 \, \frac{V_{\rm GS}}{V_{\rm p}} + 2 \left( \frac{V_{\rm GS}}{V_{\rm p}} \right)^{3/2} \right] \tag{1}$$

The term  $I_{DSS}$  (per 56 IRE 28.S1) is the saturation drain current with zero gateto-source bias voltage at any drain-to-source voltage in the pinch-off region below breakdown. Equation (1) was derived assuming a step junction, and is correct for both P-channel and N-channel devices since  $V_{GS}$  and  $V_p$  carry the same sign. The plot of Eq. (1) in Fig. 7 is the common-source forward transfer characteristic of the FET analogous to the common-cathode transconductance curve of a vacuum tube. This curve is in good agreement (except at low  $I_D$ ) with transfer curves of practical field effects made by the alloy process; alloy junctions closely approximate step junctions.

Equation (1) must be modified to take into account the diode reverse saturation and leakage current,  $I_{\rm GSS}$ :

$$I_{\rm D} = (I_{\rm DSS} + I_{\rm GSS}) \left[ 1 - 3 \frac{V_{\rm GS}}{V_{\rm p}} + 2 \left( \frac{V_{\rm GS}}{V_{\rm p}} \right)^{3/2} \right] - I_{\rm GSS}$$
(2)



The disagreement between this expression and the behavior of practical devices is most marked at very low values of I<sub>D</sub>. In practice, I<sub>D</sub> cannot be reduced to I<sub>GSS</sub> by the reverse bias on the gate-to-channel diode; as a result, D<sub>p</sub> can be extrapolated from the measurement of V<sub>GS</sub> at two or more values of I<sub>D</sub>, or by measurement of the slope dI<sub>D</sub>/dV<sub>GS</sub> (forward transconductance), of the transfer curve at some value of V<sub>GS</sub> (preferably V<sub>GS</sub> = 0).

From Eq. 
$$(2)$$
:

$$\frac{\mathrm{dI}_{\mathrm{D}}}{\mathrm{dV}_{\mathrm{GS}}} \left| \mathbf{V}_{\mathrm{GS}=0} = -\frac{3}{\mathbf{V}_{\mathrm{p}}} \left( \mathbf{I}_{\mathrm{DSS}} + \mathbf{I}_{\mathrm{GSS}} \right)$$
(3)

 $I_{GSS}$  can usually be neglected when compared to  $I_{DSS}$ . Equation (3) implies that a tangent drawn to a transfer curve at  $V_{GS} = 0$  as in Fig. 7 will intersect the  $I_D = 0$  axis at 1/3  $V_p$ .

The derivation of Eq. (1) was done with the assumption that carrier mobility remains constant with reverse gate bias, i.e., the longitudinal electric field in the channel does not exceed a critical value (around 1000 v/cm) above which Ohm's law no longer holds.<sup>2</sup> This assumption is apparently valid for alloy field-effect transistors, but not for FET's made by a diffusion process. The longitudinal electric field in the channel of diffused types can exceed 1000 v/cm, and the carrier mobility then becomes proportional to the square root of the electric field. Dacey and Ross<sup>3</sup> derived an expression for the drain current behavior with gate-to-source voltage in the pinch-off region for the "square root" mobility case:

$$I_{\rm D} = I_{\rm DSS} \left\{ 4 \left[ 1 - \left( \frac{V_{\rm GS}}{V_{\rm p}} \right)^{1/2} \right]^3 - 3 \left[ 1 - \left( \frac{V_{\rm GS}}{V_{\rm p}} \right)^{1/2} \right]^4 \right\}^{1/2}$$
(4)



Fig. 8. Approximating the transfer curve with a parabola.

This is a more complicated expression than Eq. (1), but it agrees very well with the transfer characteristics of practical diffused type FET's. As in the case of Eq. (1), it fails at very low drain currents. An even better approximation to measured transfer curves is given by a simple parabola, properly "force-fitted" to Eq. (4). Figure 8 shows a plot of Eq. (4) with the points describing a force-fitted parabola superimposed. The force-fitting technique consists of selecting two points at which parabola and Eq. (4) are forced to coincide. The particular points selected,  $I_D =$  $I_{DSS}$  and  $I_D = 0.1 I_{DSS}$ , give excellent results and are convenient for measurement. The parabola yields a slightly higher  $V_p$  than Eq. (4), i.e., 1.06/1, but the normalized transfer curve of a 2N2497 P-channel planar (diffused) FET plotted in Fig. 8 shows that the parabola is a better approximation at low currents.

The equation of the parabola in Fig. 8 is:

$$I_{\rm D} = I_{\rm DSS} \left( \frac{V_{\rm GS}}{V_{\rm p}} - 1 \right)^2 \tag{5}$$

Taking into account the effect of IGSS:

$$I_{D} = (I_{DSS} + I_{GSS}) \left( \frac{V_{GS}}{V_{p}} - 1 \right)^{2} - I_{GSS}$$

$$(6)$$

Because virtually all of the FET's presently being marketed are made by some type of diffusion, this simple approximation can be a very powerful engineering tool for circuit design.

# 114 Communications Handbook STATIC CHARACTERISTICS

**Gate Cutoff Current.** By connecting the drain to the source and reverse biasing the gate-channel diode, a measure of the direct-current input impedance and an indication of the quality of the diode can be obtained. A circuit for the measurement of this gate cutoff current I<sub>GSS</sub> is shown in Fig. 9. The voltage used in this measurement is 10 volts, the gate being positive with respect to the channel for a P-channel device. If this voltage were increased in magnitude, a point would be reached at which the gate-channel diode would break down. Figure 10 shows the typical exponential variation of I<sub>GSS</sub> with temperature. Static values of short-circuit input impedance are in the thousands of megohms near zero degrees centigrade.

**Breakdown Voltages.** For a better understanding of breakdown voltage terminology, consider the typical drain characteristics presented in Figs. 11, 12, and 13 for the 2N2497, 2N2498, and 2N2499 respectively. These are curves of drain current I<sub>D</sub> as a function of drain-source voltage V<sub>DS</sub> for the common-source configuration with gate-to-source voltage V<sub>GS</sub> as a running parameter. It will be noted that the gate bias voltage is of opposite polarity to that of the drain supply voltage; hence, for ordinary bias conditions, a greater potential difference exists across the gate-drain diode than exists across the gate-source diode. This implies that gatedrain diode breakdown will occur before gate-source diode breakdown. By disconnecting the source from the drain in Fig. 9 and applying a current source of  $-10 \mu$ a to the drain, the drain-gate breakdown voltage BV<sub>DGO</sub> can be determined under the conditions stated on the data sheet. The smallest voltage specified for the three types of units mentioned above is -20 volts.

Since the point at which the source is connected to the channel is physically removed from the drain connection, the source can be connected to the gate in the latter measurement without appreciably changing the value of the breakdown voltage. This connection yields  $BV_{DSS}$ , the breakdown voltage from drain to source with the gate shorted to the source. Typical values of  $BV_{DSS}$  for the three units are obvious from the break on the  $V_{GS} = 0$  curves in Figs. 11, 12, and 13.



Fig. 9. Gate cutoff current test circuit.



Fig. 10. Gate cutoff current vs. free-air temperature.

The break in the drain characteristic curves occurs at lower drain voltages as the gate voltage is increased; that is, the drain-gate breakdown voltage is almost constant and independent of drain-source current. Equation (7) states the relationship suggested above:



Fig. 11. Common-source drain characteristics.





$$BV_{DG} = BV_{DSX} + V_{GS} \cong a \text{ constant}$$
(7)

where the subscript X denotes the value of  $BV_{DS}$  for a particular value of  $V_{GS}$ . Substituting  $BV_{DGO}$  for the constant, Eq. (7) becomes

$$BV_{DSX} = BV_{DGO} - V_{GS}$$
(8)



Fig. 13. Common-source drain characteristics.

Using the specified minimum  $BV_{DGO}$  and values of gate voltage, a curve can be plotted on the drain characteristic as suggested in Fig. 14. In the area to the right of this curve, breakdown is likely to occur. The useful area on the drain characteristic lies, therefore, between this curve and some characteristic curve resulting from a slight forward gate bias. Signals on the gate which cause the gate-source diode to go into forward conduction are clipped because of the sudden drop in input impedance, but the drain current is not severely affected. If the signal causes the drain-gate diode to break down, the signal is again clipped by conduction between the drain and the gate.

**Saturation Drain Current I**<sub>D(on)</sub>. I<sub>DSS</sub> is the IEEE standard symbol for the drain current at zero gate-to-source bias at any drain voltage (see the V<sub>GS</sub> = 0 curve in Fig. 14). I<sub>DSS</sub>, when measured at a specified drain voltage in the pinch-off or current saturation region, is called I<sub>D(on)</sub>. If the output characteristics are relatively flat in the pinch-off region (i.e. the output impedance is very high), I<sub>DSS</sub> can be approximated by I<sub>D(on)</sub>.

The first page of the 2N2497 series data sheet is reproduced in Fig. 15 to aid this discussion. The test conditions given for  $I_{D(on)}$  are  $V_{DS} = 10$  and  $V_{GS} = 0$ . Notice that there is a 3-to-1 variation in  $I_{D(on)}$  at 25 °C for a given type number.  $I_{D(on)}$  is strongly temperature dependent; the temperature dependence for the 2N2497 series is shown in Fig. 16. The silicon channel has a positive temperature coefficient of resistance due to decreased carrier mobility as temperature rises, but the carrier concentration at the doping levels involved remains fairly constant with temperature.<sup>4</sup> The total charge removed from the depletion regions depends only on the transverse electric field. Therefore, as temperature rises, it takes less current to cause sufficient voltage drop in the channel to produce pinch-off.

**Pinch-off Voltage V**<sub>p</sub>. The data sheet gives a parameter  $I_{D(off)}$ , called the "pinch-off current," which is a measure of how much gate bias is required to reduce the drain current below a specified value. For example, the data sheet guarantees that a 2N2497 with a reverse gate bias of 5 volts will have a drain current of not



Figure 14



|  | <br> |  |
|--|------|--|
|  |      |  |

TEXAS INSTRUMENTS Ŀ

Figure 15



Fig. 16. Normalized zero-gain-voltage drain current and static drain-source resistance vs. free-air temperature.

more than 10 microamps. While the values of  $I_{D(on)}$  and  $I_{D(off)}$  give information about the transfer curves near its end points, they do not necessarily convey any useful information about the region between. And after all, this is the region in which the FET is usually operated. It is essential, then, to be able to describe the behavior of the field-effect, particularly its forward transfer characteristic, in the pinch-off region. To use a parabola for the transfer curve as described in the previous section, one must know the limits on extrapolated pinch-off voltage for each device number. Some TI data sheets do not specifically state extrapolated pinch-off voltages, but the necessary data for extracting this information are provided.

Consider the transfer curves in Fig. 17, which show parts of parabolas having as end points the maximum and minimum  $I_{DSS}$  given by the data sheet, and the maximum and minimum extrapolated pinch-off voltages, as yet undetermined. The curves are correct for P-channel devices at room temperature. The data sheet also guarantees maximum and minimum values of  $|Y_{fs}|$ , the small-signal forward transconductance (measured at 1 kc), which is simply  $dI_D/dV_{GS}$  when  $\Delta V_{DS} = 0$ . The test conditions given for  $|Y_{fs}|$  show that the measurement is made at a drain current corresponding to the minimum  $I_{DSS}$  for each type, these points being intersected by the dotted line drawn from  $I_{DSS(min)}$  in Fig. 17.



Figure 17

From Eq. (5):

$$\frac{\mathrm{dI}_{\mathrm{D}}}{\mathrm{dV}_{\mathrm{GS}}} = \frac{2\mathrm{I}_{\mathrm{DSS}}}{\mathrm{V}_{\mathrm{p}}} \left( \frac{\mathrm{V}_{\mathrm{GS}}}{\mathrm{V}_{\mathrm{p}}} - 1 \right) = \mathrm{Y}_{\mathrm{fs}} \tag{9}$$

Evaluated at  $I_D = I_{DSS}$ :

$$\frac{\mathrm{dI}_{\mathrm{D}}}{\mathrm{dV}_{\mathrm{GS}}}\Big|_{\mathrm{I}_{\mathrm{D}}} = \mathrm{I}_{\mathrm{DSS}} = -\frac{2\mathrm{I}_{\mathrm{DSS}}}{\mathrm{V}_{\mathrm{p}}} \tag{10}$$

Equation (10) implies that the tangent drawn to the transfer curve at  $I_D = I_{DSS}$  intersects the  $I_D = 0$  axis at 1/2  $V_p$ ; this is analogous to Eq. (3) for alloy field-effects. Equation (10) can be used to determine the minimum pinch-off voltage:

$$|\mathbf{V}_{p(\min)}| = \frac{2 |\mathbf{I}_{DSS}|_{(\min)}}{|\mathbf{Y}_{fs}|_{(\max)}}$$
(11)

In Fig. 18, the maximum  $|Y_{fs}|$  tangent to the left-hand characteristic curve at  $I_D = I_{DSS(min)}$  is shown intersecting the abscissa at  $V_{GS} = 1/2 V_{p(min)}$ . To determine  $V_{p(max)}$ , Eq. (9) must be evaluated for the right-hand curve at  $I_D = I_{DSS(min)}$ . To do this,  $V_{GS}$  at this current must be found from Eq. (5):

$$V_{GS} \Big|_{I_D} = |I_{DSS}|_{(min)} = V_{p(max)} \left( 1 - \sqrt{\frac{I_{DSS(min)}}{I_{DSS(max)}}} \right)$$
(12)



Figure 18

Substituting into Eq. (9) and solving for  $|V_{p(max)}|$ :  $\frac{2|I_{DSS}|_{(max)}}{\sqrt{I_{DSS(min)}}} = \frac{1}{\sqrt{1}} \frac{1}{\sqrt{1$ 

 $|V_{p}|_{(max)} = \frac{2 |I_{DSS}|_{(max)}}{|Y_{fs}|_{(min)}} \sqrt{\frac{I_{DSS(min)}}{I_{DSS(max)}}}$ (13)

When these pinch-off voltages are to be evaluated from the data sheet parameters at data sheet test conditions,  $I_{D(on)}$  is substituted everywhere for  $I_{DSS}$  in Eqs. (11) and (13).

# **BIASING FOR STABLE A-C OPERATION**

The simplest method of biasing a device is to employ a fixed bias, which consists of determining from the d-c characteristics of the device what value of bias voltage or current is required to establish the desired operating conditions. This type of bias is shown in Fig. 18. Fixed bias is only useful if the temperature is going to be held nearly constant (room temperature) and if some provision is made for readjustment when the original device is replaced.

A type of bias that offers some relief from the restrictions imposed by the fixedbias method is the self-bias method, shown in Fig. 19. With this type of biasing, the bias voltage is the drop in a resistor placed in series with the source. The drop is produced by the device's own operating current, hence the term self-bias. Since self-bias is a form of negative feedback, the operating conditions are stabilized by the device's own gain and reasonable stability is achieved for a three-to-one  $I_{D(on)}$ variation if the drain current  $I_D$  is selected about half the minimum  $I_{D(on)}$ . Stability is usually good enough for the average small-signal stage if the temperature variation is restricted to  $\pm 20^{\circ}$ C, about room temperature.

But when large-temperature-range operation, or large-signal operation, or smallsignal operation from a high-voltage supply, or any combination thereof is required,



Figure 19

greater stability can be obtained from the circuit in Fig. 20. This increased stability is achieved without loss in device dynamic operating range by forward-biasing the gate and compensating by adding more source resistance, thus increasing the negative feedback. The fixed forward bias is achieved economically with the resistive divider  $R_1$  and  $R_2$ .

By using a parabola to approximate the forward transfer characteristic of the FET, a graphical design procedure can be worked out that ensures stable operation of the circuit in Fig. 20 under "worst case" conditions arising from either environmental changes or device substitution.



Figure 20

To determine the quiescent drain current  $I_{DQ}$  in an amplifier circuit like that in Fig. 20 it is only necessary to sum the voltage around the loop containing the gate and source terminals of the FET; the equation thus obtained will yield the operating point when it is plotted on a graph of the forward transfer characteristic. The circuit of Fig. 20 can be reduced to an equivalent circuit as in Fig. 21 by making the following substitutions:

$$\begin{split} R_{\rm D} &= R_4 \\ R_{\rm S} &= R_5 \\ R_{\rm G} &= R_3 + \frac{R_1 R_2}{R_1 + R_2} \\ V_{\rm A} &= V_{\rm DD} \frac{R_1}{R_1 + R_2} \end{split}$$

Writing Kirchoff's law around the gate-source loop and solving for ID,

$$I_{\rm D} = \frac{V_{\rm A} + I_{\rm GSS}(R_{\rm G} + R_{\rm S}) + V_{\rm GS}}{R_{\rm S}}$$
(14)

Figure 22 shows Eq. (14) plotted onto a typical transfer curve to locate  $I_{DQ}$ . If all devices were identical and their parameters independent of temperature, Eq. (14) would contain all the information necessary for bias design, and that would be that. But rather wide variation in parameters must be taken into account, especially where circuits are to be mass produced. Of course, this problem is not unique to FET's; it arises with all active electronic devices.



Figure 21



Figure 22

The effect of parameter variations on the operating point is shown by Fig. 23. These two transfer curves have the worst-case maximum and minimum values of  $I_{DSS}$  and  $V_p$  as their end points. The temperature variation of  $I_{DSS}$  must be taken into account, so that the worst-case maximum  $I_{DSS}$  would occur at the lowest ambient temperature (see Fig. 16), while the worst-case minimum occurs at the highest channel temperature. The overlines and underlines on the quantities in Fig. 23 indicate the worst-case maximum and minimum values, respectively.

From Fig. 23 and Eq. (14), the maximum  $I_{DQ}$  is:

$$|\bar{\mathbf{I}}_{DQ}| \leq \frac{\mathbf{V}_{A} + \mathbf{I}_{GSS}(\mathbf{R}_{G} + \mathbf{R}_{S}) + \mathbf{V}_{GS}}{\underline{\mathbf{R}}_{S}}$$
(15)

The conservative minimum  $I_{GSS}$  is, of course, zero, so that the minimum value of  $I_{DQ}$  is:

$$\underline{I}_{DQ} \ge \frac{\underline{V}_A + \underline{V}_{GS}}{R_S}$$
(16)

The resistor tolerances and the tolerance on  $V_A$  can be written into the equations with the following substitutions:

$$\overline{R}_{S} = R_{S}(1+m)$$

$$\overline{R}_{S} = R_{S}(1-n)$$

$$\overline{\overline{V}}_{A} = V_{A}(1+p)$$

$$V_{A} = V_{A}(1-q)$$



Figure 23

Combining Eq. (15) and (16) and solving for VA:

$$V_{A} \ge \frac{\overline{I}_{GSS}(R_{G} + R_{S})(1 + m)^{2} + \overline{V}_{GS}(1 + m) - \underline{V}_{GS}K(1 - n)}{(1 - q)(1 - n)K - (1 + p)(1 + m)}$$
(17)  
$$K = \frac{\overline{I}_{DQ}}{\underline{I}_{DQ}}$$

where:

For Eq. (17) to have any solution at all,

$$K > \frac{(1+p)(1+m)}{(1-q)(1-n)}$$
(18)

This is the minimum variation to which the quiescent drain current can possibly be held with these resistor tolerances and power supply variations. How severe a limitation this is can be seen by evaluating p and q from the resistive divider  $(R_1 and R_2)$  in Fig. 20.

For 
$$R_1 < < R_2$$

$$V_{A}(1+p) = V_{DD}(1+r) \frac{R_{1}(1+m)}{(R_{1}+R_{2})(1-n)}$$
(19)

$$V_{A}(1-q) = V_{DD}(1-r) \frac{R_{1}(1-n)}{(R_{1}+R_{2})(1+m)}$$
(20)

where r is the plus and minus power supply tolerance; e.g., for  $V_{DD} = 28 \pm 10\%$ , r = 0.1. Dividing Eq. (19) by Eq. (20):

$$\frac{1+p}{1-q} = \frac{1+r}{1-r} \left(\frac{1+m}{1-n}\right)^2$$
(21)

And finally, substituting Eq. (21) back into Eq. (18),

$$K > \frac{1+r}{1-r} \left(\frac{1+m}{1-n}\right)^3$$
(22)

This is a rather startling result. Of course, the possibility of all worst-case conditions occurring simultaneously is rather remote, but it is easy to see how the use of 10 per cent composition resistors can lead to trouble. The best (but not the most economical) solution is to use precision resistors with equal temperature coefficients, at least for  $R_1$  and  $R_2$ .

Equation (17) demonstrated in no uncertain manner the need for the gate bias voltage,  $V_A$ . Without this external forward bias, one might as well use a potentiometer for  $R_S$  and encase the whole circuit in an oven.

The biasing problems implied by Eqs. (17) and (22) are not peculiar to fieldeffect transistors, but also occur with equal severity in junction transistors and to a lesser extent in vacuum tubes. Competent circuit design using any of these devices requires about the same amount of care and effort.

Equation (17) yields the value of  $V_A$  necessary to maintain the quiescent drain current within specified limits in terms of transistor parameters and resistance and supply tolerances. These limits are usually dictated by the nature of the application (or sometimes by a specification writer's whim); whether the limits are realistic or not can be checked quickly with Eq. (18). The minimum quiescent drain current can be determined if the minimum allowable output peak signal swing  $(V_{pk(min)})$  is known:

$$\underline{I}_{DQ} \ge \frac{V_{pk(min)}}{R'_{L}}$$

$$R'_{L} = \frac{R_{D}R_{L}}{R_{D} + R_{L}}$$
(23)

where

 $I_D = I_{DSS}$ .

R<sub>L</sub> is the equivalent output load resistor and R<sub>D</sub> is the drain load resistor in Fig. 20.

The maximum drain current  $I_{\rm DQ}$  must not cause the FET to operate in the triode region; that is,

$$V_{DQ} = V_{DD} - \overline{I}_{DQ} (\overline{R}_D + \overline{R}_S)$$
 must not be less than  $\overline{V}_p - V_{GS} + V_{pk(min)}$  (24)  
On a plot of  $V_{DS}$  vs  $I_D$  characteristics, a drain-to-source voltage equal to  $V_p - V_{GS}$  marks the boundary between the triode and the pinch-off region at every drain current. A conservative minimum value of  $V_{GS}$  in Eq. (24) is zero; its value at

Another consideration in biasing an FET is that the maximum drain-to-gate voltage must not exceed  $BV_{DGO}$ , the drain-to-gate breakdown voltage. This condition can be expressed using Fig. 21 and noting that the drain-to-gate voltage is the

sum of the drain-to-source and source-to-gate voltages:

$$V_{DD} - \underline{I}_{DQ}(R_D + R_S)(1 - n) + V_{pk(min)} - \underline{V}_{GS} \leq \underline{B}V_{DGO}$$
(25)

A more useful form of this equation results from solving for  $(R_D + R_S)$ :

$$R_{\rm D} + R_{\rm S} \ge \frac{V_{\rm DD} - BV_{\rm DGO} + V_{\rm pk(min)} - V_{\rm GS}}{I_{\rm DQ}(1-n)}$$
(26)

Let us illustrate the use of this information by biasing an FET amplifier stage. An arbitrary set of conditions and requirements will be set down. These in turn will dictate the order of steps in the design procedure; the order will not necessarily remain the same under different conditions and requirements.

### **BIAS DESIGN EXAMPLE**

- Conditions and requirements: Supply voltage: 28 vdc ± 5% A-C load resistance: 10 kilohms Operating temperature range: -55 to +100°C Minimum output signal: 1 volt rms
- 2. Determination of IDQ:

A drain load resistor can often be chosen arbitrarily, especially if (as here) no output resistance requirement is made of the amplifier. It is common practice in transistor circuitry to use a value twice the a-c load, or 20 kilohms. The equivalent a-c load resistor  $R_L$  is 6.7 ohms.

Then from Eq. (23):

$$I_{DQ} \ge \frac{1.41 \text{ v}}{6.67 \text{ K}\Omega} = 0.21 \text{ ma}$$

To prevent the FET from operating near cut-off, and hence in a high-distortion region when  $I_{DQ}$  approaches  $I_{DQ}$ , about 50% will be added to this value. That is,  $I_{DQ} = 0.3$  ma.

3. Device selection:

Device selection at this point is mostly an educated guess, but it must be done now to keep the procedure relatively simple. The procedure is then continued on a trial basis; if the design does not prove to be practical, another device must be selected and the procedure must be repeated, beginning with this step. The value of  $I_{DQ}$  solved for in the previous step provides some basis for device selection. It seems reasonable to expect at this point that the quiescent drain current should not have to exceed the minimum value of  $I_{D(on)}$  given for the 2N2497, which we will select.

# 4. Resistor selection:

Equation (22) indicates that the use of precision resistors is in order in a "worst case" design. The temperature coefficient of resistance of TI deposited carbon resistors depends on the resistance, but for values up to 150 kilohms in the CD 1/2 MR type, a conservative value of  $-0.03\%/C^{\circ}$  can be used; for values from 150 kilohms to 2 megohms,  $-0.04\%/C^{\circ}$  is a good approximation.

R between 0 and 150 k:

$$1 + m = 1.025$$
  
 $1 - n = 0.975$ 

R between 150 kilohms and 2 megohms:

$$1 + m = 1.03$$
  
 $1 - n = 0.97$ 

Assuming that both resistors to be used in the voltage divider for  $V_A$  will be less than 150 kilohms:

$$1 + p = 1.12$$
  
 $1 - q = 0.88$ 

5. Determination of Rs:

Having made the device and resistor selections, the next step is to find the lower limit on  $R_S$  imposed by Eq. (26). BV<sub>DGO</sub> is given directly by the data sheet, while  $V_{GS}$  will be assumed to be zero.

$$R_{s} \ge \frac{29.4 - 20 + 1.41}{0.3(0.975)} - 20$$
 kilohms = 17 kilohms

 $R_s = 18$  kilohms will be used.

6. Determination of  $\bar{I}_{DQ}$ :

Solving Eq. (24) for  $I_{DG}$ :

$$I_{DQ} < \frac{V_{DD} - \overline{V}_p - V_{pk(min)}}{(\overline{R}_D + R_s)(1 + m)}$$

 $\overline{V}_p$  can be evaluated using Eq. (13) and information supplied by the data sheet. For the 2N2497,  $\overline{V}_p = 3.46$  volts.

$$I_{DQ} \leq 0.55$$
 ma





7.  $V_A$  and  $R_G$ :

In Fig. 24 two transfer curves obtained using the parabola approximation are plotted. The end points of the lower curve are  $V_p$  from Eq. (11) and  $I_{D(on)}$ .  $I_{D(on)}$  for the 2N2497 at  $V_{DS} = 10$  volts and  $25^{\circ}\overline{C}$  is 1 ma; at 100°C it drops to 0.75 ma (see Fig. 18). The end points of the upper curve are  $\overline{I}_{D(on)}$  and  $\overline{V}_p$ .  $I_{D(on)}$  at  $-55^{\circ}C$  is 4.5 ma. Equations (15) and (16) are plotted on these transfer

curves as load lines. The slope of the upper load line is  $\frac{1}{R_s(1+m)}$ . The shaded

area includes all possible operating points for any device type 2N2497 operating in this circuit within these ambient temperature extremes.

The intersection of the lower load line with the zero drain current axis yields the lower limit on  $V_A$ :

$$\mathbf{V}_{\mathrm{A}} \ge \frac{5.2 \, \mathbf{v}}{1 - \mathbf{q}} = 5.9 \, \mathbf{v}$$

The upper load line intersects the  $I_D = 0$  axis at the upper limit of  $V_A$  plus the maximum allowable voltage drop across  $R_G$  and  $R_S$  due to  $\overline{I}_{GSS}$ :

 $V_A(1+p) + \overline{I}_{GSS}(R_G + R_S)(1+m) \le 7.3 v$ 

 $I_{GSS}$  at 100°C is 0.75 µamps. Solving for  $R_G$ :

 $R_G \leq 887 \ \text{kilohms}$ 

The resistance values of the completed circuit (Fig. 20) are:

| $R_1 - 6.49  k, CD  1/2  MR$ | $R_3 - 820 k$ , CD 1/2 MR  |
|------------------------------|----------------------------|
| $R_2 - 24 k$ , CD 1/2 MR     | $R_4 - 20 k$ , CD 1/2 MR   |
|                              | $R_{s} - 18 k$ , CD 1/2 MR |

All or part of  $R_5$  may be bypassed with a capacitor to obtain the desired gain and low-frequency cut-off.

The value of  $R_G$  is disappointingly low; however, this is to be expected when operating temperatures much higher than room ambient are encountered. For example, if the upper operating temperature limit had been 50°C,  $I_{GSS}$  (see Figs. 19 and 24) would have been 0.05 microamps and  $R_G = 13$  megohms would have worked in the circuit.

## MATCHING FOR STABLE D-C OPERATION

Since FET parameters are temperature sensitive, the best way to compensate for this effect is to use them as matched pairs in the differential amplifier connection, Fig. 25.

A simple analysis of the circuit on the basis of equivalent input drift will indicate which parameters should be matched. The total equivalent input voltage drift is

$$\frac{\Delta \text{Vin}}{\Delta T} = \frac{\Delta (V_{\text{GS1}} - V_{\text{GS2}})}{\Delta T} + \frac{\Delta (I_{\text{G1}} - I_{\text{G2}})}{\Delta T} (R_{\text{G}} + R_{\text{S}})$$
(27)



Figure 25

where  $\frac{\Delta(V_{GS1}-V_{GS2})}{\Delta T}$  is the equivalent input voltage drift of the FET pair and  $\frac{\Delta(I_{G1}-I_{G2})}{\Delta T}$  is the equivalent input current drift of both the circuit and

the FET pair.

Thus, the equivalent input drift of the circuit will be reduced if the FET's are ,

matched so that 
$$\frac{\Delta(V_{GS1} - V_{GS2})}{\Delta T}$$
 and  $\frac{\Delta(I_{G1} - I_{G2})}{\Delta T}$  are made small.

This poses the question: Which measurements or combinations of measurements will be most effective in selecting matched pairs? For the equivalent input current matching the answer is very simple since gate current is saturation current and is greatest at high temperatures. Thus, if FET's with small differences in gate current

at the highest temperature needed are paired,  $\frac{\Delta(I_{G1}-I_{G2})}{\Delta T}$  will be minimized. Examples of gate current vs temperature are shown in Fig. 26.

Matching of the individual equivalent input voltage drifts  $\frac{\Delta V_{GS}}{\Delta T}$  may be accomplished for one drain current by holding the drain current constant, varying the temperature, and recording the change in V<sub>GS</sub> for each unit.



Figure 26

This method would guarantee the paired FET's to be matched at only one set of operating conditions, i.e.,  $V_{\rm DS}$  and  $I_{\rm D}$ . Also, all transistors would have to be checked vs temperature; and after pairing, they would have to be checked again to accurately determine their tracking because of the inherent reading uncertainties in the individual measurements.

In view of the difficulties and shortcomings of this matching procedure, a simpler and more perfect method was sought. This better method for matching was determined from a combination of FET theory and practical measurements by the following line of reasoning: Measurement of the equivalent input voltage drift is the measurement of the change of the d-c forward transfer characteristics with temperature and referring it to the input. This then suggests that if the d-c forward transfer characteristics of a pair of FET's can be matched, the chances are good that the temperature characteristics will be matched. To do this, more must be known about the characteristics of the forward transfer curve, i.e., I<sub>D</sub> vs V<sub>GS</sub>. This additional information is of course supplied by parabolic approximation to the static transfer characteristic introduced earlier. Thus, a hypothesis can be set forth, that if I<sub>D(on)</sub> matches and V<sub>GS</sub> at 0.1 I<sub>D(on)</sub> also matches, the FET will in general match and track over a range of drain currents and temperatures.\*

This scheme was used to select matched pairs from a group of FET's. The differential V<sub>GS</sub> vs temperature data at drain currents of 0.5 ma, 1.0 ma, and 2 ma for five pairs were taken over  $a - 50^{\circ}$ C temperature range and are summarized in Fig. 27. One match turned out badly, but it appears possible to match to 75 mv V<sub>GS</sub> difference and obtain V<sub>GS</sub> tracking of less than 300  $\mu$ v/°C.

\*Proof of this statement is supplied in the next chapter, "The Behavior of Fieldeffect Transistor Characteristics with Temperature."



Fig. 27. Differential gate voltage tracking vs. drain current.

## NOISE CHARACTERISTICS

Field-effect transistors exhibit excellent low-noise characteristics. According to Van der Ziel<sup>5</sup> their equivalent noise resistance is "about a factor of four better than the shot-noise resistance of a vacuum tube with comparable transconductance."

Van der Ziel lists two main sources of noise: the thermal noise of the conducting channel and the shot noise caused by the gate leakage current  $I_{GSS}$ . Figure 28 gives his noise equivalent circuit. The two voltage generators,  $e_s$  and  $e_d$ , represent the thermal noise generated in the bulk resistances,  $r_s$  and  $r_d$ , between the terminals and the active channel.

The 1/f noise break frequency is less than 100 cps, about half an order of magnitude lower than that of most transistors. Figure 29 is a graph of spot noise figure vs frequency for the 2N2497. The one-megohm generator resistance is not optimum at all frequencies. At lower frequencies the optimum generator resistance is higher; e.g., see Fig. 30. Figure 31 shows that, contrary to operation with junction transistors, noise figure is independent of operating current over a very wide range, and the change with drain-to-source voltage is slight.

#### APPLICATIONS

Since the outstanding low-level characteristics of field effects are high input impedance and low noise, they are naturally most useful at the input of a semiconductor circuit. Also, once the impedance level is reduced to that of conventional transistors, there is no reason to use FET's unless a high-impedance point recurs in the circuit. Further, it is interesting to note that the combination of field effects



### Figure 28

and conventional transistors produces more power gain than either type alone, because FET's have almost infinite current gain and transistors have very large forward transfer admittance  $(g_m)$ , e.g., 0.1 mho. Accordingly, all the following applications are based upon circuit combinations with conventional transistors.



Figure 29


Figure 30



Figure 31

#### COMBINING CONVENTIONAL TRANSISTORS

The simple compound connection using a P-channel FET combined with a PNP transistor in Fig. 32a is equivalent to the Darlington connection. This circuit is simple and straightforward and nothing more need be said of it. The use of the circuit in Fig. 32b is somewhat obscure and requires explanation. As it stands, the source is connected to the collector so that signals applied to the gate will appear at the collector without phase inversion and near unity gain, depending upon the  $\mu$  of the field effect. Thus, the connection is a simple feedback amplifier. Use has been made of this feedback in a 6-db low-noise transducer amplifier (Fig. 33) for use with very high-input-impedance low-frequency transducers. The input impedance and spot noise figure at 0.01, 0.1, 1.0, and 10 kc are shown in the accompanying table. The broad-band noise figures from 10 cycles to 10 kc with a 200-kilohm generator resistance is 1.7 db.

A simple electronic d-c millivoltmeter, Fig. 34, shows application of this compound circuit to a high-impedance low-drift d-c amplifier. The differential amplifier is made up of a pair of the simple feedback amplifiers with an approximate voltage gain of three. The field effect's operating conditions are 10 volts V<sub>DS</sub> and 1 ma I<sub>D</sub>. These conditions were selected to give a forward transconductance of 1000 to 1500 micromhos and an output impedance greater than 50 kilohms. A PNP transistor constant-current source is used to improve operating-condition stability for FET's with  $I_{D(on)}$ 's ranging from 1 ma to 6 ma, and to improve the common-mode rejection ratio. The circuit, when used as a d-c millivoltmeter, has an input sensitivity of 20 megohms per volt with a common-mode rejection ratio of 1000 to 1. When matched FET's are selected by the method previously discussed,







| Freq. (kc) | Zin (MΩ) |
|------------|----------|
| 0.01       | 180      |
| 0.1        | 180      |
| 1.0        | 27       |
| 5.0        | 14       |
| 10.0       | 3        |

| Freq. (kc) | R <sub>g</sub> (MΩ) | Spot<br>Noise Figure (db) |
|------------|---------------------|---------------------------|
| 0.01       | 20.0                | 7.0                       |
| 0.1        | 2.0                 | 3.0                       |
| 1.0        | 0.2                 | 1.5                       |
| 10.0       | 00.02               | ١.2                       |

Figure 33



Figure 34

reasonably good temperature characteristics can be expected even from 20-megohm gate resistors if the gate current is well matched and below 0.5 na at room temperature.

A combination of an FET and a conventional transistor to give the highest possible input impedance is the bootstrapped source follower, Fig. 35. The drain as well as the gate divider are bootstrapped in phase with the source. The primary purpose is to reduce the FET's input capacitance to a minimum so that the real part of the input impedance is all that is seen at high frequencies. Application of this combination is shown in a unity-gain high-input-impedance wideband preamplifier, Fig. 36. In this circuit, the single transistor of the preceding figure is replaced by a two-stage feedback amplifier, and the source bias resistor is replaced by a common-base current source. The typical low-frequency input impedance is approximately 100 megohms. Frequency response for various values of generator resistance is shown in Fig. 37.

A second application of the bootstrapped source follower is shown in a unitygain temperature-stable d-c amplifier, shown in Fig. 38. Here, two of the circuits of Fig. 35 are combined to form a differential input stage where one gate serves as the feedback input and the other as the signal input. Note that driven shields are placed around the signal input FET and resistors to further reduce input capacitance. A current source is used to bias the FET's so that the circuit can accommodate a 2- to 6-ma  $I_{D(on)}$  range. For good temperature stability,  $Q_1$  and  $Q_2$  are matched. The gain accuracy is maintained at better than 2 per cent within the band pass. The input impedance at very low frequencies is limited to 42 megohms







Figure 36



Fig. 37. Amplifier voltage gain vs. frequency.





#### Figure 38

by the two resistors connecting the gate of the input field-effect transistor to ground. These resistors can be removed if the generator impedance provides a d-c return to ground. The input impedance will then be greater than a thousand megohms at several cycles per second.

Figure 39 contains response curves for generator resistance of 51 ohms, 33 kilohms, 100 kilohms, and 1 megohm.

Reasonably high input impedance is obtained by the direct-coupled cascode circuit, Fig. 40, but its outstanding characteristic is that the combination can be used as a single stage, having low reverse transfer and high output impedance. The low reverse transfer gives rise to a high input impedance, and its high output impedance makes possible a very large voltage gain.

An application that shows both these characteristics is the simple unity-gain high input impedance d-c amplifier, Fig. 41. Feedback is accomplished by connecting the source to the output so that for the condition of zero output for zero input voltage, the FET must operate at  $I_{D(on)}$  where the output impedance of the FET alone is lowest and hence the  $\mu$  is low. Feedback theory requires that the  $\mu$  of the input stage be large to give this type of amplifier good gain accuracy. Thus, by using this cascode stage to replace the FET, this difficulty is corrected. At the same time, reverse transfer between drain and gate is minimized so that the input capacitance is not increased by the Miller effect; this makes possible high input impedance at high frequency. Figure 42 shows the upper cut-off frequencies for various generator resistances.











Figure 41



Fig. 42. Amplifier voltage gain vs. frequency.



 $L_1$ ,  $L_2$  18 turns B&W 3004 Minductor;  $L_2$  tapped 13/4 turns from ground.

#### Figure 43

The low reverse transfer of the cascode connection makes possible stable operation of a common-source FET at 10 mc in a tuned amplifier without neutralization. The tuned amplifier in Fig. 43 has measured transducer gains of 20.6 db and 25.3 db for the 2N2497 and 2N2499 respectively. The gain measurements were made for a generator resistance of 3.3 kilohms because it is very near optimum for lownoise performance as shown in Fig. 44. Note that the optimum noise figure at 10 mc is 3 db; at present, this is too large to consider FET's as low-noise devices



Fig. 44. Silicon P-channel field-effect transistors compound connection.



Figure 45

at radio frequencies.

The a-c coupled cascode connection, Fig. 45, has similar advantages and is uniquely suited to increasing the bandwidth of a low-noise amplifier by reducing Miller effect and permitting independent adjustment of the devices' operating conditions for optimum noise performance. In the 40-db low-noise high-inputimpedance amplifier, Fig. 46, a 2N2498 is operated at 1-ma drain current while







a 2N930 is operated at 100- $\mu$ a collector current. Both operating currents are optimum for the respective devices. Since the optimum generator for common-base operation is the same as for common-emitter operation, the 20-kilohm drain resistor in parallel with the 20-kilohm emitter resistor provides the 10-kilohm





optimum generator for the 2N390. The broadband noise figure vs generator resistance, Fig. 47, shows that the noise figure is less than 3 db over a generator resistance range of 50 kilohms to 5 megohms. The amplifier's response for generator resistances from 10 kilohms to 1 megohm is shown in Fig. 48.

# BIBLIOGRAPHY

- 1. Shockley: "A Unipolar Field-Effect Transistor," Proc. IRE, Vol. 40, pp. 1365–1376, Nov. 1952.
- 2. Ryder, E. J., and W. Shockley: "Mobilities of Electrons in High Electric Fields," Physical Revue, Vol. 81, No. 1, Jan. 1, 1951.
- 3. Dacey, G. C., and I. M. Ross: "The Field-Effect Transistor," B.S.T.J., Vol. 34, Nov. 1955.
- 4. Shockley: Electrons and Holes in Semiconductors, D. Van Nostrand Co., Inc., Princeton, N. J., 1950, pp. 18-19.
- 5. Van Der Ziel, A.: "Thermal Noise in Field-Effect Transistors," Proc. IRE, Vol., pp. 1808–1812, August 1962.



This "TACT," for Transistor and Component Tester, is one of many such TI-designed and TI-built units capable of testing 20 parameters at 7,200 devices per hour.

# Dependence of Field-effect Transistor Characteristics on Temperature

by L. J. Sevin

# INTRODUCTION

The wide variation of the drain characteristics of field-effect transistors with temperature has been a serious problem in some applications, notably in d-c amplifiers. Some manufacturers' data sheets show graphs of the various FET electrical characteristics versus temperature, particularly those of the gate leakage currents I<sub>GSS</sub> (not applicable to induced-channel FET's), the zero-bias drain current I<sub>DSS</sub> (again not applicable to the I/C FET), the transconductance  $y_{fs}$  (or  $g_m$ ), and the triode-region zero-bias channel resistance  $r_{D(ON)}$ . The temperature dependence of I<sub>GSS</sub> is quite well understood, being the thermal saturation current of a reverse-biased P-N junction. The same can be said for  $g_m$  (with minor reservations to be explained later) and  $r_{D(ON)}$ : conductance varies directly and resistance inversely, with carrier mobility.

The temperature variation of  $I_{DSS}$  is another matter. Individual FET's may deviate alarmingly from the published typical behavior. For example, the TI 2N2497 data sheet shows that  $I_{DSS}$  has a negative temperature coefficient about equal to that expected of the mobility of P-type silicon (the 2N2497 is a P-channel transistor), but individual units have been found that exhibit positive temperature coefficients of  $I_{DSS}$ . Some FET's have even been found whose  $I_{DSS}$  is independent of temperature! Such loss of predictability tends to have a demoralizing influence on already harassed circuit designers.

The apparent conflict is resolved when the effect of temperatures on the barrier contact potential is taken into account. Then predictability returns, and order is restored.

# THE SQUARE-LAW BEHAVIOR OF FET'S

Integrated-circuit FET's and certain P-N junction FET's exhibit very nearly a "square-law" dependence of the transfer characteristic<sup>1,2</sup>; the relationship describing P-N FET's is:

$$I_{\rm D} = I_{\rm DSS} \left( \frac{V_{\rm GS}}{V_{\rm p}} - 1 \right)^2 \tag{1}$$

where, by implication,  $V_p$  is the V<sub>GS</sub> necessary to reduce the drain current to zero,  $I_D$  and  $V_{GS}$  are defined in Fig. 1. The effects of gate leakage current are not included in Eq. (1) and will not be considered in this discussion.  $V_p$  is related to the junction contact potential  $\phi$  by:

$$V_{\rm p} = V_{\rm pi} - \phi \tag{2}$$

where  $V_{pi}$  is the internal voltage necessary to deplete the channel. This term is temperature independent, at least in the temperature range under consideration (250 to 400°K), since the strong electric field in the depletion region will ensure that all the donor atoms (in the P-channel) are ionized, eliminating any carrier "freeze out" as temperature lowers. The temperature dependence of  $V_p$  is determined by  $\phi$  alone:

$$\frac{\mathrm{d}V_{\mathrm{p}}}{\mathrm{d}T} = \frac{-\mathrm{d}\phi}{\mathrm{d}T} \tag{3}$$

According to Shockley<sup>3</sup>,  $I_{DSS}$  is proportional to the square of the channel charge density and the first power of mobility, while  $V_p$  and  $V_{pi}$  are proportional to the first power of channel charge density:

$$I_{\rm DSS} \propto \mu p^2$$
 (4a)

$$V_{p}, V_{pi} \propto p$$
 (4b)

Since  $I_{DSS}$  is defined for  $V_{GS} = 0$ , then in order to cause  $I_{DSS}$  to flow it is necessary to deplete only that part of the channel not already depleted by  $\phi$ . Therefore,  $I_{DSS}$  is proportional to  $V_p^2$ , not  $V_{pi}^2$ , or:

$$I_{\rm DSS} = B\mu V_{\rm p}^2 \tag{5}$$



Fig. 1. A simple model.

where B encompasses the dielectric and geometry constants. Thus, there are two temperature-dependent factors in  $I_{DSS}$ ,  $\mu$  and  $V_p$ . For  $I_{DSS}$  to be capable of having either negative or positive temperature coefficients, the temperature dependencies of  $\mu$  and  $V_p$  must be compensating, as in fact and in deed they are.

# **MOBILITY AND CONTACT POTENTIAL**

Drift mobility exhibits an inverse power law behavior with temperature:

$$\mu = \mu_{\rm o} \left( \frac{\rm T}{\rm T_o} \right)^{-n} \tag{6}$$

where  $\mu_0$  is measured at T<sub>0</sub>. Prince's data<sup>4</sup> shows that n = 2.3 for holes in silicon, and n = 1.5 for electrons in silicon.

The contact potential as a function of temperature<sup>5</sup> is:

$$\phi = \frac{\mathrm{KT}}{\mathrm{q}} \ln \left( \frac{\mathrm{N_a N_d}}{\mathrm{n_i}^2} \right) \tag{7}$$

where:

 $q = electronic charge, 1.6019 \times 10^{-19} coulomb$  $N_a = acceptor$  density on the P side of the junction, cm<sup>-3</sup>  $N_d = donor density on the N side, cm^{-3}$ 

K = Boltzmann's constant,  $8.616 \times 10^{-5} \frac{\text{eV}}{\text{K}^{\circ \circ}}$ 

 $n_i^2$  = the PN product

$$n_i^2 = 4U^2 T^3 e^{\frac{-E_G}{KT}}$$
(8)

Now:

 $U = a \text{ constant}, 2.42 \times 10^{-15} \text{ cm}^{-3} (\text{K}^{\circ})^{-3/2}$ where:  $E_G = gap$  energy, about 1.1 ev at room temperature for silicon

Substituting Eq. (8) back into Eq. (7):

$$\phi = \frac{\mathrm{KT}}{\mathrm{q}} \left[ \ln \left( \frac{\mathrm{N_a N_d}}{4\mathrm{U}^2} \right) - 3 \ln \mathrm{T} \right] + \frac{\mathrm{E_G}}{\mathrm{q}}$$
(9)

Differentiating with respect to temperature:

$$\frac{\mathrm{d}\phi}{\mathrm{d}T} = -3 \frac{\mathrm{K}}{\mathrm{q}} \left[ 1 + \ln \ \mathrm{T} - \frac{1}{3} \ln \left( \frac{\mathrm{N_a}\mathrm{N_d}}{4\mathrm{U}^2} \right) \right] + \frac{1}{\mathrm{q}} \frac{\mathrm{d}\mathrm{E_G}}{\mathrm{d}\mathrm{T}}$$
(10)

r

 $dE_G/dT$  for silicon is nearly constant above 200°K and has an approximate value of  $-0.28 \times 10^{-3}$  ev/K° (Ref. 6). Note that  $d\phi/dT$  is not a strong function of donor and acceptor densities nor of the absolute temperature, but varies as the natural logarithm of both quantities. Furthermore at the donor and acceptor densities presently used in FET's — about  $2 \times 10^{16}$  (or higher) for the gate impurity

$$(N_d \text{ or } N_a)$$
 and  $10^{15}$  for the channel impurity — the term  $1/3 \ln \left(\frac{N_a N_d}{4 U^2}\right)$  in Eq.

(10) will be small compared to  $1 + \ln T$ . An approximate value of  $d\phi/dT$  under this condition at  $T = 300^{\circ}$ K is  $-2.0 \text{ mv/K}^{\circ}$ . Then from Eq. (3),  $dV_p/dT$  is positive, and a log function of the absolute temperature; from this it is readily seen that temperature effects of mobility and contact potential on IDSS oppose each other.

# 150 Communications Handbook THE FORWARD TRANSFER CHARACTERISTICS OF FET'S VS TEMPERATURE

Figure 2 is a graph of the transfer characteristic of a P-channel FET, with centigrade temperature as the running parameter.  $I_{DO}$  and  $V_{po}$  are reference temperature values of  $I_{DSS}$  and  $V_p$  where 25°C is the reference temperature ( $T_o$ ). The temperature coefficient of  $I_{DSS}$  is negative and that of  $V_p$  is positive; it is therefore to be expected that the  $I_D$  vs  $V_{GS}$  curves at two different temperatures should cross at some point. This expectation is fulfilled by the existence of the point Q in Fig. 2. What does not necessarily follow, however, is that the curves at three different temperatures should cross at the same point, as they apparently do in Fig. 2. The type of behavior shown in Fig. 2 is typical of most P-channel devices, but Figs. 3 and 4 show two seemingly anomalous devices; neither has a cross-over point, and one (Fig. 3) has a negative coefficient of  $I_{DSS}$  while the other (Fig. 4) has a positive coefficient.







-7

Some clue to the reasons for this behavior can be obtained by noting that the pinch-off voltage (at  $T_A = T_o = 25^{\circ}C$ ) of the device with a cross-over point (Fig. 2) lies between the pinch-off voltages of the other two devices. Admittedly, the above observation has no justification on the basis of the small sample presented, but Figs. 2, 3, and 4 are used only as an illustrative example. The observation is based on data from a much larger sample (24 devices) and at more than three temperatures, but all the data cannot be presented here for obvious reasons. The method of obtaining the pinch-off voltage from the three graphs is suggested by the square-law approximation. The tangent drawn to the transfer curves at  $V_{GS} = 0$  represents the transconductance ( $dI_D/dV_{GS}$ ) evaluated at  $V_{GS} = 0$ . By differentiating Eq. (1) with respect to  $V_{GS}$  and setting  $V_{GS} = 0$ , it is clear that

$$g_{\rm m} = g_{\rm max} = \frac{2\,{\rm I}_{\rm DSS}}{V_{\rm p}} \tag{11}$$

This implies that the tangent drawn at  $V_{GS} = 0$  will intersect the  $V_{GS}$  axis at  $V_{GS} = V_p/2$ .

In Fig. 2 a bias point, Q, exists where the d-c drain current and d-c gate voltage appear to be independent of temperature. It is a simple matter to derive this bias point by differentiating Eq. (1) with respect to temperature and setting the derivative equal to zero. Proceeding in this manner:

$$\frac{\mathrm{dI}_{\mathrm{D}}}{\mathrm{dT}} = \left(\frac{\mathrm{V}_{\mathrm{GS}}}{\mathrm{V}_{\mathrm{p}}} - 1\right) \left[\frac{\mathrm{dI}_{\mathrm{DSS}}}{\mathrm{dT}} \left(\frac{\mathrm{V}_{\mathrm{GS}}}{\mathrm{V}_{\mathrm{p}}} - 1\right) - 2\frac{\mathrm{I}_{\mathrm{DSS}}}{\mathrm{V}_{\mathrm{p}}^{2}}\right]$$
(12)







Setting Eq. (12) equal to zero, we find that

$$\frac{V_{GSQ}}{V_{p}} = \frac{\frac{dI_{DSS}}{dT}}{\frac{dI_{DSS}}{dT} - 2\frac{I_{DSS}}{V_{p}}\frac{dV_{p}}{dT}}$$
(13)

 $V_{GSQ}$  is the bias voltage from gate to source, where the temperature coefficient of the uniquely determined drain bias point current,  $I_{DQ}$ , is zero; in Eq. (13) the bias point is expressed as a fraction of the pinch-off voltage. It is generally more convenient to work with the drain current rather than the gate voltage, since good circuit practice dictates biasing with constant currents rather than with constant voltages. By subtracting one from both sides of Eq. (13) and solving for  $(V_{GSQ}/V_p-1)$  in Eq. (1) we get:

$$-\sqrt{\frac{I_{DQ}}{I_{DSS}}} = \frac{2\frac{I_{DSS}}{V_{p}}\frac{dV_{p}}{dT}}{\frac{dI_{DSS}}{dT} - 2\frac{I_{DSS}}{V_{p}}\frac{dV_{p}}{dT}}$$
(14)

The minus sign is used with the radical in Eq. (14) because the plus sign yields the wrong half of the parabola; remember that Eq. (1) is a parabola with its vertex at  $V_p$ , and it is double-valued over the I<sub>D</sub> axis. This is a snare one must always be wary of when using Eq. (1).

From Eqs. (5) and (6):

$$I_{\rm DSS} = B \,\mu_o \left(\frac{T}{T_o}\right)^{-n} V_p^2 \tag{15}$$

then,

$$\frac{\mathrm{d}I_{\mathrm{DSS}}}{\mathrm{d}T} = \mathrm{B}\mu_{\mathrm{o}} \left(\frac{\mathrm{T}}{\mathrm{T}_{\mathrm{o}}}\right)^{\mathrm{-n}} \mathrm{V}_{\mathrm{p}} \left(\frac{2\mathrm{d}\mathrm{V}_{\mathrm{p}}}{\mathrm{d}T} - \frac{\mathrm{n}}{\mathrm{T}} \mathrm{V}_{\mathrm{p}}\right)$$
(16)

Substituting Eqs. (3), (15), and (16) into Eq. (14) and squaring both sides:

$$\frac{I_{DQ}}{I_{DSS}} = \frac{4T^2}{n^2 V_p^2} \left(\frac{d\phi}{dT}\right)^2$$
(17)

Now both  $I_{DSS}$  and  $V_p$  are functions of temperature; when referenced to  $T_o$ , they become  $I_{DO}$  and  $V_{po}$  respectively. That is:

$$I_{\rm DSS} = I_{\rm DO} \left(\frac{T}{T_{\rm o}}\right)^{-n} \left[1 - \frac{\Delta \phi}{\phi_{\rm o} \Delta T} \left(T - T_{\rm o}\right)\right]^2$$
(18)

$$\left[1 - \frac{\Delta\phi}{\phi_o\Delta T} \left(T - T_o\right)\right]^2 = \left(\frac{V_p}{V_{po}}\right)^2$$
(19)

Substituting Eq. (10), (18), and (19) into Eq. (17), we have finally:

$$\frac{I_{DQ}}{I_{DO}} = \frac{4T_0^{n}T^{2-n}}{n^2 V_{po}^2} \left[\frac{3K}{q} (1 + \ln T) + 0.28 \times 10^{-3}\right]^2$$
(20)

where:

Equation (20) is the bias point, expressed as a fraction of  $I_{DO}$ , which is the reference temperature value of  $I_{DSS}$ , where the rate of change of gate bias voltage is zero. Note that Eq. (20) is a function of temperature, but only weakly so. When  $I_{DQ}/I_{DO}$  is equal to one, the rate of change of  $I_{DSS}$  with temperature is zero, or in other words, the cross-over point is at or near  $I_D = I_{DSS}$  and  $V_{GS} = 0$ . For P-channel FET's, using n = 2.3, the cross-over point will be at  $I_D = I_{DSS}$  at T = 25 °C (298 °K) on any FET having a pinch-off voltage of 0.53 volts. Equation (20) is plotted and compared to experimental data in Fig. 5. The discrepancy can be explained if it is assumed that the value of n is 2 and not 2.3. Figure 6 shows  $I_{DSS}$  vs temperature for three devices with pinch-off voltages greater than 1.5 volts, where, according to the experimental data in Fig. 5, the mobility effects should dominate  $I_{DSS}$ . The drain voltage for these measurements was 0.5 volts, so that



Fig. 5. Comparison of Eq. (20) with experiment.



the field dependence of mobility<sup>7</sup> should be negligible. The slope of each ot these three graphs is about 2. Figure 7 shows Eq. (20) plotted with n = 2; compared to the experimental data, the "fit" is much better. The curve for n = 1.5 in Fig. 7 shows the anticipated behavior of N-channel FET's, though all devices used in the experiment were P-channel. Figure 8 shows Eq. (20) plotted for n = 2, with centigrade temperature as the running parameter. The almost negligible shift explains why the three curves in Fig. 2 cross-over at virtually the same bias point.

The only assumption made about the FET in deriving Eq. (20) is that it obeys the square law. The curves in Fig. 7 should then be applicable to any FET that obeys the square law, regardless of construction (subject of course, to variations of n with carrier densities); this includes induced-channel FET's.



Fig. 7. Equation (20) replotted for n = 2, 1.5.



Fig. 8. Equation (20) vs. temperature.

# BIBLIOGRAPHY

- 1. Hofstein, S. R., and F. P. Heiman: "The Silicon Insulated Gate Field-Effect Transistor," RCA Report, Air Force Contracts, AF19 (609) 8836 and AF19 (604) 8040.
- 2. Texas Instruments Application Report, "Theory and Application of Field Effect Transistors," April 1963.
- 3. Shockley, W.: "A Unipolar Field-Effect Transistor," Proc. IRE, Vol. 40, Nov. 1952, pp. 1365–1376.
- 4. Prince, M. B.: "Drift Mobilities in Semiconductors, II. Silicon," Phy. Rev., Vol. 93, March 15, 1954, pp. 1204–1206.
- 5. Electrons and Holes in Semiconductors, W. Shockley, D. Van Nostrand Company, Inc., Princeton, N. J., 1950, p. 307.
- 6. Semiconductors, R. A. Smith, Cambridge University Press, London, 1959, p. 352.
- 7. Ryder, E. J.: "Mobility of Holes and Electrons in High Electric Fields," Phy. Rev., Vol. 90, June 1, 1953, pp. 766–769.

# **Dual Transistors in Low-level Circuits**

# by Stan Holcomb

### INTRODUCTION

The noise problems encountered in a differential direct-coupled amplifier must be considered over a frequency range that extends from dc to the upper cutoff frequency of the amplifier. The noise problems encountered at the low frequencies and at the upper cut-off frequencies have been explained, but the noise at dc, commonly called "drift," requires singular consideration. Drift is primarily a function of the transistor's temperature sensitivity characteristics and operating conditions. It can be reduced considerably by using two matched transistors in a differential connection. Therefore, the major reason for placing two transistors in one package is to improve the matching and tracking characteristics.

To explain the usefulness of dual transistors, we present the drift performance of a generalized differential amplifier as related to the matching-tracking characteristics and operating conditions of dual transistors. Then, a high-quality low-drift circuit is presented to illustrate a practical application of dual transistors.

# MATCHING-TRACKING CHARACTERISTICS AND OPERATING CONDITIONS RELATED TO AMPLIFIER DRIFT

The drift in a direct-coupled d-c amplifier that has differentially connected first and second stages is primarily caused by the first stage. The magnitude of this drift is determined by the matching characteristics and the operating conditions of the dual differential transistor used in the first stage. The operating conditions have an important effect on drift even when there are very tight V<sub>BE</sub> tracking and 10%  $h_{\rm FE}$  matching specifications.

The circuit for a general direct-coupled d-c amplifier is shown in Fig. 1. A dual differential transistor is used in the first stage. The remaining stages are represented by box A. The equivalent input voltage  $\Delta v_{in}^*$  and current drift  $\Delta i_{in}$  of the amplifier

\*The symbol  $\Delta$  is used to denote  $\frac{\Delta f(T)}{\Delta T}$ 



Figure 1

are related to the equivalent input voltage  $\Delta v_i$  and current drift  $\Delta i$  of the dual differential transistor by the following equations:

$$\Delta v_{in} = \Delta v + \Delta i (R_{\rm B} + R_{\rm E})$$
  
$$\Delta i_{in} = \Delta i$$
(1)

The equivalent input voltage drift  $\Delta v$  of the dual differential transistor is exactly equal to  $V_{BE}$  tracking or  $\Delta V_{BE1} - \Delta V_{BE2}$ . At this time there is no h<sub>FE</sub> tracking specification in the industry which may be used to determine  $\Delta I$  or  $(\Delta I_{B1} - \Delta I_{B2})$ . Therefore, there is no way to determine logically the exact drift performance of a







d-c amplifier from the guaranteed specifications, especially when there is a large base resistance. When there is no base or emitter resistance, the equivalent input voltage drift is represented by the equation:

$$\Delta v_{in} = \Delta v = \Delta V_{BE1} - \Delta V_{BE2}$$
(2)

This is an unusual case, and more often the d-c source resistance, or base resistance  $R_B$ , is from 10 K to 500 K. In Eq. (1) the predominant effect of  $\Delta I$  or base current tracking is illustrated. It appears that the circuit engineer has no guaranteed specification to determine the drift. This is not true with the 2N2639 series transistors or any other high-beta transistor. Because the base current is so small for a high-beta low-current transistor, the difference base resistor voltage drop is still relatively small for large base resistance, as shown in Fig. 2. Careful examination of Fig. 2 shows that input voltage drift increases rapidly as collector current increases, even at lower base resistance. Also, note that the input voltage drift is equal to the V<sub>BE</sub> tracking for very small base resistances.

# APPLICATION: A HIGH-QUALITY DIRECT-COUPLED DIFFERENTIAL AMPLIFIER

The circuit in Fig. 3 has been designed for general use either as a complete amplifier with a Darlington output stage or as the first two stages of a low-drift high-gain amplifier without the output stage. The circuit provides both low and high common-mode rejection for either differential or single-ended outputs: high

common-mode rejection is achieved by use of a common-mode feedback loop; low drift is achieved by using a dual transistor  $Q_3$  as the first stage of the common-mode feedback loop. The functions of the loop and of the dual transistor  $Q_3$  can be better understood by observing the amplifier circuit as shown in Fig. 4; here, transistors  $Q_1$  and  $Q_2$  act in parallel for common-mode signals. The average value of points A' and B' is compared with the ground or zero potential by  $Q_3$  and its balanced resistive base divider network. By adjusting the ratio of either base divider with respect to the other, the average value of points A' and B' can be set precisely to the desired value. The dual transistor  $Q_1$  acts as a common-base stage transferring with very little loss the amplified common-mode error signal, while it acts like a common-emitter stage with a very large emitter resistor (the output impedance of  $Q_3$  operated at 20  $\mu$ a) to the common-mode input source  $R_s$  and  $e_s$ , thus greatly attenuating it.

Low drift, large gain bandwidth, and low noise are obtained when duals with high gain, large bandwidth and tight matching are used throughout the circuit. Drift performance may be exchanged for economy if we know the effect of the matching parameters of each dual upon the performance. The matching of Q<sub>1</sub> is of utmost importance. If the amplifier is to perform well from a large d-c source (10 K to 1 M), Q<sub>1</sub> must be high in current gain. The input current tracking of Q<sub>2</sub> is the next most important characteristic for drift reduction, and the V<sub>BE</sub> tracking of Q<sub>2</sub> is least important. The effect of high current gain in Q<sub>3</sub> is to improve commonmode rejection, and Q<sub>3</sub>'s (V<sub>BE</sub>-h<sub>FE</sub>) tracking affects the single-ended output common-mode rejection.

The drift and common-mode rejection performances are affected by the operating conditions of the transistors. The operating conditions of  $Q_1$  are fixed at  $I_c = 10 \ \mu a$  and  $V_{CE} = 15$  volts; the 10 $\mu a$  collector current helps reduce drift and



Figure 4



Figure 5

noise; the 15-volt collector-emitter voltage makes possible a positive 10-volt common-mode input voltage. The operating conditions of  $Q_2$  are  $I_c = 80 \ \mu a$  and  $V_{CE} = 15$  volts; these give a stable circuit current gain of 10 and a conservative positive 10-volt output swing, respectively. The collector-emitter voltage of  $Q_3$  is set at -13 volts to accommodate a negative 10-volt common-mode input signal and to give maximum possible gain in the common-mode feedback loop. The output stage is operated at 10-ma collector current to give low output impedance.

## PERFORMANCE CHARACTERISTICS

From the theory of amplifier drift as related to transistor matching, and from the foregoing circuit design, certain performance characteristics have been predicted and they should be evident in the following experimental results. The amplifier's equivalent input voltages  $v_{in}$  for zero output voltage vs temperature for four values of base resistance  $R_B$  are plotted in Fig. 5. The base-emitter difference ( $V_{BE1} - V_{BE2}$ ) and base-current difference ( $I_{B1} - I_{B2}$ ) vs temperature for a 2N2639 dual are also plotted in Fig. 5. A similar graph is given for a 2N2640 in Fig. 6, a 2N2642 in Fig. 7, and a 2N2643 in Fig. 8. In each case, the  $v_{in}$  for a small value of base resistance is almost identical to the  $V_{BE}$  difference voltage and for  $R_B = 1$  M the input voltage is large and its variation with temperature approaches the shape of the base-current difference curve. The base-current difference was calculated from the  $R_B = 100$  K data and the difference between the  $R_B = 1$  M curve is approximately the  $V_{BE}$  difference showing that the experimental data are consistent with theory. The remaining results show that the input current is lower



Figure 6



Figure 7



Figure 8

and more linear for duals with high current gain and tighter matched  $h_{FE}$ 's, e.g., 2N2642. Drift data as a function of the other transistor matchings were not taken, but data were taken on gain, frequency response, and common-mode rejection, since they are included in the design features.

Both the open-loop and the closed-loop single-ended voltage gains shown in Fig. 9 were made in the appropriate test circuits with one of the differential inputs grounded. Since the open-loop voltage-gain roll-off holds a constant -20 db per decade slope from its 850-cps break to beyond its 5-mc crossover, the amplifier is stable for output shorted to input (i.e., zero feedback resistance) and for operational integrator use.

Both open-loop and closed-loop common-mode rejection (CMR) data were taken in the appropriate test circuits with 20 volts peak-to-peak applied to both inputs. The very large CMR ratio even for a single-ended output is a result of the large amount of common-mode feedback and the close differential match of the first-stage parameters.



Figure 9

# 10

# Low-level Operation of the 2N929 and 2N930

The 2N929 and 2N930 represent a considerable aid to the designer of low-level and low-noise circuitry. By rigid exclusion of all contaminants from the crystal surface, room temperature leakage currents are held to near theoretical minimum values. Because the number of surface recombination centers is low, careful control of the diffusion processes results in  $h_{FE}$ 's that remain high even at very low current levels.

This paper presents circuit suggestions and typical parameter curves to permit the designer to predict the performance of these transistors in his circuit. Curves shown are typical of both the 2N929 and the 2N930 unless otherwise noted.

## LOW-FREQUENCY LOW-NOISE APPLICATIONS

Two types of low-frequency low-noise applications will be considered. The first is an amplifier which must respond to only one frequency, or at most, to a narrow band of frequencies. An index of noise performance under these conditions is the amplifier's spot noise figure NF. Loosely speaking, a noise figure is a measure, in decibels, of the amount by which the signal-to-noise power ratio is degraded when the signal passes through the amplifier. From another viewpoint, it relates the noise power output of the actual amplifier, fed from a resistive source impedance, to the noise power output of a perfect (i.e., noiseless) amplifier having the same gain and fed from the same source. For spot noise figures, only the power contained in the noise signal frequencies within a very narrow passband (e.g., 1 cps) is considered.

The second type of low-frequency low-noise application concerns an amplifier that must respond to a wide band of frequencies. A typical example is the high-fidelity audio amplifier. To evaluate noise performance in this application, the so-called "broadband" noise figure is useful. In this paper, broadband noise figure will be denoted by NF, and it may be thought of as an averaged noise figure over a passband with 10 and 10,000 cps half-power frequencies.



Fig. 1. Broadband noise figure vs. source impedance.

So long as the first-stage available power gain is greater than unity, the ultimate design objective is to minimize the noise figure. In theory, additional stages can always be added to provide any designed gain. Practically, however, good gain in the first stage simplifies the design problem by permitting RC coupling rather than transformer coupling and by reducing the effective noise contribution of the second stage.

The NF given by a particular transistor will vary with the emitter current, the signal source impedance and, to a lesser extent, the collector-emitter voltage. Typical NF's shown in Fig. 1 illustrate this. For this transistor series, optimum operating conditions for minimum NF will be about  $I_E = 10 \ \mu a$ ,  $R_g = 10 \ K$ , and  $V_{CE} = 5$  volts. However, it may sometimes be necessary to compromise the noise figure in order to accept a wider dynamic range of signals.

Typical NF's under these optimum conditions are displayed in Fig. 2.

**High-frequency Low-noise Application.** Over a frequency range of 2 kc to 1 mc, the NF's of the typical 2N929 and 2N930 remain 1 db or less. Above 1 mc, the NF rises, but the transistor remains useful to as high as 70 mc. Figure 3 illustrates this variation.

Figure 3 differs from the high-frequency spot noise curve shown on the transistor data sheet. This difference is due to a change in operating conditions. Data sheet curves were run at a constant emitter current of 1 ma, but this value is not optimum



Fig. 2. Typical spot noise figure vs. frequency.

for the whole frequency range covered. To create the curve in Fig. 3, the source impedance and emitter current were varied with frequency as shown in Fig. 4.

To test the accuracy of Fig. 3, a 70-mc amplifier stage was constructed; details of this design are shown in Fig. 5. Averaged results for five units are given in Fig. 6. Optimum emitter currents and source impedances are well within the predicted range. NF is 0.6 db higher than predicted, probably due to differences in circuit losses or to measurement errors.



Fig. 3. Typical spot noise figure vs. frequency.
# 170 Communications Handbook



Fig. 4. Optimum source impedance and emitter current vs. frequency.







Fig. 6. Spot noise figure vs.  $I_E$  and  $R_g$ .

# 172 Communications Handbook



One small corner of TI's life-testing facilities, where more than 100,000 transistors can simultaneously be subjected to operating life tests.

# High Input Impedance Techniques

by Ralph Dean

## INTRODUCTION

The bipolar transistor, being current controlled, is inherently a low input impedance device. Many transistor circuits perform very satisfactorily at input impedance levels of a few kilohms or less. Other applications, however, require input impedances in the hundreds of megohms. The field-effect (unipolar) transistor, being a voltage-controlled device, has an inherently high input resistance in the order of  $10^{12}$  ohms. But the shunting effects of bias networks and junction capacitances necessitate the use of special techniques in order to obtain high impedances over a wide frequency range. Techniques presented here can yield hundreds of megohms input impedance using either bipolar or unipolar transistors.

### METHODS

All impedance multiplying techniques involve some form of feedback. Positive feedback, negative feedback, or combinations of both can be used. There seems to be no standard for describing feedback in general terms, so this subject will be discussed briefly. In Figs. 1a through 1d, each basic amplifier and its associated feedback network is represented by a four-terminal network. The manner in which the networks are interconnected determines the effect of the feedback on gain, and output impedance. In describing these configurations, the words "shunt" and "series" will be used to describe the manner of interconnection. For example, the configuration of Fig. 1c would be described as "series-shunt." The first term describes the interconnection at the input to the amplifier; the second term describes the interconnection at the output terminals. This configuration is also designated "h-type" because the respective h-parameters of the networks are simply added to obtain the composite h-parameters. The other configurations are called shunt-shunt, (y); shunt-series, (g); and series-series, (z). In each case the parameter system is such that composite parameters are obtained simply by the addition of corresponding parameters.



Fig. 1. Feedback configuration.

It is easily shown that series negative feedback at the input increases  $Z_{in}$  and reduces the voltage gain. It can also be shown that shunt negative feedback decreases  $Z_{in}$  and the current gain. Negative feedback taken in series from the output increases  $Z_0$ ; if taken in shunt, it decreases  $Z_0$ . The opposite behavior is observed for positive feedback in all the above configurations.

When considering  $Z_{in}$ , the input terminals are of primary interest. Further references to feedback in this chapter will refer to the input terminals only, unless otherwise specified.

## BASIC IMPEDANCE MULTIPLIERS

Perhaps the most common impedance multiplier is the negative series-shunt configuration shown in Fig. 2. The input impedance is  $Z_{in} = Z_1 (1 + A\beta_f)$ . If  $A\beta_f$  is positive, the feedback is negative and causes the input impedance to increase.

The familiar emitter follower is illustrated in Fig. 3. The h-parameter matrix of the transistor is:

$$[\mathbf{h}]_{\mathbf{t}} = \begin{bmatrix} \mathbf{h}_{ie} & -\mathbf{h}_{re} \\ -\mathbf{h}_{fe} & \mathbf{h}_{oe} \end{bmatrix}$$



Fig. 2. Series-shunt connection.



Negative signs are associated with  $h_{\rm re}$  and  $h_{\rm fe}$  because  $V_2$  and  $I_2$  are reversed from their normal sense. The h-matrix of the feedback network is

$$[h]_{f} = \begin{bmatrix} 0 & 1 \\ -1 & Y_{E} \end{bmatrix}$$

The composite matrix is

$$\label{eq:h} [h]_c = \begin{bmatrix} h_{ie} & (1-h_{re}) \\ -(h_{fe}+1) & (h_{oe}+Y_E) \end{bmatrix}$$

Substituting these parameters into the general input impedance equation,

$$Z_{in} = h_{11} - \frac{h_{12}h_{21}}{h_{22} + Y_L}$$
(1)

$$Z_{in} = h_{ie} + \frac{(h_{fe} + 1)(1 - h_{re})}{h_{oe} + Y_E}$$
(2)

$$Z_{in} \simeq h_{ie} + \frac{h_{fe} + 1}{h_{oe} + Y_E}$$
(3)

 $Z_{in}$  is shown in this form to illustrate the ease of finding the composite h-parameters and hence the characteristic performance equations of such a composite network. For our present purposes however, it is more illustrative to write Eq. (2) in terms of the common-base T parameters

$$Z_{in} = r_{b} + \frac{(\beta + 1) (R_{E} + r_{e}) r_{c}}{(\beta + 1) (R_{E} + r_{e}) + r_{c}}$$
(4)

we obtain



Fig. 4. Common-base T-equivalent circuit.

Equation (4) may be obtained by transformation from Eq. (2) or by direct derivation from the T-equivalent circuits of Figs. 4 and 5.

Note that the collector shunt resistance in the common-emitter configuration, Fig. 5, is less than the common-base value by the factor  $(1-\alpha)$ . The value of the common-emitter current gain is greater than the common-base gain by  $1/(1-\alpha)$ . The term  $\beta = \alpha/(1-\alpha)$  should not be confused with  $\beta_f$  which was used previously for feedback factor. Typical values for the T parameters are:

$$\begin{aligned} \alpha &= 0.9 \text{ to } 0.995 \\ \beta &= 10 \text{ to } 200 \\ r_c &= 1 \text{ to } 20 \text{ megohms} \\ r_b &= 500 \text{ ohms} \\ r_e &= 26/I_E \quad \text{ohms/milliampere} \end{aligned}$$

where  $I_E$  is the emitter bias current.



#### Fig. 5. Common-emitter T-equivalent circuit.



Fig. 6. Common-emitter T representation of emitter follower.

The term "current multiplication" has been applied to the type of impedance multiplier being discussed. This is illustrated in Fig. 6, where the common-emitter T equivalent is used with an emitter-follower amplifier. Here the input current is multiplied by the current gain  $\beta$ . Then the current which flows through the parallel combination of  $r_e + R_E$  and  $r_c (1-\alpha)$  is  $(\beta + 1)$  ib. This current passing through  $(r_e + R_E)$  provides the negative series feedback which multiplies the feedback resistance by the current gain plus one. The input impedance is:

$$Z_{in} = r_b + \frac{(\beta + 1) (R_E + r_c) r_c}{(\beta + 1) (R_E + r_e) + r_c}$$
(5)

Both the series emitter resistance and the collector shunt resistance are multiplied by  $\beta + 1$ , but since the collector shunt resistance is  $r_c(1-\alpha)$ , and  $(1-\alpha)$  $(\beta+1) = 1$ , this term reduces to  $r_c$ . The equivalent input network is shown in Fig. 6. The same result would have been obtained if the common-base equivalent had been used. This concept is illustrated in general terms in Fig. 7. In general,

$$Z_{in} = Z_1 + (A_I + 1)R_F$$
(6)

Several current amplifiers can be cascaded to obtain very large current multiplications. The Darlington configuration shown in Fig. 8 achieves a large current multiplication. However, the input impedance of the Darlington current multiplier is limited by the shunting effect of the collector resistance of  $Q_1$ . Circuits of this type can achieve input impedances in the order of a megohm. Techniques for reducing the effects of shunt resistance are discussed next.





Fig. 8. Darlington emitter-follower configuration.

In Fig. 9, an idealized voltage amplifier is shown with shunt-shunt positive feedback. Although y-parameters would be used with a more complex system, for the simple amplifier shown it is more illustrative to use loop equations to obtain

$$Z_{\rm in} = \frac{R_{\rm f} Z_{\rm 1}}{R_{\rm f} + (1 - A) Z_{\rm 1}} = \frac{1}{\frac{1}{Z_{\rm 1}} + \frac{1 - A}{R_{\rm F}}}$$
(7)

Zin approaches infinity as A approaches

$$\frac{R_f + Z_1}{Z_1}$$

Obviously, if A is made to approach this value, A and the circuit impedance must be carefully controlled to prevent negative impedances from occurring. If A = 1, Eq. (7) reduces to  $Z_1$ . That is, the  $R_f$  term vanishes. The use of shunt positive feedback to reduce the effect of a shunt impedance is known as bootstrapping. If the gain A is unity, the bootstrapping is complete. If A is less than unity, the bootstrapping is partial. In general, a shunt impedance such as  $R_f$  in Fig. 8 is magnified by the gain A such that





Now consider the bootstrapped emitter follower shown in Fig. 10. Since the collector of the transistor presents a fairly high impedance, it is easily driven from a low-impedance source. The exact manner in which this is done is not important at the moment. It is easily shown that

$$Z_{in} = \frac{(R_{E} + r_{e})(r_{c} + r_{b}) + (1 - A)r_{c}r_{b}}{(1 - \alpha)r_{c} + (1 - A)(R_{E} + r_{e})}$$
(9)

if A = 1, 
$$Z_{in} = r_b + \frac{R_E + r_e}{(1-\alpha)} \left( 1 + \frac{r_b}{r_c} \right) \simeq r_b + \frac{R_E + r_e}{1-\alpha}$$
(10)

The shunting effect of r<sub>c</sub> has been virtually eliminated by bootstrapping.

To this point, nothing has been said about input capacitance. Normally, at low frequencies this is of no concern. However, as the resistive component of input impedance is increased the capacitive component quickly becomes significant. Fortunately the bootstrapping technique can be used to reduce the effective collector capacitance in the same manner as the shunt conductance can be reduced. Another way to view bootstrapping is to consider it as the reverse of Miller effect. For example, the common-emitter amplifier shown in Fig. 11 has a voltage gain A. The value of  $C_{in}$  then is  $C_{OB}$  (1 - A). Since A is negative in this case, C is effectively



#### Fig. 11. Miller effect.



Fig. 12. Emitter follower with bias bootstrapping.

increased. If A is positive and unity, as in the case of perfect bootstrapping, the shunting effect of  $C_{OB}$  is eliminated.

The bootstrapping technique can also be applied to external impedances such as bias networks. Such an arrangement is shown in Fig. 12. In this case, the gain A is the gain of the emitter follower. Since A < 1, the effect of  $R_B$  cannot be completely eliminated. The series element  $r_b$  is usually a few hundred ohms, and may be neglected. The next shunt element  $(\beta + 1)(R_E + r_e)$  is affected by the permissible values of  $R_E$  and current level. These in turn are related to the stability factor. The last shunt element  $r_c$  cannot be bootstrapped because a capacitor between the collector and emitter would short the collector generator. Input impedances of about a megohm can be obtained from this configuration.

In the circuit of Fig. 13, the second transistor increases the current multiplication, and allows the collector of  $Q_1$  to be bootstrapped by isolating the output voltage from  $Q_1$ . An input impedance of several megohms can be obtained with this circuit.



Fig. 13. Darlington emitter follower with collector and bias bootstrapping.



Fig. 14. Darlington complementary amplifier.

The circuit of Fig. 14 offers further current multiplication and higher gain for more effective bootstrapping. Frequency response is rather low in the circuits of Figs. 13 and 14 because the low-current level of  $Q_1$  causes the frequency response of this transistor to be low.

Frequency response of these circuits can be improved by biasing  $Q_1$  with a current generator in its emitter leg as shown in Fig. 15a. This raises I<sub>E</sub> to a level where



Fig. 15a. Cascaded emitter follower with current bias.



Fig. 15b. Frequency response curves of cascaded emitter follower.

the cutoff frequency of  $Q_1$  is reasonably high, yet the external emitter impedance is maintained at a high level. An input impedance of 6 megohms was measured on this circuit. Frequency response curves are shown in Fig. 15b. The peak at high frequencies is caused by the normal phase shifts within the amplifier. The lowfrequency peak is caused by resonance between the input capacitor  $C_1$  and the effective inductance of  $R_B$ . This phenomenon is caused by phase shift within the bootstrap network,  $C_2$ ,  $R_1$ ,  $R_2$ . It can be shown that the resistor  $R_B$  appears to be inductive at low frequencies.

Increasing values of  $R_g$  lower the Q of the resonant circuit to a point where the peak is no longer seen.

In the circuit of Fig. 16a, a complementary transistor  $Q_4$  has been added to increase current multiplication. This also increases the gain at the emitter of  $Q_2$  by raising the effective value of  $R_{E2}$ . This higher gain makes the bootstrapping more effective. An input impedance of 25 megohms was obtained with this circuit. Response curves are shown in Fig. 16b. These curves are very similar to the curves of Fig. 15b.

In the circuit of Fig. 17a, positive shunt feedback is used to cancel the shunt impedance of the bias network and the transistor. Theoretical input impedances of  $(h_{fe1}h_{fe2}R_{E1})$  can be obtained. In the illustration,  $R_{E1}$  is made small in order to obtain a gain of 10. As a result,  $Z_{in}$  is limited to about 1.5 megohms. Higher values can be obtained by increasing the ratio  $R_{E1}/R_{E2}$ . The feedback impedance  $R_f$ , and  $C_f$  could be further adjusted to cancel the impedance  $(h_{fe1}h_{fe2}R_{E1})$ , but since this term is by no means constant, instability would result. The major advantage of this circuit is that excellent bias stability is obtained. The three diodes,  $D_1$ ,  $D_2$ , and  $D_3$  compensate for variations in  $V_{BE1}$ , and the negative d-c feedback from  $R_{E2}$  further increases bias stability. Response curves for this circuit are shown in Fig. 17b. Voltage gain was observed to increase 1% over the temperature range -25 to  $125^{\circ}C$ . The quiescent collector voltage of  $Q_2$  decreased 6% over the same range.



Fig. 16a. Complementary current multiplier.



Fig. 16b. Complementary emitter-follower frequency response curves.

183



Figure 17a



Fig. 17b. Voltage gain vs. frequency.



Fig. 18. Basic FET amplifier.

#### FIELD-EFFECT TRANSISTORS

The special techniques demonstrated thus far apply to increasing the input impedance of junction (bipolar) transistors. But the field-effect (unipolar) transistor exhibits an inherently high input resistance. Its behavior is very much like that of the vacuum pentode. Fig. 18 shows a very rudimentary FET amplifier. The G or gate terminal is the control electrode corresponding to the grid of a tube, the D or drain terminal corresponds to the plate, and the S or source terminal corresponds to the cathode. The FET illustrated is a P-channel device; the bias polarities are opposite those of the vacuum tube. The gate electrode is in this case one side of a P-N junction. In normal operation this junction is reverse biased, and it exhibits a finite junction capacitance.

The input impedance of the circuit shown is approximately 1000 megohms shunted by 9 pf. This capacitive component becomes significant at a rather low frequency, making it necessary to use bootstrapping to reduce the effective input capacitance. Consider now the source follower shown in Fig. 19. The gain is:

$$A_{\rm v} = \frac{1}{1 + \frac{1}{g_{\rm m}R_{\rm s}}}$$

The transconductance  $g_m$  of the FET may be near 1000 micromhos at its maximum current. Then, to obtain  $A_v = 0.98$ ,  $R_s$  must be greater than 50 kilohms. This conflicts with the requirement that the quiescent current should be large to obtain high  $g_m$ . This problem is alleviated in the circuit of Fig. 20 by obtaining the bias current from the current generator  $Q_2$ . The effective source resistance is now  $r_{C2}$ since  $Q_2$  is effectively a common-base stage. This scheme is used in the circuit of Fig. 21.  $Q_1$  is the FET and  $Q_2$  is the current generator.  $Q_3$  and  $Q_4$  function as a complementary current multiplier. Bootstrapping for  $R_B$  is obtained directly from the emitter of  $Q_3$ . An adjustment  $R_{10}$  is provided in order to obtain greater than unity gain at the drain of  $Q_1$ . This allows the response to be peaked for high values of  $R_g$ . Voltage gain is 2 and input impedance is 200 megohms. Response curves are shown in Fig. 21a. The dashed curve ( $R_g = 10$  megohms) was obtained using the peaking adjustment just described.

# 186 Communications Handbook



Fig. 19. Source follower.



Fig. 20. Source follower with current-generator bias.



Fig. 21. 6-db high input Z FET amplifier.





## 188 Communications Handbook

## CONCLUSIONS

The concepts of current multiplication and bootstrapping that have been defined and illustrated are those most widely used in high impedance circuits. The shunt positive feedback method, which has also been illustrated, has the advantage that very good stability factors can be obtained. Although the circuits presented exhibit relatively moderate input impedances, extension of the techniques involved can yield extremely high input impedances. Since all of these techniques involve feedback, it is well to do careful a-c and d-c stability analyses on any such circuit before adopting the design. In such analyses, the bias and temperature dependence of transistor parameters should be considered. A detailed treatment of such topics is too lengthy to include here; excellent treatments can be found in the literature. Some of these techniques can be extended to d-c amplifiers, but this subject is also a field in itself and will not be covered here.

## BIBLIOGRAPHY

- 1. Montgomery, G. F.: "High Input Impedance Amplifier," *Electronic Design*, August 6, 1958.
- 2. Berstein-Bervey, S.: "Designing High Input Impedance Amplifiers," *Electronic Equipment Engineering*, August 1961, p. 61, September 1961, p. 59.
- 3. Middlebrook, R. D., and C. A. Mead, "Transistor AC and DC Amplifiers with High Input Impedance," *Semiconductor Products*, March 1959.
- 4. Willett, R. L.: "Positive and Negative Feedback Multiply Amplifier Impedance," *Electronics*, July 7, 1961, p. 52.
- 5. Hakim, S. S.: "Open and Closed Loop Response of Feedback Amplifiers," *Electronic Engineering*, October 1962, p. 682.
- 6. de Boer, E.: "Internal Resistance of Feedback Amplifiers," *Electronic Engineering*, September 1962, p. 600.
- 7. Nordling, K. I.: "Low-Frequency Instability in Cascaded Emitter Followers," *Electronic Design*, November 8, 1961, p. 36.
- 8. Beneteau, P. J.: "Stable Wideband Emitter Followers," Solid State Design, February 1962, p. 29.
- 9. Evans, A. D.: "High Input Impedance Amplifier Using Silicon Transistors," Texas Instruments Application Report, October 1958.
- 10. Dewitt, D., and A. L. Rossoff, *Transistor Electronics*, New York, McGraw-Hill, 1957, p. 219.

# Index

Admittance-impedance chart, 102 AFC diodes. 6 Amplifier, characteristics, summaries of, 1-3 d-c, general direct-coupled, 159-160 d-c, unity gain, 137-141 differential, direct-coupled, 161-166 drift, 159 8-stage, 1 40-db low-noise, 143 450-mc RF, circuit, 97 450-mc RF, design procedure, 89 - 105generalized differential, 159-161 parametric, 8 parametric diode, 6 70-mc noise test, 170 6-db high input impedance, 187 6-db low-noise transducer, 135-136 60-mc, 87 60-mc, performance of, 88 stability, 58

Base current tracking, 161
Biasing, design example, field-effect transistors, 127
field-effect transistors, 121-129
fixed, 121
self, 121-122
Bootstrapping, 178-188
Bridge, accuracy, 68
General Radio transfer function, 89
T-bridge, 89
transfer function and immittance, 17-19, 32, 67-68, 89
Wayne Kerr, 17-19
Broadband noise figure, 167-168

Cascode circuit, direct-coupled, 139 connection, a-c coupled, 143 Common-emitter input impedance, 53 Common-mode rejection, 162, 165 Constant-gain circles, 81 contours, 80 Continued fraction expansion method, 60–61 Contours, constant-gain, 80 sensitivity, 74 Coordinate, LMP, 76 Coupling networks, 102 Criterion, active device stability, 73 Critical factor, 74, 77 Linvill, 61–62, 64 stability, 90 Stern, 64 Current-carrier density, 107 Current-multiplication, 177–188

Darlington configuration, 177 Darlington connection, 135 Depletion layer, 107 Differential amplifier, direct-coupled, 161-166 Diffused gallium arsenide, 7 Dimensions, power surface, 77 Drift, 159 Drift reduction, 162 Dual transistors, 159-166

Emitter followers, 175, 177-183 Epitaxial silicon diodes, 6 Equivalent circuits, 15 Giacoletta hybrid- $\pi$ , 47-48 high-frequency, 48, 53 hybrid- $\pi$ , h parameters for, 49 hybrid- $\pi$ , y parameters for, 49 Expanded lead contacts, 5

Feedback, 173–174 configurations, 174 internal reverse, neutralization of, 55, 68 inverse, effect of, 53 negative, 173–174 FET (see Field-effect transistors) Field-effect structure, 107–109

## 190 Index

Field-effect transistors, 107-158 applications, 132-145 bias design example, 127 biasing, 121-129 breakdown voltages, 114–117 compared to vacuum pentode, 111, 185 differential amplifier, 129-130 drain characteristics, 115-117 effect of variations on operation point, 124-125 forward transfer characteristics vs temperature, 150 gate cutoff current, 114 high input impedance techniques, 185-188 matching for stability, 129-132 noise characteristics, 132 operation in pinch-off region, 111 pinch-off current, 117 pinch-off voltage, 117-121, 151 saturation drain current, 117 square-law behavior, 147 static characteristics, 114-121 transconductance, 185 transfer curve approximated, 113 variation in drain characteristics. 147Figure of merit, 53, 56 Fixed biasing, 121 f<sub>max</sub>, 54 Forward-to-reverse gain ratio, 54-55 450-mc RF amplifier circuit, 97 design procedure, 89-105 Frequency spectrum, transistors, 4

Gain, comparison, 56 design example, 82 design procedure, 82 diagram. 83 equations, power, 50 maximum available, 68, 70 maximum available power, 51-55 maximum mismatch, 80 maximum power, 100 maximum stable power, 56 neutralized power, 56, 68, 70 power, 68, 70 power, graphical presentation, 75 - 83ratio, forward-to-reverse, 54-55 transducer, 51, 55-57, 70 unilateral, 69–70 unilateral power, 55-56, 70 Gallium arsenide diode, 6,8 General four-terminal network, 68 General two-port, 52 power flow in, 98-101

Germanium epitaxial planar, 6 Giacoletta hybrid- $\pi$  equivalent circuit, 47-48 Glass passivation, 6 G<sub>max</sub>, 69-70 G<sub>N</sub>, 56, 70 G<sub>T</sub>, 70 G<sub>T</sub>, 70 G<sub>U</sub>, 55-56, 70 h and y parameters, 67-88 conversion, 14 h parameters, 13-30

Harmonic generator, 7 High-frequency equivalent circuit, 48, 53 Hurwitz polynomial, 59–61 Hybrid- $\pi$  equivalent circuit, 47–48 h parameters for, 49 y parameters for, 49

Immittance charts, 102-105 Immittance matching network, 102 Impedance multipliers, basic, 174-184 Inherent stability factor, 56 of transistor, 77 Input circuit design, 96 Input immittance, 104-105 Input immittance chart, 105 Input impedance, common-emitter, 53 Input network design, 94-97 Input power calculation, 100 Integrated circuits, 10 Interdigitated geometry, 1 Internal parameter analysis, 47 Internal reverse feedback, neutralization of, 55, 68 Inverse feedback, effect of, 53

Klystron replacement, 1

LAN, 13, 50-52, 89-105 Linear active network, 13, 50-52, 89-105 Linear passive network, 15 Linvill, critical factor, 61-62, 64 gain chart, 62, 67, 78-87, 89-105, 91-96, 101 gain chart, calculations example, 80-82technique, 52, 73-87 LMP coordinate system, 76 Load to obtain G<sub>max</sub>, calculation of, 91-92 Lossless matching techniques, 102-104

MAG, 51-55, 68, 70 Matching techniques, lossless, 102-104 Matrices, 14 admittance, indifferent, 16 admittance, 14 common-base, 16 h matrix, 14 indifferent, relationships, 17 y matrix, 14 Maximum available gain, 51-55, 68, 70 Maximum available power gain, 51-55 Maximum mismatch gain, 80 Maximum power gain, 100 Maximum power out, 98-101 Maximum stable power gain, 56 Microwave switch, 6 Millivoltmeter, d-c, design, 135-136 Modules, 10 MOLY/G® diodes, 6 Multiple unit chips, 5 Multiplier chains, 6

Negative feedback, 173–174 Neutralization, 68 Neutralized power gain, 56, 70 Nichrome thin-film circuits, 10 Noise characteristics of FET's, 132 Noise test amplifier, 70-mc, 170 Nyquist stability technique, 58

Output network design, 92–94 impedance-admittance chart for, 93 Oxide passivation, 5

Packages, 1-11 cartridge, 7 co-axial, 8 double-pill-prong, 6  $\mu mesa, 5$ pill, 7 series resistance of, 8 TI-axial. 5 TI-line, 5, 6, 9 Parametric amplifier, 8 diode, 6 Pinch-off voltage, 110–151 Polynomial, Hurwitz, 59-61 Power flow, general two-port, 98-101 Power gain, 68, 70 equations. 50 graphical presentation, 75-83 maximum stable, 56

Power gain, model, 100 model, two-dimensional, 101 neutralized, 56, 68 unilateral, 55-56 Power input plane, 76 Power out description, graphic, 99 Power output, maximum, 98-101 paraboloid, 76 Power ratios, general two-port, 70 Power surfaces, 76 dimensions of, 77 Preamplifier, wideband, 137-138 RC coupling, 168 Self biasing, 121-122 Sensitivity contours, 74 Series capacitance L-section, 103 Silicon planar epitaxial, 1 6-db low-noise transducer amplifier, 135 - 13660-mc amplifier, 87 Smith chart, 78-79 SOLID CIRCUIT<sup>®</sup> semiconductor networks, 10 Source follower, bootstrapped, 137 Source-load transformation, 102 complex, 105 Space-charge layer, behavior of, 108 Space-charge region, 107-110 Spot noise figure, 169 Square-law behavior of FET's, 147 Stability, 98-101 criterion for, 64 criterion for active device, 73 concepts. 58 technique, Nyquist, 58 terms, relationships, 62 tests for, 59-61 transistor inherent, 61-62 Stability factor, 90 critical, 90 inherent, 56 Stern, 63-64 Stern critical factor, 63-64 System stability, 58-61

Tantalum thin-film circuits, 10 T-bridge, 89 Terminal properties, typical, 31 Thin-film circuits, 10 nichrome, 10 tantalum, 10 3-terminal network, 15 Transducer amplifier, 6-db low-noise, 135-136

## 192 Index

Transducer gain, 51, 55-57, 70 Transistor characterization, 47-65 Two-port, analysis, 47-65 data, 19-30 general, 52 general, power flow in, 98-101 general, power ratios, 70 parameters, 13-45, 67-88 theory, 13 unconditionally stable, 52-53 unilateralized, 55

Unilateral gain, 69-70 power gain, 55-56, 70 Unilateralized two-port, 55

Varactor diodes, 6 multiplier, 1 multiplier chains, 5 Voltage variable capacitors, 6

y parameters, 13–30 change in, 19 measurement of, 5 y and h parameters, 67-88 conversion, 14









## TEXAS INSTRUMENTS INCORPORATED SEMICONDUCTOR-COMPONENTS DIVISION POST OFFICE BOX 5012 • DALLAS 22, TEXAS







TEXAS INSTRUMENTS INCORPORATED SEMICONDUCTOR-COMPONENTS DIVISION POST OFFICE BOX 5012 • DALLAS 22, TEXAS



SC-6219-165 PRINTED IN U.S.A.