# iSBC® 028CX/056CX/012CX RAM BOARDS HARDWARE REFERENCE MANUAL # iSBC® 028CX/056CX/012CX RAM BOARDS HARDWARE REFERENCE MANUAL Order Number: 145158-001 | REV. | REVISION HISTORY | PRINT<br>DATE | |------|------------------|---------------| | -001 | Original Issue. | 9/82 | | | | | | | | | | | | | | | | | Additional copies of this manual or other Intel literature may be obtained from: Literature Department Intel Corporation 3065 Bowers Avenue Santa Clara, CA 95051 The information in this document is subject to change without notice. Intel Corporation makes no warranty of any kind with regard to this material, including, but not limited to, the implied warranties of merchantability and fitness for a particular purpose. Intel Corporation assumes no responsibility for any errors that may appear in this document. Intel Corporation makes no commitment to update nor to keep current the information contained in this document. Intel Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in an Intel product. No other circuit patent licenses are implied. Intel software products are copyrighted by and shall remain the property of Intel Corporation. Use, duplication or disclosure is subject to restrictions stated in Intel's software license, or as defined in ASPR 7-104.9(a) (9). No part of this document may be copied or reproduced in any form or by any means without prior written consent of Intel Corporation. The following are trademarks of Intel Corporation and its affiliates and may be used only to identify Intel products: | BXP | Insite | iRMX | Multibus | |----------------------------|------------------------|-----------------|---------------| | CREDIT | Intel | iSBC | Multichannel | | i | Intel | iSBX | Multimodule | | ICE | Intelevision | iSXM | Plug-A-Bubble | | iCS<br>I <sup>2</sup> -ICE | inteligent Identifier | Library Manager | PROMPT | | I <sup>2</sup> -ICE | inteligent Programming | MCS | RMX/80 | | iLBX | Intellec | Megachassis | RUPI | | im | iOSP | Micromainframe | System 2000 | | iMMX | iPDS | Micromap | UPI | #### **PREFACE** This manual describes the three "CX-Series" random access memory (RAM) memory boards: the iSBC 028CX board, the iSBC 056CX board, and the iSBC 012CX RAM board. The boards differ only in RAM capacity. Each board features error checking and correcting (ECC) circuitry, Multibus compatibility, and iLBX Bus compatibility. This manual explains how to use the features associated with a typical installation. For additional information, the following publications are available from the Intel Literature Department: - Intel Multibus® Specification, Order Number: 9800683 - Intel iLBX' Bus Specification, Order Number: 144456 - Intel Component Data Catalog # CONTENTS | | PAGE | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | CHADMED 1 | | | CHAPTER 1 GENERAL INFORMATION | | | 1.1 Introduction | 1-1 | | 1.2 Description | | | 1.3 Documentation Supplied | 1-2<br>1-3 | | 1.4 Specifications | | | 5 Specifications | 1-3 | | | | | CHAPTER 2 | | | PREPARATION FOR USE | | | 2.1 Introduction | 2-1 | | 2.2 Unpacking and Inspection | 2-1 | | 2.3 Installation Considerations | 2-1 | | 2.3.1 Power Requirements | 2-1 | | 2.3.2 Cooling Requirements | 2-1 | | 2.3.3 Multibus Interfacing Requirements | 2-2 | | 2.4 Jumper Configurations | 2-2 | | 2.4.1 Multibus® Memory Addressing | 2-2 | | 2.4.1.1 Multibus® Page Address Selection Jumpers | 2-4 | | 2.4.1.2 Multibus Base Address Jumpers | 2-4 | | 2.4.1.3 iLBX™ Bus Addressing | 2-6 | | 2.4.1.4 iLBX Bus Base Address Jumpers | 2-6 | | 2.4.2 ECC I/O Address Selection | 2-10 | | 2.4.3 iLBX' Bus Interface Strobe Jumper | 2-11 | | 2.4.4 iLBX™ Bus Speed Selection Jumper | 2-12 | | 2.4.5 Interrupt Level Selection Jumpers | 2-12 | | 2.4.6 External Refresh (REFRQST) Jumper | 2-13 | | 2.4.7 iLBX Bus Acknowledge Time Selection Jumpers | 2-13 | | 2.4.8 Battery Back-Up/Memory Save Jumpers | 2-15 | | 2.5 Board Installation | 2-16 | | | | | 사람들은 사람들이 되었다. 그는 사람들은 사람들은 사람들은 사람들이 되었다. 그런 사람들이 사람들이 되었다. 그는 사람들이 사람들이 되었다. 그는 사람들은 사람들이 되었다. 그는 사람들은 사람들이 사람들이 되었다. 그는 사람들이 살아보고 있다. 그는 사람들이 살아보고 있다. 그는 사람들이 살아보고 있다. 그는 사람들이 살아보고 있다. 그는 사람들이 살아보고 있다. 그는 사람들이 살아보고 있다. | | | CHAPTER 3 | | | ECC OPERATION AND PROGRAMMING INFORMATION | | | 3.1 Introduction | 3-1 | | 3.2 Modes of ECC Operation | | | 3.2.1 Interrupt On Any Error Mode | 3-1 | | 3.2.2 Interrupt On Non-Correctable Error Only Mode | 3-1 | | 3.2.3 Correcting Mode | 3-2 | | 3.2.4 Non-Correcting Mode | 3-2 | | 3.2.5 Diagnostic Mode | 3-2 | | 3.2.6 Examine Syndrome Word Mode | 3-2 | | 3.3 Programming Information | 3-2 | | 3.3.1 Control Status Register (CSR) | 3-3 | | 3.3.3 Interrupt On Non-Correctable Error Only Mode | 3-5<br>3-5 | | 3.3.4 Correcting and Non-Correcting Mode Programming | 3-5 | | outletting and non confecting mode flogramming | ر–ر | # CONTENTS (continued) | | PAGE | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | CHAPTER 3 (continued) | | | 3.3.5 Diagnostic Mode Programming | 3-5 | | 3.3.6 Examine Syndrome Word Mode Programming | 3-6 | | 3.4 Error Status Register (ESR) | 3-7 | | 3.5 Software Initialization Procedure | 3-7 | | 5.5 Software initialization riocedure | 5-7 | | | | | CHAPTER 4 | | | MEMORY BOARD OPERATION | | | 4.1 Introduction | 4-1 | | 4.2 Memory Operations | 4-1 | | 4.3 Error Checking and Correction (ECC) Operation | 4-2 | | 4.3.1 Multibus® ECC Operation | 4-4 | | 4.3.2 iLBX™ Bus ECC Operation | 4-4 | | 4.3.4 Diagnostic Mode | 4-5 | | 4.4 Multibus® LOCK/ and iLBX™ Bus LOCK/ Signals | 4-5 | | | | | CVI ADMITTE 5 | | | CHAPTER 5 | | | SERVICE INFORMATION | | | 5.1 Introduction | 5-1 | | 5.2 Service and Repair Assistance | 5-1 | | 5.3 Replacement Parts | 5-2 | | 5.4 Schematic Diagrams | 5-2 | | | | | APPENDIX A | | | MULTIBUS® INFORMATION | A-1 | | | | | ADDINOTY D | | | APPENDIX B | - · | | ilbx™ BUS INFORMATION | B-1 | | | | | APPENDIX C | | | PAL AND PROM PROGRAMMING | | | C.1 Introduction | C-1 | | C.2 iLBX <sup>™</sup> Base Address PAL (U158) | C-1 | | C.3 ECC Control Port Address PAL | C-1 | | C.4 Error Status Register Encoding PROM | C-1 | | and the contract of contra | | # TABLES | | | PAGE | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-1.<br>2-1.<br>2-2.<br>2-3.<br>2-4.<br>2-5.<br>2-6.<br>2-7.<br>2-8.<br>3-1.<br>3-2.<br>3-3.<br>5-1.<br>A-1.<br>A-2.<br>A-3.<br>A-4.<br>B-1.<br>B-2.<br>B-3.<br>B-4.<br>C-1A.<br>C-1B.<br>C-2.<br>C-3. | Heat Dissipation. Multibus® Page Select Jumpers. Multibus® Base Address Selection Jumpers. iLBX™ Bus Base Address Jumpers. I/O Address Jumpers. Interrupt Level Selection Jumpers. Acknowledge Time Selection Jumpers. Connector J1 Pin Assignments. RAM Board Control Status Register Format Summary. Typical ECC Operating Modes (Hex). RAM Board Error Status Register Format. iSBC® 028CX/056CX/012CX Replacement Parts List. Multibus® Connector P1 Pin Assignments. Multibus® Connector P1 Signal Descriptions. Multibus® AC Characteristics. Multibus® Loading. iLBX™ Bus Connector P2 Pin Assignments. iLBX™ Bus Signal Descriptions. iLBX™ Bus Connector P2 DC Loading. iLBX™ Bus AC Characteristics. U158 PAL Programming For iSBC® 028CX Board. U158 PAL Programming For iSBC® 012CX Board. U159 PAL Programming For iSBC® 012CX Board. U150 PROM Memory Map. | 1-4<br>2-2<br>2-4<br>2-6<br>2-7<br>2-10<br>2-13<br>2-15<br>2-16<br>3-4<br>3-5<br>3-6<br>5-3<br>A-2<br>A-3<br>A-4<br>A-7<br>B-2<br>B-3<br>B-5<br>B-7<br>C-2<br>C-3<br>C-4<br>C-6 | | | | | | | FIGURES | | | | | | | 1-1.<br>2-1.<br>2-2.<br>2-3.<br>2-4.<br>2-5.<br>4-1.<br>5-1.<br>5-2.<br>5-3.<br>A-1.<br>B-1. | iSBC® 012CX RAM Board Multibus® Page & Base Address Concept Multibus® Base Address Example iLBX™ Bus Base Address Example I/O Address Formation Diagram iLBX™ Bus Acknowledge Time Waveforms. Data Path Simplified Diagram iSBC® 028CX/056CX/012CX Parts Location Diagram iSBC® 028CX/056CX/012CX RAM Device Location Diagram iSBC® 028CX/056CX/012CX Schematic Diagram iSBC® 028CX/056CX/012CX Schematic Diagram iSBC® 028CX/056CX/012CX Schematic Diagram iSBC® 028CX/056CX/012CX Schematic Diagram iSBC® 028CX/056CX/012CX Schematic Diagram Multibus® AC Timing | 1-1<br>2-5<br>2-8<br>2-9<br>2-11<br>2-14<br>4-3<br>5-5<br>5-6<br>5-7<br>A-5<br>B-6 | ## CHAPTER 1. GENERAL INFORMATION ## 1.1 INTRODUCTION The iSBC 028CX/056CX/012CX Random Access Memory (RAM) Boards provide dynamic memory storage capacities of 128k bytes, 256k bytes, and 512k bytes respectively (Figure 1-1). The boards can be used in 8-bit or 16-bit systems. This series of RAM boards (C-series) uses 64K bit dynamic RAM devices exclusively, and incorporates error checking and correction (ECC) circuitry on-board. The boards are Multibus and iLBX Bus compatible and can be used with battery backup. Figure 1-1. iSBC® 012CX Random Access Memory Board #### 1.2 DESCRIPTION The iSBC 028CX/056CX/012CX RAM boards are physically and electrically compatible with the Multibus interface standard as outlined in the INTEL MULTIBUS SPECIFICATION. In addition, the boards feature iLBX bus compatibility. This new Intel Single Board Computer bus is a high-speed extension to the standard Multibus interface. The iLBX bus is described in the INTEL iLBX BUS SPECIFICATION. The capacity of each RAM board in this series is determined by the number of RAM devices on-board. The iSBC 028CX board uses 16 devices for memory data and 6 devices for error checking and correcting (ECC) purposes; the iSBC 056CX board uses 32 devices for memory and 12 devices for ECC; and the iSBC 012CX board uses 64 devices for memory and 24 devices for ECC. Power requirements for each board are listed in Table 1-1. Error checking and correcting (ECC) is accomplished with the Intel 8206 Error Detection and Correction Unit and other on-board circuitry. This ECC unit allows detection and correction of single-bit errors, detection of double-bit errors and detection of most multiple-bit errors. As used on this series of boards the ECC circuitry can be programmed to correct all correctable errors (double bit and multiple bit errors are not correctable), or to disregard errors. In addition, the board can be programmed to interrupt the processor on any error or to interrupt the processor only on uncorrectable errors. Maximum system memory size with this series of boards is 16 megabytes. Memory partitioning is independent for the Multibus interface and the iLBX interface. For Multibus operations, on-board jumpers assign the board to one of four 4-megabyte pages. Each page is partitioned into 256 blocks of 16k bytes each. The smallest Multibus partition on any board in this series is 16k bytes. Jumpers assign the base address (lowest 16k block) within the selected 4-megabyte page. The 16k byte block should not cross the 4-megabyte boundary of the board. The iLBX memory is partitioned into 64k byte blocks. As shipped, the iLBX Bus memory on the iSBC 028CX/056CX/012CX board base address is set to 000000 Hex. An on-board jumper selects the iLBX base address. Refer to Chapter 2 for complete base address jumper information. This series of RAM boards operates in either 8-bit or 16-bit systems. All electrical connections to and from the boards are implemented via edge connectors P1, P2 and J1. Connector P1 (86-pin) is the Multibus interface connector and P2 (60-pin) is the iLBX Bus connector. Connector J1 is used for battery backup control signals. # 1.3 DOCUMENTATION SUPPLIED Each RAM board is shipped with a matching set of schematic diagrams. These diagrams should be kept for future reference. The diagrams shipped with the board may be more recent than the diagrams in Chapter 5 of this manual. ## 1.4 SPECIFICATIONS General specifications for the RAM boards in this series are listed in Table 1-1. Board AC and DC specifications and Multibus timing information are provided in Appendix A. Table 1-1. Specifications ## **BOARD CAPACITY:** iSBC 028CX RAM Board: 128k Bytes (131,072 Bytes) iSBC 056CX RAM Board: 256k Bytes (262,144 Bytes) iSBC 012CX RAM Board: 512k Bytes (524,288 Bytes) # MULTIBUS® MEMORY PARTITIONING: Max Maximum system RAM size: 16M bytes Page Address (4M bytes): 1 of 4 Four megabyte pages, as follows: 0 - 4 Megabytes 4 - 8 Megabytes 8 - 12 Megabytes 12 - 16 Megabytes # Block Address (16K bytes): iSBC 028CX RAM Board: 8 contiguous 16k byte blocks (128k bytes) iSBC 056CX RAM Board: 16 contiguous 16k byte blocks (256k bytes) iSBC 012CX RAM Board: 32 contiguous 16k byte blocks (512k bytes) Note: Blocks cannot cross 4M byte boundary. Base Address: Any 16k byte boundary #### REFRESH TIMES: Refresh Cycle Time: 15.6 usec. Refresh Delay Time: 760 nsec. maximum # Table 1-1. Specifications (continued) # MULTIBUS® ACCESS TIMES: Read/Full Write: 350 nanoseconds (maximum) Write Byte: 530 nanoseconds (maximum) Cycle Times: Read/Full Write: 460 nanoseconds Write Byte: 885 nanoseconds Note: If an error is detected, read access time & cycle times are extended by 255 ns (maximum). ilbx™ BUS MEMORY PARTITIONING: 2 blocks of 64k bytes each on iSBC 028CX 4 blocks of 64k bytes each on iSBC 056CX 8 blocks of 64k bytes each on iSBC 012CX $\,$ Base Address: Any 64k byte boundary. See Table 2-4. iLBX™ ACCESS TIMES: (ASTB/ or DSTB/ to ACK/) Read/Full Write: Jumper selectable; see Table 2-7 for details Write Byte: 440 nanoseconds (maximum) Data Access Time: (ASTB/ to Valid Data on iLBX Bus) 300 nanoseconds (maximum) Cycle Times: Read/Full Write: Write Byte: 375 nanoseconds (maximum) 740 nanoseconds (maximum) MEMORY PROTECTION/BACKUP: An active low TTL memory protect signal generated by the power supply, (MPRO/) enters the board via Jl. This signal disables read/write access to memory thereby protecting data during system power-down. An optional battery can be used to save data. See section 2.4.8. # Table 1-1. Specifications (continued) # POWER REQUIREMENTS: Voltage: 5VDC +5% Current: iSBC 028CX: 6.5A Maximum iSBC 056CX: 6.6A Maximum iSBC 012CX: 6.8A Maximum iSBC 028CX: 2.2A Maximum (Standby mode) Battery Current: iSBC 056CX: 2.3A Maximum (Standby mode) iSBC 012CX: 2.5A Maximum (Standby mode) # ENVIRONMENTAL REQUIREMENTS: 0°C to 55°C (32°F to 130°F) Operating Temperature: Operating Humidity: To 90% without condensation # PHYSICAL DIMENSIONS: Width: 30.48 cm (12 in) 17.15 cm (6.75 in) Height: Thickness: 1.27 cm (0.50 in) Weight: iSBC 028CX 469 gm (16.7 oz) iSBC 056CX 532 gm (19.0 oz) iSBC 012CX 658 gm (23.5 oz) # CHAPTER 2. PREPARATION FOR USE #### 2.1 INTRODUCTION This chapter provides instructions for preparing the iSBC 028CX/056CX/012CX RAM Boards for use in various environments. Included in this chapter are instructions on unpacking and inspection, installation considerations, jumper configurations, battery back-up configuration, and board installation information. # 2.2 UNPACKING AND INSPECTION Inspect the shipping carton immediately upon receipt for evidence of mishandling during transit. If the shipping carton is severely damaged or waterstained, request that the carrier's agent be present when the carton is opened. If the carrier's agent is not present when the carton is opened and the contents of the carton are damaged, keep the carton and the packing material for the agent's inspection. For repair to a product damaged in shipment, contact the Intel Technical Support Center to obtain a Return Authorization Number and further instructions. A purchase order will be required to complete the repair. A copy of the purchase order should be submitted to the carrier with your claim. Save the salvageable shipping cartons and packing material for future use in the event that the product must be shipped. #### 2.3 INSTALLATION CONSIDERATIONS Installation considerations such as power, cooling, physical size requirements, and interfacing requirements are outlined in the following paragraphs. #### 2.3.1 POWER REQUIREMENTS The power requirements for the RAM boards depend on quantity of RAM chips installed onto the RAM boards. Table 1-1 lists the various current requirements for each configuration of the RAM boards. # 2.3.2 COOLING REQUIREMENTS The heat dissipation for the RAM boards varies with the configuration of the board; Table 2-1 shows the maximum power dissipation for each configuration. Adequate circulation of air must be provided to prevent a temperature rise above 55°C (130°F). The system chassis units available from Intel include fans that provide adequate intake and exhaust of ventilating air. Table 2-1. Heat Dissipation | Board | Dissipati | on | |-------------------------------------------|-------------------------------------------------------------|------------| | iSBC® 028CX<br>iSBC® 056CX<br>iSBC® 012CX | 463 gm-cal/minute<br>470 gm-cal/minute<br>484 gm-cal/minute | (1.90 Btu) | # 2.3.3 MULTIBUS® INTERFACING REQUIREMENTS The iSBC 028CX/056CX/012CX RAM Boards are designed for installation into a standard Intel iSBC cardcage or into an Intel Microcomputer Development System chassis. The 86-pin edge connector (Pl) on the RAM boards provides interfacing to the Multibus structure. Appendix A lists the pin assignments for the Pl connector and provides a description of the function of each signal. Edge connector P2 on the RAM boards is used for the iLBX Bus control, data, and address lines. Multibus battery back-up signals, and memory protection signals for the RAM boards are routed through connector Jl, which is located in the upper right-hand corner of the board. Appendix B lists the pin assignments and signal definitions for connector P2. ## 2.4 JUMPER CONFIGURATIONS The iSBC 028CX/056CX/012CX board is shipped from the factory with a specific default jumper configuration. The default configuration may require alteration to suit your particular application. The following sections describe the user jumper configurations in their default state and optional states. # 2.4.1 MULTIBUS® MEMORY ADDRESSING The iSBC 028CX/056CX/012CX RAM boards support several Multibus addressing modes: 16-bit, 20-bit, and 24-bit addressing. The board is structured to accept 24-bit address words, on Multibus lines ADRO/ through ADR17/. The two most significant lines (ADR16/ and ADR17/) are used to select a particular 4-megabyte page of addresses. This allows a maximum of 4-megabytes of direct addressing capability, using the remaining 22 address lines (ADR15/ through ADR0/). When a RAM board is installed in a system, jumpers specify where within the overall 16-megabyte Multibus address space the board is to reside. Systems with 16 address lines should interface directly to Multibus address lines ADRO/ through ADRF/. This scheme allows addressing of up to 64k bytes of memory (0 hex through 00FFFF hex). Systems with 20 address lines should interface directly to Multibus address lines ADRO/ through ADR13/. This scheme allows addressing of up to 1 megabyte of memory (0 hex through 0FFFFF hex). Four additional address lines are available on connector P2. These are Multibus address lines ADR14/ through ADR17/. Address lines ADR14/ and ADR15/ are used for decoding up to 4 megabytes of memory; lines ADR16/ and ADR17/ are used for full 16-megabyte direct addressing on fully compatible systems. For universal addressing compatibility, Multibus address lines ADR10/ through ADR17/ are held high (+5VDC) with pull-up resistors. If these lines are not used in your system, board operation will not be adversly affected. In order to select the correct address jumpers for your application, the overall addressing scheme for this board must be examined. Multibus memory address jumpers are configured with two sets of jumpers. The first set selects the particular 4-megabyte page within which the board is to reside. The second set of jumpers selects the base (starting) address for the board, within the selected page. Refer to Section 2.4.1.2 for more information. When configuring the board for your application first examine the current status of the board. Your application may require changing only one jumper. Typically, the base address selection jumpers will be the most likely to change from application to application. The board is defaulted to the lowest base address (0 hex in page 0). The following sub-sections discuss the four Multibus address jumper sets in more detail. Refer to Figure 5-1 for the physical location of the jumpers on the board. # 2.4.1.1 Multibus® Page Address Selection Jumpers This set of jumpers is used to select the 4-megabyte page in which the board is to reside. Multibus memory allows 16-megabytes, so there are four choices. These choices are shown in Table 2-2. The board will respond only to the code (formed by ADR16/ and ADR17/) which matches the jumper selected page, as described in section 2.4.1. The board is defaulted to page 0. | Jumper Pair | Function | |-------------------------|-----------------------------| | 70 - 76* | Page 0 (0 to 4-megabytes) | | 71 - 77 | Page 1 (4 to 8-megabytes) | | 72 - 78 | Page 2 (8 to 12-megabytes) | | 73 - 79 | Page 3 (12 to 16-megabytes) | | * Default Configuration | | Table 2-2. Multibus Page Select Jumpers # 2.4.1.2 Multibus® Base Address Jumpers The 4-megabyte memory page selected with the jumpers in Section 2.4.1.1 consists of 256 individual 16-kilobyte blocks. Block 1 is located at the lowest point of the 4-megabyte page and block 256 is located at the highest point in the 4-megabyte page. Figure 2-1 illustrates this concept. Board capacity will determine how many of the 256 blocks can be used. The iSBC 028CX board can use any 8 contiguous blocks; the iSBC 056CX board can use any 16 contiguous blocks; and the iSBC 012CX board can use any 32 contiguous blocks. Refer to Figure 2-1. The base address is defined as the starting point of the lowest block you select. Board memory will then continue upward for the number of contiguous blocks according to capacity. Any 16k byte block can be selected for a base address. The base address is set by creating an eight-bit binary value with the base address selection jumpers. Installing a jumper in one of the digits equals a binary 1; conversely, absence of a jumper equals a binary 0. Table 2-3 correlates the jumpers to their binary equivalents. A binary value of 00000000 selects the first 16k byte block and a binary value of 11111111 (255 decimal) selects the last 16k byte block. Any of the 256 blocks may be selected as the base address. The start of block 0 corresponds to hexadecimal address 000000 Hex and the end of block 255 corresponds to 3FFFFF Hex. For example, if you want your base address to be at block 17, you would install jumpers between posts 47-63 and 51-67. This is a binary value of 00010001 or 17 decimal. Assuming you had a iSBC 028CX board (128k bytes capacity), your address space would extend from block 17 through block 25. This is equivalent to addresses 44000-63FFF hex. #### NOTE Remember that board RAM is shared by Multibus memory and iLBX Bus memory. Because of this sharing, we recommend that the address space selected for each bus fully overlap. For example, if the Multibus base address is set to 512k, then the iLBX Bus base address should also be set to 512k. If the memory is partially overlapped, or not overlapped at all, iLBX Bus data will be written into different Multibus locations under certain conditions. Figure 2-1. Multibus® Page & Base Address Concept Another example of base address selection on an iSBC 012CX board is shown in Figure 2-2. See Section 2.4.2 for iLBX Bus addressing jumper configurations. | Table | 2-3. | Multibus® | Base | Address | Selection | Jumpers | |-------|------|-----------|------|---------|-----------|---------| | | | | | | | | | Jumper Pair | Function | |-------------|--------------------------| | 44 - 60 | Base Address Bit 7 (MSB) | | 45 - 61 | Base Address Bit 6 | | 46 - 62 | Base Address Bit 5 | | 47 - 63 | Base Address Bit 4 | | 48 - 64 | Base Address Bit 3 | | 49 - 65 | Base Address Bit 2 | | 50 - 66 | Base Address Bit 1 | | 51 - 67 | Base Address Bit 0 (LSB) | | | | # 2.4.1.3 iLBX™ Bus Addressing The iLBX Bus memory address space consists of 256 contiguous blocks of 64k bytes each. This is a total of 16 megabytes of memory. As shipped from the factory, each board is configured so that the board starts at address 000000 hex, and occupies the number of contiguous 64k blocks allowed for its capacity. The iSBC 028CX board occupies 128k bytes (0 to 1FFFF hex); the iSBC 056CX board occupies 256k bytes (0 to 3FFFF hex); and the iSBC 012CX board occupies 512k bytes (0 to 7FFFF hex). # 2.4.1.4 iLBX Bus Base Address Jumpers The default iLBX base address on all three memory boards is zero (000000). The iLBX base address is a function of on-board programmed array logic (PAL) device U158 and the iLBX base address jumpers selected. Three jumpers are used to select the iLBX Base address. Two define the range of addresses and the third specifies the actual base address. The memory boards examine iLBX address lines AB10 - AB17 to determine if the address on the iLBX bus refers to on-board memory. If more than one iLBX memory board is used in your system, ensure that the base addresses of the boards do not cause memory space overlapping. There are 21 pre-programmed base addresses for the iSBC 028CX/056CX/012CX boards; 27 for the iSBC 012CX board. The pre-programmed PAL can be reprogrammed to provide six additional base addresses for the board. PAL programming is discussed in Appendix C. When using the reprogrammed option, the following jumpers must be installed: 107 - 108 and 110 - 111. Table 2-4 correlates the jumper connections to the iLBX base address selection. Figure 2-3 provides an example of a typical iLBX Bus base address configuration. Table 2-4. iLBX™ Bus Base Address Jumpers | | | SBC® 0<br>128K B | D• | 2 | BC® 05<br>56K BD<br>nge Se | • | | SBC <sup>®</sup> C<br>512K B<br>Range | | | |-----------------|-----|------------------|------|------|----------------------------|------|------|---------------------------------------|-------|-----| | | Χ* | Y | Z | Х* | Y | Z | Х* | Y | Z | W | | Base<br>Address | | | | | | | | | | | | 99-91* | 0 | 896 | 1792 | 0 | 1792 | 3584 | 0 | 3584 | 7168 | C | | 100-92 | 128 | 1024 | 1920 | 256 | 2048 | 3840 | 512 | 4096 | 7680 | 64 | | 101-93 | 256 | 1152 | 2048 | 512 | 2304 | 4096 | 1024 | 4608 | 8192 | 128 | | 102-94 | 384 | 1280 | 2176 | 768 | 2560 | 4352 | 1536 | 5120 | 8704 | 192 | | 103-95 | 512 | 1408 | 2304 | 1024 | 2816 | 4608 | 2048 | 5632 | 9216 | 256 | | 104-96 | 640 | 1536 | 2432 | 1280 | 3072 | 4864 | 2560 | 6144 | 9728 | 320 | | 105-97 | 768 | 1664 | 2560 | 1536 | 3328 | 5120 | 3072 | 6656 | 10240 | 384 | Notes: \* = Default jumpers installed - 1. All addresses are shown in K-Byte values. - 2. Base address starts at value shown. - 3. Range Select Jumper Configurations: (X is factory default) X = 106-107 Y = 107-106 Z = 108-107 W = 107-108 109-110 111-110 110-109 110-111 (iSBC 012CX only) The configuration 107-108 and 110-111 is available for re-defining the base address structure on the iSBC 028CX/056CX boards only; see text for details. Figure 2-2. Multibus® Base Address Example ## NOTE Remember that board RAM is shared by Multibus memory and iLBX Bus memory. Because of this sharing, we recommend that the address space selected for each bus fully overlap. For example, if the Multibus base address is set to 512k, then the iLBX Bus base address should also be set to 512k. If the memory is partially overlapped, or not overlapped at all, iLBX Bus data will be written into different Multibus locations under certain conditions. Figure 2-3. iLBX™ Bus Base Address Example #### 2.4.2 ECC I/O ADDRESS SELECTION The Error Checking and Correction (ECC) circuitry communicates with the processor board through a single I/O port. This port is used for the Control Status Register (CSR) and the Error Status Register (ESR). The iSBC 028CX/056CX/012CX board is shipped with a programmed array logic (PAL) device (U152) which allows selecting one of 9 possible addresses for the I/O port. The actual selection is done by jumper configuration. If your application requires an I/O address which is not listed in Table 2-5, the PAL at location U152 must be reprogrammed (refer to Appendix C). Three sets of jumpers are used to select the desired I/O address that the board will recognize. Table 2-5 illustrates the 9 possible addresses and indicates the default I/O address (01CO Hex). The table shows how to assign one of the 9 addresses to the board, using the three sets of jumpers. Figure 2-4 shows how the I/O address hex digits are derived. | Jumpers IN: 86-87* | | | 85 | 5-86 | |--------------------|---------------|-------|-------|--------------| | 39-55* | 01 <b>C</b> 0 | 01C1 | 40 | User | | 40-56 | 41C0 | 41C1 | 40 | | | 41-57 | 81C0 | 81C1 | 40 | Programmable | | 42-58 | C1C0 | C1C1 | 40 | | | | 83-84* | 82-83 | 83-84 | 82-83 | | | | | | | Table 2-5. I/O Address Jumpers <sup>\*</sup> Default Configuration; addresses shown in hexadecimal. Refer to Figure 2-4 for the following discussion. The four digit hexadecimal I/O address which the board will recognize is formed by the 16 address lines ADRO/ - ADRF/. Address lines ADRF/ and ADRE/ form the two most significant bits of the four binary bits used to produce the "W" digit in the I/O address. Address lines ADRD/ and ADRC/ form the two least significant bits of the "W" digit. The remaining 12 address lines, ADRB/ through ADRO/ are used to form the other three hex digits, "X" "Y" and "Z." Figure 2-4. I/O Address Formation Diagram # 2.4.3 iLBX™ BUS INTERFACE ADDRESS STROBE JUMPER The memory board is shipped from the factory configured for iLBX Bus <u>and</u> Multibus operation. If your application is <u>MULTIBUS-ONLY</u>, install the following jumper: 90 - 98 #### 2.4.4 iLBX™ BUS SPEED SELECTION JUMPER The iLBX Bus interface on the iSBC 028CX/056CX/012CX boards can operate either in the slow mode or fast mode. The board is defaulted to the fast mode. To enable the slow mode perform the following jumper modifications: Remove 10 - 11 Install 11 - 12 Refer to the INTEL iLBX BUS SPECIFICATION for additional details on slow and fast modes. #### 2.4.5 INTERRUPT LEVEL SELECTION JUMPERS The on-board ECC circuitry will generate an interrupt as specified in Section 3.2. Each bus (Multibus and iLBX) generates its own interrupt. Each interrupt can be placed on a jumper-selected Multibus interrupt line. Jumpers are used to specify the interrupt level and Multibus line. The default setting for the Multibus-generated interrupt is INT5/. The iLBX Bus-generated interrupt is not connected in the factory default configuration. Table 2-6 provides a list of all the interrupt lines and jumpers. Push-on jumper headers are used to select the Multibus-generated interrupt level, as shown in Table 2-6. The iLBX Bus-generated interrupt must be manually wired-in; the source jumper post is 122. Wire this post to the desired level in Table 2-6. Jumper posts 133 through 140 are the output posts. Notice that the iLBX Bus-generated interrupt is wired to a Multibus interrupt line. This is because the iLBX Bus does not support its own interrupts. Refer to the board schematic diagram (sheet 9) in Chapter 5 for more information. For example, suppose you want the Multibus-generated interrupt to be at level 4 and the iLBX Bus-generated interrupt to be at level 6. Using the information in Table 2-6, you would install the push-on jumper at 126 - 136 for the Multibus interrupt, and then install a wire wrap type jumper from post 122 to post 134 (output post for level 6). Notice that if you select the same interrupt level for both the Multibus and iLBX Bus, the processor will be unable to determine which bus has experienced the interrupt condition. Whenever an interrupt is generated the on-board indicator lamp (LED) will illuminate. This lamp can be used for test and diagnostic purposes. | Jur | nper Pair | Level | M-BUS Pin | |---------|------------|---------|-----------| | | 140 | TNIMO / | D1 /1 | | 1 | 130 - 140 | INTO/ | P1 - 41 | | 1 | 129 - 139 | INT1/ | P1 - 42 | | | 128 - 138 | INT2/ | P1 - 39 | | , · · · | 127 - 137 | INT3/ | P1 - 40 | | | 126 - 136 | INT4/ | P1 - 37 | | | 125 - 135* | INT5/ | P1 - 38 | | | 124 - 134 | INT6/ | P1 - 35 | | | 123 - 133 | INT7/ | P1 - 36 | | 1 | | | | Table 2-6. Interrupt Level Selection Jumpers iLBX™ Bus Interrupt to Multibus ## 2.4.6 EXTERNAL REFRESH (REFROST) JUMPER 122 - XXX The iSBC 028CX/056CX/012CX board is configured at the factory for on-board refresh. If an external, off-board refresh is needed for test purposes, it is possible to disable the on-board refresh circuitry. The iLBX Bus cannot be used if an external refresh is employed. To enable external refresh, perform the following modifications: - a. Remove jumper 5 6 - b. Install jumper 4 5 - c. Install jumper 141 142 - d. Connect the external refresh signal to P2 40. # 2.4.7 ilbx™ bus acknowledge time selection jumpers The iSBC 028CX/056CX/012CX acknowledge time (ASTB/ or DSTB/ to ACK/ Valid) for iLBX Bus requests can be optimized for the application. Since the iSBC 028CX/056CX/012CX boards do not use a synchronous clock as a timing reference, the board must be configured according to master-slave interaction requirements. Table 2-7 provides the acknowledge times and their associated jumper connections. Figure 2-5 illustrates the timing waveforms for the associated activity. The timing relationships shown in Figure 2-5 provide guidelines for optimizing the memory board acknowledge time to the system. Time Tl is defined as the interval between ASTB/ or DSTB/ valid and ACK/ valid. Time T2 is the interval between ACK/ valid and the data valid condition. <sup>\*</sup> Default connection. XXX = output jumper posts numbers 133 through 140. Configure your memory board to operate in the Tl range which best suits your application. However, you must also choose optimal T2 range. Therefore, examine both ranges before configuring the appropriate jumpers. Notice that the Tl minimum time must be greater than the maximum value of ASTB to DSTB + 10 nanoseconds. Refer to Table B-4 in Appendix B for more iLBX Bus timing data. The maximum values for T2 are also given, according to T1 jumper configuration. The minimum and maximum values are shown for T1. Refer to the Intel iLBX BUS SPECIFICATION for more timing interaction information. 1103 T1 & T2 Times: See Table 2 - 7 Figure 2-5. iLBX™ Bus Acknowledge Time Waveforms | Table 2-7. Acknowledge Time Se | lection Jumpers | |--------------------------------|-----------------| |--------------------------------|-----------------| | Jumpers | Tl Min | Tl Max | T2 Max | |--------------------|--------|--------|--------| | | NS | NS | NS | | 38 - 68 <u>and</u> | | | | | 17 - 16 | 65 | 117 | 212 | | 17 - 7 | 82 | 138 | 193 | | 17 - 9 | 92 | 148 | 183 | | 17 - 8 | 101 | 159 | 174 | | 43 - 59 <u>and</u> | | | | | 68 - 54 | 135 | 196 | 140 | | 68 - 69* | 206 | 274 | 69 | | 68 - 36 | 230 | 301 | 45 | | 68 - 74 | 254 | 327 | 21 | | 68 - 75 | 278 | 353 | -3 | | 68 - 53 | 301 | 379 | -26 | | 68 - 37 | 325 | 406 | -50 | Notes: 1. All times specified in nanoseconds 2. \* = Default Configuration ## 2.4.8 BATTERY BACK-UP/MEMORY SAVE JUMPERS In systems employing a battery back-up and memory save feature, the user must interface to connector J1. The system power supply must generate some type of power-failure signal, for full Multibus compatibility. Intel power supplies such as the iSBC 645 Power Supply generate an AC Low signal (ACLO/), and a Memory Protect (MPRO/) signal for this purpose. The timing of these two signals is critical for implementing a battery back-up scheme. The MPRO/ signal is used by the RAM boards to prevent access to memory during a power-down condition; the ACLO/ signal is not used by the RAM boards, but could be used by the CPU board. Refer to the INTEL MULTIBUS SPECIFICATION for guidelines on battery back-up schemes. Connector J1 is not referenced in the INTEL MULTIBUS SPECIFICATION; however, the battery back-up signals referenced are supported by the iSBC 028CX/056CX/012CX boards. Connect the appropriate battery back-up, memory protect, and other control lines to the connector, as listed in Table 2-8. #### NOTE The memory protect signal (MPRO/) generated by the power supply during a power failure must not be issued during an active memory access cycle. When battery back-up power is to be installed for use with the RAM board, remove the following factory installed jumpers: 22 - 23 24 - 25 80 - 81 88 - 89 Battery backup power enters the board at J1-1 and J1-3 on the auxiliary connector. Ground is on J1-2 and J1-4. Always remove both battery back-up and system power from the RAM boards before installing or removing the boards from a system cardcage. Failure to do so could result in damage to the boards. Table 2-8. Connector Jl Pin Assignments | J1-1 | +5V Battery In | |------|------------------------| | J1-2 | Ground | | J1-3 | +5V Battery In | | J1-4 | Ground | | J1-5 | Memory Protect (MPRO/) | | J1-6 | Reserved | # 2.5 BOARD INSTALLATION The iSBC 028CX/056CX/012CX RAM Boards are compatible with all Multibus backplanes and cardcages. For iLBX Bus compatibility a special iLBX connector must be used to link the processor board to the memory board. The iLBX Bus uses connector P2 and supercedes any previous P2 pin-out scheme. Refer to Section 2.4.9 for battery backup information. # CAUTION Ensure power is removed from the cardcage before installing or removing Intel Single Board Computers and Multimodule boards. Failure to do so could result in damage to the boards. #### CHAPTER 3. ECC OPERATION AND PROGRAMMING INFORMATION #### 3.1 INTRODUCTION The iSBC 028CX/056CX/012CX RAM boards each use two special registers to pass ECC mode control and status information to and from the system master iSBC board. These registers are called the Control Status Register (CSR) and the Error Status Register (ESR). This chapter describes the two registers, and explains how to program them for the desired operations. Board initialization procedures are given in Section 3.5. # 3.2 MODES OF ECC OPERATION There are six ECC modes of operation on this series of RAM boards. Each mode is obtained by software programming from the master iSBC board. The six modes are: - a. Interrupt on any error mode; - b. Interrupt on non-correctable error only mode; - c. Correcting mode; - d. Non-correcting mode; - e. Diagnostic mode: - f. Examine syndrome word mode. Modes (a) and (b) can be used in conjunction with modes (c) and (d). The modes are described in the following sections. Mode programming information is provided in Section 3.3. ## 3.2.1 INTERRUPT ON ANY ERROR MODE In this mode the RAM board will interrupt the iSBC processor board when any error (single bit or multiple bit) is detected by the ECC circuitry. Interrupts are discussed in Section 2.4.5. # 3.2.2 INTERRUPT ON NON-CORRECTABLE ERROR ONLY MODE In this mode the RAM board will interrupt the iSBC processor board only when a non-correctable (multiple bit) error is detected by the ECC circuitry. A multiple bit error is not correctable by the ECC circuitry. Interrupts are discussed in Section 2.4.5. #### 3.2.3 CORRECTING MODE In this mode the RAM board corrects any correctable error (single-bit error). Words which are not correctable are not modified. Interrupts are generated on any error only or on non-correctable errors only, depending on the mode selected. Interrupts are discussed in Section 2.4.5. #### 3.2.4 NON-CORRECTING MODE In this mode the RAM board does not correct any error. The ECC circuitry continues to check for errors, but no corrective action is taken. Interrupts continue as described above. Interrupts are discussed in Section 2.4.5. #### 3.2.5 DIAGNOSTIC MODE This mode is used for testing the on-board ECC circuitry. In this mode the Write Enable Strobe to the ECC RAM array is continously disabled. The diagnostic mode can be used to simulate errors and in conjunction with the examine syndrome word mode to examine the check bits generated by the ECC circuitry. Refer to Section 4.3.3 for more Diagnostic Mode information. # 3.2.6 EXAMINE SYNDROME WORD MODE This mode, in conjunction with the diagnostic mode, is used for testing the ECC memory. In this mode, the syndrome bits (check bits) are clocked into the Error Status Register (ESR) on every memory read or write cycle. The ESR translation PROM (U155) switches to a transparent mode in the Examine Syndrome Word mode. This allows the actual syndrome word generated by the 8206 device to be examined. The six ESR bits are gated onto Multibus data lines DATO/ - DAT5/. Refer to Section 4.3.3 for more Examine Syndrome Word Mode information. # 3.3 PROGRAMMING INFORMATION The following five sections describe how to program the Control Status Register (CSR) and how to read the Error Status Register (ESR). The CSR and the ESR provide a means of controlling and viewing the status of ECC operations. These registers are accessed via the system master iSBC board's I/O port addresses. The CSR is written to by asserting IOWC/ to the Multibus lines and the ESR is read by asserting IORC/. Since the CSR and the ESR occupy the same I/O port, the CSR may not be read. The ESR is cleared by a write to the board I/O address. # CAUTION The ECC circuitry could malfunction if the CSR is loaded at the same time an iLBX Bus memory access is taking place. In a single CPU system, this means that there must be no DMA activity on the iLBX bus while the CPU is loading the CSR. In a multiple CPU system, ensure that one CPU is not loading the CSR while another CPU board is accessing the memory board via the iLBX Bus. # 3.3.1 CONTROL STATUS REGISTER (CSR) PROGRAMMING The CSR is an eight-bit register (on the RAM board) which is programmed by the processor to select one of several operating modes. To program the CSR, assert IOWC/ when the port address and data are stable on the Multibus lines. CSR format is shown below; a summary of programming is given in Table 3-1; Table 3-2 provides a list of the most typical ECC modes, shown in hexadecimal format. The codes shown can be written directly to the CSR, during system initialization. Table 3-1 also gives the condition of the CSR after a RESET or POWER-UP condition. | MSB | | | | | | | LSB | | |-----|----|----|-------------|----|----|-------------|-----|---| | | ı | T | <del></del> | Γ | Γ | <del></del> | T | , | | В7 | В6 | В5 | В4 | в3 | В2 | В1 | во | | Table 3-1. RAM Board Control Status Register Format Summary | Bit 0 | Interrupt on Correctable Error: When this bit is low (0), a Multibus interrupt is asserted only on an uncorrectable error. When this bit is high (1), the RAM board asserts a Multibus interrupt on any data error (single or multiple-bit). | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | POWER-UP & RESET CONDITION: HIGH (1) | | Bit 1 | Diagnostic Mode Select. When this bit is high (1), the diagnostic mode is deselected. When low (0), the diagnostic mode is selected. | | | POWER-UP & RESET CONDITION: HIGH (1). | | Bit 2 | Correct/Non-Correcting Modes: When this bit is high (1) every correctable error which occurs will be corrected by the on-board circuitry. The RAM board will continue to overwrite even if an uncorrectable error occurs during write-byte cycles. An overwrite should be performed to clear errors during memory initialization. When this bit is low (0) the board will not correct any errors. The RAM board will abort write-byte cycles if an uncorrectable error is detected on the read portion of the cycle. Refer to Section 4.3 for additional information. | | | POWER-UP & RESET CONDITION: HIGH (1) | | Bit 3 | Examine Syndrome Word Mode: When this bit is high (1), the Examine Syndrome Word mode is deselected. When this bit is low (0), the Examine Syndrome Word mode is selected. | | | POWER-UP & RESET CONDITION: HIGH (1) | | Bit 4 | Reserved: must be low (0) | | Bit 5 | Reserved: must be low (0) | | Bit 6 | Reserved: must be low (0) | | | 를 보고 있다. 하는 이 그는 사람들은 사람들은 사람들이 되는 것이 하는 사람들이 되는 것이 하는 것이 되었다. 그는 것이 되었다. 그는 것이 없는 것이 없는 것이 없는 것이 없는 것이 없는 것이 사람들이 되었다. 그는 것이 되었다. 그는 것이 되었다. 그는 것이 없는 것이었다. 그런 것이 없는 것이 없는 것이 없는 것이 없는 것이 없는 것이 없는 것이었다. 그런 것이 없는 것이 없는 것이 없는 것이었다면 없었다면 없는 것이었다면 없는데 없었다면 없는데 없었다면 없는데 없었다면 없었다면 없었다면 없었다면 없었다면 없었다면 없었다면 없었다면 | Table 3-2. Typical ECC Operating Modes (Hex) | Hex Code | Code Mode Description | | | | |----------|----------------------------------------------------|--|--|--| | OF | Correcting, Interrupt on Correctable Error | | | | | OE | Correcting, Interrupt on Non-Correctable Error | | | | | ОВ | Non-correcting, Interrupt on Correctable Error | | | | | OA | Non-correcting, Interrupt on Non-Correctable Error | | | | | 00 | Diagnostic mode, syndrome read selected | | | | #### NOTE Memory must be cleared after a RESET, and before starting system write or read operations. Refer to Section 3.5. # 3.3.2 INTERRUPT ON ANY ERROR MODE PROGRAMMING Bit 0 selects the interrupt mode. When bit 0 is high, the RAM board will issue an interrupt to the Multibus when any error is detected. ## 3.3.3 INTERRUPT ON NON-CORRECTABLE ERROR ONLY MODE PROGRAMMING Bit 0 selects the interrupt mode. When bit 0 is low, the RAM board will issue an interrupt to the Multibus only when a non-correctable error is detected. ### 3.3.4 CORRECTING AND NON-CORRECTING MODE PROGRAMMING Bit 2 selects the correcting mode when high, or the non-correcting mode when low. #### 3.3.5 DIAGNOSTIC MODE PROGRAMMING Bit I deselects the diagnostic mode when high, or selects the diagnostic mode when low. This mode can be used for simulating errors in memory. The simulated errors should be detected by the ECC circuitry. In this mode the Write Enable strobe to the ECC RAM array is continously inactive. ## 3.3.6 EXAMINE SYNDROME WORD MODE PROGRAMMING Bit 3 deselects the examine syndrome word mode when high (1), or selects the examine syndrome word mode when low (0). The examine syndrome word mode is used in conjunction with the diagnostic mode. This mode allows testing the check bit generation circuitry of the board. In this mode, the syndrome (check) bits are clocked into the error status register upon every read (or write) cycle. Refer to Section 4.3 for additional information on this mode. Table 3-3. RAM Board Error Status Register Format | Bit 6 5 | Meaning | |-----------------------------------------------------------------------------|---------------------------------------------------------------------| | 0 0<br>0 1<br>1 0<br>1 1 | Error in row 0 1 2 3 | | Bit<br>4 3 2 1 0 | Meaning | | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | Error in data bit 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 | | 1 0 0 0 0<br>1 0 0 0 1<br>1 0 0 1 0<br>1 0 0 1 1<br>1 0 1 0 | Error in check bit 0 1 2 3 4 5 | | 1 1 1 1 0<br>1 1 1 1 1<br>Note: | No error Non-correctable (multiple-bit) error Bit 7 is always high. | # 3.4 ERROR STATUS REGISTER (ESR) This 7-bit register contains information about memory errors. The ESR reflects the latest error occurrance. As shown in Table 3-3, bits 5 and 6 indicate the memory row number and bits 0-4 indicate which bit (of the 16-bit data word or the 6-bit ECC syndrome word) is in error. Bit 7 is always high. # 3.5 SOFTWARE INITIALIZATION PROCEDURE The following steps provide summarized programming information for the system initialization sequence. Step 1: Power on. Step 2: Reset. Step 3: Disable interrupts on the processor. Step 4: Clear the board memory. Step 5: Set the CSR to the desired operating mode, as described in Tables 3-1 and 3-2. Step 6: Enable interrupts on the processor. #### CHAPTER 4. MEMORY BOARD OPERATION ## 4.1 INTRODUCTION This chapter describes basic operations on the iSBC 028CX/056CX/012CX RAM boards. The boards operate in an identical manner; the difference among the boards is memory capacity (see Chapter 1). The boards can be accessed by both the Multibus interface and the iLBX Bus interface. #### 4.2 MEMORY OPERATIONS Data is transferred between the Multibus interface or the iLBX Bus and the on-board RAM chips via bidirectional data buffers that maintain signal compatibility between the board and the bus. ECC operations are discussed separately in Section 4.3. The following discussion refers generally to both iLBX Bus and Multibus interface operations. Although the two busses do not operate in an identical fashion, the scope of this discussion allows merging the two into one section. For additional information on the Multibus interface, refer to the INTEL MULTIBUS SPECIFICATION; for iLBX Bus information, refer to the INTEL iLBX BUS SPECIFICATION. A typical operation on the iSBC 028CX/056CX/012CX RAM Boards is initiated when the bus master issues a memory address to all devices on the Multibus interface. The address is decoded by the select logic on the RAM boards to prepare the boards for the command that is following. After sending the address, the bus master may issue the READ or WRITE command to start the operation. The command is placed onto the Multibus interface a minimum of 50 nanoseconds after the address. If a READ command is sensed (or R/W=1 in iLBX Bus operations) from the bus interface, the RAM boards perform a sequence of operations to READ data from the addressed memory location and place its contents onto the data lines (DATO/ through DATF/). When the data has stabilized on the bus, the RAM boards issue a Transfer Acknowledge signal (XACK/ or ACK/ in iLBX Bus operations) to the bus master indicating that the data is available. In response to the Transfer Acknowledge signal, the bus master accepts the data from the bus interface and removes the READ command (MRDC/) and the RAM address from the bus control and address lines. If a WRITE command is sensed (or R/W=0 in iLBX Bus operations) from the bus interface, the RAM boards perform a sequence of operations to WRITE a data byte into the memory at the address provided by the bus master via the bus interface address lines (ADRO/ through ADR17/). The bus master places the write data onto the bus interface coincident with issuing an address. The bus master then issues a WRITE command to the RAM boards after the data stablizes on the bus interface. On receiving the command, the RAM board performs the WRITE operation: a sequence of events to write the data byte from the bus interface into the addressed RAM memory location. On completion of the WRITE operation, the control logic for the RAM boards send a Transfer Acknowledge signal (XACK/) to the bus master indicating that the operation is completed. In response to the XACK/ signal, the bus master removes the WRITE command (MWTC/) from the Multibus interface. A minimum of 50 nanoseconds later, the bus master deactivates the data lines and the address lines on the Multibus interface. The refresh logic required by the dynamic RAM chips is on the board. The refresh logic is capable of providing refresh for one row of memory cells each 15 milliseconds. An optional off-board RAM refresh request is sensed by the board logic when the REFRESH/ line on the P2 connector goes LOW. (The iLBX Bus cannot be used if the external refresh is enabled by jumper connection. Refer to section 2.4 for jumper information). After a refresh cycle is requested, the actual execution may be delayed, but never longer than one READ or WRITE cycle. #### 4.3 ERROR CHECKING AND CORRECTION (ECC) OPERATION The basic function of the on-board ECC circuitry is to detect any memory errors which occur during read operations. In the correcting mode, the board will then correct any single-bit errors. In the non-correcting mode, errors are still detected, but no action is taken to correct any bits. A correction cycle adds about 255 nanoseconds to the overall read or write cycle. ECC operations are performed by an on-board Intel 8206 Error Detection and Correction Unit (device U120). The 8206 unit uses a separate group of RAM devices for its own memory operations. The 8206 unit uses a modified Hamming code to generate check bits for each 16-bit data word. Each data word has a 6-bit check bit word associated with it, stored in ECC memory. When a particular data word is read, the ECC circuitry generates a new group of check bits and compares these to the check bits already stored in ECC memory. If the two check bit words compare, no error has occured. If the words do not compare, an error has occured. From this point, several optional actions take place. Assuming the board is in the correcting mode, and a single-bit (correctable) error occurs, the 8206 correction unit will correct the data word to its original value. The 8206 correction unit creates an 7-bit syndrome word which contains the location of the error. The syndrome word is latched into the Error Status Register (ESR). The ESR can then be read by the host processor board, through the board I/O port, for error logging purposes. Refer to Section 3.4 for more information about the ESR. If the interrupt mode has been enabled, a Multibus interrupt will be generated. Figure 4-1. Data Path Simplified Diagram When a multiple-bit error occurs, no correction action is possible. However, a syndrome word is generated for error logging purposes, and a Multibus interrupt is always generated when a non-correctable error occurs. In a full 16-bit word write operation, data is written directly to memory and to the 8206 correction unit at the same time. The 8206 correction unit gererates the check bit word and places this into ECC memory. For 8-bit byte write operations, part of the data word is overwritten and part is retained in memory. This is accomplished by performing a "write-byte" cycle. During this operation, the complete old word is read into the 8206 correction unit and corrected, with the syndrome word internally latched. Only that part of the word not to be modified is output. The part of the word to be overwritten is supplied by the Multibus or iLBX Bus. The 8206 correction unit then calculates check bits for the new word, using the byte from the previous read operation and the new byte from the system bus, and writes them into memory. Board ECC operations are slightly different for Multibus and iLBX Bus operations. The following sections describe each bus ECC operation. During Multibus read and write operations, all ECC activity is carried on in parallel to data transfers. However, in iLBX read operations, ECC activity is carried on in a serial fashion. Figure 4-1 illustrates this concept, with a simplified block diagram. The following sections describe these operations in greater detail. ## 4.3.1 MULTIBUS® ECC OPERATION During a Multibus write operation, the data word is written directly into memory. At the same time the data word is examined by the ECC circuitry to produce the corresponding check bit word. The check bit word is then stored in ECC memory. See Figure 4-1. During a Multibus read operation, the data word is latched in a register and released to the Multibus buffers. While latched, the data word is also examined by the ECC circuitry. If the ECC check bit words compare (indicating no error), the Multibus XACK/ signal (Transaction Complete) is generated. If the check bit words do not compare (indicating an error), an error has occurred, and the board will respond as programmed previously by the Control Status Register. If the correcting mode was selected, and the error was a single-bit error, the corrected data word is gated from the ECC unit onto the Multibus path (refer to Figure 4-1). Notice that the corrected word is not placed into memory. In addition, when an error (Multibus interface only) is detected and corrected, the read access time and cycle times of the board are extended by a maximum of 255 nanoseconds. Refer to Section 4.3. #### 4.3.2 iLBX™ BUS ECC OPERATION During an iLBX Bus write operation, the data word is written directly into memory. At the same time the data word is examined by the ECC circuitry to produce the corresponding check bit word. The check bit word is then stored in ECC memory. See Figure 4-1. During an iLBX Bus read operation, the data word is not latched in a register before release to the buffers. Instead, the data word is transferred directly into the 8206 unit for ECC operations. This is done because of certain iLBX Bus timing requirements. Instead, the timing of the iLBX Bus is such that higher efficiency is obtained by allowing the data to be examined and/or corrected by the ECC circuitry in all read operations. This scheme permits the iLBX Bus read to operate at top speed on every cycle, regardless of error detection. #### 4.3.3 DIAGNOSTIC MODE When the board is in the diagnostic mode, it is possible to verify several ECC operations. Typically, there are three diagnostic operations which can be performed: - a. Examine the check bits generated during the write cycle; - b. Generate error, and examine the syndrome word generated during a read cycle; - c. Examine the check bits stored in ECC memory. The first two options (A & B) are typically the most useful diagnostic operations. All three operations are described in the following parargraphs. Refer to Figure 4-1 for related information. To verify that the on-board ECC circuitry is generating the appropriate check bits during a write cycle (option A above), program the CSR to the examine syndrome mode (refer to Tables 3-1 and 3-2 for programming information), write some data to memory, and read the check bits in the ESR. Notice that the data in the CSR will be updated each cycle, since the latch which stores this data is clocked on each cycle. The check bits are routed through the syndrome word PROM encoder before reaching the ESR. However, this PROM is in the transparent mode while in the examine syndrome mode, allowing actual check bits to be examined. To verify that the on-board ECC circuitry is generating the appropriate syndrome word during a read cycle (option B above), first write all zeros to memory. Next, enter the diagnostic mode, thus disabling any further changes to ECC memory, and change the data memory to any value other than zero, i.e., write 0001 to the data memory. Since you are in the diagnostic mode, no changes are made to ECC memory. Now, during a read cycle, each syndrome word will contain an error code. ### 4.4 MULTIBUS® LOCK/ AND iLBX™ BUS LOCK/ SIGNALS The iSBC 028CX/056CX/012CX RAM boards can respond to two separate "LOCK" signals. The Multibus LOCK/ signal enters the board at P1-25. The iLBX Bus LOCK/ signal enters the board at P2-53. In each bus, the LOCK/ signal is asserted by a master CPU board to prevent another master from accessing the board through the other bus. For example, if master "A" is reading data from the board over the Multibus lines and needs to keep master "B" from accessing the board over the iLBX Bus, then master "A" must assert its Multibus LOCK/ signal. To lock the iLBX Bus master off the RAM board, the Multibus master board must assert its LOCK/ signal at least 15 nanoseconds prior to the rising edge of the current command (MRDC/ or MWTC/). The LOCK/ signal must be held active until 100 nanoseconds after the falling edge of the command, of the last locked cycle. Similarly, to lock the Multibus master off the RAM board, the iLBX Bus master board must assert its LOCK/ signal at least 15 nanosecods prior to the rising edge of the DSTB/ (Data Strobe) · signal, and hold LOCK/ active until locked cycles are completed. In summary, when a CPU board asserts the LOCK/ signal, all "dual-ported" memory resources will be locked from access by another bus. #### CHAPTER 5. SERVICE INFORMATION ## 5.1 INTRODUCTION This chapter provides service assistance information, a parts list, and a schematic diagram for the iSBC 028CX/056CX/012CX memory board. #### 5.2 SERVICE AND REPAIR ASSISTANCE United States Customers can obtain service and repair assistance by contacting the Intel Product Service Hotline in Phoenix, Arizona. Customers outside the United States should contact their sales source (Intel Sales Office or Authorized Distributor) for service information and repair assistance. Before calling the Product Service Hotline, you should have the following information available: - a. Date you received the product. - b. Complete part number of the product (including dash number). On boards, this number is usually silk-screened onto the board. On other products, it is usually stamped on a label. - c. Serial number of product. On boards, this number is usually stamped on the board. On other products, the serial number is usually stamped on a label. - d. Shipping and billing addresses. - e. If your Intel product warranty has expired, you must provide a purchase order number for billing purposes. - f. If you have an extended warranty agreement, be sure to advise the Hotline personnel of this agreement. Use the following telephone numbers for contacting the Intel Product Service Hotline: | Western Region | (602) 869 - 4951 | |-------------------|------------------| | Midwestern Region | (602) 869 - 4392 | | Eastern Region | (602) 869 - 4045 | | International | (602) 869 - 4391 | #### SERVICE INFORMATION Always contact the Product Service Hotline before returning a product to Intel for repair. You will be given a repair authorization number, shipping instructions, and other important information which will help Intel provide you with fast, efficient service. If you are returning the product because of damage sustained during shipment or if the product is out of warranty, a purchase order is required before Intel can initiate the repair. In preparing the product for shipment to the Repair Center, use the original factory packing material, if possible. If this material is not available, wrap the product in a cushioning material such as Air Cap TH - 240, manufactured by the Sealed Air Corporation, Hawthorne, N.J. Then enclose in a heavy duty corrugated shipping carton, and label "FRAGILE" to ensure careful handling. Ship only to the address specified by Product Service Hotline personnel. #### 5.3 REPLACEMENT PARTS Table 5-1 provides a list of replacement parts for the iSBC 028CX/056CX/012CX memory board. Figure 5-1 is a parts location diagram for the board. Figure 5-2 shows the RAM site locations. ## 5.4 SCHEMATIC DIAGRAMS Figure 5-3 is the schematic diagram of the iSBC 028CX/056CX/012CX memory board. These diagrams are subject to change without notice. For this reason the latest version of the schematic is shipped with the board. ## SERVICE INFORMATION Table 5-1. iSBC® 028CX/056CX/012CX Replacement Parts List | Reference Desg. | Description | | |-------------------------------------------------------------------------------------------|--------------------------------------------|-----| | C1, 21, 106, 125 | Capacitor, 22 uf, 15V <u>+</u> 10%, Tant. | 6 | | 139, 143<br>C2-20, 22, 24-52<br>54-76, 79-105, 107-<br>124, 126-138, 140-<br>142, 144-147 | Capacitor, 0.1 uf, 50V +80%-20% | 137 | | C23, 77 | Capacitor, 330 pf, 50V, +5% | 2 | | C53, 78 | Capacitor, 68 pf, 50V, +5% | 2 | | DS1 | LED, Red | 1 1 | | E1 - 144 | Post, W/W Interconnect | 140 | | Gl | Crystal, 64.1 KHz | 1 | | U1, 29, 110, 116<br>126, 130 | IC, 74S74 | 6 | | U2, 80, 146 | IC, 74S08 | 3 | | U3, 55, 125, 140 | IC, 74800 | 4 | | U4 | IC, 74S38 | 1 | | U5-23, 49-51 | IC, Intel 2164 (iSBC 028C) | 22 | | U5-23, 30-51, 77-79 | IC, Intel 2164 (iSBC 056C) | 44 | | U5-23, 30-51, 77-79<br>86-107, 121-123 | IC, Intel 2164 (iSBC 012C) | 88 | | U24 | Delay Line, 300ns | 1 | | U25, 26 | IC, 74S37 | 2 | | U27, 81, 131 | IC, 74S11 | 3 | | U28, 114, 118 | IC, 74S32 | 3 | | U52, 109 | Delay Line, 100ns | 2 | | U53, 54 | IC, 74S22 | 2 | | U56 | IC, 74S132 | 1 | | U57, 112, 117, 140 | IC, 74S04 | 4 | | U82 | IC, 74S51 | 1 | | U83, 84, 85 | IC, 74S64 | 3 | | U108 | Delay Line, 250ns | 1 | | U111, 119, 137 | IC, 74S02 | 3 | | U113 | IC, 74S10 | 1 | | U115, 139, 149, 151<br>159, 160 | IC, 74S240 | 6 | | U120 | IC, Intel 8206 | 1 | | U124 | IC, 74S20 | 1 | | U127 | IC, 2964B | 1 | | U128 | Pre-Programmed PAL 16L8 (Intel 144893-001) | 1 | | U129 | Pre-Programmed PAL 16L8 (Intel 144895-001) | 1 | | U132, 138 | IC, 74S112 | 2 | | ຫາ33໌ | IC, 74LS139 | 1 | | U134 | IC, 74S260 | ] 1 | | บ135 | Pre-Programmed PAL 16R4 (Intel 144894-001) | 1 | | U141, 142 | IC, 74S283 | 2 | | U143 | IC, 74S175 | 1 1 | ## SERVICE INFORMATION Table 5-1. iSBC® 028CX/056CX/012CX Replacement Parts List (continued) | Reference Desg. | Description | Qty | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------| | U144, 153<br>U147<br>U148<br>U150, 161, 162<br>U152<br>U154, 163, 164<br>U155<br>U157, 167, 168<br>U156, 165, 166<br>U158 (iSBC 028C)<br>U158 (iSBC 056C)<br>U158 (iSBC 012C) | IC, 74LS373 IC, 74LS273 IC, 74S05 IC, 74LS240 Pre-Programmed PAL 16L8 (Intel 144892-001) IC, 74LS640 Pre-Programmed PROM 7649-5 (Intel 144896-001) IC, 74S373 IC, 74LS245 Pre-Programmed PAL 16L8 (Intel 14489-001) Pre-Programmed PAL 16L8 (Intel 144890-001) Pre-Programmed PAL 16L8 (Intel 144891-001) | 2<br>1<br>3<br>1<br>3<br>1<br>3<br>1<br>3<br>1 | Figure 5-1. iSBC® 028CX/056CX/012CX Parts Location Diagram iSBC\* 028C - DEVICES IN U5-23 and 49-51 iSBC\* 056C - DEVICES IN U5-23, 30-51 and 77-79 iSBC\* 012C — DEVICES IN U5-23, 30-51, 77-79, 86-107 and 121-123 5-8 5-10 Figure Diagram s) 5 ú iSBC® 028CX/056CX/012CX S che mati 'n hee - 5 Figure 5ů iSBC® 028CX/056CX/012CX S chematic Dia gram (Sheet $\infty$ Diagram Figure 5-ښ iSBC® 028CX/056CX/012CX Schematic Diagram (Sheet 10) ### APPENDIX A. MULTIBUS® INFORMATION Connector Pl pin assignments are listed in Table A-l and descriptions of the signal functions are provided in Table A-2. Signal names indicate the active state of the signal on the Multibus interface. If the signal name ends with a slash (/), the signal is active when LOW; if the signal does not end with a slash, the signal is active when HIGH. AC characteristics for the Pl interface are provided in Table A-3. Table A-4 contains the DC characteristics for the Pl interface. Each parameter in the AC characteristics table appears in the timing diagram shown in Figure A-1. For additional Multibus information, refer to the INTEL MULTIBUS SPECIFICATION document. Table A-1. Multibus<sup>®</sup> Connector Pl Pin Assignments for iSBC<sup>®</sup> 028CX/056CX/012CX RAM Boards | | | (Componer | nt Side) | (Circuit Side) | | | | |------------------|------------------------------------|--------------------------|--------------------------------------------------------------------------------------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------|--| | | Pin | Mnemonic | Description | Pin | Mnemonic | Description | | | POWER<br>SUPPLIE | 1<br>3<br>5<br>7<br>9<br>11 | GND<br>+5V<br>+5V<br>GND | Signal GND<br>+5Vdc<br>+5Vdc<br>Reserved<br>Signal GND | 2<br>4<br>6<br>8<br>10<br>12 | GND<br>+5V<br>+5V<br>GND | Sig GND<br>+5Vdc<br>+5Vdc<br>Reserved<br>Signal GND | | | BUS<br>CONTROL | 13<br>15<br>17<br>S 19<br>21<br>23 | MRDC/<br>IORC/<br>XACK/ | Reserved<br>Reserved<br>Reserved<br>Mem Read Cmd<br>I/O Read Cmd<br>XFER Acknowledge | 14<br>16<br>18<br>20<br>22<br>24 | INIT/<br>MWTC/<br>IOWC/<br>INH1/ | Reset<br>Reserved<br>Reserved<br>Mem Write Cmd<br>I/O Write Cmd<br>Inhibit l Disable RAM | | Table A-1. Multibus<sup>®</sup> Connector Pl Pin Assignments For iSBC<sup>®</sup> 028CX/056CX/012CX RAM Boards (continued) | | (Component Side) | | | (Circuit Side) | | | |-----------------------------------------|------------------|----------------|------------------|----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Pin | Mnemonic | Description | Pin | Mnemonic | Description | | | | | | | | | | | 25 | LOCK/ | Lock | 26 | | Reserved | | BUS | 27 | BHEN/ | Byte High Enable | 28 | AD10/ | | | CONTROLS | 29 | | Reserved | 30 | AD11/ | Address | | AND | 31 | | Reserved | 32 | AD12/ | Bus | | ADDRESS | 33 | | Reserved | 34 | AD13/ | | | | 35 | INT6/ | Parallel | 36 | INT7/ | Parallel | | 44 - 14 - 14 - 14 - 15 - 15 - 15 - 15 - | 37 | INT4/ | Interrupt | 38 | INT5/ | Interrupt | | INTERRUPTS | 39 | INT2/ | Requests | 40 | INT3/ | Requests | | | 41 | INTO/ | Requeses | 42 | INT1/ | Requeses | | | | / | | | | | | | 43 | ADRE/ | | 44 | ADRF/ | er den de la companya | | | 45 | ADRC/ | | 46 | ADRD/ | | | ADDRIGO | 47 | ADRA/ | Address | 48 | ADRB/ | Address | | ADDRESS | 49 | ADR8/ | Bus | 50 | ADR9/ | Bus | | | 51 | ADR6/ | | 52 | ADR7/ | | | | 53<br>55 | ADR4/ | | 54 | ADR5/ | | | | 57 | ADR2/<br>ADR0/ | | 56 | ADR3/ | | | | ٥/ | ADRU/ | | 58 | ADR1/ | | | | 59 | DATE/ | | 60 | DATF/ | | | | 61 | DATC/ | | 62 | DATD/ | | | | 63 | DATA/ | Data | 64 | DATB/ | Data | | DATA | 65 | DAT8/ | Bus | 66 | DAT9/ | Bus | | | 67 | DAT6/ | | 68 | DAT7/ | | | | 69 | DAT4/ | | 70 | DAT5/ | | | | 71 | DAT2/ | | 72 | DAT3/ | | | | 73 | DATO/ | | 74 | DAT1/ | | | | | | | | | | | | 75 | GND | Signal GND | 76 | GND | Signal GND | | | 77 | | Reserved | 78 | | Reserved | | POWER | 79 | | Reserved | 80 | | Reserved | | SUPPLIES | 81 | +5V | +5Vdc | 82 | +5 | +5Vdc | | | 83 | +5V | +5Vdc | 84 | +5V | +5Vdc | | | 85 | GND | Signal GND | 86 | GND | Signal GND | Table A-2. Multibus<sup>®</sup> Connector Pl Signal Descriptions For iSBC<sup>®</sup> 028CX/056CX/012CX RAM Boards | Signal | Functional Description | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADRO/ -<br>ADR17/ | Address. These 24 lines transmit the address of the memory location or I/O port to be accessed. ADR17/ is the most significant address bit. | | BHEN/ | Byte High Enable. Used to select the upper byte (bits 8 through F) of a 10-bit word. The signal is functional only in systems that incorporate 16-bit memory and I/O devices. | | DATO/ -<br>DATF/ | Data. These 16 bidirectional data lines transmit and receive data to and from the addressed memory location or I/O port. DATF/ is the most-significant bit. | | INH1/ | Inhibit RAM. When issued by the processor board or PROM board, this signal will inhibit the RAM addresses on the iSBC 028CX/056CX/012CX board. | | INIT/ | Initialize. Resets the entire system to a known internal state. | | INTO/ -<br>INT7/ | Interrupt Request Lines. These lines are parallel interrupt request lines. INTO/ is the highest priority, and INT7/ is the lowest priority. | | IORC/ | I/O Read. Indicates that the address of an I/O port is on the Multibus interface address lines and that the output of that port is to be read (placed) onto the Multibus interface data lines. | | IOWC/ | I/O Write. Indicates that the address of an I/O port is on the Multibus interface address lines and that the contents on the Multibus interface data lines are to be accepted by the addressed port. | | LOCK/ | Multibus Lock. When asserted, LOCK/ prevents access to dual ported RAM by any device except the asserting master. Do not confuse the Multibus LOCK/ signal with the iMBX Bus LOCK/ signal. See Appendix B for iMBX Bus signal information. | | MRDC/ | Memory Read Command. Indicates that the address of a memory loction is on the Multibus interface address lines and that the contents of that location are to be read (placed) on the Multibus interface data lines. | | MWTC/ | Memory Write Command. Indicates that the address of a memory location is on the Multibus interface address lines and that the contents on the Multibus interface data lines are to be written into that location. | | XACK/ | Transfer Acknowledge. Indicates to the bus master that the read or write operation is completed by the generating device and that valid data is available on the Multibus interface. | Table A-3. Multibus AC Characteristics (Refer To Figure A-1) | Parameter | Description | Minimum | Maximum | Note | |-------------------|----------------------------|---------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | <sup>t</sup> AS | Address setup time | 45 | | and the second second | | $t_{\mathrm{DS}}$ | Data setup time | 0 | | sales and the sa | | t <sub>AH</sub> | Address hold time | 0 | | | | <sup>t</sup> DHW | Write data hold time | 50 | | | | $t_{ m DXL}$ | Read data setup to XACK | 44 | | e- | | tDHR | Read data hold time | 0 | 60 | A company | | t <sub>AX4H</sub> | Acknowledge hold time | 0 | 60 | *************************************** | | <sup>t</sup> XACK | Acknowledge time: | | | | | | Memory Read/Full Write | | 350 | 1 | | | Write Byte | | 530 | a character in | | | | | | Trial Property and the Control of th | | | I/O | | 250 | | | tan | Inhibit delay from address | | 100 | | | t <sub>ID</sub> | Inhibit setup time to CMD | | <del>-</del> 50 | **** | | tis | Inhibit hold time | | -50 | and the second s | | t <sub>IH</sub> | after CMD active | | 710 | | | + | Command separation | 50 | 710 | | | t <sub>CS</sub> | Command separation | 50 | | | | t <sub>CY</sub> | Cycle time: | | | | | CI | Memory read/write | | 460 | 1 | | | Memory byte-write | | 885 | 1 | | | I/O | | <b>5</b> 00 | 1 | | | 1,0 | | <b>3</b> -00 | 1 | | t <sub>INIT</sub> | INIT pulse width | 50 | | | | t <sub>RD</sub> | Refresh delay time | · | <b>76</b> 0 | | | t <sub>RI</sub> | Refresh interval | | 15.6us | | Notes: 1. Assume no error was detected, and no port switching took place. Cycle time and access time are extended by 105 ns when port switching takes place, and read cycle and access time are extended by 255 ns if an error is detected. Figure A-1. Multibus® AC Timing x-188 Figure A-1. Multibus AC Timing (continued) Table A-4. Multibus Loading | Signal | Parameter | Test Condition | Minimum | Maximum | Units | |----------------------------------------------------|--------------------------------|--------------------------------------------------------|-----------------|-------------------------------|------------------------------------------| | MRDC/<br>MWRC/<br>IORC/<br>IOWC/<br>LOCK/<br>INIT/ | VIL<br>VIH<br>IIL<br>IIH<br>CL | VIN = 0.5V<br>VIN = 2.7V | 2 | 0.8<br>-0.4<br>50<br>7 | V<br>V<br>mA<br>uA<br>PF | | INH1/<br>BHEN/ | VIL<br>VIH<br>IIL<br>IIH<br>CL | VIN = 0.4V<br>VIN = 2.7V | 2 | 0.8<br>-0.2<br>20<br>7 | V<br>V<br>mA<br>uA<br>PF | | XACK/ | VOL<br>VOH<br>CO | IOL = 64 mA<br>IOH = -3 mA | 2•4<br>300 | 0.55 | V<br>V<br>PF | | DATO/-<br>DATF/ | VIL VIH IIL IIH CL VOL VOH CO | VIL = 0.4V<br>VIH = 2.7V<br>IOL = 24 mA<br>IOH = -3 mA | 2<br>2.4<br>300 | 0.8<br>-0.6<br>60<br>7<br>0.5 | V<br>V<br>mA<br>uA<br>pf<br>V<br>V<br>PF | | INTO/-<br>INT7/ | VOL<br>VOH<br>CL | IOL = 20 mA<br>IOH = -250 uA | 18 | 0.5<br>5.5 | V<br>PF | | ADRO/-<br>ADR17/ | VIL<br>VIH<br>IIL<br>IIH<br>CL | VIN = 0.5V<br>VIN = 2.7V | 2 | 0.8<br>-0.6<br>70<br>7 | V<br>V<br>mA<br>uA<br>PF | ## APPENDIX B. iLBX™ BUS INFORMATION Table B-1 lists the iLBX Bus pinout for connector P2. Table B-2 provides a brief description of each signal line in Table B-1. Table B-3 provides iLBX Bus DC loading characteristics. Figure B-1 gives the iLBX Bus AC timing and Table B-4 provides the corresponding times for this diagram. For additional iLBX Bus information, refer to the INTEL iLBX BUS SPECIFICATION document. ## iLBX™ BUS INFORMATION Table B-1. iLBX $^{\text{TM}}$ Bus Connector P2 Pin Assignments For iSBC 028CX/056CX/012CX RAM Boards | | Compone | ent Side | | Sold | er Side | |-----|----------|---------------------------------------|-----|------------------|---------------------------------------| | Pin | Mnemonic | Signal Name | Pin | Mnemonic | Signal Name | | | | | | | | | 1 | DBO | DATA LINE O | 2 | DB1 | DATA LINE 1 | | 3 | DB2 | DATA LINE 2 | 4 | DB3 | DATA LINE 3 | | 5 | DB4 | DATA LINE 4 | 6 | DB5 | DATA LINE 5 | | 7 | DB6 | DATA LINE 6 | 8 | DB7 | DATA LINE 7 | | 9 | GND | GROUND | 10 | DB8 | DATA LINE 8 | | 11 | DB9 | DATA LINE 9 | 12 | DB10 | DATA LINE 10 | | 13 | DB11 | DATA LINE 11 | 14 | DB12 | DATA LINE 12 | | 15 | DB13 | DATA LINE 13 | 16 | DB14 | DATA LINE 14 | | 17 | DB15 | DATA LINE 15 | 18 | GND | GROUND | | 19 | ABD0 | ADDRESS/DATA LINE 0 | 20 | ABD1 | ADDRESS/DATA LINE 1 | | 21 | ABD2 | ADDRESS/DATA LINE 2 | 22 | ABD3 | ADDRESS/DATA LINE 3 | | 23 | ABD4 | ADDRESS/DATA LINE 4 | 24 | ABD5 | ADDRESS/DATA LINE 5 | | 25 | ABD6 | ADDRESS/DATA LINE 6 | 26 | ABD7 | ADDRESS/DATA LINE 7 | | 27 | GND | GROUND | 28 | ABD8 | ADDRESS/DATA LINE 8 | | 29 | ABD9 | ADDRESS/DATA LINE 9 | 30 | ABD10 | ADDRESS/DATA LINE 10 | | 31 | ABD11 | ADDRESS/DATA LINE 11 | 32 | ABD12 | ADDRESS/DATA LINE 12 | | 33 | ABD13 | ADDRESS/DATA LINE 13 | 34 | ABD14 | ADDRESS/DATA LINE 14 | | 35 | ABD15 | ADDRESS/DATA LINE 15 | 36 | GND | GROUND | | 37 | AB16 | ADDRESS EXT. LINE 16 | 38 | AB17 | ADDRESS EXT. LINE 17 | | 39 | AB18 | ADDRESS EXT. LINE 18 | 40 | AB19 | ADDRESS EXT. LINE 19 | | 41 | AB20 | ADDRESS EXT. LINE 20 | 42 | AB21 | ADDRESS EXT. LINE 21 | | 43 | AB22 | ADDRESS EXT. LINE 22 | 44 | AB23 | ADDRESS EXT. LINE 23 | | 45 | GND | GROUND | 46 | ACK/ | SLAVE ACKNOWLEDGE | | 47 | BHEN | BYTE HIGH ENABLE | 48 | $R/\overline{W}$ | READ NOT WRITE | | 49 | ASTB/ | ADDRESS STROBE | 50 | DSTB/ | DATA STROBE | | 51 | SMRQ/ | Not Used On RAM Board | 52 | SMACK/ | Not Used On RAM Bd. | | 53 | LOCK/ | ACCESS LOCK | 54 | GND | GROUND | | 55 | ADR22/ | MULTIBUS ADDRESS<br>EXTENSION LINE 22 | 56 | ADR23/ | MULTIBUS ADDRESS<br>EXTENSION LINE 23 | | 57 | ADR20/ | MULTIBUS ADDRESS<br>EXTENSION LINE 20 | 58 | ADR21/ | MULTIBUS ADDRESS EXTENSION LINE 21 | | 59 | RES | RESERVED | 60 | RES | RESERVED | Table B-2. iLBX™ Bus Signal Descriptions | DATA | LI | NES | |-------|----|------| | (DB15 | _ | DBO) | The 16 bi-directional data lines used to transfer data between the active bus master and the selected Slave device. ### ADDRESS/DATA LINES (ABD15 - ABDO) The 16 address/data lines used by the active bus master, along with the eight address extension lines, to select a Slave device and to specify a location in memory. For the 16-bit iLBX bus configuration, the address/data lines are single-direction lines used exclusively for addressing. For the 32-bit iLBX bus configuration, the address/data lines are time-multiplexed, bi-directional, lines used for memory addressing and data transfer. ## ADDRESS EXTENSION LINES (AB23 - AB16) The eight address extension lines used by the active bus master, along with the 16 address/data lines, to select a Slave device and specify a location in memory. The use of 24 address lines provides the ability to address 16-megabytes. # READ-NOT-WRITE $(R/\overline{W})$ The active bus master controls the direction of data transfer with the Read-Not-Write line. When driven Low, the active bus master transmits the data and the selected slave device receives the data. Driving the Read-Not-Write line High reverses the transfer direction. # BYTE HIGH ENABLE (BHEN) The active bus master in the 16-bit iLBX bus configuration controls the type of data transfer (8-bit or 16-bit) using the Byte High Enable (BHEN) element select line along with the low-order address bit (ABDO). # ADDRESS STROBE (ASTB/) The active bus master drives the Address Strobe line Low to initiate a data transfer cycle. # DATA STROBE (DSTB/) The active bus master drives the Data Strobe line Low to set-up the actual transfer of data. ## iLBX™ BUS INFORMATION Table B-2. iLBX Bus Signal Descriptions (continued) | ACKNOWLEDGE<br>(ACK/) | The selected slave device responds to selection by the active bus master by driving the Acknowledge line low. | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LOCK (LOCK/) | The active bus master restricts access through the Multibus port to dual port RAM memory on the iSBC 028CX/056CX/012CX board by driving the iLBX Bus LOCK line Low. | # iLbX™ BUS INFORMATION Table B-3. iLBX™ Bus Connector P2 DC Loading | Signal | Parameter | Test Condition | Minimum | Maximum | Units | |--------------------------|------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ABDO - ABDF<br>BHEN, R/W | VIL<br>VIH | | 2 | 0.8 | | | | IIL | VIL = 0.5V | | -0.25 | mA. | | | IIH | VIH = 2.7 | | 50 | uA | | | CL | | And the second s | 18 | PF | | | | | | | e e d'antique | | | | | Post Service | 0.8 | V | | AB10 - AB17 | VIL | | 2.0 | The second secon | V | | | VIH | | | | The state of s | | | IIL | VIL = 0.5V | | -0.5 | mA | | | IIH<br>CL | VIH = 2.4V | | 75<br>18 | uA<br>PF | | | CL | | | 10 | PF | | | | | | PA CO'CHAN MINISTER OF THE CONTRACT CON | navious Papas | | LOCK | VIL | | | 0.8 | V | | BHEN/ | VIH | | 2.0 | | V | | | IIL<br>IIH | VIL = 0.4V | | -400 | uA | | | CL | VIL = 2.7V | | 50<br>18 | uA<br>PF | | | 02 | | | 10 | | | | W | | The state of s | | No. of the second secon | | ASTB/ | VIL | | material control of the t | 0.8 | V | | DSTB/ | VIH | WTI - 0 FW | 2.0 | | V | | | IIL<br>IIH | VIL = 0.5V $VIH = 2.7V$ | i i i i i i i i i i i i i i i i i i i | -2<br>50 | mA<br>uA | | | CL | VIII - 2.7V | | 18 | PF | | | | | î | | | | | | | | | A CONTRACTOR OF THE | | ACK/ | VOL | IOL = 20mA | | 0.5 | V | | | VOH | IOH = -250uA | | 5.5 | V | | | СО | | | 40 | PF | | | | | | | | | DBO - DBF | VIO | | | 0.8 | v | | | VIH | | 2 | | V | | | IIL | VIL = 0.4V | | -0.2 | mA | | | CL | VIH = 2.7V | | 20<br>18 | mA<br>PF | | | VOL | IOL = 12mA | | 0.4 | V | | | VOH | IOH = -3mA | 2.4 | | v | | | CO | | | 75 | PF | | | | | | | | Figure B-1. iLBX" Bus AC Timing # iLBX<sup>™</sup> BUS INFORMATION Table B-4. iLBX™ Bus AC Characteristics | Parameter | Description | Minimum | Maximum | Note | |-------------|-------------------------------|---------|---------|------| | Tl | ABO-17 setup to ASTB/ | 40 | | | | Т2 | ABO-17 hold from ASTB/ | 25 | | | | Т3 | R/W BHEN set-up to ASTB/ | 20 | | | | Т4 | R/W BHEN hold time to ASTB/ | 25 | | | | <b>T</b> 5 | ASTB pulse width | 15 | | | | т6 | DSTB/ to ASTB/ | 25 | | | | Т7 | DSTB pulse width | 50 | | | | т8 | DSTB Inactive to ACK Inactive | 0 | 40 | | | Т9 | DSTB hold time to ACK | 80 | | | | T14 | ASTB to ACK | | | 2,3 | | .T15 | DSTB Active to ACK | 10 | | 5 | | WRITE C | YCLE | | | | | T10 | DATA hold time to DSTB | 20 | | | | T11 | ASTB to data valid | | 80 | 4 | | READ CY | CLE | | | | | <b>T</b> 10 | DATA hold time to DSTB | 0 | 45 | | | T13 | DATA set-up to ACK | | | 2 | 5. System timing requirement. See Section 2.4.7. ## APPENDIX C. PAL AND PROM PROGRAMMING ## C-1. INTRODUCTION The iSBC 028CX/056CX/012CX RAM boards utilize several programmed PAL devices for configuration selection purposes. Although these devices cover a wide range of options, they may not include the desired configuration for your application. These programmed devices may be removed and replaced with your own customized devices, to provide the desired configuration. In addition, a pre-programmed PROM is used for generating error status information. This appendix provides guidelines for programming the two user-alterable PAL devices, and provides a memory map of the pre-programmed PROM. ## C-2. iLBX BASE ADDRESS PAL (U158) This PAL is used to read the iMBX address lines and determine if the address on the lines is an on-board address. iMBX address lines AB10 through AB17 are connected directly to PAL inputs 3 through 11 (see Figure 5-3, sheet 2, and Section 2.4.1.4 of the text). Inputs 1 and 13 are used to select a range of addresses, and outputs 12, 14 through 19 select the specific group of 7 base addresses. Tables C-1A, B and C show the specific programming used on the default part, for each board. The PAL is programmed differently for each version of the board. ## C-3. ECC CONTROL PORT ADDRESS PAL (U152 part number 144892-001) This PAL is used to read Multibus address lines ADRO/ through ADRD/. In conjunction with other circuitry, the PAL decodes the address used for I/O control and status information (for ECC). Two other inputs (17 & 18) to the PAL select specific groups of addresses (refer to Figure 5-3, sheet 8, and Section 2.4.2 in the text). Table C-2 shows the specific programming used on the default part. ## C-4. ERROR STATUS REGISTER ENCODING PROM (U155, part number 144896-001) This pre-programmed PROM is used to encode the 6-bit syndrome word generated by the ECC unit into an 8-bit value for the ESR. Table 3-3 defines the purpose of each bit in the ESR. Table C-3 provides a memory map of this PROM. Table C-1A. U158 PAL Programming For iSBC® 028CX Board ``` EA IN A16 A17 A18 A19 A20 A21 A22 GND A23 /OP6 E8 /OP5 /OP4 /OP3 /OP2 /OP1 /OP0 VCC IF (VCC) / OPO = /EB+/EA+/IN+/A23+/A22+/A21+/A20+/A19+/A18+/A17 /EB+EA+/IH+/A23+/A22+/A21+/A20+A19+A18+A17 EB+/EA+/IM+/A23+/A22+/A21+A20+A19+A18+/A17 IF (VCC) /OP1 = /EB+/EA+/IH+/A23+/A22+/A21+/A20+/A19+/A18+A17 /EB+EA+/IH+/A23+/A22+/A21+A20+/A19+/A18+/A17 EB+/EA+/IM+/A23+/A22+/A21+A20+A19+A18+A17 IF (YCC) /OP2 = /EB+/EA+/IM+/A23+/A22+/A21+/A20+/A19+A18+/A17 /EB*EA*/IM*/A23*/A22*/A21*A20*/A19*/A18*A17 EB*/EA*/IH*/A23*/A22*A21*/A20*/A19*/A18*/A17 /EB*/EA*/IM*/A23*/A22*/A21*/A20*/A19*A18*A17 IF (VCC) /OP3 = /EB*EA*/IM*/A23*/A22*/A21*A20*/A19*A18*/A17 E8+/EA+/IH+/A23+/A22+A21+/A20+/A19+/A18+A17 IF (VCC) /OP4 = /EB*/EA*/IM*/A23*/A22*/A21*/A20*A19*/A18*/A17 /EB+EA+/IM+/A23+/A22+/A21+A20+/A19+A18+A17 EB*/EA*/IM*/A23*/A22*A21*/A20*/A19*A18*/A17 /EB+/EA+/IM+/A23+/A22+/A21+/A20+A19+/A18+A17 IF (VCC) /0P5 = /EB+EA+/IM+/A23+/A22+/A21+A20+A19+/A18+/A17 EB*/EA*/IM*/A23*/A22*A21*/A20*/A19*A18*A17 IF (VCC) /OP6 = /EB*/EA*/IM*/A23*/A22*/A21*/A20*A19*A18*/A17 /EB+EA+/IM+/A23+/A22+/A21+A20+A19+/A18+A17 EB*/EA*/IM*/A23*/A22*A21*/A20*A19*/A18*/A17 DESCRIPTION: THIS PROGRAM ASSIGNS STARTING ADDRESS FOR SBC028C ACCORDING TO THE FOLLOWING TABLE: EA OP # STARTING ADDRESS 0 (000000H) 128K (020000H) 0 256K (040000H) 3 384K (060000H) 0 0 512K (HOOOOBO) 5 0 0 640K (HO0000A0) 768K (OCOOOOH) 0 0 6 (0E0000H) 896K 0 1 0 1024K (100000H) 0 1 1 1152K (120000H) 0 1 2 0 3 1280K (140000H) 0 4 1408K (160000H) 0 5 1536K (180000H) 0 1664K (1A0000H) 1792K (1C0000H) 1 1820K (1E0000H) 0 1 1 1948K (200000H) 0 1 2076K (220000H) 0 3 1 4 2204K (240000H) 0 1 5 2332K (260000H) 0 1 O 6 2560K (280000H) 1 FFFFFFFFFFFFFFF F 3 C F F F Ø F F F ØF FFFF5AF 1 F F F 1 F F F 5 F F 6 9 F F E E 3 F 3 C Ø 3 F F A F F C 3 F F C C Ø Ø Ø 0 0 Ø Ø Ø 0 0 Ø Ø Ø Ø Ø 0 0 0 Ø Ø Ø 0 0 Ø Ø Ø Ø Ø Ø Ø Ø 0 ØØ Ø 0 0 0 0 Ø Ø Ø 00 Ø 0 0 Ø Ø Ø Ø 0 0 0 Ø Ø Ø Ø Ø Ø 0 Ø Ø 0 Ø Ø Ø Ø Ø 0 Ø Ø Ø В В В BBBB В BBBB B BB BBBBB В В В BBBB В В 0 B B B B 0 B B B 0 B Ø B B B B 9 2 B B 3 8 B B В Ø BØ B 0 В 0 B B B B B 2 9 B B A 1 B B 1 A B B 0 вве B B В В В В Ø . 3 8 B B В Ø BBØ В Ø BØBBBB 9 2 B В 8 3 B B ``` Ø 0 0 0 0 8 8 8 8 8 . 0 • Ø Ø 8 ø 0 0 0 Ø Ø 9 9 6 Ø > . Ø 8 . 8 8 8 8 Ø • 0 0 0 0 8 0 0 . 8 ø 6 4 ø Ø ø Ø 0000 0 0 0 0 0000 0 0 0 0 Ø 8 . . Ø Ø Ø Ø Ø Ø . 0 6 • . . Table C-1B. U158 PAL Programming For iSBC® 056CX Board EA IN A16 A17 A18 A19 A20 A21 A22 GND A23 /OP6 EB /OP5 /OP4 /OP3 /OP2 /OP1 /OP0 VCC IF (VCC) /OPO = /EB + /EA + /IM + /A23 + /A22 + /A21 + /A20 + /A19 + /A18/EB+EA+/IM+/A23+/A22+/A21+A20+A19+A18 EB\*/EA\*/IN\*/A23\*/A22\*A21\*A20\*A19\*/A18 IF (VCC) /OP1 = /EB+/EA+/IM+/A23+/A22+/A21+/A20+/A19+A18 /EB+EA+/IM+/A23+/A22+A21+/A20+/A19+/A18 EB\*/EA\*/IM\*/A23\*/A22\*A21\*A20\*A19\*A18 IF (VCC) /OP2 = /EB\*/EA\*/IM\*/A23\*/A22\*/A21\*/A20\*A19\*/A18/EB+EA+/IN+/A23+/A22+A21+/A20+/A19+A18 EB+/EA+/IM+/A23+A22+/A21+/A20+/A19+/A18 /EB\*/EA\*/IM\*/A23\*/A22\*/A21\*/A20\*A19\*A18 IF (VCC) /OP3 =/EB\*EA\*/IM\*/A23\*/A22\*A21\*/A20\*A19\*/A18 EB\*/EA\*/IH\*/A23\*A22\*/A21\*/A20\*/A19\*A18 IF (VCC) /OP4 = /EB\*/EA\*/IM\*/A23\*/A22\*/A21\*A20\*/A19\*/A18 /EB+EA+/IN+/A23+/A22+A21+/A20+A19+A18 E8\*/EA\*/IM\*/A23\*A22\*/A21\*/A20\*A19\*/A18 IF (VCC) /OP5 = /EB#/EA+/IM+/A23+/A22+/A21+A20+/A19+A18 /EB+EA+/IH+/A23+/A22+A21+A20+/A19+/A18 IF (VCC) /OP6 = /EB\*/EA\*/IM\*/A23\*/A22\*/A21\*A20\*A19\*/A18 EB\*/EA\*/IM\*/A23\*A22\*/A21\*/A20\*A19\*A18 /EB+EA+/IM+/A23+/A22+A21+A20+/A19+A18 EB+/EA+/IM+/A23+A22+/A21+A20+/A19+/A18 # DESCRIPTION: THIS PROGRAM ASSIGNS STARTING ADDRESS FOR 8BC056C ACCORDING TO THE FOLLOWING TABLE: | EB | EA OP # | STARTI | NG ADDRESS | |----|-----------------------------------------|--------|------------| | 0 | 0 0 | OK | (000000H) | | 0 | 0 1 | 256K | (040000H) | | 0 | 0 2 | 512K | (080000H) | | 0 | 0 3 | 768K | (OCOOOOH) | | 0 | 0 4 | 1024K | (100000H) | | 0 | 0 5 | 1280K | (140000H) | | 0 | 0 6 | 1536K | (180000H) | | Ò | 1 0 | 1792K | (1C0000H) | | 0 | 1 | 1948K | (200000H) | | Ö | 1 2 | 2204K | (240000H) | | Ô | 1 - 1 - 1 - 1 - 1 - 1 - 3 - 1 - 1 - 1 - | 2460K | (280000H) | | Ŏ | | 2716K | (2C0000H) | | ñ | i 5 | 2972K | (300000H) | | 0 | · i 6 | 3228K | (340000H) | | ĭ | i i | 3484K | (380000H) | | | ŏ i | 3740K | (3C0000H) | | | 0 2 | | | | * | | 3996K | (400000H) | | 1 | | 4252K | (440000H) | | 1 | 0 4 | 4508K | (480000H) | | 1 | 0 5 | 4764K | (4C0000H) | | 1 | 0 6 | 5020K | (500000H) | 0 F ØFFFF F FFF 5 A F F 3 C F F Ø FFFF F F F A F F 6 F 5 A F FC 3 F C Ø Ø Ø Ø Ø 000 Ø Ø 000000000 0000 Ø Ø 0000 Ø Ø Ø Ø Ø 0 0 0 0 0 0 0 0 0 0 0 0 0 Ø ø 00000 0000 ø Ø 000 Ø Ø 000 Ø Ø Ø B 2 8 8 3 8 8 8 8 8 8 8 8 8 8 8 **B 0 B B B B B B B 9** B Ø вввв **BBBB2** В 9 B B A 1 B B 1 A B B В В В Ø В BBBB В В B B 9 2 B B 8 3 B В 3 8 B B B Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø 0 0 Ø Ø Ø Ø Ø Ø Ø 0 0 0 Ø Ø Ø 0 Ø Ø Ø Ø Ø Ø Ø Ø Ø 0000 000 0 0 Ø 0 0 Ø Ø 000 Ø Ø Ø Ø Ø 9 0 Ø Ø Ø 00000 000 e Ø Ø Ø Ø 000 Ø Ø 0 0 0 Ø. Ø Ø 0 ## Table C-1C. U158 PAL Programming for iSBC 012CX Board ``` PAI.161.8 6/17/82 REVISED 9/3/82 PXADEC LBX BUS ADDRESS DECODER (512K) COMPATIBILITY MODE EA IM A16 A17 A18 A19 A20 A21 A22 GND A23 /OP6 EB /OP5 /OP4 /OP3 /OP2 /OP1 /OP0 VCC IF (VCC) /OPO = /EB*/EA*/IM*/A23*/A22*/A21*/A20*/A19 /EB*EA*/IM*/A23*A22*A21*A20*A19 EB*EA*/IM*/A23*A22*A21*A20*A19 EB*EA*/IM*/A23*A22*A21*A20*/A19 EB*EA*/IM*/A23*A22*/A21*/A20*/A19 IF (VCC) /OP1 = /EB*/EA*/IM*/A23*A22*/A21*/A20*A19 /EB*EA*/IM*/A23*A22*/A21*/A20*/A19 EB*/EA*/IM*/A23*A22*A21*A20*A19 EB*/EA*/IM*/A23*A22*A21*A20*A19 + EB*EA*/IM*/A23*A22*/A21*/A20*/A19*A16+ EB*EA*/IM*/A23*/A22*/A21*/A20*/A19*A17+ EB*EA*/IM*/A23*/A22*/A21*/A20*/A19*A18+ EB*EA*/IM*/A23*/A22*/A21*/A20*A19*A18*/A17*/A16 IF (VCC) /OP2 = /EB*/EA*/IM*/A23*/A22*/A21*A20*A19 + /EB*EA*/IM*/A23*A22*/A21*/A20*A19 + EB*/EA*/IM*/A23*A22*/A21*/A20*/A19 + EB*/EA*/IM*A23*/A22*/A21*/A20*/A19 + EB*EA*/IM*/A23*/A22*/A21*/A20*/A19*/A18*A17+ EB*EA*/IM*/A23*/A22*/A21*/A20*/A19*A18+ EB*EA*/IM*/A23*/A22*/A21*/A20*A19*/A18*/A17 IF (VCC) /OP3 = /EB*/EA*/IM*/A23*/A22*/A21*A20*A19 /EB*EA*/IM*/A23*A22*/A21*A20*/A19 EB*/EA*/IM*A23*/A22*/A21*/A20*A19 EB*EA*/IM*/A23*/A22*/A21*/A20*/A19*A17*A16+ EB*EA*/IM*/A23*/A22*/A21*/A20*/A19*A18+ EB*EA*/IM*/A23*/A22*/A21*/A20*A19*A18+ EB*EA*/IM*/A23*/A22*/A21*/A20*A19*/A18*/A17+ EB*EA*/IM*/A23*/A22*/A21*/A20*A19*/A18*/A16 IF (VCC) /OP4 = /EB*/EA*/IM*/A23*/A22*/A21*A20*A19 + /EB*EA*/IM*/A23*/A22*/A21*A20*A19 + EB*/EA*/IM*A23*/A22*/A21*A20*/A19 + EB*/EA*/IM*/A23*/A22*/A21*A20*/A19*A18+ EB*EA*/IM*/A23*/A22*/A21*/A20*/A19*A18+ EB*EA*/IM*/A23*/A22*/A21*/A20*A19*/A18 IF (VCC) /OP5 = /EB*/EA*/IM*/A23*/A22*A21*/A20*A19 /EB*EA*/IM*/A23*A22*A21*/A20*/A19 /EBTEAT/IMT/A23TA2ZTA21T/A20T/A19 + EB*/EA*/IMTA23TA2ZTA21TA20TA19 + EB*/EA*/IMTA23TA2ZTA21TA20TA19 + EB*/EA*/IMTA23TA2ZTA21TA20TA19TA19TA18TA16+ EB*/EA*/IMTA23TA2ZTA21TA20TA19TA16TA16+ EB*/EA*/IMTA23TA2ZTA21TA20TA19TA18 IF (VCC) /OP6 = /EB*/EA*/IMTA23TA2ZTA2TA20TA19 + /EB*EA*/IM*/A23*A22*A21*/A20*A19 EB*/EA*/IM*A23*/A22*A21*/A20*/A19 EB*EA*/IM*/A23*/A22*/A21*/A20*/A19*A18*A17+ EB*EA*/IM*/A23*/A22*/A21*/A20*A19*/A18+ EB*EA*/IM*/A23*/A22*/A21*/A20*A19*/A17 ``` #### PAL AND PROM PROGRAMMING ## Table C-1C. U158 PAL Programming for iSBC® 012CX Board (continued) #### DESCRIPTION: THIS PROGRAM ASSIGNS STARTING ADDRESS FOR SBC ACCORDING TO THE FOLLOWING TABLE: | | | | | 122200 | | |----|----|----|---|--------|-----------| | EB | EA | 0P | # | STARTI | | | 0 | 0 | 0 | | 0K | (000000H) | | 0 | 0 | 1 | | 512K | (HCCCO80) | | 0 | 0 | 2 | | 1024K | (100000H) | | 0 | 0 | 3 | | 1536K | (180000H) | | 0 | 0 | 4 | | 2048K | (200000H) | | 0 | 0 | 5 | | 2560K | (280000H) | | 0 | 0 | 6 | | 3072K | (300000H) | | 0 | 1 | 0 | | 3584K | (380000H) | | 0 | 1 | 1 | | 4096K | (400000H) | | 0 | 1 | 2 | | 4608K | (480000H) | | 0 | 1 | 3 | | 5120K | (500000H) | | 0 | 1 | 4 | | 5632K | (580000H) | | 0 | 1 | 5 | | 5144K | (600000H) | | 0 | 1 | 6 | | 6656K | (680000H) | | 1 | 0 | 0 | | 7168K | (700000H) | | 1 | 0 | 1 | | 7680K | (780000H) | | 1 | 0 | 2 | | 8192K | (B00000H) | | 1 | 0 | 3 | | 8704K | (880000H) | | 1 | 0 | 4 | | 9216K | (900000H) | | 1 | Ō | 5 | | 9728K | (980000H) | | 1 | 0 | 6 | | 10240K | (A00000H) | | 1 | ì | 0 | | OK | (000000H) | | 1 | 1 | ĭ | | 64K | (010000H) | | 1 | 1 | 2 | | 128K | (020000H) | | ī | ī | 3 | | 192K | (030000H) | | ī | ī | 4 | | 256K | (040000H) | | ī | î | 5 | | | | | 1 | 1 | 6 | | 320K | (050000H) | | 1 | Τ. | 0 | | 384K | (060000H) | F F 3 C 6 9 C 3 F 0 ----FFFFF 5 A A 5 5 A F 0 F F F F F 3 F F F F F F B FFF F F F EEEEE C E E E 2 E A 8 A E 2 E E E C 2 E E A 0 A A E ō E 0 E E 0 Е E 0 0 E E E E E E E 2 E E C 2 E E 2 C E E E 0 E E E 0 E E 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E E 0 0 E **B B B B B B B B** 1 A B 0 0 B B 0 3 8 0 B B 0 0 B ## Table C-2. U152 PAL Programming /A8 /AB /A7 /A6 /A5 /A4 /A3 /A2 /A1 GND /AØ /OUT1 /A9 /AA /AC /AD AEAF OF1 /OUT2 VCC IF (VCC) /OUT2 = /OP1\*/A0\*/A1\*/A2\*/A3\*/A4\*/A5\*A6\*/A7 #### DESCRIPTION: THE PROGRAM ASSIGNS AN IO ADDRESS ACCORDING TO THE FOLLOWING TABLE: OP1 OUT1 OUT2 Ø 0100 4100 8100 C100 : Ø101 4101 8101 C101 1 40 40 40 40 : USER PROGRAMMABLE 1 Ø Ø 0 0 0 Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø C Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø 9 9 8 Ø Ø 8 8 Ø 8 Ø Ø 8 Ø Ø Ø 8 Ø 8 8 8 8 8 8 8 0 8 8 Ø 8 Ø 8 8 Ø 8 000 Ø 8 8 Ø 8 Ø Ø 8 Ø 8 Ø 8 8 8 8 Ø 8 8 Ø Ø 8 8 Ø 8 Ø 8 Ø 8 Ø Ø Ø Ø Ø Ø Ø Ø Ø 0 Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø 0 Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Ø Table C-3. U155 PROM Memory Map ``` 000 8C 3F AD 1F 4D 3B 0C 1B 6D 7F 0C 5F 0C 7B CE 5B 010 ED BF 0C 9F 0C BB 0C 9B 0C FF 0C DF 2E FB 0C DB Ø2Ø 84 2F A5 ØF 45 2B Ø4 ØB 65 6F Ø4 4F Ø4 6B C6 4B 030 E5 AF 04 8F 04 AB 04 8B 04 EF 04 CF 26 EB 04 CB 040 2D 3E 0C 1E 0C 3A AE 1A 0C 7E AF 5E 6E 7A 0C 5A 050 0C BE 6F 9E EE BA 0C 9A EF FE 0C DE 0C FA 0C DA 060 25 2E 04 0E 04 2A A6 0A 04 6E A7 4E 66 6A 04 4A 070 04 AE 67 8E E6 AA 04 8A E7 EE 04 CE 04 EA 04 CA Ø8Ø CD 3D ØC 1D ØC 39 ØE 19 ØC 7D ØF 5D 8E 79 ØC 59 Ø9Ø ØC BD 8F 9D 4E B9 ØC 99 4F FD ØC DD ØC F9 ØC D9 ØAG C5 2D Ø4 ØD Ø4 29 Ø6 Ø9 Ø4 6D Ø7 4D 86 69 Ø4 49 ØBØ Ø4 AD 87 8D 46 A9 Ø4 89 47 ED Ø4 CD Ø4 E9 Ø4 C9 ØCØ ØC 3C CF 1C ØC 38 ØC 18 ØC 7C ØC 5C ØC 78 ØC 58 ØDØ 2F BC ØC 9C ØC B8 ØC 98 ØC FC ØC DC ØC F8 ØC D8 ØEØ Ø4 2C C7 ØC Ø4 28 Ø4 Ø8 Ø4 6C Ø4 4C Ø4 68 Ø4 48 9F9 27 AC 94 8C 94 A8 94 88 94 EC 94 CC 94 E8 94 C8 100 88 37 A9 17 49 33 08 13 69 77 08 57 08 73 CA 53 110 E9 B7 08 97 08 B3 08 93 08 F7 08 D7 2A F3 08 D3 120 80 27 A1 07 41 23 00 03 61 67 00 47 00 63 C2 43 130 E1 A7 00 87 00 A3 00 83 00 E7 00 C7 22 E3 00 C3 140 29 36 08 16 08 32 AA 12 08 76 AB 56 6A 72 08 52 150 08 B6 6B 96 EA B2 08 92 EB F6 08 D6 08 F2 08 D2 160 21 26 00 06 00 22 A2 02 00 66 A3 46 62 62 00 42 170 00 A6 63 86 E2 A2 00 82 E3 E6 00 C6 00 E2 00 C2 180 C9 35 08 15 08 31 0A 11 08 75 0B 55 BA 71 08 51 190 08 B5 8B 95 4A B1 08 91 4B F5 08 D5 08 F1 08 D1 1AØ C1 25 ØØ Ø5 ØØ 21 Ø2 Ø1 ØØ 65 Ø3 45 82 61 ØØ 41 1BØ ØØ A5 83 85 42 A1 ØØ 81 43 E5 ØØ C5 ØØ E1 ØØ C1 1CØ Ø8 34 CB 14 Ø8 3Ø Ø8 1Ø Ø8 74 Ø8 54 Ø8 7Ø Ø8 5Ø 1DØ 2B B4 Ø8 94 Ø8 BØ Ø8 9Ø Ø8 F4 Ø3 D4 Ø8 FØ Ø8 DØ 1EØ ØØ 24 C3 Ø4 ØØ 29 ØØ ØØ ØØ 64 ØØ 44 ØØ 6Ø Ø# 4Ø 1FØ 23 A4 ØØ 84 ØØ AØ ØØ 8Ø ØØ E4 ØØ C4 ØØ EØ ØØ CØ ``` #### INDEX ``` Access Time Multibus 1-4 iLBX Bus 1-4 Addressing iLBX Bus 1-4, 2-6 I/O 2-10 1-3, 2-4 Multibus Base Address iLBX Bus 2-6 Multibus 2-4 Battery Backup 2-15 CSR 3-3 Connectors J1 2-16 P1 A-2 P2 B-2 Control Status Register 3-3 Cooling Requirements 1-5, 2-1 Diagnostic Mode 3-2, 3-5, 4-5 ECC 3-1, 4-2 Modes 3-1 Programming 3-2 Operation 3-1 to 3-7, 4-2 to 4-5 ESR 3-7 Error Checking 3-1 Error Status Register 3-7 iLBX Bus B-1 to B-8 Base Address 2-6 DC Loading B-5 Interrupts 2-13 Pin Assignments B-2 Signal Characteristics B-1 to B-7 Signal Descriptions B-3, B-4 Timing B-6, B-7 Initialization 3-7 Installation 2-16 Interrupts 2-12 Jumpers 2-13 Modes 3-1 ``` Jumpers 2-2 to 2-15 Acknowledge Time 2-13 Base Address 2-4, 2-6 Battery Backup 2-15 External Refresh 2-13 I/O Address 2-10 iLBX Bus Address Strobe 2-11 iLBX Bus Speed 2-12 Interrupt Level 2-12 Page Address 2-4 Lock Signals 4-5 Multibus A-1 to A-8 Base Address 2-4 DC Loading A-7 Interrupts 2-12 Pin Assignments A-2 Signal Characteristics A-1 to A-7 Signal Descriptions A-3, A-4 Timing A-5, A-6 Operation 3-1, 4-1 PAL Programming C-1 to C-6 Parts 5-2 to 5-6 Power Requirements 1-5, 2-1 Power-on state 3-4 READ Command 4-1, A-4, A-6 Refresh, external 2-13 Repair 5-1 Schematic Diagrams 5-7 to 5-16 Service 5-1 Specifications 1-3, 2-13 to 2-15, Appendix A, Appendix B Syndrome Word 3-2 WRITE Command 4-1, A-4, A-6 Write Byte 3-4, 4-4 ## REQUEST FOR READER'S COMMENTS Intel's Technical Publications Departments attempt to provide publications that meet the needs of all Intel product users. This form lets you participate directly in the publication process. Your comments will help us correct and improve our publications. Please take a few minutes to respond. Please restrict your comments to the usability, accuracy, readability, organization, and completeness of this publication. If you have any comments on the product that this publication describes, please contact your Intel representative. If you wish to order publications, contact the Intel Literature Department (see page ii of this manual). | 1. | Please describe any errors you found in this publication (include page number). | | | | | | | |-----|------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | | | | | | | | | | | | | | | | | | | 2. | Does the publication cover the information you expected or required? Please make suggestions for improvement. | | | | | | | | | | | | | | | | | 3. | Is this the right type of publication for your needs? Is it at the right level? What other types of publications are needed? | | | | | | | | | | | | | | | | | 4. | Did you have any difficulty understanding descriptions or wording? Where? | | | | | | | | | | | | | | | | | 5. | Please rate this publication on a scale of 1 to 5 (5 being the best rating). | | | | | | | | NΑ | ME DATE | | | | | | | | TIT | LE | | | | | | | | co | MPANY NAME/DEPARTMENT | | | | | | | | AD | DRESS | | | | | | | | CIT | Y STATE ZIP CODE (COUNTRY) | | | | | | | Please check here if you require a written reply. #### **WE'D LIKE YOUR COMMENTS ...** This document is one of a series describing Intel products. Your comments on the back of this form will help us produce better manuals. Each reply will be carefully reviewed by the responsible person. All comments and suggestions become the property of Intel Corporation. # **BUSINESS REPLY MAIL** FIRST CLASS PERMIT NO. 79 **BEAVERTON, OR** POSTAGE WILL BE PAID BY ADDRESSEE Intel Corporation 5200 N.E. Elam Young Parkway. Hillsboro, Oregon 97123 **OMO Technical Publications** NO POSTAGE NECESSARY IF MAILED IN U.S.A. INTEL CORPORATION, 3065 Bowers Avenue, Santa Clara, California 95051 (408) 987-8080 Printed in U.S.A.