# GE-PAC® PROCESS COMPUTER



# GE-PAC\* 3010/2 PROCESSOR

# TABLE OF CONTENTS

#### INTRODUCTION

FUNCTIONAL DESCRIPTION

#### REFERENCES

GE-PAC 3010/2 Central Processor Reference Manual GE-PAC 3010/2 General Description Summary of Hardware Characteristics INTERDATA Schematic Symbols and Notation Processor Functional Schematics Model 70 Maintenance Specification GE-PAC 3010/2 Processor Maintenance Micro-Instruction Reference Manual

#### OPTIONS

THEORY OF OPERATION

BASIC CONCEPTS INITIALIZATION TIMING PHASE CONTROL

> Phase Three Phase Zero

Phase One Phase Two MICRO-PROGRAM Do Micro-Instruction Command Test Load, Add, Subtract, and Logical Micro-Instructions Branch Micro-Program/DROM/ROM Organization ARITHMETIC AND LOGICAL OPERATIONS ALU Operation Multiplication Division Fixed Point and Floating Point User Instructions MULTIPLEXER BUS PROGRAMMING AND MAINTENANCE CONSOLE TELETYPEWRITER CONTROLLER CORE MEMORY INTERFACE Memory Address Registers Memory Data Register Memory Timing and Control Parity, Protect, and Read/Write Logic

# INTRODUCTION

The Central Processor is the computational and control center for GE-PAC\* 3010/2 process computer systems. Its principal components are a Core Memory and a Model 70 Processor manufactured by INTERDATA Inc. The Model 70 Processor is a very efficient, fast, and highly compact unit, which makes extensive use of medium scale integration (MSI) circuits.

Since detailed descriptions of Central Processor operation and analyses of its logic functions are available in other publications (see the "References" heading under this introduction), this publication provides a description of the overall operation of the Processor, so that with a good understanding of the basic principals and the relations of the user instruction set, the micro-program, and the hardware, the detailed material may be used more efficiently.

#### FUNCTIONAL DESCRIPTION

The entire Processor is contained on four printed wire boards, each of which is approximately 15" X 15". These boards are installed in slots 7, 6, 5, and 4 in a basic Central Processor Chassis, which is normally installed in a Central System Cabinet. The four PWB's are: Read-Only Memory (ROM), Arithmetic Logic Unit (ALU), Memory Control (MC), and Input/ Output (I/O). In addition to the four Processor boards, the basic Central Processor Chassis may contain two 8KB Core Memory PWB's and two Selector Channel PWB's, two 15" X 15" I/O PWB's, or up to four 7.5" X 15" I/O controllers. Some systems use a Core Memory which is manufactured by General Electric Co. and is contained entirely in its own chassis.

The Processor provides GE-PAC 3010/2 systems with a functional capability similar to much larger and more complex computers through the use of a solid state non-volatile Read-Only Memory (ROM), which contains a micro-program that executes microinstructions. Micro-program routines perform the 113 user instructions, the automatic I/O sequences, and housekeeping operations, such as interrupt monitoring, Programming and Maintenance Console service, and automatic register storage and restoration during power down/restart sequences.

The micro-program in ROM uses a set of 16 microinstructions, each of which is decoded and executed directly by the hardware. The running program uses a set of 113 user instructions. User instructions are executed by micro-program routines which are started as the hardware decodes the user instruction.

Fig. INT.1 is a functional block diagram of the Central Processor. All of the elements on that block diagram except for Core Memory and the Bulk Memory Options are in the Processor.

\*Registered Trademark of General Electric Company

User instructions are fetched from core and stored in the Instruction Register while they are decoded and executed. The Decoder ROM decodes the instruction to determine the starting address of the microinstruction routine in ROM that executes the user instruction.

Overall control of the Processor operation is a function of the Program Status Word (PSW) which is held by the PSW Register. The upper half of the 32 bit PSW contains status bits which control the Processor's response to interrupts and reflect the outcome of the execution of user instructions. The lower half of the PSW is the location counter. It contains the core address of the next user instruction to be executed.

Arithmetic and logical micro-instructions are executed by the A register, Arithmetic Logic Unit, B Shifter, and the SRH and SRL shift registers. The register stack consists of 20 16-bit hardware registers, four of which are Micro-Program Registers, and 16 of which are General Purpose Registers for the user instructions. The fourth Micro-Program Register contains the Location Counter portion of the PSW (LOC).

The Multiplexer Channel and Bus is the interface to all I/O controllers in the 3010/2 system. All I/O controllers have an identical interface to the Multiplexer Bus. Core Memory may serve the Processor and up to four Direct Memory Access Channels (DMAC). DMAC users, such as the Selector Channel, interface with core via the Memory Bus. The Selector also has a Multiplexer Bus interface.

#### REFERENCES

The publications and drawings described here provide detailed information which is useful in understanding and maintaining the Processor. This publication is intended to provide an overall description of the Processor, and to relate each major functional area to all others, so that the other documentation will be more meaningful and can be used more efficiently. Not all of the documentation described is necessary to gain a basic understanding of the Processor's operation. The Central Processor Reference Manual, the Summary of Characteristics card, this publication, and the schematics will probably be used most often. Reference to the Micro-Instruction Manual and the micro-program listing will probably be necessary only when troubleshooting to the component replacement level.

#### GE-PAC 3010/2 Central Processor Reference Manual

The Central Processor Reference Manual, GET-6174, provides a functional description of the Central Processor, including detailed descriptions of the Program Status Word, dedicated Core Memory Addresses, interrupt handling, each user instruction, and Automatic I/O operation. The operation of the I/O subsystem and the Direct Memory Access Channels are also described in detail, and the standards for all controllers and devices connected to these interfaces are provided. User instruction execution times are listed in Appendix 5 in the reference manual. This manual is included in the Theory of Operation binders provided with each 3010/2 system.

#### GE-PAC 3010/2 General Description

The General Description, GET-6227, describes the functions, parameters, speeds, tolerances, and operating sequences of all standard 3010/2 subsystems, including the Central Processor and I/O subsystems. It is included in the General Information section of 3010/2 Computer Maintenance Manuals.

#### **Summary of Hardware Characteristics**

The Summary of Hardware Characteristics, PCP-231, is printed on card stock, and is designed to be carried in a pocket. It contains a summary of hardware specifications for standard 3010/2 products, including summaries of user instructions in numerical order by "Op Code" and alphabetical by name. The command and status bytes for all standard controllers are provided, as well as notes on console operation, hexadecimal notation, and a bootstrap loader.

#### **INTERDATA** Schematic Symbols and Notation

The symbols and notation used on the INTERDATA functional schematics are described under Product Documentation heading in the General Information section of the 3010/2 Computer Maintenance Manual. Typical PWB and connector lay-outs are described with the pin numbering conventions.

#### **Processor Functional Schematics**

There are two manufacturing variations in the Model 70 Processor. After the original PWB's had undergone several revisions, it was decided that the board lay-out should be completely redesigned for future manufacture. As a result, 3010/2 systems have boards referred to as "old copper" or "new copper". They may be identified by the "M" (manufacturing variation) designators on the board part numbers, which are stamped near the front edge of each PWB:

- Old Copper 35-388M01Rxx (ROM) 35-389Rxx (ALU) 35-387Rxx (MC) 35-390Rxx (I/O)
- New Copper 35-388M02Rxx (ROM) 35-389M01Rxx (ALU) 35-387M01Rxx (MC) 35-390M02Rxx (I/O)

Since the component locations on the two versions are different, different functional schematics are required:

- Old Copper GE drawing 71A102027, INTERDATA dwg. no. 01-051RxxD08.
- New Copper GE drawing 71A102054, INTERDATA dwg. no. 01-051M01RxxD08.

The two schematics are almost identical and the functions in either version are the same with minor exceptions. All schematic location references, such as 8K8 (sheet 8, coordinates K8) are the same for either schematic. The component physical location designators, however, are all different.

#### **Model 70** Maintenance Specification

The Model 70 Maintenance Specification is INTERDATA specification no. 01-051F01A21. It is part of the Model 70 Maintenance Manual 29-266, which is reprinted by GE as publication no. 3010/2-T. The INTERDATA specification provides a detailed description of the logic functions throughout the Processor. Once an understanding of the overall Processor functions and the relationships of the user instructions and the micro-program are attained, the maintenance specification is useful for a detailed analysis of the logic functions. The Processor signal mnemonics and schematic origins are listed in the final pages of the INTERDATA maintenance specification. The maintenance specification describes some tests and adjustments, but for GE-PAC 3010/2 systems, the instructions in the Processor section of the 3010/2 Maintenance Manual are to be used.

#### GE-PAC 3010/2 Processor Maintenance

The Processor section of the 3010/2 Computer Maintenance Manual contains preventive maintenance, performance testing, adjustment, troubleshooting, repair, and parts information for the Processor.

#### **Micro-Instruction Reference Manual**

The Model 70 Micro-Instruction Reference Manual is INTERDATA publication no. B29-253 and is reprinted as GE publication no. 3010/2MI-M. It provides detailed descriptions of each micro-instruction plus general information on micro-programming technique.

#### **Micro-Program Listings**

The micro-program listing consists of a listing of the contents of the Decoder ROM (DROM) plus the ROM micro-program listing. The Micro-Instruction manual describes the coding and symbols used.

DROM Listing - GE drawing no. 71A101116, INTERDATA dwg. 05-038A13.

ROM Listing - GE drawing no. 71A101117, INTERDATA dwg. 05-039RxxA13.





Fig. INT.1 GE-PAC 3010/2 Central Processor

ω

3010/2PRC-T

PROCESSOR

## **OPTIONS**

The only Processor option is the Power Failure Detector and Automatic Restart feature. The Power Failure Detector monitors the primary AC input to the Central Processor and, if the line voltage decreases to 95 VAC or less or drops out for more than about one cycle, it initiates storage of the contents of the PSW and all General Registers into the core area specified by dedicated core address X'22', the register save pointer. The Power Failure Detector initiates a micro-program routine which accomplishes the register and PSW storage before the logic power supply voltages decay below the operating levels.

When AC power returns or is turned back on, another micro-program sequence is initiated which restores the PSW and General Registers, so that, after the hardware is initialized, the running program can con-

4

tinue sequencing from the same point where power failure (or turn-off) was detected.

Where the Processor does not have this option, the register storage and restoration micro-program sequences still run on power-down and power-up, but there is no guarantee that the PSW and register storage will start early enough to be successfully completed and the Processor goes to the Wait state after the power-up sequence.

Central Processor Model numbers A7503 and A7504 have this option. Model numbers A7501 and A7502 do not have the Power Failure Detector. If the 35-390 I/O PWB in slot 5 of the Central Processor chassis has two trimmer potentiometers at the front edge, the Power Failure Detector is present. If it has only one trimmer, the option is not present (the second trimmer is for Teletypewriter Controller timing).

# THEORY OF OPERATION

#### **BASIC CONCEPTS**

Fig. THEORY.1 is a functional schematic related block diagram of the basic Central Processor. Each functional area in the Processor is represented by a block which indicates the Processor PWB on which the area is located and the functional schematic sheet number where the area appears. The S Bus and B Bus are really just common tie points used as the source and destination of information enroute from one functional area to another, so they appear on several schematic sheets. Physically, the Multiplexer Bus is back panel wiring on the Central Processor chassis I/O slots and on I/O expansion chassis, so it appears in the functional schematics only where it interfaces with the Processor.

The Programming and Maintenance Console (Display Panel) is considered as part of the Processor, but it is a separate module that plugs onto the Processor's I/O board and it has its own functional schematic, which is referenced on the block diagram. Core Memory is not a part of the Processor, but its relation to the Processor must be shown on the block diagram to make it complete, and the functional schematic drawing number for the INTERDATA Core Memory appears on the block diagram. The logic drawing for the GE Core Memory will be referenced on the block diagram when it is developed.

The Processor sequencing is under control of the micro-program and the phase control logic on the ROM board. The micro-program runs continually when power is on, even if the Processor is in the Wait state with no user instruction sequencing taking place. The micro-program must be running so that it can test the hardware and interrupt status to determine when there is something to do. When the Processor is not in the wait state, the micro-program and the phase control logic continually monitor internal and external conditions to determine what task, such as executing a user instruction, servicing an interrupt, or initiating the power-down sequence, should be accomplished.

The Processor is always in one of four phases of operation as it sequences through its tasks. Phase control will be described in more detail later but the purpose of each of the phases should be understood at this point. The four phases are:

- Phase 3 (P3) This is the interrupt servicing phase. An interrupt can be from an I/O controller, or it may be an internal interrupt such as a machine malfunction interrupt, or a console service request.
- Phase 0 (P0) This is the user instruction decoding phase.

- Phase 1 (P1) Second operand arithmetic is performed in P1 when user instructions are indexed.
- Phase 2 (P2) This is the user instruction execution phase.

The Decoder ROM translates the "Op Code" of each user instruction in the Instruction Register to the beginning address of the micro-routine that executes the user instruction, and that beginning address is transferred to the ROM address register as the Processor enters phase 2 to execute the instruction. The Processor hardware may also load the ROM Address register with the beginning address of microroutines dedicated to other functions such as housekeeping and interrupt servicing. The micro-program also may load a new ROM address as it branches to new areas in the micro-program.

As micro-instruction sequencing progresses, the ROM address is automatically incremented after each micro-instruction is fetched and executed. ROM data is strobed out of the ROM to the ROM Data Register as the execution of the previous micro-instruction is completed, and the ROM Data Register holds each micro-instruction as it is decoded and executed by the Processor hardware.

#### INITIALIZATION

The GE-PAC 3010/2 system hardware is initialized by the system clear line (SCLR0) from the Processor during the power-on sequence, or when the INT switch on the Display Panel is pushed. SCLR0 goes true about three milliseconds after the Power Failure Detector detects a power loss and it remains true while power is off. It also goes true about three milliseconds after the INT switch on the Display Panel is pushed. When the Processor is initialized, the clock timing logic is initialized and the clocks stop, all alarm and control flip-flops are reset, the ROM address is set to zero, the phase counter is set to P3, and the memory control logic is reset.

Note that the PSW and its location counter and the General Registers are not reset. This is because during the period before the SCLR0 line goes true, the micro-program enters phase 3, finds that a power failure interrupt is present (PPF) and it enters the routine at ROM address X'9E'\* which stores the PSW and General Registers in the core area specified by the contents of the register save pointer at core address X'22'.

When the micro-program has finished storing the PSW and registers, it executes a Do micro-instruction

\*X' ' indicates that the numbers between the ' ' marks are in hexadecimal notation.











specifying power down (POW), and that causes the initialize logic on sheet 9 of the schematic to drop the initialize relay, forcing SCLR0 true.

If the initialization and register storage was a result of pushing INT on the Display Panel, the initialize relay will pick back up after several milliseconds, making SCLR0 false. If it was due to a power shutdown, the relay will pick back up when logic power returns or is turned back on. In either case, the hardware will be initialized and the micro-program will start at ROM address zero. This sets the microprogram RUN flip-flop (8J7), the micro-program steps to X'0001' and branches to the routine at X'0086' which restores the PSW and general registers from core. If the micro-program determines that the Display Panel controls call for the RUN mode, instruction sequencing will continue at the location count which was present when the initialization sequence began.

This means that Processor initialization does not determine the PSW status, location count, nor the contents of the General Registers. If you want to change the PSW manually, a Load PSW (LPSW) or Exchange PSW (ESPR) instruction may be executed from the Display Panel. Only branch user instructions, LPSW, and Display Panel entries in Address mode can change the location count. If you wish to initialize the PSW and the principal dedicated core addresses, prior to executing a bootstrap loader to load a binary tape, the procedure on page 5 of the Summary of Hardware Characteristics card, PCP-231, is recommended. If the Power Failure Detector is not present, the initialize relay will drop on power failure before the PSW and register storage micro-program routine can start, so the contents of the PSW and General Registers after power returns and the initialize sequence is finished is uncertain. If power is turned off at the Display Panel or if INT is pushed on such a system, storage and restoration of the PSW and registers will take place, and the Processor will go to the wait state.

The Power Failure Detector and initialization logic are on sheet 19 of the Processor functional schematic. The INT and power off switch inputs from the Display Panel (INITO and POFF0) are at 19A4. The initialize relay is at 19M2. The primary power failure lead, PPF1 (19F4), is tested by the micro-instruction test logic on sheet 18 to determine when the PSW and register storage sequence should be run. PPF1 goes true when INT is pushed, when power is turned off at the Display Panel, or when the Power Failure Detector detects a drop in line voltage (PFDT0).

#### TIMING

A series of clock timing pulses controls the timing of Processor functions. The timing diagram on Fig. THEORY.2 shows the relationships of the principal Processor clocks. Oscillator OC1 (19D8) runs at 16 MHz, so its period is 62.5 nanoseconds. The clock logic is held reset when the system is initialized (SCLR0) and the system clock (SYSCL1) is held high until SCLR0 and CLKSTP1 (19N5) go false. When the initialize line is released, the GO flip-flop sets (19E8) and SCSCL1 starts to run, producing a clock pulse train of the same frequency as OSC1, but inverted.



Fig. THEORY.2 Clocks

T21, T21SY1, and DT21 are the principal microinstruction clocks and they run at one clock per machine cycle, recurring each 250 nanoseconds. DT21 is delayed slightly from T21 in order to accomplish some of the functions in micro-instruction execution after the undelayed clocks have passed. The delay is accomplished by toggling a flip-flop consisting of two cross connected NAND gates.

Several of the Processor clocks are skipped one or more times in order to delay micro-instruction sequencing as the Processor waits for external events such as Core Memory and I/O responses, or internal functions, such as data and address modifications by the Arithmetic Logic Unit or multi-step arithmetic and shifting operations.

## PHASE CONTROL

As has been mentioned, the Processor is always in one of four operating phases and these phases are related to the basic task being performed by the processor. Fig. THEORY. 3 shows the relation of the four phases. Fig. THEORY. 4 is a flow chart of the Processor's operating sequence. The phase control logic appears on sheet 9 of the functional schematic.

All entries to a new phase, except for the entry to phase three on initialization and exits from phase zero, are caused by the execution of a Do (D) microinstruction specifying phase change (PC) as one of its functions. The hardware determines which phase to enter next, according to the phase which the Do micro-instruction is exiting, and the Processor operation required next.

The following descriptions of the four phases indicate the tasks accomplished in each phase, and identify what is accomplished by hardware and what is accomplished by the micro-program. Refer to Fig. THEORY.4 when reading the phase descriptions. Micro-program instructions and sequences are described under the Micro-Program Heading in this publication.

The phase control logic is on sheet 9 of the Processor schematic. The PC0 (9F2) and PC1 (9G2) flip-flops store a binary count equal to the current phase. Clock control and skipping logic used in microinstruction execution is in the upper-left area of sheet 9. Most of the phase change logic is in the lower left area of sheet 9, and the SRAHxxx and SRALxxx gates in the lower-right area of sheet nine force the ROM address to appropriate points for entries to the phase three micro-instruction routines, as instruction sequencing is interrupted by various events.

#### **Phase Three**

If phase three is entered as a result of initialization, the ROM address will be zero, so the micro-program steps to X'01', the micro-program RUN flip-flop (8J7) sets, and the micro-program branches to X'B6',



Fig. THEORY.3 Phase Relationships

the start of the power-up sequence which restores the PSW and General Registers from core.

The term "interrupt", when used in relation to phase three, includes some events which might not be thought of as interrupts, but are interrupts in the sense that they cause user instruction sequencing to be suspended while some housekeeping functions take place. These include I/O interrupts, power failure, machine malfunctions, requests for service by a console (Display Panel) operator, and power failure. Fixed Point Divide Fault, Floating Point Arithmetic, and Queue Termination interrupts are handled by the micro-program in phase two, and are not serviced in phase three.

There are three interrupt entry points to the phase three portion of the micro-program. It is entered at X'100' if an illegal instruction is detected in phase 2, an Illegal Instruction PSW swap takes place, and the micro-program executes a Do to exit phase three and enter phase zero. If, during execution of the first micro-instruction in phase two, the hardware determines that the user instruction is one that can be interrupted without upsetting the user program, an enable flip-flop, EBL (4S3) is set which permits an abort of the user instruction execution, if an interrupt occurs. The micro-program is entered in phase three at X'0A' if such an abort occurs. If there is no abort in phase 2 but an interrupt occurs, the microprogram will be entered in phase 3 at X'010'.

Each time phase three is entered due to an interrupt, the micro-program executes Test (T) microinstructions to find out what kind of an interrupt is pending, and then performs whatever is necessary to service the interrupt. In most cases, a PSW swap will take place, and when the phase three microprogram addresses the next user instruction, it will be in a new area of the user program, which either takes the user's corrective action, or executes whatever user instructions are required to service the



.

.

PROCESSOR

÷

interrupt. If the micro-program determines that the interrupt was a request for Automatic I/O service, it remains in phase three, executes the Automatic I/O function, and then executes a Do to exit to phase zero.

If the interrupt was one of the class that can be inhibited by the PSW (see the Summary of Characteristics card, Section 4 of the General Description, or the CPU Reference Manual), the phase three microprogram will not do anything that interrupts the user program, and it addresses the next user instruction and leaves phase three for phase zero.

If the EXE button on the Display Panel is pushed, a console service request (CATN) is generated. If the SGL switch is down when EXE is pushed, the phase three micro-program tests will determine that the single step mode was requested. In the single step mode, sequential user instructions are executed each time EXE is pushed, and after updating the display, the micro-program addresses the next sequential instruction and leaves for phase zero to decode and execute the instruction.

If the RUN switch on the Display Panel is up when CATN is pushed, the halt mode is requested, and the micro-program enters an idle loop while waiting for the next request from the console. There is another idle loop in the phase three micro-program area that runs while the Processor is actually in phase 2. The second loop is entered from the Load PSW or Exchange PSW micro-routines, if the new PSW has bit 0 set, specifying the interruptible Wait State. The micro-program stays in this second wait loop until any interrupt occurs, and it then leaves the Wait State, re-enters phase three to service the interrupt.

Some of the interrupt and test logic which initiates phase three and is used in phase three is on the right half of sheet 18 of the Processor schematic. The enable flip-flop and the phase two abort logic are in the upper right-hand corner of sheet 4. This logic supplies signals to the phase control logic on sheet 9 which sets up phase three, generates the phase three entry ROM addresses, and exits phase three for phase zero when a Do specifying phase change is executed in phase three,

#### Phase Zero

There are no micro-program routines associated with phase zero and the phase zero functions are accomplished entirely by hardware. In addition to the phase change function, the Do micro-instruction that exits phase three, requests a memory read which fetches the first halfword of the next user instruction and places it in the Memory Data Register and the Instruction Register. If the instruction consists of a single halfword only, no second halfword fetch is required, so the ROM address of the user instruction micro-routine is loaded from the Decoder ROM and phase 2 is entered.

If the user instruction is one of those consisting of a fullword the second halfword is requested by the same Do micro-instruction that initiated phase zero, because that micro-instruction is held in the ROM Data Register until phase zero is complete. After the second halfword has been transferred from core (the A field of the instruction) the hardware loads the ROM Address of the micro-routine of the user instruction from DROM and goes to phase 2, or it goes to phase 1 so that the second operand arithmetic can be performed.

If the user instruction is a Register to Indexed Memory instruction (RX; LH - Load Halfword is an example) or a Register Storage instruction (RS; LHI - Load Halfword Immediate is an example) which is to be indexed, an appropriate phase 1 entry address is loaded into the ROM Address Register and phase 1 is entered.

The Do micro-instruction that covers all of phase zero generates the one or two memory requests, and the phase control hardware on schematic sheet 9 handles the change to phase two or phase one and generates the phase one entry ROM Addresses, as required. The Instruction Register Decoding Logic on sheet 10 generates an address modification term, ADMOD1, which enters sheet 9 at 9A1. If ADMOD1 is true, phase one is entered from phase zero. If ADMOD1 is false, phase two is entered. The terms RR and RS from the instruction decoding logic on sheet 4 enter sheet 9 at 9D4 (RR) and 9L6 (RS) and these terms are used to determine the type of instruction. RR0 is true for both RR and Short Form (SF) instructions. If RR and RS are false, the instruction is an RX type. The two GDROM lines at 9H9 load the ROM Address Register from DROM when phase two is entered from phase zero.

#### Phase One

The change from phase zero to phase one occurs (if phase two is not entered from phase zero) at the trailing edge of the final clock in the Do microinstruction which covered phase zero. At that time the memory data (A), which was fetched in phase zero will be in the Memory Data Register. The phase one micro-program entry point determines what type of second operand modification takes place. There is a separate micro-routine for each of the three entries, and those routines do just what Fig. THEORY. 4 indicates.

If the entry is at X'02', an add micro-instruction forms the second operand from A and the contents of the General Register specified by X2, and a Do is executed to go to phase two. If the entry is at X'04', A is transferred to the Memory Address Register and a Do is executed to fetch the contents of the core location specified by A and to enter phase two. If the entry is at X'06', an Add is executed to form the second operand address from A and the contents of the General Register specified by X2 and a Do is executed to fetch the contents of that address and to enter phase two.

There is an exception for the entries at X'04' and X'06'. User instructions STH, BAL, BTC, and BFC,

may have a valid X2 field, but do not require a memory read, so the memory fetch at the conclusion of phase one does not take place, even though the Do micro-instruction requests it. STRB1 at 9E5 is true when any of these user instructions is in the Instruction Register and when the phase one Do is executed, no memory start, NOMEM0, at 9E9 goes true, disabling the PSTART gate at 30N7, causing the memory control logic to ignore the memory read request. User instructions STM, STE, AL, and RH also do not need the memory read on exit from phase one, but it takes place anyway, and the micro-routines which execute these instructions ignore the memory data.

If phase one was entered, the starting address of the user instruction micro-routine will not yet have been loaded in the ROM Address Register, so the Do exiting phase one generates GDROMA and GDROMB at 9H9 to load the ROM address from DROM.

#### Phase Two

An illegal instruction interrupt may occur at the beginning of phase two if the user instruction "Op" code (IR bits 0 through 7) is not defined in the Decoder ROM and is therefore not that of one of the 113 user instructions, or if the instruction is a Privileged Instruction and PSW bit 7 is set. PSW bit 7 is set, specifying the Protect Mode, when user programs running under an operating system such as RTMOS-30 are functioning. All I/O and PSW control instructions are Privileged and can be executed by the operating system only. RTMOS-30 runs with PSW07 reset and programs running under RTMOS-30 run with PSW07 set. If the Automatic Memory Protect Controller is present, the memory protect function is enabled when PSW07 is set.

If the Instruction Register does not hold a valid "Op" code, the ROM Address Register will be loaded with zeros at GDROM time because the DROM holds no information for undefined "op" codes. ROM address zero contains all zeros. Since bits 0 through 3 of a Do micro-instruction are all zeros, D1 at 8J5 will be true, but RD140 at 8R3 will be high in this case. (RD14 is set in all Do micro-instructions.) Since the micro-instruction RUN flip-flop is set at this time, ILLEG0 (8J9) goes true. ILLEG0 makes "go to phase three, "GTP30 (9G9), true, and produces a ROM address of X'100' from the SRAH and SRAL gates at 9J9 through 9L9. The Processor enters phase three at ROM address X'100' and the Illegal Instruction PSW swap is accomplished by the microprogram.

The DROM output for all privileged user instructions attempts to set the most significant ROM address bit, RAH04, but if PSW07 is reset, the DC clear input to RAH04 is held low so that stage will not set. If PSW07 is set RAH04 will be set at GDROM time if the user instruction is privileged. This produces a ROM address greater than X'800', which does not exist, because the ROM has addresses from X'000' through X'5FF', only. If RAH04 remains set when RDSTB0 gates data to the ROM Data Register, RD is cleared by the AND gate at 8A3. As a result, the ROM data for privileged instructions attempted when PSW07 is set will be all zeros, and ILLEG0 will go true, causing an entry to phase three at ROM address X'100'.

If the user instruction is legal, the execution of its micro-routine proceeds while the logic in the upper right hand corner of schematic sheet 4 watches for interrupts. The phase two abort enable flip-flop, EBL0, consists of two cross connected NAND gates, one of which has eight input leads. The enable flipflop sets if the current function is not:

- Loading a new PSW (LPSW0)
- Loading a new Location Count (LLOC0)
- An I/O operation (LDIO0 or UDIO0)
- Loading a General Register specified by a user instruction (LYD0)
- Writing into Core Memory (MWPW0)

If any of these functions occur during phase two, EBL resets and a phase two abort cannot occur until the execution of the user instruction is completed. If EBL is set and a Machine Malfunction, Data Channel Request, or I/O interrupt occurs, INTA0 (4N1) goes true, and ABRT0 goes true (4L5). ABRT0 makes GTP30 (9G9) true and forces the gates at 9J9 through 9L9 to set the ROM address to X'00A'. The Processor then enters phase three at X'00A' to service the interrupt.

When the user instruction micro-routine is completed, the Do micro-instruction at the end of the routine requests a phase change and tests for any interrupts, including a console service request. If an interrupt is pending, DTESTO (9J6) and GTP30 (9G9) go true and cause the Processor to enter phase three at ROM address X'010' to service the interrupt.

If no interrupt is pending when the Do is executed, DTEST0 and GTP30 will be false and the Processor enters phase zero to decode the next user instruction.

## MICRO-PROGRAM

Micro-instruction coding is summarized on sheet 3 of the Processor functional schematic and each microinstruction described in detail in the Model 70 Micro-Instruction Reference manual, 3010/2MI-M (B29-253). The discussion in this publication is intended to relate the micro-program and the micro-instructions to the hardware.

The micro-program instruction set consists of 16 hardware executed micro-instructions of the following ROM Data Register format:

| 0 3     | 4 15                             |
|---------|----------------------------------|
| Op Code | Function/Source/Destination/Data |

#### The micro-instructions are:

| Op Code (Hex.)                                                                                                   | Instruction      | Symbol                 |
|------------------------------------------------------------------------------------------------------------------|------------------|------------------------|
| 0                                                                                                                | Do               | D                      |
| 1                                                                                                                | Command          | С                      |
| 2                                                                                                                | Test             | Т                      |
| 3                                                                                                                | Branch           | в                      |
| 4                                                                                                                | Load             | L                      |
| 5                                                                                                                | Load Immediate   | L                      |
| 6                                                                                                                | OR               | 0                      |
| 7                                                                                                                | OR Immediate     | 0                      |
| 8                                                                                                                | AND              | Ν                      |
| 9                                                                                                                | AND Immediate    | N                      |
| Α                                                                                                                | Exclusive OR     | X                      |
| В                                                                                                                | Ex. OR Immediate | X                      |
| С                                                                                                                | Add              | Α                      |
| D                                                                                                                | Add Immediate    | A                      |
| Е                                                                                                                | Subtract         | S                      |
| F                                                                                                                | Subtract Immed.  | $\mathbf{S}^{(n)}$ and |
| and the second |                  |                        |

Note that for Op codes X'5' and above, an odd Op code (RD bit 3 set) indicates an immediate microinstruction where bits 8 through 15 of the ROM Data Register hold a data byte for immediate use of the micro-instruction. As an example a Load Immediate micro-instruction coded X'5810' specifies load the data byte X'10' into destination X'8'.

#### **Do Micro-Instruction**

The Do micro-instruction is the principal Processor control instruction. ROM data bit 14 is always set in a Do micro-instruction, to differentiate it from ROM data equal to zero, which occurs when an illegal user instruction is encountered, or an attempt is made to execute a Privileged user instruction while in the Protect Mode (PSW07 set).

ROM data bits 4 through 15 of a Do specify the function to take place. These functions include memory read, memory write, increment location counter, phase change, clearing and setting of flags, initializing the hardware (POW), and phase changes. Two Do instructions which are often used to leave phase two after a user instruction has been executed are:

- 0AC2 D P2N Phase two normal exit
- 0BC2 D P2J Phase two jam exit

For P2N, RD bits 4 through 15 call for memory read (RD04) to fetch the next user instruction, increment the Location Count (RD06), request phase change (RD08), and clear the BANK and UTility flip-flops (RD09). P2J calls for the same functions plus JAM (RD07), which copies (or jams) the contents of the Flag Register into the Condition Code in the current PSW.

The Do Op code is detected by an AND gate on schematic sheet 8 which generates D1 at 8D4 when RD00 through RD03 are all zero. RD bit 14 must also be set to avoid making ILLEG0 (8J9) true, and forcing an Illegal Instruction interrupt. Memory Read (RD04) and Memory Write (RD05) are interpreted in the Memory Control logic which they enter at 30S9. The BANK and UT flip-flops are on sheet 12 and are cleared by CLR0 at 9N4. The Location Count is incremented when FRCLOC0 goes true, forcing the location counter two to be added to the Location Count by the ALU. FRCLOC1 forces the GA140 input to the ALU (12R5) to be true while all other GA bits are zero. This X'2' is added to set the location count to the address of the next sequential user instruction (the ALU is conditioned to add on a Do micro-instruction).

Other Do functions can be found in the logic by following the ROM data leads from sheet 8 or by looking up the mnemonics involved in the listing at the end of the Model 70 Maint. Specification (see References in the Introduction to this publication).

#### Command

The Command micro-instruction is another Processor control instruction similar to Do, and in fact, Command duplicates the memory read and memory write functions of Do. In addition, Command can specify multiply, divide, repeat the next micro-instruction a specified number of times, shift left, shift right, set and reset UT and BANK flip-flops, and carry in/ carry out of the ALU.

The Command OP code is detected by an AND gate at 13G7 which produces CMND1 (13K7). Most of the Command functions specified by RD04 through RD15 are decoded near the bottom of sheet 13 and then applied to the ALU shift register logic and control logic on sheets 14 and 15.

#### Test

The Test micro-instruction tests for internal Processor conditions such as pending interrupts, the status of the UT flip-flop, condition code bits, and the user instruction operation length.

The Test Op code is decoded by an AND gate at 17M2 that produces CTEST1 at 17N1. The logic in the upper right-hand area on sheet 17 sets the G flag (FLR14) if any of the tested functions are true. It sets the L flag (FLR15) if none of the tested functions are true.

The functions tested are specified by ROM data bits 4 through 15 which are compared with the appropriate RD bit in the upper right-hand area of sheet 18 of the Processor schematic.

#### Load, Add, Subtract, and Logical Micro-Instructions

Micro-instruction L, A, S, O, A, and X condition the Arithmetic Logic Unit (ALU) to perform the function indicated by the micro-instruction name, and process data input from the source defined by the micro-instruction via the B Bus and from the A Register, through the ALU and to the specified destination, via the S Bus. The operation of the ALU is discussed under the Arithmetic and Logical Operations heading in this publication. The Op codes for these micro-instructions are decoded in the upper-right area of schematic sheet 13, but the decoding does not result in individual mnemonics identifying the instruction. Instead, the ALU control leads, M, S0, S1, S2, and SUB are conditioned to place the ALU in the mode required. Table THEORY.1 lists the control lead equations for each arithmetic and logical function.

The gates from 13C3 to 13G3 transfer ROM data bits 8 through 15 directly to the B Bus for use in executing immediate arithmetic and logical micro-instructions. These gates are all enabled when RD03 is true, indicating an immediate micro-instruction, if the micro-instruction is not a Do or Command (DDCO).

Immediate arithmetic and logical micro-instructions have the following ROM data format:

| 0     | 3   | 4  | 7   | 8    | 15   |
|-------|-----|----|-----|------|------|
| Op Co | ode | De | st. | Data | Byte |

Non-immediate arithmetic and logical microinstructions have the following format:

| 0 3     | 4 7   | 8  | 11   | 12     | 15     |
|---------|-------|----|------|--------|--------|
| Op Code | Dest. | So | urce | Extend | ded Op |

The destination fields specify which register the results of the micro-instruction execution will be placed in. The source field specifies the address of the register containing the first operand. The second operand to be used by the ALU in processing the data is in the A Register (AR). Table THEORY.2 lists the available sources and destinations in terms of micro-program listing symbols and hexadecimal source and destination codes.

Destination decoding logic appears principally in the lower-left area of schematic sheet 8. Most destination mnemonics begin with "L", as in LIRO (8D9), Load Instruction Register. Source decoding appears principally on sheets 13 and 18. Most source mnemonics begin with "U" as in UMDR1 (18C5), Unload Memory Data Register. The 20 Micro-Instruction and General Registers may all be sources or destinations and their source and destination addresses are decoded on sheet 10.

The Extended Operation (E) field in the non-immediate arithmetic and logical micro-instructions specifies various data manipulation options such as shift, cross shift, carry in, carry out, etc., if the Multiplexer Bus is not the source or destination. If the Multiplexer Bus (IO) is the source or destination for a Load micro-instruction, the E field specifies which Mux. Bus control line to activate (SR, ACK, DR, etc.) and it may specify data shifts or cross shifts. Refer to the Micro-Instruction manual for E field definitions. The data manipulations specified by the E field are decoded on schematic sheets 12 and 13.

| Load (L)         | $= M \cdot S0 \cdot S1 \cdot S2 \cdot \overline{SUB}$                                                                               |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Add (A)          | $= \overline{\mathbf{M}} \cdot \mathbf{S0} \cdot \overline{\mathbf{S1}} \cdot \overline{\mathbf{S2}} \cdot \overline{\mathbf{SUB}}$ |
| Subtract (S)     | $= \overline{\mathbf{M}} \cdot \overline{\mathbf{S0}} \cdot \mathbf{S1} \cdot \mathbf{S2} \cdot \mathbf{SUB}$                       |
| OR (O)           | $= \mathbf{M} \cdot \mathbf{S0} \cdot \mathbf{S1} \cdot \mathbf{\overline{S2}} \cdot \mathbf{\overline{SUB}}$                       |
| AND (N)          | $= \overline{\mathbf{M}} \cdot \mathbf{S0} \cdot \overline{\mathbf{S1}} \cdot \overline{\mathbf{S2}} \cdot \overline{\mathbf{SUB}}$ |
| Exclusive OR (X) | = $M \cdot S0 \cdot \overline{S1} \cdot \overline{S2} \cdot \overline{SUB}$                                                         |
| Do (D)           | = Same as Add                                                                                                                       |
| Command (C)      | = Same as Add                                                                                                                       |
| Test (T)         | = Same as Load                                                                                                                      |
| Branch (B)       | = Same as Load                                                                                                                      |

Table THEORY.1 Micro-Instruction/ALU Control Lead Equations

The Mux. Bus control line specified by the E field on an I/O Load originates on sheet 20.

#### Branch

The Branch micro-instruction causes the ROM address to branch to a new micro-program location if any of the conditions specified by the microinstruction are true. If none of the specified conditions are true, the ROM address is incremented normally and the next micro-instruction is executed. Only ROM address bits 8 through 15 (RAL8:15) can be changed if the branch takes place, so the branch cannot extend beyond the area defined by the current RAH4:7 value. Branch has the following ROM data format:

| 0     | 3   | 4    | 7      | 8     | 15      |
|-------|-----|------|--------|-------|---------|
| Op Co | ode | Conc | lition | New A | Address |

The conditions tested are counter not equal to one (RD4:7 = 0), C flag true (RD4), V flag true (RD5), G flag true (RD6), and L flag true (RD7). The Branch decode and test logic is near the bottom of schematic sheet 18. BRA1 (18H8) is true when Op code X'3' is decoded. Counter not equal to one,  $\overrightarrow{\text{CTONE}}$ , and the Flag Register bits are tested, and G0BRA0 goes true, if the branch is to take place. If G0BRA0 goes true, LRAL0 (19K9) causes the RAL register to be loaded from RD8:15.

## Micro-Program/DROM/ROM Organization

The Decoder ROM (DROM) consists of three 19-049 MSI chips that appear on sheet 4 of the Processor schematic. Each of the DROM chips has four bits of each of 256 words built into it. The three chips have the capability of storing up to 256 12-bit DROM words,

| RD04:07 (Hex.)                                                                              | Symbol                                                                                                                        | Destination                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>A<br>8<br>9<br>A<br>B<br>C<br>D<br>E<br>F | RAH or MR0<br>RAL or MR1<br>PSW or MR2<br>LOC<br>FLR<br>MAR<br>SRH<br>SRL<br>AR<br>IR<br>MDR<br>IO<br>CTR<br>YS<br>YD<br>YDP1 | ROM Address Reg. High or Micro. Reg. 0*<br>ROM Address Reg. Low or Micro. Reg. 1*<br>Upper PSW halfword or Micro.' Reg. 2*<br>PSW Location Counter (MR3)<br>Flag Register<br>Memory Address Register<br>Shift Register High<br>Shift Register Low<br>A Register<br>Instruction Register<br>Memory Data Register<br>Input/Output (Multiplexer Bus)<br>Counter<br>User Inst. Source General Register (IR12:15)<br>User Inst. Dest. General Register Plus 1 |
|                                                                                             |                                                                                                                               | Source                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>A<br>B<br>B<br>B<br>B<br>C<br>D<br>E<br>F | MR0<br>MR1<br>MR2<br>LOC<br>PSW<br>MAR<br>SRH<br>SRL<br>NULL<br>IR<br>MDR<br>IO<br>IR4<br>YS<br>YD<br>YDP1                    | Micro. Register 0<br>Micro. Register 1<br>Micro. Register 2<br>PSW Location Counter (MR3)<br>Upper PSW halfword<br>Memory Address Register<br>Shift Register High<br>Shift Register Low<br>X'0000' is the source data<br>Instruction Register<br>Memory Data Register<br>Input/Output Multiplexer Bus<br>X'00IR' is the source data; IR is from IR12:15<br>User Inst. Source General Register (IR12:15)<br>User Inst. Dest. General Register Plus 1      |

\*The first symbol is the destination if the BANK flip-flop is set and the second is the destination if BANK is reset.

Table THEORY.2 Destinations and Sources

- ,4

but only some of DROM addresses X'001' through N'0011F' (236<sub>10</sub>) are used. The Instruction Register Op code (IR00:07) is applied to the address inputs of the DROM chips. The addressed 12-bit DROM word is always present on the outputs but is gated to the ROM Address Register only when the GDROM leads go true in phase zero or phase one.

Each DROM location which corresponds to a user instruction Op code contains the ROM address of the first micro-instruction in the micro-routine which executes the user instruction. DROM locations which do not correspond to user instruction Op codes contain zeros, and if addressed by the Instruction Register when the ROM address register is loaded from DROM, will cause an Illegal Instruction Interrupt in phase two.

The ROM consists of 24 19-049 MSI chips that appear on schematic sheets 6 and 7. Each of the ROM chips stores four bits of each of 256 words. Groups of four ROM chips are arranged into pages, each of which stores 256 16-bit ROM data words. Room is provided on the ROM PWB to implement an additional two pages (8 chips) but pages 6 and 7 are not used. Each of the four outputs from each chip in a page is tied in parallel with the outputs of the corresponding chips in all other pages, but since only one 16-bit ROM word is addressed at any time, the ROM Data Register (RD) is loaded with data from the addressed location only.

The first four ROM pages on sheet 6 store data for ROM locations X'0000' through X3FF'. The four chips across the top of the page store locations X'0000' through X'00FE', and each page (row of four chips) has an additional 256 (X'FE') words. Sheet 7 has the final four pages, but as note 2 on that sheet indicates, the components for the last two pages are not installed, so the highest possible ROM address is X'5FE'. Actually, only addresses X'000' through X'5CE' are used, and not all of those locations have defined microinstructions.

As an example of user instruction execution by the micro-program, consider Load Immediate Short (LIS) whose Op code is X'24'. The DROM listing, 71A101116, shows the following at DROM location 24:

0024 01E8 DC '1E8' LIS

This listing line says that the micro-programmer coded DC (Define Constant), hexadecimal 1E8, and the comment, "LIS". The micro-program assembler generated 0024, 01E8, and printed that line of the listing as shown. The MSI circuit manufacturer, therefore, was directed to design X'1E8', the ROM address of the first micro-instruction in the LIS routine, into DROM location X'24'.

The ROM listing, 71A101117, shows the following at location X'1E8':

| $01 \mathrm{E8}$ | $580\mathrm{F}$ | LIS | $\mathbf{L}$ | AR, 'F' | MASK AR |
|------------------|-----------------|-----|--------------|---------|---------|
| 01E9             | 8E97            |     | Ν            | YD, IR  | LOAD    |
| $01 \mathrm{EA}$ | $0\mathrm{BC2}$ |     | D            | P2J     | GO      |

So LIS is executed by three micro-instructions. The first micro-instruction places X'0F' in the least significant byte of the A Register. The second microinstruction forms the AND of the X'0F' in AR and the contents of the Instruction Register, and places the result in the user instruction destination register. Since bits 12 through 15 of AR are set, and all other AR bits are reset, a copy of the contents of IR12:15 is placed in the user's General Register destination, and the Do instruction requests memory read to fetch the next instruction, requests a phase change, and copies the Flag Register contents into the Condition Code of the current PSW.

# ARITHMETIC AND LOGICAL OPERATIONS

As micro-instructions are executed, all data traveling from a source to a destination must pass from the source to the B Bus, through the B Bus Shifter, through the ALU to the S Bus, and from the S Bus to the destination. The B Shifter and ALU handle the data manipulations for most micro-instructions. Command micro-instructions which specify shift left/ right, multiply, or divide also manipulate data in the SRH and SRL shift registers.

#### **ALU** Operation

Each micro-instruction conditions the control lines to the ALU to place it in one of its six states as indicated on Table THEORY.1. The Arithmetic Logic Unit consists of four 19-039 MSI chips which appear on schematic sheet 14. Each of the chips is an individual ALU that handles four bits in the 16-bit data halfword, and the four ALU's are interconnected through a 19-040 carry/look-ahead device, such that carrys resulting from arithmetic operations are propagated from one 4-bit ALU to the next, as appropriate.

The ALU B Bus inputs, GB000 through GB150, are from the B Bus Shifter, which consists of eight dual 4-line to 1-line data selectors. The data selectors are connected to the B Bus so that the SHCA1 and SHCB1 input selection lines can shift the GB outputs one bit to the left, one bit to the right, or exchange the upper byte with the lower byte (cross shift). The selection lines come from the lower left corner of sheet 12, where the micro-instruction extended operation functions CS1, X0, LOAD, DIV, and MPY condition the selection lines according to the operation taking place.

The second operand for the ALU consists of gated A Register lines GA000 through GA150. The A Register is loaded by a previous micro-instruction if a second operand is needed. The AR is gated to the ALU when a micro-instruction other than Do, Command, Test, Branch, or Load is being executed. ULAR1 and ULAR1A (13N6) enable the GA gates on sheet 12.

The A Register is loaded from the S Bus when it is the destination specified by a micro-instruction, as LAR1 and clock DCL1 go true (12A2). The names of the six states of the ALU indicate the logical or arithmetic function performed in common terms. The following logical equations can be proved by analyzing the schematic of an ALU stage on Fig. 3, page 17, of the INTERDATA Model 70 Maintenance Manual. The GA and GB terms have been defined. C1 is the carry input from carry/look-ahead device. S is the S Bus output for the stage under consideration.

- Load:  $S = GB_{\bullet}$
- Add:  $S = (GA \neq GB) \cdot \overline{CI} + (GA = GB) \cdot CI_{\circ}$
- Subtract: S = (GA=GB) · CI + (GA≠GB) · CI.
- OR: S = GA + GB.
- AND:  $S = GA \cdot GB$ .
- Exclusive OR:  $S = GA \neq GB$ .

#### **Multiplication**

Fig. THEORY.5 is a block diagram of the principal hardware elements involved in the execution of a Command micro-instruction specifying Multiply (RD06 · RD07 · RD14 · RD15).

Micro-routines which use a Command specifying Multiply must load zeros into SRH, the multiplier into SRL, and the multiplicand into the A Register. The Counter must contain  $16_{10}$ , and it will, because Multiply is used only in micro-routines executing user instructions involving multiplication, and the Do micro-instruction entering phase two to execute the user instruction will initialize the Counter to 16. The Counter is conditioned to set to 16 when the "clear" input goes high (27E5).

The multiply command is executed in 16 machine cycle clock times, as determined by the count in the Counter.





The multiplicand in AR stays constant and is added to the GB data from the B Shifter at the trailing edge of each DCL0 clock if SRL151 is true. At the trailing edge of each DCL0, SRL and SRH shift one bit to the right and the B Bus data from SRH is moved one bit to the right through the B Shifter. Any carry propagated out of the ALU is stored in FLR12 and shifted into the most significant bit of the B Shifter at each clock time. The partial product is accumulated in SRH, and shifted into SRL a bit at a time, as the B Shifter and SRL shift right. After the 16 shifts and additions of GA with GB (if SR151 is true), the 32 bit product is in the SRH, ALU, and SRL loop, but it must be shifted one more bit to the right before it is stored in the user's destination. This is accomplished by specifying a shift right in the extended operation field of the micro-instructions that load the product from SRH and SRL into the user's two destination registers.

#### Division

Fig. THEORY.6 is a block diagram of the principal hardware elements involved in the execution of a Command micro-instruction specifying divide (RD6 · RD8 · RD15).

Micro-routines using a Command specifying Divide must load a 32-bit dividend into SRH and SRL, and a 16-bit 2's complement divisor into the A Register. The Counter must contain  $16_{10}$ , and it will, because Divide is used only in micro-routines executing user instructions involving division, and the Do microinstruction entering phase two to execute the user instruction will initialize the Counter to 16. The Counter is conditioned to set to 16 when the "clear" input goes high (27E5).

The divide command is executed in 16 machine cycle clock times, as determined by the count in the Counter. The 2's complement divisor in AR stays constant and is added to the GB data from the B Shifter at the trailing edge of each DCL0 clock. The addition of the 2's complement divisor is in effect a trial subtraction, and the partial remainder is loaded into SRH if no carry results (CSV1). If a carry does result, the partial quotient is shifted into SRL15 from the CSV1 output of the ALU. The B Shifter is conditioned to shift the B Bus one bit to the left for division, and SRL001 is shifted into GB15 at each DCL0 time. After the 16th trial subtraction, the quotient is in SRL and the remainder is in SRH.





PSW bit 03, if set, permits response to a fixed point divide fault interrupt if an impossible division is attempted. This interrupt and PSW swap are functions of the micro-routines which execute the user instruction divisions, and the Processor does not enter phase three to service the interrupt. If the interrupt occurs, the Processor remains in phase two while the PSW swap takes place and it enters phase zero when a Do micro-instruction is executed as the last step in the micro-routine.

10

#### **Fixed Point and Floating Point User Instructions**

There are two classes of arithmetic and logical user instructions - fixed point and floating point. The Processor hardware is not concerned at all about the resultant data formats. The manipulation of fixed point and floating point data is handled entirely by the micro-routines which execute the user instructions. Core Memory locations X'00' through X'1F' are dedicated as eight 32-bit floating point registers for the use of the floating point user instructions, and the storage of floating point data in those locations is handled by the micro-program. There is no hardware restriction on writing into the floating point locations, unless they are protected by the Automatic Memory Protect Controller. However, only floating point user instructions should be allowed to write in the floating point registers, so that floating point data will not be altered.

PSW bit 05, if set, permits response to the Floating Point Arithmetic Fault interrupt. This interrupt and PSW swap are functions of the micro-routines which execute the floating point user instructions, and the Processor does not enter phase three to service the interrupt. If the interrupt occurs, the Processor remains in phase two while the PSW swap takes place and it enters phase zero when a Do instruction is executed as the last step in the micro-routine.

#### **MULTIPLEXER BUS**

The Processor's interface with all I/O controllers is the Multiplexer Bus. The Multiplexer (Mux.) Bus consists of 16 bi-directional data lines, nine control lines, and five response lines. A detailed description of the Multiplexer Bus, I/O operations, I/O user instruction execution, and I/O interrupt operation is provided in Chapter 5 of the GE-PAC 3010/2 Central Processor Reference Manual, GET-6174. A physical description of the Mux. Bus and the I/O interrupt daisy chain is provided in subsection 4.4.2 in the GE-PAC 3010/2 General Description, GET-6227. Multiplexer Bus extension and switching options and rules are described in section 5 of the General Description.

Data are transferred out to the Multiplexer Bus via the S Bus when IO is specified as a destination by a micro-instruction. Data are transferred in from the Mux. Bus via the B Bus when IO is specified as a source by a micro-instruction. Mux. Bus data lines D00 through D07 are in the lower left-hand corner of schematic sheet 16. D08 through D15 appear on sheet 20. UDIOO is true when IO is the source, and it enables the gates which pass the data to the B Bus. LDIO1 is true when IO is the destination, and it enables the gates which pass the data on to the Mux. Bus from the S Bus.

Seven of the nine control line signals originate on the right half of sheet 20. These signals are activated by extended operation field bits (RD12 through 15) of micro-instructions specifying IO as source or destination. Logic in the upper right-hand corner of sheet 4 controls the timing of the control line signals, and checks that the addressed controller on the Mux. Bus responds within 13 to 15 microseconds. If a controller fails to respond in that time, FSYN0 goes true, setting PSW bit 13 (V).

Two of the control line signals, SCLR0 and CL070, originate on schematic sheet 19. SCLR0 is the system hardware initialize signal from the initialize relay K1. CL070 goes true when a primary power failure (PPF1) is detected.

Most of the I/O subsystems in the GE-PAC 3010/2 line make extensive use of Central Processor's Automatic I/O feature. Automatic I/O provides interrupt driven service of controllers on the Mux. Bus with very little effect on the running program. Once necessary tables are set up the hardware and microprogram handle interrupt servicing and data exchanges, without affecting the registers used by the user instructions, and delaying the running program only momentarily. Automatic I/O is enabled when PSW bits 01 and 04 are set. Once the necessary tables and pointers are set up by the running program, Automatic I/O operations are handled by the phase three micro-program,

The Multiplexer Bus may accommodate both conventional Mux. Bus I/O controllers and Interleaved Data Channel controllers. Interleaved Data Channel controllers use two response lines in addition to those used by conventional Mux. Bus controllers (DC and DACK). Data Channel operations are semi-direct to memory functions which do not disturb the running program. As of the date of this publication, no standard I/O controllers used with GE-PAC 3010/2 systems are the Data Channel type.

The Processor's basic Mux. Bus line drivers and receivers can handle up to nine Mux. Bus loads, but since two loads are built-in, one for the Teletypewriter Controller and one for the Display Panel Controller, only seven additional controllers may be added to chassis containing Mux. Bus on the back panel, without implementing one or more of the bus extension options.

# PROGRAMMING AND MAINTENANCE CONSOLE

The Programming and Maintenance Console (Display Panel) permits control of internal Central Processor conditions and display of Core Memory and hardware register contents. The Display Panel is a user device on the Multiplexer Bus, and is operated by a built-in I/O controller that appears on sheet 21 of the Processor schematic. The Display Panel operations are supported by the phase three microprogram. In addition, user instructions can be addressed to the Display Panel (device address X'01' to display) data on the indicators or to read data from the panel's 16 data switches.

The Display Panel is described from a User's standpoint in Chapter 7 of the Central Processor Reference Manual, GET-6174. The General Description, GET-6227, describes the Display Panel from a functional viewpoint in subsection 4.5.

The connection to the Display Panel is made by a cable which attaches to connector 3 on the 35-390 I/O PWB. The connections to the panel all have a suffix of "-3" as they appear on the schematic. For example, the normally open contacts of the EXEcute switch connect to pin 104-3 (ESNO0 at 21M3). The interface between the Processor and the panel will be more meaningful if the Display Panel schematic, 71D102025 (09-051RxxD08) is used with sheet 21 of the Processor schematic.

The Display Panel does not generate a typical I/O interrupt. Instead it generates console attention, CATNO, at 21N9. CATNO is set by the EXEcute switch and is tested by the micro-program each time it enters phase three. The CATN flip-flop is reset by ATSYNO when any load micro-instruction addressed the Display Panel Controller.

A detailed analysis of the Display Panel operation is provided in Section 5, Display Subsystem, in the Model 70 Maintenance Manual.

## **TELETYPEWRITER CONTROLLER**

The Processor's I/O board includes a built-in Teletypewriter Controller that interfaces the Processor via the Multiplexer Bus and uses two conventional serial current loop interfaces to send data to, and receive data from a model 33 or 35 teletypewriter set.

The controller appears on sheets 22 and 23 of the Processor schematic. A detailed analysis of its operation is provided in Section 6 of the Model 70 Maintenance Manual.

The controller logic is typical of I/O controllers used on the Multiplexer Bus with one exception. The exception is that the Teletypewriter Controller will be the first controller in the I/O interrupt priority chain, if an Automatic Memory Protect Controller is not in the system. If it is the first controller, the interrupt acknowledge pulse, RACK0 (24A1) is wired from ACKA00 (20N6) in the I/O gating logic. If the Automatic Memory Protect Controller is present, its RACK0 input is connected to ACKA00, and the RACK0 input on the Teletypewriter Controller is wired to TACK0 in the memory protect controller, making the memory protect controller have the highest interrupt priority, and the Teletypewriter Controller the second priority.

The teletypewriter set is connected by a cable that is attached to connector 2 on the 35-390 I/O board, and each connector pin number on the schematic has a suffix of "-2". For example, the serial data output to the space/mark distributor in the teletypewriter set is on pin 102-2, and the current loop return is on pin 202-2 (22N8).

#### CORE MEMORY INTERFACE

The Processor's interface with Core Memory consists of the Memory Address Register (MAR) and Memory Address Slave Register (MAS) on schematic sheet 25, the Memory Data Register (MDR) on sheet 26, the Memory Timing and Control logic on sheet 30, and the Parity, Protect, and Read/Write logic on sheet 27. A detailed analysis of the memory interface is in Section 4 of the Model 70 Maintenance Manual.

#### **Memory Address Registers**

MAS contains the address of the next core location that the Processor is to access. MAR is loaded from the S Bus when a micro-instruction specifies it as a destination, or when the Processor enters phase zero from phase three or phase two. Usually MAR and MAS have the same address, but it is possible for MAR to be changed while a core cycle is in progress, so MAS is provided to hold the address during the memory cycle, even though MAR may be changing.

As the Processor enters phase zero to fetch and decode the next user instruction, FRCLOCO (9J4) goes true, (see Fig. THEORY.4), and that term makes load MAR, LMAR0 (8G9) true. Since FRCLOC makes the location counter (LOC) both a source and destination, the contents of LOC are loaded into the MAR to provide the address of the next user instruction. FRCLOC1 forces GA140 true (12N5), and because all other GA bits are zero and LOC is both the source and destination, the GA value of X'2' is added to LOC after MAR is loaded, and LOC then contains the address of the next sequential user instruction.

Micro-instructions may load MAR from any valid source when it is necessary to read from or store in core for purposes other than fetching a user instruction.

When Direct Memory Access Controllers (DMAC's) such as the Selector Channel are addressing core, the MAS register contents will not be gated onto the Memory Address (MA) lines on the memory bus because PSEL1 will be false.

Memory Address lines MA00 through MA06 are available to the optional Automatic Memory Protect Controller through pins 100-3 through 106-3 on Memory Control board connector 3. These lines define the core memory area currently addressed by the processor. Note that since these are not Memory Bus Address lines, they define only the area addressed by the Processor, so the memory protect controller does not protect from writing by Direct Memory Access Controllers such as the SELCH.

#### Memory Data Register

The Memory Data Register is loaded from the Memory Sense (MS) lines on the memory bus when instructions and data are read from core and it can be loaded from the S Bus if specified as a destination by a micro-instruction. MDR can be specified as a source by a micro-instruction, in which case it will be gated to the B Bus by the selection gates on schematic sheet 29.

During a Processor memory write operation, PSEL1 is true and READ1 is false, so a gate at 26B2 enables the transfer of the MDR contents to the Memory Data (MD) lines on the memory bus.

#### **Memory Timing and Control**

The memory timing pulse generators appear on the left side of schematic sheet 30. These timing circuits produce the same timing pulse sequence for both read and write operations for the Processor and for any DMAC's. The control logic on the right half of sheet 30 grants access to the Processor and the Direct Memory Access Controllers, such as the Selector Channel, on a priority basis. There may be up to four core users in addition to the Processor and each of the four DMAC's has higher memory priority than the Processor, so if the Processor and a DMAC need access at the same time, the Processor waits.

When one of the DMAC's wants access to core, it lowers REQ0 at 30K1. If a core cycle is not in progress, the Processor lowers EN0 at 30M9, and EN0 becomes an ACT0/TAC0 priority pulse that travels down the memory bus and through each DMAC until it finds the first one with REQ0 true. When EN0 and the priority pulse reach the first user with REQ0 true, it is "captured" by that user which then turns REQ0 false and completes the core access.

The Processor can have access to core if access has not been granted to an external user, if there is no external user's memory cycle in progress, and if the micro-program is executing a Do or Command microinstruction specifying memory read (RD4· $\overline{\text{RD5}}$ ) or memory write ( $\overline{\text{RD4}}$ · $\overline{\text{RD5}}$ ). When all of these conditions are satisfied PSTART0 at 30H2 goes true, starting a Processor Memory cycle.

#### Parity, Protect, and Read/Write Logic

The Processor's optional parity logic generates Core Memory parity for core accesses by the Processor and the Direct Memory Access Controllers. If an area of core which does not store the parity bit is addressed, the PAR0 line on the memory bus will be low, deactivating the parity logic. If a core area which stores the parity bit is addressed on a memory write, GMD160 sets the 17th bit in the addressed halfword if the number of bits set in the remaining 16 bits is even, generating odd parity for each halfword.

If, on a Processor memory read, the parity regenerated by the parity tree in the upper right area of sheet 27 does not regenerate a GMD160 parity bit of the same polarity as read from MS160 in core, PPF1 at 27H9 will go true, generating a Machine Malfunction interrupt and PSW swap, if permitted by PSW bit 02.

DMAC's must do their own parity checking on memory read operations, if required.

The READ flip-flop at 27N9 is set on Processor read operations, only. It is used in the Processor only, because each core cycle is the same whether it is a read or a write operation. On a read operation core data is read during the first half of the cycle and then the core data is restored by a write operation during the second half of the cycle. This is necessary because core data is lost as it is switched out of the cores. On a write operation, data from the addressed cores will be on the MS lines during the first half of the cycle, but it is ignored.

If the optional Automatic Memory Protect Controller detects an attempt by the Processor to write into a protected core area, it generates change write to read, CWR0 at 27R9. CWR0 sets the read flip-flop so that core data will be restored, only, and not changed by the Processor's access. Note that this does not provide protection from writing in core by DMAC's.

GE Pub. # 3010/2F01-T

# MODEL 70 MAINTENANCE MANUAL

Consists of:

| GENERAL DESCRIPTION                         |                           |
|---------------------------------------------|---------------------------|
| Model 70 General Description                | 29-266A12                 |
| Chassis and Power Supply Expansion          |                           |
| Information Specification                   | 11 - 115A12               |
|                                             |                           |
| PROCESSOR                                   |                           |
| Model 70 Maintenance Specification          | 01-051F01A21              |
| MEMORY                                      |                           |
| Series 5 Memory Maintenance Specification   | 02-211A21                 |
| SELECTOR CHANNEL                            |                           |
| Selector Channel Installation Specification | 02-232A20                 |
| Selector Channel Maintenance Specification  | 02-232A21                 |
| Selector Channel Programming Specification  | <b>02 - 23</b> 2R 01 A 22 |
| MEMORY PROTECT                              |                           |
| Memory Protect Installation Specification   | 02-236R01A20              |
| Memory Protect Maintenance Specification    | 02-236A21                 |
| Memory Protect Programming Specification    | 02-236A22                 |
| DRAWINGS                                    |                           |
| Processor Schematic                         | <b>01-051</b> M 01 D 08   |
| Series 5 Memory Schematic                   | 02-211R03D08              |
| Selector Channel Schematic                  | <b>02-232R03D0</b> 8      |
| Memory Protect Schematic                    | <b>02-236R01D08</b>       |
| Display Panel Schematic                     | <b>09-051R05D08</b>       |
| Power Supply Schematic                      | 34-012R02D08              |
| Cable Information                           | 01-051R02C12              |
|                                             |                           |



2 CRESCENT PLACE, OCEANPORT, NEW JERSEY 07757 | (201) 229-4040

© INTERDATA INC., 1972 All Rights Reserved Printed in U.S.A. August 1972

# MODEL 70 GENERAL DESCRIPTION

#### Contents

| 1. | INTRODUCTION              | 1 |
|----|---------------------------|---|
| 2. | SCOPE                     | 1 |
| 3. | BLOCK DIAGRAM             | 2 |
| 4. | DOCUMENTATION             | 2 |
|    | 4.1 Number Notation       | 2 |
|    | 4.2 Part Numbering System | 3 |
|    | 4.3 Drawing System        | 5 |

#### ILLUSTRATIONS

| Figure 1. | Model 70 Simplified Block Diagram   | 2 |
|-----------|-------------------------------------|---|
| Figure 2. | Part Number Format                  | 3 |
| Figure 3. | Example of a High Speed NAND Gate   | 6 |
| Figure 4. | Example of a Logic Board Layout     | 6 |
| Figure 5. | Connector Pin Numbering             | 7 |
| Figure 6. | Functional Schematic Format Drawing | 9 |

 $(x_1,x_2,\dots,x_n) \in \mathcal{I}_{n-1}^{n-1}$ 

# MODEL 70 GENERAL DESCRIPTION

#### 1. INTRODUCTION

The Model 70 combines advanced circuitry and packaging designs to give the user a price/performance optimized machine. The Model 70 is completely upward compatible with INTERDATA Model 3, 4 and 5 Processors user instructions, interrupt handling, input/output formats and control sequencing. Because of this compatability, the Model 70 can use the wide range of existing software and peripheral devices.

The Model 70 offers a comprehensive set of 113 instructions making the system both easy to program and efficient to operate. Through multi-function instructions and direct core addressing, coding and debugging time is reduced to a minimum.

Memory is addressable to the eight-bit byte level. Memory is expandable from the basic 8,192 bytes to 65,536 bytes. All memory is directly addressable with the primary instructions, no paging or indirect addressing is required. Sixteen 16-bit General Registers can be used as Accumulators, fifteen of which can also be used as Index Registers. Register-to-Register instructions permit operations between any of the sixteen General Registers, eliminating redundant loads and stores.

The Protect Mode of the Model 70 enables Memory Protect and detection of Privileged instructions, and can be activated under program control. This mode is invaluable in process control, data communication, and time-sharing operations to guarantee that a running program cannot interfere with the integrity of the system.

The Model 70 also provides a flexable Input/Output system in addition to conventional means of programmed I/O. In the Automatic I/O Service Mode, the Processor acknowledges all I/O interrupts and automatically performs much of the overhead prior to activating the Interrupt Service Routine. In conjunction with the Automatic I/O Service, an I/O Channel can perform data transfers and signal counting without interrupting the running program until the specified sequence is completed.

Up to four Direct Memory Access Channels can be added to a Model 70 Memory System. These channels operate over the common Memory Bus, on a cycle stealing basis, through a Direct Memory Access Port which is build into the Processor. Two types of Direct Memory Access Channels can be used with the Model 70 System: The Selector Channel, which permits direct data transfer between any standard oriented INTERDATA device controller and memory; and the Direct Memory Access Channel custom designed by the user for special applications.

2. SCOPE

This specification is intended to enable the digital technician to understand the INTERDATA documentation system. Number Notation, the Part Numbering System, and the Drawing System are described. Illustrations are provided to help understand these systems. Other publications which may be of interest to Model 70 users are shown in Table 1.

| Title                                      | Publication Number |
|--------------------------------------------|--------------------|
| Universal Clock Instruction Manual         | 29-265             |
| Model 70 Users Handbook                    | 29-261             |
| Model 70 Maintenance Manual                | 29-266*            |
| Multiplexor Bus Buffer Instruction Manual  | 29-267             |
| 8 Line Interrupt Module Instruction Manual | 29-268             |

#### TABLE 1. RELATED PUBLICATIONS

\*This General Description is a part of 29-266

A Model 70 simplified block diagram is shown in Figure 1. The Model 70 is a 16-bit digital computer. The Processor logic is contained on four PC boards:



Figure 1. Model 70 Simplified Block Diagram

#### 4. DOCUMENTATION

This section describes the style and conventions used with INTERDATA documentation.

#### 4.1 Number Notation

The most common form of number notation used in INTERDATA documentation is hexadecimal notation. In this system, groups of four binary digits are represented by a single hexadecimal digit. Table 2 lists the hexadecimal characters employed.

| TABLE 2. | HEXAD | ECIMAL | NOTA | TION | DATA |
|----------|-------|--------|------|------|------|
|----------|-------|--------|------|------|------|

| Binary | Decimal | Hexadecimal | Binary | Decimal | Hexadecimal | Binary | Decimal | Hexadecimal |
|--------|---------|-------------|--------|---------|-------------|--------|---------|-------------|
|        |         |             |        |         |             |        |         |             |
| 0000   | 0       | 0           | 0110   | 6       | 6           | 1100   | 12      | C           |
| 0001   | 1       | 1           | 0111   | 7       | 7           | 1101   | 13      | D           |
| 0010   | 2       | 2           | 1000   | 8       | 8           | 1110   | 14      | Е           |
| 0011   | 3       | 3           | 1001   | - 9     | 9           | 1111   | 15      | F           |
| 0100   | 4       | 4           | 1010   | 10      | A           |        |         |             |
| 0101   | 5       | 5           | 1011   | 11      | В           |        |         |             |

To differentiate between decimal and hexadecimal numbers, hexadecimal numbers are preceded by the letter "X", and the number is enclosed in single quotation marks. Examples of hexadecimal numbers are: X'1234', X'2EC6', X'A340, X'EEFA', and X'10B9'.

#### 4.2 Part Numbering System

INTERDATA parts, drawings, and publications employ a common numbering system. The part number and drawing numbers for drawings which describe the part are related. The publication number is also often related to the part number of the device or program described. Figure 2 shows the format used for INTERDATA part numbers. The fields are described in the following paragraphs.





4.2.1 <u>Category Field</u>. The two-digit Category number indicates the broad class or category to which a part belongs. Typical examples of category number assignments are:

| 01 - Basic Hardware Systems          | 13 - Panels                           |
|--------------------------------------|---------------------------------------|
| 02 - Basic Hardware Expansions       | 17 - Wire and Cables                  |
| 03 - Basic Software Systems          | 19 - Integrated Circuits              |
| 04 - Basic Software Expansions       | 20 - Transistors                      |
| 05 - Major Application Programs      | 27 - Peripheral Equipment             |
| 06 - Self-contained Utility Programs | 29 – Manuals                          |
| 07 - Subroutines of General Utility  | 34 - Power Supplies                   |
| 10 - Spare Parts Packages            | 35 - Assembled Printed Circuit Boards |
| 12 - Card File Assemblies            | 36 - Electro-Mechanical Devices       |

4.2.2 <u>Sequence Field</u>. The Sequence number identifies a particular item within the category. Sequence numbers are assigned serially, and have no other significance.

#### NOTE

The Sequence Field, like all other part number fields, may be lengthened as required. The field lengths shown on Figure 2 are minimum lengths (insignificant zeros must be added to maintain these minimums).

4.2.3 <u>Manufacturing Variation Field.</u> The optional Manufacturing Variation Field consists of the letter "M" followed by two digits.

#### NOTE

A part number must contain a Category number and a Sequence number. All other fields are optional.

The M Field is used to distinguish between parts which are electrically and mechanically equivalent (interchangeable), but which vary in method of manufacture. For example, if leads are welded instead of soldered on an assembly, the M Field changes.

An important exception to the meaning of the M Field exists for categories related to software. Here the M Field number, when used, indicates the form in which a particular program is presented. For example, define a program as a set of machine instructions. These same identical instructions may be presented on punched cards, paper tape, or magnetic tape; and for any of these they could be in symbolic form. Thus, there are many ways to represent the same identical program. These ways are identified by the M Field numbers as follows:

- M01 Symbolic Punched Cards
- M02 Relative Binary Punched Cards
- M03 Absolute Binary Punched Cards
- M04 Symbolic Magnetic Tape
- M05 Relative Binary Magnetic Tape
- M06 Absolute Binary Magnetic Tape
- M07 Symbolic Punched Paper Tape
- M08 Relative Binary Punched Paper Tape
- M09 Absolute Binary Punched Paper Tape
- M10 Bootstrap Binary Object Punched Paper Tape
- M11 Read-Only-Memory (ROM) Absolute Binary Object Punched Paper Tape
- M12 ROM Wiring and Test Set (ROMWATS) Wiring Punched Paper Tape
- M13 ROMWATS Check Punched Paper Tape
- M14 Eight-bit Paper Tape

4.2.4 <u>Functional Variation Field</u>. The optional Functional Variation Field consists of the letter "F" followed by two digits. The F Field is used to distinguish between parts which are not necessarily electrically or mechanically equivalent, but which are described by the same set of drawings. For example, a power supply may be strapped internally to operate on either 110 vac or 220 vac. Except for this strap, all power supplies of this type are identical. The strapping option is easily described by a note on the assembly and test specification drawings. Therefore, this is a functional variation.

4.2.5 Revision Field. The optional Revision Field consists of the letter "R" followed by two digits. The R Field is used to indicate minor electrical or mechanical changes to a part which do not change the part's original character. R Field changes often reflect improvements. A part with a revision level HIGHER than the one specified will work. A part with a revision level LOWER than specified should not be used.

4.2.6 <u>Drawing Field</u>. The optional Drawing Field consists of a letter from "A" to "E" followed by two digits. The letter indicates the size of the original drawing. The sizes for each letter are:

> A - 8<sup>1</sup>/<sub>2</sub>" X 11" B - 11" X 17" C - 17" X 22" D - 22" X 34" E - 34" X 44"

The two digits indicate the drawing type as follows:

- 01 Parts List
- 02 Machine Details
- 03 Assembly Details
- 05 Art Details
- 06 Wire Run List
- 08 Schematic
- 09 Test Specification
- 10 Purchase Specification
- 11 Bill of Material
- 12 Information

- 13 Program Listing
- 14 Abstracts
- 15 Program Description
- **16 Operating Instructions**
- 17 Program Design Specification
- 18 Flow Charts
- **19 Product Specification**
- 20 Installation Specification
- 21 Maintenance Specification
- 22 Programming Specification

4.2.7 Examples. The following list provides some examples of the part numbering system. The numbers were arbitrarily selected, and in most cases are fictitious.

| 35-060 | The 60th | printed-circuit | board assigned | a part | number | under this | system. |
|--------|----------|-----------------|----------------|--------|--------|------------|---------|
|--------|----------|-----------------|----------------|--------|--------|------------|---------|

- 35-060M01 A printed circuit board electrically and mechanically interchangeable with the 35-060, but differing in method of manufacture.
- 35-060F01 A printed-circuit board not electrically and mechanically interchangeable with the 35-060, but described by the same set of drawings.
- 35-060R01 A revised 35-060 printed-circuit board. Probably supercedes the 35-060.
- 35-060A01 The  $8\frac{1}{2}$  by 11 inch parts list for a 35-060.
- 35-060B08 The 11 by 17 inch schematic for a 35-060.

06-072 The 72nd utility program assigned a part number.

06-072A13 An  $8\frac{1}{2}$  by 11 inch listing of the 06-072 program.

06-072M03 An absolute binary deck of punched cards for the 06-072 program.

06-072A12 An  $8\frac{1}{2}$  by 11 inch information drawing on the 06-072 program. Probably a part of the program.

29-060 The 60th manual assigned a number under this system. Note that this number is not referenced in any way to the part number of equipment described in the manual.

#### 4.3 Drawing System

This section describes the drawings provided with INTERDATA equipment. Note that drawings provided with peripheral devices and other purchased items may vary from the system described in this Section.

A digital system may be divided into a collection of functionally independent circuits such as core memory, Processor, and I/O device controllers. These circuits may or may not be saleable units in their own right, but in the electrical sense they are essentially self contained and capable of performing their function with minimum dependence on other functional circuits in the system. Hence a functional circuit is treated as a building block. Each functional circuit is described electrically by a detailed functional schematic. Each schematic contains a variety of information including type and location of discrete integrated circuits (IC's), pin connections, all interconnections within the schematic connector pin numbers and connections to other schematics. Further, the schematics are drawn to reflect, in an orderly fashion, all logical operations performed by the circuits. Generally, symbols used on schematics conform to MIL-STD-806B.

Registers are named according to the following rules:

- 1. The register mnemonic name has a maximum of three letters, excluding "I, O, Q, and Z'.
- 2. Each bit in the register is numbered, usually starting at 00 on the left, or most significant position, and continuing to N-1 on the right, where N is the number of bits in the register.
- 3. The 00 bit is the Most Significant Bit and the N-1 is the Least Significant Bit.

The IC's, mounted directly on the logic board, are represented on the schematic drawings by logic symbols. Each symbol contains the reference designation, device part number (category and sequence), and symbol mnemonic designation. Refer to Figure 3.



Figure 3. Example of a High Speed NAND Gate.

The designations, numbers, and references shown in Figure 3 are:

A120 - This indicates the component location on the logic board. Figure 4 illustrates the method generally used to determine component location on a logic board. With the logic board oriented so that the header connectors (Conn 0 and Conn 1) are on the right, the components are numbered from left to right starting in the upper left corner. That is, the first IC in the upper left corner is A01 and the first capacitor is C1. Test points are lettered bottom to top from A-Y (omitting I, O, L, E).

19-025- The number 19 is the category number of ICs, and the 025 is the sequence number of the component.

HA - Indicates this component is a high speed AND gate. Some other common designations used are:

P - Power Gate
HP - High Speed Power Gate
G - Gate
HG - High Speed Gate
HGOC - High Speed Gate, Open Collector
B - Buffer
HB - High Speed Buffer

L1 - This input lead is from area L1 on the same schematic sheet.

10M1, 12A2, 18K4 - Indicate outputs to another logic schematic sheet.

218-0, 117-0, 114-0 - Indicate inputs from Connector 0.

6

Note that the pin numbers (01, 02, 04, 05, and 06) correspond directly to the actual IC pin numbers.

Figure 4 also shows the locations of the header connectors (Conn 0 and Conn 1) and the cable connectors (Conn 2 and Conn 3). All logic boards always contain Header Connectors 0 and 1, however, any combination (either, both, or none) of cable connectors (Conn 2 and Conn 3) may be provided.



Figure 4. Example of a Logic Board Layout

Figure 5 provides the pin numbering scheme for the header and cable connectors. Header connectors always have 2 rows of pins and 42 positions. Cable connectors always have 2 rows of pins but may vary in the number of positions. The number of positions may only vary in increments of five positions (10 contacts). For instance, if 24 positions are desired, five blocks of five positions each (25 positions) must be used.



Figure 5. Connector Pin Numbering

A net is defined as an electrical connection between two or more points in a circuit. Ordinarily, a net has an originating end (usually a collector where the signal is generated) and one or more terminating ends. Often it is convenient to assign descriptive mnemonic names to nets as a way of identifying them on schematics. Whether a net is named or not is sometimes arbitrary. However, a net is always assigned a name if:

- 1. The net is contained on one drawing sheet but is not shown as a complete solid line on that sheet.
- 2. Part of the net appears on more than one sheet.
- 3. Part of the net connects with a different schematic.
- 4. Part of the net leaves a logic board.

If a net is named, the following rules are observed.

- 1. All mnemonic names are a maximum of six characters.
- 2. All decimal digits and upper case letters except the letters "I, O, Q, and Z" are permitted.
- 3. No other characters permitted.
- 4. Where possible, mnemonics are descriptive. However, it should be recognized that descriptive names are not always possible and a danger of misinterpreting a mnemonic exists.
- 5. Mnemonic names are not repeated within a schematic.
- 6. Every mnemonic is suffixed by a state indicator. This indicator consists of the digit "1" for the logically true state, or the digit "0" for the logically false state. For example, the set side of a flip-flop would have the "1" state indicator, while the reset side would have the "0" state indicator. The state indicator for a function changes each time that function is inverted. Thus, the state indicator permits assigning the same mnemonic to functions that are identical except for an inversion.
- 7. When a logical function is inverted, an inversion indicator is added after the state indicator. This allows for functionally equivalent, but electrically different nets to have the same mnemonic name. For example, assume a signal NAME1. NAME1 may be inverted to produce NAME0. If NAME0 is then inverted, NAME1A is produced. NAME1 and NAME1A are functionally equivalent, but physically different nets.

Sometimes a net fans-out to many sheets in a schematic. It is also possible for a net to fan-out to sheets in different schematics. In these situations, the net is assigned a mnemonic name. The net is also "zoned" from sheet to sheet to allow for properly identifying the originating and terminating ends of the net. The originating end of a net is defined as the collector at which a signal is generated. All other points to which the net connects are called terminating ends. When a lead leaves a sheet at the originating end, it is zoned to each and every sheet on which the net reappears, by indicating first the page number, followed by the schematic number that contains the page. For example, assume that the gate shown on Figure 3 is on a schematic, sheet 20. The output, NAMEO, appears on sheets 10, 12 and 18 of the schematic. Note that the schematic number is implied. When a net enters a sheet from another sheet, it is labeled with the same mnemonic name, and is zoned back to the originating end of the net only. Thus, on Figure 3, the ENBL1 may, however, have many other terminations in addition to the one shown. Generally then, when a net leaves the sheet where it originates, it is zoned to every other sheet where the net terminates, while the terminating end is zoned only to the originating sheet. Note that in the Model 70 schematics, signals are co-ordinated between sheets only when the sheets are related to the same board. When a signal leaves a board, the Back Panel Map must be used.

When a lead leaves a logic board, it usually does so through a logic board back panel connector pin. These connector pins must be shown on the schematic even if the complete net is shown on one drawing sheet. Only the connector pin number need be indicated under the pin symbol, since the connector number itself is implied by the logic board location number in the logic symbol or in the footnote. Thus, on Figure 3, RD061 enters the logic board on Pin 114 of Header Connector 0.

Figure 6 is a typical schematic sheet with call-outs illustrating many of the conventions described in this section.

The schematic drawings for the basic Digital System and some of the more common expansions are commonly included in the rear of the appropriate Digital System Maintenance Manual. Schematic drawings for other expansions are included with the expansion or with the publications that describe the expansion.


-

:

# MODEL 70 CHASSIS AND POWER SUPPLY EXPANSION INFORMATION SPECIFICATION

# 1. INTRODUCTION

The INTERDATA Model 70 Digital System features a highly modular structure which permits configurations to suit the user's exact needs. It provides the means for convenient expansion as the user's requirements grow. This document describes the Processor and System Expansion Chassis, Power Supply Mounting, Filler and Display Panel mounting, and the interconnecting cables. Integrated circuit boards are discussed with respect to cabling and location only. Circuit descriptions of these boards are provided in the appropriate maintenance or instruction manuals. Note that the following discussion assumes that the equipment is mounted in standard INTERDATA cabinets.

# 2. MECHANICAL COMPONENTS

This section is intended to familiarize the reader with the mechanical components that are discussed here (i.e. Cabinet Uprights, Chassis Support Rails, Filler Panels). Figures 1 through 4 provide the dimensions and mounting configurations for the Rack, Chassis Support Rails, and Filler/Display Panels. Note in Figure 4, that while 3 1/4", 7", and 10 1/2" Filler Panels and the Display Panel mount the same way (via retaining brackets), the smaller 1 3/4" Filler Panel mounts with spring clips.

# 3. POWER SUPPLY MOUNTING

The Power Supply mounts in the rear of the cabinet, immediately behind its respective Processor or Expansion Chassis. It is attached to the right mounting upright (looking from rear) via two mounting blocks and two nylon spacers. See Figures 1 and 5.

The mounting blocks mount to the upright via three number 10-32 Hex Socket Cap Screws. It may be necessary to drill clearance holes in the upright to accept the three number 10-32 screws.

The power supply may be swung in or out on its mounting pivot (see Figure 6) for easy access to the back plane.

## WARNING

Before hinging out the power supplies, the rack levelling feet should be lowered. Only three power supplies can be hinged out at one time, after the levellers are in contact with the floor surface.

When the Power supply is in the installed operating position, it is secured by two 10-32 screws which attach to the left mounting upright (looking from rear). Care must be taken when installing the two mounting blocks to assure proper alignment of the screws. The power supply cable connects to a terminal board (35-382) at the right rear (looking from rear) of its respective Processor or Expansion Chassis via faston lugs and a connector for fan A.C. power. There is adequate slack provided in the cable to allow the Power Supply to hinge out freely. In order to prevent the cable from being pinched between the Power Supply and the Chassis Support Rails, a service loop is required. A maximum of four Power Supplies may be mounted in one rack.





Figure 2. Basic Cabinet Physical Dimensions







Figure 4. Typical Mounting Configuration for Display and Filler Panels



Figure 5. Power Supply Mounting



Figure 6. Power Supply Mounting Pivot

## 4. EXPANSION CHASSIS MOUNTING

Two Expansion Chassis (10 inch and 15 inch) are available for expanding the Model 70 Digital System. The Expansion Chassis have the same over-all dimensions as the Processor Chassis. See Section 5 on Configuration.

The Expansion Chassis slides into the rack on the two Chassis support rails (See Figures 2 and 3) from the front of the rack.

## CAUTION

No chassis should be mounted in cantilever fashion. Chassis support rails MUST be used. If a rack cabinet other than an INTERDATA cabinet is used, consult rack manufacturer for proper support rails.

The chassis support rails are fastened to the mounting uprights at the front and rear of the rack. Slots are provided in the rails to allow vertical adjustment. The Expansion Chassis lock in place at the mounting uprights in front of the rack. The Expansion Chassis does not fasten in any way to the Chassis support rails. All Expansion Chassis mount below the Processor Chassis. Expansion Chassis cabling is discussed later in this document. Figure 7 shows Expansion Chassis location with respect to the filler panel and power supply.



Figure 7. Expansion Chassis Location

# 4.1 15 Inch Expansion Chassis

The 15 inch Expansion Chassis contains eight universal expansion slots which can accept combinations of memory modules, single board peripheral controllers, system modules, selector channels, or user designed interfaces. Included with this chassis are the cooling fans and interconnecting cables. The chassis may be ordered with or without a power supply.

4.1.1 7 and 10 Inch Boards in a 15 Inch Chassis. A 10 inch I/O Controller (provided it does not use Connector 1) may be inserted in a 25 inch chassis via the 02-234 I/O Adapter Kit. (See Figure 8). One or two 7 inch boards (half boards) may be inserted into a 15" chassis via the 16-398 Half Board Adapter Kit (see Figure 9). The Half Board Adapter Kit may hold two active 7" boards or one active and one blank 7" board, depending on requirements. No wiring takes place between the boards and the adapters. The adapters are designed such that the connectors on the boards plug directly into the Expansion Chassis.

## 4.2 10 Inch Expansion Chassis

The 10 inch Expansion Chassis contains six 10 inch I/O expansion slots which can accept any combination of up to six wire-wrap or copper peripheral controllers, systems modules, or user designed interfaces. Included with the chassis are the cooling fan and system interconnecting cables. The Power Supply is separate. Power for this chassis is supplied by the system power supply.



Figure 8. 02-234 I/O Adapter



Figure 9. 16-398 Half Board Adapter

# 5. CONFIGURATION

5.1 System Expansion Chassis

When configuring a multi-chassis system there are four rules that must be followed:

- 1. The system expansion chassis must be mounted below the basic Processor chassis.
- 2. All chassis must be contiguous.
- 3. All 15 inch system expansion chassis must be mounted above the 10 inch system expansion chassis.
- 4. Multiboard peripheral device controllers (on 10 inch circuit boards) can only be used in the 10 inch system expansion chassis.

### 5.2 Circuit Board Distribution

Model 70 Digital System may be configured in a variety of ways. However, the following factors must be considered when determining circuit board distribution within the basic Processor and the system expansion chassis. See Figure 10.

- 1. The Selector Channel can only be placed in Slot 0 of the Processor Chassis (and Slot 2 if the system contains a maximum of 8KB core memory), or Slots 6, 4, 2, or 0 of the system expansion chassis.
- 2. All slots below the position where the SELCH is inserted become SELCH Bus slots. (This only applies within the chassis containing the SELCH.) The SELCH Bus extends down the left side connectors (front view). Note that all 7", and 10" with adapter, device controllers connect to the Multiplexor Bus from the right side connectors (front view). Therefore, these device controllers may be inserted in vacant SELCH Bus slots.
- 3. The SELCH Bus can be extended by cable to any even numbered slot in an I/O chassis adjacent to the chassis containing the SELCH controller.
- 4. The Universal Clock module (7" x 15") is always mounted on the right side (front view).
- 5. The Memory Protect module  $(7" \times 15")$  is always mounted on the left side, and is normally mounted with the Universal Clock module.
- 6. All device addresses are hard-wired on the device controller cards, so that the distribution of I/O device controllers in the chassis normally need only be considered as a matter of convenience.
- 7. Slots 3, 2, 1, and 0 of the Processor chassis and all slots of the universal expansion chassis are prewired with memory module addresses for up to 64KB. It is mandatory that these slots be used for memory when, and if, required.
- 8. The 15 inch system expansion chassis, and the basic Processor chassis may only be used for single board I/O device controllers. For multi-board 10 inch device controllers, use the 10 inch system expansion chassis.
- 9. The Memory Protect module must be placed in the first available I/O slot.

NOTE

The Memory Protect Module must be placed ahead of all other I/O device controllers with respect to the device interrupt priority, including the SELCH.

10. Priority is established by the physical placement within a chassis. After the Memory Protect and the Universal Clock modules, priority for interrupt driven devices should normally be established in order of descending speed, i.e., drum higher than magnetic tape, and card reader higher than a paper tape reader, etc.

INTERDATA Configuration Data Sheet B, Figure 10, shows an example of circuit board distribution in the basic Processor and System expansion chassis.

5.3 Back Panel Wiring

Control Line CL050 from the Processor carries the Interrupt Acknowledge (ACK) signal. This line breaks up into a series of short lines to form the "daisy-chain" priority system. The ACK signal must pass through every controller that is equipped with Interrupt Control circuits.

Back panel wiring for interrupt control at a given position is: the Received ACK (RACK0) at Pin 122-1 and the Transmitted ACK (TACK0) at Pin 222-1. The daisy-chain bus is formed by a series of isolated lines which connect Terminal 222-1 of a given position to Terminal 122-1 of the next position (lower priority). On unequipped positions, a jumper shorts 122-1 and 222-1 of the same connector to complete the bus. Back panels are wired with jumpers on all positions. Whenever a card chassis position is equipped with a controller, the jumper from 122-1 to 222-1 must be removed from the back panel at that position.

For controllers that occupy several positions, the jumper is removed only at the position where the controller board has ATN/ACK circuits. For details on the various devices (i.e. SELCH, Memory Protect Module, etc.), see the appropriate installation specification.

#### 5.4 System Configuration

System configuration data is provided in the Model 70 User's Manual, Publication Number 29-261.



Figure 10. Configuration Data Sheet "B" (Chassis-Front View)

## 6.1 Power Cable

The standard six foot rack is wired for 20 Amp service. On the main power cable (part of the AC Distribution Panel), the 20 Amp UL plug has one blade perpendicular to the other. A three wire, grounding, 20 Amp, 125 VAC receptacle (Hubbel #5362 or equivalent) is required to accept this plug.

# 6.2 Jumpers

Drawing 01-051 C12, provided in the Model 70 Maintenance Manual, Publication Number 29-266, provides the various jumper part numbers and configurations used between Power Supplies and Expansion Chassis in the Model 70. A detailed view of the terminal boards at the front and rear of the Expansion Chassis is shown in Figure 11.



Figure 11. Terminal Boards

i

# MODEL 70 MAINTENANCE SPECIFICATION

TABLE OF CONTENTS

| 1.             | INTRODUCTION                      | 1         |
|----------------|-----------------------------------|-----------|
| 2.             | BLOCK DIAGRAM ANALYSIS            | 1         |
| 3 <sub>.</sub> | FUNCTIONAL DESCRIPTIONS           | 4         |
|                | 3.1 Clock Control                 | 4         |
|                | 3.2 Initialize Control            | 7         |
|                | 3.3 Read-Only-Memory              | 8         |
|                | 3.4 Decoder Read-Only-Memory      | 10        |
|                | 3.5 Processor Registers           | 10        |
|                | 3.6 B Bus Shifter                 | 15        |
|                | 3.7 Arithmetic Logic Unit (ALU)   | 16        |
|                | 3.8 Counter Dependent Operations  | 17        |
|                | 3.9 Phase Control                 | 19        |
|                | 3.10 1/O Control                  | 26        |
| 4.             | MEMORY INTERFACE                  | 28        |
|                |                                   |           |
|                | 4.1 General Description           | <b>28</b> |
|                | 4.2 Functional Analysis           | <b>28</b> |
|                | 4.3 Memory Timing Pulses          | 30        |
|                | 4.4 Parity Check Circuit          | 30        |
|                | 4.5 Memory Protect                | 31        |
|                |                                   |           |
| 5.             | DISPLAY SYSTEM                    | 31        |
|                | 5.1 Block Diagram Analysis        | 32        |
|                | 5.2 Addressing Logic              | 32        |
|                | 5.3 Data Output                   | 33        |
|                | 5.4 Data Input                    | 33        |
|                | 5.5 Status Input                  | 33        |
| ,              | 5.6 Control Logic                 | 34        |
|                |                                   |           |
| 6.             | TELETYPE CONTROLLER               | 34        |
|                |                                   | 0.5       |
|                | 6.1 Block Diagram Analysis        | 35        |
|                | 6.2 Multiplexor Bus Communication | 35        |
|                | 6.3 Data Output                   | 36        |
|                | 6.4 Data Input                    | 36        |
|                | 6.5 Status and Commands           | 37        |
|                | 6.6 Interrupt Circuit             | 38        |
| 7.             | MAINTENANCE                       | 38        |
|                | 7.1. Clock Timing                 | 90        |
|                | 7.9 Momory Timing                 | 38<br>90  |
|                | 7.2 Teletime Controller           | 39        |
|                | 7. A Orangell Designer That       | 39        |
|                | 1.4 Overall Processor lest        | 40        |
| 8.             | MNEMONICS                         | 40        |

# TABLE OF CONTENTS (Continued)

# ILLUSTRATIONS

| Figure 1.  | Model 70 Hardware Block Diagram   | .3         |
|------------|-----------------------------------|------------|
| Figure 2.  | Clock Sequencer                   | 5          |
| Figure 3.  | Least Significant ALU Stage       | 17         |
| Figure 4.  | Command Multiply Timing Diagram   | 18         |
| Figure 5.  | Command Divide Timing Diagram     | 19         |
| Figure 6.  | Phase Control Flow Diagram        | 19         |
| Figure 7.  | Phase Zero Timing (RR)            | 22         |
| Figure 8.  | Phase Zero Timing (Non RR)        | 23         |
| Figure 9.  | Phase One Timing                  | 24         |
| Figure 10. | Phase Two Timing (Illegal)        | 25         |
| Figure 11. | Phase Two Timing (Abort)          | 25         |
| Pigure 12. | Phase Two Timing (Interrupt)      | 26         |
| Figure 13. | I/O Timing (Input)                | 27         |
| Figure 14. | I/O Timing (Output)               | 27         |
| Figure 15. | Memory System Block Diagram       | 29         |
| Figure 16. | Memory Timing                     | 31         |
| Figure 17. | Model 70 Display Panel            | 32         |
| Figure 18. | Display Controller Block Diagram  | 33         |
| Figure 19. | Serial ASCII Code U (Even Parity) | 34         |
| Figure 20. | Teletype Controller Block Diagram | 35         |
| Figure 21. | Write Timing                      | <b>3</b> 6 |
| Figure 22. | Read Timing                       | 37         |
| Figure 23. | Character Timer Adjustment        | 40         |

# TABLES

| Table 1. | Micro-Instructions               | 1  |
|----------|----------------------------------|----|
| Table 2. | ALU Control Lines                | 16 |
| Table 3. | Display Status Byte Encoding     | 34 |
| Table 4. | Teletype Status and Command Byte | 38 |

# MODEL 70 MAINTENANCE SPECIFICATION

# 1. INTRODUCTION

The INTERDATA Model 70 Digital System is a low cost, general purpose system, versatile enough to perform a wide range of industrial control, data processing, and scientific computation. The Model 70 is well suited to the real-time scanning of hundreds of instrument readings, process alarms, and pulse trains. It is particularly useful where larger amounts of main processor time are needed for computation.

This specification provides maintenance information for the Model 70 Processor. A block diagram analysis is followed by functional descriptions of major processor areas with reference to functional schematics.

# 2. BLOCK DIAGRAM ANALYSIS

Figure 1 is a block diagram of a Model 70 Digital System. Processor operation is controlled by the Read-Only-Memory (ROM). The micro-program in the ROM makes the Model 70 appear to have the capabilities of a much larger machine. When executing the instructions of the emulated computer, the micro-program directs the hardware to read the instruction from core memory. The hardware decodes the user's instruction and steers the micro-program to a microsubroutine that performs the emulated instruction. When the subroutine is finished, the micro-program directs the hardware to read the next instruction from core memory, thus closing the loop.

The micro-program in the ROM consists of combinations of micro-instructions. Each micro-instruction performs a basic machine operation. Table 1 lists the 16 different micro-instructions.

| INSTRUCTION            | OP-CODE |
|------------------------|---------|
| DO                     | 0000    |
| COMMAND                | 0001    |
| TEST                   | 0010    |
| BRANCH                 | 0011    |
| LOAD                   | 0100    |
| LOAD IMMEDIATE         | 0101    |
| OR                     | 0110    |
| OR IMMEDIATE           | 0111    |
| AND                    | 1000    |
| AND IMMEDIATE          | 1001    |
| EXCLUSIVE OR           | 1010    |
| EXCLUSIVE OR IMMEDIATE | 1011    |
| ADD                    | 1100    |
| ADD IMMEDIATE          | 1101    |
| SUBTRACT               | 1110    |
| SUBTRACT IMMEDIATE     | 1111    |

### TABLE 1. MICRO-INSTRUCTIONS

The Read-Only-Memory (ROM) is a high speed, solid state, non-destructive memory used to contain the micro-program. The Model 70 micro-program occupies 1536 words of ROM. Space is provided for an additional 512 words. Microinstruction cycle time is approximately 250 nanoseconds. The ROM location of a micro-instruction is defined by the 12-bit address contained in the ROM Address Slave Register (RAS) and the ROM Address Lower Register (RAL). RAL is an eight-bit micro-instruction location counter. It is loaded from the S Bus during a Branch Micro-instruction, or when specified as a Destination Register. RAL increments, by one, between the execution of all other micro-instructions so that it holds the address of the next micro-instruction to be executed. RAS is a four-bit register that holds the ROM page number. It is loaded from the ROM Address Higher Register (RAH) whenever RAL is loaded from the S Bus. Neither the RAS nor the RAH is involved when the RAL is incremented.

To transfer from one page (256 ROM words) to another, the destination page number is first loaded into RAH from the S Bus. When the location address is loaded into RAL, RAS is loaded from RAH. This insures that all 12-bits of the new ROM address are sensed simultaneously.

The ROM Address Registers may also be loaded from the Decoder Read-Only-Memory (DROM). All 12-bits are loaded in parallel from the DROM read-out. RAH and RAS are loaded with the same page number.

Every micro-instruction read from ROM is placed in the ROM Data Register (RD) where it remains until the micro-instruction is executed and the next micro-instruction is read out. The output from the RD is input to the Processor control logic.

The control logic decodes the micro-instruction and activates the gating leads to the Arithmetic Logic Unit (ALU). The Source and Destination addresses are decoded, and the signals to unload registers to the B Bus and load registers from the S Bus are generated. Core memory activity and Input/Output operations are initiated in the control logic as well as the signals directing the clock system and initialize circuits.

The OP field (RD 0:3) is decoded as the operation code of the micro-instruction being executed. RD Bit-3 defines Immediate instructions. An Immediate instruction is one that has the data to be manipulated appended to the micro-instruction word itself. During the execution of an Immediate instruction or a Branch instruction RD Bits 8:15 are gated onto B Bus Bits 8:15, and treated as data.

The D Field (RD 4:7) specifies the destination of the micro-instruction result formed in the ALU. The result is placed on the S Bus by the ALU and then gated to the Destination Register specified by the D field.

The S field (RD 8:11) specifies the register to be gated to the B Bus. The selected register is the source of one operand to participate in arithmetic or logical operations. The other operand is in the A Register (AR).

The E field (RD 12:15) is an extended micro-operation modifier. This field provides control of flag actions, shifts, or I/O operations.

The Instruction Register (IR) is a 16-bit register used to hold the user instruction currently being executed. The OP field of IR (IR 0:7) holds the user's operation code. The meaning of the remaining bits depends on the type of instruction. Generally the following applies. The YD field (IR 8:11) specifies the Destination Register of the user's result. The S Bus data is gated into the General Register specified by this field. The YD field can also specify a Condition Code (CC) to match in the case of a user Branch instruction. The YS field (IR 12:15) selects the General Register to be gated to the B Bus as an operand. The IR is automatically loaded directly from core memory during the instruction fetch phase. The IR may also be loaded from the S Bus when specified as the destination in a micro-instruction. A provision is made to unload the entire IR to the B Bus or just the YD field (IR 8:11). The YD field (IR 8:11) is ANDed with the Condition Code field of PSW to assist the emulation of user's Branch instructions (MSK).

The outputs of the Instruction Register are input to Control. The user's instruction is interpreted and, through the Decoder Read-Only-Memory (DROM), the micro-program is steered to the subroutine designed to execute the user's instruction. The resulting 12-bit read-out is jammed into RAH/RAS and RAL.

The Flag Register (FLR) is a four-bit register containing the following flags: Carry (C), Overflow (V), Greater than zero (G), and Less than zero (L). These flags are modified at the conclusion of arithmetic and logical micro-operations to reflect the result of the operation. The FLR is tested by the Branch Micro-instruction. The FLR can be loaded from S Bus Bits 12:15 and unloaded to the Condition Code field of PSW.

The Program Status Word (PSW) is a 16-bit register used to define the system status relative to the user program being executed. Bits 0:11, the Status field, may be loaded from S Bus Bits 0:11. Some of the status bits have hardware significance, while others are of significance only to the emulator. Bits 12:15, the Condition Code field (CC), may be loaded from the micro Flag Register (FLR). When PSW is loaded from the S Bus, Bits 12:15 of the S Bus are captured in the FLR. PSW (12:15) remains unchanged.

The Alarm Register (ALRM) is a three-bit register containing the following flags: Parity Fail on Data Read (PFD), Parity Fail on Instruction Read (PFI), and Early Power Fail detect (EPF). The alarm bits can also be loaded into the Condition Code field of PSW.

The micro-register stack contains three general purpose registers (MR0, MR1, and MR2) and one special purpose register, the Location Counter (LOC). The Location Counter (LOC) is a 16-bit appendum to PSW holding the memory address of the next user instruction to be emulated.



Figure 1. Model 70 Digital System

The user's register stack consists of 16 general purpose registers (GR0 through GR15). These registers are each 16bits long and may be addressed only from the YD and YS fields of the IR. The micro-program accesses the General Register by specifying the field of IR - YD or YS - that contains the desired register address.

The Shift Registers High and Low (SRH and SRL) are two 16-bit general purpose micro-registers that can also be used in combination as a 32-bit shift register. The extended shift capability is used in multiply, divide, and other double precision operations.

The Arithmetic Logic Unit (ALU) performs the arithmetic or logical operation specified by RD. The operation executed is determined by the control lines activated when the control logic decodes the micro-instruction.

The B Bus, through the Shifter, provides one operand to the ALU. The Shifter performs Shift Left, Shift Right, Cross Shift, or direct gating of the B Bus data. The other operand is taken from the A Register (AR). The AR is a 16-bit register that can be loaded from the S Bus and input to the ALU as the second operand, if needed by the instruction being executed. The output from the ALU is the 16-bit S Bus.

The Counter (CTR) is a five-bit decrementing register used on multiply, divide, and repeat operations, and on the Branch on Counter Micro-instruction. The Counter is initialized to a count of 16; however, it may be pre-loaded with any value from 0 to 31 from the S Bus Bits 11:15.

The core memory is the source of user instructions and data constants. It contains 4K to 32K 16-bit locations. Memory operations are initiated by the control logic during a DO or Command Micro-instruction or by Direct Memory Access devices. For Processor initiated memory operations, the location selected in core memory is designated by the 16-bit Memory Address Slave Register (MAS). MAS is updated from the 16-bit outer-rank Memory Address Register (MAR) whenever a memory operation is not in progress. MAR may be loaded from the S Bus at any time and unloaded to the B Bus. Whenever the Location Counter (LOC) is loaded from the S Bus, MAR is also loaded with the same data. The 16-bits read-out or written into the addressed memory location are buffered in the Memory Data Register (MDR). MDR is separated into two eight-bit halves which may be loaded simultaneously or individually from the S Bus.

The memory timing signals are generated in the Processor. The Processor also resolves memory usage conflicts, handling external and internal requests for memory access. If the Processor attempts to unload MDR when memory data is not yet available, or load the MDR, or initiate another memory cycle when memory is still busy from the previous access, the Processor waits until memory data is available or the currect access is completed. Non-memory oriented operations may be interleaved with memory operations for maximum efficiency.

The Processor controls the multiplexed I/O Bus by directing device controllers to load data onto the D Bus or to accept data from the D Bus. The D Bus is a 16-bit bi-directional bus that can receive data from the S Bus or present data to the B Bus. The nature of the data on the D Bus is determined by the particular control line that has been activated.

The device controllers for the Control Console and the ASR 33 or 35 Teletype are built into the Model 70 Processor.

## 3. FUNCTIONAL DESCRIPTIONS

This section describes the major functional areas of the Processor. The descriptions reference both simplified drawings provided in this section, and the Processor Functional Schematic, 01-051D08.

# 3.1 Clock Control

The clock generator is shown on Sheet 19 and is located on the 35-390 I/O mother-board. The clock system employs a free-running 16MHz oscillator. The sinusiodal oscillator output (19C6) is ORed with the normally high External Clock (EXTCLK0)(19E6) producing OSC1 (19C7). The EXTCLK0 lead is provided so that an external clock may be used to run the system during troubleshooting. This is accomplished by grounding the CLKOFF0 lead to Pin 133-1 on the back panel to disable the internal oscillator, and then pulsing the EXTCLK0 lead. The external oscillator used should meet the following specifications:

- 1. Logic levels 0 to +0.45VDC for logic Zero. +2.6 to +5 VDC for logic One.
- 2. Square wave output, frequency up to 16 MHz.
- 3. Output drive = 7 milliamperes.

The Oscillator output (OSC1) is connected to the T input of the GO flip-flop (19C8). The K input to the GO flip-flop is tied to CLKSTP1 (19C5). When the system is initialized, CLKSTP1 goes high. The GO flip-flop toggles reset and SYSCL1 (19G5) is inhibited until the initialize sequence is terminated. At this time, CLKSTP1 goes low and shortly thereafter CLKSTP0 on the J input goes high. The GO flip-flop sets on the next negative going transition of OSC1. SYSCL1 is enabled by a high GO1 and a low CLKSTP1.

The oscillator is adjustable (via the variable Capacitor, C9) over the range of 50 to 110 nanoseconds. The oscillator is nominally adjusted for a period of 62.5 nanoseconds, and may be monitored at Test Point E during troubleshooting.

The negative going transitions of SYSCL1 step the two-stage clock counter, TFA and TFB (19G7,8). The system clocks are produced by decoding particular states of the clock counter. The system clocks occur every 250 nanoseconds and have a fixed pulse width of 62.5 nanoseconds, the period of SYSCL1. Figure 2 shows the clock sequencing.



Figure 2. Clock Sequence

The initialize state of the clock counter is TFA and TFB set. This state is not decoded and no clocks are active. On the next negative transition of SYSCL1, TFA resets. This state (TFA reset, TFB set) is decoded to produce T21 and T21NS1 (19K9). T21 is inhibited (skipped) when the signal STPA0 (19J5) is low; T21NS1 is never skipped. T21 and SYSCL1 generate T21SY1 if STPA0 is high. T21SY1 serves as a strobe pulse for CLIR0 and RACLR0 which clear the IR and the ROM address registers respectively. It also is the toggle signal for the Device Stop flip-flop (DST). In addition, T21SY1, together with T21, generates a delayed T21 pulse, DT21, which appears on the ROM Board Back Panel Pin 115-1. DT21 goes high on the leading edge of T21SY1 and goes low on the falling edge of T21. These clock pulses, T21SY1 and DT21, are used when multiple operations have to be completed within one machine cycle. On the next negative transition of SYSCL1, TFB resets. This state (TFA reset, TFB reset) is not decoded and no clocks are active. On the next negative transition of SYSCL1, TFA sets. This state (TFA set, TFB reset) is decoded to produce to produce RDSTB0, RCL0, DCL0, and SCL0.

ROM Data Strobe (RDSTB0) (19L9) is used to strobe data from the ROM into RD. RDSTB0 is skipped whenever any of the following signals are active: STPA0, DST0, STOP0, STPC0, or LRAL0.

ROM Clock (RCL0)(19L9) is used to load the ROM address registers and increment RAL. RCL0 is skipped whenever any of the following signals are active: STPA0, DST0, STOP0, or STPC0.

Destination Clock (DCL0)(19M9) is used primarily to gate data into the Processor registers. DCL0 is skipped whenever any of the following signals are active: STPA0, DST0, LRAL0, or KILDST0.

System Clock (SCL0)(19J9) is an uninhibited clock. The basic machine cycle is defined as the interval between the trailing edges of two consecutive System Clocks (SCL0).

After SCL0, the clock counter returns to the initial state, TFA and TFB set.

It is necessary to prevent the generation of certain timing functions at specific times. To achieve this, a hierarchy of clock inhibits is implemented. This network of clock stops can be divided into three categories:

- 1. Initialize All clocks are stopped.
- 2. Asynchronous to synchronous timing conflicts This category includes memory oriented operations and Input/Output operations.
- 3. Extended cycle operations This category includes Branches and Loads to the RAL which require an extra clock period to allow the new ROM address to be accessed; the Commands Multiply, Divide, and Repeat, and the user instruction access activities carried on in a DO Micro-instruction.

When a memory oriented operation is attempted and memory is not ready, STPA0 goes low, disabling RDSTB0, RCL0, DCL0, and T21.

STPA0 is generated at 4K4 and is located on the 35-388 ROM mother-board. If an attempt is made to unload the MDR (UMDR1)(18C4) when memory data is not available (FMDUA1)(30J4), STPA0 goes low, stopping the Processor until memory data is available. If an attempt is made to load the MDR (LMDR1)(8F8) when the Memory Data Register is being used for the re-write cycle of memory (FMDBY0)(30R4), STPA0 goes low until the memory has finished with the MDR. If an attempt is made to start memory while memory is busy (FPMBY1)(30S8), MSSTO (4K2) goes low, generating STPA0 to stop the Processor until memory becomes un-busy. Note that MSSTO is not active if the Processor is in Phase Zero (P00)(4L1).

When an I/O Load Micro-instruction is performed, DST0 (4A4) goes low, disabling RDSTB0, RCL0, and DCL0. DST0 is generated at 4A4 and is located on the ROM mother-board.

The DST flip-flop (4A4) toggles set on the trailing edge of the first T21SY1 in the Load Micro-instruction (GIO1 true), producing DST0. The DST flip-flop remains set until a Sync is returned from the device (SYNCH1)(4E3) or a false Sync time-out, FSYN0, is generated. An I/O Load Micro-instruction takes a minimum of two system clocks.

The Skip flip-flop (18J8) provides the capability of skipping one clock period while performing a Branch or Load RAL Micro-instruction. The J input to the Skip flip-flop is normally low and goes high when clock cycles are to be skipped. The J input is fed by two NAND gates whose outputs are tied together. During a Branch instruction, if the branch is to be taken, GOBRA0 (18H8) is low, forcing both NAND gate outputs high. During a Load RAL instruction, LDI0 (18F9) is low, forcing one NAND gate output high (18J7). On a DO Micro-instruction, if the Processor is in Phase Zero of a non-RR instruction, SSKIP0 (18K6) is low, forcing the outputs from both NAND gates high. SSKIP0 is generated at 9B8. The high present on the J input to the Skip flip-flop is ANDed with its reset output (18K9) and SSKIP0 to produce LRAL0 (18K9). (LRAL0 is not active if Skip is being used by the Phase Zero DO.)

LRAL0 inhibits RDSTB0 and DCL0 (19L5) for one clock interval, until the Skip flip-flop toggles set. Note that RCL0 has not been inhibited. The S Bus data is toggled into the RAL on the trailing edge of RCL0. On the trailing edge of SCL1, the Skip flip-flop toggles set and LRAL0 goes false. RDSTB0 and DCL0 are re-enabled. On the next system clock, the Skip flip-flop will toggle reset because of a low LDI0 or GOBRA0. If Skip is being used by the Phase Zero DO, KSKIP0 (18J5) goes low when memory becomes un-busy. KSKIP0 is generated at 9F9. The DO Micro-instruction will be described later.

Referring again to Sheet 19, STOPO (19L5) is active during Phase Zero of a DO Micro-instruction. STOPO low inhibits RDSTB0 and RCL0.

STOP0 is generated at 9B4. STOP0 is low, if the micro-program is executing a DO Micro-instruction with phase change specified (DRD081) and is currently in Phase Two or Three (PC01) with no interrupts pending (DTEST0), or if in Phase Zero (P01A) and memory data is not yet available (FMDUA1), or if in Phase Zero (P01A) of a non-RR user instruction (RR0) and memory is still busy (FPMBY1). STOP0 prevents the strobing of a new ROM word (RDSTB0 false) or the incrementing of the RAL (RCL0 false) until the Processor is ready to leave Phase Zero.

The KILDST0 signal (19M5) is active if a Command Repeat is attempted when the Counter Register is equal to zero. KILDST0 stops DCL0 so that no Destination Register is loaded and the FLR is not changed. The attempted instruction is effectively skipped. KILDST0 is also low during a Phase Two Abort. See 3.9.2.

The STPC0 signal (19L5) is active during the Commands Multiply, Divide, and Repeat until the Counter Register decrements to one or zero. STPC0 inhibits RCL0 and RDSTB0 so that the same micro-instruction remains in RD for as many machine cycles as required to complete it.

# 3.2 Initialize Control

The Initialize Control logic is shown on Sheet 19. This logic provides an orderly system shutdown when Initialize occurs. The following actions take place on initialization:

- 1. Stop clocks
- 2. Preset Clock Counter (TFA, TFB)
- 3. Clear RAH, RAS, RAL
- 4. Clear RD
- 5. Clear FLR
- 6. Clear ALRM
- 7. Preset CNTR to 16
- 8. Set Phase Counter to Phase Three
- 9. Clear BANK and UTILITY flip-flops
- 10. Clear RUN, CMODE, and RPT flip-flops
- 11. Reset I/O Control (DST, LINE)
- 12. Reset Memory Control
- 13. Provide reset signal to Multiplexor Bus.

The system is initialized as a result of one of the following conditions:

1. Command Power Down (POW)

2. AC input (with optional power fail detector) falls below minimum operating level.

The master reset signal (SCLR0)(19N1) is active when the Initialize Relay K1 (19M2) is de-energized. This happens when the POWDN0 signal (19F1) is active. During normal operating conditions, POWDN0 is high, allowing the Darlington circuit to conduct (Q5 and Q6). As long as the Darlington circuit conducts, the Initialize Relay K1 remains energized.

POWDN0 goes low if the STPSYS flip-flop sets (19J4), or if one of the voltages; +5 volts, +15 volts, -15 volts, or the AC input is lost.

The STPSYS flip-flop (19J4) is direct set if a Command Power Down (POW) is executed, or it toggles set one millisecond after Primary Power Fail (PPF) is detected. PPF0 (19H5) is true one millisecond after the key-operated power switch is turned off (POFF0)(19A4), if the Control Console Initialize switch is depressed (INIT0)(19A4), or if the optional Primary Power Fail Detector determines that the AC voltage is too low (PFDT0)(19C3).

If one of the three above mentioned items occur, the one millisecond delay at 19G2 is set. The negative transition of the zero (0) side toggles the Early Power Fail flip-flop set (EPF)(17S7). If PSW02 is set, Alarm Register Bit-15 sets, generating a Machine Malfunction Interrupt (MALF1). As soon as ALRM15 flip-flop sets, the EPF flip-flop is cleared. The Processor tests for MALF between the execution of each user instruction. In response to the Machine Malfunction Interrupt, the user has an opportunity to do any necessary system resetting.

After the initial one millisecond delay, the negative transition of the one (1) side of the EPF delay toggles the Primary Power Fail flip-flop set (PPF)(19J3). This starts the other one millisecond delay at 19G4. If this delay times out before the micro-program executes a Command Power Down, the STPSYS flip-flop toggles set (19J4). The Processor tests for PPF between the execution of each user instruction. When PPF is detected, the micro-program stores the PSW, LOC, and General Registers in core and executes a Command Power Down (POW), setting the STPSYS flip-flop and clearing the second one-millisecond delay. When STPSYS1 goes high, the POWDN0 lead goes low, de-energizing the Initialize Relay K1. STPSYS0 active causes CLKSTP1 (19N5) to go high. The GO flip-flop toggles reset (19D9), stopping the system clocks.

The second instance when POWDN0 goes low is when one of the voltages is lost. If the N15 (-15VDC) supply voltage is lost (19J1), the output from the NAND gate at 19J1 goes low. If the P15 (+15VDC) supply voltage is lost (19D1), the POWDN0 lead becomes effectively open as Transistor Q4 is normally off. If the P5 (+5VDC) is lost, the collector supply for the Darlington circuit is removed (19L2), causing the Initialize Relay K1 to de-energize. If the AC input is lost, the POWDN0 lead is also forced low. The AC input is sampled from the secondary of a 12VAC transformer and rectified. The pulsating DC voltage is applied to Potentiometer R60 (19B1). The potential selected by the potentiometer is applied to the optional Power Fail Detector.

Initially, Transistors Q2, Q3, and Q4 are off and Transistor Q1 is conducting. With Transistor Q1 conducting, a high enough potential on the base of Q4 keeps Q4 cut off, and applies about +6 volts to the emitter of Q2. The potential from Potentiometer R60 (approximately 8 volts) is felt on the base of Q2. If the AC input is lost, or fluctuates enough, the potential on the base of Q2 becomes more negative and Q2 conducts.

When Q2 conducts, it places a positive potential on the base of Q3, turning Q3 on. This causes the potential on the emitter of Q1 (by way of Q2) to become less positive, turning Q1 off, When Q3 conducts, its collector goes to ground, generating the low signal, PFDT0 (19D3).

When Transistor Q1 turns off, the positive potential is removed from the base of Q4. Transistor Q4 conducts, grounding the POWDN0 lead, turning the Darlington circuit off, and de-energizing the Initialize Relay K1. (The Initialize Relay K1, which is a dry reed relay with Single Pole Double Throw contacts, is shown de-energized.) When the relay de-energizes, the SCLR0 contact is grounded. This metallic ground is distributed to the memory and I/O boards for initialize control. SCLR0 also holds CLKSTP1 active, keeping the clocks off.

SCLR0 is inverted through the gate at 19N2. The output SCLR1A rises to +5 volts and generates SCLR0A (19H5) and SCLR0B (19R5) for use on the I/O board. SCLR1A (19R1) is also distributed on the back panel for use by the other Processor boards.

SCLR0A holds CLKSTP1 active and also clears the STPSYS flip-flop. Resetting the STPSYS flip-flop removes the ground from the POWDN0 line. The two 33mfd capacitors (C1 and C2) charge slowly (19K3). When the threshold of the input Transistor Q5 of the Darlington circuit is reached, the circuit conducts and the Initialize Relay K1 is energized.

The SCLR0 contact opens and SCLR1A goes to ground. SCLR0B goes high, removing the direct set signal on the Timer flip-flops (TFA and TFB) and the direct clear signal on the GO flip-flop. SCLR0A goes high allowing CLKSTP1 and the K input to the GO flip-flop to go low. The J input (CLKSTP0) is delayed by the 2.2mfd capacitor (19R5) to ensure that the clocks do not start until all initialize activity is completed.

In the case where Initialize is caused by a failure of P5, N15, P15, or the AC supply, the Initialize Relay K1 de-energizes and remains in that state until the fault is corrected.

# 3.3 Read-Only-Memory

The Read-Only-Memory (ROM) is a high-speed, solid-state, non-destructive memory used to hold the micro-program. The ROM is organized into pages of 256 16-bit words. Each page of ROM contains four integrated circuit (IC) packages arranged such that each integrated circuit holds four-bits of every word on the associated page.

The Model 70 micro-program is complete in six ROM pages, 24 ROM integrated circuits. Three additional ROM integrated circuits comprise the Decoder ROM (DROM). Space is provided on the ROM mother-board for an additional two pages of ROM.

Each ROM integrated circuit has two enable leads. Both enables have to be low before a read-out is obtained. If the enables are false, the four data output leads are high. Address decoding is done internal to the IC.

3.3.1 <u>ROM Address Lower (RAL)</u>. The ROM Address Lower Register (RAL) is an eight-bit register that selects one of 256 addresses in a Read-Only-Memory page. RAL is shown of sheet 5.

During the performance of the major portion of the micro-program, micro-instructions are selected from successive locations in the ROM. RAL is an up-counter. The RAL is incremented as each new micro-instruction is read from ROM. During a Branch Micro-instruction with the specified condition true, or if the RAL is specified as the Destination Register, the RAL increment signal is disabled and the new address is loaded from the S Bus. RAL is direct cleared by System Clear (SCLR0)(5A1) when the system is initialized, or conditionally on a DO Microinstruction by RACLR0 (5A1). The ROM Clock (RCL0)(5K1) is used to increment RAL or to gate the S Bus data into the RAL. If a Branch or a Load RAL instruction is performed, LRAL0 (5R2) is low and LRAL1 (5N4) is high. LRAL1 is NANDed with each bit of the S Bus (8:15) to set up the J and K inputs to each RAL flip-flop. LRAL0 low causes the two 19-040 four-bit carry networks to pass RCL1 to the toggles of RAL 09 through 14. RCL1 is always present on RAL15 and is gated to RAL08 by LRAL1. On the trailing edge of RCL0, the S Bus data is copied into RAL.

When the Processor is not executing a Branch or a Load RAL, LRAL0 is high and LRAL1 is low. LRAL1 low causes both the J and K inputs to each RAL flip-flop to be high. If a flip-flop receives a toggle, it will complement. A flipflop is given a toggle pulse if all previous flip-flops are set. RAL15 will complement on the trailing edge of every RCL0. The 19-040 four-bit carry network (5R7) toggles RAL14 if RAL15 is set. RAL13 toggles if RAL14 and RAL15 are both set, etc. The signal PF0, low if RAL 12 through 15 are set, enables the second 19-040 four-bit carry network (5M7) which supplies the toggles for RAL09, RAL10, and RAL11. The toggle for RAL08 is generated separately if the PF0 lead from the 19-040 four-bit carry network (5M7) is low, indicating that RAL09 through 15 are all set.

When the DO Micro-instruction generates a new ROM address, the ROM Address Registers are first cleared, then the new address is loaded. The DO instruction generates RACLR0 (9B9), a 30 nanosecond pulse, T21SY1. RACLR0 clears RAH, RAS, and RAL. DT21, which extends beyond the falling edge of T21SY1, is applied to the direct set input of the appropriate ROM Address Register bits.

3.3.2 <u>ROM Address Higher (RAH).</u> The ROM Address Higher Register (RAH) is shown on Sheet 5. RAH is a four-bit extension of the RAL which increases the ROM addressing capability to 4096 locations. RAH is independent of the RAL from both the programming and hardware viewpoint. When RAL is incremented from its highest value (hexa-decimal 'FF'), it recycles to zero, but no carry is propagated into RAH. Consequently, the RAH must be loaded independently each time a Branch or Load RAL selects a different page.

A new page address is loaded into RAH at the trailing edge of RCL0 when the RAH is specified as the Destination Register (LRAH0 low)(5K1). RAH is cleared by SCLR0 (5A1) on Initialize or by RACLR0 on a DO Micro-instruction. Both the RAH and RAS receive the same page number when the DO instruction generates a new ROM address.

3.3.3 <u>ROM Address Slave (RAS)</u>. The ROM Address Slave Register (RAS) is slaved to the four-bit RAH. The outputs from RAS select the page of ROM to be accessed.

The contents of RAH are loaded into RAS every time RAL is loaded from the S Bus. This allows the proper page number to be established in RAH in advance of a Branch or Load RAL.

The RAS is cleared by SCLR0 on Initialize or by the RACLR0 signal on a DO instruction. Note that RAH04 and RAS04 are cleared separately from the remaining bits of RAH, RAS, and RAL. Bit-4 of RAH and RAS is unconditionally held clear when PSW Bit-7 is reset. The only time that ROM Pages 8 and above can be specified is when PSW Bit-7 is set. Since Pages 8 and above physically do not exist, the illegal condition will be forced upon access. The connection between ROM address Bit-4 and PSW07 will be explained later in Section 3.4.

3.3.4 <u>ROM Addressing Logic.</u> Pages 0 through 3 of the ROM are shown on Sheet 6 and Pages 4 through 7 are shown on Sheet 7. One enable lead to the 16 ROM integrated circuits on Sheet 6 is RAH051. If RAH specifies Page 0, 1, 2, or 3, RAH051 is low, enabling the 16 devices on Sheet 6. If RAH specifies Page 4, 5, 6, or 7, RAH050 is low, enabling the 16 devices on Sheet 7. One ROM page (four devices) out of the four pages enabled by RAH05 is selected by decoding RAH06 and RAH07. The signal EN000 is low if Page 0 or 4 is selected. EN010 is low if Page 1 or 5 is selected. Page 2 or 6 selected causes EN100 to go low. Page 3 or 7 causes EN110 to go low. The combination of an ENXX0 lead and RAH05X causes 4 ROM integrated circuits, out of 32 possible, to be enabled. The enabled devices each gate four-bits of data onto the high active SRDXX1 leads.

The address decoding of a word within a page is done internal to the ROM integrated circuits. The address selected is specified in RAL. Page 0, 1, 2, and 3 devices are addressed by the one (1) side of the RAL flip-flops and Page 4, 5, 6, and 7 devices are addressed by the zero (0) side of the RAL flip-flops. This is done for fan-out reasons.

9

The SRDXX1 leads are tied to the J inputs of the ROM Data Register (RD) flip-flops and inverted onto the K inputs (Sheet 8). At clock time, the ROM data is toggled into RD.

3.3.5 <u>ROM Data Register (RD)</u>. The ROM Data Register (RD) is a 16-bit register shown on Sheet 8. The RD can be thought of as the micro instruction register. Each bit of the RD has a dual-rail input from the ROM array. Each micro-instruction read from ROM is clocked into RD, where it remains while the instruction is executed.

Bits 0:3 of RD hold the Op-Code of the micro-instruction being executed. If the instruction is not a command, RD Bit-3 set means the instruction is Immediate. The data to be used as the first operand is contained in Bits 8 through 15 of the instruction. During an Immediate instruction, RD 8:15 are gated onto the B Bus Bits 8:15.

Bits 4:7 of RD are decoded as the Destination Register address for all micro-instructions except DO, Command, Test, and Branch. This identifies the register that will contain the result upon completion of the micro-instruction. If the micro-instruction is a DO, Command, or Test, Bits 4:15 of RD are the function code. If the instruction is a Branch, RD 4:7 defines the condition that the Processor will branch on.

Bits 8:11 of RD are decoded as the Source Register address for micro-instructions in the Register-to-Register format. The Source Register contains the first operand for the micro-operation.

Bits 12:15 of RD make up the Extended operation field for Register-to-Register Micro-instructions. The Extended field controls shifting, flags, I/O operations, or whether to enable the A Register input to the ALU.

The RD is cleared by SCLR0 on Initialize or when a Privileged instruction is addressed and the Processor has PSW Bit-7 enabled.

#### 3.4 Decoder Read-Only-Memory

The Decoder Read-Only-Memory (DROM) consists of the three ROM integrated circuits shown on Sheet 4. Each IC contains 256 four-bit words. The Read-Only-Memories are addressed in parallel by Bits 0:7 from the Instruction Register (IR). The high active DROM read-out is gated onto the SRAXX0 leads by the GDROMA and GDROMB signal (4C8) that occurs at DT21 before the Processor enters Phase Two. The ROM Address Registers are direct cleared at T21SY1. The DROM data is the starting address in ROM of a Phase Two micro-subroutine.

DROM read-out Bit-4 is active only on the privileged user instructions. A Privileged instruction may only be executed if PSW Bit-7 is reset. PSW071 (5A1) on the DC clear input to RAH04 (5C3) keeps RAH04 from setting if PSW07 is reset. If PSW07 is set, RAH04 is allowed to set from the DROM output. If a Privileged instruction is in the IR, RAH04 sets and the illegal address condition exists. The gates at 8A2 will cause the RD to clear on the next RDSTB0 and the illegal condition will occur. Privileged instructions that are attempted when PSW07 is set, are treated as illegal.

### 3.5 Processor Registers

The Processor executes micro-instructions received from the ROM. The majority of micro-instructions move data from one register to another and modify it in the ALU. Most of the Processor registers are 16-bit registers. Some of these registers perform special functions, but the majority are general purpose. Data is transferred between registers and other system elements by way of the 16-bit B and S Buses in the Processor. Each register is described in the following paragraphs.

3.5.1 <u>Flag Register (FLR).</u> The Flag Register (FLR)(Sheet 17) is a four-bit register located on the 35-390 I/O mother-board. The FLR is direct cleared by the SCLR0A signal (17D5). The FLR is loaded from the S bus when the FLR (address '4') or the PSW (address '2') is specified as the destination. Destination address '4' causes LFLR0 (17S1) to be active. Destination address '2' causes LPSW1 to be active (17S1). LFLR0 is generated on the 35-388 ROM mother-board at 8D9. LPSW1 is inverted and NANDed with LFLR0, producing LDFLR1 (17K2). LDFLR1 is NANDed with S Bus Bits 12 through 15. If any bit of the S Bus is true, SFLRXX0 on the K input to the corresponding bit in the FLR goes low and the J input goes high, allowing the corresponding flip-flop to toggle set on the trailing edge of the next Destination Clock (DCL0)(17A1). If the S Bus bit is false, the K input is high and the J input is low, and the flip-flop toggles reset.

Since the FLR is used to hold flags indicative of the result of micro-instructions, there are instances when individual bits will be changed independently. To facilitate this, different toggle leads are developed for the different bits.

LDFLR0 is inverted and ANDed with the CLR0 signal (17R1) producing LDCLR0 (17M4). CLR0 is active, when specified during a DO Micro-instruction. CLR0 is generated on the ROM board at 9N4. If the Processor is executing a DO Microinstruction, D1 is high (8D5). If the Processor is not in Phase Zero (P00) and no memory clock stop is in effect (MSST0 CLR0 is allowed to go low. MSST0 assures that CLR0 only occurs during the last clock interval of a DO Micro-instruction. CLR0 is forced low when the new phase is to be Phase Three (GTP30). LDCLR0 allows all the FLR bits to change

The toggle lead for FLR Bits 14 and 15 is developed by the two NAND gates collector AND tied at 17R4. The input to one gate is the Destination Clock (DCL0) and one input to the other gate is LDCLR0. The toggle for Bits 12 and 13 is the ungated DCL1. The gating for these bits is done individually on the J and K inputs.

FLR Bit-12 is used as the Carry Save flip-flop (C)(17E5). FLR12 is set or reset to reflect whether or not a carry or borrow resulted from an Add or Subtract Micro-instruction, or to reflect the state of the bit shifted out during a Load Micro-instruction. FLR12 is allowed to change state when LDCLR0, SVSC0, or SVAC0 is active. If none of the gating leads are active, the J and K inputs are held at ground.

SVSC0 is generated in two places with an OR tie across the back panel. The first source is on the ROM board at 8S9. SVSC0 goes low if the Processor is executing a Load Micro-instruction (LOAD1) other than I/O (LDIO0·UDIO0) and RD Bit-15 is set (RD151), specifying Carry Out. The second source of SVSC0 is on the ALU board at 13A4. SVSC0 is active during a Command Shift Left (CSL0) or a Command Shift Right (CSR0) other than during a Multiply (MPY0) if RD Bit-15 is set (RD151), specifying Carry Out.

SVAC0 is also generated in two places with an OR tie across the back panel. The first source is on the ROM board at 8S9. SVAC0 is active during a non-immediate (RD030) AND, OR, Exclusive OR, Add, or Subtract Micro-instruction (RD001+RD011•RD021) if RD Bit-15 is set (RD151), specifying Carry Out. The second source of SVAC0 is on the ALU board at 13B4. SVAC0 is low during a Command Multiply Micro-instruction (MPY1) if RD15 is set (RD151), specifying Carry Out.

FLR12 is set when SFLR120 is low. SFLR120 is generated by four NAND gates collector OR tied. The input to the first NAND gate is SHOT1 (17C1), generated on the ALU board (13C9). SHOT1 goes high when the Processor is executing a Shift Right (SHR1) and B Bus Bit-15 is active (B150), or a Shift Left (SHL1) and B Bus Bit-0 is active (B000), or a Command Shift Right (CSR1) other than on Multiply (MPY0) and Shift Register Lower Bit-15 is set (SRL151), or Command Shift Left (CSL1) and Shift Register Higher Bit-0 is set (SRH001).

The second NAND gate is enabled by SVAC1 (17D3). The Carry Output from the ALU (CSV1) is Exclusive ORed with Subtract (SUB1) and applied as the second input. The third input to the NAND gate at 17D3 is the Exclusive-NOR of RD000 and RD010 and is high when RD000 and RD010 are alike. The only time that RD000 and RD010 are alike when SVAC1 is high, is during an Add, Subtract, or Command Micro-instruction. The meaning of CSV1 from the ALU differs depending on whether an Add or Subtract Micro-instruction is performed. The Exclusive OR of CSV1 and SUB1 inverts the ALU Carry on a Subtract Micro-instruction.

The third NAND gate (17C2), enabled by LDFLR1, has a low output when S Bus Bit-12 (S121) is active. The fourth NAND gate is the master enable for the K input to FLR12. SFLR120 is inverted and the J input is allowed to go high. FLR12 toggles set on the trailing edge of the next Destination Clock (DCL1).

FLR Bit-13 serves as the Overflow flag (V) for Add and Subtract operations. FLR13 is allowed to change state when LDCLR0 or STFL0 is active. If neither of the gating leads are active, the J and K inputs are held at ground.

STFL0 (17F1) is generated on the ROM board at 8R9. STFL0 goes low if the Processor is doing a non-immediate (RD030) Add or Subtract Micro-instruction (RD001. RD011) and RD Bit-13 is set (RD131), specifying set flags.

FLR13 is set when SFLR130 is low. SFLR130 is generated by three NAND gates collector OR tied. The first NAND gate (17H3) is enabled by LDCLR0. The second input is the Exclusive OR of S000 and GB000. The third input is DIFF1, the Exclusive OR of GB000 and, the Exclusive OR of GA001 and SUB1. The NAND gate at 17H3 is low when the over-flow condition exists. The overflow indication is created after the ALU has produced the Sum or Difference. Overflow occurs on an Add with like signs or a Subtract with different signs when the resulting sign is different from the sign of the first operand on the B Bus.

The second NAND gate at 17H2, enabled by LDFLR1, has a low output when S Bus Bit-13 (S131) is active. The third NAND gate (17F3) is the master enable for the K input to FLR13. SFLR130 is inverted and the J input is allowed to go high. FLR13 toggles set on the trailing edge of the next DCL1.

FLR13 can also be direct set by SV0. SV0 goes low when the False Sync flip-flop is set (4E3). The False Sync flipflop is set if the Processor does not receive a return Sync from a device controller within 13 to 15 microseconds from the time the I/O control line is activated to start an I/O operation.

FLR14 and FLR15 serve as the Greater than and Less than flags respectively. FLR14 is set by SFLR140 if the data manipulated on the S Bus is greater than zero or the result of a Test Micro-instruction is true. FLR15 is set by SFLR150 if the data manipulated on the S Bus is less than zero or if the result of a Test Micro-instruction is false.

SFLR140 is generated by three NAND gates collector OR tied. The first NAND gate (17J2) is used to load FLR14 from S Bus Bit-14. The second NAND gate (17J2) is enabled by STF1. The second input is CTF1 and the third input, S000, is high when the S Bus is not negative.

The gating leads STF0 and STF1 are active during a non-immediate AND, OR, Exclusive OR, Add, or Subtract Microinstruction if RD Bit-13 is set, specifying set flags (8R9).

The Change Test Flags signal (CTF1)(17J1) is active if any bit of the S Bus is active, or if the G or L flag is set. If either the G or L flag is set, FRNS1 is low (17N5). This signal is NANDed, on the ALU board, with the zero indicating outputs from the four 4-bit ALUs at 14S8. If S Bus Bits 0:3 are zero, S0031 is high. If S Bus Bits 4:7 are zero, S0471 is high. If S Bus Bits 8:11 are zero, S8111 is high. If S Bus Bits 12:15 are zero, S1251 is high. The output from the NAND gate at 14S9 (CTF1) returns to the I/O board to enable changing the G and L flags.

The third NAND gate (17K2) is active during a Test Micro-instruction (CTEST1) if the result of the test is true (TTEST1).

The TTEST0 signal (17K1) is generated on Sheet 18 as the collector OR tie of the inverted outputs of the three 19-026 four-to-one multiplexors. TTEST0 (18H5) is low if a testable function is true and the corresponding mask bit in the RD is set. The testable functions and the associated RD bits are listed below.

| TESTABLE FUNCTION |               |                                 |  |
|-------------------|---------------|---------------------------------|--|
| RD BIT            | MNEMONIC      | MEANING                         |  |
| 4                 | FST1          | Fast I/O Interrupt              |  |
| 5                 | ATN1 · PSW011 | I/O Attention and PSW Bit-1 set |  |
| 6                 | ARST1         | Automatic Restart               |  |
| 7                 | CATN1         | Console Attention               |  |
| 8                 | SNGL1         | Console Single Mode             |  |
| 9                 | UT1           | Utility flip-flop set           |  |
| 10                | MALF1         | Machine Malfunction             |  |
| 11                | PPF1          | Primary Power Fail              |  |
| 12                | DC1           | Data Channel Request            |  |
| 13                | DRD1          | Data Channel Read               |  |
| 14                | MSK1          | Mask                            |  |
| 15                | OP1           | Operation Length                |  |

The logic to generate SFLR150 is similar to that that generates SFLR140. Except when the FLR is being loaded from the S Bus or cleared on a DO Micro-instruction (CLR0), SFLR140 and SFLR150 are complementary.

The toggle for FLR14 and 15 is generated at 17N4 as the collector AND tie of DCL0 and LDCLR0, STF0, or CTEST0.

3.5.2 <u>Program Status Word (PSW)</u>. The Program Status Word (PSW) is a 16-bit register used to define the system status relative to the user program being executed. The Status field (PSW 0:11) is located on the 35-387 Memory Control mother-board and is shown on Sheet 29. The Condition Code field (PSW 12:15) is located on the 35-390 I/O mother-board and is shown on Sheet 17.

PSW 0:11 is loaded from S Bus Bits 0:11 when the PSW is specified as the destination (LPSW1)(29C1). LPSW1 is ANDed with the Destination Clock (DCL1)(29C1) at the gate (29C2) and applied to the clock input of the three 19-030 four-bit shift registers (A48-A50). Pin 06 of each 19-030 shift register is tied to P5 to establish the Load Mode rather than Shift Right Mode.

PSW Bits 12:15 are contained in the 19-017 quad latch (17B-G9). The Condition Code Register may be loaded from the Flag Register or from the Alarm Register. The clock input to the Condition Code latch is high at System Clock time (SCL0)(17B5) when either LCC0 or JACCO is active (17C5). LCCO is generated at 9M4 and is low on a DO Micro-instruction (D1) if the Processor is in Phase Three (P31) and RD Bit-12 is set, specifying copy alarm flags to the Condition Code. The data inputs to the quad latch are LCC1 and FLR 12:15, or JACC1 and ALRM 13:15.

All 16 PSW bits are applied to the eight 19-038 dual four-to-one line multiplexors on Sheet 29 for gating onto the B Bus. When the PSW is specified as the Source Register (address '4'), the signal USTRBO (29A4) goes low enabling all the 19-038 multiplexors. USTRBO is generated at 18C5 and is active when the Source Register address is hexadecimal 4, 5, 9, or A. RD Bits 9 and 11 are decoded internal to the multiplexors to select which of the four input registers are gated out to the B Bus. PSW Bit-1 is the I/O interrupt enable. PSW011 is ANDed with ATN1 at 18J3 for the Test Micro-instruction and at 18N3 for generating an interrupt. PSW Bit-2 set allows the Alarm Register Bits 13:15 to be set (17K6). PSW Bit-4 is available at Pin 226-0 on the I/O board back panel to enable detection of the Fast I/O interrupt. (For the regular Model 70, this pin is tied to ground instead of PSW041.) PSW Bit-7 controls the supervisor/user mode of the Model 70 Processor. If PSW07 is set, detection of Privileged instructions is allowed and the optional Memory Protect feature is enabled. PSW07 set allows RAH04 to be set from the DROM (5C2). Privileged instructions are flagged in the DROM by having Bit-4 set. If RAH04 sets, the non-existent ROM address forces the Illegal instruction trap. No hardware significance is attached to the remaining PSW bits.

3.5.3 <u>Alarm Register (ALRM)</u>. The three-bit Alarm Register is located on the 35-390 I/O mother-board and is shown on Sheet 17. PSW Bit-2 (17K6) enables setting any bit in the Alarm Register.

ALRM15 is set on the occurrence of Early Power Fail (EPF)(17S6). Refer to 3.2. ALRM14 is set if a Memory Parity Failure occurs (PFF1)(17M6) during Phase Zero or Phase One (PC00). ALRM13 is set if a parity failure occurs during Phase Two or Phase Three (PC01)(17K6). If any bit in the Alarm Register sets, Machine Malfunction goes high (MALF1)(17S9).

The Alarm Register bits can be copied into the Condition Code of the PSW on a DO Micro-instruction, JACC1 high. This is done during the PSW swap routine for Machine Malfunction Interrupt so that the user is informed of the nature of the interrupt.

The Alarm Register is cleared by SCLR0 on Initialize or it toggles clear at SCL1 time when JACC1 is high.

3.5.4 <u>Counter Register (CTR)</u>. The Counter Register (CTR) is shown on Sheet 27. It is used to count the number of repetitions of a single micro-instruction when the Processor is executing a Command Repeat, Multiply, or Divide. The Counter is also a testable item for the Branch Micro-instruction.

The five-bit decrementing CTR is loaded from S Bus Bits 11:15 by LDCTR0 (27B1). LDCTR0 is generated at 8C9 and is low when the Destination address is hexadecimal 'C'. LDCTR0 is inverted and NANDed with DCL1 (27E3), producing the low active load pulse for the 19-035 four-bit counter at 27F5. The S Bus Bits 12:15 are toggled into CTR 12:15 at the trailing edge of the load pulse. CTR Bit-11 is maintained in a separate JK flip-flop (27B5) and is toggled by the AND of LDCTR1 and DCL1 (17A3). The J and K inputs to CTR11 track S Bus Bit-11 when DECTR0 is false (27C1).

The DECTR0 lead goes low to allow the CTR to decrement on the trailing edge of DCL1. DECTR0 is generated in two places with an OR tie across the back panel. The first place is on the 35-390 I/O board at 18E9. DECTR0 goes low if the Processor is executing a Branch on Counter Micro-instruction. Op-Code '3' causes BRA1 (18H8) to go high. If the CTR is the specified condition, RD 04:07 are reset and LD01 (18D7) is high. The second place DECTR0 is generated, is on the ALU board at 13F9. DECTR0 is low if the CTR is not zero (CEMT0 false)(13F7) and the Processor is executing a Command Multiply (MPY0), or a Divide (DIV0) Micro-instruction, or if the Counter Mode flip-flop (CMODE) is set after a Command Repeat (13G8). For these instructions, DECTR0 remains active until the counter decrements to zero.

DECTRO is inverted and ANDed with DCL1 (27A1) to produce the low active decrement pulse to the 19-035 four-bit counter. If the low four-bits are zero when the decrement pulse occurs, a carry pulse is produced on Pin 13 of the I.C. and the CTR 12:15 wraps to a count of 'F'. The carry pulse complements CTR Bit-11.

Two states of the CTR are decoded. Counter equal to zero causes CEMT0 at 27C9 to go low. Counter equal to one causes CTONE0 at 27C9 to go low. These signals are used by the Branch on Counter and the Counter mode logic.

The Counter is preset to a count of 16 by SCLR0 (27C1) on initialize, or CLR1 and SCL1 (27D2) on a DO Micro-instruction.

3.5.5 <u>Register Stack.</u> The register stack shown on Sheet 11 is located on the 35-389 ALU mother-board. The register stack consists of 20, general purpose, 16-bit registers which can be specified as Source and Destination Registers for micro-instructions. These registers can be loaded from the S Bus and unloaded to the B Bus.

The register stack consists of 20, 19-041 four-bit by four-word register files. Each IC has a read enable and two read select lines, and a write enable and two write select lines. This allows a stack register to be both the source and destination in the same micro-instruction. The read enable level selects one of five sets of four ICs. The micro-register stack (MR0, MR1, MR2 and LOC) is selected by RMS0 (11A2). The RMS0 signal is generated at 10D4 and is active when the Source Register address is hexadecimal 0, 1, 2, or 3, or when the DO Micro-instruction forces the LOC to be both the source and destination (FRCLOC0)(9J4).

General Registers 0 through 3 are selected by the signal GR00 (11C1). General Registers 4 through 7 are selected by GR10 (11G1). General Registers 8 through 11 by GR20 (11J1) and General Registers 12 through 15 by GR30 (11M1). The General Registers are addressed by the YD or YS field of the Instruction Register (IR). The micro-program accesses a General Register by specifying the field of the IR that contains the register's address. If the Source Register is YS (hexadecimal D), or if a DO Micro-instruction in Phase Zero has generated Load AR from YS (LARYS0)(9C4), RYS1 is high (10B6). RYS1 is NANDed with the four decoded states of IR Bits 12 and 13 (10M1) to activate the appropriate GRX0 lead on Sheet 10. If the Source Register is YD or YDP1 (hexadecimal E or F), RYD1 is high (10A6). RYD1 is NANDed with the four decoded states of IRO8 and 09 (10L1) to activate the GRX0 leads.

Given that RMS0 or one of the GRX0 leads is active, selection of the particular register is done internal to the 19-041 by decoding the state of the two read select lines.

The micro-registers are selected by the leads RMA1 and RMB1 (10F3). These lines track RD Bits 10 and 11 respectively. Both lines are forced high by FRCLOCO (10F1).

The General Registers are selected by the leads RA1 (10H9) and RB1 (10F9). RB1 tracks IR Bits 10 or 14 depending on whether YD or YS is the source. If YDP1 is the source, RA1 is forced high so that an odd address register is selected (11C1).

The logic for writing into the register stack is similar to that for reading. The significant difference is that the write enable line is a pulse rather than a level. This pulse occurs at SYSCL1 time during DCL1 (10H3). The write pulse is about 30 nanoseconds wide. The minimum pulse width necessary to satisy the 19-041 is 25 nanoseconds. The maximum pulse width depends on the delay through the ALU and is approximately 50 nanoseconds. A wider write pulse mutilates data in a register if the same register is specified as the source and destination.

3.5.6 <u>Shift Registers (SRH and SRL)</u>. The two 16-bit Shift Registers, SRH and SRL, are located on the 35-389 ALU mother-board and are shown on Sheet 15. Either shift register may be loaded from the S Bus and unloaded to the B Bus. The SRH and SRL consist of four 19-048, eight-bit, shift register packs, that function as a single 32-bit register when used by the Command Shift Left, Shift Right, Multiply, or Divide Micro-instructions.

The shift register devices can load, shift left, or shift right, depending on the state of the two mode control leads on Pins 01 and 23 of the devices. The logic that generates the mode control leads is shown on Sheet 15.

SRH is loaded from the S Bus when the Destination address is hexadecimal 6. SRH is forced to be a destination during a Command Multiply or during a Command Divide Micro-instruction when the ALU Carry is active (CSV1)(15R1). When SRH is the destination, HDEST0 is low (15L1). HDEST0 causes both SRH mode control leads, SRHM01 and SRHM11 (15J4), to go high, establishing the load function. On the trailing edge of DCL0 (15S1), the S Bus data is copied into SRH. When the Processor is executing a Command Multiply Micro-instruction, MPY0 is low (15L1), forcing SRHM01 and SRHM11 high. During a Command Divide Micro-instruction (15L1), DIV0 is low, forcing SRHM11 high. If CSV1 is high (15R1), SRHM01 is also forced high, establishing the Load Mode. If CSV1 is false, SRHM01 is low and SRH is in the Shift Left Mode.

The data in SRH is shifted left one bit position when SRHM01 is high and SRHM11 is low. This condition is established as mentioned previously for the Divide Micro-instruction, or by CSL0 (15L1) during a Command Shift Left. Anytime SRH is shifted left, SRL' Bit-0 shifts into SRH Bit-15. Bits shifted out of SRH00 may be saved in the Carry flag (FLR12) if RD Bit-15 is set, specifying Carry Out (15A3).

The data in SRH is shifted right one bit position when SRHM01 is low and SRHM11 is high. This condition occurs only during a Command Shift Right Micro-instruction (CSR0)(15M1). If RD Bit-14 is set, specifying Carry In, the state of the Carry flag (FLR12) is shifted into SRH00 (15A3).

SRL is loaded from the S Bus when the Destination address is hexadecimal 7. LSRL0 (15N1) goes low forcing SRLM01 and SRLM11 high, establishing the Load Mode.

The data in SRL is shifted left one bit position when SRLM01 is high and SRLM11 is low. This condition occurs during a Command Shift Left (CSL0) or a Command Divide Micro-instruction (DIV0). If RD Bit-14 is set, the state of the Carry flag (FLR12) or, if Divide, the static ALU Carry (CSV1), is shifted into SRL15 (15S9).

The data is SRL is shifted right when SRLM01 is low and SRLM11 is high. This condition occurs during a Command Shift Right (CSR0) or a Command Multiply Micro-instruction (MPY0). The state of SRH15 is shifted into SRL00. If RD Bit-15 is set, specifying Carry Out, the bit shifted from SRL15 is saved in FLR12 (15A3) except during Multiply (MPY0).

The gates that unload SRH and SRL to the B Bus are shown on Sheet 16. The SRH is unloaded when the Source address is hexadecimal 6 (USRH0)(16A1) or when the Processor is executing a Command Multiply or Divide (MD0)(16A1). The SRL is unloaded when the Source address is hexadecimal 7 (USRL1)(16A3).

3.5.7 Instruction Register (IR). The Instruction Register (IR) is located on the 35-387 Memory Control motherboard and is shown on Sheet 28. The IR holds the user's instruction word during emulated execution. The IR may be loaded from the S Bus when it is specified as the Destination. It is also loaded directly from memory upon instruction access Phase Zero. The IR may be unloaded to the B Bus.

During Phase Zero (P01), the Memory Strobe Bus (MS 0:15) is gated to the direct set inputs of the IR flip-flops by GMSIR1 (28B3). IR was previously direct cleared when Phase Zero was entered, CLRIR0 from 28A1.

When the IR is specified as the Destination (hexadecimal 9), LIR0 goes low (28S1). LIR0 is used to develop the toggle inputs (TIR0)(28S3) to the IR flip-flops.

Bits 0:7 of the IR are applied, as the address, to the Decoder Read-Only-Memory and to the instruction class decoders on Sheet 4. IR Bits 8:15 are used to select the General Registers (Sheet 10). In addition, IR Bits 8:11 are ANDed with PSW Bits 12:15 at 29S7 to generate the testable MSK function.

All 16 IR bits are applied to the eight 19-038 dual four-to-one line multiplexors (Sheet 29) for gating onto the B Bus. When the IR is specified as the Source Register (address '9'), USTRB0 goes low (29A4). RD Bits 9 and 11 are decoded internal to the multiplexors to select the IR. When the Source Register address is 'C', UIR40 goes low (18E5). UIR0 is inverted and ANDed with IR Bits 8:11 (Sheet 28) to develop the B Bus Bits 12:15. The remaining B Bus bits stay false.

3.5.8 <u>Arithmetic Register (AR)</u>. The Arithmetic Register (AR), located on the 35–389 ALU mother-board, is shown on Sheet 12. The AR is used to hold the second operand of the Add, Subtract, OR, AND, or Exclusive OR Micro-instruction. The AR may be loaded from the S Bus and unloaded to the Arithmetic Logic Unit (ALU).

When the AR is specified as the Destination (hexadecimal 8), LAR1 goes high (12A1). LAR1 is used to develop the toggle inputs to the AR flip-flops.

The set outputs from the AR are NANDed with the ULAR1 signal to develop the GA leads (GA000:150) as gated inputs to the ALU. ULAR1 is generated at 13N5. For fan-out reasons, it is developed twice. One input to each AND gate at 13N5 is NA0 (13R4). The other input comes from the 19–026 four-wide AND/OR pack at 13N3.

NAO is only low during a non-immediate (RDO30) Micro-instruction that has Bit-12 set, specifying the No AR option. The 19-026 pack produces a high output whenever one of the following conditions is met:

- 1. The Processor is executing an AND, Exclusive OR, Add or Subtract Micro-instruction (RD001).
- 2. The Processor is executing an OR Micro-instruction (RD011 · RD021).
- 3. The Processor is executing a Command Divide Micro-instruction (RD010 RD020 RD031 RD061 RD081)
- 4. The Processor is executing a Command Multiply Micro-instruction (RD010 RD020 RD031 RD061 RD071) and SRL Bit 15 is set (SRL151).
- 3.6 B Bus Shifter

The GA leads provide the second operand input to the ALU (Sheet 14). The other input is the GB output from the B Bus Shifter (Sheet 14). The B Bus Shifter can load, shift left, shift right, or cross shift the B Bus data prior to presenting it to the ALU. The function performed is determined by the state of the SHCA1 and SHCB1 control leads applied to the eight 19-038 dual four-to-one multiplexors.

3.6.1 Load. The quiescent state of the B Bus Shifter is the Load Mode. This mode exists when both B Bus Shifter control leads are low. SHCA1 is low (12B9) when the Processor is not doing a Command Divide (DIV0)(12B6) or a Load specifying Shift Left or Cross Shift. SHCB1 is low (12C9) when the Processor is not doing a Command Multiply (MPY0)(12C6) or a Load specifying Shift Right or Cross Shift. SHCA1 and SHCB1 are decoded internal to the 19-038 packs to gate each bit from the B Bus to the corresponding GB lead.

3.6.2 Shift Left. The B Bus Shifter is conditioned to shift the B Bus data left one position when SHCA1 is high and SHCB1 is low. This occurs on a Command Divide or on a Load specifying Shift Left (LOAD1·RD121)(12B6). Each bit from the B Bus is gated onto the next more significant GB line. If Carry In is specified on the Load (RD141·DIV0) (15A3), the state of the Carry flag (FLR12) is applied to GB150.

3.6.3 <u>Shift Right</u>. When SHCA1 is low and SHCB1 is high, the B Bus Shifter shifts the B Bus data right one position. This occurs on a Command Multiply (MPY0) or on a Load specifying Shift Right (LOAD1·RD131). Each bit from the B Bus is gated to the next lower position of the GB Bus. If Carry In is specified (DIV0·RD141)(15A3), the state of the Carry flag (FLR12) is gated onto GB000. 3.6.4 <u>Cross Shift.</u> The B Bus data is byte swapped by the B Bus Shifter when SHCA1 and SHCB1 are both high. This condition exists only during a Load Micro-instruction (LOAD1)(12B6), if Cross Shift is specified (RD121.RD131) and not suppressed by the X0 lead (12A6). A Cross Shift becomes conditional if the Memory Data Register (MDR) is specified as either the Source or Destination, or if on an I/O data read or data write, the Halfword test line is active. If the Processor is executing a Data Available or Data Request I/O operation, NOCS0 goes low (9K4) if the Halfword line is low (HW0)(9K1). NOCS0 suppresses Cross Shift (CS1) and jam sets RAL14. If the Cross Shift is not suppressed by NOCS0, and MDR is involved, the Cross Shift is allowed if the Memory Address Register is even (MAR150 high). If MAR is odd (MAR150 low), the Cross Shift is not performed. When the Cross Shift occurs, Bits 00:07 from the B Bus are gated to GB 08:15 and B 08:15 are gated to GB 00:07.

3.7 <u>Arithmetic Logic Unit (ALU)</u>. The Arithmetic Logic Unit (ALU) consists of four 19-039 four-bit ALU packs and one 19-040 carry look-ahead pack. The ALU is shown on Sheet 14. The ALU receives five control lines defining the function it is to perform. These control lines are summarized on Table 2.

| OP | М | S0 | <b>S1</b> | S2  | SUB |
|----|---|----|-----------|-----|-----|
| D  | 0 | 1  | 0         | 0   | · 0 |
| С  | 0 | 1  | 0         | 0   | 0   |
| т  | 1 | 1  | 1         | 1   | 0   |
| в  | 1 | 1  | 1         | 1   | 0   |
| L  | 1 | 1  | 1         | 1   | 0   |
| 0  | 1 | 1  | 1         | 0   | 0   |
| N  | 1 | 0  | 1         | 1   | 0   |
| x  | 1 | 1  | 0         | 0   | 0   |
| A  | 0 | 1  | 0         | 0   | 0   |
| S  | 0 | 0  | 1         | 1 : | 1   |

TABLE 2. ALU CONTROL LINES.

Each 19-039 ALU pack develops four-bits of the low active S Bus. The four S Bus bits are internally NANDed to produce the SXXX1 zero indicating signal. When the signals S1251, S8111, S0471, and S0031 are all high, the S Bus data is zero. Each ALU produces an output carry on Pin 16. Only the carry output of the most significant ALU is used (CSV1)(14D9). The internal Carry Propagated (CP) to the most significant stage of each ALU pack is available on Pin 15, and the Carry Generated (CG) for the most significant stage is available on Pin 17. These signals, CPXX1 and CGXX1 are applied to the 19-040 carry look-ahead pack to develop the Carry In to the next more significant ALU pack (CNXX1).

Each function of the ALU is described in the following paragraphs. Unless otherwise noted, all gate references are to the arbitrary labels on Figure 3.

3.7.1 Load. The ALU is conditioned to the Load Mode on a Test, Branch, or Load Micro-instruction. In this mode, Gates 1, 2, 3, and 4 are enabled by S01, S11, S21 and SUB0 respectively, and Gate 8 is disabled by M1. The AR is not unloaded, so the false GAXX0 Bus disables Gates 2 and 3. Gate 1 produces a high output causing the output from Gate 5 to go low. The state of the GBXX0 Bus is passed to the SXX0 Bus from Gates 4, 6, 7 and 9.

3.7.2 <u>AND.</u> In this mode, conditioned by the AND Micro-instruction, each bit from the B Bus is logically ANDed with the corresponding bit from the GA Bus. The output equation for Gate 5 becomes  $\overline{A} \cdot B$ . The output equation for Gate 6 is simply B. Consequently, Gate 7 yields the function  $A \cdot B$  which is inverted by Gate 9, forming the S Bus.

3.7.3 <u>OR.</u> The OR Micro-instruction causes each bit from the B Bus to be logically ORed with the corresponding bit from the GA Bus. Gate 5 produces a low output because of the complimentary GA inputs. The OR function is realized entirely by Gate 4. Gate 4 produces a low output whenever either the GA or GB input is active (low). The logical sum is double inverted by Gates 6 and 9, forming the S Bus.



Figure 3. Least Significant ALU Stage

3.7.4 <u>Exclusive OR</u>. The Exclusive OR Micro-instruction produces the logical difference of the data on the GA and GB Busses. Gate 5 produces a high output when the A·B condition is met. Gate 6 produces a high output when the A+B condition is met. When combined by Gate 7, the Exclusive OR function  $(\overline{A} \cdot \overline{B} + \overline{A} \cdot B)$  is realized.

3.7.5 <u>Add.</u> The ALU is conditioned to the Add Mode on a DO, Command, or Add Micro-instruction. Note that with the exception of the M control line, Add is the same as Exclusive OR. The M control line enables the carry net-works internal to the ALU device so that the output from Gate 8 is  $(\overline{AB}+A\overline{B})\cdot\overline{C} + (AB+\overline{AB})C$ . Figure 3 shows only the least significant stage of the 19-039 four-bit ALU. The next three stages are identical with the exception of the internally propagated carry.

3.7.6 Subtract. The Subtract function produced by the 19-039 four-bit device is A-B-1. For this reason, the Carry In to the least significant state is inverted on the Subtract Micro-instruction. The output equation for Gate 5 is  $\overline{AB}$  and the equation for Gate 6 is  $\overline{A+B}$ . Gate 7 produces a high output when the equation  $\overline{AB}+AB$  is satisfied. If no Carry In is specified, the CII (14A5) lead is high and the output from Gate 9 is high. If Carry In is specified, the output from Gate 7 is inverted by Gate 9, producing the S Bus.

3.8 Counter Dependent Operations

A Command Micro-instruction with RD Bit-6 set implies a counter dependent mode of operation that is maintained until the Counter Register (CTR) is zero. Command Repeat causes the next micro-instruction to be repeated the number of times specified in the CTR. Command Multiply and Command Divide cause the Command itself to be repeated with SRH forced to be the Source and Destination Register. These modes are implemented by the circuit shown on Sheet 13.

3.8.1 <u>Repeat.</u> When a Command Repeat Micro-instruction is executed, CMD1 goes high (13K7). The Repeat flip-flop (RPT)(13K8) toggles set on the trailing edge of SCL1 · SYSCL1. On the same edge, the Counter Mode flip-flop (CMODE) will toggle set if the CTR is not zero (CEMT0)(13N6). If the CTR is zero, the next micro-instruction should not be executed. Since, at the same time RPT flip-flop toggles set, the next micro-instruction toggles into RD, the Processor has to execute the instruction. However, KILDST0 goes active (13N9) stopping the Destination Clock, DCL0 (19M9). No register will be modified, nor will the FLR change. RPT will toggle reset on the next SCL1 · SYSCL1.

If the CTR is not zero, CMODE and RPT both toggle set. Now the target micro-instruction is in RD. Because CMODE is set, DECTR0 (13F9) goes low until the CTR is zero. The CTR will decrement on each Destination Clock. As long as CMODE is set and the CTR does not equal zero or one (CTLT21)(13M8), STPC0 is low (13R9), disabling RCL0 and RDSTB0 (19L9). The RAL will not increment nor will another micro-instruction be strobed into RD until the Counter decrements from one to zero. As soon as the CTR decrements from one to zero, CMODE and RPT both toggle reset. STPC0 is high and the next sequential micro-instruction is executed.

3.8.2 <u>Multiply.</u> Prior to executing the Command Multiply Micro-instruction, the following preliminary conditions are assumed: The multiplier is in SRL, SRH contains zero, the AR holds the multiplicand, the Carry flag is cleared, and the Counter contains 16. The Command Multiply is executed in 16 machine cycles. On each Destination Clock; the CTR is decremented, SRL is shifted right one place, FLR12 is updated from the ALU Carry (CSV1)(14D9), and SRH is loaded from the S Bus. Refer to Figure 4.



Figure 4. Command Multiply Timing Diagram

As soon as the Command Multiply Micro-instruction is decoded, the signal MPY0 goes low (13H7). As long as the CTR is not zero (CEMT0 false), DECTR0 is low (13F9) and the Counter decrements on the trailing edge of each Destination Clock. Shift Register Lower (SRL) is also conditioned to the Shift Right Mode, SRLM01 low and SRLM11 high, by the MPY0 signal. Similarly, Shift Register High (SRH) is conditioned to the Load Mode, SRHM01 and SRHM11 high. At the trailing edge of each DCL0, SRL shifts right one position and SRH is loaded from the S Bus.

The data loaded into SRH constitutes the sum of the accumulated partial products. The signal MPY0 is ORed with DIV0 to produce MD0 (13H9). MD0 forces the contents from SRH to be gated onto the B Bus (16A1). The B Bus Shifter is forced to the Shift Right Mode by MPY0. Now, depending on the state of the least significant bit from the multiplier (SRL15), the multiplicand in AR is either gated to the ALU or not. If SRL151 is high, ULAR1 (13N5) is high. The AR is gated to the ALU and the sum from AR and the shifted SRH is gated back into SRH. If SRL151 is low, the AR is not gated to the ALU and zeros are added to the shifted SRH. The result of the latter case is a 32-bit shift right.

Carries resulting from the additions that occur are saved in the Carry flag (FLR12) which is shifted back into the high end of the B Bus Shifter for the next cycle so no data is lost.

After the Command Multiply, the product in SRH and SRL must be shifted right one more position.

3.8.3 <u>Divide</u>. Prior to executing the Command Divide Micro-instruction, the following preliminary conditions are assumed: The 32-bit positive dividend is in SRH and SRL, the divisor is in two's complement negative form in the AR, the Carry flag is reset, and the CTR contains 16. The Command Divide executes in 16 machine cycles. On each DCL0; the CTR is decremented, SRL is shifted left one position, FLR12 is updated from the ALU Carry, and SRH is either shifted left one position or loaded from the S Bus. Refer to Figure 5.

The signal DIV0 is low during the Command Divide. DIV0 causes DECTR0 to go low until the Counter decrements to zero. SRL is conditioned to the Shift Left Mode, and SRH assumes the Load Mode or the Shift Left Mode depending upon the state of the ALU Carry (CSV1).

The most significant 16-bits of the dividend in the SRH are present on the B Bus. The data is shifted left one position by the B Bus Shifter and presented to the ALU. Note that SRL00 is carried into GB15 (14R1). The AR is unloaded to the ALU and an 'Add' is performed.



Figure 5. Command Divide Timing Diagram

By adding the two's complement from the divisor in the AR to the most significant half of the dividend in the SRH, the result on the S Bus is actually the difference between the two. If this 'trial subtraction' is successful, the ALU produces a Carry (CSV1 high), and the partial remainder on the S Bus is gated into the SRH. If the 'subtraction' is unsuccessful, CSV1 is low, and the SRH is shifted left one position; the S Bus data is ignored. The CSV1 signal is shifted into SRL15 to form the quotient bits. CSV1 is also saved in FLR12. After the Command Divide, the remainder is in the SRH and the quotient is in the SRL.

3.9 Phase Control

3.9.1 <u>General Description</u>. The Phase Control logic, contained on the 35-388 ROM board, is shown on Sheet 9 and in block diagram form on Figure  $\mathcal{C}$ . Phase is a hardware condition that is affected by the DO Micro-instruction and user program activity. Phase, in turn, affects actions resulting from the DO Micro-instruction.

The two stage Phase Counter defines the four hardware phases. Referring to Figure 6, from a count of 00 (Phase Zero), the Phase Counter can go to a count of 01 (Phase One) or 10 (Phase Two). From Phase One, the Phase Counter can only go to Phase Two. From Phase Two, the Phase Counter can go to a count of 00 (Phase Zero) or 11 (Phase Three). From Phase Three, the Phase Counter can only go to Phase Zero. A phase change usually occurs on a DO Micro-instruction. Initialize unconditionally forces the Phase Counter to Phase Three, as does a Phase Two abort.



Figure 6. Phase Control Flow Diagram

Each phase, other than Phase Zero, has corresponding sets of micro-code routines. The phase control hardware generates the starting addresses of these routines.

Phase Zero is dedicated to user's instruction decoding. Phase Zero is a purely hardware state, lasting for two or four system clocks. During Phase Zero, the user's instruction is automatically loaded into the Instruction Register (IR), and the A Register (AR) is automatically loaded from the User's second operand register (YS). If the user's instruction is of the RR format (Op-Codes 0n, 1n, 2n, 3n, 8n, or 9n), Phase Zero is exited and Phase Two is entered. If the user's instruction is not RR, a second memory read is generated to fetch the second half of the fullword instruction, the Location Counter (LOC) is incremented by two and Phase Zero is exited.

If the user's instruction is RS (Op Codes Cn or En), Phase One is entered if the instruction is indexed - IR Bits 8:11 not zero - and the ROM Address Registers are forced to '002'. If the instruction is not indexed, Phase Two is entered.

If the user's instruction is RX (Op Codes 4n, 5n, 6n, 7n, An, Bn, Dn, or Fn), Phase One is entered. The ROM Address Registers are forced to '006' if the instruction is indexed or to '004' if the instruction is not indexed.

The Phase One micro-code routines perform the second operand address arithmetic.

The Phase Two entry point for a particular user instruction is derived from the Decoder Read-Only-Memory (DROM). Words in the DROM are addressed by the Operation Code field of the user's instruction, IR 0:7. The DROM contains 256, 12-bit words. The Model 70 user's instruction repertoire uses 113 words. The words not used contain zeros and correspond to illegal user's instructions.

As Phase Two is entered, the DROM read-out is jammed into the ROM Address Registers. The next micro-instruction executed will be that at the specified location.

The Model 70 instruction repertoire includes 22 Privileged instructions. Privileged instructions (all I/O instructions plus LPSW and EPSR) may only be executed if PSW Bit-7 is reset. If PSW07 is set and an attempt is made to execute a Privileged instruction, the Illegal instruction interrupt is forced.

The Privileged instructions are identified in the DROM by having Bit-4 of the read-out set. When Phase Two is entered, the ROM Address Registers are allowed to be jammed from the DROM. Then, when the non-existant location is read-out, the ROM Data Register (RD) is direct cleared.

When Phase Two is entered, the abort Enable flip-flop (EBL) is set. As long as EBL is set, the Processor can be interrupted by the occurrence of an I/O Attention (ATN), a Data Channel request, or a Machine Malfunction which includes parity failure and Early Power Fail (EPF) detection. This abort condition forces the Processor to Phase Three and jams the ROM Address Registers to '00A', the starting address of the abort micro-routine. The EBL flip-flop automatically resets whenever the micro-program does a Memory Write (MW or PW), an I/O operation, or changes a user General Register or the PSW or the LOC. When Phase Two is exited, the DO Micro-instruction automatically tests for interrupts, regardless of the state of EBL. The interrupts tested for are I/O Interrupt (ATN), Console Interrupt (CATN), Console Single Mode (SNGL), Machine Malfunction (MALF), Primary Power Fail (PPF), Data Channel request (DC), and Fast I/O Interrupt (FAST). If any interrupt is true, Phase Three is entered and the ROM Address Registers are jammed to '010'. If no interrupts are pending, Phase Zero is entered.

The Phase Three firmware sets (entry points '000', '00A', '010', and '100') are dedicated to display and interrupt support. When Phase Three is exited, Phase Zero is entered.

3.9.2 <u>Functional Description</u>. When RD 00:03 are zero, D1 goes high (8K4). This may occur on the DO Microinstruction or an Illegal instruction. The illegal condition exists if the Run flip-flop is set (8J6) and the RD14 flip-flop is reset (8R3). (A DO Micro-instruction always has RD Bit-14 set.)

When the Processor is initialized, the signal SCLR1A (8A6) is active. Initialize clears the ROM Address Registers and the ROM Data Register, and the Run flip-flop at 8J6 is reset. D1 is ANDed with RD140 and RUN1. If the Run flip-flop is not reset at this time, ILEG0 goes low, forcing the Processor to Phase Three and the ROM address to '100'. As soon as a word whose Op-Code is not zero is read from the ROM, D0 on the J input to Run goes high and the flip-flop toggles set. The DO Micro-instruction may specify one or more functions to be performed. Bits 4 and 5 specify a Memory Read, Memory Write, or Privileged Write. DDC1 (8B9) is high if the Processor is executing a DO or Command Micro-instruction. DDC1 at 30R9 generates a memory start (PSTART0). See Section 4.

Bit-6 set causes the Location Counter (LOC) to be incremented by two. If the Processor is not going to Phase Three (GTP30) or is not in Phase Zero with Memory Busy (P01·FPMBY1), FRCLOC0 goes low (9J5). FRCLOC0 forces the LOC to be both the Source and Destination (25B1) and forces GA140 to be active (12S3). The AR is not unloaded, so the GAXX0 Bus equals 2. The ALU is conditioned to do an Add operation and, at DCL0, LOC is loaded with the value (LOC)<sup>12</sup>.

Bit-7 set causes the contents of the Flag Register to be copied into the Condition Code Register. LCC0 at 9N4 goes low during the last machine cycle of a DO Micro-instruction. A DO Micro-instruction is normally executed in one machine cycle (250 nanoseconds). It takes more than one cycle if a memory operation is specified and memory is busy, or if a phase change is specified and the new phase is Phase Zero.

The phase change is specified by RD Bit-8. The signal DRD081 goes high (8J9) to indirectly enable the Phase Counter. The Phase Counter is initialized to Phase Three. From Phase Three, the Phase Counter can only step to Phase Zero. The K input to the PC1 flip-flop (9G2) goes high with DRD081. The K input to the PC0 flip-flop (9F2) goes high because DTEST0 and GTP30 are false. DTEST0 can only be active during Phase Two and, GTP30 can only be active during Phase Two or on Illegal. The NAND gate at 9F7 produces a low output on DRD081 if memory is not busy (FPMBY0). The Phase Enable lead (PHEN1) at 9F9, goes high. This lead is ANDed with MSST0 and SCL1 to develop the toggle input to the Phase Counter flip-flops (9F2). MSST0 (9E1) is low if an attempt is made to start memory when the memory is busy. On the trailing edge of SCL1, Phase Zero is entered.

The DO Micro-instruction that causes Phase Zero to be entered must specify a Memory Read. The word read from memory will be taken as the next user instruction to perform. Phase Zero lasts for two or four machine cycles (assuming one microsecond core memory). For the duration of Phase Zero, the DO Micro-instruction remains in RD. The signal STOP0 goes low for the cycle before Phase Zero was entered by DRD081.DTEST0.PC01 (9B1). As soon as Phase Zero is entered, P01A.FMDUA1 (9D1) holds STOP0 down until memory data is available. STOP0 disables RDSTB0 and RCL0 (19L6) so that another micro-instruction is not strobed into RD, and RAL does not increment.

On the machine cycle before Phase Zero is entered, the ROM Address Registers are cleared (PHEN1· P00· T21SY1 = RACLR0) (9B9). At the same time, the Instruction Register' is direct cleared by CRLIR0 (9A9).

When the memory data is strobed into MDR, the IR receives the same information. GMSIR1 goes high (28C2) to gate the Memory Strobe Bus (MS) to the direct set inputs of the IR flip-flops. Shortly after the Memory Strobe (MS), and one machine cycle into Phase Zero, the data unavailable signal FMDUA1 goes low. See Figure 7.

If the instruction in IR is of the RR type, RR1 (9D5) goes high. Phase Zero and RR generate GTP21 (9D9) and PHEN1 (9F9). GTP21 allows the J input to the PC1 flip-flop to go high (9G2). The Phase Counter steps to Phase Two on the SCL1. GTP21 also generates GDROM0A and GDROM0B at DT21 time (9H9). These signals strobe the DROM read-out into the ROM Address Registers on Sheet 5. On the clock that steps the Phase Counter to Phase Two, the AR is loaded from the user's second operand register, specified by YS. LARYS0 at 9C4 goes low when memory data becomes available. LARYS0 forces YS to be the source and the AR to be the destination. The contents of YS are added to zero and placed into the AR.

If the user's instruction is not RR, the signal STOP0 is held low until memory becomes un-busy (9D3). Phase Zero will last for four machine cycles. After memory data becomes available, the AR is loaded from YS and, at the same time, the Skip flip-flop (Sheet 18) is toggled set by SSKIP0 (9B9).

The Skip flip-flop resets, on the clock, after memory goes un-busy (KSKIP0)(9F9). The Skip flip-flop keeps YS off the B Bus for the remainder of Phase Zero by disabling the LARYS0 signal at 9C4.

The B Bus must be kept clear so that when memory does go un-busy, the LOC can be incremented again (FRCLOC)(9J5). As soon as memory goes un-busy, another Memory Read is started. This occurs because the DO Micro-instruction is still in RD. This Memory Read will fetch the second half of the user's instruction. If the instruction in IR is RS with no indexing (AMOD0), the new phase is Phase Two (GTP21 = 1)(9D9). When memory goes un-busy, PHEN1 goes active to step the Phase Counter to Phase Two. See Figure 8.

| SCLO                                     | a se de la company de la co |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
|                                          |                                                                                                                 |
| Τ2Ι                                      | ٦                                                                                                               |
| DI<br>PSTARTO                            |                                                                                                                 |
| START INSTRUCTION READ                   |                                                                                                                 |
| FPMBYO                                   |                                                                                                                 |
|                                          |                                                                                                                 |
| PHENI                                    |                                                                                                                 |
|                                          |                                                                                                                 |
| CLEAR ROM ADDRESS                        |                                                                                                                 |
|                                          | <u></u>                                                                                                         |
| MS000:150                                |                                                                                                                 |
| LOAD IR AN                               | ID MDR                                                                                                          |
| RRI                                      |                                                                                                                 |
| STOPO STOP RCLO AND RDSTBO               |                                                                                                                 |
| FRCLOCO                                  |                                                                                                                 |
| LARYSO                                   |                                                                                                                 |
|                                          |                                                                                                                 |
| an a | ••••••••••••••••••••••••••••••••••••••                                                                          |
|                                          |                                                                                                                 |
| GDROMO                                   | DROM READ-OUT GOES TO ROM ADDRESS                                                                               |
|                                          |                                                                                                                 |

Figure 7. Phase Zero Timing (RR)

If the instruction in IR is RS with indexing or is RX, the new phase will be Phase One. The J input to PC1 goes high (P01.GTP20). On T21, the Phase One entry point is generated by the gates in area 9G3 and at SCL1, Phase One is entered.

The DO Micro-instruction exiting Phase One always causes Phase Two to be entered. GTP21 is active during all of Phase One. The DO Micro-instruction that exits the two RX Phase One routines ('004', '006') specifies a Memory Read. Normally, execution of the DO Micro-instruction is delayed because memory is still busy from the Memory Read generated in Phase Zero.

If IR holds a STH, BAL, BTC, or BFC user instruction (Op-Codes '40', '41', '42', or '43'), the signal STBR1 at 9E6 goes high. STBR1 generates DISB0 at 9C9 which in turn causes PHEN1 to go high and NOMEM0 to go low. This Phase One DO Micro-instruction will execute in only one machine cycle. NOMEM0 keeps the memory from starting (8A9) and DISB0 keeps the clocks from stopping (4L1). See Figure 9.


Figure 8. Phase Zero Timing Non-RR.

| PSTARTO       |                |
|---------------|----------------|
| FMDUAO        | FETCH [A+(X2)] |
|               |                |
| <u>ГРМВУО</u> |                |
|               |                |
|               |                |
|               |                |
| RACLRO        |                |
|               | ψ              |
|               |                |
|               |                |
|               |                |
|               |                |
|               |                |
|               |                |
| GTP2I         |                |
| GDROMO        |                |
|               |                |

\* IF STBRI ACTIVE, PHENI GOES HIGH ONE CYCLE EARLIER

Figure 9. Phase One Timing

If the instruction in IR is illegal, the associated DROM read-out is zero. The Processor enters Phase Two and reads the contents of ROM location '000' into RD. ROM location '000' contains zeros so the illegal condition occurs. ILEGO goes low (9G5). PHEN1 goes high due to the GTP30 signal. On the next SCL1, the Phase Counter steps to Phase Three. The ROM Address Registers clear at T21SY1 (RACLR0), and RAH07 is forced set (SRAH070)(9H9). If the instruction in IR is privileged (DROM Bit-4 set) and if PSW07 is set, RAH04 is allowed to set. The illegal ROM address causes RD to be direct cleared on RDSTB0 and the illegal condition occurs. See Figure 10.

As soon as Phase Two is entered, the abort Enable flip-flop (EBL)(4S3) is allowed to set. EBL resets when a Memory Write or Privileged Write is performed (MWPW0), an I/O operation is performed (UD100, LD100), a General Register is loaded (LYD0), PSW is loaded (LPSW0), or the LOC is loaded (LLOC0, FRCLOC0). If one of these conditions occurs on the first micro-instruction in Phase Two, EBL resets immediately. As long as EBL remains set, if an I/O Interrupt (ATN1. PSW01), Data Channel Interrupt (DC0), or Machine Malfunction (MALF1) occurs, the TESTA flip-flop is allowed to set. If TESTA sets during Phase Two, ABRT0 goes low if NLRAL0 is high. NLRAL0 goes low on a branch micro-instruction or a micro-instruction other than Do, Command, or Test in which RAL is the destination. ABRT0 causes GTP30 to go low (9G6). On the next SCL1, the Processor enters Phase Three at ROM address '00A'. See Figure 11.



Figure 10. Phase Two Timing (filegal)



Figure 11. Phase Two Timing (Abort)

If an abort has not occurred, the DO Micro-instruction that exits Phase Two automatically tests for interrupts. See Sheet 18. The interrupts tested for are ATN1 · PSW011, DC0, and MALF1 which form INTA0; and CATN0, SNGL0, or PPF0 which form INTB0. The occurrence of any interrupt is synchronized by the Test flip-flop. If Test is set when the DO Micro-instruction that exits Phase Two is executed, D1 · RD081A · TEST1 generates DTEST0. DTEST0 (18N9) causes GTP30 to go low. The Processor enters Phase Three at ROM address '010'. See Figure 12.

If no interrupts are pending, DTEST0 remains high and the Processor goes to Phase Zero instead of Phase Three, as shown in Figures 7 and 8.



Figure 12. Phase Two Timing (Interrupt)

Bit-9 set causes CLR0 to go low during the last machine cycle of a DO Micro-instruction. CLR0, also low on GTP30, resets the Bank flip-flop (12M8), the Utility flip-flop (12M8), the CMODE flip-flop (13M8), the RPT flip-flop (13K8), the Flag Register (Sheet 17), and the Counter (27F5). For the case where CLR0 and LCC0 are both active, the Condition Code of PSW is updated from the FLR before the FLR is reset.

If RD Bit-10 is set, the Wait indicator on the Control Panel is set. The Wait lamp is driven by the RS flip-flop shown on Sheet 8. RD Bit-11 set causes the Wait flip-flop to reset.

If RD Bit-12 is set, Bits 13, 14 and 15 of the ALRM Register are loaded into Bits 13:15 of the Condition Code. The signal JACCO (9L4) goes low if D1, MSSTO, P00, and RD121 are active. On Sheet 17, if LCCO is also active, the ALRM bits are ORed with the FLR bits and loaded into the Condition Code.

If RD Bit-15 is set, a Power Down is generated (POW0)(19L2) to set the STPSYS flip-flop.

# 3.10 I/O Control

An I/O operation is initiated if IO is the Source or Destination of a Load Micro-instruction. The I/O Control logic is shown on Sheet 4. The control line gating is shown on Sheet 20 and the data line gating is shown on Sheets 16 and 20. If RD contains a Load Micro-instruction, LOAD1 at 4B1 is high. If IO is the Source, UDIOO is low. If IO is the Destination, LDIOO is low. LOAD1 ABORTO (LDIO1+UDIO1) produces G101 (4B2) which starts the I/O sequence. I/O timing is discussed separately for input and output.

3.10.1 Input. The initialized state of the I/O sequencer is Line, DST, and DIO flip-flops reset. On input, UDIOO is low and LDIOO is high. The gate at 4C3 produces a low output at DT21 time, direct setting the Line flip-flop. On the trailing edge of T21SY1, the DST flip-flop toggles set. This disables the clocks DCLO, RDSTBO and RCLO until a Sync returns to reset the DST flip-flop. Because the Line flip-flop sets, a control line, selected by RD 14 and 15 is gated out (Sheet 20). The addressed device controller should respond to the control line with data on Data Lines D00:15 and a Sync.

When the Line flip-flop sets, the 13-15 microsecond delay at 4H2 starts. This delay generates a False Sync if a device fails to respond within the delay period, assuring that the Processor does not hang up. The RS flip-flop (DIO)(4E3) latches the occurrence of a False Sync and locks out the other. SYNCH1 goes high allowing DST to toggle reset on the next T21SY1, and the Line flip-flop to toggle reset on the following DCL0 which resets the RS flip-flop had Sync time out occurred. The False Sync delay is also direct cleared.

When the Line flip-flop resets, the control line drops and the device controller drops SYN0. SYNCHO is used to keep an I/O operation from starting until SYN0 from the previous operation has been dropped.

In the case of a False Sync, the Overflow flag (FLR13) is direct set at SCL1 time by the SV0 lead (4F4). If the I/O operation was a Status Request, B Bus Bit-13 is forced active (B130)(4G4) to simulate the Examine Status condition.

At the end of an Input type I/O operation, the DCL0 that toggles the Line flip-flop reset also loads the specified Destination Register from the S Bus. See Figure 13.



Figure 13. I/O Timing (Input)

3.10.2 Output. With LDIOO active, DST toggles set at T21SY1 time and 100 nanoseconds later, the Line flipflop is direct set by the gate at 4C4. The delay is to guarantee that the data to be output is present on Data Lines D00:15 at least 100 nanoseconds before the control line is switched on. The control line, selected by RD Bits 14 and 15, is active from the time the Line flip-flop sets until DST resets. The control line is dropped early so that the data lines remain active for at least 100 nanoseconds after the control line. When the Line flip-flop sets, the False Sync delay starts. When a Sync returns (SYNO) or a False Sync is generated, the DST flip-flop toggles reset followed at DCL1 by the Line flip-flop. The DIO flip-flop latches the occurrence of a False Sync until the Line flip-flop resets. See Figure 14.





3.10.3 <u>Halfword I/O</u>. Special device controllers that make use of the 16-bit I/O data bus activate the Halfword (HW0) test line while they are addressed.

# NOTE

## Data Channel devices must not activate the Halfword test line (HW0).

The HW0 line has no affect on the Input/Output sequencing described above. NOCSO forces Cross Shift (CS1)(8M9) to be false so that X0 is high and no Cross Shift can occur. Also, RAL Bit-14 is forced set by SRAL140 at 5H5. This results in a skip of two micro-instructions, unless RAL14 is already set.

Data should only be exchanged with halfword devices with the RH, RHR, WH and WHR user instructions. Only on these instructions has the firmware been purposely aligned to take advantage of the skip on Halfword I/O.

#### 4. MEMORY INTERFACE

#### 4.1 General Description

The memory interface consists of data, address, timing, and control lines which provide the communication path between the memory modules, the Processor, and the Direct Memory Access (DMA) ports. Up to four Direct Memory Access devices plus the Processor may be connected to the memory via the memory interface.

The timing and control circuits for the memory are contained on the Memory Control mother-board. The logic for controlling the memory parity and the Memory Protect controller is also included on this board; although these features are optional, the basic circuits are always provided. The memory may be expanded up to 32K 16-bit words with no modification to the existing control circuits.

The Data and Address Registers are OR tied to the Memory Bus. They are contained on the Memory Control motherboard and are dedicated for Processor memory operations. The timing and control logic is shared by all the devices using the memory. All busses are of the false type (low active). That is; an active bit is 0 to .4 VDC and an inactive bit is 2.4 to 5.0 VDC.

#### 4.2 Functional Analysis

4.2.1 <u>Memory Address Registers.</u> The Memory Address Register (MAR) shown on Sheet 25, is a double rank register consisting of four 19-030 four-bit shift registers (MAR), and four 19-027 quad latch circuits, the Memory Address Slave Register (MAS). The shift registers are permanently tied in the parallel load mode. These registers are loaded on the trailing edge of DCL0 when LMAR0 is present. MAR may be unloaded to the B Bus via the eight 19-038 multiplexors shown on Sheet 29. The MAS Register follows the MAR whenever the memory is not in use. This is accomplished by holding the clock on the MAS latch circuits high except when MB1 or PMBY1 are active (25A1). MB1 and/or PMBY1 are active throughout the memory cycle. See Figure 15. It is therefore possible that the MAR holds information different from that in the MAS Register. The outputs from the MAS Register (MA000:140) are gated to the Memory Address Bus any time PSEL1 and PSEL1A are active (25H7). When a Direct Memory Address Bus,

Memory Address Bits MA000, MA010, and MA020 are inverted and assigned to back panel pins. The true and false sides of these memory address bits are used to define the active memory module. The memory positions on the back panel have pre-wired slots to accept eight memory modules.

In addition to the Memory Address Bus, the seven most significant bits of the MAS Register (25A-G6) are brought out via connector three, where they are available for the Memory Protect controller option.

4.2.2 <u>Memory Data Register</u>. The Memory Data Register shown on Sheet 26 is a 16-bit register which can be loaded from the S Bus or the Memory Bus. Its outputs can be unloaded to the B Bus or the Memory Data Bus. When the MDR is loaded from the S Bus, data is toggled in on the falling edge of DCL1. The gating provided allows three different modes to load the MDR. If the micro-code specifies no Cross Shift operation, the entire 16-bits on the S Bus are loaded into the MDR. This is accomplished by the inactive Cross Shift (CS1)(26A1) which allows the clock DCL1 to appear at all toggle inputs. If a Cross Shift operation is specified, either the least or the most significant byte is loaded without changing the remaining byte. The state of X1 (26A1) determines which byte is loaded. X1 is generated on Sheet 9 and is active if Memory Address Register Bit-15 is inactive. An active X1 loads the cross shifted S Bus Bits 8:15 (on S Bus 0:7) into the MDR 0:7, thus only the left-most byte at the specified 16 bit memory location is changed. If X1 is inactive (MAR15 active), the cross shifted S Bus Bits 0:7 (on S Bus 8:15) are loaded into the MDR 8:15, thus only the odd or right-most byte is changed.



Figure 15. Memory Interface Timing Diagram

When a Memory Read operation is specified by the micro-code, the MDR is loaded directly from the Memory Bus (MS). In this case, READ1 (26A1) and PSEL1A (26B1) are true and the single rail MS Bus is gated to the direct set inputs of the MDR. MDR is cleared prior to memory data being strobed to the MS Bus by the gate at 26A2. Data Unavailable (DUA1) and READ1 (26A1) are both true during the Clock pulse (SCL1) that follows a Processor initiated Memory Read operation. MDRCLR0 goes active clearing the MDR. The memory access time is approximately 300 nanoseconds thus memory data appears on the MS Bus between the two Clocks pulses (SCL1) following a Processor memory start.

4.2.3 <u>Memory Control Circuit</u>. The memory control circuit shown on Sheet 30 consists of two sets of control flip-flops, one set is used when a DMA device captures memory, the other is used when the Processor captures memory. Figure 15 indicates the control sequence.

Assume that a Selector Channel requests a memory cycle. REQ0 (30L1) is activated and on the falling edge of the Clock pulse (SCL1), the EN flip-flop toggles set and EN0 to the channel drops. The EN flip-flop also prevents the Processor from starting memory, by holding PSTARTO high and FPMBYO low. An active EN1 is applied to the J input of the AXMBY flip-flop. On the falling edge of the next T21NS1, AXMBYO goes active and maintains FPMBYO low after EN0 resets. FPMBYO is used primarily to stop the clocks.

When the EN flip-flop is set, the SELCH is guaranteed the next memory cycle. If memory is not busy, the EN flip-flop is cleared on the next SCL1. This causes the XMB and PSEL flip-flops to toggle set, allowing the memory to be started on the next occurrence of T21NS1 and deselecting the Processor registers. The Selector Channel may continue requesting memory and capture succeeding cycles under control of the EN flip-flop. On the Clock pulse following the start of the memory cycle, the FPMBY and XMBS flip-flops toggle set assuring FPMBY0 to the Processor and setting up conditions for a graceful completion of the memory cycle. MBCL0 is activated from the memory timing pulse generator. The rising edge of MBCL0 triggers a one shot, the output of which produces the CLMF0 pulse. This pulse falls between the second and third SCL1. CLMF0 is of sufficient width to reset the AXMBY, XMB, and PMB flip-flops. With XMB reset, the J-K inputs to XMBS are low and high respectively. On the third SCL1 after memory start, XMBS toggles reset and MB0 becomes inactive, allowing EN and the FPMBY flip-flop to be cleared on the fourth SCL1. If the Selector Channel is not requesting a second cycle, MNB1 is high before the fourth SCL1 occurs. On the leading edge of SCL1, PSEL is cleared and the Processor is free to start a memory cycle via PSTART0.

For a CPU memory cycle (PSTART0), the sequence of events is similar to the Selector Channel memory cycle except that the DUA flip-flop is set for one system clock period following CPU memory start. The DUA flip-flop prevents the unloading of the Memory Data Register prior to memory readout which is in the order of 300 nanoseconds from memory start.

# 4.3 Memory Timing Pulses

The memory timing pulses, ER0, LR0, INH0, and W0 are generated on the Memory Control mother-board and are used to drive the memory modules. Figure 16 provides the waveforms for a memory cycle. A memory cycle is initiated by XSTART0 or PSTART0. These signals enable an oscillator and direct set a flip-flop. The set state of the flip-flop enables toggle pulses to the A, B, C, D, and E flip-flops.

A, B, C, and D are connected as a 2n state shift register in which only one flip-flop changes state on any toggle pulse. Initially, these cells and the E flip-flop are in the cleared state. When a memory cycle is initiated, the first toggle pulse sets A, the second B, the third C, and the fourth D. With all flip-flops set, the J input to A is low and the K is high. On the fifth pulse, A is reset, the sixth, B etc. until all flip-flops are in their initial cleared state after the eighth toggle pulse.

The E flip-flop is in the reset state during the read portion of the memory cycle and set during the write interval. E toggles if C is reset, and D is set.

The flip-flop which enables the toggle pulses has its J input grounded. The K input goes high when E and D are set and C is reset. In this interval, the toggle resets the flip-flop and the toggle signals are disabled until another memory cycle is initiated.

Note that the period of the oscillator must be 60 nanoseconds, and therefore the memory pulses are multiples of the oscillator period.

## 4.4 Parity Check Circuit

The parity control circuit is shown on Sheet 27. Parity is generated on each Write operation and is checked on each Processor initiated read cycle. The Exclusive OR circuits at locations 27R1-5, are tied directly to the Memory Data Bus and statically generate GMD160 which is low if the bus contains an even number of active bits. If a memory read cycle is initiated by the Processor, the Read flip-flop at 27R9 is set. This allows the MS Bus, including the parity bit, to be gated to the Memory Data Register. Bit-16, the parity bit, is loaded into the flip-flop at 27J1. The register is cleared on the start of each cycle by ER0. If the generated parity bit (GMD160) is the same as the received parity bit (MS160), the Parity Fail signal (PFF1) at 27J9 remains inactive. The signal PFF1 will be active on a failure for one clock period during the memory cycle where READ1, PAR0, PMBY1, and FPMBY1 are active and FMDBY0 is high. See Figure 15. Note that non-parity memory modules, when accessed, hold PAR0 high which disables the parity fail gate.

The parity bit written to memory during the restore portion of the memory cycle is generated by the check circuit on a write cycle. On a read cycle, the received parity bit is returned to memory. The circuits at 27B3 control this operation. The signal WRT0A presented by a Selector Channel, is active when the Selector Channel is writing.

| MCLK FLOP     A     B     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C                                                                                                                                                                                                                                                       |             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| MCLK FLOP     A     B     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C     C                                                                                                                                                                                                                                                       |             |
| A / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / / | MCLK FLOP   |
| B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | A           |
| C C   D C   E C   ERO C   INHO C   WO C   MBCLO C   UNAI C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | B           |
| D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |
| E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |
| LRO<br>LRO<br>INHO<br>WO<br>MBCLO<br>CLMFO<br>DUAI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | E           |
| <u>тино</u><br><u>wo</u><br><u>MBCLO</u><br><u>CL MFO</u><br><u>DUAI</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |
| WO<br>MBCLO<br>CLMFO<br>DUAI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <u>INHO</u> |
| MBCLO<br>CLMFO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <u>WO</u>   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MBCLO       |
| DUAI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CLMFO       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |             |

Figure 16. Typical Memory Cycle.

## 4.5 Memory Protect

Memory Address Bits 00:06 from the Processor Address Register, are presented to the optional Memory Protect Controller. Note that this provides for protection only on Processor initiated Write operations. If PSW Bit-7 is set, indicating the protect mode, the signal, PRTECTO, is sent to the controller at T21NS1 when FPMBY0 is inactive. The controller, if it recognizes a protected address, returns with the Change Write to Read signal (CWR0) which sets the Read flip-flop and allows the MS Bus to be gated to the Memory Data Register, thus creating a read cycle.

## 5. DISPLAY SYSTEM

The Display System provides a means for reading the contents of all the system registers and any core memory location, together with the capability of manually entering data and programs. Figure 17 shows the Control Console layout. Two register displays are provided. Sixteen switches provide a means for entering memory data and addresses into the machine. The momentary EXEcute control switch requests that any operation, selected by the 12 position rotary Function switch and the SGL and RUN function switches, be executed. The Initialize (INT) control switch resets the system and peripherals. The LOCK-ON-OFF key operated security lock switch, controls power to the system and perinits locking the controls. The Control Console is an input/output device interfaced with the Multiplexor Bus. The Display System is supported by a special micro-program sequence in the Read-Only-Memory. The Control Console operating procedures may be found in the Model 70 User's Manual, Publication Number 29-261.

SGL 10 11 12 INTERDATA

#### Figure 17. Control Console

## 5.1 Block Diagram Analysis

Refer to the block diagram on Figure 18. The Processor Multiplexor Bus is shown on the left, the Display System device controller is shown in the center, and the Control Console is shown on the right side.

The address logic is shown in the upper left area of the block diagram. On receiving a request for service via the EXEcute switch and the CATN signal, the Processor outputs the eight-bit display address (X'01') on Data Lines D08:15. This is followed by the ADRS control line which causes the decoded address to be strobed into the Address Storage flip-flop. The set output from this flip-flop enables all other I/O commands into the display controller logic.

Data to the Control Console is transmitted one byte at a time. The first byte is output on Data Lines D08:15, and the Data Available (DA) control line is raised. This command causes the first byte of data to be strobed into Bits 8 through 15 of Display Register Two. The DA line is then dropped, and the two-stage byte counter is incremented. The second byte of data is then placed on Data Lines D08:15, and the DA activated again. This process is repeated four times. Each time the display is addressed, the byte counter is automatically reset to zero for the first byte of data.

Data from the Input Register data switches is read into the system one byte at a time via Data Lines D08:15. On raising the Data Request (DR) control line, Bits 8 through 15 of the data switches are read into the system. The DR command is then dropped and the one-stage byte counter is toggled, enabling the second byte of data. The DR control line is again activated and Bits 0 through 7 of the data switches are read. The one-stage byte counter is automatically reset when the display is addressed.

The status of the control and register switches is read into the system as a single byte of encoded data by raising the Status Request (SR) control line. The twelve positions of the register display rotary Function switch are encoded into Bits 4:7 of the status byte and the Control switches are encoded into Bits 0:7. The status byte is read into the system on Data Lines D08:15. The 32 register display lamps and the 16 data switches may be I/O programmed by the user. An Output Command (OC) instruction causes the CMD control line to set a flip-flop that disables the byte counters from being reset when the device is addressed.

The control logic is shown on the bottom of the block diagram. Depressing the EXEcute switch sets a flip-flop in the console attention control logic (21N7). This generates a CATN signal to the Processor. On receiving CATN, the Processor addresses the display, which in turn resets the flip-flop.

The Single switch (SGL) causes the Single control line (SNGL) to go active after the EXEcute switch is depressed to signify the Single Step Mode of operation to the Processor. A user instruction is executed each time the EXEcute switch is depressed. The Initialize (INT) switch causes the resetting of the Processor, Display Panel and all I/O devices.

## 5.2 Addressing Logic

Refer to Sheet 21. The Control Console's device number is decoded from Data Lines D08:15 by the eight-input NAND gate at 21L3. The Address flip-flop (ADR)(21L5) toggles set on the falling edge of ADRS1. When the display is addressed, ASYN0 goes low (21B4). ASYN0 generates a return Sync, SYN0 on 23G8.

If the Command flip-flop at 21A2 is reset, SCLR0F goes low to reset the two-stage byte counter at 21D3 and the one-stage byte counter at 21A6.



Figure 18. Display Controller Block Diagram

# 5.3 Data Output

The two-stage byte counter at 21D3 is set to zero on Initialize (SCLR0), on an Output Command to the display (21D8), or when the display is addressed in the Normal Mode. The state of the two-stage byte counter, the Data Available lead (DA1), and the set output from ADRS are input to the 19-032 one-of-ten decoder. The outputs LA0, LB0, LC0, and LD0 correspond to the four states of the byte counter and enable the four bytes of the two display registers. The display registers are shown on 09-051D08, Sheet 2.

The DA0 control line causes Data Lines D08:15 to be gated onto the bi-directional SD00:07 Bus (GSD1A)(21K6). On 09-051D08, Sheet 2, LA0 gates SD00:07 into Display Register 2, Bits 08:15. LB0 gates the SD Bus into Display Register 2, Bits 00:07. LC0 gates into Display Register 1, Bits 08:15. LD0 gates into Display Register 1, Bits 00:07.

The GSD1A lead is delayed from the DA0 line so that the LX0 line will drop before the SD Bus drops. The trailing edge of the gated Data Available (DAG1 at 21C9) increments the two-stage byte counter,

#### 5.4 Data Input

The one-stage byte counter at 21A6 is cleared by SCLR0F on Initialize, Output Command, or when the display is addressed while in the Normal Mode. When the Data Request control line (DRG1) goes high, the least significant byte enable goes high to gate Bits 8:15 of the data switches onto the SD 00:07 lines. (The switches are shown on Sheet 2 of 09-051D08.) When the DRG1 line goes low, the flip-flop at 21A6 toggles set. The next time DRG1 goes high, Bits 0:7 of the data switches are gated onto the SD00:07 lines. DRG0 generates STRB0 (24G5) which gates the SD00:07 lines through the 19-038 dual four-to-one line multiplexors onto Bits 8:15 of the D Bus.

#### 5.5 Status Input

The status byte encoding is shown on Sheet 1 of 09-051D08. The register display rotary Function switch is encoded into the least significant four bits of the status byte. The Control switches, SGL and RUN, in conjunction with the first two positions of the rotary Function switch, OFF/MWR and ADR/MRD, form the most significant four bits of the status byte. The status byte is gated onto the SD00:07 lines by the SRG0 lead. SRG0 generates STRB0 to gate the SD00:07 lines onto Bits 08:15 of the D Bus. Table 3 lists the status codes for the switch positions.

## TABLE 3. DISPLAY STATUS BYTE ENCODING.



## 5.6 Control Logic

The EXEcute switch outputs, ESNO0 and ESNC0, are latched in the RS flip-flop at 21N4. The differentiated output sets the Console Attention flip-flop (CATN) at 21N7. This flip-flop is reset by ADSY0 when the Processor addresses the display.

When the SGL Control switch is latched and the rotary Function switch is in a position other than OFF/MWR or ADR/MRD, the SSGL1 lead is high. When EXEcute is depressed, the SNGL flip-flop toggles set. SNGL resets when SSGL1 is low and EXEcute is depressed.

# 6. TELETYPE CONTROLLER

The built-in Teletype device controller is used to interface an ASR/KSR 33 or 35 Teletype to the Processor. It converts serial eight level ASCII code (see Figure 19) to a parallel form for processing by the computer.





## 6.1 Block Diagram Analysis

Figure 20 is a block diagram of the Teletype controller. The control circuits consist of Command flip-flops (Read or Write, etc), circuits to direct the flow of information (Teletype Terminal to/from Processor), and the circuits to control the timer when transmitting/receiving to/from the Teletype Terminal.

The serial information received from the terminal, is sampled by the timer and strobed into the Shift Register. When the entire character has been shifted in, the data is placed in a byte Buffer Register from which the Processor takes the parallel data. When transmitting to the terminal, the information is placed directly in the Shift Register and then shifted out (serially) to the terminal.

## 6.2 Multiplexor Bus Communication

Communication between the Processor and the Teletype controller is via the low order eight bits of the D Bus. The bus receivers are shown on Sheet 22. The Data Lines D08:15 are buffered to form the DAL 00:07 leads. The device address, X'02', is detected by the gate at 22G1. On the trailing edge of ADRS1, the Address flip-flop toggles set, enabling the other control lines.





## 6.3 Data Output

The interface is conditioned to the Write Mode by an Output Command with D Bus Bit-12 set. The Read flip-flop at 22R5 resets. When the Data Available line (DA0) goes low, DAG0A (23B6) and TDAG0 (23B6) go low. DAG0A causes the 19-035 four-bit counter at 23M7 to be loaded with a '5'. TDAG0 resets the RDY flip-flop at 23E3. The two Stop Bit flip-flops (STP)(24D4) are set, the Start Bit flip-flop (STRT)(24E3) is reset and the data to be output (on DAL 00:07) is loaded into the two 19-030 four-bit shift registers (Sheet 24). When the DA0 control line is removed, the TMG flip-flop (23G4) toggles set. As soon as TMG sets, the oscillator at 23K1 starts. The CLK1 output (23M1) is a 300 nano-second pulse occurring every 2.27 milliseconds or 440 Hz. CLK1 steps the two-stage counter (C1 and C2) to divide the frequency by four. Thus, the TDR0 signal at 23L5 is a 300 nanosecond pulse occurring every 9.09 milliseconds. Each pulse increments the four-bit counter at 23M7 and, as long as the counter does not equal all ones, shifts the 11 bit Shift Register (Sheet 24) left one position. The Counter counts up from 5 so that by the time it equals 15, the Shift Register has shifted ten places.

The DRS0 lead from the least significant bit of the Shift Register is gated with READ0 and TMG1 at 22C7 forming the TRNS0 lead to the Teletype.

When the Counter increments from all ones to all zeros, the Carry Output (EOC0) goes low. EOC0 clears the TMG flipflop stopping the oscillator.

While TMG is set, BSY1 is high (23S9) indicating that the interface is busy serializing the eight bit character sent to it. See Figure 21.



#### 6.4 Data Input

The interface is conditioned to the Read Mode by Initialize or by an explicit Output Command with D Bus Bit-13 set. The Read flip-flop (22R5) is set. In the Read Mode, the interface remains busy (BSY1=1) until a complete character is received from the Teletype. The data input line (DD0)(22F8) is quiescently high. When the Teletype starts to transmit a character, the DD0 line goes low for one bit period, 9.09 milliseconds, to signify the start of a character. Following this start bit are eight data bits and at least two Stop bits. See Figure 22.

DD0 causes the RDY flip-flop at 23E3 to momentarily set. This transition is differentiated to produce the ST0 pulse (23G4). ST0 sets TMG, clears RDY, and loads the four-bit counter at 23M7 with '5'. When TMG sets, the oscillator at 23K1 starts. After 4.5 millisecond, the first TDR0 pulse occurs. TDR0 produces CLSR0 which shifts the state of the DD1 line into the 11-bit Shift Register (24D1). The first bit that shifts in is the start bit that started the timer. After ten shifts, the start bit will be in Bit-7 of the Data Register. The EOC0 pulse generates LBB1 (23R6) to clock the eight bits from the Shift Register into the byte buffer (24G1).

The signal BSY1 is high until the LBB1 pulse toggles the BSY flip-flop at 22L2 set. When the Processor takes the data from the byte buffer, the signal DRG0A clears the BSY flip-flop at 22L2 and BSY1 again goes active.



Figure 22. Read Timing

6.5 Status and Commands

The interface is initialized to the Read Mode and is consequently busy until a character is processed. If another character is processed before a Data Request is received, the ERR flip-flop (22M2) toggles set to indicate the overflow condition.

The Block Command sets the BLK flip-flop (22L4). In Block Mode, serial data received from the Teletype is not echoed back. In the Unblock Mode, serial data received is turned around by the gate at 22C8 and transmitted back to the Tele-type.

In the Write Mode, the interface is busy only for the time that TMG is set.

The Device Unavailable status bit (DU) is active when the Teletype is off-line or powered down. The DU network on Sheet 22 senses the open circuit condition from Pin 10 of the stub cable and raises the DU1 lead.

The Break status occurs when a Stop Bit is not received from the Teletype. When the EOC0 pulse occurs, the input data line should be high to set the RDY flip-flop (23E3). If TMG resets, and RDY did not get set, the BRK1 signal at 22D9 goes high.

Teletype status is gated onto Data Lines D08:15 by the 19-038 Dual four-to-one line multiplexors on Sheet 24, when the ADRSA1 and ADRSB1 gating leads are both low. These leads are generated at 23F6 as follows:

|                           | ADRSA1 | ADRSB1 |
|---------------------------|--------|--------|
| TTY Status Request        | . 0    | 0      |
| TTY Interrupt Acknowledge | 0      | 1      |
| TTY Data Request          | 1      | 0      |
| Display Data Request      | 1      | 1      |
| Display Status Request    | 1      | 1      |

| BIT NUMBER   | 0       | 1      | 2       | 3     | 4     | 5    | 6 | 7  |
|--------------|---------|--------|---------|-------|-------|------|---|----|
| STATUS BYTE  | ERR     |        | BRK     |       | BSY   | EX   |   | ÐU |
| COMMAND BYTE | DISABLE | ENABLE | UNBLOCK | BLOCK | WRITE | READ |   |    |

• ERR The Error bit is set when a character is not taken from the controller buffer before another character is assembled.

BSY <u>Read Mode</u> - The Busy bit is normally set and is reset when data is available for transfer to the Processor. Write Mode - The Busy bit is normally reset and is set when data is being transferred to the terminal.

EX The Examine bit is set when BRK or ERR is set.

DU The Device Unavailable bit is set when the terminal is powered down or in Local Mode.

- DISABLE Disables device interrupts; allows queuing of interrupts.
- ENABLE Enables device interrupts. Note: A command byte with both Bits 0 and 1 set Disarms the interface (no interrupt queuing).
- UNBLOCK Allows Printer to print data entered via keyboard or tape reader.
- BLOCK Disables the Unblock feature.
- WRITE The interface is placed in the Write Mode.
- READ The interface is placed in the Read Mode.

6.6 Interrupt Circuit

The Teletype controller is prevented from queuing interrupts when the Arm flip-flop is reset (24B3). The interface is disarmed by SCLR0 or by the Disarm Output Command. The Arm flip-flop sets whenever an Output Command Enable or Disable is received. If armed, the ATN flip-flop sets whenever an Output Command Enable or Disable is received. If armed, the ATN flip-flop (24B7) also sets on the negative going transition of BSY1. If EBL is also set (24B8), the ATN0 lead at 24C9 goes low.

The Processor responds to an ATN by executing an Acknowledge Interrupt. The ACKA000 lead (20N6) goes low. This lead is connected to the RACK0 input (24A1) to the Teletype controller if the Teletype is to be first in priority. When RACK0 goes low, if ATN and EBL are set, the signal ATSYN0 goes low. If either ATN or EBL is reset, the TACK0 lead to the next device controller in the daisy chain goes low.

ATSYN0 toggles the ATN flip-flop reset and gates the Teletype's device number onto Data Lines D08:15, by way of the DAL 00:07 inputs to the 19-038 multiplexors on Sheet 24.

## 7. MAINTENANCE

This section describes maintenance procedures which may be used to check and, if necessary, adjust the Processor.

#### 7.1 Clock Timing

There is only one adjustment associated with the system clocks. The variable Capacitor C9 on the I/O mother-board is very stable and should not require field adjustment. The adjustment should only be changed after the test indicates that it is out of tolerance and there are no faulty components in the system.

BRK The Break bit is set at the end of one character time when the line is held in the space condition for a period greater than a character period.

1. Force the RD Register to all ones by grounding the DISRO signal at Pin 217-1 on the ROM board and depress the Initialize switch.

#### NOTE

Exercise care in grounding points in the digital system as some components may be damaged if the wrong pins are grounded.

- 2. Use an oscilloscope to check that the period of the SCL0 at Pin 211-1 on the I/O mother board is 250 nanoseconds. Adjust Capacitor C9 to get the 250 nanosecond period. The pulse width is dependent on a decoded state of the clock counter. Check the associated logic if there is a discrepancy.
- 3. Check that the following system clocks occur at the same time as SCL0:

| DCL0   | 121-0 |
|--------|-------|
| RCL0   | 225-1 |
| RDSTB0 | 228-0 |

If a discrepancy occurs, check the associated logic.

- 4. Check that T21 and T21NS1 occur approximately 60 nanoseconds after the rising edge of SCL0 and last for approximately 60 nanoseconds. These clocks are available on the I/O mother-board at Pins 229-0 and 123-0 respectively. These clocks are also decoded states of the clock counter.
- 5. Check that T2SYS1 on the ROM mother board (12-087) is a 30 nanosecond pulse occurring during T21.
- 6. Check that STCLK1 is a 30 nanosecond pulse occurring during DCL0 and approximately 25 nanoseconds after the falling edge of DCL0 (06-107 on the ALU mother-board).
- 7. Remove the ground from Pin 217-1 on the ROM back panel.
- 7.2 Memory Timing Adjustments

Refer to Figures 15 and 16. Timing adjustments are checked by grounding Console Attention (CATNO), Pin 238-1 on the I/O Control Board at Position 05 in the Processor chassis. The Control Console rotary Function switch should be placed in the Memory Read (MRD) position with the Single (SNG) switch depressed. Sync may be obtained from the START1 Test Point on the Memory Control board at Position 04 of the Processor chassis.

The E flip-flop Test Point F on the memory control board should be set for 480 nanoseconds. The adjustment for this is the trimmer capacitor in the memory pulse generating oscillator. After adjustment, remove the ground from CATNO.

This adjustment is performed at the factory and no field adjustment should be required.

7.3 Teletype Controller

Refer to the vendor operating and service manuals for maintenance information on the terminal being used. The overall operation of the terminal and interface can be checked by running the 06-004 test program.

The only adjustment on the Teletype controller is the potentiometer (R63) on the oscillator. A check of the timing can be made as follows:

- 1. Initialize the interface.
- 2. Connect an oscilloscope to C21, Pin 6 of IC 14 Vertical scale: 2 volts/centimeter Horizontal scale: 10ms/centimeter
- 3. Generate a continuous stream of data from the terminal by tape or by the REPEAT key function of the keyboard.
- 4. Adjust the oscillator for the waveform shown on Figure 23.

# 7.4 Overall Processor Test







# 8. MNEMONICS

The following list provides a brief description of each mnemonic found in the Model 70 Processor. The source of each signal on Schematic Drawing 01-051D08, is also provided.

| MNEMONIC | MEANING                            | SCHEMAT | TIC LOCATION |
|----------|------------------------------------|---------|--------------|
| ABRT0    | Abort Phase Two sequence           |         | 4N4          |
| ACKA00   | Acknowledge Interrupt Control Line |         | 20N5         |
| AD       | TTY Address flip-flop              |         | 22J1         |
| ADMHI    | TTY Address Select                 |         | 22H1         |
| ADR      | Display Address flip-flop          |         | 21L5         |
| ADRS0    | Address Control Line               |         | 20L5         |
| ADRSA1   | Display/TTY D Bus gating lead      |         | 23E6         |
| ADRSB1   | Display/TTY D Bus gating lead      |         | 23 E5        |
| ALRM131  | Data Parity Fail Alarm             |         | 17K7         |
| ALRM141  | Instruction Parity Fail Alarm      |         | 17L7         |
| ARLM151  | Early Power Fail Alarm             |         | 17N7         |
| AMOD0    | Address Modification               |         | 9A2          |
| AR00:15  | Arithmetic Register                |         | Sheet 12     |
| ARST1    | Automatic Restart                  |         | 18J1         |

| MNEMONIC      | MEANING                           |     | S                                        | CHEMATIC LOCATION |
|---------------|-----------------------------------|-----|------------------------------------------|-------------------|
| AST0          | TTY Timer Start                   |     |                                          | 23G3              |
| ASYN0         | Display Address Sync              |     |                                          | 21 B4             |
| ASYNOA        | TTY Address Sync                  | • . |                                          | 23B5              |
| ATN0          | I/O Attention Test Line           |     |                                          | 18N1, 24C8        |
| ATSYN0        | TTY Interrupt Acknowledge Sync    |     |                                          | 2485              |
| В             | B Bus                             |     |                                          | Sheets 11,13,     |
| B130          | B Bus Bit-13                      |     |                                          | 16,20,29<br>4F4   |
| BANK          | Bank flip-flop                    |     | •<br>• • •                               | 12M9              |
| BLKDT0        | Block Serial Data Transfer        |     |                                          | 22N4              |
| BRA1          | Branch                            |     |                                          | 18H8              |
| BRK1          | Line Break                        |     |                                          | 22D9              |
| BSY           | Busy flip-flop                    |     |                                          | 221.2             |
| BSY1          | Busy                              |     |                                          | 2 <b>3</b> M9     |
| C1, C2        | TTY Time Counter flip-flops       |     |                                          | 23J4, 23J5        |
| CATN0         | Console Attention                 |     |                                          | 21 N9             |
| CC121:151     | Condition Code Bits 12:15         |     |                                          | Sheet 17          |
| CE <b>MT0</b> | Counter Empty                     |     |                                          | <b>27</b> C9      |
| CG            | Gated ALU Carry                   |     |                                          | Sheet 14          |
| GI1           | Carry In                          | •   |                                          | 14A5              |
| CL070         | Control Line 7                    |     |                                          | 19D5              |
| CLK0          | System Clock Oscillator Output    |     |                                          | 19B6              |
| CLK1          | TTY Timer Clock                   |     |                                          | 23M1              |
| CLKOFF0       | Clock Off                         |     |                                          | <b>19B</b> 6      |
| CLKSTP0       | Clock Stop                        |     |                                          | 19M4              |
| CLMF          | Clear Memory flip-flops           |     |                                          | 30118             |
| CLR0          | Clear Function                    |     |                                          | 9N4               |
| CLRA0         | Clear ROM Address Higher          |     |                                          | 5C3               |
| CLRB0         | Clear ROM Address Lower           |     |                                          | 5 <b>B</b> 3      |
| C LRBK0       | Clear Bank and Utility flip-flops |     |                                          | 12K9              |
| CLRIR0        | Clear Instruction Register        |     | an an an an<br>Taonachta<br>Na Chailtean | 9A7               |
| CLRST0        | Clear Memory Timer                |     |                                          | <b>30J</b> 3      |

| MNEMONIC   | MEANING                        | SCHEMATIC    | LOCATION                 |
|------------|--------------------------------|--------------|--------------------------|
| C LSR0     | Data Register Clock            | 231          | 86                       |
| CMD0       | Command Control Line           | 201          | 45                       |
| CMDG0      | Gated Command Line (Display)   | 211          | )9                       |
| CMDG0A     | Gated Command Line (TTY)       | 231          | 38                       |
| CMND1      | Command                        | 130          | 37                       |
| CMODE      | Counter Mode flip-flop         | 13N          | 18                       |
| СР         | Propogated ALU Carry           | She          | et 14                    |
| CRY0       | Carry                          | 15 <i>A</i>  | 15                       |
| CS1        | Cross Shift                    | 8 <b>M</b> ( | 6                        |
| CSL0       | Command Shift Left             | 13J          | 8                        |
| CSR0       | Command Shift Right            | 130          | 38                       |
| CSV1       | Carry Save                     | 141          | 07                       |
| CTEST1     | Command Test                   | 171          | 43                       |
| CTF1       | Change Test Flags              | 148          | 9                        |
| CTLT21     | Counter is Less than Two       | 134          | <b>K7</b>                |
| CTONE1     | Counter Equals One             | 270          | C9                       |
| CTR121:151 | Counter Bits 12:15             | She          | et 27                    |
| CWR0       | Change Write to Read           | 271          | <b>R</b> 9               |
| D          | D Bus Bits                     | She          | ets 16, 20, 24           |
| D1         | DO Micro-Instruction           | 808          | 5                        |
| DA0        | Data Available Control Line    | 20N          | И5                       |
| DAG0       | Gated Data Available (Display) | 210          | 28                       |
| DAG0A      | Gated Data Available (TTY)     | 231          | 36                       |
| DAL        | Data Available Lines           | She          | et 22                    |
| DC0        | Data Channel Request           | 18F          | <b>11</b> - 11 - 11 - 11 |
| DCAK0      | Data Channel Acknowledge       | 201          | (5                       |
| DCL0       | Destination Clock              | 191          | <b>A</b> 9               |
| DD0        | Device Data (TTY)              | 221          | <b>78</b>                |
| DDC1       | DO or Command                  | 8B           | 5                        |
| DECTR0     | Decrement the Counter          | 131          | 78,18E9                  |
| DIFF1      | Different Signs                | 170          | 33                       |

| MNEMONIC    | MEANING SCHEMA                         | TIC LOCATION |
|-------------|----------------------------------------|--------------|
| DISB0       | Disable Memory Start                   | 9E8          |
| DISR0       | Disable ROM                            | 6Δ7          |
| DIV0        | Command Divide                         | 13.18        |
| DLAYA0      | ER0/LR0 Delay                          | 30F1         |
| DLAYB1      | ER0/INH0 Delay                         | 30G8         |
| DLAYC1      | ER0/W0 Delay                           | 30F8         |
| DR0         | Data Request Control Line              | 20N5         |
| DR001B:071B | TTY Data Buffer Register               | Sheet 24     |
| DR D0       | Data Channel Read/Write Test Line      | 18M1         |
| DRD081      | DO and RD Bit-8                        | 8J9          |
| DRG1        | Gated Data Request (Display)           | 21C8         |
| DRG0A       | Gated Data Request (TTY)               | 23B7         |
| DRS0        | Data Register Start Bit                | 24E4         |
| DST0        | I/O Device Clock Stop                  | 4A4          |
| DT21        | Delayed T21                            | 9N5          |
| DTEST0      | True Interrupt Test on Phase 2 DO      | 18M9         |
| DUA0        | Device Unavailable                     | 30D4         |
| EBL         | Abort Enable flip-flop                 | 4S3          |
| EN          | ROM Page Enable                        | Sheet 6      |
| ENO         | External Memory Request Enable         | 30L4         |
| ENABL1      | TTY Interrupt Enable                   | 24E8         |
| EOC0        | TTY End Of Character Detect            | 23M7         |
| EPF0        | Early Power Fail                       | 19G3         |
| EROA        | Early Read, memory timing lead         | 30G4         |
| ER1         | Early Read, memory timing lead         | 30E6         |
| ERR1        | TTY Interface Overflow Error           | 22M2         |
| ESNC0       | Execute Switch Normally Closed Contact | 21 N3        |
| ESNO0       | Execute Switch Normally Open Contact   | 21 M3        |
| EX1         | Examine Status                         | 22N1         |
| EXES1       | Execute Switch Depressed               | 21 N5        |
| EXTCLK0     | External Clock Input                   | 19E6         |

| MNEMONIC | MEANING                                             | SCHEMATIC LOCATION |
|----------|-----------------------------------------------------|--------------------|
| FAST0    | Fast External Interrupt Test Line                   | 18B5               |
| FLR      | Flag Register                                       | Sheet 17           |
| FMDBY    | Memory Data Register Busy flip-flop                 | 30N4               |
| FMDUA    | Memory Data Unavailable flip-flop                   | <b>30</b> J4       |
| FPMBY    | Processor Memory Busy flip-flop                     | 30M4               |
| FRCLOC0  | Force Location Counter to be Source and Destination | 9J4                |
| FRNS1    | Flag Register Bits 14 and 15 Not Set                | 17N5               |
| FST1     | Fast External Interrupt Test Line                   | 18B8               |
| FSYN0    | False Sync                                          | 4F2                |
| GA       | Gated AR Input to ALU                               | Sheet 12           |
| GB       | Gated B Bus Input to ALU                            | Sheet 14           |
| GCMND1   | Clocked Command Micro-Instruction                   | 13L7               |
| GDEST1   | Gated Destination Enable                            | 10D3               |
| GDEST1A  | Gated Destination Enable                            | 18D2               |
| GDRL0    | Gated Data Request Lines (Display)                  | <b>23B</b> 5       |
| GDROM0   | Gate DROM Output                                    | 9H7                |
| GIO1     | Gated I/O Control Line                              | 4 A2               |
| GMD160   | Gated MD Bit-16                                     | 27R5               |
| GMSIR1   | Gate MS Bus to IR                                   | 28A3               |
| GMSMD1   | Gate MS Bus to MDR                                  | 26B2               |
| GO       | GO flip-flop                                        | 19D9               |
| GOBRA0   | GO Branch                                           | 18H9               |
| GR       | Gate Read Register Stack Enable                     | Sheet 10           |
| GTP20    | Go to Phase 2                                       | <b>9D</b> 8        |
| GTP30    | Go to Phase 3                                       | 9G7                |
| GW       | Gate Write Register Stack Engble                    | Sheet 10           |
| HDEST0   | Load SRH                                            | 8D7                |
| HIDU0    | ROM Read Inhibit                                    | 8 <b>A</b> 1       |
| HW0      | Halfword I/O Test Line                              | 9K1                |
| ILEG0    | Illegal Instruction Detect                          | <b>8K</b> 8        |
| INHO     | Inhibit, memory timing lead                         | <b>30C</b> 9       |

| MNEMONIC | MEANING                                     | SCHEMA | TIC LOCATION |
|----------|---------------------------------------------|--------|--------------|
| INHINC0  | Inhibit RAL Increment                       |        | 5R2          |
| INIT0    | Initialize Switch                           |        | 19A4         |
| INT A0   | Interrupt Set A                             |        | 17R9, 18N3   |
| INTB0    | Interrupt Set B                             |        | 18R4         |
| IR       | Instruction Register                        |        | Sheet 28     |
| IRA1     | Clear, Jam, and Alarm DO Option Timing Lead |        | 9M3          |
| JACC0    | Jam Alarms to Condition Code                |        | 91.4         |
| JCL1     | ROM Address Jam Clock                       |        | 9H7          |
| KILDST0  | Kill Destinations                           |        | 4N4, 13N9    |
| KSKIP0   | Reset Skip flip-flop                        |        | 9F7          |
| LAO      | Load Display Byte A                         |        | <b>21</b> F9 |
| LARCLK1  | AR Loading Clock                            |        | 12A2         |
| LAR1     | Load AR                                     |        | 8 <b>F</b> 9 |
| LARYS0   | Load AR from YS                             |        | 9C3          |
| LB0      | Load Display Byte B                         |        | <b>21</b> F9 |
| LBB1     | Load TTY Byte Buffer                        |        | 23N6         |
| LC0      | Load Display Byte C                         |        | 21F9         |
| LCC0     | Load Condition Code from FLR                |        | 9M4          |
| LD0      | Load Display Byte D                         |        | <b>21F</b> 9 |
| LD01     | Load Destination Address 0 (RAH)            |        | 18D8         |
| LD10     | Load Destination Address 1 (RAL)            |        | 18E8         |
| LDI01    | Load I/O                                    |        | 20K3         |
| LDC TR0  | Load CTR                                    |        | 8C7          |
| LDCLR0   | Load FLR or CLR                             |        | 17R4         |
| LDFLR0   | Load FLR                                    |        | 17S3         |
| LFLR0    | Load FLR                                    |        | 8 <b>D</b> 7 |
| LINE     | I/O Control Line flip-flop                  |        | 4C4          |
| LIRO     | Load IR                                     |        | 8D7          |
| LLOC0    | Load LOC                                    |        | 8 <b>G</b> 8 |
| LMAR0    | Load MAR                                    |        | 8G9          |
| LMAS1    | Load MAS                                    |        | 25A3         |

| MNEMONIC | MEANING SCH                      | EMATIC LOCATION |
|----------|----------------------------------|-----------------|
| LMDH1    | Load MDR High 0:7                | 26A5            |
| LMDL1    | Load MDR Low 8:15                | 26A7            |
| LMDR1    | Load MDR                         | 8F8             |
| LOAD1    | Load Micro-Instruction           | 8D5             |
| LPSW0    | Load PSW                         | 8 H8            |
| LR0      | Late Read, memory timing lead    | 30E6            |
| LRAH0    | Load RAH                         | 18C8            |
| LRAL0    | Load RAL                         | 18K9            |
| LSR L0   | Load SRL                         | 8D7             |
| LYD0     | Load YS, YD or YDP1              | 8C7             |
| М1       | ALU Control Line                 | <b>13</b> J5    |
| МА       | Memory Address Bus               | Sheet 25        |
| MALF1    | Machine Malfunction              | 17R9            |
| MAR      | Memory Address Register          | Sheet 25        |
| MB0      | Memory Busy                      | 30M3            |
| MBCL0    | Memory Busy Clear                | 30C4            |
| MBCLIP   | Memory Busy Clear Pulse          | 30C6            |
| MCLR1    | Memory Clear Input               | 30A1            |
| MD       | Memory Data Bus                  | Sheet 26        |
| MD0      | Multiply or Divide               | <b>13H9</b>     |
| MDR      | Memory Data Register             | Sheet 26        |
| MDRCLR0  | MDR Clear                        | 26A2            |
| MNB1     | Memory Enable                    | 30M7            |
| МРҮ0     | Multiply                         | 13H7            |
| MS       | Memory Strobe Bus                | Sheet 26        |
| MSK1     | Mask IR4 and CC Test Line        | 29R8            |
| MSST0    | Memory Contention Clock Step     | 41.2            |
| MST0     | Memory Contention Clock Stop     | 4J2             |
| MWPW0    | Memory Write or Priviliged Write | 8 <b>B</b> 9    |
| NAO      | No AR to ALU                     | 13R4            |
| NOCS0    | No Cross Shift                   | 9K3             |

| MNEMONIC | MEANING                          | SCHEMATIC LOCATION |
|----------|----------------------------------|--------------------|
| NOMEM0   | Surpress Memory Read             | 9E9                |
| ОР       | Operation Length flip-flop       | 41.9               |
| OSC1     | Oscillator Output                | 19C8               |
| P00      | Phase Zero                       | 9154               |
| P10      | Phase One                        | 9D7                |
| P21      | Phase Two                        | 9F4                |
| P30      | Phase Three                      | 9G5                |
| PC0      | Phase Counter Bit-0              | 9F3                |
| PC1      | Phase Counter Bit-1              | 9F3                |
| PERR1    | Parity Error Detect              | 27J6               |
| PF0      | RAL Increment Internal Carry     | 5R8                |
| PFDT0    | Power Fail Detect                | 19D4               |
| PFF1     | Parity Fail                      | 27J9               |
| PHEN1    | Phase Change Enable              | 91-9               |
| РМВ      | Processor Memory Busy flip-flop  | 30R5               |
| POFF0    | Power Off (Switch Contact)       | 19A4               |
| POW0     | Command Power Down               | 19L2               |
| POWDN0   | Power Down                       | 19J2               |
| PPF0     | Primary Power Fail               | 19J3               |
| PR5      | Pullup Resistor                  | 12N9               |
| PRTECT0  | Memory Protect Test              | 27N9               |
| PSEL0    | Processor Selected               | <b>30L</b> 8       |
| PSTART0  | Processor Memory Start           | 30N7               |
| PSW      | Program Status Word              | Sheet 29           |
| RA1      | User's Stack Read Enable         | 10H8               |
| RACK0    | Receive Acknowledge Control Line | 24A1               |
| RAC LR0  | ROM Address Register Clear       | 9B7                |
| RAH      | ROM Address Higher               | Sheet 5            |
| RAL      | ROM Address Lower                | Sheet 5            |
| RB1      | User's Stack Read Enable         | 10F8               |
| RC L0    | ROM Address Clock                | <b>19L9</b>        |

| MNEMONIC      | MEANING                     | SCHEMATIC LOCATION |
|---------------|-----------------------------|--------------------|
| RD            | ROM Data Register           | Sheet 8            |
| RDSTB0        | RD Strobe                   | 19L9               |
| RDY0          | TTY Ready                   | <b>23E3</b>        |
| READ          | TTY Read flip-flop          | 22R5               |
| READ          | Memory Read flip-flop       | 27N9               |
| REQ0          | External Memory Request     | 30L1               |
| RMA1          | Micro Stack Read Enable     | 10F4               |
| RMB1          | Micro Stack Read Enable     | 10F4               |
| RMS0          | Read Micro Stack            | 10D5               |
| RR0           | RR User Instruction         | 4M8                |
| RS0           | RS User Instruction         | 4 M8               |
| RUN           | Run flip-flop               | 8J7                |
| RYD1          | Read YD                     | 10A5               |
| RYS1          | Read YS                     | 10C5               |
| S             | S Bus                       | Sheet 14           |
| S01, S11, S12 | ALU Control Lines           | Sheet 13           |
| SC L0         | System Clock                | 13G1,19J9          |
| SC LR0        | System Clear                | 19N1               |
| SD            | Display Status and Data Bus | Sheet 21           |
| SFLR120       | Set FLR12 (C)               | 17D4               |
| SFLR130       | Set FLR13 (V)               | 17G4               |
| SFLR140       | Set FLR14 (G)               | 17J3               |
| SFLR150       | Set FLR15 (L)               | 17L4               |
| SHIO          | Input High Data Switches    | 21A9               |
| SHC A1        | Shifter Control Line        | 12 B9              |
| SHC B1        | Shifter Control Line        | 12C9               |
| SHL1          | Shift Left                  | 8N6                |
| SHOT1         | Bit Shifted Out             | 13C9               |
| SHR1          | Shift Right                 | 8N6                |
| SLO0          | Input Low Data Switches     | <b>21A9</b>        |
| SNGL0         | Single Mode                 | <b>21 H</b> 8      |

| MNEMONIC | MEANING                         | SCHEMATIC LOCATION |
|----------|---------------------------------|--------------------|
| SR0      | Status Request Control Line     | 20R5               |
| SRAH     | Set RAH                         | Sheet 4            |
| SRAL     | Set RAL                         | Sheets 4, 9        |
| SRD      | Set RD                          | Sheets 6, 7, 8     |
| SRDY0    | TTY Set Ready                   | 23D3               |
| SRG0     | Gated Status Request (Display)  | 21B7               |
| SRG0A    | Gated Status Request (TTY)      | 23B7               |
| SRH      | Shift Register Higher           | Sheet 15           |
| SRHM01   | SRH Mode Control Lead           | 151.4              |
| SRHM11   | SRH Mode Control Lead           | 15M4               |
| SRL      | Shift Register Lower            | Sheet 15           |
| SRLC11   | SRL Carry In                    | 1584               |
| SRLM01   | SRL Mode Control Lead           | 15R4               |
| SRLM11   | SRL Mode Control Lead           | 15N4               |
| SSGL1    | Set SNGL flip-flop              | 21117              |
| SSKIP0   | Set Skip                        | 9B7                |
| SSMEM1   | Solid State Memory Control Line | 30.J1              |
| ST0      | TTY Data Start                  | 23.J3              |
| START1   | Memory Start                    | 30G2               |
| STBR1    | Store or Branch                 | <b>4N</b> 8        |
| STF0     | Set Test Flags                  | 8R7                |
| STFL0    | Set Test Flags                  | 8R9                |
| STOP0    | Clock Stop (Phase Zero)         | 9C4                |
| STPA0    | Memory Contention Clock Stop    | 4J4                |
| STPC0    | MPY, DIV, and RPT Clock Stop    | 13R9               |
| STPSYS   | Stop System flip-flop           | 19J4               |
| STRB1    | Display/TTY D Bus Strobe        | 23E6               |
| SUB0     | Subtract                        | <b>1</b> 3K5       |
| SV0      | Set V Flag                      | 4F4                |
| SVAC0    | Save Adder Carry                | 887,13B4           |
| SVSC0    | Save Shifted Carry              | 8S6,13A4           |

| MNEMONIC | MEANING                   | CHEMATIC LOCATION |
|----------|---------------------------|-------------------|
| SYD      | Decoded YD Field Bits     | Sheet 10          |
| SYN0     | System Synchronize        | 4E1, 23G7         |
| SYNCH0   | Receive Synchronize       | 4D4               |
| SYS      | Decoded YS Field Bits     | Sheet 10          |
| SYSC L1  | System Clock              | <b>19</b> E8      |
| T21      | Time 2 (Clock)            | 19J9              |
| T21NS1   | Unskipped T21             | 19K9              |
| T21SY1   | T21 and SYSCL1            | 9A6               |
| TACK0    | Transmit Acknowledge      | 24A9              |
| TDAG0    | TTY Gated Data Available  | <b>23B</b> 6      |
| TDR0     | Toggle TTY Data Register  | 23L5              |
| TEST1    | Test Micro-Instruction    | 18M8              |
| TESTA    | Abort Test flip-flop      | 4M3               |
| TFA      | Clock Timer flip-flop A   | 19G7              |
| TFB      | Clock Timer flip-flop B   | 19G8              |
| TIR0     | Toggle IR                 | 2853              |
| TMG0     | TTY Timing Gate           | 23G4              |
| TP1      | Toggle TTY Data Register  | 23H1              |
| TRA      | RAL                       | Sheet 5           |
| TRNS1    | TTY Data Transmit         | <b>22C</b> 8      |
| TTEST0   | True Testable Function    | 18H5              |
| UDIO0    | Unload I/O                | 18D5              |
| UIR41    | Unload IR 08:11           | 18F3              |
| ULAR1    | Unload AR 00:07           | 13N5              |
| ULAR1A   | Unload AR 08:15           | 13N5              |
| UMDR1    | Unload MDR                | 18C4              |
| USR H0   | Unload SRH                | 18E5              |
| USRL0    | Unload SRL                | 18D5              |
| USTRB0   | Unload Register to B Bus  | 18C5              |
| UT       | Utility flip-flop         | 12L9              |
| W0       | Write, memory timing lead | 30B9              |

# MINEMONIC

# MEANING

| WA1     | Write User Stack Enable      | 1058         |
|---------|------------------------------|--------------|
| WAIT0   | Wait flip-flop               | 8L7          |
| WAIT1   | Wait flip-flop               | 21 R4        |
| WB1     | Write User Stack Enable      |              |
| WMA1    | Write Micro Stack Enable     | 10G4         |
| WMB1    | Write Micro Stack Enable     | 10G4         |
| WMS0    | Write Micro Stack            | 10J5         |
| WRT0A   | Memory Write Control Line    | 27L2         |
| WYD1    | Write YD                     | 10H5         |
| WYS1    | Write YS                     | <b>10</b> J5 |
| X0      | Conditional Cross Shift      | 9R9          |
| XMBS0   | External Memory Busy (Slave) | 30M5         |
| ХМВУ0   | External Memory Busy         | 30L5         |
| XSTART0 | External Memory Start        | 30L6         |

# SERIES 5 MEMORY MAINTENANCE SPECIFICATION

# 1. INTRODUCTION

This specification applies to the INTERDATA Series 5 Memories listed in Table 1.

| IADLE I. SERIES 5 MEMORI |
|--------------------------|
|--------------------------|

| INTERDATA PART NUMBER | SPEED  | SIZE | CONFIGURATION |  |
|-----------------------|--------|------|---------------|--|
| 02-211F01             | 1.0 us | 4KB  | 4K X 17*      |  |
| 02-211F02             | 1.0 us | 4KB  | 4K X 16       |  |

\*The seventeenth bit is a parity bit.

# 2. SCOPE

This specification describes the operation of the Series 5 Memory. It does not include Processor to Memory Interface information, except the inputs necessary to operate the Memory and the resultant outputs provided by the Memory. A brief review of core memory theory precedes the detailed circuit description. This specification also provides a block diagram analysis, timing information, troubleshooting and maintenance information, and a mnemonics list.

# 3. PHYSICAL DESCRIPTION

The Series 5 Memory consists of one mother-board (approximately  $15" \times 15"$ ) that can be installed in a card file on 0.75 inch centers. Figure 1 shows the physical location on the mother-board of the major circuit blocks comprising the Series 5 Memory. A back panel Map is shown in Functional Schematic 02-211D08, Sheet 6.



Figure 1. Series 5 Memory Basic Layout of Major Circuit Sections

# 1. BASIC CORE MEMORY THEORY

This memory is wired in a coincident current, 3D, 3 wire configuration. As an aid in describing basic core switching techniques, a portion of the core plane in the Series 5 Memory is illustrated in Figure 2, where the core orientation and wiring configuration of four typical bit planes are shown. Although there are numerous core and wiring configurations existing in various types of memories, the basic core theory still holds for any version.

A core is switched by applying one-half the current, necessary to switch the core, to the appropriate X and Y drive lines. One core in each plane is thereby addressed. During a Read operation, current flow in the drive lines is such as to force the cores to the ZERO state. Nothing occurs in any core which is already in the ZERO state. However, if a core is in the ONE state, the core switches. When the core changes state, a signal is induced in the sense winding for that bit plane. The induced signal is used to generate a ONE indication for that bit position. During a Write operation, current flow is in the opposite direction in the drive lines, and tends to force the cores to the ONE state. An opposing current is applied to the inhibit winding for each bit plane which is to remain at ZERO.

The arrows corresponding to current direction in Figure 2 indicate the current direction necessary through all cores for a Write operation. A half current on XO and YO will switch the cores at the intersection of XO/YO to the ONE state; if an XO/YO core in a particular bit plane is to remain in its present (ZERO) state, an inhibit current in the appropriate bit plane is also applied to cancel one of the X or Y half currents. During Read, the inhibit current is never applied and the current direction for the X and Y wires is reversed.



NOTE : CURRENT DIRECTION SHOWN FOR "WRITE" PORTION OF MEMORY CYCLE.

Figure 2. Basic Three Wire, 3 D Memory

## 5. SERIES 5 MEMORY CORE PLANE CONFIGURATION

For clarity, the core plane wiring is shown in two parts. Figure 3 depicts the X and Y wires and Figure 4 depicts the Sense-Inhibit wires.

Each bit plane contains 64 rows of cores in the horizontal direction (64Y), with each row containing 64 cores (64X), for a total of 4096 cores (Figure 3). The X and Y wires are common to all bit planes. For a non-parity memory, the cores in Bit 17 are omitted and the X wires terminate as shown. Each bit plane has a pair of Sense-Inhibit windings (Figure 4). These serve a dual purpose: during a Read operation they are used to sense the readout of the cores; during a Write operation, they are used to carry inhibit current. The operation of the core plane is described in greater detail later in this specification.



Figure 3. X and Y Core Plane Wiring

Note that the cores are oriented in opposite alignments for specific bit planes. The inhibit current direction alternates in every other bit plane. Inhibit current for bits 0, 2, 4, 6, 8, 10, 12, 14, and 16 flows from + 16.5 volts (at the inhibit end) to ground (at the sense end). Inhibit current for bits 1, 3, 5, 7, 9, 11, 13, and 15 flows from ground (at the sense end) to - 16.5 volts (at the inhibit end). As shown in Figure 4, the inhibit current direction (in any bit plane) in the first two rows of cores (and subsequent alternate pairs of rows) is in the opposite direction from the second two rows of cores (and subsequent alternate second pairs of rows).

Since the Y write current must be such as to always oppose the direction of inhibit current (see Figure 2), the Sense-Inhibit wiring pattern dictates that the Y write current of a pair of Y wires be in a direction opposite to the next adjacent pair of Y wires. This is described in greater detail later in this specification.

The Sense-Inhibit wiring pattern used in the Series 5 Memory minimizes noise, thereby maximizing readout ZERO-ONE separation.





## Figure 4. Sense-Inhibit Core Plane Wiring

## 6. BLOCK DIAGRAM ANALYSIS

The Block Diagram for the Series 5 Memory is on Sheet 6 of Functional Schematic 02-211D08. It consists of five basic blocks. The Logic Block receives the four main timing pulses, LRO, WO, ERO, and INHO, and sends a parity indicating signal (PARO) signifying whether or not the memory has a parity bit. The logic contains double inverting gates for fan-out and a decoder that generates other timing pulses used in the Y access.

The Y and X Access Blocks receive external memory addresses and timing pulses from the input logic. Each block contains decoders, current switches and drivers, and a diode matrix. Sixty-four wires from the Y Diode Matrix and 64 wires from the X Diode Matrix are threaded through the core plane.

The Inhibit and Sense Block receives memory data and sends memory sense pulses. Each pair of the 17 pairs of dual purpose sense-inhibit wires is threaded through its corresponding bit core plane. The Inhibit and Sense Block also contains the inhibit current drivers, sense amplifiers, strobe circuit, and bus sending and receiving gates.

#### 7. TIMING

The timing for the Series 5 Memory is shown in Figure 5. The pulse widths and pulse timing must be maintained within  $\pm$  9 nanoseconds.



Figure 5. Series 5 Memory Timing

For a Write (Erase and Write) operation, ERO (Early Read) which controls Y drive current, is lowered at  $T_0$  after the address (MA000 - MA140) has settled. LRO (Late Read) which controls X drive current, is lowered 60 nanoseconds after ERO is lowered. Both ERO and LRO are raised at the same time, at 300 nanoseconds. The addressed word is read and switched to ZERO, and gated onto the MS Bus. The Read data is not written back into the same address location. The net effect is an erase of data in the addressed location.

INHO (Inhibit Current Control) is lowered 120 nanoseconds after ERO and LRO are raised, followed 60 nanoseconds later by the lowering of WO (Write), which controls the X and Y drive current. WO is raised 60 nanoseconds before INHO. New data is written into this addressed location depending on MD000 - MD160. Raising the MD line signifies a ZERO; lowering the MD line signifies a ONE.

The Read (Read-Restore) operation timing functions in the same manner as in the Write operation, except that data read out is written back into the same address location.

Output PARO is a DC level. When the Series 5 Memory is addressed, PARO is high if the memory does not have a parity bit and low if it does have a parity bit. This allows Parity Core Memories and Non-Parity Core Memories to be intermixed in the same system.

# 8. ADDRESSING

Addressing in the Series 5 Memory requires the selection of two core plane wires. Figure 6 tabulates the memory address assignments. MA000, MA010, and MA020 are used in selecting up to one-out-of-eight memory boards. This is accomplished on the back panel pins of memory slots in the Processor card file and expansion card file, where each memory slot is uniquely preconnected so that each memory responds to its one-out-of-eight address code. Memory boards can easily be interchanged without necessitating any wiring changes on the memory board itself. Refer to Schematic 02-211D08, Sheet 6, for the memory back panel map and the address decoding table.

The X access contains an 8 x 8 diode matrix to drive current in the 64 X wires. MA030, MA040, and MA050 are used for the X column selection, while MA060, MA070, and MA080 select the X lines. The 64 Y wires are driven by an 8 x 8 diode matrix in the Y access. MA090, MA100, and MA110 select the Y columns and MA120, MA130, and MA140 are used in the selection of the Y lines.



Figure 6. Memory Address Assignments

Figure 7 shows a simplified schematic of the Series 5 Memory with Bits 0 and 15 used for illustrative purposes. The sense-inhibit wiring pattern for Bits 0 and 15 is shortened and simplified. The sense amp ends, exit the bit planes in the Y62 an Y63 rows (see Figure 4 for the precise wiring pattern). The direction of inhibit current is shown for each bit plane. Note that in order for the Y current to be opposition to the inhibit current at each core location, appropriate switches must be closed. The currents in YL00 and YL01 must be opposite to those in YL02 and YL03. This current direction alternates throughout successive pairs of Y lines. See Section 9 and Functional Schematic 02-211D08, Sheet 2, for more detailed information on the Y access.

Examples of core switching are tabulated in Table 2, referencing Figure 7. S1 through S16 represent switching circuits.

| OPERATION                                                                                                                                                                            | SWITCHES CLOSED                                                    |                                                                 |                              |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------|--|
|                                                                                                                                                                                      | x                                                                  | Y                                                               | Inhibit                      |  |
| Read Core AO and A1*<br>Read Core CO and C1*<br>Write One in AO and Zero in A1<br>Write Zero in AO and One in A1<br>Write One in CO and Zero in C1<br>Write Zero in CO and One in C1 | S2, S3<br>S2, S3<br>S1, S4<br>S1, S4<br>S1, S4<br>S1, S4<br>S1, S4 | S5, S14<br>S10, S13<br>S6, S13<br>S6, S13<br>S9, S14<br>S9, S14 | <br>S16<br>S15<br>S16<br>S15 |  |

## TABLE 2. CORE SWITCHING EXAMPLES

\*Cores BO/B1 operate in same fashion as the AO/A1 cores; DO/D1 operate the same as CO/C1.

# 9. CIRCUIT DESCRIPTION

#### 9.1 Introduction

This section describes the Series 5 Memory circuits shown on Functional Schematic 02-211D08. The decoders referenced in the logic and Y and X access sections, are one-out-of-ten decoders in which only eight, or fewer, outputs are used for one-out-of-eight decoding. A high on the D input (pin 12) of any decoder enables the last two outputs that are not used, and disables the first eight outputs. Therefore, the D inputs to the decoders are driven by timing pulses which either enable or disable a decoder. The access decoder outputs are activated, in order, by the memory addresses, with input A being the least significant and the timing pulse on input D being the most significant.

The zone location in the schematics of components referenced or which generates signals referenced during the course of the following descriptions are provided in parenthesis after the circuit designation or signal mnemonic.

### 9.2 Logic

Refer to Schematic 02-211D08, Sheet 3. The Logic consists of an enabling gate, input buffer gates, inverting gates, a timing decoder, and a parity indicating gate. The three back panel decoded addresses, MA00, MA01, and MA02, are the three inputs to the enabling gate, A3(3B3). The Address Connection Table on Sheet 6 of Functional Schematic 02-211D08 tabulates the eight strap configurations to obtain one-out-of-eight address decoding. Whenever the three inputs to the AND gate A3 are high, the output is high. This enables certain gates in A4, A5, and decoder A2. If any input to AND gate A3 is low, all the above-mentioned gates are disabled to prevent any timing pulses from reaching their destinations in the memory circuits.




The input to gate A1A (3B4) is strapped to the enable line of A3 (B) when the board contains a parity core plane. Whenever the memory board is addressed, PARO goes low. This is used to enable a parity-checking circuit external to the Series 5 Memory. By strapping the input to A1 (A) to ground (C), a high PARO defines a non-parity memory.

Gates A5 (3E2) buffer and invert the four major timing inputs (LRO, WO, ERO, INHO), and the A4 gates (3E3) then invert these pulses to their correct negative-going levels (LROA, WOA, EROA, INHOA) to enable the X and Y access decoders. INH1A (3H2), however, is positive-going to enable the memory data input gates on Sheets 4 and 5. LR1A and W1A are positive-going to turn on the positive and negative current generating switches in the X Access.

Decoder A2 (3E4) decodes EROA, WOA, and MA130. Two pairs of outputs are OR tied to obtain ERW13P0 and ERW13N0. The ERW13P0 and ERW13N0 signals are used to enable Column Decoders in the Y Access, which effectively reverses the direction of Y drive current (during Read and Write) in successive pairs of Y wires, depending on the state of MA130. ERW13P1 and ERW13N1 are positive-going to turn on the positive and negative current generating switches in the Y access

#### 9.3 Y Access

Refer to Schematic 02-211D08, Sheet 2. Memory addresses MA120 through MA140 (2A2) are three inputs to onc-out-ofeight Read/Write line decoders, A12 and A7. MA090 through MA110 (2S2) are three inputs to the one-out-of-eight Read/Write column decoders, A18 and A13. The Y Access is an eight-by-eight matrix. One-out-of-eight decoder, A12 (2B4) turns on one of the eight line Read switches, Q9-Q16, during Read time when it is enabled by EROA. Another one-out-of-eight decoder, A7 (2B7) turns on one of the eight Write switches, Q1-Q8, during Write time when it is enabled by INHOA. The decoder A18 (2H2) and the eight positive column switches Q25-Q32 are enabled by ERW13P0, and decoder A13 and the eight negative column switches Q17-Q24 are enabled by ERW13N0. A column is turned on after one of the Write lines has been turned on by INHOA during Write time. For Read, one line and one column are turned on simultaneously. The positive (2D1) and negative (2L1) currents are turned on when gates A20 are enabled by ERW13P1 and ERW13N1 respectively. SCLROA connects to the second inputs of the current switching gates at 2B1 and 2J1. This input is low during power on power off sequences; the currents are thereby inhibited and memory contents are preserved.

Note that the polarity of alternate line switch transistor pairs (Q9-Q10; Q11-Q12) is reversed in order to drive current into alternate Y line pairs in an opposite direction. The Y Column Decoders correspondingly turn on appropriate positive or negative column switches. The decision of whether to turn on a positive or negative switch is controlled by ERW13P0 and ERW13N0, an OR function of EROA, WOA, and MA130. MA130 (second least significant) is also a control input to the line decoders, where it turns on pairs of Read or Write switches (each of which is in turn selected by MA140, the least significant). When a Line switch with its collector grounded (Q9, Q10, Q13, Q14, Q3, Q4, Q7, Q8) is turned on, a negative column switch is turned on (Q17 through Q24); conversely, when a Line switch with its emitter grounded (Q11, 12, 15, 16, 1, 2, 5, 6) is turned on, a positive column switch is turned on (Q25 through Q32) to allow current to flow in the Y line which is opposite to that of the current generated by the first example. Also note that the Y Access current is turned on before the X Access current during Read time. This is to minimize the effect of noise on the sense wire which occurs when currents are turned on. Two test points (2G1, 2R1) are available to observe voltages. For a basic example of access operation, see Section 8, Addressing.

The Y Access line and column switches are selected according to the truth table in Table 3. An active decoder output turns on the transistor switch connected to it.

#### 9.4 X Access

The X Access circuit is shown on Sheet 1 of Functional Schematic 02-211D08. Memory addresses MA060, MA070, and MA080 (1A2) are used to drive the one-out-of-eight Read/Write line decoders, A27 and A32. MA030, MA040, and MA050 are used for driving the one-out-of-eight Read/Write column decoders A20 and A21. The X Access is an eight-by-eight matrix. The one-out-of-eight decoder, A27, turns on one of the eight line Read switches (Q53-Q60) during Read time when it is enabled by EROA. The one-out-of-eight decoder A32 turns on one of the eight line Write switches (Q61-Q68) during Write time, when it is enabled by INHOA. The eight column Read and Write switches (Q37-Q52), when activated by decoders A26 and A21, function in the same fashion. EROA and INHOA enable the line decoders and switches first; LROA and WOA enable the column decoders and switches after the line switches have been turned on. The positive (1D1) and negative (1L1) currents are turned on when gates A20 are enabled by LR1A and W1A respectively. SCLROA connects to the second inputs of the current switching gates at 1B1 and 1J1. This input is low during power on/power off sequences; the currents are thereby inhibited and the memory contents are preserved. Two test points (161, IR1) are available for observing voltages. For a basic example of access operation, see Section 8, Addressing. The X Access line and column switches are selected according to the truth table in Table 4. An active decoder output turns on the transistor switch connected to it.

## TABLE 3. Y SELECTION DATA

|      | Y LINE SELECTION DATA |       |       |       |                |          |
|------|-----------------------|-------|-------|-------|----------------|----------|
| EROA | INHOA                 | MA120 | MA130 | MA140 | Decoder Output | Mnemonic |
| 0    |                       | 1     | 1     | 1     | A1209          | Y L00 P0 |
| 0    |                       | 1     | 1     | 0     | 07             | YI.01 P0 |
| 0    |                       | 1 .   | 0     | 1     | 06             | YL02N0   |
| 0    |                       | 1     | 0     | 0     | 05             | Y L03N0  |
| 0    |                       | 0     | 1     | 1     | 04             | Y L04 P0 |
| 0    |                       | 0     | 1     | 0     | 03             | YL05P0   |
| 0    |                       | 0     | 0     | 1     | 02             | Y LOGNO  |
| 0    |                       | 0     | 0     | 0     | 01             | Y L07N0  |
|      | • 0                   | 1     | 1     | 1     | A709           | Y LOON0  |
|      | 0                     | 1     | 1     | 0     | 07             | YLO1NO   |
|      | 0                     | 1     | 0     | 1     | 06             | Y LO2 PO |
|      | 0                     | 1     | 0     | 0     | 05             | Y L03 P0 |
|      | 0                     | 0     | 1     | · 1 · | 04             | Y L04N0  |
|      | 0                     | -0    | 1     | 0     | 03             | Y L05N0  |
| 1    | 0                     | 0     | 0     | 1     | 02             | YL06P0   |
|      | 0                     | 0     | 0     | 0     | 01             | Y L07 P0 |

| Y COLUMN SELECTION DATA |         |       |       |       |                |          |  |
|-------------------------|---------|-------|-------|-------|----------------|----------|--|
| ERW13P0                 | ERW13N0 | MA090 | MA100 | MA110 | Decoder Output | Mnemonic |  |
| 0                       |         | 1     | 1     | 1     | A18-09         | YC00     |  |
| . 0                     |         | 1     | 1     | 0     | 07             | YC01     |  |
| 0                       |         | 1     | 0     | 1     | 06             | YC02     |  |
| 0                       | •       | 1     | 0     | 0     | 05             | YC03     |  |
| 0                       |         | · 0   | 1     | 1     | 04             | YC04     |  |
| 0                       |         | . 0   | 1     | 0     | 03             | YC05     |  |
| 0                       |         | 0     | 0     | 1     | 02             | YC06     |  |
| 0                       |         | · 0   | 0     | 0 .   | 01             | YC07     |  |
| -                       | 0       | 1     | 1     | 1     | A13-09         | YC00     |  |
|                         | 0       | 1     | 1     | 0 .   | 07             | YC01     |  |
|                         | 0       | 1     | 0     | 1     | 06             | YC02     |  |
|                         | 0       | 1     | 0     | 0     | 05             | YC03     |  |
|                         | 0       | 0     | 1     | • 1   | 04             | YC04     |  |
|                         | 0       | 0     | 1     | 0     | 03             | YC05     |  |
|                         | 0       | 0     | 0     | 1     | 02             | YC06     |  |
|                         | 0       | 0     | 0     | 0     | 01             | YC07     |  |

9.5 Sense-Inhibit Circuits

The Sense-Inhibit Circuits are shown in 02-211D08, Sheets 4 and 5. Since the circuits in Sheets 4 and 5 are similar, only Sheet 5 will be used in the description. Nine MD gates, A38, A40, and A45 (5A2-5R2), are used to turn on the nine Inhibit switches, Q77-Q85 (5A3-5R3). During Write time, INHIA (5A1) is high enabling the nine MD gates. The state of the MD lines determines if a ONE or a ZERO is to be written at a particular address. A high MD (Write Zero) line turns on the Inhibit switch causing current to flow in the Sense-Inhibit wires. This current cancels the X or Y current with the result that the core remains in the ZERO state (not switched). A low MD (Write One) will not turn on the Inhibit switch. The coincident X and Y current causes the core to switch to the ONE state.

Bit 0, 2, 4, 6, and 8 currents flow from  $\pm 16.5$  volts, through switches, to ground. Bit 1, 3, 5, and 7 currents flow from ground, at the balun network (5A5-5R5), to  $\pm 16.5$  volts through switches. The inhibit current is divided through a pair of Sense-Inhibit wires (5A4-5R4) unique to each bit. The balun network at the sense end equalizes the current in each pair of Sense-Inhibit wires. Note, therefore, that the Inhibit switch carries approximately 600 milliamps with 300 milliamps flowing in each leg of the Sense-Inhibit pair.

During Read time, bipolar readouts are sensed by the sense amplifiers, A44, A48, A49, A55, and A56 (5A6-5R6). The positive-going sense amplifier output is enabled by the positive-going strobe pulse STBB1. The VT (threshold voltage) of the sense amplifiers is adjusted to provide maximum ZERO/ONE margins. The voltage division at the reference input to the sense amplifier is approximately 100 to 1.

| X LINE SELECTION DATA                |                                      |                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                         |                                                                                                |                                                                                                                                                                        |  |
|--------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| EROA                                 | INHOA                                | MA060                                                                                                                               | MA070                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | MA080                                                                   | Decoder-Output                                                                                 | Mnemonic                                                                                                                                                               |  |
| 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | A27-09<br>07<br>06<br>05<br>04<br>03<br>02<br>01<br>A32-09<br>07<br>06<br>05<br>04<br>03<br>02 | XL00N0<br>XL01N0<br>XL02N0<br>XL03N0<br>XL04N0<br>XL05N0<br>XL06N0<br>XL07N0<br>XL00P0<br>XL00P0<br>XL01P0<br>XL02P0<br>XL02P0<br>XL03P0<br>XL04P0<br>XL05P0<br>XL06P0 |  |
|                                      | 0<br>0<br>0<br>0                     | 1<br>0<br>0<br>0<br>X                                                                                                               | 0<br>1<br>1<br>0<br>0<br>COLUMN SE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0<br>1<br>0<br>1<br>0<br>LECTION DAT                                    | A                                                                                              | 05<br>04<br>03<br>02<br>01                                                                                                                                             |  |

# TABLE 4. X SELECTION DATA

| X COLUMN SELECTION DATA         |                                      |                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                   |                                                                                                |                                                                                                                      |  |
|---------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|
| LROA                            | WOA                                  | MA030                                                                                                                          | MA040                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MA050                                                                             | Decoder-Output                                                                                 | <b>Mne</b> monic                                                                                                     |  |
| 0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 1<br>1<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | A26-09<br>07<br>06<br>05<br>04<br>03<br>02<br>01<br>A21-09<br>07<br>06<br>05<br>04<br>03<br>02 | XC00<br>XC01<br>XC02<br>XC03<br>XC04<br>XC05<br>XC06<br>XC07<br>XC00<br>XC01<br>XC02<br>XC03<br>XC04<br>XC05<br>XC06 |  |
|                                 | 0                                    | 0<br>0                                                                                                                         | Ō                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Ō                                                                                 | 01                                                                                             | XC07                                                                                                                 |  |

The flip-flop circuit at location 5A8, which is typical of all the sense amp flip-flops, is used in the following description: The set input (Pin 5 of A60) goes high when a Strobe pulse (STBD1) is generated. The positive-going sense amp output (when a ONE is read out) is inverted by gate A57, whose output connects to the ONE side of the flip-flop (Pin 6 of A60). If a ONE is read out, the flip-flop is reset. The ZERO side of the flip-flop (Pin 3 of A60) is inverted by A58 and the negative-going pulse is placed on the MS Bus. When the Strobe pulse (STBD1) goes low, the flip-flop is set again. If a ZERO is read out, the flip-flop is never reset and the MS Bus stays high.

## 9.6 Sense Auxiliary Circuits and Decoupling

Refer to Schematic 02-211D08 Sheet 3 during the following descriptions.

9.6.1 <u>Strobe.</u> The Strobe pulse (STB0) is derived from a dual single shot monostable, A42 (3N2). The negativegoing edge of LROA triggers the first monostable. The negative-going output from the second monostable is connected to fan-out and inverting gates, A41. STBA1 and STBB1 enable the sense amplifiers; STBC1 and STBD1 are used to set the MS flip-flops. Potentiometer P2 (3N1) and Capacitor C85 (3N2) are timing components used to vary the Strobe pulse delay. C114 and R251 determine the width of the Strobe pulse. A test point, STB, is provided to observe the strobe.

9.6.2 <u>VT.</u> The VT circuit (3M5) provides a regulated threshold voltage for the sense amplifiers. This VT can be varied by P1. Terminals 129-1 and 228-1 allow connection to an external test circuit to override the VT circuit for factory test purposes. A test point is provided to measure VT.

9.6.3 <u>-6.2 Volts</u>. The network at 3N7 derives -6.2 volts from the -16.5 volt source. The -6.2 volts is one of the supply voltages required by the sense amplifiers.

9.6.4 <u>Thermistor</u>. The thermistor connections to the back panel are shown at 3S7. The thermistor is a temperature sensitive device which connects to the  $\pm 16.5$  volt power supply. The  $\pm 16.5$ V will vary as the temperature varies. At 0°C the supply voltages are approximately 18.00 volts; at 50°C the supply voltages are approximately 15.00 volts. (See Section 11.2, Voltage Adjustment, and Figure 8.) This temperature/voltage tracking is necessary since the memory drive current requirements vary with temperature; at 0°C more drive current is required, while at 50°C less drive current is required to realize optimum memory performance.



Figure 8. Thermistor Temperature Program

9.6.5 <u>Decoupling</u>. Various capacitors are used throughout the board for voltage decoupling. Their values and their approximate physical location in the vicinity of IC's are referenced at 3B7 through 3K7.

**10. TESTPOINTS** 

Figure 9 illustrates the approximate physical locations of test points. These are tabulated in Table 5 with their corresponding location in Functional Schematic 02-211D08.

| TABLE 5. TEST | POINT | LOC | ATIONS |
|---------------|-------|-----|--------|
|---------------|-------|-----|--------|

| Test Point               | Function                                                                                            | Schematic Location       |
|--------------------------|-----------------------------------------------------------------------------------------------------|--------------------------|
| VT<br>STB<br>LROA<br>GRD | Sense Amplifier Threshold Voltage<br>Strobe<br>X Column Read Timing and Strobe Generation<br>Ground | 3S5<br>3M3<br>1G2        |
| PYC<br>NYC<br>PXC        | Positive Y Column Voltage<br>Negative Y Column Voltage<br>Positive X Column Voltage                 | 2G1<br>2R1<br>1G1<br>1B1 |
| NXC                      | Negative X Column voltage                                                                           | IRI                      |





# 11. TESTS AND ADJUSTMENTS

## 11.1 Introduction

This section describes tests and adjustments which should be used periodically as a check of memory system operation, and as an aid in troubleshooting when a memory problem exists. Perform the checks in the order that they are listed in this section.

#### NOTE

The power supply adjustments listed in the appropriate Power System Manual, and the system clock adjustments listed in the appropriate digital system maintenance manual, should be performed prior to the memory adjustments.

11.2 Voltage Adjustment

The nominal  $\pm 16.5$  volt input to the memory system should be checked prior to any other memory checks. The 16.5 volt regulator on the power supply has a control input from a thermistor mounted on the memory board. It is therefore important to consider the ambient temperature when adjusting the 16.5 volt regulator. The following test equipment is required for this adjustment.

- 1. A laboratory thermometer accurate to  $\pm 1\%$ .
- 2. A digital voltmeter capable of reading 15 to 18 volts  $\pm 1\%$ .

Use the following procedure to check, and adjust if necessary, the 16.5 volt regulator.

- 1. Measure the ambient temperature. Refer to Figure 8 and determine the voltage setting for the temperature measured.
- 2. Compare the voltage of -16.5 and +16.5 at the back panel terminals to assure that the voltages are equal. If the voltages are not equal, adjust the trimpot on the power supply to obtain equal readings.
- 3. Measure the voltage at the +16.5 back panel terminal.
- 4. Adjust the trimpot on the power supply to obtain the reading calculated in Step 1.

### 11.3 Strobe Timing Adjustment

There is a single timing adjustment on the Series 5 Memory.

#### CAUTION

The adjustment described in this section is carefully set at the factory using sophisticated test equipment not normally available in the field. The adjustment is very stable and should not require field adjustment. The adjustment should be changed only after the check provided indicates that it is out of tolerance and there are no faulty components in the system.

A dual trace oscilloscope with a calibrated time base is required for this check. Use the following procedure to check strobe timing.

- 1. Load and run the appropriate Memory Test Program.
- 2. Synchronize the oscilloscope to the negative-going edge of LROA on TP "LROA". (See Figure 9). Observe this pulse.
- 3. On the second trace, observe the strobe pulse on TP "STB" (see Figure 9). The relationship should be as shown in Figure 10.
- 4. If the relationship is not as shown in Figure 10 and all components are found to be operating correctly, adjust the Strobe trimpot shown on Figure 9.

The above is a rough adjustment that places the strobe in the general correct area. The VT trimpot is increased to 2.0 volts (see Section 11.5, Marginal Test, for proper procedure). If there are memory errors, the Strobe trimpot is fine adjusted until there are no errors. Then verify that there are no errors with VT at 1.0 volt. When memory is operating properly, adjust the VT trimpot back to its nominal  $1.5V \pm 0.1V$ .



Figure 10. LR0A - STB Relationship

## 11.4 Memory Test

Run the appropriate Memory Test Program.

11.5 Marginal Test

The following Marginal Test may be performed periodically to locate memory areas which may cause future problems. Test equipment required for this test is:

1. A voltmeter capable of measuring 5 volts  $\pm 2\%$ .

Use the following procedure:

- 1. Connect the voltmeter to test-points VT and GRD.
- 2. Run the Memory Test referenced in Section 11.3.
- 3. Vary the VT trimpot to 1.0 volt and then to 2.0 volts. The test program should continue to run normally within these VT voltages. Return VT to its nominal 1.5 volts  $\pm$  1.0V setting after tests are completed.

11.6 Trouble Shooting Aid

Sheets 7 and 8 of Drawing 02-211D08 are provided as an aid in trouble-shooting circuits and locating components. They are used in conjunction with Functional Schematic 02-211D08, Sheets 1 through 6.

# 12. MEMORY MNEMONICS

The following list provides a brief description of each mnemonic in the Series 5 Memory. The 02-211D08 source of each signal is also provided.

| MNEMONIC              | MEANING                                                        | LOCATION           |
|-----------------------|----------------------------------------------------------------|--------------------|
| ENABLE1               | Enables logic and access circuits                              | 3C3                |
| ERO                   | Early Read; X and Y lines read timing pulse                    | 3E1                |
| ERW13N0               |                                                                |                    |
| ERW13P0               | Early Read or Write; Y column read and write current           |                    |
| ERW13N1               | direction control timing pulses                                | 3H2                |
| ERW13P1               |                                                                |                    |
| INHO                  | Inhibit; X and Y lines write, and inhibit drivers timing pulse | 3E1                |
| LRO                   | Late Read; X column read timing pulse and strobe generation    | 3E1                |
| MA00-MA02             | Decoded Memory block selection address                         | 3B1                |
| MA030-MA140           | Memory Address Bus                                             | 2A2, 2S2, 3A2, 3S2 |
| MD000-MD160           | Memory Data Bus                                                | 4A1-4N1, 5A1-5R1   |
| MS000-MS160           | Memory Sense Bus                                               | 4B9-4S9, 5B9-5S9   |
| NXC                   | Negative X column voltage                                      | 1R1                |
| NYC                   | Negative Y column voltage                                      | 2R1                |
| PARO                  | Parity indicating signal                                       | <b>3A</b> 5        |
| PXC                   | Positive X column voltage                                      | 1G1                |
| PYC                   | Positive Y column voltage                                      | 2G1                |
| SCLROA                | System Clear                                                   | 1A1                |
| STB0                  | Strobe Pulse                                                   | <b>3N</b> 3        |
| STBA1<br>and<br>STBB1 | Enables sense amplifiers                                       | 353                |
| STBC1<br>and<br>STBD1 | Sets MS flip-flops                                             | 3S5                |
| TEMPA                 | Connection to thermistor                                       | 387                |
| ТЕМРВ                 | Connection to thermistor                                       | 387                |
| VT                    | Sense amplifiers threshold voltage                             | 386                |
| WO                    | Write; X and Y column write timing pulse                       | 3E1                |
| XC00-XC07             | X column wires (common)                                        | 1J6-186            |

| MNE MONIC                   | MEANING                                           | LOCATION                          |
|-----------------------------|---------------------------------------------------|-----------------------------------|
| XC00-0<br>through<br>XC07-7 | X wire; Column 0, Wire 0 through Column 7, Wire 7 | 1J5-185                           |
| XL00N0-XL07N0               | X Line Cathodes                                   | 1 F6-1 F9                         |
| XL00P0-XL07P0               | X Line Anodes                                     | <b>1F</b> 6 <b>-</b> 1 <b>F</b> 9 |
| YC00-YC07                   | Y column wires (common)                           | 2J6-286                           |
| YC00-0<br>through<br>YC07-7 | Y Wire; Column 0, Wire 0 through Column 7, Wire 7 | 2J5-285                           |
| YL00N0-YL07N0               | Y Line Cathodes                                   | 2F6-2F9                           |
| YL00P0-YL07P0               | Y Line Anodes                                     | 2F6-2F9                           |

# MODEL 70 SELECTOR CHANNEL INSTALLATION SPECIFICATION

# 1. INTRODUCTION

This specification provides the necessary information for the installation of the 02-232 Selector Channel (SELCH) in a Model 70 Processor System. The Model 70 Selector Channel is complete on one 35-391 printed circuit board.

# 2. PHYSICAL CHARACTERISTICS

- 2.1 Dimensions 15 3/8 x 14 7/8"
- 2.2 Weight  $2\frac{1}{2}$  pounds maximum
- 3. INSTALLATION

The Model 70 SELCH may be installed in any even numbered universal expansion slot (i.e. 0,2,4, or 6) in the Central Processor Unit (CPU) or in the first Memory or I/O expansion chassis. See Figure 1.

NOTE

If a Memory-I/O chassis is used in the system, any Selector Channel must be installed in that chassis.

3.1 Back Panel Wiring

3.1.1 Multiplexor Channel Bus. At the time of installation it is necessary to cut the Multiplexor Bus wiring between the even numbered slot accepting the SELCH and the next higher numbered slot on the One (1) connector only. The RACK0/TACK0 daisy chain wiring on the back panel is rerouted according to Figure 1. The lower numbered card slots in the chassis become part of the private SELCH Bus on the One (1) connector only.

For the convenience of cutting the Multiplexor Bus, the connections between every other slot are made using "top" wire wraps. This allows the cutting of the bus by simply lifting the top wraps when the SELCH is installed in an even numbered slot. Refer to Figure 1 (A) during the following example.

To install a SELCH in Slot 4:

- 1. Remove all wires on Connector One (1), between Slots 4 and 5, on Pins 11 through 26, Rows 1 and 2. (See backpanel map in 02-232D08 Sheet 7).
- 2. Remove the wire between 222-0001 and 122-0700.
- 3. Remove the RACK0/TACK0 jumper between Pins 122 and 222 on both the Zero (0) and One (1) connectors of Slot 4.
- 4. Connect 122-0700 to 222-0501.
- 5. Install the SELCH into Slot 4 of the chassis. The private SELCH Bus now appears on the Connector One (1) side of Slots 4, 3, 2, 1, and 0. All slots on the Connector Zero (0) side and Slots 7, 6, and 5 on Connector One (1) side remain as standard Multiplexor Bus slots.

To install a SELCH in any other even numbered slot of a CPU chassis or a Memory-I/O chassis, a similar procedure is followed. Refer to Figure 1 B and C.

<u>3.1.2 ACT0/TAC0</u>. The ACT0/TAC0 jumper between Pins 137-0 and 237-0 must be removed from the slot used by the SELCH controller. If the Selector Channel is not the first Direct Memory Access (DMA) channel on the Memory Bus, jumper "K" on the SELCH controller must be removed.





CONN O CONN I Δ в С 122-0700 222-0701 7 ХŪ 60 5 X() MEMORY I/O CHASSIS 3 X() 20 X() 06 4

NOTE: THE CIRCLED NUMBERS ON ILLUSTRATIONS A, B, AND C REFER TO THE CORRESPONDING NUMBERS IN THE FOLLOWING INSTALLATION PROCEDURES.

- TO INSTALL A SELECTOR CHANNEL IN SLOT 4 OF THE MEMORY I/O CHASSIS ------
  - () CUT THE MULTIPLEXOR BUS BY REMOVING THE TOP WRAPS.
  - (2) JUMPER RACKO/TACKO AS SHOWN, REMOVE DASHED JUMPER.
  - (3) THIS SECTION BECOMES THE PRIVATE SELECTOR BUS ON THE CONNECTOR ONE (CONN.I) SIDE ONLY. ALL SLOTS ON THE CONNECTOR ZERO (CONN.O) SIDE, AND SLOTS 7, 6 AND 5 ON CONNECTOR ONE SIDE REMAIN AS STANDARD MULTIPLEXOR BUS SLOTS.
  - (4) IF REQUIRED, EXTEND THE SELECTOR CHANNEL BUS TO OTHER CHASSIS BY INSTALLING A CABLE HERE.
  - (5) EXTEND THE MULTIPLEXOR BUS TO OTHER CHASSIS BY INSTALLING A CABLE HERE.
  - (6) MEMORY MODULE 7, IF IT EXISTS, MUST BE LOCATED IN SLOT 3.

TO INSTALL A SELECTOR CHANNEL IN SLOT 2 OF THE CPU CHASSIS ------

- () CUT THE MULTIPLEXOR BUS BY REMOVING THE TOP WRAPS.
- (2) JUMPER RACKO/TACKO AS SHOWN, REMOVE DASHED JUMPER.
- (3) THIS SECTION BECOMES THE PRIVATE SELECTOR BUS ON THE CONNECTOR ONE (CONN.I) SIDE ONLY. ALL SLOTS ON THE CONNECTOR ZERO (CONN.O) SIDE REMAIN AS STANDARD MULTIPLEXOR BUS SLOTS.
- (4) IF REQUIRED, EXTEND THE SELECTOR CHANNEL BUS TO OTHER CHASSIS BY INSTALLING A CABLE HERE.
- S EXTEND THE MULTIPLEXOR BUS TO OTHER CHASSIS BY INSTALLING A CABLE HERE.

NOTE: IF A MEMORY I/O CHASSIS IS USED IN THE SYSTEM, ANY SELECTOR CHANNELS MUST BE INSTALLED IN THAT CHASSIS.

- TO INSTALL 4 SELECTOR CHANNELS (IN SLOTS 6, 4, 2 AND 0) OF THE MEMORY 1/0 CHASSIS -----
  - () CUT THE MULTIPLEXOR BUS IN FOUR PLACES.
  - ② JUMPER RACKO/TACKO AS SHOWN, REMOVE DASHED JUMPER.
  - (3) EACH SELCH, EXCEPT THE ONE IN SLOT 0, HAS ONE SLOT AVAILABLE ON IT'S PRIVATE BUS. THE PRIVATE BUSSES CAN BE EXTENDED TO OTHER CHASSIS BY INSTALLING CABLES IN SLOT POSITIONS 0,1,3 AND 5 ON CONNECTOR ONE (CONN. I) SIDE.
  - (4) ALL SLOTS ON THE CONNECTOR ZERO (CONN.O) SIDE REMAIN AS THE STANDARD MULTIPLEXOR BUS. THIS BUS CAN BE EXTENDED BY INSTALLING A CABLE HERE.
  - (5) MEMORY MODULES 5 AND 7, IF THEY EXIST, MUST BE LOCATED IN SLOTS I AND 3.

Figure 1. Backpanel Modifications

#### 3.3 Cabling

The cabling necessary for the SELCH depends on the system's physical configuration. When the SELCH Bus does not extend outside the chassis, no cabling is required. When the SELCH Bus must be extended to another chassis, a number of cable configurations can be used. See Figure 2.

See Figure 2 for a summary of all cables. Refer also to Chapter 8, <u>Model 70 User's Manual</u>, Publication Number 29-261, for further details on system configurations.



# Figure 2. Cabling

# 4. ADDRESS STRAPPING

The preferred address of the Model 70 Selector Channel is X'F0'. The controller is strapped for this address at the factory. To change the address, refer to Functional Schematic 02-232D08. The number and letter designations shown on the schematic refer to the designations on the apparatus side of the SELCH controller board.

### 5. INSTALLATION CHECKS

The Model 70 SELCH is factory tested using a special high speed device. Therefore, field checks are contingent upon the user having appropriate hardware and software available with which to exercise the Selector Channel.

·

# MODEL 70 SELECTOR CHANNEL MAINTENANCE SPECIFICATION

### 1. INTRODUCTION

The 02-232 Model 70 Selector Channel (SELCH) is a Direct Memory Access port (DMA) which provides block data transfer between a device controller and memory. Once initiated, the transfer is independent of the Processor. The Processor sets up the device controller, loads the SELCH with the starting and final addresses of the memory block, specifies the type of operation (Read or Write), and issues a GO Command. The SELCH then handles the transfer without further direction by the Processor.

The Model 70 Selector Channel is complete on one printed circuit board and occupies one slot in a system chassis. The SELCH provides the drivers, receivers and termination resistors for the private SELCH Bus. This bus originates at Connector One (1) of the SELCH slot and extends to each lower numbered slot in the system chassis on the Connector One (1) side only. The private SELCH Bus can be extended to other chassis, as required. For installation information, refer to Installation Specification 02-232A20.

### 2. SCOPE

This specification describes the operation of the SELCH in its various modes; Setup, Memory Read, Memory Write, and Termination. Where necessary, this specification references the Multiplexor Channel Bus and Memory Bus operations. These buses are described in detail in the Model 70 User's Manual, Publication Number 29-261.

# 3. BLOCK DIAGRAM ANALYSIS

Refer to the SELCH block diagram on Sheet 7 of Functional Schematic 02-232D08, and the SELCH Flow Chart, Figure 1, during the following analysis. Before initiating a data transfer via the SELCH, the device controller and the SELCH must be set up. The setup procedure is implemented by the Processor via the Multiplexor Bus (MPX-Bus). When the SELCH is in the Idle Mode, the MPX-Bus is tied directly to the private SELCH Bus through the SELCH. This allows the Processor to communicate directly with any device on the private SELCH Bus.

To prepare the SELCH for data transfer, the Address Register (AR) and Auxiliary Address Register (AAR) must be loaded with the starting address in memory where the transfer is to begin, and the Final Address Register (FAR) must be loaded with the address of the last memory location to be accessed. These registers are loaded from the eight least significant Data Lines D080:150 by four consecutive Data Availables (DAs) from the Processor. The first two Data Availables simultaneously load the AR and AAR, which are 16-bit incrementing registers. The AR is incremented, by two, after each halfword is transferred to/from memory, and the AAR is incremented, by one, with each byte transferred to/from the device. Data transfer is terminated when the AAR is equal to the FAR or when the AAR increments past its maximum value, X'FFFF'.

Data transfer is begun by the Processor issuing a GO Command to the SELCH. Transfer to/from the device is now independent of the Processor. The GO Command also prevents communication between the Processor and any device on the private SELCH Bus until the transfer is terminated and the SELCH is addressed.

Data transfer is controlled in the Move Data circuit by inspection of the four least significant bits of the Status Byte presented by the active device on the private SELCH Bus. When any one of the three least significant bits are set, (EX, EOM, or DU), the transfer is terminated. Bit-12 (Busy) regulates the rate of data transfer. In the Memory Read Mode, the actual data transfer begins with a memory request, REQ0 active, as soon as a GO Command is issued. When the memory request is serviced by the Processor, the SELCH Memory Bus Control circuit activates Select (SEL), which gates the contents of the Address Register (AR) onto the Memory Address Bus, and gates a halfword of data from memory into the Data Register (DR). At the termination of the memory transfer, the data is loaded from the DR to the Data Buffer (DB) and the AR is incremented.

#### NOTE

Unless the SELCH has dropped REQ0 in time to remain selected during the next memory cycle, the SELCH will be deselected by the rising edge of Inhibit (INH0) after the halfword has been transferred.





Once the DB is loaded, data transfer to the device over Private Data Lines PD000:150 is initiated and, when applicable, a request is made to fetch the next halfword from memory. This cycle continues until either a match is detected between the contents of the Auxiliary Address Register and contents of the Final Address Register, or until the transfer is aborted due to an error condition.

In the Memory Write Mode, the data transfer sequence described previously for Memory Read Mode is reversed. That is, two bytes of data are loaded into the DR from the device prior to a memory request and the data flow is from the device to the DR, DR to the DB, and finally into memory.

The Branch Gate circuit and the Move Data circuit control the flow of data between memory and the device. The Branch Gate supervises the overall data flow, while the Move Data circuit performs the handshaking between the SELCH and the active device on the private SELCH Bus.

Upon termination of the data transfer, the program is notified via an interrupt and by the inactive state of the SELCH Busy flip-flop which is presented to the program as Bit-12 of the SELCH Status Byte.

Selector Channel Status and Command Byte Data is shown on Table 1.

| BIT<br>NUMBER   | 0 | 1 | 2    | 3  | 4    | 5 | 6 | 7 |
|-----------------|---|---|------|----|------|---|---|---|
| STAT US<br>BYTE |   |   |      |    | BSY  |   | - |   |
| COMMAND<br>BYTE |   |   | READ | GO | STOP |   |   |   |

TABLE 1. SELECTOR CHANNEL STATUS AND COMMAND BYTE DATA

BSY When this bit is set, an RC circuit generates the EBS1 pulse to start the appropriate SELCH operation. When this bit is cleared an interrupt is generated.

READ This command, Bit-2, sets the Memory Write (WT) flip-flop. The controller on the SELCH Bus is setup for a device Read operation.

- GO This command, Bit-3, clears the MSC flip-flop and sets the BSY flip-flop to initiate the Data Transfer Mode.
- STOP This command, Bit-4, from the Processor clears the BSY flip-flop and initializes the Load/Unload Sequencer. During the Data Transfer Mode, execution of the command is delayed until the end of a memory cycle, if one is in progress.

## 4. FUNCTIONAL DIAGRAM ANALYSIS

#### 4.1 Introduction

This section relates to Functional Schematic 02-232D08, Sheets 1 through 6. Note that in INTERDATA functional schematics, the last character in the mnemonic symbol designates the logic level when the signal is active. For example; D080 is Data Line Number 8 (D08). The last character (0) indicates that when D080 is active, the line is at a logical Zero level.

## 4.2 SELCH Control Circuit

In the Idle Mode, the SELCH Address (2M8), Busy (3F3), and Multiplexor-SELCH (MSC) (3FA) flip-flops are reset and the private SELCH Bus is tied directly to the Multiplexor Bus. This allows the Processor to communicate, via the Multiplexor Bus, with any device on the private SELCH Bus.

To communicate with the SELCH, it must first be addressed. The SELCH Address (X'F0' preferred) is placed on Data Lines D080:150 (1A3-8) and the Address control line is activated (ADRS0)(4B8). The SELCH Address is decoded by the four input NAND gate (1F4) and the Address flip-flop is set (2M8). The set output from the Address flip-flop (AD1)(2J7), when active, prevents the control signals on the MPX-Bus from passing onto the private SELCH Bus by holding the Control Line Gate inactive (CLG1)(1B2). The Capacitors C33 and C34 (4D8) delay the propagation of the Private Address control line (PADRS0)(4F9) to the SELCH Bus so that when the SELCH is being addressed, PADRS0 will not become active. This delay allows the SELCH to be addressed without resetting the Address flip-flop of the active device on the private SELCH Bus. The simultaneous loading of the Address Register (AR) and Auxiliary Address Register (AAR), and the loading of the Final Address Register (FAR) is accomplished by four consecutive Data Availables (DAs) from the Processor. The Load/Unload Sequencer (2L2) controls the loading of these registers (AR, AAR, and FAR) and the unloading of the AAR. The sequencer is set to its initial state by the termination of the last data transfer, a Stop Command, or a System Clear (SCLR0)(4MS) so that the first DA, through Data Available Gate (DAG0)(2L4), will activate Load Address Register High (LARH0)(2S2).

LARH0 gates Data Lines DA081:151 (1D3-8) into the eight most significant bits of the AR and AAR. The rising edge of the first and each successive Data Available Gate (DAG0)(2L4) increments the sequencer and allows the next DA to activate the next load line. The second DA loads the eight least significant bits of these registers. The third and fourth DAs will then load the Final Address Register in the same order. The contents of the AAR may be inspected, via the program, by issuing two Data Requests (DR) to the SELCH whenever the Load/Unload Sequencer is in its initial state. (e.g. Upon termination of a SELCH transfer, sequencer initialized, the FAR may be inspected to determine if the entire block of data had been transferred.)

If a Memory Write operation is desired, an Output Command with Bit-10 set must be issued to set the Write flip-flop (3F5). Since the Write flip-flop is reset by the Data Available/Request Gate (DARG1)(2L5) whenever a DA or DR is sent to the SELCH (setup procedure), no command is necessary to initiate a Memory Read operation.

Data transfer commences with a GO Command from the Processor, which is an Output Command with Bit-11 set. The GO Command sets both the Busy (3F3) and MSC (3F4) flip-flops. The setting of the Busy flip-flop causes an End of Busy Set pulse (EBS1)(3H4) to be generated. This pulse is generated by differentiating the falling edge of BSY0 (3F3), and is used by the Branch Gate circuit to initiate the transfer cycle. The Busy latch circuit remains set until the Selector Channel detects the termination of transfer and its state is presented to the program via Bit-12 of the Sense Status Byte.

The MSC flip-flop is reset by SCLR0A or by addressing the SELCH, Set Gate active (SGAD1)(2L9), when the Busy flipflop is reset. The resetting of the MSC flip-flop, MSC0 active, clears any pending interrupt in the Selector Channel.

Information is steered from the SELCH to both the Data Lines (D080:150)(1B4-9) and the Private Data Lines (PD080:150) (1S4-9) by the proper gating of four each, four-to-one line multiplexors (Sheet 1). For example; with the SELCH idle, Busy reset, all Data Lines are tied directly to the Private Data Lines in both directions.

# 4.3 Memory Bus Control Circuit

Memory Bus Control timing relationships are shown in Figure 2. A SELCH request for memory is started by activating Set Request (SREQ0)(3S4). SREQ0 is activated by the Branch Gate circuit (3M8) when either the SELCH has received a halfword of data from the device or, in the Memory Read Mode, whenever the Memory Data Register is available to accept the next halfword.

SREQ0 is applied to the direct set input of the Request flip-flop (REQ)(4L5) which sets the flip-flop and sends REQ0 to the Processor. When REQ0 is received, the Processor generates Enable (EN0). EN0, on the first DMA device, is jumpered to Accept (ACT0) which generates the daisy chain priority loop through all DMAs in the system. The daisy chain begins at the highest priority DMA as EN0, and propagates to the lower priority DMAs as Transmit Accept (TAC0) until it is captured by the first DMA requesting a memory cycle. When the REQ flip-flop is set and ACT0 (EN0) is active, the ACT0/TAC0 contention circuit (4H2) will block the propagation of TAC0, and provide highs on the J input to the SEL flip-flop and the K input to the REQ flip-flop. Thus, on the rising edge of EN0, the Select flip-flop will become set and the Request flip-flop will be reset. When the SELCH REQ flip-flop is reset and ACT0 (EN0) is active, the ACT0 signal is propagated as TAC0 to the DMA with a lower priority.

The trailing edge of Inhibit (INH0)(4H5), from the Processor, indicates the end of the memory cycle. This edge, unless the SELCH has dropped REQ0 in time to remain selected during the next cycle, will cause the SEL flip-flop to reset. Two pulses, End of Memory Transfer (EMX0)(4M7) and Inhibit (INH0P)(4M2), are generated by the leading and trailing edges of INH0 respectively. EMX0 is used by the Branch Gate circuit to indicate the end of the memory transfer, and is also used together with INH0P to generate Toggle AR (TAR0) which increments the Address Register.

In the Memory Read Mode, the Memory Data Register (MDR) is cleared by Clear Data Register (CDR0)(4R2) which is generated by the trailing edge of REQ1. Write Not (WT0A)(3F5) is ANDed with SEL1 to form Enable Memory Data Read (ENMDR1)(4R6), which gates the contents of the MDR onto the Memory Data Lines for the restore portion of the memory cycle. (This function is disabled when using solid state memory.) The contents of the memory location accessed is gated to the direct set inputs of the MDR by Enable Memory Strobe (ENMS1)(4R4). This function is  $\overline{WT}$ ·SEL·INH for use with core memory and WT·SEL·INH when using solid state memory (4R4).

When writing to memory, the contents of the Data Buffer is gated onto Memory Data Lines MD000:150 (Sheet 6) by Enable Memory Data Write (ENMDW1)(4R3), when selected. A Memory Write operation is indicated to the Processor by activating WRT0A (4S3).





#### 4.4 Address Register and Auxiliary Address Register.

The Address Register (AR) and Auxiliary Address Register (AAR) (Sheet 5) each consist of four, four-bit counters. These registers are loaded simultaneously by the Processor from Data Lines D080:150 (1A3-8), under control of the Load/Unload Sequencer (as discussed in Section 4.2), with the starting address from which the block transfer is to begin. The contents of the AR (Sheet 5) is gated onto Memory Address Lines MA000:140 (5R1-8) whenever the SELCH is selected, SEL flip-flop set. The AR is incremented, by two, with each memory transfer by Toggle Address Register (TAR0)(4R7). The AAR (Sheet 5) keeps track of the transfer between the SELCH and the device. This register is incremented, by one, for each byte of data transferred by Toggle Auxiliary Address Register (TAAR0)(3M1). When the transfer is in the Halfword Mode, TAAR0 is generated twice for each transfer. The outputs of the AAR are used by the Match circuit to determine the end of the data block. Its contents may be examined, via the program, by issuing two consecutive DRs to the SELCH when the sequencer is initialized. In addition, AAR151 is used in the Byte Transfer Mode to determine whether the byte being transferred is odd or even, for byte steering. Carry Out from the most significant stage of the AAR (CO0)(541) will terminate the transfer, clear Busy, when a transfer is attempted past the maximum memory address. This feature prevents 'wrap-around' in memory.

4.5 Final Address Register

The Final Address Register (FAR) is implemented by four quad latches (Sheet 5). This register, like AR and AAR, is loaded by the Processor under control of the Load/Unload Sequencer. The outputs of this register are used exclusively by the Match circuit to determine when the final address of the transfer is reached.

# 4.6 Memory Data Register and Data Buffer

The Memory Data Register (MDR) (Sheet 6) is a 16-bit register composed of 16 edge triggered JK flip-flops. In the Memory Read Mode, the MDR is first cleared by Clear Data Register (CDR0) (4R2) and then direct set by each active bit on Memory Strobed Data Lines MS000:150 (Sheet 6). During a Memory Write, the data, in double rail format, present at the J and K inputs to the MDR, is toggled into the flip-flops on the trailing edge of either Load Data Register High (LDRH0)(649) or Load Data Register Low (LDRL0)(6J9).

As soon as the MDR is loaded, if the Data Buffer (DB) is empty (as determined by the inactive state of the Buffer Active flip-flop)(3H1), the MDR contents are loaded into the DB (Sheet 6) by Load Data Buffer (LDB1)(357). Information present in the DB is, in turn, either written into memory via Memory Data Lines MD000:150 or sent to the device on Private Data Lines PD000:150.

## 4.7 Data Transfer Circuit

Refer to Figure 3 for Memory Read timing diagrams and Figure 4 for Memory Write timing diagrams. The Memory Read timing diagram shows the timing of a three byte transfer, in the Byte Mode, of 2,000,000 Bytes/second. Figure 4 shows a transfer of two halfwords, in the Halfword Mode, to a slower device.



Figure 3. Memory Read (Byte Mode)



Figure 4. Memory Write (Halfword I/O Mode)

A GO Command to the Selector Channel sets the Busy flip-flop which generates the End of Busy Set pulse (EBS1)(3K8).

In the Memory Read Mode, EBS1 is decoded by the Branch Gate circuit and SREQ0 is generated. Thus, a request for memory is initiated. When the halfword of data is present in the MDR, the End of Memory Transfer pulse (EMX1)(4R6) becomes active and the Branch Gate circuit once again requests memory and generates Set Status Transfer (SSX0)(3S5) and Load Data Buffer (LDB1)(3S7). These signals initiate the transfer to the device and load the Data Buffer respectively.

SSX0 sets the Status Request flip-flop (3F6) which activates the Private Status Request control line (PSR0)(3G6) to the active device on the private SELCH Bus. This Status Request examines the four least significant bits of the Status Byte. If any of the three least significant bits (EX, EOM, or DU) are set, the transfer is terminated by resetting the Busy flip-flop (3F3). The assumption is made that each of these status bits remain reset for the remainder of this discussion. With Bit-12 (Busy) of the Status Byte reset, the Data Transfer flip-flop becomes set (3F7). Data Transfer (DX0)(3E1) inhibits the generation of PSR0, which causes Private Sync (PSYN1)(4B4) from the device to become inactive. This enables Engage to go high (ENG1)(3D8), which allows the Private Data Available control line (PDA0)(3H5) to become active. The Private Data Available/Request signal (PDAR1)(3H5), generated whenever a Private Data Available (PAD0) or Private Data Request (PDR0) signal is active, will then clear the Status Request flip-flop. Upon receipt of Sync from the device, PSYN1 active, the Data Transfer flip-flop becomes reset and ENG1 goes low, disabling PAD0. When the Sync is removed by the device, a 100 millisecond End of Data Transfer pulse is generated (EDX0)(3J8) which increments the Auxiliary Address Register and is used by the Branch Gate circuit to generate a function in accordance with the truth table for EDX on Sheet 3. This cycle continues until termination of the transfer is detected.

In the Memory Write Mode, WT1 active (3F5), EBS1 is used to generate SSX0, and the Branch Gate circuit directs the loading of a halfword of data into the DB before a memory request is made. The transfer of data from the device is the same as described in the Memory Read Mode, except that ENG1 is used to generate the Private Data Request control line (PDR0)(3H5) rather than PDA0. Data from the device is loaded into the MDR on the trailing edge of either Load Data Register High (LDRH0)(2R2) or Load Data Register Low (LDRL0)(2R2), depending on which eight bits are being loaded. In the Halfword Transfer Mode, both LDRH0 and LDRL0 are generated simultaneously. With WT1 active, the generation of EDX1 is delayed by activating the clear input to the one-shot (3H8) when the Buffer Active flip-flop is set (BACT1)(3H1), if either the transfer to the device is on an odd boundary or when a Match is detected (MCH0)(5J2). This prevents the reloading of the Data Buffer before the last halfword has been written into memory.

#### 4.8 RACK0/TACK0 Contention Circuit

The Selector Channel directs the propagation of the Acknowledge signal to lower priority devices on the Multiplexor Chan nel Bus as well as devices on the private SELCH Bus. If the Selector Channel Attention flip-flop (4B4) is set, the SELCH will capture the Receive Acknowledge signal (RACK0)(4B3), place its device address on the Data Lines and return Sync to the Processor, Attention Sync (ATSYN0)(4F4) active. If the Attention flip-flop is reset, RACK0 is propagated as either Private Transmit Acknowledge (PTACK0)(4F2) or Transmit Acknowledge (TACK0)(4F3). Since devices on the private SELCH Bus have a higher interrupt priority than devices below the SELCH on the MPX Bus; if the Private Attention Test line is active (PATN0)(4B1), PTACK0 will be generated rather than TACK0. Note that when MSC0 is high (3F4), PATN0 is disabled so that a device on the private SELCH Bus may not interrupt the Processor while the SELCH is active.

# 5. MAINTENANCE, TROUBLE SHOOTING, AND TEST

Before attempting any maintenance or testing, insure that the necessary back panel modifications have been made in accordance with the Model 70 Selector Channel Installation Specification 02-232A20.

To insure a 2,000,000 Byte/second transfer rate in the Byte Transfer Mode, it is necessary to limit the maximum delay between PDA0, PDR0, and PSR0 and the return of Sync from the device (PSYN0), to 30 nanoseconds. In addition, the device must be ready for the next byte of data, Busy Status Bit reset, whenever a Status Request is made. Field testing of this device is contingent upon the user having appropriate software and hardware available with which to exercise the Selector Channel. There are no adjustments associated with this device.

#### 6. MNEMONICS

| benefinate brawn |                                                                       |                    |
|------------------|-----------------------------------------------------------------------|--------------------|
| MNEMONIC         | MEANING                                                               | SCHEMATIC LOCATION |
| AAR001:151       | Outputs of the Auxiliary Address Register                             | 5F1-5F9            |
| ACT0             | Accept - Request for memory accepted by Processor                     | 4 <b>m</b>         |
| AD1              | Address - Active when SELCH is addressed                              | 2K7                |
| ADRS0            | Address control line from MPX-Bus                                     | <b>4B</b> 8        |
| AG081:151        | Address Gated Lines - Output of Address Strap                         | 1E3 - 1E8          |
| ATN0             | Attention - Attention to Processor                                    | 4F1                |
| ATSYN            | Attention Sync – Generated by an Acknowledge Attention from Processor | 4F4                |
| BACT1            | Buffer Active - Indicates that valid data is present in the DB        | 3111               |
| BSY              | Busy – Indicates a data transfer is in progress                       | <b>3F3</b>         |
| CDR0             | Clear Data Register - Clears MDR prior to loading from MS000:150      | 4R2                |
| C BSY0           | Clear Busy - Terminates transfer when a match is detected             | 3M3                |
| CL070            | Control Line 7 - Control Line from MPX-Bus                            | <b>4B6</b>         |
| CLG1             | Control Line Gate - Gates Private Control Lines                       | 1C2                |

The following list provides a brief description of each mnemonic found in the SELCH. The source of each signal on Schematic Drawing, 02-232D08, is also provided.

| MNEMONIC  | MEANING                                                               | SCHEMATIC LOCATION     |
|-----------|-----------------------------------------------------------------------|------------------------|
| CLUS0     | Clear Load/Unload Sequencer - Clears Sequencer                        | 3S2                    |
| CMD0      | Command Control Line from MPX-Bus                                     | <b>4B</b> 8            |
| CMG       | Command Gated by AD1                                                  | 287                    |
| CO0       | Carry Out of the AAR - Prevents Memory 'Wrap-around'                  | 5A1                    |
| D000:150  | Data Lines from MPX-Bus                                               | 1A3 - 1A8<br>2A1 - 2A8 |
| DA0       | Data Available Control Line from MPX-Bus                              | 4B7                    |
| DLG0      | Data Line Gate - Gates Data Lines and Private Data Lines              | 1R2 - 1D3              |
| DB001:151 | Outputs of Data Buffer                                                | 6G2 - 6G9<br>6R2 - 6R9 |
| DR0       | Data Request Control Line from MPX-Bus                                | 4B7                    |
| DRG0      | Data Request Gated by AD1                                             | 215                    |
| DX        | Data Transfer flip-flop                                               | <b>3F</b> 8            |
| EBS1      | End of Busy Set - Signals the start of a SELCH transfer               | 3J4                    |
| EDX1      | End of Data Transfer - Signals the end of a device transfer           | 3J8                    |
| EMX1      | End of Memory Transfer - Signals the end of a memory transfer         | 4R7                    |
| EN0       | Enable from Memory Bus                                                | 4H2                    |
| ENG1      | Engage - Gates either PDS0 or PDR0                                    | <b>3D</b> 8            |
| ENMDR1    | Enable Memory Data Register Read - Gates contents of MDR to MD000:150 | 4R6                    |
| ENMDW1    | Enable Memory Data Register Write - Gates contents of DB to MD000:150 | 4R3                    |
| ENMS1     | Enable Memory Strobe - Gates contents of MS000:150 to MDR             | 4R4                    |
| HW0       | Halfword Control Line from MPX-Bus                                    | 1D2                    |
| INH0      | Inhibit from Memory Bus                                               | 4H5                    |
| LARH0     | Load Address Register High - Loads AAR and AR, Bits 00:07             | 2R2                    |
| LARL0     | Load Address Register Low - Lards AAR and AR, Bits 08:15              | 2R2                    |
| LDB1      | Load Data Buffer - Load contents of MDR to DB                         | 3S2                    |
| LDRH0     | Load Data Register High - Loads MDR Bits 00:07                        | 3F8                    |
| LDRL0     | Load Data Register Low - Loads MDR Bits 08:15                         | 3 H9                   |
| LFRH0     | Load Final Address Register High - Loads FAR Bits 00:07               | 2S3                    |
| LFRL0     | Load Final Address Register Low - Loads FAR Bits 08:15                | 283                    |
| MA000:140 | Memory Address Lines to Memory Bus                                    | 5 <b>R1 - 5R</b> 8     |
| MCH1      | Match - Indicates a match between AAR and FAR                         | 5J6                    |

| MNEMONIC  | MEANING                                                         | SCHEMATIC LOCATION     |
|-----------|-----------------------------------------------------------------|------------------------|
| MD000:150 | Memory Data Lines to Memory Bus                                 | 6G1 - 6G8<br>6R1 - 6R8 |
| MS000:150 | Memory Strobed Data Lines from Memory Bus                       | 6A1 - 6A8<br>6H1 - 6H8 |
| MSC0      | Multiplexor SELCH Control flip-flop                             | <b>3F</b> 4            |
| PADRS0    | Private Address Control Line to SELCH Bus                       | <b>4F</b> 8            |
| PATNO     | Private Attention from SELCH Bus                                | <b>4B1</b>             |
| PCL070    | Private Control Line 7 to SELCH Bus                             | <b>4R6</b>             |
| PCMD0     | Private Command Control Line to SELCH Bus                       | <b>4F</b> 8            |
| PD000:150 | Private Data Lines - SELCH Bus                                  | 2F1 - 2F8<br>1S3 - 1S9 |
| PDA0      | Private Data Available Control Line to SELCH Bus                | 3 H5                   |
| PHW0      | Private Halfword Control Line from SELCH Bus                    | 1A1                    |
| PSR0      | Private Status Request Control Line to SELCH Bus                | 3H6                    |
| PSYN0     | Private Sync from SELCH Bus                                     | <b>4B</b> 5            |
| PTACK0    | Private Transmit Acknowledge to SELCH Bus                       | <b>4F2</b>             |
| RACK0     | Receive Acknowledge from MPX-Bus                                | <b>4B5</b>             |
| R BA0     | Reset Buffer Active - Resets Buffer Active flip-flop            | <b>3</b> M2            |
| REQ0      | Request - Request for memory cycle to Memory Bus                | 4R5                    |
| SCLR0     | System Clear - Initialize Signal                                | 4H4                    |
| SGAD1     | Set Gate – Sets Address flip-flop                               | 2LR                    |
| SR0       | Status Request Control line from MPX-Bus                        | <b>4B6</b>             |
| SREQ0     | Set Request - Initiates a request for memory                    | 384                    |
| SSX0      | Set Status Transfer - Sets the Status Request flip-flop         | 385                    |
| SX        | Status Transfer - Status Request flip-flop                      | 3F6                    |
| SYN0      | Sync to MPX-Bus                                                 | 285                    |
| TAC0      | Transmit Accept - To lower priority DMAs                        | 4R1                    |
| TACK0     | Transmit Acknowledge - To lower priority devices on MPX Bus     | 4F3                    |
| TAAR0     | Toggle Auxiliary Address Register - Increments AAR              | 3M1                    |
| TAR0      | Toggle Address Register - Increments AR                         | 4S7                    |
| UAAH0     | Unload Auxiliary Address Register High - Unloads AAR Bits 00:0' | 7 2R4                  |
| UAARL0    | Unload Auxiliary Address Register Low - Unloads AAR Bits 08:15  | 5 2R4                  |
| WT        | Write flip-flop                                                 | 3F5                    |
| WRT0A     | Write to Memory Bus, when selected                              | 4R3                    |

1

# 02-232 SELECTOR CHANNEL PROGRAMMING SPECIFICATION

## 1. INTRODUCTION

The 02-232 Selector Channel (SELCH) controls the transfer of data between I/O devices and memory at rates of up to 2,000,000 bytes per second. Up to 16 I/O devices can be connected to the Selector Channel, but only one device can transfer data at a time. The advantage in using the Selector Channel is that other program processing can occur simultaneously with the transfer of data between the I/O device and memory. This is accomplished by allowing the Selector Channel and the Processor to access memory on a cycle-stealing basis. In some instances, the execution times of the program in progress are affected, while in others, the effect is negligible. This depends upon the rate at which the Selector Channel and Processor both compete for access to memory. Data transfer to the device may be made in either the Byte or Halfword Mode. Figure 1 is a block diagram which shows the incorporation of the Selector Channel into the INTERDATA peripheral system.



Figure 1. Systems Interface Block Diagram

## 2. CONFIGURATION

The 02-232 Selector Channel is used with Model 70, Model 80, or other compatible Processors. The Selector Channel requires one 15 inch board, and one slot in a 15" chassis.

The priority of the Selector Channel is determined by its position on the Multiplexor Bus. Devices on the Selector Channel Private Bus have higher priority then devices which appear after the Selector Channel in the daisy chain of the Multiplexor Bus. Refer to 02-232A20 for installation information.

# 3. OPELATING PROCEDURES

The 02-232 Selector Channel is controlled solely by programmed I/O sequences over the Multiplexor Bus.

#### 4. DATA FORMAT

Not applicable to the 02-232 Selector Channel.

## 5. PROGRAMMING INSTRUCTIONS

Table 1 illustrates the Selector Channel Status and Command Byte coding. A Sense Status instruction (SS or SSR) is used to transfer the status byte from the Selector Channel Device Controller to the Processor. The least significant four bits (4:7) of the status byte are copied into the Condition Code during the Sense Status operation. Branch instructions can test these four bits directly.

The Output Command instruction (OC or OCR) causes a command byte to be sent to the Selector Channel Controller.

| BIT NUMBER   | 0 | 1 | 2    | 3  | 4    | 5 | 6 | 7 |
|--------------|---|---|------|----|------|---|---|---|
| STATUS BYTE  |   |   |      |    | BSY  |   |   |   |
| COMMAND BYTE |   |   | READ | GO | STOP |   | - |   |

TABLE 1. SELECTOR CHANNEL STATUS AND COMMAND BYTE DATA

#### STATUS

BSY

This bit is set when the Selector Channel is in the process of transferring data.

## COMMAND

READ

D This command changes the mode of the Selector Channel from Write to Read. In the Read Mode, data is transmitted from the active device on the Selector Channel and written into memory. Whenever a data transmission has been completed, the Selector Channel is placed in the Write Mode. Each time a Read operation is required, a Read Command must be issued.

GO This command initiates a data transmission. This command can be issued at the same time the Read/Write Mode is established.

STOP This command halts any data transmission in progress, and initializes the Selector Channel for starting a new operation. It should be given when the Selector Channel terminates.

The Write Data (WD or WDR) or Write Halfword (WH or WHR) instructions may be used to send the starting and final addresses to the Selector Channel Controller.

The Read Data (RD or RDR) or Read Halfword (RH or RHR) instructions may be used to obtain the last Processor memory location either written into or read from memory.

The Read Block (RB or RBR) or Write Block (WB or WBR) instructions should not be used since the status byte produced by an idle SELCH is the status of any active device on the SELCH Bus with Bit-4 (BSY) forced to zero. Depending on the device status, the Read Block or Write Block instructions may terminate.

#### NOTE

The user should be aware that programs using Block I/O instructions to control the SELCH may not work when using the 02-232 Selector Channel.

If an interrupt is pending, an Immediate Interrupt or Acknowledge Interrupt instruction (AI or AIR) clears the interrupt and causes the device number of the Selector Channel to be sent to the Processor. If the Acknowledge Interrupt instruction is used, the SELCH status is also sensed by the Processor. The SELCH status is the status of the peripheral device in use with BSY forced to a zero.

## 6. PROGRAMMING SEQUENCES

Programming a device on the Selector Channel consists of setting up the device, setting up the Selector Channel, and sending a GO command to the Selector Channel. When all devices on the Selector Channel are idle, the Selector Bus becomes a part of the Multiplexor Bus. This provides the path to set up the device and the Selector Channel.

The last device addressed prior to sending the GO command is the device the Selector Channel controls, assuming that the device is connected to the Selector Channel. The program must, therefore, send the GO command before addressing any other device. Note that when the SELCH device is being addressed, prior to the GO command, the Single Mode may not be used since the Display Panel is addressed in this mode.

During data transfer, the Selector Channel provides a direct data path between the device and memory. Until the transfer is complete, no I/O instruction can be issued to any device on the Selector Channel Bus, including the device transferring data. If devices on the Selector Channel Bus are referenced while the Selector Channel is busy, the False Syne bit is set (V Condition Code).

The initialization of a device on the Selector Channel Bus is accomplished by executing an Output Command (OC or OCR) instruction. Refer to the device Programming Manual for the bit configuration of the Output Command. Note that the Selector Channel has a unique device number just like all other I/O devices. Output Commands, as with all Input/Output instructions, affect only the device addressed.

The Selector Channel has a 16-bit incrementing Address Register and a 16-bit Final Address Register. The user program loads the starting address into the incrementing Address Register and the final address into the Final Address Register. Transfer is completed when the incrementing Address Register matches the Final Address Register. The address limits are expressed inclusively; transfers begin and end on the addresses placed in the starting and final address registers.

The memory is addressed on halfword boundaries; that is, each time memory is accessed, two bytes or a halfword are obtained. 16-bit addressing is used, with the least significant bit, Bit-15, determining the byte desired. See Figure 2.



Figure 2. Memory Addressing

Each time the Selector Channel accesses memory, two bytes (halfword) are transferred. It is mandatory that data transfers begin on a halfword boundary. The following results if data transfers are ended on byte boundaries:

- 1. Write Mode (memory to device) End on byte boundary (Bit-15 = 0) No effect.
- 2. Read Mode (device to memory) End on byte boundary (Bit-15 = 0) The previous contents of the last odd byte in memory is written into the current odd byte in memory. See Figure 3.



Figure 3. Memory Configuration, End on Byte Boundary

The user program specifies the mode, either Read or Write, and gives the GO command. The following sections provide details for programming the Selector Channel.

6.1 Starting and Final Addresses

An Output Command with the Stop bit set should be issued prior to starting any operation on the Selector Channel to clear any preceding conditions. Four successive bytes are required to specify the starting and final addresses of the user's buffer area. Either the Write Data (WD or WDR) or Write Halfword (WH or WHR) instructions may be used to send the starting and final addresses to the Selector Channel Controller. Figure 4 defines the four bytes used for addressing.



4. Final Address Low (Bits 8:15)

Figure 4. Starting and Final Address Data Bytes

# 6.2 Status and Commands

A Sense Status instruction (SS or SSR) is used to transfer the status byte from the Selector Channel Device Controller to the Processor. The least significant four bits (4:7) of the status byte are copied into the Condition Code during the Sense Status operation. Branch instructions can test these four bits directly. The status byte returned by the SELCH when idle, is the status of any device on the SELCH Bus with Bit-4 (BSY) forced to a zero. The Output Command instruction (OC or OCR) is used for transmitting the command byte to the Selector Channel Controller.

#### 6.3 Termination

4

Data transmission between the Selector Channel and the device presently connected to it is halted if any of the following conditions occur:

- 1. The starting address matches the final address. This denotes a normal termination.
- 2. The starting (incrementing) address goes from all Ones to all Zeros (maximum count). In this case, a match has not occurred and is considered an abnormal termination.
- 3. Any of the DU, EOM, or EX status bits of the device presently connected to the Selector Channel changes to a One. This is also an abnormal termination.
- 4. A Stop command is sent to the Selector Channel via a user program.

The termination condition is determined in one of two ways: by a status scan, or by the interrupt method. These methods are described in the following paragraphs. An Output Command Stop should be issued to the Selector Channel following its termination.

#### NOTE

In the status scan method of programming, it is possible for the Busy Bit to change from One to Zero during a Sense Status instruction without returning the SELCH to Idle. To guarantee the Idle Mode after Busy = 0 on the Sense Status instruction, a Stop command should be sent to the SELCH.

Status Scan. The status of the Selector Channel Controller may be examined by issuing a Sense Status instruction (SS or SSR). The Busy Bit (Bit-4) is a One while transmission is in progress, and Zero when transmission is terminated. One method of testing for termination would be to continually or periodically test the Busy Bit of the Selector Channel Controller. The change from One to Zero would then indicate the termination of a data transfer. When the Selector Channel is busy, only the Busy Bit (Bit-4) is present in the status byte and all other bits are Zero. At termination, the status of the device is presented in the status byte, except for the Busy Bit which is Zero.

Interrupt Method. When data transmission is initiated on the Selector Channel, the interrupts are always enabled If external device interrupts are enabled (PSW Bit-1 set), the Processor is interrupted when the Selector Channel terminates. The interrupt can be serviced via Immediate Interrupt or Acknowledge Interrupt instruction (AI or AIR), which clears the interrupt and causes the device number of the Selector Channel (X'F0' preferred) a status of the peripheral device to be sent to the Processor. The Busy Bit is treated in the manner described pre viously for Status Scan.

#### NOTE

When programming the SELCH in the Interrupt Mode, a Termination Interrupt will be lost if the SELCH is addressed between the termination of the transfer and the acknowledgement of the interrupt. Therefore, avoid issuing any I/O instructions to the SELCH after the GO command until the interrupt has been acknowledged.

#### 6.4 Reading the Final Address

The last Processor memory location either written into or read from may be obtained by executing a pair of Read Data instructions (RD or RDR) or a Read Halfword instruction (RH or RHR). The Read Block instruction (RB or RBR) should not be used. This information permits a user program to verify a successful data transmission or determine at what address termination occurred. Figure 5 illustrates the order in which the data is read into the Processor.



1. Final Address High (Bits 0:7)

2. Final Address Low (Bits 8:15)

#### Figure 5. Read Data Instructions

### 7. INTERRUPTS

Refer to Section 6.3 Termination, Interrupt Method.

#### 8. INITIALIZATION

Whenever the Initialize switch (INT) on the Display Panel is depressed, or a Stop command is issued, the following actions occur:

- 1. Any data transmission in process is halted and the Stop Mode is effected.
- 2. The Selector Channel is placed in the Write Mode.
- 3. The Selector Channel is placed in the Idle Mode.
- 4. The Selector Channel interrupt is reset.

#### 9. DEVICE NUMBER

The Selector Channel is normally assigned device number X'F0', but may easily be changed by a minor wiring modification on the Selector Channel Device Controller board. Refer to the Installation Specification, 02-232A20, for specific details.

#### 10. SAMPLE PROGRAM

Appendix 1 presents a sample driver program for a magnetic tape unit connected to the Selector Channel. The purpose of this sample program is to show the program instructions used to control the Selector Channel and the order in which they may be executed.

The function of Subroutine 1 is to prepare the Selector Channel and device for a data transfer. Upon entry to Subroutine 1, Steps 1, 2, and 3 load the device number of the Selector Channel into a register and tests the Selector Channel's Busy Bit. If the Busy Bit is set, return is made to the calling program via the Busy Exit. If the Selector Channel is idle, Steps 5 and 6 test the status of the tape unit. If the tape unit status reveals it is available, Step 7 sends a command to the tape unit. If the tape unit is not available, return is made to the calling program via the error return exit. Steps 8 through 11 load the Selector Channel's Address Register. Step 12 then gives the GO command to the Selector Channel's Address Register.

The function of Subroutine 2 is to service the interrupt caused by the Selector Channel. Step 14 acknowledges the interrupt, and at the same time loads the status of the device into register Status. Steps 15 and 16 read the incrementing (start) register of the Selector Channel and load the results into memory locations, LFINLH and LFIXLL. Steps 17 through 19 compare the actual ending address to that loaded into the Final Address Register. If not equal, return is made to the call program via the error return exit; if equal, return is made to the normal return.

5/6

1

|                | · · ·                | *<br>* SAMPL<br>* TAPE<br>* CHANN<br>* CHANN<br>*<br>NORMA<br>* BUSY<br>* ERROR<br>* | E DRIV<br>UNIT U<br>EL INT<br>L RETU<br>RETURN<br>RETUR<br>UTINE | ER PROGRAM FOR A<br>NDER CONTROL OF<br>ERFACE<br>RN -REGISTER 15<br>- REGISTER 15+4<br>N - REGISTER 15+<br>1 INITIALIZES DE | MAGNETIC<br>SELECTOR<br>APPENDIX 1<br>SAMPLE PROGRAM<br>8<br>VICE AND SELECTOR CHANNEL |
|----------------|----------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| 0000R          | C8A0<br>00F0         | #<br>SUBR1                                                                           | LHI                                                              | SCDVNU,X'F0'                                                                                                                | (1) LOADS DEVICE NUMBER OF                                                             |
| 0004R<br>0006R | 9DAC<br>428F<br>0004 | \$                                                                                   | SSR<br>BTC                                                       | SCDVNU,STATUS<br>8,4(RETURN)                                                                                                | SEL CHAN IN REGISTER<br>(2) TEST SEL CHAN AVAIL-<br>(3) BUSY RETURN                    |
| 000AR          | C8B0<br>0020         |                                                                                      | LHI                                                              | TPDVNU,X'20'                                                                                                                | (4) LOADS DEVICE NUMBER OF                                                             |
| 000ER          | 9DBC                 | 4)<br>4)                                                                             | SSR                                                              | TPDVNU+STATUS                                                                                                               | TAPE UNIT IN REGISTER<br>(5) TEST TAPE UNIT AVAIL-<br>ABLE FOR COMDS                   |
| 0010R          | 45C0<br>005AR        |                                                                                      | CLH                                                              | STATUS+COMSAT                                                                                                               | (6) TST STATUS OF TPE UNIT                                                             |
| 0014R          | 423F<br>0008         |                                                                                      | BNE                                                              | 8 (RETURN)                                                                                                                  | ERROR RETURN                                                                           |
| 0018R          | DEB0<br>0052R        |                                                                                      | 00                                                               | TPDVNU.CMDMOD                                                                                                               | (7) COMMANDS TAPE UNIT TO                                                              |
| 001CR          | DEA0<br>0054R        | \$                                                                                   | OC                                                               | SCDVNU,RESET                                                                                                                | READ MODE<br>RESET SC REGISTERS                                                        |
| 0020R          | DAA0<br>0056R        | <b>4</b>                                                                             | WD                                                               | SCDVNU,STARTH                                                                                                               | (8) SENDS BITS 0-7 OF                                                                  |
| 0024R          | DAA0<br>0057R        | 4                                                                                    | WD                                                               | SCDVNU, STARTL                                                                                                              | START ADDR TO SEL CHAN<br>(9) SENDS BITS 8-15 OF                                       |
| 0028R          | DAA0<br>0058R        |                                                                                      | WD                                                               | SCDVNU,FINALH                                                                                                               | START ADDR TO SEL CHAN<br>(10) SENDS BITS 0-7 OF                                       |
| 002CR          | DAA0<br>0059R        | ₩.                                                                                   | WD                                                               | SCDVNU+FINALL                                                                                                               | END ADDR TO SEL CHAN<br>(11)SENDS BITS 8-15 OF                                         |
| 0030R          | DEA0<br>0053R        | ₩ <sup></sup>                                                                        | OC                                                               | SCDVNU, GORD                                                                                                                | END ADDR TO SEL·CHAN<br>(12) STARTS DATA TRANSFER                                      |
| 0034R          | 030F                 | <b>4</b>                                                                             | BR                                                               | RETURN                                                                                                                      | BETWEEN TAPE AND CORE<br>(13) RETURN TO CALLING ROUTINE                                |
|                |                      | + SUBRU                                                                              | ₩##₩##<br>UTINE                                                  | बक्कक¥कक¢ã㢢¢¢¢¢<br>2 SERVICES INTER                                                                                         | **************************************                                                 |
| 0036R          | 9F9C                 | SBUR2                                                                                | AIR                                                              | DEVICE, STATUS                                                                                                              | (14) ACKNOWLEDGE INTERRUPT                                                             |
| 0038R          | DEA0<br>0054R        |                                                                                      | 0C                                                               | SCDVNU,RESET                                                                                                                | SEND STOP TO SELECTOR                                                                  |

A1-1

PAGE 2

| 003CR D      | HA0         | <b>#</b> | RD       | SCDVNU+LF1           |            | (15)         | HANNEL<br>READ S | FULLO            | NING T<br>N BITS | t.RM.   |
|--------------|-------------|----------|----------|----------------------|------------|--------------|------------------|------------------|------------------|---------|
| 0            | 05CR        |          |          |                      |            |              | 7 500            | CALLY TAL        |                  | . *     |
| 0040R D      | BAO<br>05DR |          | RD       | SCDVNU,LF1           | NLL        | (16)         | READ S           | ENDIN            | N BITS           |         |
| 0044R 4      | 8E0         | #        | LH       | TESTOLFINL           | <b>.</b> H | (17)<br>(17) | 15 F0            | R ENDI<br>ACTUAL | NG ADE<br>ENDIÑ  | IG ADDE |
| 0<br>0048R 4 | 05CR<br>5E0 |          | CLH      | TEST, FINAL          | .н         | (18)         | ТО СОМ           | PARE W           | ITH SP           | FGTFTF  |
| 004CR 4      | 23F<br>008  |          | BNE      | 8 (RETURN)           |            | (19)         | ERROR            | RETURN           |                  |         |
| 0050R 0      | 30F<br>930  | CMDMOD   | BR<br>DC | RETURN<br>X • 9930 • |            | (20)         | RETURN           | TO CA            | LING             | ROULT   |
| 0053R        |             | GORD     | EQU      | CMDMOD+1             |            |              |                  |                  |                  |         |
| 0054R 0      | 808         | RESET    | DC       | X+0808+              |            |              |                  |                  |                  |         |
| 0056R        |             | STARTH   | DS -     | 2                    |            |              |                  |                  |                  |         |
| 0057R        |             | STARTL   | EQU      | STARTH+1             |            |              |                  |                  |                  |         |
| 0058R        |             | FINALH   | DS       | 2                    |            |              |                  |                  |                  |         |
| 0059R        |             | FINALL   | EQU      | FINALH+1             |            |              |                  |                  |                  |         |
| 0009         | •           | DEVICE   | EQU      | 9                    |            |              |                  |                  |                  |         |
| 0004         |             | SCDVNU   | EQU      | 10                   |            |              |                  |                  |                  |         |
| 000B         |             | TPDVNU   | EQU      | 11                   |            |              |                  |                  |                  |         |
| 000C         |             | STATUS   | EQU      | 12                   |            |              | · · · ·          |                  |                  |         |
| 0000         |             | ADDR     | EQU      | 13                   |            |              |                  |                  |                  |         |
| 000F         |             | TEST     | EQU      | 14                   |            |              |                  |                  |                  |         |
| 000F         |             | RETURN   | EQU      | 15                   |            |              |                  |                  |                  |         |
| 005AR        |             | COMSAT   | US       | 2                    |            | CUNTA        | INS EX           | PECTED           | STATU            | S       |
| 005CR        |             | LFINLH   | DS       | 2                    |            |              |                  |                  |                  |         |
| 0050R        |             | LFINLL   | EQU      | LFINLH+1             |            |              | •                |                  |                  |         |
| 005ER        |             |          | END      | • • • •              |            |              |                  |                  |                  |         |
| AUDR         | 0000        |          |          |                      |            |              |                  |                  |                  |         |
| CMDMOD       | 0052R       |          |          |                      |            |              |                  |                  |                  |         |
| COMSAT       | 005AR       |          |          |                      |            |              |                  |                  |                  |         |
| DEVICE       | 0009        |          |          |                      |            |              |                  |                  |                  |         |
| FINALH       | 0058R       |          |          |                      |            |              |                  |                  |                  |         |
| FINALL       | 0059R       |          |          |                      |            |              |                  |                  |                  |         |
|              | 00538       |          |          |                      |            |              |                  |                  |                  |         |
|              |             |          |          |                      |            |              |                  |                  |                  |         |
| DECET        | 00508       |          |          |                      |            |              |                  |                  |                  |         |
| RESET        | 00040       |          |          |                      |            |              | ¥ .              |                  |                  |         |
| SBUR2        | 00360       |          |          |                      |            |              |                  |                  |                  |         |
| SCDVNU       | 0000        |          |          |                      |            |              |                  |                  |                  |         |
| STARTH       | 00568       |          |          | н<br>-               |            |              |                  |                  |                  |         |
| STARTI       | 00576       |          |          |                      |            |              |                  |                  |                  |         |
| STATUS       | 0000        |          |          |                      |            |              |                  |                  |                  |         |
| SUBR 1       | 0000R       |          |          |                      |            |              |                  |                  |                  |         |
| TEST         | 000E        |          |          |                      |            |              |                  |                  |                  |         |
| TPDVNU       | 000B        |          |          |                      |            |              |                  |                  |                  |         |

A1-2

# MODEL 70 MEMORY PROTECT INSTALLATION SPECIFICATION

#### 1. INTRODUCTION

This specification provides the necessary information for the installation of the 02-236 Memory Protect Module in a Model 70 Processor System. The module assembly consists of one 35-396 7" board and one 17-169 cable. The 35-396 7" board must be strapped to a blank 7" board or an active 7" board (e.g. Universal Clock Module) by an INTERDATA 16-398 Half Board Kit, so that it may be installed in a chassis designed for standard 15" boards. The Memory Protect Module may be installed in either the right or left half position, depending on the system configuration. See Figure 1.



NOTE: 35-396 7" BOARD CAN BE LOCATED ON EITHER SIDE.

Figure 1. 7" Board Assembly

# 2. UNPACKING

When the Memory Protect Module is shipped with a system, it is installed at the factory so there is no special unpacking procedure. If the module assembly is purchased separately, it should be inspected for damage prior to installation.

## 3. LOCATION

The 35-396 Memory Protect Module 7" board, once assembled using a half board kit, may be installed in any available I/O slot of a standard 15" chassis which is located no more than one chassis from the Processor.

## NOTE

Normally it is required that the Memory Protect Module be installed as the highest priority device controller (with respect to interrupts) on the Multiplexor Bus to insure proper recognition and response to Memory Protect violation interrupts that may occur in the system. This is accomplished by installing the Memory Protect Module in the first available I/O slot with respect to the daisy chain priority line, and rerouting the RACK0/TACK0 line which is ordinarily connected first to the built-in Teletypewriter controller. See Section 4.

4. BACK PANEL WIRING

To insure that the Memory Protect has the highest priority on the Multiplexor Bus, the RACK0/TACK0 line on the Processor chassis back panel must be rerouted. Refer to Figure 2 during the following rerouting procedure.

- 1. Remove the RACK0/TACK0 jumper from the slot occupied by the Memory Protect Module. The jumper is located between Terminals 122 and 222 on the selected slot.
- 2. Break the daisy chain line from the next higher priority device controller and to the next lower priority device controller, at Terminals 122-1 and 222-1 on the Memory Protect Module's selected slot. Connect the TACK0 Terminal 222-1 from the next higher priority device to the RACK0 Terminal 122-1 on the next lower priority device controller on the Multiplexor Bus. This removes the Memory Protect Module from the daisy chain priority sequence, and re-establishes the daisy chain to lower priority device controllers.
- 3. Break the connection between Acknowledge Interrupt (ACKA00) Terminal 236-0 and Teletypewriter Receive Acknowledge (RACK0) Terminal 234-1 on the I/O Board, Slot 5. This disconnects the Teletypewriter device controller from the Acknowledge Interrupt (ACKA00) line.
- 4. Connect a jumper between Memory Protect Module RACK0 Terminal 122-1 and I/O Board ACKA00 Terminal 236-0. This connects the Memory Protect Module as the first device controller in the RACK0/TACK0 line.
- 5. Connect a jumper between Memory Protect Module TACK0 Terminal 222-1 and I/O Board Teletypewriter RACK0 Terminal 234-1. This connects the Teletypewriter as the second device controller in the RACK0/TACK0 line.

The Memory Protect Module is now the highest priority device controller in the daisy chain. The built-in Teletypewriter device controller is second in priority and the remaining device controllers are as before in their required sequence.



# Figure 2. RACK0/TACK0 Rerouting with Memory Protect Module

# 5. CABLE CONNECTION

Install the 17-169 cable between the 35-396 Memory Protect board and the 35-387 Memory Control board. See Figure 3. The Memory Control board is located in Slot 4 of the Central Processor Unit (CPU) chassis.



Figure 3. Cable Connection

# 6. STRAP OPTIONS

# 6.1 Address Strapping

The preferred address of the Memory Protect Controller is X'AE'. The module is strapped for this address at the factory. To change the address, refer to Functional Schematic 02-236D08, Sheet 1.

## 6.2 Block Size Option

The Memory Protect Controller is strapped for 1,024 Byte blocks at the factory. To change the block size, refer to the Block Size Table on Sheet 2 of Functional Schematic 02-236D08.

NOTE

The alpha-numeric designations referred to on the functional schematic, indicate similar designations on the apparatus side of the printed circuit board.

## 7. INSTALLATION CHECKS

To insure proper operation of the Model 70 Memory Protect, Test Program 06-123F04 should be executed in accordance with its test program description.
# MODEL 70 MEMORY PROTECT MAINTENANCE SPECIFICATION

# 1. INTRODUCTION

The 02-236 Model 70 Memory Protect provides a means of allocating selected blocks of memory to be protected. The Memory Protect Controller (MPC) converts a Write operation to any location in a protected block to a Read operation, notifies the Processor via an interrupt, and sets a status bit in the controller. The memory may be partitioned into a maximum of 64 blocks with individual protect control for each block. An overall protection override provides a means of loading any area in memory.

The Model 70 Memory Protect consists of one Memory Control mother-board and one cable. The cable interconnects the Memory Protect Controller with the Memory Control board of the Central Processor Unit (CPU). Refer to the Installation Specification, 02-236A20, for necessary installation information.

2. SCOPE

This specification describes the functional operation of the Memory Protect Controller and its associated circuits in the Processor. This specification contains a block diagram analysis, a functional diagram analysis, timing information, and a mnemonic list for the Memory Protect Controller. Strapping information for block size selection is found on Sheet 2 of Functional Schematic 02-236D08.

# 3. BLOCK DIAGRAM ANALYSIS

Refer to the block diagram of the Memory Protect Controller (MPC) on Sheet 3 of Functional Schematic 02-236D08.

Prior to installation, the Memory Protect should be strapped for the desired block size. The following block sizes may be selected; 512 bytes, 1,024 bytes, or 2,048 bytes. Refer to the table on Sheet 2 of Functional Schematics 02-236D08 for strapping information.

Having selected the desired block size, the MPC is setup by the Processor via the Multiplexor Channel Bus. This setup includes the loading of the 64-bit Mask Register with the block or blocks to be protected, either selecting or overriding the protect function, and either arming or disarming the I/O interrupts at the controller. The loading of the 64 bit Mask Register is accomplished by steering up to eight Data Availables (DAs), by the Control Circuit, to the Mask Register. The most significant bit of the first DA corresponds to block one, the next less significant bit of the first DA corresponds to block two, etc.

The Memory Protect Controller constantly monitors the true outputs from the Memory Address Register in the Processor (MA001A:MA061A) and generates Protected Address (PRTADI) whenever a protected memory address, as defined by the 64-bit Mask Register, is accessed. Meanwhile, if protect is enabled at the Processor, and a Write operation is attempted, Protect (PRTECT0) is generated on the Memory Control board and sent to the MPC. PRTECT0 is ANDed with Protected Address (PRTADI) and Override Protect (ORP1), by the MPC Control Circuit, to generate CWR0. CWR0 is in turn sent to the Read flip-flop on the Memory Control board. It sets the Read flip-flop which disables the Write attempt and causes a normal Read operation to be performed.

CWR0 also sets a status bit in the controller and generates an interrupt, when enabled, to indicate to the program that an attempt was made to Write to a protected area in memory.

### 4. FUNCTIONAL DIAGRAM ANALYSIS

### 4.1 Introduction

To understand INTERDATA functional schematics, it must be noted that the last character in the mnemonic symbol designates the logic level when the signal is active. For example; D080 is Data Line Number 8 and the last character 0 means that when D080 is active, the line is at a logical Zero level.

This section relates to Functional Schematic 02-236D08.

#### 4.2 Multiplexor Bus Communication

When the Memory Protect Controller is addressed by the Processor, all highs are presented to the inputs of the NAND gate at 1G3. The output from this gate is inverted and applied to the J input of the Address flip-flop (AD)(1L3) while the non-inverted signal is applied to the K input of the Address flip-flop. The trailing edge of ADRS0 toggles the Address flip-flop set producing AD1.

The Processor is notified that the address was recognized by a device controller by activating SYN0 (1H7). SYN0 is generated by ADSYN0 (1D6), which is the ANDed output of ADRS1 and the recognition of the address. SYN0 is generated for each of the other control signals (CMD, DR, DA, and SR) by gating them with an active AD1 and applying the gated output to the NAND gate at 1E7.

If an interrupt is generated by this controller, the Attention flip-flop (1J9) is set, and Attention (ATN0) is sent to the Processor. When the Processor acknowledges this interrupt, Receive Acknowledge (RACK0)(1L8) becomes active. RACK0 is inverted and applied to the contention circuit (1R5) which generates either Attention Sync (ATSYN0), when ATN1 is active or Transmit Acknowledge (TACK0), when ATN1 is inactive. ATSYN1 (1H8) gates the address onto Data Lines 8:15, and its falling edge resets both the ATN and the Write Attempt (WATT) flip-flops. Interrupts may be enabled and disabled, via program control, by the setting or clearing of the ARM/DISARM flip-flop (1M7). Initialize (SCLR0 active) or an Output Command with Bit-8 active and Bit-9 inactive, sets this flip-flop to the Disarm state, and an Output Command with Bit-8 inactive and Bit-9 active, places it in the Arm state. In the Disarm state, a low is presented to the direct clear input of the ATN flip-flop, preventing it from becoming set.

4.3 Status and Command

The Status and Command Byte data is shown in Table 1.

### TABLE 1. MEMORY PROTECT STATUS AND COMMAND BYTE DATA.

| BIT NUMBER   | 0      | 1   | 2   | 3    | 4 | 5  | 6 | 7 |
|--------------|--------|-----|-----|------|---|----|---|---|
| STATUS BYTE  |        |     | PON | PWF  |   | EX |   | ÷ |
| COMMAND BYTE | DISARM | ARM | PON | POFF |   |    |   |   |

| PON    | Indicates that protect is enabled.                                                                                                                            |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWF    | Indicates that an attempt was made to Write into a protected memory area. This bit<br>is reset by an Output Command, or an Acknowledge Interrupt instruction. |
| EX     | Examine is set when PWF is set.                                                                                                                               |
| DISARM | Disables interrupts. They will not be queued.                                                                                                                 |
| ARM    | Enables interrupts.                                                                                                                                           |
| PON    | Enables the protect function on the controller.                                                                                                               |
| POFF   | Disables the protect function on the controller.                                                                                                              |

### 4.4 Load Mask Sequencer

The load mask sequencer steers up to eight Data Availables (DAs) to load the 64-bit Mask Register with the desired protect pattern. The four-bit counter (2L7) is initialized by CLI which is the OR output from SCLR0 and CMG0 (1H9). When initialized, all outputs from the counter are at a logical Zero level. This causes the first DA to activate BADG20 which enables the loading of the two 4 x 4 register stacks located at 2G2 and 2G6. Since BAD01 and BAD11 are both low, the first DA loads Word '0' into the two registers. The trailing edge of DAG0 increments the counter, allowing the next DA to load Word '1' into the same two registers (BAD01 active). For the last four DA outputs, output C from the counter is high causing these DAs to activate BADG30 which enables the loading of the remaining two register stacks. If more than eight DAs are issued, wrap-around occurs (i.e., the ninth DA will once again load Word '0' into the first pair of registers).

## 4.5 Protect Pattern Recognition

The Memory Protect Controller constantly monitors the true outputs from the Memory Address Register (MAR) in the Processor (MA001A:MA061A). The MAR outputs are strapped in accordance with the table on Sheet 2 of Functional Schematic 02-236D08 for the desired block size, to generate Memory Address Lines MA01 to MA051 (2C3-267). The four most significant signals, MA01:MA031, are decoded by the four-to-four line decoder (2D2-2D9) to enable one of the four register stacks and to select one of the four-bit words of that register for a particular group of memory addresses.

Each of the four outputs from the four-bit register stacks is OR tied with the corresponding output from the other register stacks (i.e., the 1 output from register 35 is OR tied with the 1 output from register stacks 34, 33, and 32), but only the selected stack may be active. The two least significant memory address bits monitored by the Memory Protect Module for any given block size, MA41 and MA51, are used to select one of the four outputs of the selected register stack (2L3). This selection is accomplished by the four-to-one line multiplexor (2M8). If the selected data input to the multiplexor is high, the Protected Address signal (PRTAD1) is active.

Each time a Memory Write function is decoded by the Processor with Program Status Word (PSW) Bit-7 set, PRTECT0 is generated unless the Write function is a privileged write. The one-shot at 2K5 generates a pulse approximately 60 nanoseconds in duration on the trailing edge of PRTECT0. This pulse, when the protect function is enabled in the module, ORP1 and PRTAD1 active, generates CWR0 and ASATN0. These signals (CWR0 and ASATN0) cause the Write attempt by the Processor to be converted into a Read operation, and the Attention flip-flop in the Memory Protect Module to be set respectively.

## 5. TIMING

Refer to Figure 1. Worst case delays are indicated.



# Figure 1. Memory Protect Timing

## 6. MAINTENANCE AND TESTS

The Memory Protect Module requires no adjustments. Before attempting any maintenance or testing, insure that the cable and the controller are installed properly. Refer to the Installation Specification, 02-236A20, for necessary installation information.

To test the Memory Protect Module, run the Memory Protect Test 06-123F04 in accordance with its test program description.

# 7. MNEMONICS

The following list provides a brief description of each mnemonic in the Memory Protect Module. The source of each signal on Schematic Drawing 02-236D08 is also provided.

| MNEMONIC    | MEANING                                                                                                                | CHEMATIC LOCATION |
|-------------|------------------------------------------------------------------------------------------------------------------------|-------------------|
| AD          | Address flip-flop                                                                                                      | 1 M 3             |
| ADRS0       | Address control line from CPU                                                                                          | <b>1</b> J4       |
| ADSYN0      | Address Sync - Causes Sync to be returned on an ADRS0                                                                  | 1 M4              |
| ASATN0      | Set Attention - Sets the Attention flip-flop on a protect violation                                                    | 2R4               |
| ATN         | Attention flip-flop                                                                                                    | <b>1</b> J8       |
| ATSYN0      | Attention Sync – Causes Sync to be returned on an Acknowledge<br>Interrupt                                             | 185               |
| BAD01-11    | Block Address - Selects the indicated word in the 64-bit Mask<br>Register                                              | 2M6               |
| BADG20-30   | Block Address Gated - Enables the indicated pair of registers<br>in the 64-bit Mask Register                           | 286               |
| CL1         | Clear – Initialize the load mask sequencer on a Command or<br>System Clear                                             | 1K9               |
| CMD0        | Command control line from the CPU                                                                                      | 1A6               |
| CWR0        | Convert Write to Read - To CPU to change the Write operation into a Read operation                                     | 284               |
| D080:D150   | Data Lines from the CPU                                                                                                | 1A1 - 1A5         |
| DA0         | Data Available control line from the CPU                                                                               | 1A7               |
| DR0         | Data Request control line from the CPU                                                                                 | 1A7               |
| MA001A:061A | Ungated Memory Address from the Memory Address Register                                                                | 2A3 - 2A9         |
| MA01:051    | Memory Address lines selected by the Block Size strapping                                                              | 2C4 - 2C7         |
| ORP1        | Override Protect - Overrides the protect function of the<br>Memory Protect Module                                      | 1L1               |
| PRTAD1      | Protected Address - Indicates that the Memory Address Register<br>in the CPU contains a protected address when active. | 2N3               |
| PRTECT0     | Protect - Generated by the Processor when a non-privileged<br>Write attempt is made                                    | 2J5               |
| RACK0       | Receive Acknowledge - Acknowledge from the lower priority device in the RACK0/TACK0 daisy chain                        | 1L8               |
| SCLR0       | System Clear from the CPU                                                                                              | 1A8               |
| SR0         | Status Request control line from the CPU                                                                               | 1A8               |
| SYN0        | Sync - Composite Sync signal to the CPU                                                                                | 1G7               |
| TACK0       | Transmit Acknowledge - Acknowledge to the higher priority device in the RACK0/TACK0 daisy chain                        | 186               |

# MODEL 70 MEMORY PROTECT PROGRAMMING SPECIFICATION

### 1. INTRODUCTION

The 02-236 Model 70 Memory Protect provides a means of allocating selected blocks of memory to be protected from user writing. The Memory Protect Controller (MPC) converts a Write operation to any location in a protected block to a Read operation, notifies the Processor via an interrupt, and sets a status bit in the controller. The memory may be partitioned into a maximum of 64 blocks with individual protect control for each block. Block sizes of 512 bytes, 1,024 bytes, or 2,048 bytes may be selected by strap options on the controller. Refer to Installation Specification 02-236A20, for block size strapping information. An overall protection override provides a means of disabling the protect function at the controller. Note that the protect function is enabled at the Processor only when Bit-7 of the current Program Status Word is set. When Bit-7 is reset, all Writes are treated the same as Privileged Writes (i.e. protect disabled).

## 2. CONFIGURATION

The Model 70 Memory Protect consists of one Memory Control mother-board and one cable. The cable interconnects the Memory Protect Controller with the Memory Control Board in the Central Processor Unit (CPU). The priority of the Memory Protect Controller on the Multiplexor Bus is determined by its installation in the systems chassis. Refer to 02-236A20 for installation information.

NOTE

It is imperative that the Memory Protect Controller have the highest priority on the Multiplexor Bus, to avoid ambiguity in identifying the source of a protect violation when executing interrupt routines with I/O interrupts enabled.

## 3. OPERATING PROCEDURES

The Model 70 Memory Protect is controlled by programmed I/O sequences using the Multiplexor Bus. See Sections 5 and 6.

## 4. DATA FORMAT

Refer to Appendix 1 for the definition of the Load Mask Bytes.

## 5. PROGRAMMING INSTRUCTIONS

The Output Command instruction (OC or OCR) causes a command byte, as defined in Table 1, to be sent to the controller. Any command causes all status except Protect On (PON) to be reset, and the Load Mask Sequencer to be initialized. The Sense Status instruction (SS or SSR) is used to read the status byte, as defined in Table 1, from the Memory Protect Controller. The status byte reflects the operational state of the controller. The least significant four bits (4:7) of the status byte are copied into the Condition Code of the current Program Status Word so they can be tested directly by the use of Branch instructions.

The Write Data (WD or WDR), Write Halfword (WH or WHR), or the Write Block (WB or WBR) instructions may be used to load the protect pattern into the controller.

|             |                   |                    | a an an an an taite                |                                        |                                   |                         | an a |                        |                     |
|-------------|-------------------|--------------------|------------------------------------|----------------------------------------|-----------------------------------|-------------------------|------------------------------------------|------------------------|---------------------|
| IT NUMBER   | 0                 | 1                  | 2                                  | 3                                      | 4                                 | 5                       | 6                                        | 7                      |                     |
| TATUS BYTE  |                   |                    | PON                                | PWF                                    |                                   | EX                      |                                          |                        |                     |
| OMMAND BYTE | DISARM            | ARM                | PON                                | POFF                                   |                                   |                         |                                          |                        |                     |
| STATUS      |                   | ·. ·               | -<br>- •                           |                                        |                                   |                         |                                          | · .                    |                     |
| PON         |                   |                    | Indicates                          | that prote                             | ect is enab                       | oled.                   |                                          |                        |                     |
| PWF         |                   |                    | Indicates<br>ory area<br>edge Inte | that an at<br>. This bit<br>rrupt inst | tempt was<br>is reset<br>ruction. | s made to<br>by an Outp | Write into<br>out Comma                  | a protect<br>nd, or an | ed mem-<br>Acknowl- |
| EX          |                   |                    | Examine                            | is set whe                             | n PWF is                          | set.                    |                                          |                        |                     |
| COMMANI     | <u>)</u>          |                    |                                    |                                        |                                   |                         |                                          | • • •                  |                     |
| DISARM      |                   |                    | Disables                           | interrupts                             | . They w                          | vill not be             | queued.                                  |                        |                     |
| ARM         | ж. 1 <sup>4</sup> | n na stara<br>Star | Enables                            | interrupts                             | •                                 |                         |                                          |                        |                     |
| PON         | · · · · ·         |                    | Enables                            | the protect                            | function                          | at the con              | troller.                                 |                        |                     |
| POFF        |                   |                    | Disables                           | the protec                             | t function                        | at the cor              | troller.                                 |                        |                     |

# TABLE 1. MEMORY PROTECT STATUS AND COMMAND BYTE DATA

If an interrupt is pending, the Acknowledge Interrupt instruction (AI or AIR) clears the interrupt and causes the interrupting device address and status to be read into the Processor. Executing an Acknowledge Interrupt instruction when no interrupt is pending, results in a device address of zero and a status of X'04'.

### 6. PROGRAMMING SEQUENCE

B

S

The setting up of the Memory Protect Controller consists of loading the desired protect pattern into the controller, enabling the protect function, and either Arming or Disarming the interrupts. Any Output Command initializes the load sequencer in the controller so that the first byte to the protect module, following the Output Command, will load the Mask Register, Blocks 0:7. Refer to Appendix 1 for the correspondence between the load mask bytes, block size, and memory addresses protected. An active bit in the load mask byte masks (protects) the selected addresses. If more than eight bytes are used to load the Mask Register, wrap-around occurs (i.e. the ninth byte once again loads blocks 0:7). For the 2K byte block size option only four bytes are required to protect maximum memory, 64K. If more than four bytes are issued, bytes 4:7 load the Mask Register but are not used. The Protect Enable Command and Arm or Disarm Command may be issued simultaneously.

After setting up the Protect Controller, Bit-7 of the Program Status Word must be set to enable the protect function at the Processor.

### 7. INTERRUPTS

An interrupt can be used to signal the Processor that an attempt was made to Write into a protected area in memory. In the Arm state, interrupts are armed and enabled. In the Disarm state, interrupts are neither enabled not queued.

When an interrupt is acknowledged by an Acknowledge Interrupt instruction (AI or AIR) the interrupt is cleared and all status bits except PON are reset. The normal status returned by an Acknowledge Interrupt is X'20'.

### 8. INITIALIZATION

During power up, power down, or whenever the Initialize (INT) switch on the Display Panel is depressed, the Memory Protect Controller is placed in the Disarm state with all status conditions reset. The Load Mask Sequencer is initialized and the protect function is disabled at the controller.

#### 9. DEVICE NUMBER

The Model 70 Memory Protect is normally assigned device address X'AE'. This address can be changed by the modification of straps on the controller. Refer to the Installation Specification 02-236A20, for details about the wiring alteration.

## 10. SAMPLE PROGRAM(S)

Not applicable to the Model 70 Memory Protect.

| BI OCK | LOAD | MASK | МЕМС                  | ORY ADDRESSES | (HEX)      |
|--------|------|------|-----------------------|---------------|------------|
| BLOCK  | BYTE | BIT  | .5K BYTE              | 1K BYTE       | 2K BYTE    |
| 1      | 0    | 0    | 0000-01FF             | 0000-03FF     | 0000-07FF  |
| 2      | 0    | 1    | 0200-03FF             | 0400-07FF     | 0800-0FFF  |
| 3      | 0    | 2    | 0400-05FF             | 0800-0BFF     | 1000-17FF  |
| 4      | 0    | - 3  | 0600-07FF             | 0C00-0FFF     | 1800-1FFF  |
| 5      | 0    | 4    | 0800-09FF             | 1000-13FF     | 2000-27FF  |
| 6      | 0    | 5    | 0A00-0BFF             | 1400-17FF     | 2800-2FFF  |
| 7      | 0    | 6    | 0C00-0DFF             | 1800-1BFF     | 3000-37FF  |
| 8      | 0    | 7    | 0E00-0FFF             | 1C00-1FFF     | 3800-3FFF  |
| 9      | 1    | 0    | 1000-11FF             | 2000-23FF     | 4000-47FF  |
| 10     | 1    | 1    | 1200-13FF             | 2400-27FF     | 4800-4FFF  |
| 11     | 1    | 2    | 1400-15FF             | 2800-2BFF     | 5000-57FF  |
| 12     | 1    | 3    | 1600-17FF             | 2C00-2FFF     | 5800-5FFF  |
| 13     | 1    | 4    | 1800-19FF             | 3000-33FF     | 6000-67FF  |
| 14     | 1    | 5    | 1A00-1BFF             | 3400-37FF     | 6800-6FFF  |
| 15     | 1    | 6    | 1C00-1DFF             | 3800-3BFF     | 7000-77FF  |
| 16     | 1    | 7    | 1E00-1FFF             | 3C00-3FFF     | 7800-7FFF  |
| 17     | 2    | 0    | 2000-21FF             | 4000-43FF     | 8000-87FF  |
| 18     | 2    | 1    | 2200-23FF             | 4400-47FF     | 8800-8FFF  |
| 19     | 2    | 2    | 2400-25FF             | 4800-4BFF     | 9000-97FF  |
| 20     | 2    | 3    | 2600-27FF             | 4C00-4FFF     | 9800-9FFF  |
| 21     | 2    | 4    | 2800-29FF             | 5000-53FF     | A000-A7FF  |
| 22     | 2    | 5    | 2A00-2BFF             | 5400-57FF     | A800-AFFF  |
| 23     | 2    | 6    | 2C00-2DFF             | 5800-5BFF     | B000-B7FF  |
| 24     | 2    | 7    | 2E00-2FFF             | 5C00-5FFF     | B800-BFFF  |
| 25     | 3    | 0    | 3000-31FF             | 6000-63FF     | C000-C7FF  |
| 26     | . 3  | 1    | 3200-33FF             | 6400-67FF     | C800-CFFF  |
| 27     | 3    | 2    | 3400-35FF             | 6800-6BFF     | D000-D7FF  |
| 28     | 3    | 3    | 3600-37FF             | 6C00-6FFF     | "D800-DFFF |
| 29     | 3    | 4    | 3800-39FF             | 7000-73FF     | E000-E7FF  |
| 30     | 3    | 5    | 3A00-3BFF             | 7400-77FF     | E800-EFFF  |
| 31     | 3    | 6    | 3C00-3DFF             | 7800-7BFF     | F000-F7FF  |
| 32     | 3    | 7    | 3E00-3FFF             | 7C00-7FFF     | F800-FFFF  |
| 33     | 4    | 0    | *                     | 8000-83FF     | Ī          |
| 34     | 4    | 1    |                       | 8400-87FF     |            |
| 35     | 4    | 2    |                       | 8800-8BFF     |            |
| 36     | 4    | 3    | and the second second | 8C00-8FFF     |            |
| 37     | 4    | 4    |                       | 9000-93FF     |            |
| 38     | 4    | 5    |                       | 9400-97FF     |            |
| 39     | 4    | 6    |                       | 9800-9BFF     |            |
| 40     | 4    | 7    |                       | 9C00-9FFF     | N/A        |
| 41     | 5    | 0    |                       | A000-A3FF     |            |
| 42     | 5    | 1    |                       | A400-A7FF     |            |
| 43     | 5    | 2    |                       | A800-ABFF     |            |
| 44     | 5    | 3    |                       | AC00-AFFF     |            |
| 45     | 5    | 4    |                       | B000-B3FF     |            |
| 40     | 5    | 5    |                       | B400-B7FF     |            |
| 47     | 5    | 6    |                       | B800-BBFF     |            |
| 48     | 5    | 7    |                       | BC00-BFFF     |            |

APPENDIX 1 TABLE OF MEMORY ADDRESSES VS. BLOCKS

\* If more than 32K Bytes of memory exists, and the 512 Byte Block option is used, the pattern defined for the first 32K repeats itself for the second 32K.

| BLOCK                                                                                  | LOAD<br>DA'                                                        | MASK<br>TA                                                              | MEMO     | ORY ADDRESSES                                                                                                                                                                                   | (HEX)   |
|----------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                                                                                        | BYTE                                                               | BIT                                                                     | .5K BYTE | 1K BYTE                                                                                                                                                                                         | 2K BYTE |
| 49<br>50<br>51<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62<br>63 | 6<br>6<br>6<br>6<br>6<br>6<br>7<br>7<br>7<br>7<br>7<br>7<br>7<br>7 | 0<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>0<br>1<br>2<br>3<br>4<br>5<br>6 |          | C000-C3FF<br>C400-C7FF<br>C800-CBFF<br>CC00-CFFF<br>D000-D3FF<br>D400-D7FF<br>D800-DBFF<br>DC00-DFFF<br>E000-E3FF<br>E400-E7FF<br>E800-E3FF<br>EC00-E7FF<br>F000-F3FF<br>F400-F7FF<br>F800-FBFF | N/A     |
| 64                                                                                     | 7                                                                  | 7                                                                       |          | FC00-FFFF                                                                                                                                                                                       |         |

|         |    |        | APPENDIX  | 1   |        |             |
|---------|----|--------|-----------|-----|--------|-------------|
| TABLE C | )F | MEMORY | ADDRESSES | vs. | BLOCKS | (Continued) |

|                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                           | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| с                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SANEL DIN THE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <u> </u>                                                                  | FEVERINE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | BACK  F    MAEM  RCM  ALU  CONT  I/O    MAEM  RCM  ALU  CONT  I/O    INDING  CONT  I/O  I/O    INDING  I/O  I/O  I/O    INDING  I/O  I/O  I/O    I | ZANEL  PIN  INDEX    SCHEMATIC  LOCATION    WINEM  ROM  ALU  CCNT  1/0    MSG40  Z641  Z641  MSG40  Z641    MSG40  Z641  Z641  MSG40  Z641    MSG40  Z641  Z641  MSG40  Z641    MSG500  Z641  Z641  MSG500  Z642    MSG500  Z642  MSG60  Z642  MSG60    MSG40  Z642  MSG60  Z642  MSG60    MSG60  Z642  Z642  MSG60  Z642  MSG60    MSG60  Z642  Z642  MSG60  Z642  MSG60  Z644  MSG60  Z644  < | MNEM  SCHENIATIC  LOCATION    MINEM  ROM  ALU  GRM  I/O    5030  53  2641 | $\frac{  \mathbf{x}  _{1}}{  \mathbf{x}  _{1}} = \frac{  \mathbf{x}  _{1}}{  \mathbf{x}  _{1}$ |
| 9 DT21 SN5 13LG                                         | JOEI 1966 - 12719                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | READI — [2729 —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | FOI DESTORY IN THE ONLY ALL SELLET                                        | Laurence and the second s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SHEET NO. 1234567690011                                 | 3 4 15 € 7 819 2021 22 23 24 25 25 28 29 20 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                              | 35 36 37 38                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | :                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |





















Ť







| BRURNING 44 2 11 15041  | • 1                                   | <b>*</b>                       | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ¥ •                | •                                  | <u> </u>                                                | - <u>i</u>            | •          |
|-------------------------|---------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------|---------------------------------------------------------|-----------------------|------------|
| ors I                   |                                       |                                | ····                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                    | P5                                 | 03 (19.036 01 NC                                        | USRIO (231-1          |            |
| 210                     |                                       | 10 (7-0/5)<br>1/6              | 1 00100 (130-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    | ~                                  | P5-R22                                                  | 13H9 13H9 13H9        |            |
| 12.2                    | r                                     |                                | and the second state of th | 8000               |                                    | 10 A06 15                                               | SRH001                |            |
| 100 Day                 | 03 19 045 01<br>No ac 01              | 08 (19.000 01                  | P000 (184-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1151               | 11 (10 010 13                      | M6-02 172                                               | 1589                  |            |
| -                       |                                       | P5 03 03                       | 2 <u>3001</u> 12A1<br>2 <u>10/01</u> (134-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 680                | We oc 12                           | 400 10                                                  | 582001 1451.<br>15.19 |            |
| - 33                    | 06 12,043                             | 21 (177) 22                    | 00/0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1152               |                                    | 0Bd(19.045 09                                           | 5RH011 1589           |            |
| 1 8 7                   | HE OC OF                              | R36 06 (19-036)                | <u>5011</u> 1281                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | P5                 | 08 405 10<br>19-043 09<br>HG-00 09 |                                                         | SRLOII 1519           | 0          |
| 200                     |                                       | 330 40                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8020               |                                    | 06 (19-043)<br>19-043 04                                | SR HOZI 1589          |            |
|                         | 08 (19.043 09<br>HG-0C 09             | 06 (19-004 05                  | 0020 (126-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R6                 | 06 405 05                          |                                                         | SRL021 IF ID          | ~          |
|                         |                                       | P5                             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 680<br>8030        | <u> </u>                           | 03 (2000) 02                                            |                       | a          |
|                         | 11 (170 13                            | 08 ( 177 ) 09                  | 0030                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1152               | A05 02                             | HG-OC OI                                                | SRH037 1509           |            |
|                         | Vie oc                                | R23 "(9.036                    | 12 503/ 12DI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | P5                 | HG-00 01                           | /3                                                      | SRL03/ 15K9           |            |
|                         | 105-02                                | 330                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1153-              |                                    | "(19.045 12<br>"G.05"                                   | SRH041 15D9           | -<br>-     |
|                         | 40-0C 0/                              | 10 (9.000 " OX ( A69)          | 0040 (128-0<br>01 5041 12E1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P5                 | 11 A16<br>19-045 12<br>HG-00 12    |                                                         | SRL041 1519           |            |
| 1                       |                                       | P5-330-20/4-036                | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 8050               | f                                  | 08 (17 10<br>19.043 09                                  | SRH051 1509           |            |
|                         | 06 (19.043) 05<br>HO-OC 04            | 02 (19-004 0/                  | 0050 (129-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1153i<br>R/6<br>P5 | 08 118 10                          |                                                         | - 1JV7                |            |
|                         |                                       | R34 06 (19.036)<br>P5          | 25 3037 12F1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 680                | 46 00 04                           | AL (117) 23                                             | 3RL057 15L9           |            |
| -                       | 08 192 10                             |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1153               | - 05                               | 19.005 04                                               | 5RH061 15D9           | Γ          |
| Q                       | NO 95 02                              | 04019 000 03<br>6 08 08 119 04 | <u>0060</u> (130-0<br>27 <u>3061</u> 1261                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | P5                 | 06 (19-045 04                      |                                                         | SRL061 1519           | n          |
|                         | · · · · · · · · · · · · · · · · · · · | A5-330 410-                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8070               | f                                  | 03 A17 08<br>19-045 01<br>18-000 01                     | SRH07/ 1509           |            |
|                         | 110 17-043 12<br>NO-02 12             |                                | 0070 (131-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P5                 | 03 (19.04) 01                      |                                                         | SRL07/ 1519           | <b></b>    |
| T                       |                                       | P5                             | /2   /2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 680<br>            | C                                  | 11 (107) 13                                             | ,                     | z          |
|                         |                                       |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1155<br>BR         | 102/3                              | 10-00 10                                                | SR HOBI 15E9          | · ·        |
|                         |                                       |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P5                 | (19 049 /B                         | 10                                                      | SRL081 15M9           |            |
|                         |                                       |                                | · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1155 8090          | 1                                  | 08 (19.041<br>19.041 09<br>16.00                        | <u>SRH091</u> 15F9    | <b>-</b> . |
|                         |                                       |                                | SH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | P5680              | 08 (19 043 09<br>HE OC 09          | •                                                       | SRL091 15N9           | -          |
|                         |                                       |                                | (F)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1155 8100          | 1                                  | 06 (103 05<br>(12.043)<br>(16.06)<br>(16.06)<br>(16.06) | SRHIOI ISF9           |            |
| r                       |                                       |                                | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | P5                 | 06 402 05                          |                                                         | SRL 101 ISNO          | ľ          |
| ~                       |                                       |                                | E G.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 680<br>            | -0C                                | 03 (105) 02                                             | 15/19                 |            |
|                         | DEC                                   |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | //S5               | (102 02                            | He oc 01                                                | 5RH111 15F9           |            |
| -                       |                                       | 33/                            | ER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | P5                 | 03 (19.045 0/<br>10.00 0/          |                                                         | 5RL/11 15N9           |            |
|                         | ING                                   | HRU C                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1157 8120          |                                    | 11 cro 343<br>10 cro 343                                | SRN 181 1569          |            |
|                         | CAP                                   | C 54                           | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R10<br>P5          | 11 (13 13<br>10 043 12<br>16 00 12 | • ·                                                     | SRL121 15R9           |            |
| MLE                     | 40/71                                 |                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1157 <u>8130</u>   | • • • • •                          | 08 4/4 10                                               | SRHISI                |            |
| VTY                     | i sac                                 |                                | 1 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PE RIE             | 08 413 10                          | CC:PC                                                   | 501101                |            |
|                         | ·                                     | Þ.5                            | й<br>Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 680                | 46 00 09                           | A ( 110)05                                              | 15R9                  |            |
| Z P                     |                                       |                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 11S7 8140          |                                    | 19 043<br>NG 00 04                                      | SRH141 15H9           |            |
|                         |                                       |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P5                 | 06 (13<br>19.043<br>MG-0C 04       |                                                         | SRL 141 1559          | - V<br>1   |
| LE Func<br>PRO<br>92111 |                                       |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1157 8150          | 1                                  | 03 (19.045<br>19.045<br>19.045<br>19.045                | SRH151<br>15H9        | -          |
| TIONAL<br>CESSI         |                                       |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | A5                 | 03 (19-043 0/                      | J                                                       | SRL151 13RI,          | 5          |
| SCHEN,                  |                                       |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 000                |                                    |                                                         | 1559                  |            |
| 38                      |                                       | •                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    |                                    |                                                         |                       |            |
| HO                      |                                       |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    |                                    |                                                         |                       |            |













.





 $(\cdot, \xi)^{\perp}$ 






















.

































INTERDATA' DATA REG HIGH DATA BUFFER DATA REG LOW DATA BUFFER ENMORI ARA HI ENMS. ENMOWI 423 01 57 01 2000 03 58 9.05 02 92. 210 - MSG00 AI ENMISI 01 01 24 03 MODOC 229-1 01 10 02 19 0 34 MD080 (233-02 19 01 00 00 206-1 15000 25 29 020 020 020 020 20 85 2 544 04 02 PD081 02 12 01 12036003 IN3, H2-10-50 03 01 40 50 ( 10 50 C 10 5 C 10 01 56 03 02 0 9 001 13 19-027 16 0 56 13 19-027 16 NZ PHINOA 08081 .... 47 19-015 NG PDO8. 241 FERODO 58001 IN3 (ac) NC 350 -109-1 X MSOID 04 57 04 13-016 He MDOR 130-1 04 05 19-036 MD090 (34-05 19:016 00 105-1 X 15090 59 00 00 04 12 25 19 23 19 23 25 06 INA H3 -20091 12 027 15 09 05 25 00 000 000 000 23/9-045 13 0 9 0 14 N 19-027 15 06 56 20 good 19-01504 PDOS 0809/ 2HZ PORO DBCII INA ac AC asy no 209-1 15020 05 58 03 10 10 10 03 00 10 10 03 00 10 24 00 7-0350 08 M0020(230-1 10 57 09 57 09 90% MD100 234-1 10 19 016 09 205-1 100 59 04 25 15 04 044 011 04 19-027 10 C 1 00 10 00 00 IH4, NA PDIOI 04 05 04 19027 10 01 55 10-10 09 5 6 000 030 030 030 030 030 3 55 9.015 19.015 DBIOI POIO. 2N3 - POR020 08021 IKS 108-1 MS030 09 58 M0030 (131-1 13 13-036 MP 13 19-016) MD110 (135-1 104-1 7 13 13 015 <u>09</u> 007, INS,H5 PONI 09 251 13.027 09 13 12 10 - 936 011-13000 09 (4 05) 19 (19 05) 09.027 09.027 09.027 09 06 35 12 × 0 2 8 19:045 26 " ( 5 ges ) 10 08111 186 AL POIL 2HA PORO30 12 08031 IKS 208-1 15040 11 58 02 01 01 02 03 03 00 00 03 00 00 02 23/-1 02 50 03 04 50 03 01 02 500003 01 MD/20 (235-1 az 12 20/00 204-1) MS/20 70 01 9015 02 04 03 US 01 67 16 13045 14 16 12045 14 16 12045 14 02 10 03 10 02 /3 01 /3 03 ING, NG PON 21 1319-027 16 04 202 ar far ar " ( sars) 20 22 001 04 20 16 20 16 20 16 20 14 16 20 14 16 13 19-027 16 OI, 09 55 015 00 15180 POIZ - 186 2HS POROS 00041 IKG A5 JAI PORIZO ज्रे 107-1 MS050 13 58 MD050 132-1 24 500 04 a 23 200 at 1930 05 15 056 MOI 30 (136-1 103-1 105130 70 05 00 09 05 03 67 12 7005 10 12 7005 10 00 MC 04 /3 05 /9 03 06 INT, H7 PD131 12-02715 25 19 04 9 Ct 3 10.015 19-027 15 25 25 25 25 25 25 25 25 25 25 26 09 04 20 12 13 045 12 14 0 10 12 10 NC AG POISI 25 15 00 00 00 00 00 08131 187 DBOSI IKT PORCISO 3AI PORI 30 207-1 10000 21 59 M0060 232-1 10 19 00 09 3330 08 09 00 00 000 000 10 13-036 00 MD/40 236-1 203-1 15140 70 9-015 00 04 05 IH7,H8 P0141 04 05 15 6 33 0 10 00 09 13 000 00 10 25 09 3300 09 00 022 011 01 66 7045 16 × 00 03 0 04 19-027 10 01 21 01 21 10 2045 16 x 0 14 03 0 03 0 A7 - P0141 13 15 5 04 19 015 04 08141 2H7 POROGO 08061 IK8 -148 3AI PORIAO 106-1 MS070 03 59 19015 MOOTO 133-1 12 33 13 12 19 19 18 18 MDISO (,37-1 13/3.016 13 19:03G 102-1 MS/50 70 09 05 IHB, NO POISI 12 18 07 00 0 33 008 13 12 13-030 03 / 2015 0 19027 03 NC 06 66 12 13015 10 12 1 0 10 00 NC 09 05 11 06 21 19 045 10 12 × 0 10 08 × 0 08 19.027 09 AB PDISI 21 65 08151 DB07/ 1K9 200 PORO 70 05 154 05 19-036 1081 R9,357 3AI PORISO LOBI 02 54 02 9.0 x - 59 368 LDRHO 369 LDRHI CORO POARZ 319 LORLO CDRO 39 R7 #70~ - P5 - P5 NOTES 
 REA \$7.
 COMM\*236-4
 W15
 236-0
 NUME

 RC
 104
 03124-03
 14
 4 APR?2
 RO3
 N 21LLGER
TITLE N5 SELECTOR CHANNEL! 03116 02-232 RO3DC8 6-7 I DIR ENG















. .










ي بريديوسيون ا