

**TWU45** 

MAGTAPE SYSTEM

SYSTEM MANUAL



# AUDENDUM REQUIRED

COMPUTER TYPE PDP-11/70

PROGRAM/NO.

DECSPEC-11-AYVAD DECSPEC-11-AYVBD DECSPEC-11-AYVCD DECSPEC-11-AYVDD DECSPEC-11-AYVFD

DATE

January 1977

DRAWING SET NO. TWU45-0

DOCUMENT NO. CSS-MO-F-5.2-25A

1st Printing June 1976 2nd Printing (Rev) January 1977

Copyright © 1976, 1977 by Digital Equipment Corporation

The material in this manual is for informational purposes and is subject to change without notice.

Digital Equipment Corporation assumes no responsibility for any errors which may appear in this manual.

÷.,

Ľ

Printed in U.S.A.

The following are trademarks of Digital Equipment Corporation, Maynard, Massachusetts:

| DEC       | PDP          |
|-----------|--------------|
| FLIP CHIP | FOCAL        |
| DIGITAL   | COMPUTER LAB |
| UNIBUS    | MASSBUS      |
| DECUS     | •            |

## CONTENTS

| P | age |  |
|---|-----|--|
|   | ugu |  |

| CHAPTER 1 | SYSTEM AND PHYSICAL DESCRIPTION            |
|-----------|--------------------------------------------|
| 1.1       | GENERAL                                    |
| 1.1.1     | Scope                                      |
| 1.1.2     | Related Documentation                      |
| 1.2       | BUS INTERFACES                             |
| 1.2.1     | Unibus                                     |
| 1.2.2     | Masshus 1-2                                |
| 1.2.3     | Slave Bus                                  |
| 1.2.4     | RH70 to Cache Interface                    |
| 1.2.5     | Main Memory Bus                            |
| 1.2.6     | Unibus to Cache Interface                  |
| 1.2.6.1   | CPU to Cache Interface 1.3                 |
| 13        | PDP-11/70 CENTRAL PROCESSOR SYSTEM         |
| 131       | PDP.11 Central Processor 14                |
| 132       |                                            |
| 1.3.2     | $\mathbf{L}_{\mathbf{L}}$                  |
| 1.3.3     | DHOUS Map                                  |
| 1.5.4     |                                            |
| 1.5.5     |                                            |
| 1.4       |                                            |
| 1.4.1     | Register Access Control Path               |
| 1.4.2     | DMA Data Path                              |
| 1.4.3     | Data Transfer Rates 1-7                    |
| 1.5       | MAGNETIC TAPE FUNDAMENTALS                 |
| 1.6       | TU45/TM02 RECORDING TECHNIQUES             |
| 1.6.1     | NRZI (Non-Return to Zero – Change on a 1)  |
| 1.6.1.1   | Definition $\ldots$ 1-10                   |
| 1.6.1.2   | Format                                     |
| 1.6.2     | Phase Encoding (PE)                        |
| 1.6.2.1   | Definition                                 |
| 1.6.2.2   | Format                                     |
| 1.7       | TAPE HANDLING                              |
| 1.8       | TWU45 SPECIFICATIONS                       |
| 1.8.1     | Data Format                                |
| 1.8.2     | TU45/TM02 Specifications                   |
| 1.8.3     | RH70 Massbus Controller Specifications     |
| 1.9       | TU45/TM02 POWER SYSTEM                     |
| CHAPTER 2 | INSTALLATION AND MAINTENANCE               |
| 2.1       | INTRODUCTION                               |
| 2.2       | RH70 INSTALLATION                          |
| 2.2.1     | Mechanical                                 |
| 2.2.2     | Electrical                                 |
| 2.2.3     | Module Locations                           |
| 2.2.4     | Massbus Cables                             |
| 2.3       | TM02 AND TU45 INSTALLATION                 |
| 2.4       | MASSBUS CABLES 2-3                         |
| 2.5       | TM02/TI 45 SLAVE BUS CABLE INSTALLATION 24 |
| 2.6       | MARKUP OF MASSBUS AND SLAVE BUS CARLES 2-5 |
|           |                                            |

## CONTENTS (Cont)

|           |                                                   | Page  |
|-----------|---------------------------------------------------|-------|
| 2.7       | JUMPER CONFIGURATIONS                             | . 2-5 |
| 2.7.1     | BCT Module (M8153)                                | 2-5   |
| 2.7.2     | MDP Module (M8150)                                | . 2-7 |
| 2.8       | LIGHT-EMITTING DIODES (LEDs)                      | 2-7   |
| 2.9       | ACCEPTANCE PROCEDURE                              | . 2-7 |
| 2.9.1     | General                                           | . 2-7 |
| 2.9.2     | Acceptance Tests                                  | . 2-7 |
| 2.9.2.1   | TM02/TU45 Logic Test (DECSPEC-11-AYVCD)           | . 2-7 |
| 2.9.2.2   | Basic Function Test (DECSPEC-11-AYVBD)            | 2-8   |
| 2.9.2.3   | TM02/TU45 Drive Function Timer (DECSPEC-11-AYVDD) | 2-9   |
| 2.9.2.4   | TU45 Data Reliability Program (DECSPEC-11-AYVAD)  | 2-10  |
| 2.10      | CHECKOUT PROCEDURE                                | 2-12  |
| 2.11      | PREVENTIVE MAINTENANCE                            | 2-12  |
|           |                                                   |       |
| CHAPTER 3 | OPERATION AND PROGRAMMING                         |       |
| 3.1       | GENERAL                                           | . 3-1 |
| 3.2       | DEFINITIONS                                       | 3-1   |
| 3.3       | INTERRUPT CONDITIONS                              | 3-4   |
| 3.4       | TERMINATION OF DATA TRANSFERS                     | 3-4   |
| 3.5       | TWU45 COMMANDS                                    | 3-4   |
| 3.5.1     | Non-Data Transfer Commands                        | 3-6   |
| 3.5.2     | Data Transfer Commands                            | 3-6   |
| 3.5.2.1   | Write Data Transfer                               | 3-7   |
| 3.5.2.2   | Read Data Transfer                                | 3-8   |
| 3.5.2.3   | Write-Check Data Transfer                         | 3-9   |
| 3.5.2.4   | Data Transfer Rates                               | 3-9   |
| 3.6       | REGISTER DESCRIPTIONS                             | 3-9   |
| 3.6.1     | Control and Status 1 (MTCS1) Register (772440)    | 3-9   |
| 3.6.2     | Word Count (MTWC) Register (772442)               | 3-9   |
| 3.6.3     | Bus Address (MTBA) Register (772444)              | 3-9   |
| 3.6.4     | Frame Count (MTFC) Register (772446)              | 3-13  |
| 3.6.5     | Control and Status 2 (MTCS2) Register (772450)    | 3-14  |
| 3.6.6     | Drive Status (MTDS) Register (772452)             | 3-17  |
| 3.6.7     | Error (MTER) Register (772454)                    | 3-20  |
| 3.6.8     | Attention Summary (MTAS) Register (772456)        | 3-25  |
| 3.6.8.1   | Setting the Attention Active (ATA) Bit            | 3-26  |
| 3.6.8.2   | Clearing the Attention Active (ATA) Bit           | 3-26  |
| 3.6.9     | Character Check (MTCC) Register (772460)          | 3-27  |
| 3.6.9.1   | CRC Character Storage                             | 3-28  |
| 3.6.9.2   | Dead Track                                        | 3-28  |
| 3.6.10    | Data Buffer (MTDB) Register (772462)              | 3-28  |
| 3.6.11    | Maintenance (MTMR) Register (772464)              | 3-29  |
| 3.6.12    | Drive Type (MTDT) Register (772466)               | 3-34  |
| 3.6.13    | Serial Number (MTSN) Register (772470)            | 3-34  |
| 3.6.14    | Tape Control (MTTC) Register (772472)             | 3-34  |
| 3.6.15    | Bus Address External (MTBAE) Register (772474)    | 3-34  |
| 3.6.16    | Control and Status 3 (MTCS3) Register (772476)    | 3-34  |
| 3.7       | PROGRAMMING EXAMPLES                              | 3-39  |

## **CONTENTS** (Cont)

|              |                                                   | Page   |
|--------------|---------------------------------------------------|--------|
| 3.7.1        | Write Data Transfer                               | . 3-42 |
| 3.7.2        | Read Data Transfer                                | . 3-43 |
| 3.7.3        | Space Operation                                   | . 3-43 |
| 3.7.4        | Tape Mark Operation                               | . 3-43 |
| 3.8          | SUGGESTED ERROR RECOVERY                          | . 3-43 |
| CHAPTER 4    | TWU45 COMMAND REPERTOIRE                          |        |
| 4.1          | INTRODUCTION                                      | . 4-1  |
| 4.2          | REWIND                                            | . 4-1  |
| 4.3          | SPACE                                             | . 4-1  |
| 4.4          | ERASE                                             | . 4-3  |
| 4.5          | PE DATA READ                                      | . 4-4  |
| 4.6          | NRZI DATA READ                                    | . 4-6  |
| 4.7          | PE DATA WRITE                                     | . 4-6  |
| 4.8          | NRZI DATA WRITE                                   | . 4-9  |
| 4.9          | WRITE TAPE MARK                                   | . 4-9  |
| 4.10         | ERRORS                                            | . 4-12 |
| APPENDIX A   | TEST TYPEOUTS                                     |        |
| <b>A.1</b> - | GENERAL                                           | . A-1  |
| A.2          | TM02/TU45 LOGIC TEST (DECSPEC-11-AYVCD)           | . A-1  |
| A.3          | TU45 BASIC FUNCTION TEST (DECSPEC-11-AYVBD)       | . A-2  |
| A.4          | TM02/TU45 DRIVE FUNCTION TIMER (DECSPEC-11-AYVDD) | . A-2  |
| <b>A.</b> 5  | TU45 DATA RELIABILITY PROGRAM (DECSPEC-11-AYVAD)  | . A-3  |
|              |                                                   |        |

## **ILLUSTRATIONS**

| Figure No. | Title                                                    | Page   |
|------------|----------------------------------------------------------|--------|
| 1-1        | TWU45 Simplified System Diagram                          | . 1-1  |
| 1-2        | RH70 Simplified Data Path Diagram                        | . 1-6  |
| 1-3        | Read Data Transfer Sequence                              | . 1-8  |
| 1-4        | Write Data Transfer Sequence                             | . 1-8  |
| 1-5        | RH70 Error Termination                                   | . 1-9  |
| 1-6        | Reference Edge of Tape                                   | . 1-10 |
| 1-7        | Track-Bit Weight Relationship for Nine-Channel Transport | . 1-10 |
| 1-8        | NRZI Format (Nine-Channel)                               | . 1-11 |
| 1-9        | PE Recording Format                                      | . 1-12 |
| 1-10       | Data Formats                                             | . 1-12 |
| 1-11       | TU45/TM02 Power System                                   | . 1-15 |
| 2-1        | Module Utilization Chart                                 | . 2-2  |
| 2-2        | Massbus Cable System Configuration                       | . 2-3  |
| 2-3        | TM02/TU45 Slave Bus Cabling Diagram                      | . 2-4  |
| 2-4        | Massbus Cable Stamp                                      | . 2-5  |
| 2-5        | Marked-Up Massbus Cable                                  | . 2-5  |
| 3-1        | Device Registers                                         | . 3-2  |
| 3-2        | RH70/TM02 Register Summary                               | . 3-10 |

## ILLUSTRATIONS (Cont)

| Figure No. | Title                                   |               | Page |
|------------|-----------------------------------------|---------------|------|
| 3-3        | Control and Status Register 1-Bit Usage |               | 3-11 |
| 3-4        | Word Count Register Bit Usage           |               | 3-13 |
| 3-5        | Bus Address Register Bit Usage          |               | 3-13 |
| 3-6        | Frame Counter Bit Usage                 |               | 3-1  |
| 3-7        | Control and Status Register 2-Bit Usage |               | 3-14 |
| 3-8        | Drive Status Register Bit Usage         |               | 3-17 |
| 3-9        | Error Register Bit Usage                |               | 3-20 |
| 3-10       | Attention Summary Register Bit Usage    |               | 3-26 |
| 3-11       | Check Character Register Format         |               | 3-28 |
| 3-12       | Data Buffer Bit Usage                   |               | 3-29 |
| 3-13       | Maintenance Register Bit Usage          |               | 3-30 |
| 3-14       | Drive Type Register Format              |               | 3-34 |
| 3-15       | Serial Number Register Bit Usage        |               | 3-36 |
| 3-16       | Tape Control Register Bit Usage         |               | 3-36 |
| 3-17       | Bus Address Extension Register Format   | :             | 3-39 |
| 3-18       | Control and Status 3 Register Format    |               | 3-39 |
| 4-1        | Rewind Operation Flowchart              |               | 4-2  |
| 4-2        | Space Operation Flowchart               | · • • • • • • | 4-3  |
| 4-3        | Erase Operation Flowchart               |               | 4-4  |
| 4-4        | PE Data Read Operation Flowchart        |               | 4-5  |
| 4-5        | NRZI Data Read Operation Flowchart      |               | 4-7  |
| 4-6        | PE Data Write Operation Flowchart       |               | 4-8  |
| 4-7        | NRZI Data Write Operation Flowchart     |               | 4-1Q |
| 4-8        | Write Tape Mark Operation Flowchart     |               | 4-11 |
|            |                                         |               |      |

## TABLES

| Table No. | Title                                         | Page   |
|-----------|-----------------------------------------------|--------|
| 1-1       | Related Documentation                         | 1-2    |
| 3-1       | RH70 and TM02/TU45 Device Registers           | 3-1    |
| 3-2       | Results of Program-Controlled Clearing        | 3-3    |
| 3-3       | Command Function Codes                        | 3-5    |
| 3-4       | TWU45 Commands and Required Parameters        | 3-8    |
| 3-5       | Control and Status 1 Register Bit Assignments | . 3-11 |
| 3-6       | Word Count Register Bit Assignments           | . 3-13 |
| 3-7       | Bus Address Register Bit Assignments          | 3-13   |
| 3-8       | Frame Counter Bit Assignments                 | 3-14   |
| 3-9       | Control and Status Register 2 Bit Assignments | . 3-15 |
| 3-10      | Drive Status Register Bit Assignments         | 3-18   |
| 3-11      | Error Register Bit Assignments                | 3-21   |
| 3-12      | Error Conditions                              | . 3-25 |
| 3-13      | Attention Summary Register Bit Assignments    | 3-27   |
| 3-14      | Check Character Register Bit Assignments      | 3-29   |
| 3-15      | Data Buffer Bit Assignments                   | . 3-29 |
| 3-16      | Maintenance Register Bit Assignments          | 3-30   |

## TABLES (Cont)

| Table No. | Title                                          | Page |
|-----------|------------------------------------------------|------|
| 3-17      | Drive Type Register Bit Assignments            | 3-35 |
| 3-18      | Serial Number Register Bit Assignments         | 3-36 |
| 3-19      | Tape Control Register Bit Assignments          | 3-37 |
| 3-20      | Bus Address Extension Register Bit Assignments | 3-39 |
| 3-21      | Control and Status 3 Register Bit Assignments  | 3-40 |
| 3-22      | Error Recovery Procedures                      | 3-45 |

## CHAPTER 1 SYSTEM AND PHYSICAL DESCRIPTION

## **1.1 GENERAL**

This manual describes the TWU45 Magnetic Tape System manufactured by Digital Equipment Corporation. The basic items in the system are:

> RH70 Massbus Controller(s) TM02 Magnetic Tape Controller(s) TU45 Tape Transport(s) (Figure 1-1) Magtape Transport Adapter (MTA).

The TWU45 is employed with the PDP-11/70 Central Processor which can accommodate up to four RH70 Massbus Controllers.

## 1.1.1 Scope

This manual is designed to provide Digital Field Service and customer maintenance personnel with sufficient installation, operation, and servicing information to install and maintain a TWU45 Magtape System.



Figure 1-1 TWU45 Simplified System Diagram

1-1

## 1.1.2 Related Documentation

Table 1-1 lists related documentation that supplements the information in this manual.

## **1.2 BUS INTERFACES**

This paragraph briefly describes the following interfaces which are incorporated into the system.

Unibus – provides interface between PDP-11/70 Central Processor and RH70 Massbus Controller.

*Massbus* – provides interface between RH70 Massbus Controller and TM02 Tape Controller.

Slave Bus – provides interface between TM02 Tape Controller and TU45 Tape Transports.

RH70/Cache Interface – provides interface between RH70 Massbus Controller and Cache memory.

Main Memory Bus – provides interface between cache memory and main memory.

Unibus/Cache Interface – provides interface between Unibus Map and Cache memory.

*CPU/Cache Interface* – provides interface between PDP-11/70 Central Processor and Cache memory.

## 1.2.1 Unibus

The Unibus provides the interface between the PDP-11/70 Processor, Cache, the RH70 Massbus Controller and general-purpose peripherals. Unibus devices contain the highest priority for main memory accesses. Since a dedicated separate data path is available for memory and high-speed peripherals,

the Unibus is not overloaded, resulting in less contention at the Unibus. Peripheral devices are connected to the Unibus access main memory via the Cache.

## 1.2.2 Massbus

The Massbus provides a parallel data path between the RH70 and the TM02 Tape Controller; it has a maximum cable length of 120 ft, allowing 15 ft between TM02 Controllers if the "daisy-chain" configuration (with a maximum of 8 controllers) is employed. The Massbus comprises two sections: an asynchronous control bus and a synchronous data bus for high-speed data transmission.

The asynchronous control bus:

- 1. Transmits commands and information from the controller to the drive to read or write drive registers.
- 2. Notifies the controller when an unusual (attention) condition exists in one or more drives.
- 3. Transmits status information from the drive to the controller
- 4. Provides a master reset to all drives from the controller.

The synchronous data bus transmits blocks of data at high speed between the RH70 Controller and the TM02 Controller and controls the initiation and termination of block transmissions. Because the data and control buses operate independently, the Massbus Controller can monitor drive status on the control bus while a data transfer operation on the data bus is being performed. Additional details on the Massbus can be found in Chapter 2 of the RH70 manual.

|         | Table 1-1     |
|---------|---------------|
| Related | Documentation |
|         |               |

| Title                                         | Document Number  |
|-----------------------------------------------|------------------|
| PDP-11 Peripherals Handbook                   | 2002.20175.4526  |
| • TU45 Operating and Service Manual           | (PERTEC #104597) |
| TM02-FE/FF Magtape System Manual              | CSS-MO-F-5.2-22  |
| PDP-11/70 Processor Handbook                  | EB-04588/750100  |
| KB11-B Processor System (PDP-11/70 Manual)    | 19H161           |
| PDP-11/70 Maintenance and Installation Manual | EX-11070-MM      |
| Magtape Transport Adapter                     | CSS-MO-F-5.2-23  |
| RH70/Special Massbus Controller               | CSS-MO-F-5.2-27  |
| 861-A,B,C Power Controller Maintenance Manual | DEC-00-H861A-A-D |

## 1.2.3 Slave Bus

All TU45s controlled by a TM02 are "daisychained" on the Slave Bus (Figure 1-1). Essentially, this means that the TU45s are configured parallel to each other. The Slave Bus consists of slave select lines, write data lines, read data lines, transport control lines and various TU45 status lines. The various signals on the Slave Bus are tabulated in the TU45/TM02 Tape Drive System Maintenance Manual.

## 1.2.4 RH70 to Cache Interface

The RH70-to-Cache Interface is an integral interface with an open-collector bus to which each RH70 connects. This interface routes 22 bits of address, 36 bits of data (32 data bits, plus 4 parity bits), and three control signals (C0, C1 and CX) to or from Cache. C0 specifies a Data Out Byte (DA-TOB) or Data In Pause (DATIP); however, the RH70 does not implement these operations and this bit is always unasserted, (see chart below).

| <b>C1</b> | C0 | СХ |                           |
|-----------|----|----|---------------------------|
| 0         | 0  | 0  | *DATI always double words |
| 0         | 1  | 0  | DATIP                     |
| 1         | 0  | 0  | *DATO single word         |
| 1         | 0  | 1  | *DATO double word         |
| 1         | 1  | 0  | DATOB                     |

C1 specifies a DATI (read from memory) or a DATO (write into memory) transfer; and CX specifies a double-word transfer, if asserted, or a single-word transfer, if negated.

For transfers between the RH70 and memory, the Cache merely serves as an interface and is not updated as in Unibus/memory transfers or CPU/memory transfers. If the memory location being modified during a read (drive to RH70) is also in Cache, the data in Cache is invalidated. As a result, the CPU and Unibus memory cycles must access main memory to obtain correct data.

The RH70 initiates a data transfer by issuing a request to Cache. Cache arbitrates the request along with requests from other RH70 Controllers,

the Map box, or the CPU. It then sends back an acknowledge signal to the device of highest priority. If an RH70 is selected for the next memory cycle, the Cache asserts signals which gate that controller's bus address, bus address extension (memory address), and control information (C0, C1, and CX) onto the RH70 to Cache Interface. Additional select signals allow the specified controller to gate data onto the interface (read) or to clock data off the interface (write or write-check).

## 1.2.5 Main Memory Bus

The Main Memory Bus is a bus structure which originates at the Cache and daisy-chains through all the control modules of the memory. Physically, it consists of 4 cables containing 22 bits of address, 1 bit of address and control parity, 36 bits of data (32 bits of data, plus 4 parity bits), four byte mask signals, which determine the byte(s) to be written on write cycles, and various handshake signals associated with controlling the interface sequence.

## 1.2.6 Unibus to Cache Interface

During Unibus memory cycles, the Unibus-to-Cache interface controls the mapping of 18-bit Unibus addresses to the 22-bit address field of the Main Memory Bus. The interface contains 22 address bits, a 16-bit wide data path, a Request signal that requests use of the Cache, a parity error signal, and two control signals (C0, C1) to determine the direction of data transfer. The interface is integral with the 11/70 and contains no external bus structure.

**1.2.6.1 CPU to Cache Interface** – The CPU to Cache Interface is an integral interface (with no external buses) between the 11/70 processor and Cache memory. It contains a 22-bit wide address, 16-bit wide data path and associated error signals such as parity abort. The CPU/Cache Interface also contains C0 and C1 control signals which specify the type and direction of data transfer between Cache and the 11/70.

The Memory Management and Relocation unit in the processor converts the 16-bit virtual address from the processor into the 22-bit address which specifies a location in main memory.

<sup>\*</sup> RH70 functions – DATIP and DATOB operations are not implemented by the RH70.

## 1.3 PDP-11/70 CENTRAL PROCESSOR SYSTEM

The PDP-11/70 Central Processor System consists of the following components.

PDP-11/70 Central Processor Cache Memory, Main Memory Unibus Map RH70 Massbus Controller TM02 Tape Controller and TU45 Tape Transport

Each component is briefly described below.

## 1.3.1 PDP-11 Central Processor

The 11/70 Central Processor is an advanced processor of the PDP-11 family, available with an optional floating point unit. Several additional features are contained in this processor. The large memory capacity allows up to 2 million words of core memory. The entire 2 million words of core memory is made to appear as fast memory to the 11/70. This is accomplished via a fast 1K or 1024word Cache memory. Core memory cycle time is approximately 1  $\mu$ s and the Cache memory cycle time is approximately 300 ns. Statistically, it has been determined that 80 to 95 percent of the words referenced by the 11/70 may be in Cache, which creates an effective memory time of less than 450 ns.

#### 1.3.2 Cache Memory, Main Memory

The 11/70 Central Processor contains a 1024-word bipolar memory system, designated Cache Memory. The Cache Memory system simulates a system having a large amount of moderately fast memory by relying on a small amount of very fast bipolar memory, a large amount of slow core memory and the statistical behavior of operating programs. The concept is to have most of the data that the processor needs in the fast Cache Memory, to allow the program to operate quickly, while having to slow down only occasionally for slow core memory cycles. This is accomplished by constantly updating the data in Cache to provide a high probability that the data most likely needed by the processor will be in fast memory.

The primary functions of the Cache Memory are to:

1. Act as a high speed buffer and interface between memory and the requesting device (e.g. CPU, Unibus or Massbus Controls). 2. Process parity and perform error detection to maintain system integrity.

1

3. Arbitrate cycles to determine which device will have access to memory. The Unibus Map box has the highest priority, followed by the RH70 I/O Controllers (Controller A, B, C and D, in that order) with the CPU having the lowest priority.

When the Cache is interfacing between the CPU and memory or between the Unibus Map and memory, it is continually being updated by the current data with which the CPU or Unibus Map is working. During a CPU-to-memory or Unibus-to-memory transfer, if a word to be written into memory is also in Cache, the word in Cache is updated and at the same time is transferred to main memory. If the word to be written into memory is not in Cache, the CPU-to-memory or Map-to-memory cycle occurs with no Cache update.

During a memory-to-CPU or memory-to-Unibus transfer, if a word to be read from main memory is also in Cache, the word in Cache is directly transferred to the CPU or Unibus Map and no slow memory cycle is performed. If the word to be read from memory is not in Cache, a slow memory cycle is performed and the two words of that block are sent to Cache. The word requested is then sent to the CPU or Unibus Map.

In the case of data transfers from the RH70 to memory or from memory to the RH70, the Cache merely serves as an interface and there is no updating of Cache.

## 1.3.3 Unibus Map

The Unibus Map is a standard hex board which allows Unibus devices in the 11/70 system to address up to 2 million words of core memory through the use of 31 read/write registers. These registers are each 22 bits long and require two Unibus register addresses. A block of 62 Unibus addresses is consequently reserved for the Unibus Map-31 registers with two addresses per register.

Bits 13 – 17 of the Unibus address dynamically select one of 31 mapping registers during Unibus memory cycles.

## NOTE

A 32nd Map register is dynamically selected when Unibus address bits 13 - 17 are all 1s. In the PDP-11 architecture, this address field is defined as I/O register space; therefore, the 32nd register is not used to map address to memory.

When an Initialize is received or when power is first turned on, the system is set for one-to-one mapping, which means that a specific Unibus address specifies the corresponding main memory address with no relocation. In other words, Unibus address 5000 specifies main memory location 5000. This process is valid up to 124K of memory. Beyond that point, memory relocation (mapping) is required. In order to implement this, the programmer loads the Map registers and sets a bit in a Control register, located in the processor Memory Management Unit. When the Unibus address selects a particular mapping register via bits 13 - 17, bits 0 - 21 of the Unibus address are added to bits 1 - 21 of the mapping register. The sum of these bits results in a relocated address in core memory. Consequently, this mapping scheme allows any of core memory to be accessed.

## 1.3.4 RH70 Massbus Controller

The RH70 Controller, in conjunction with the TM02/TU45, provides an extremely fast and reliable mass storage system that can be employed in timesharing or real-time data storage applications. The following major functions are performed by the RH70:

- 1. Communicates with the main memory via Cache in order to fetch and store data.
- 2. Communicates with the central processor via the Unibus in order to receive commands, provide error and status information, and generate interrupts.
- 3. Interfaces with from one to eight drives via the Massbus.

The RH70 can accommodate up to eight TM02 Tape Controllers. Each TM02 Tape Controller, in turn, can accommodate up to eight TU45 Tape Transports.

## 1.3.5 TU45/TM02 Tape System

The TU45/TM02 is a Massbus-compatible, versatile tape drive system, consisting of a TM02 Tape Controller and TU45 Tape Transport(s). The TU45/TM02 records and reads digital data in industrystandard PE or NRZI mode at a maximum data transfer rate of 120,000 tape characters per second. Tape density and tape character format are program-selectable. Forward/reverse tape speed is 75 in/sec, while rewind is performed at 250 in/sec. The TU45/TM02 Tape Drive System also has forward and reverse read/space capability.

The TU45/TM02 Tape System performs the following functions:

- 1. Records and plays back data.
- 2. Generates tape marks to separate files.
- 3. Provides clock signals to synchronize data transmission between drive and controllers.
- 4. Maintains error and status indicators and generates an Attention signal when exceptional conditions occur.
- 5. Locates data records by the spacing function.
- 6. Provides mechanisms for convenience and diagnostic testing.
- 7. Performs error detection on the data and provides error correction in PE (Phase-Encoded) mode only.

The major assemblies of the TU45/TM02 Tape System include the TU45 Tape Transport, the TM02 Tape Controller, the H740DA Power Supply for the TM02, the 861 Power Controller, which controls power in the TU45/TM02 cabinet, the Magtape Transport Adapter Module (M8921), and the H716 Power Supply for the MTA Module.

## **1.4 RH70 FUNCTIONAL OPERATION**

The RH70 is divided into two major functional groups: the register access control path, and the DMA (Direct Memory Access) data path (Figure 1-2). The register access control path allows the program to read from or write into any register contained in the RH70 or in the selected tape drive.



Figure 1-2 RH70 Simplified Data Path Diagram

1-6

There are a total of six registers in the RH70, nine registers in each TM02, and one shared register which is contained partially in the RH70 and partially in the selected TM02.

The DMA data path functionally consists of an 8 word  $\times$  16 bit first-in, first-out memory and associated control logic. The major function of this memory is to buffer data in order to compensate for fluctuations in cycle arbitration time of the Cache.

## 1.4.1 Register Access Control Path

When a PDP-11 instruction addresses the RH70 to read or write any device register in the RH70 or in the drive, a Unibus cycle is initiated and this data is routed to or from the RH70. (Refer to Chapter 2 for a detailed description of the registers.) If the register to be addressed is local (contained within the RH70), the register control logic immediately gates the data to or from the appropriate register.

If the register to be accessed is remote (contained in the TM02 Controllers), the register access control logic initiates a Massbus control bus cycle. TM02 registers are loaded in the following manner:

- 1. The controller places the drive select code of the desired TM02 on the Drive Select lines.
- 2. The controller places a register select code on the Register Select lines.
- 3. The controller asserts CTOD (Controller-to-Drive).
- 4. The controller places data on the Control lines.
- 5. The controller then asserts DEM.

The selected TM02 responds to DEM and CTOD asserted by loading the selected register with the data on the Control lines; then it asserts TRA. The controller responds by negating DEM, which causes the TM02 to negate TRA; the write operation is thereby terminated.

A TM02 register is read in a similar manner except that CTOD is negated (step 3) and step 4 is eliminated. The selected TM02 responds to DEM asserted and CTOD negated by gating out the contents of the selected register onto the Control lines. The TM02 then asserts TRA to the controller. When the RH70 receives TRA, it gates the Control lines onto the Unibus. After a deskew delay, the RH70 asserts SSYN to the processor. When the processor receives the control data and SSYN, it clears MSYN, which in turn negates SSYN and DE-MAND. The negation of DEMAND negates TRA and completes the operation.

Accesses to a TM02 register via the control bus portion of the Massbus do not interfere with data transfer operations occurring over the data bus portion of the Massbus.

## 1.4.2 DMA Data Path

The DMA data path is used for the actual transfer of blocks of data and functionally consists of the synchronous (data) portion of the Massbus, a data buffer, and the memory bus. The data buffer compensates for cycle arbitration time of the Cache by buffering data between the RH70 to Cache Interface and the Massbus data bus during data transfers.

## 1.4.3 Data Transfer Rates

The data transfer rate from the drive is determined by a clock in the drive. The basic data transfer rates for the TWU45 are approximately 16.8  $\mu$ s/word in PE mode and 33.6  $\mu$ s/word in NRZI mode. The memory transfer rate depends on cycle arbitration time in the Cache and memory cycle time. Figure 1-3 shows the data transfer sequence for a read operation; Figure 1-4 shows the sequence for a write operation. For lengthy data transfers, the average memory transfer rate is half the average disk data transfer since double words are transferred. Statistical fluctuations in cycle arbitration times are absorbed by the buffering in the data buffer.

## **1.5 MAGNETIC TAPE FUNDAMENTALS**

Referenced Edge – The edge of the tape as defined by Figure 1-5. For tape loaded on a TU16, the reference edge is toward the observer.

BOT (Beginning of Tape) Marker – A reflective strip placed on the non-oxide side of the tape, against the reference edge, 15 ft ( $\pm 1$  ft) from the beginning of the tape.

EOT (End of Tape) Marker – A reflective strip placed on the non-oxide side of the tape, against the non-reference edge, 25 to 30 ft from the trailing edge of the tape. *Nine-Channel Recording* – Eight tracks of data plus one track of vertical parity. Figure 1-6 shows the relationship between track and bit weight for a nine-channel transport.

Tape Character – A bit recorded in each of the nine channels.

*Record* – A series of consecutive tape characters.

File - An undefined number of records (minimum = zero, no maximum).

Interrecord Gap (IRG) – A length of erased tape used to separate records (0.5 in. minimum for ninetrack; maximum IRG is 25 ft).

*Extended IRG* – A length of erased tape (3 in. minimum) optionally used to separate records. It must be used between BOT and the first record.

Tape Speed – The speed at which tape moves past the read/write heads; normally stated in inches per second.

Tape Density – The density of sequential characters on the tape. It is normally specified in bytes per inch (bpi), since 800 bpi means that there are 800 tape characters per inch of tape.

Write Enable Ring – A rubber ring which must be inserted on the supply reel to allow the transport to write on the particular tape. This safety feature helps to prevent accidental destruction of previously-recorded data.

Tape Mark (TM) – A record written on the tape to designate the end of a file; sometimes referred to as a File Mark (FMK). In the TU45/TM02, the TM is always preceded by an extended IRG.



Figure 1-3 Read Data Transfer Sequence



Figure 1-4 Write Data Transfer Sequence



Figure 1-5 RH70 Error Termination



Figure 1-6 Reference Edge of Tape

## 1.6 TU45/TM02 RECORDING TECHNIQUES

## 1.6.1 NRZI (Non-Return to Zero - Change on a 1)

**1.6.1.1 Definition** – NRZI is a recording technique which requires a change of state (flux change) to write a 1, and no change of state (no flux change) to write a 0.

**1.6.1.2 Format** – A record is a minimum of 12 characters. A CRCC character occurs four character spaces after the record. An LPCC character occurs four character spaces after the CRCC (Figure 1-7).



Figure 1-7 Track-Bit Weight Relationship for Nine-Channel Transport

Cyclic Redundancy Check Character (CRCC) – A check character that is written four character spaces after the last character of an NRZI record (ninechannel only). CRCC is derived by a complex mathematical formula applied to the characters written in the record. The result of this manipulation (CRCC) can be used to recover a lost bit in a record read from tape. CRCC error recovery hardware is not available in the TU45/TM02, but CRCC is written for purposes of compatibility.

Longitudinal Parity Check Character (LPCC) - Acheck character written four character spaces after CRCC (nine-channel). LPCC consists of one bit of even parity for each track of data. For example, if track 1 had an odd number of 1s written in a record, then a 1 must be written in the LPCC bit associated with track 1.

Tape Mark – A nine-channel NRZI tape mark consists of one tape character  $(23_8)$ , followed by seven blank spaces, and then LRCC  $(23_8)$ . (CRCC is not written.) Figure 1-8 illustrates nine-channel NRZI tape format.

## 1.6.2 Phase Encoding (PE)

**1.6.2.1 Definition** – Phase encoding is a recording technique in which a flux reversal occurs for each bit of information written onto the tape. A 1 can be defined as a positive level followed by a negative transition; a 0 can be defined as a negative level, followed by a positive transition.

Sequential flux transitions on the tape are either at the data rate or at twice the data rate. Sequential 1s or sequential 0s will cause flux reversals to occur at twice the data rate:



Alternate 1s and 0s cause flux reversals to occur at the data rate:





Figure 1-8 NRZI Format (Nine-Channel)

**1.6.2.2 Format** – To ensure proper extraction of PE data from the serial stream of transitions coming off the tape, PE data must be recorded in a precise format. A PE record consists of preamble, data, and postamble.

*Preamble* – Forty characters of 0s in all nine tracks, followed by a character of 1s in all nine tracks.

Data – The data consists of flux reversals for each bit of information. Negative flux reversals designate 1s; positive flux reversals designate 0s.

*Postamble* – One character of 1s in all nine tracks, followed by 40 characters of 0s in all nine tracks.

The PE read electronics uses a data window to isolate data transitions. For example,



Zeros in the preamble are used to set the window in position when reading in a *forward* direction; 0s in the postamble perform this function when reading in the *reverse* direction. The all-1s character in the preamble and postamble is used to mark the beginning of data.

Tape Mark - A PE tape mark consists of forty 0s in tracks 2, 5, and 8 (bit positions 0, 5, and 1) with tracks 3, 6, and 9 (bit positions 4, 6, and 3) erased.

Identification Burst (IDB) – The IDB identifies the tape as a PE tape. It consists of alternating 1s and 0s in the parity track (track 4) with all other tracks erased. The IDB is located at BOT and has a minimum length of 1.7 in. Figure 1-9 illustrates PE tape format.

## 1.7 TAPE HANDLING

## WARRANTY

Removable media involve use, handling, and maintenance which are beyond DEC's direct control. DEC disclaims responsibility for performance of the equipment when operated with media not meeting DEC specifications or with media not maintained in accordance with procedures approved by DEC. DEC shall not be liable for damages to the equipment or to media resulting from such operation.

The operator should observe the following precautions when handling magnetic tape:

- 1. Always handle a tape reel by the hub hole; squeezing the reel flanges can cause damage to the tape edges when winding or unwinding tape.
- 2. Never touch the portion of tape between the BOT and EOT markers. Oil from fingers attracts dust and dirt. Do not allow a tape to drag on the floor.
- 3. Never use a contaminated reel of tape; this spreads dirt to clean tape reels and can affect tape transport operation.







Figure 1-10 Data Formats

- 4. Always store tape reels inside their respective containers. Keep empty containers closed so dust and dirt cannot get inside.
- 5. Inspect tapes, reels, and containers for dust and dirt. Replace damaged take-up reels.
- 6. Do not smoke near the transport or tape storage area. Tobacco smoke and ash are especially damaging to tape.
- 7. Do not place the TU45 Tape Transport near a line printer or other device that produces paper dust.
- 8. Clean the tape path (see TU45 Manual).

## 1.8 TWU45 SPECIFICATIONS

This paragraph defines the parameters in the TWU45 Magnetic Tape Subsystem.

## 1.8.1 Data Format

Data Format is selected by the format select bits (FMT 0-3) in the tape control register as follows:

FMT(0-3)

|   | Bi | t | Mode |             |
|---|----|---|------|-------------|
| 3 | 2  | 1 | 0    |             |
| 1 | 1  | 0 | 0    | Normal Mode |
| 1 | 1  | 0 | 1    | Core Dump   |
| 1 | 1  | 1 | 0    | 15 Mode     |

Figure 1-10 shows the three modes in the TWU45 system: normal mode, core dump mode and 15 mode. In 15 mode, bit 15 in memory corresponds to Massbus data bit D0; bit 0 in memory corresponds to Massbus data bit D17.

## 1.8.2 TU45/TM02 Specifications

## Packing Density

800 and 1600 bpi; program-selectable.

## Tape Speed

Forward/Reverse: 75 in/sec

Rewind: 250 in/sec

## Maximum Transfer Rate 120,000 characters/sec

Tape Motion Times

Start: Normal operating speed is reached within 5 ms after initiation of forward or reverse command.

Stop: Motion stops in less than 5 ms after removal of forward or reverse command.

- Electrical Skew Write deskew only. Read skew mechanically aligned.
- Recording Method NRZI or PE recording; industry-compatible.
- Transport Mechanism Single capstan; vacuum columns

Read/Write Heads Dual gap, read after write.

- BOT, EOT Detection Photoelectric sensing of reflective strip
- Interrecord Gap 0.5 in. minimum, 0.65 in. nominal
- Tape

Width: 0.5 in. Thickness: 1.5 mil

Take-up Reel Diameter: 10-1/2 in. (For 1600 bpi mode, the tape should be certified at 3200 flux changes per inch).

Capacity: 2400 ft

- Power Control 861 Power Controller
- Voltage Requirement TU45: 115/230 Vac + 10% at 50/60 Hz + 2%

TM02: 90-135 Vac; 180-270 Vac at 47-63 Hz

- Power Dissipation TU45: 900 W max TM02: 300 W max
- TU45 Transport (without cabinet) Depth: 16 in. (0.41 m) Width: 19 in. (0.48 m) Height: 24 in. (0.61 m) Weight: 155 lb (70.3 kg)

- TM02 Tape Controller Depth: 23 in. (0.58 m) Width: 19 in. (0.48 m) Height: 7 in. (0.17 m) Weight: 45 lb. (21 kg)
- TM02 Power Supply (H740D) Depth: 8 in. (0.18 m) Width: 19 in. (0.48 m) Height: 5 in. (0.13 m) Weight: 24 lb. (11.2 kg)
- 861 Power Controller Depth: 8 in. (0.20 m) Width: 19 in. (0.48 m) Height: 5 in. (0.13 m) Weight: 10 lb (4.54 kg)
- MTA Power Supply (H716-B or -D) Depth: 12.00 in. (0.305 m) Width: 5.25 in. (0.133 m) Height: 4.13 in. (0.105 m) Weight: 7 lb (3.18 kg)
- Environmental Limits Temperature\*: 60° to 95° F (15° to 35° C) Relative Humidity: 30% to 80% (no condensation)

1.8.3 RH70 Massbus Controller Specifications

## Mechanical

RH70 Logic 3 quad-height modules 1 hex-height module 3 double-height modules CPU Backplane 4 module slots

Power Requirements (RH70) +5.0 $\pm$ .25 Vdc at 8.5 A max -15 $\pm$ 1.5 Vdc at 0.5 A max

Logic Voltage High=3.0 V; Low=0 V

## Environmental

Temperature  $32^{\circ} - 122^{\circ} F (0^{\circ} - 50^{\circ} C)$  Class C

Relative Humidity 8% to 90%, no condensation

Vibration Shock 1.89 g rms, 10-300 Hz 20 g, half sine, 30 ms duration, any plane

Data Transfers Memory/Controller Data is normally transferred as double data

words (32 data bits, plus 4 parity bits) via the RH70/Cache Interface, and then to or/from memory via the memory bus.

## 1.9 TU45/TM02 POWER SYSTEM

Power to the TU45/TM02 cabinet is controlled by an 861 Power Controller, which is in turn controlled, via a remote cable, by a power controller in an adjacent cabinet. The power controllers in each cabinet are interconnected by remote cables. A ground (which originates at the processor POWER Key switch), transmitted via the remote cables, activates the interconnected controllers, and causes them to apply ac power to the power controller's switched outlets. Refer to the 861-A, B, C Power Controller Maintenance Manual (DEC-00-H861A-A-D) for a complete description of the 861 Power Controller.

The TU45 power supply, MTA power supply (type H716), and the TM02 power supply (type H740D) plug into the switched outlets of the 861 Power Controller (Figure 1-11). The TU45 power supply supplies all power required by the TU45 Tape Transport, as well as 115 Vac to operate the cabinet fan. The TM02 power supply (H740DA) provides power (and power fail logic signals AC LO and DC LO) to the TM02 logic assembly. The H740DA is a H740D Power Supply that has been modified slightly to provide 115 Vac to the TM02 logic assembly cooling fan. The H740D ac harness (Figures 1-1 and 1-5 in the H740D Power Supply Maintenance Manual) has been tapped, and 115 Vac is brought out through the side of the power supply mounting box. (The H740D Power Supply is discussed in detail in the H740D Power Supply Maintenance Manual (DEC-11-H740A-A-D).) The MTA power supply (H716-B or H716-D) supplies all of the power required by the MTA board.

<sup>\*</sup> Magnetic tape operation is more reliable if the temperature is limited to 65° to 75° F (18° to 24° C) and the relative humidity to 40% to 60%.





## CHAPTER 2 INSTALLATION AND MAINTENANCE

## 2.1 INTRODUCTION

This chapter describes the necessary installation information required to install the RH70. The chapter also describes the preventive and corrective maintenance procedures that apply to the RH70 when connected to TM02/TU45 drive. A major point in the maintenance philosophy of this manual is that the user understand the normal operation of the RH70.

This knowledge, and the maintenance information contained in the *RH70 Massbus Controller Manual*, will assist maintenance personnel in isolating system malfunctions.

## 2.2 RH70 INSTALLATION

The following paragraphs describe the mechanical and electrical installation, power checks, and visual inspection of the RH70.

## 2.2.1 Mechanical

The RH70 uses one hex-height module, three quadheight modules and three double-height modules (Massbus connectors). *There is no mechanical unit to mount*. The modules are merely inserted into the appropriate slots in the 11/70 CPU box as shown in the Module Utilization chart in Figure 2-1. The Massbus Cables are plugged into the double-height slots and the jumpers are configured for the proper address and interrupt vector.

## 2.2.2 Electrical

The 11/70 CPU mounting box contains a wired backplane that runs the full depth of the box. The Unibus signals are prewired on the backplane. Power to the RH70 is provided by the cabinet power supply as follows:

> +5 V @ 18.5 A max. -15 V @ 0.5 A max.

## 2.2.3 Module Locations

The 11/70 CPU mounting box houses the Floating Point Unit, Central Processor, Memory Management, Unibus Map, Cache, 5 Small Peripheral Controller (SPC) slots, the KW11 clock, and up to four RH70 Controllers. The location of the respective modules is shown in Figure 2-1.

## 2.2.4 Massbus Cables

Connect the Massbus cables as described in Paragraph 2.4.

## 2.3 TM02 AND TU45 INSTALLATION

- 1. Unpack the TM02/TU45 cabinet and bolt it to the system cabinet.
- 2. Install the cabinet ground strap.
- 3. Set the 861 circuit breaker to the OFF position.
- 4. Set the 861 LOCAL/OFF/REMOTE switch to OFF.
- 5. Check the power receptacle to be used for the 861 for correct hot, neutral, and ground connections. Refer to the 861-A,B,C Power Controller Maintenance Manual, DEC-00-H861A-A-D, for the plug and receptacle diagrams for the particular 861 being used.
- 6. Plug the 861 power cord to the power receptacle.
- 7. Set the 861 circuit breaker to the on position.
- 8. Set the 861 LOCAL/OFF/REMOTE switch to LOCAL.



Figure 2-1 Module Utilization Chart

2-2

## 9. Verify the following:

- a. Cabinet fan operating.
- b. TM02 fan operating.
- c. TU45 PWR indicator lit.
- d. TM02 power LED (bottom LED) lit.
- e. MTA power LED (upper LED) lit.
- 10. Turn off power.
- 11. Connect the Massbus and slave bus as described in Paragraphs 2.4 and 2.5.
- 12. Apply system power. Verify that the TM02 power indicators are lit.
- 13. Attempt to examine locations 772440 through 772472 (standard addresses). If the processor traps, refer to Paragraph 2.7.1 for possible addressing jumper problems.
- 14. Attempt to deposit and examine all 1s in location 772446. If any bits are missing, check out the Massbus cabling (Paragraphs 2.4 and 2.6).

## 2.4 MASSBUS CABLES

Massbus connections between the TM02 and RH70 are made via three 40-conductor ribbon cables. These cables plug into three M5904 Transceivers in the RH70 and are designated Massbus Cable A, Massbus Cable B, and Massbus Cable C. The connections are made as shown in Figure 2-2.

The ribbed surface of the Massbus cables must face up at the RH70 output, and the smooth surface of the cables must face up at the input of the TM02. Refer to Paragraph 2.6 for cable identification markings.

## CAUTION

All Massbus cables must be installed with the red line toward the module handle. Otherwise, a signal line will be grounded.

If more than one TM02 is used:

1. All TMO2s must have the smooth side of the BC06R Massubs cable up at the input of the TM02, and the ribbed side up at the output.

:

- 2. Mid-bus TM02s use M5903 modules.
- 3. The end-of-bus TM02 (as in the case of a single TM02) uses M5903YA modules.



| *               | CONTROLLER<br>A | CONTROLLER<br>B | CONTROLLER<br>C · | CONTROLLER<br>D |
|-----------------|-----------------|-----------------|-------------------|-----------------|
| MASSBUS CABLE A | AB 25           | AB 29           | AB 33             | AB 37           |
| MASSBUS CABLE B | · AB 26         | AB 30           | AB 34             | AB 38           |
| MASSBUS CABLE C | AB 27           | AB 31           | AB 35             | AB 39           |

CS-1878

## Figure 2-2 Massbus Cable System Configuration

2-3

2.5 TM02/TU45 SLAVE BUS CABLE INSTALLATION

Slave Bus cable connections between the TM02 and the TU45 and between daisy-chained TU45s are shown in Figure 2-3. A half-twist in the slave bus cable is not required between the TM02 and the first (or single) TU45, but if multiple TU45s are installed, a half-twist of the slave bus cable must be used between the TU45s. Refer to Paragraph 2.6 for cable identification markings.

## CAUTION

All slave bus cables must be installed with the red line toward the left side. Otherwise, the +5 V will be applied to a signal line instead of the shield where it belongs.

## NOTE

The last TU45 (M8921) must contain six terminators (ICs DEC part no. 13-11003-01) in locations E16, E17, E38, E39, E62, and E63.



Figure 2-3 TM02/TU45 Slave Bus Cabling Diagram

## 2.6 MARKUP OF MASSBUS AND SLAVE BUS CABLES

Both surfaces of each end of the Massbus and slave bus cables are stamped as shown in Figure 2-4. The stamps are marked up to indicate cable designations at the time the cables are installed. Mark the BC06R Massbus cables as follows when installing them:

- 1. Cross out the designation THIS SIDE UP on the under side of the cable.
- 2. Cross out the CONTROLLER designation that does not apply. Cross out B when plugging into the RH70 and cross out A when plugging into the TM02.
- 3. Cross out the CONNECTOR MODULE designations that do not match the cable letter being used.
- 4. Cross out IN for the output cables and cross out OUT for the input cables.



Figure 2-4 Massbus Cable Stamp

Figure 2-5 shows an example of a cable that is marked up to be plugged into the M5903YA module in slot A/B06 of an end-of-bus TM02.



Figure 2-5 Marked-Up Massbus Cable

## 2.7 JUMPER CONFIGURATIONS

The following paragraphs describe the various jumper configurations on the BCT (M8153) module and on the MDP (M8150) modules.

#### 2.7.1 BCT Module (M8153)

The BCT module contains jumpers for register selection, BR level interrupt and vector address.

#### **Register Selection**

The RH70 is capable of responding to 32 possible Unibus addresses. The number of addresses, however, is dependent on the Massbus device. Jumpers W8 - W15 select the block of Unibus addresses to which the TWU45 subsystem responds. The standard addressing block assigned is 772440 - 772476.

For the TWU45 subsystem, the following jumper configuration should be used (see D-CS-M8153-0-1, sheet 2 of 6).

|       |       |                       |     |         |    |     |             |   |         |        |       | _     |    | -          |   |    |                                |
|-------|-------|-----------------------|-----|---------|----|-----|-------------|---|---------|--------|-------|-------|----|------------|---|----|--------------------------------|
|       |       |                       | Add | lress B | it | L   | umpe        | r | Jur     | nper I | n/Jum | per O | ut | -          |   |    |                                |
|       |       |                       | 1   | 2       |    | 1   | W14         |   |         | (      | JUT   |       |    | <b>-</b> . |   |    |                                |
|       |       |                       | 1   | 1       |    | 1   | W10         |   |         | ]      | [N    |       |    |            |   |    |                                |
|       |       |                       | 1   | 0       |    | / V | <b>V</b> 9  | 1 |         | (      | JUT   |       |    |            |   |    |                                |
|       |       |                       |     | 9       |    | [ V | <b>V</b> 8  |   |         | ]      | IN    |       |    |            |   |    |                                |
|       |       |                       |     | 8       |    | 1   | <b>V</b> 11 |   |         | (      | DÙT   |       |    |            |   |    |                                |
|       |       |                       |     | 7       |    | 1   | W13         |   |         | ]      | IN    |       |    |            |   |    |                                |
|       |       |                       |     | 6       |    | \   | <b>W</b> 15 |   |         | ]      | IN    |       |    |            |   |    |                                |
|       |       |                       |     | 5       |    |     | W12         |   | <u></u> | (      | OUT   |       |    |            |   |    |                                |
| ADDR. |       |                       |     |         |    |     |             |   |         |        |       |       |    |            |   |    |                                |
| BIT   | 17 16 | 15                    | 14  | 13      | 12 | 11  | 10          | 9 | 8       | 7      | 6     | 5     | 4  | 3          | 2 | 1  | 0                              |
|       | 1 1   | $\overset{1}{\smile}$ | 1   | 1       | 1  | 0   |             | 0 | 1       | 0      | 0     | 1     | X  | ×          | x | X  | $\overset{\mathbf{x}}{\smile}$ |
|       | 7     |                       |     | 7       |    |     | 2           |   | -       | 4      | _     |       | 4  |            |   | 0  |                                |
|       |       |                       |     |         |    |     |             |   |         |        |       |       | to |            |   | to |                                |
|       |       |                       |     |         |    |     |             |   |         |        |       |       | 7  |            |   | 7  |                                |

Jumper In = Binary 0

The jumpers in E41 (D-CS-M8153-0-1, sheet 2 of 6) are selected for the appropriate number of registers in the subsystem, minus 2. For example, there are 16 registers in the TWU45 subsystem, so the jumpers are selected for a weighted value of 16 - 2 or 14, as shown below. This procedure is described in detail in Paragraph 4.2 of the RH70 Manual.

## Vector Address Jumpers

The interrupt vector transferred to the processor is jumper-selectable via jumpers W1 - W7, representing vectors bits 2 - 8. The TWU45 subystem has been assigned a vector address of 000224. The jumper configuration for this vector address is shown below:

| Slot | Jumper     | Jumper In/Jumper Out |
|------|------------|----------------------|
| E41  | 1-16       | IN                   |
|      | 2-15       | IN                   |
|      | 3-14       | OUT                  |
|      | 4-13       | Ουτ                  |
|      | 5-12(2)    | · OUT .              |
|      | 6-11 (4)   | OUT                  |
|      | 7-10 (8)   | OUT                  |
|      | 8-9 (16) · | IN                   |

Jumper In = Binary 0

## **BR** Level Interrupt

The priority jumper plug for the RH70 is normally set for the BR5 level. This plug is located in E022 (refer to D-CS-M8153-0-1, sheet 4 of 6).

| Vector Bits |            |    | Jumper     |                 |            | Jumper In/Jumper Out |            |          |  |
|-------------|------------|----|------------|-----------------|------------|----------------------|------------|----------|--|
| V2          | V2         |    |            | V7              | Τ          |                      | IN         |          |  |
| <b>V</b> 3  |            |    | W          | <b>V</b> 3      |            | OUT                  |            |          |  |
| V4          | V4         |    |            | W6 IN           |            |                      |            |          |  |
| <b>V</b> 5  |            |    | W          | V2              |            | OUT                  |            |          |  |
| <b>V</b> 6  |            |    | W          | V5              |            | OUT                  |            |          |  |
| <b>V</b> 7  |            |    | <b>W</b> 1 |                 |            | IN                   |            |          |  |
| V8          |            |    | <b>W</b> 4 |                 |            | OUT                  |            |          |  |
| <b>V</b> 8  | <b>V</b> 7 | V6 | V5         | v4              | <b>V</b> 3 | <b>V</b> 2           | <b>V</b> 1 | V0       |  |
| 0           | 1          | 0  | 0          | 1               | 0          | 1                    | 0          | 0        |  |
|             | 2          |    |            | $\widetilde{2}$ | -          |                      | 4          | $\smile$ |  |

#### Jumper In = Binary 1

## 2.7.2 MDP Module (M8150)

The MDP module contains jumpers which allow maintenance personnel to disconnect wired-OR connections from the Exclusive-OR network used to detect write-check errors. These jumpers are designated W1 - W4 and are shown on D-CS-M8150-0-1, sheet 6 of 9. The jumpers provide maintenance personnel with a method of isolating a faulty output (stuck low) of the wired-OR bus to one of four integrated circuit (IC) chips which perform the Exclusive-OR function during writecheck operations. For example, if the output of the E21 and E23 open-collector line is stuck low when scoping of the inputs indicates that it should be high, the faulty IC (E21 or E23) can be ascertained by removing jumpers W2 and W1. If after removing the jumpers, the outputs of the Exclusive-OR gates in E23 are still low, it indicates that the E23 chip is defective. If E23 outputs are high, the E21 chip is defective (outputs stuck low).

#### 2.8 LIGHT-EMITTING DIODES (LEDs)

The following light-emitting diodes are incorporated in the RH70 Massbus Controller logic on the M8153 BCT module (Figure 2-3).

SSYN (Slave Sync) D-CS-M8153-0-1, Sheet 3 of 6

TRA (Transfer) D-CS-M8153-0-1, Sheet 3 of 6

BG IN (Bus Grant In) D-CS-M8153-0-1, Sheet 4 of 6

SACK (Selection Acknowledge) D-CS-M8153-0-1, Sheet 4 of 6

BBSY (Bus Busy) D-CS-M8153-0-1, Sheet 4 of 6

These LEDs are provided to aid maintenance personnel in isolating system faults as described below:

> 1. Unibus on PDP-11/70 is in "hung" condition (no operations can be performed on Unibus).

## 2.9 ACCEPTANCE PROCEDURE

## 2.9.1 General

Before testing the system the tape unit should be given a good cleaning (heads and other items the tape comes in contact with as described in the *TU45 Tape Transport Manual*). A good quality tape should be used to reduce the probability of errors due to flaws in the tape. The following diagnostic programs are used in the acceptance testing of the TU45 tape system and should be available along with the appropriate listings (printouts).

| <b>Basic</b> Function Test | DECSPEC-11-AYVBD |
|----------------------------|------------------|
| TM02/TU45 Logic Test       | DECSPEC-11-AYVCD |
| TM02/TU45 Drive Function   |                  |
| Timer                      | DECSPEC-11-AYVDD |
| TU45 Data Reliability      |                  |
| Program                    | DECSPEC-11-AYVAD |

## 2.9.2 Acceptance Tests

The diagnostics should be run on the system in the order presented below. All of the programs start at location  $200_8$ . For a detailed description of the diagnostic programs see the appropriate listings. The number of passes of each routine that are to be made and the number of errors that are acceptable are specified for each diagnostic program.

## NOTE

Typical test typeouts are provided in Appendix A.

2.9.2.1 TM02/TU45 Logic Test (DECSPEC-11-AYVCD)

Acceptance Criteria:

a. Four passes per drive; no errors are allowed.

#### NOTE

Only one slave may be on-line at any time.

## Procedure:

- a. Load the program from the appropriate media.
- b. Ensure that the TU45 is loaded, at load point (LD PT), and on-line.
- c. Set the processor ADDRESS/DATA keys as shown.



- d. Press and release the LOAD ADRS key.
- e. Press and release the START key.
- f. Immediately put all ADDRESS/DATA keys down.
- g. The Teletype<sup> $\mathbb{R}$ </sup> will print:

**REGISTER START: 172448** 

- h. Type a CR (carriage return).
- i. The Teletype will print:

**VECTOR ADDRESS: 224** 

j. Type a CR.

× 1.

k. The Teletype will print:

NRZ ONLY: TYPE 0 STATIC TESTS ONLY: TYPE 0 FOR DRIVE ADDRESS TEST; ENTER EXPT DRIVE NUMBER, ALL OTHERS SHOULD BE NON-EXISTENT. DRIVE NUMBER

1. The Teletype will again print:

## ENTER DRIVE NUMBER

<sup>®</sup> Teletype is a registered trademark of Teletype Corporation.

- m. Type a CR.
- n. The Teletype will print:

FOR SLAVE ADDRESS TEST; ENTER EXPT SLAVE NUMBER, ALL OTHERS SHOULD BE NON-EXISTENT. SLAVE NUMBER SN:0001

- o. Observe the unit select number of the TU45 and type in that number.
- p. The Teletype will again print:

**SLAVE NUMBER** 

- q. If no other TU45's are being tested, type a CR.
- r. The test will start. When it is completed, the Teletype will print:

END OF PASS 0

- s. If the test failed, press and release the processor CONT KEY to run the test again.
- t. If the second pass fails, consult the acceptance technician.

## 2.9.2.2 Basic Function Test (DECSPEC-11-AYVBD)

## Acceptance Criteria:

Two passes per drive; no errors are allowed.

Procedure:

- a. Load program from the appropriate media.
- b. Ensure that the TU45 is loaded, at load point (LD PT), and on-line.
- c. Set the processor ADDRESS/DATA keys as shown:



- d. Press and release the LOAD ADRS key.
- e. Press and release the START key.
- f. Immediately put all ADDRESS/DATA keys down.
- g. The Teletype will print:

TM02-TU45 BASIC FUNCTION TEST ENTER CONDITIONS IN OCTAL REGISTER START: 172440

- h. Type in 172440 followed by a CR.
- i. The Teletype will print:

VECTOR: 224

- j. Type a CR.
- k. The Teletype will print:

**DRIVE NUMBER:** 

- 1. Observe the Unit Select number on the TMO2 and type in that number.
- m. The Teletype will print:

SLAVE NUMBER:

- n. Observe the Unit Select number on the TU45 and type in that number.
- o. The Teletype will print:

SERIAL NO: XXXXX where XXXXX is the actual serial number of the unit.

p. The Teletype will print:

RH11 or RH70: Type a 1 followed by a CR. RH only: (Type 0) NRZ only: (Type 0)

- q. Type a 0 followed by a CR.
- r. The test will start. When it is completed, the Teletype will print:

Reset slave to on-line before continuing. END OF PASS 0

# 2.9.2.3 TM02/TU45 Drive Function Timer (DECSPEC-11-AYVDD)

## Acceptance Criteria:

Four passes per drive; no errors are allowed.

All printed times must be within specifications (see Paragraph A.4). Any nonconformance will be printed by the Teletype.

Procedure:

- a. Load the program from the appropriate media.
- b. Ensure that the TU45 is loaded, at load point (LD PT), and on-line.
- c. Set the processor ADDRESS/DATA keys as shown:



- . -
- d. Press and release the LOAD ADRS key.
- e. Immediately put all ADDRESS/DATA keys down.
- f. The Teletype will print:

TYPE FIRST ADDRESS OF CONTROLLER

- g. Type in 172440 followed by a CR.
- h. The Teletype will print: TYPE TM02 DRIVE #'s TO BE TESTED
- i. Observe the Unit Select number on the TM02 and type in that number followed by a CR.
- i. The Teletype will print:

For TM02 DRIVE X-TYPE SLAVE #'s TO BE TESTED (X is the TM02 Unit Select number)

- k. Observe the Unit Select number on the TU45 and type in that number followed by a CR.
- 1. The Teletype will print:

"SPEED TESTS ONLY" (YES/NO = 1/0) Type a 0.

m. The Teletype will print:

"NRZ ONLY" (YES/NO = 1/0) Type a 0. The test will start, the Teletype will print all times and automatically indicate any errors.

#### NOTE

Only one slave may be on-line at any time.

2.9.2.4 TU45 Data Reliability Program (DECSPEC-11-AYVAD)

## **Acceptance Criteria**

## For 1 Drive System

| Drive  | Density | Parity | Format |        |
|--------|---------|--------|--------|--------|
| 0      | 3       | 0      | 14     | 1 pass |
| 0      | 3       | 0      | 15     | 1 pass |
| Then R | Reload  |        |        |        |
| 0      | 4       | 0      | 16     | 1 pass |
| 0      | 4       | 0      | 14     | 1 pass |

## For 2 Drive System

| Drive  | Density | Parity | Format |        |
|--------|---------|--------|--------|--------|
| 0      | 3       | 0      | 14     | 1 pass |
| 0      | 3       | 0      | 15     | 1 pass |
| 1      | 4       | 0      | 14     | 1 pass |
| 1      | 4       | 0      | 16     | 1 pass |
| Then R | Reload  |        |        | -      |
| 0      | 4       | 0      | 14     | 1 pass |
| 1      | 3       | 0      | 16     | 1 pass |

Data Reliability Acceptance Criteria

Maximum allowable average errors per pass:

|   | Density           | Write   | Read<br>Forward | Read<br>Reverse |
|---|-------------------|---------|-----------------|-----------------|
|   | NRZ (800 bpi)     | 4       | 1               | 1               |
| r | PE (1600 bpi)     | .7      | 2               | 2               |
| - | (Pass = BOT to I) | EOT 240 | 0 ft)           |                 |

## Procedure:

 $V_{j}$ 

a. Load the program from the appropriate media.

b. Ensure that the TU45 is loaded, at Load Point (LD PT), and on-line.

c. Set the processor ADDRESS/DATA keys as shown:



- d. Press and release the LOAD ADRS key.
- e. Immediately put all ADDRESS/DATA keys down.
- f. The Teletype will print:

TU45 Data Reliability test (AYVAD-) MAKE ENTRIES IN OCTAL REGISTER START = 172440

- g. Type a CR.
- h. The Teletype will print:

**VECTOR ADDRESS = 224** 

- i. Type a CR.
- j. The Teletype will print:

DRIVE NUMBER =

- k. Observe the Unit Select number on the TM02 and type in that number.
- 1. The Teletype will print:

SLAVE NUMBER =

- m. Observe the Unit Select number on the TU45 and type in that number.
- n. The Teletype will print:

SN: XXXXX\*

o. The Teletype will print:

DENSITY =

- p. Type in three for NRZ or four for PE.
- q. The Teletype will print:

PARITY =

\*XXXXX is the octal equivalent of the BCD Code of the decimal serial number. Example follows:

> Decimal Serial Number of Unit – 5079 BCD (8421 code) Equivalent –

u. The Teletype will print:

SLAVE NUMBER =

- v. Go back to step 1 and input the information for the next pass to be made. If all of the information for the passes in this loading has been typed in, then type a CR and continue.
- w. The Teletype will print:

**RECORD COUNT = 0** 

- x. Type in 200 followed by a CR.
- y. The Teletype will print:

CHARACTER COUNT = 0

- z. Type in 4000 followed by a CR.
- aa. The Teletype will print:

PATTERN NUMBER = 1

- bb. Type a CR.
- cc. The Teletype will print:

TAPE MARK = 0



Serial Number Printed by Teletype – 50171

r. Type in 0.

s. The Teletype will print:

FORMAT =

t. Type in 14, 15, or 16 as called out in acceptance criteria.

dd. Type in a 1 followed by a CR.

ee. The Teletype will print:

Single pass = 0 Type a CR.

The Teletype will print:

ENTER STALLS READ = 1 ff. Type a CR.

gg. The Teletype will print:

WRITE = 1

- hh. Type a CR.
- ii. The Teletype will print:

TURN AROUND = 1

jj. Set processor ADDRESS/DATA keys 4, 8, and 10 on a "1".

## NOTE

Put switch 9 up ONLY if the tape is not at BOT. Do not use switch 9 if the same drive is selected more than once.

SW 10 = Inhibit Error Printout SW 9 = Rewind if not at BOT SW 8 = Random Data SW 4 = Write Retry

- kk. Type a CR.
- 11. If key 9 was up in step jj, put it down when tape begins to rewind.
- mm. When the test is completed, return to step c, and run the remaining tests.

## 2.10 CHECKOUT PROCEDURE

Check the tape system to see that it is hooked up properly per the installation procedure and then go through the acceptance procedure to verify that the system is operating properly.

## 2.11 PREVENTIVE MAINTENANCE

The RH70, TM02, and MTA should be cleaned and checked periodically in a manner similar to that used for the CPU as described in the CPU Maintenance Manual.

-The preventive maintenance for the TU45 Tape Drive is discussed in Chapter 6 of the Pertec Operating and Service Manual. (PERTEC #104597)
### CHAPTER 3 OPERATION AND PROGRAMMING

#### 3.1 GENERAL

Sixteen 16-bit registers are employed to interface the RH70 Massbus Controller to the TM02/TU45 tape system. These registers are loaded and read under program control via the Unibus. The tape system is monitored by status and error indicators in these registers. Figure 3-1 shows the various device registers and their locations. Six of the sixteen registers are located entirely in the RH70 and nine are located entirely in the TM02. The sixteenth register (MTCS1 control and status register) is shared by both the RH70 and the TM02. Bits 15 through 13 and bits 10 through 6 of this register are stored in the RH70 while bits 12, 11, and 5 through 0 are generated by the TM02. Table 3-1 shows the various subsystem registers and their respective addresses. The following paragraphs describe the registers and their bit usage in detail.

#### 3.2 **DEFINITIONS**

This paragraph describes one of the Massbus signals that are used to operate status information.

Attention Active (ATA) – The ATA bit is a TM02 bit that indicates that the TM02/TU45 requires servicing 1) because it has become ready after completion of a non-data transfer operation, 2) because of an error condition, or 3) because of an important internal status change (Paragraph 3.7.8).

Transfer Error (TRE) – The TRE bit is located in the RH70 and indicates that an RH70 error or a TM02 error has occurred while a data transfer is in progress. Writing a 1 into TRE does not affect the ERR bit in any drive. Similarly, a Drive Clear command does not affect TRE in the RH70.

Special Conditions (SC) – The SC bit indicates that a TRE has occurred or that ATA has set on one of the drives.

 Table 3-1

 RH70 and TM02/TU45 Device Registers

| Mnemonic | Register Name             | Unibus<br>Address |
|----------|---------------------------|-------------------|
| MTCS1*   | Control and Status 1      | 772440            |
|          | (shared by RH70 and TM02) |                   |
| MTWC*    | Word Count                | 772442            |
| MTBA*    | Bus Address               | 772444            |
| MTFC     | Frame Count               | 772446            |
| MTCS2*   | Control and Status 2      | 772450            |
| MTDS     | Drive Status              | 772452            |
| MTER     | Error                     | 772454            |
| MTAS     | Attention Summary         | 772456            |
| MTCK     | Check Character           | 772460            |
| MTDB*    | Data Buffer               | 772462            |
| MTMR     | Maintenance               | 772464            |
| MTDT     | DriveType                 | 772466            |
| MTSN     | Serial Number             | 772470            |
| MTTC     | Tape Control              | 772472            |
| MTBAE    | Bus Address Extension     | 772474            |
| MTCS3    | Control and Status 3      | 772476            |
|          |                           | 1                 |

\*RH70 Registers

Ready, Drive Ready (RDY, DRY) - RDY is the "ready" indicator for the RH70 controller. When RDY is asserted, the RH70 is ready to accept a data transfer command. DRY is the "ready" indicator for each drive. To successfully initiate a data transfer command, both of these bits must be asserted. However, a non-data transfer command (e.g., Search, Drive Clear) may be issued to a drive any time DRY is asserted, regardless of the state of the RDY bit.



NOTES:

- 1. MTCS1 shared between RH70 and TM02 bits 15-13 & 10-6 are stored in RH70 bits 12, 11, & 5-0 are generated by TM02
- Each drive is assigned an attention summary bit in the bit location corresponding to it's unit no.
- 3. Location of registers denoted by solid lines; dotted lines are for reference only

MTCSI, MTCS2, MTCS3 - Control and Status MTWC - Word Count MTBA - Unlbus Address MTFC - Frame Count MTDS - Drive Status MTER - Error MTAS - Attention Summary MTCK - Check Character MTDB - Data Buffer MTMT - Maintenance MTDT - Drive Type MTSN - Serial Number MTTC - Tape Control MTBAE - Bus Address Extension

11-2976

Figure 3-1 Device Registers

When a data transfer command is successfully initiated, both RDY and DRY become negated. When a non-data transfer command (such as Search) is successfully initiated, only the DRY bit becomes negated. Some non-data transfer commands (such as Drive Clear) take so little time to execute, that the program will never see the negation of the DRY bit.

The assertion of RDY after the execution of a data transfer command will not occur until the DRY bit is set and the controller (RH70) is done.

If any command other than Drive Clear is issued to a drive which has ERR (a summary error bit located in each drive) asserted, the command is ignored by the drive. If a data transfer command is issued to a drive that has ERR asserted, the drive does not execute the command, and the missed transfer error (MXF, bit 9 in the MTCS2 register) occurs in the RH70.

### **Clearing Methods**

Controller Clear – Controller clear is the action of writing a 1 into the CLR control bit (bit 5 of MTCS2). This causes the following to be cleared:

All controller errors (MTCS1 - bits 15 through 13, MTCS2 - bits 15 through 8, MTCS3 - bits 15 through 11).

- b. Data buffer
- c. MTBA Bus Address register and MTBAE Bus Address Extension register.
- d. Unit select U(02:00), IE, BAI, PAT, IPCK 0-3, and DBL.
- e. Errors, function code, and MTDA register in all drives connected to the RH70 (by assertion of the Massbus INIT signal).

*RH70 Error Clear* – RH70 error clear is the action of writing a 1 into the TRE bit (bit 14 of MTCS1). This causes all controller errors to be cleared (MTCS2 – bits 15 through 8, MTCS1 bits 14 and 13, and MTCS3 – bits 15 through 11).

Drive Clear – Drive Clear is a command code  $(11_8)$  that causes errors and the function code to be cleared in the drive selected by U(02:00).

Table 3-2 shows the various methods used to clear the magnetic tape system.

|                                                                     |                          |                         | RESULTS                                                |                        |                                                |                                      |  |  |  |  |  |  |
|---------------------------------------------------------------------|--------------------------|-------------------------|--------------------------------------------------------|------------------------|------------------------------------------------|--------------------------------------|--|--|--|--|--|--|
| Action                                                              | Clear All<br>RH70 Errors | Clear<br>Data<br>Buffer | Clear BA, BAE,<br>U(02:00), IE, PAT,<br>BAI, IPCK, DBL | Assert Massbus<br>INIT | Clear GO, ATA, ERR,<br>and errors in the drive | Clear SSC                            |  |  |  |  |  |  |
| Unibus INIT<br>(Reset instruction<br>execution or<br>console reset) | X                        | x                       | x                                                      | x                      | X<br>(all 8 drives)                            | X<br>(all 8 transports)              |  |  |  |  |  |  |
| Controller Clear<br>(Bit 5 in MTCS2←1)                              | x                        | х                       | X                                                      | x                      | X<br>(all 8 drives)                            | X<br>(all 8 transports)              |  |  |  |  |  |  |
| Issue a Data<br>Transfer command<br>(with GO = 1)                   | x                        | X                       |                                                        |                        |                                                |                                      |  |  |  |  |  |  |
| RH70 Error Clear<br>(Bit 14 in MTCS1←1)                             | x                        |                         |                                                        |                        |                                                |                                      |  |  |  |  |  |  |
| Drive Clear<br>(Function code with $GO = 11_8$ )                    |                          |                         |                                                        |                        | X<br>(selected<br>drive only)                  | X<br>(selected<br>transport<br>only) |  |  |  |  |  |  |

Table 3-2 Results of Program-Controlled Clearing

### 3.3 INTERRUPT CONDITIONS

The RH70 generates an interrupt in the PDP-11 CPU due to the following conditions:

a. Upon termination of a data transfer (if interrupt enable is set when the RH70 becomes "ready").

Interrupt=(RDY←1)•(IE)

b. Upon assertion of attention or occurrence of a controller error (while the controller is not busy and interrupt enable is set).

Interrupt=(SC←1)·(RDY)·(IE)

c. When the program writes 1s into IE and RDY in MTCS1 at the same time.

Interrupt=(IE $\leftarrow$ 1) $\cdot$ (RDY $\leftarrow$ 1)

### CAUTION

Read-Modify-Write instruction (BIS, BIC, etc.) to MTCS1 with IE bit set will cause an immediate interrupt.

Read-Modify-Write instruction (BIS, BIC, etc.) to MTCS3 with the IE bit set will not cause an immediate interrupt. In these cases, the interrupt will occur upon normal completion of the operation.

### 3.4 TERMINATION OF DATA TRANSFERS

A data transfer that has been successfully started may terminate in the following ways:

Assertion of RDY – This is the normal termination and is caused by detection of the inter record gap.

Controller Error – An error is asserted in the MTCS2 register as indicated below:

|     |                                  | Error |
|-----|----------------------------------|-------|
| Bit |                                  | Class |
| 15  | DLT (Data Late)                  | Α     |
| 14  | WCE (Write Check Error)          | Α     |
| 13  | PE (Parity Error)                | A     |
| 12  | NED (Nonexistent Drive)          | Α     |
| 11  | NEM (Nonexistent Memory)         | Α     |
| 10  | PGE (Program Error)              | Α     |
| 9   | MXF (Missed Transfer Error)      | В     |
| 8   | MDPE (Massbus Data Parity Error) | Α     |

Any of these errors sets TRE. The RH70 terminates the data transfer immediately, but waits for DRY which occurs at the inter-record gap before becoming Ready.

Drive Error – An error occurs in the drive. The drive sets ERR in the MTDS register and at least one bit in the MTER register. The ERR bit causes TRE, SC, RDY, DRY, and the ATA bit to be asserted.

**Program-caused** Abort – By performing a controller clear or a reset instruction, the program can cause Massbus INIT to be asserted by the RH70, which aborts all operations on all drives attached to the controller. (A program-caused abort can also be caused by Drive Clear.) Status and error information is lost when any of the above conditions occur. The RH70 and TM02/TU45 become Ready immediately.

### 3.5 TWU45 COMMANDS

TWU45 commands are classified as data transfer or nondata transfer commands. Table 3-3 lists all the commands with a brief description of each. Before a command is initiated, certain parameters are specified by the program for each command. These parameters are listed in Table 3-4. For example, in an Erase operation, it is only necessary to specify the TMO2 and the TU45.

| Function Code F(0-5)<br>(octal) | Operation        | Description                                                                                                                                                                                                                                                        |  |  |  |  |  |
|---------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 01                              | No Op            | Performs no operation. Clears GO bit in Control register.                                                                                                                                                                                                          |  |  |  |  |  |
| 03                              | Rewind Off-line* | 1. Initiates a rewind on selected transport and places it off-line, and unloads tape.                                                                                                                                                                              |  |  |  |  |  |
|                                 |                  | 2. Clears GO bit.                                                                                                                                                                                                                                                  |  |  |  |  |  |
|                                 |                  | 3. Sets the following bits in the Status register:                                                                                                                                                                                                                 |  |  |  |  |  |
|                                 |                  | Drive Ready (DRY)<br>Slave Status Change (SSC)<br>Attention Active (ATA)                                                                                                                                                                                           |  |  |  |  |  |
|                                 |                  | Rewind off-line causes one interrupt only indicating rewind underway and transport off-line.                                                                                                                                                                       |  |  |  |  |  |
| 07                              | Rewind           | 1. Initiates a rewind to BOT marker on selected transport and clears the GO bit.                                                                                                                                                                                   |  |  |  |  |  |
|                                 |                  | 2. Sets DRY, PIP, and ATA bits in the Status register during rewind.                                                                                                                                                                                               |  |  |  |  |  |
|                                 |                  | 3. When BOT is sensed, sets SSC and clears PIP.                                                                                                                                                                                                                    |  |  |  |  |  |
|                                 |                  | Rewind causes two interrupts:                                                                                                                                                                                                                                      |  |  |  |  |  |
|                                 |                  | a. Rewind underway                                                                                                                                                                                                                                                 |  |  |  |  |  |
|                                 |                  | b. SSC when BOT is sensed (rewind 'job<br>done').                                                                                                                                                                                                                  |  |  |  |  |  |
| 11                              | Drive Clear      | Similar to Initialize. Resets all TM02 and selected transport logic only. Does not affect unselected transports.                                                                                                                                                   |  |  |  |  |  |
| 25                              | Erase            | Erases approximately 3 in. of tape. Clears GO bit and sets ATA on termination.                                                                                                                                                                                     |  |  |  |  |  |
| 27                              | Write Tape Mark  | Writes a special tape record on the selected transport<br>Clears GO bit and sets ATA bit on termination (Para-<br>graph 1.6.1.2).                                                                                                                                  |  |  |  |  |  |
| 31                              | Space Forward    | Moves tape forward (toward EOT) on the selected<br>transport over the number of records specified by the<br>Frame Count register. Aborts space operation if TM of<br>EOT is detected prior to specified frame count. Clears<br>GO bit and sets ATA on termination. |  |  |  |  |  |

## Table 3-3Command Function Codes

\*Requires manual intervention to return transport on-line.

¢.

| Function Code F(0-5)<br>(octal) | Operation           | Description                                                                                                                                                                                                                                                           |
|---------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 33                              | Space Reverse       | Moves tape in reverse (toward BOT) on the selected<br>transport over the number of records specified by the<br>Frame Count register. Aborts space operation if TM or<br>BOT is detected prior to specified frame count. Clears<br>GO bit and sets ATA on termination. |
| 51                              | Write Check Forward | Does a word-by-word comparison of specified memory<br>locations with the tape record read from tape in the<br>forward direction.                                                                                                                                      |
| 57                              | Write Check Reverse | Same as write-check forward except for reverse tape motion.                                                                                                                                                                                                           |
| 61                              | Write Forward       | Writes forward one tape record on the selected transport. Record length is determined by Frame Count register. Clears GO bit on command termination.                                                                                                                  |
| 71                              | Read Forward        | Reads forward one tape record on the selected transport.<br>Clears GO bit on command termination.                                                                                                                                                                     |
| 77                              | Read Reverse        | Reads reverse one tape record on the selected transport.<br>Clears GO bit on command termination (see Note).                                                                                                                                                          |
|                                 |                     | NOTE                                                                                                                                                                                                                                                                  |
|                                 |                     | Do not use this mode unless whole<br>PDP-11 data words were written in the<br>record.                                                                                                                                                                                 |

### Table 3-3 (Cont)Command Function Codes

### 3.5.1 Non-Data Transfer Commands

Non-data transfer commands do not cause the RH70 to become busy (RDY asserted). Therefore, other commands can be issued to other drives while a non-data transfer command is in progress. A non-data transfer command is terminated when the Attention bit for the specified drive is asserted. The assertion of the Attention bit, upon completion of a non-data transfer command, will cause an interrupt if the IE bit is set and RDY is asserted.

### 3.5.2 Data Transfer Commands

Data transfer commands cause the RH70 to become busy (RDY negated). No other commands can be issued while a data transfer command is in progress. Termination of a data transfer command is indicated by the re-assertion of RDY. Assertion of RDY, upon completion of a data transfer command, will cause an interrupt if IE is set. If a data transfer and a non-data transfer command are in progress (on different drives), an interrupt will occur only on the assertion of RDY even though the Attention bit (asserted on completion of the non-data transfer command) may be asserted before the RDY bit. Data transfer commands are read, write, and write check and cause the transfer of data over the data bus (synchronous) portion of the Massbus. The parameters specified by the program during the issuance of these commands are described as follows:

Bus Address – The bus address represents the starting memory location that the data will be read from (for a write) or written into (for a read). The address occupies the 16 bits of the MTBA bus address register and six bits of the MTBAE bus address extension register. Selected TM02 Tape Controller – The TM02 is selected by writing the MTCS2 register in the RH70. Bits 0 through 2 of the register are the unit select bits that specify the desired TM02.

Word Count – The word count is a count of the number of words to be transferred to or from the tape drive. The MTWC word count register is loaded with the two's complement of the number of words to be transferred and is incremented toward zero for each word transferred to or from memory. Overflow to zero terminates the Unibus transfer.

Frame Count – The MTFC frame count register specifies the number of frames (bytes) to be written on tape. Each sixteen-bit PDP-11 word is divided into two frames. Consequently, the frame count register is loaded with twice the number in the MTWC register for normal or 15 mode or four times the number in the MTWC register for core dump mode. The frame count register is loaded with the two's complement of the number of frames to be written. Overflow to zero terminates transfers on the slave bus. Since the frame count register is located in the TM02 tape controller, writing this register requires the RH70 to perform a Massbus cycle. If the frame count register overflows before word count, the transfer may be terminated by FCE (see below). If word count overflows before frame count, the rest of the record is zero-filled.

Normally, the frame count register is set to twice the word count in normal and 15 mode. In core dump mode, the frame count is set to four times the word count. If less than two frames of the last word are desired in normal or 15 mode, the frame count register may be loaded with an odd number. If less than four frames of the last word are desired in core dump mode, the frame count register may be loaded to 1, 2, or 3 less than four times the word count. For example, if 21 frames were to be transferred in normal mode, the frame count register is set to the two's complement of 21 and the word count register is set to the two's complement of 11. Frame count would overflow before word count and the last byte would be transferred as Os. No FCE occurs in this case. Frame count need not be specified in a read operation or a write-check operation and is automatically reset in these cases. At the end of a read or write-check operation, the frame count is equal to the number of frames read from tape.

Selected Tape Transport, Format Character Packing and Tape Density – These parameters are specified by the program by writing the MTTC tape control register. Bits 0 through 2 of this register are slave select bits which select the appropriate tape transport (designated slave). Bits 4 through 7 of this register are the format select bits which specify Massbus-to-tape character formatting during a write (or tape character-to-Massbus formatting during a read operation). Bits 8 through 10 of this register specify the tape density (1600 bpi for PE, 800 bpi for NRZI).

3.5.2.1 Write Data Transfer – After the above parameters are specified, the data transfer is initiated by loading a write command function code in the MTCS1 register in the RH70 and setting the GO bit. This process logically connects the data portion (synchronous) of the TM02 to the RH70 as this is the path that the data will be transferred over.

Memory cycles are initiated by the RH70 and the data words from memory are transferred to the input of the data buffer (Figure 1-5).

For each data word transferred, the word count is incremented by 1 and the bus address is incremented by 2. If double words are transferred, the bus address is incremented by 4. The data words are clocked into and "bubble" through the data buffer. When the first data word reaches the top, it is automatically clocked into the output buffer (OBUF). When the data buffer is filled and a word is in OBUF, the RH70 asserts the RUN signal which signals the TM02 to begin assembling characters and writing on tape.

The TM02 accepts the first data word, converts it into two tape characters, and outputs it to the TU45 tape transport. It then sends a sync clock (SCLK) signal to the RH70 requesting another data word. The RH70 receives SCLK and echoes it back as write clock (WCLK) along with the next data word. The TM02 assembles this into two tape characters, transfers it to the TU45, and issues another SCLK. The process continues until frame count overflow is detected indicating that the desired number of characters have been transferred.

### NOTE

If the word count register is set to less than twice the frame count, word count overflow will occur first. This causes the run line to be negated and will cause 0s to be written in the rest of the record. If the word count register is set to more than twice the word count, frame count overflow will occur first and may cause a frame count error (FCE).

| Command                             | Word<br>Count | Slave<br>Select | Frame<br>Count | Bus Ad-<br>dress/Ext. | Unit<br>Select | Density | Format | Function Code<br>GO |
|-------------------------------------|---------------|-----------------|----------------|-----------------------|----------------|---------|--------|---------------------|
| Read,<br>Read Reverse               | x             | X               | 1              | х                     | X              | x       | х      | X                   |
| Write                               | х             | x               | х              | x                     | X              | x       | х      | х                   |
| Write-check,<br>Write Check Reverse | x             | х               |                | X                     | x              | x       | х      | х                   |
| Space                               |               | x               | X              |                       | x              | X       |        | х                   |
| Erase                               |               | x               |                |                       | X              |         | -<br>- | х                   |
| Rewind,<br>Rewind Off-line          |               | x               |                |                       | x              |         |        | x                   |
| Write Tapemark                      |               | х               |                | -                     | x              | x       |        | X                   |
| NOP                                 |               |                 |                |                       |                |         |        | х                   |
| Drive Clear                         |               | x               |                |                       | х              |         |        | X                   |

Table 3-4 TWU45 Commands and Required Parameters

Notes: (1) Frame count for a space operation is loaded with 2's complement of number of records to be spaced.

> (2) GO bit must be loaded last. The order of specifying the other parameters is immaterial.

(3) X indicates that the item must be specified, e.g., word count specified for read, write, and write check.

**3.5.2.2 Read Data Transfer** – In a read operation, the data more save transferred from the tape drive to memory via the TM02 and RH70 and cache. The data path functionally consists of the TM02/TU45, RH70 data buffer, cache memory and main memory (Figure 1-5).

The data transfer is initiated by loading a Read command function code in the MTCS1 register in the RH70 and setting the GO bit. This process logically connects the data portion (synchronous) of the TM02 to the RH70 as this is the path that the data will be transferred over.

The Run line is asserted by the RH70 and when the tape is up to speed, the TM02 receives two tape characters from the TU45 tape transport, assembles them into a 16-bit word, and sends it to the RH70 data buffer accompanied by SCLK. When the data word sequences through the data buffer to OBUF, the RH70 initiates a memory request to main memory via cache. When memory is ready, it will accept the data.

The TM02 waits for the next two characters and, on the negation of SCLK, transfers the second word to the RH70. The process continues until the inter-record gap is detected. At this point, the TM02 sends EBL to the RH70 to terminate the data transfer.

#### NOTE

If the Word Count register overflows before the inter-record gap, only the number of words designated in the Word Count register will be transferred. In this case, the RH70 will ignore the remaining words and wait for EBL in the drive to terminate the data transfer. If EBL occurs before word count overflow, a frame count error (FCE) is flagged. **3.5.2.3** Write-Check Data Transfer – The third type of data transfer is a write-check and is initiated when a write-check function is specified in the MTCS1 register and the GO bit is set. In this operation, a record which has previously been written onto the tape is read from the tape. This data is compared to the data in memory originally used to write on the tape. The comparison is accomplished by Exclusive OR gates, and if any of the bits fail to compare, a write-check error occurs. This method allows automatic verification that the data on tape agrees with the contents of memory.

**3.5.2.4 Data Transfer Rates** – The data transfer rate from the drive is determined by the frequency of the data on tape. The basic data transfer rates are listed below:

| PE   | 1600 BPI – 8.4 $\mu$ s/character |
|------|----------------------------------|
| NRZI | 800 BPI – 16.8 $\mu$ s/character |

#### 3.6 REGISTER DESCRIPTIONS

The following paragraphs provide a description of each bit in the RH70 and TM02 registers. Figure 3-2 shows each register and the associated bits in each register.

### 3.6.1 Control and Status 1 (MTCS1) Register (772440)

This register is utilized by both the controller and the mass storage device to store the device commands and hold operational status. Register bits 0 through 5, 11, and 12 are dedicated for use by the drive and are physically located in each drive attached to the controller. When reading or writing this register, the selected drive (indicated by bits 2 through 0 in the MTCS2 register) will respond in those bit positions.

When the program reads, writes a word, or writes the low byte of this register, a register cycle will be initiated to the selected drive over the Massbus. If the unit selected does not exist or respond, a NED (non-existing drive) error will result. The program may, however, write the upper byte of this register without regard to the unit selected and without affecting any drive.

Register bits 0 through 5 indicate the command to be performed and are actually stored in the selected drive. The controller will always interrogate the command code being passed to the drive by the program and will prepare for the appropriate memory cycle required by data transfer operations. Data transfer command codes are designated by  $51_8$  through  $77_8$  (always odd since the GO bit must be asserted to execute the function) and will cause the controller to

become busy (RDY negated) until the completion of the operation. When the controller is busy, no further data transfer commands may be issued (see PGE bit 10 in MTCS2). Non-data transfer commands, however, may be issued at any time and to any drive which is not busy.

While a data transfer is in progress, unit select bits U(02:00) in the MTCS2 register may be changed by the program to issue a non-data transfer command to another drive. This will not affect the data transfer.

When a non-data transfer command code is written into MTCS1 while a data transfer is taking place, only the even (low) byte of MTCS1 should be written. This will prevent the program from unintentionally changing MTCS1 status bits (A16, A17) if the transfer is completed just before the register is written. (While the RDY bit is negated, the RH70 prevents program modification of these control bits even when the write is done into the odd byte.)

Figure 3-3 shows the MTCS1 bit format and Table 3-5 provides a description of each bit.

#### 3.6.2 Word Count (MTWC) Register (772442)

This register is loaded by the program with the 2's complement of the number of words to be transferred. During a data transfer, it is incremented by 1 each time a word is transmitted to or from memory.

Figure 3-4 shows the MTWC bit format, and Table 3-6 provides a description of each bit.

#### 3.6.3 Bus Address (MTBA) Register (772444)

This device register is used by the RH70 to address the memory location in which a transfer is to take place. The MTBA register forms the lower 16 bits of address which combine with MTBAE bits 05 through 00 to create the 22-bit memory address. This register should be loaded by the program with the starting memory address. During forward operations, this register is loaded with the lowest value memory address, while in reverse operations, this register is loaded with the highest value memory address. Each time a data transfer is made, the register is incremented by 2. If a double data word is transferred, the register is incremented by 4. For read reverse operations, the register is decremented by two for a single word data transfer or four for a double word transfer. If the BAI (Bus Address Increment Inhibit) bit (bit 03 of MTCS2) is set, the incrementing of the MTBA register is inhibited and all transfers take place to or from the starting memory address. Figure 3-5 shows the MTBA bit usage, and Table 3-7 provides a description of each bit.

|             |                                    | 15          | 14        | 13        | 12         | 11        | 10         | 9         | 8         | 7                | 6                 | 5                | 4                | 3                | 2                | 1         | 0                |
|-------------|------------------------------------|-------------|-----------|-----------|------------|-----------|------------|-----------|-----------|------------------|-------------------|------------------|------------------|------------------|------------------|-----------|------------------|
| MTCS1       | 772440<br>(Table 3-5)              | sc          | TRE       | MCPE      | 0          | DVA       | 0          | A17       | A16       | RDY              | IE                | F4               | F3               | F2               | F1               | FØ        | GO               |
| мтус        | 772442<br>(Table 3-6)              | WC<br>15    | WC<br>14  | WC<br>13  | WC<br>12   | WC<br>11  | WC<br>10   | WC<br>09  | WC<br>08  | WC<br>07         | WC<br>06          | WC<br>05         | WC<br>04         | WC<br>03         | WC<br>02         | WC<br>01  | WC<br>00         |
| МТВА        | 772444<br>(Table 3-7)              | BA<br>15    | BA<br>14  | BA<br>13  | BA<br>12   | BA<br>11  | BA<br>10   | BA<br>09  | BA<br>08  | BA<br>07         | BA<br>06          | BA<br>05         | BA<br>O4         | BA<br>03         | BA<br>02         | BA<br>01  | BA<br>ØØ         |
| MTFC        | 772446<br>(Table 3-8)              | FC<br>15    | FC<br>14  | FC<br>13  | FC<br>12   | FC<br>11  | FC<br>10   | FC<br>09  | FC<br>08  | FC<br>07         | FC<br>06          | FC<br>05         | FC<br>04         | FC<br>03         | FC<br>02         | FC<br>01  | FC<br>00         |
| MTCS2       | 772450<br>(Table 3-9)              | DLT         | WCE       | PE        | NED        | NEM       | PGE        | MXF       | MDPE      | OR               | IR                | CLR              | PAT              | BAI              | U2               | U1        | UØ               |
| MTDS        | 772452<br>(Table 3-10)             | ΑΤΑ         | ERR       | PIP       | MOL        | WRL       | ЕОТ        | Ø         | DPR       | DRY              | SSC               | PES              | SDWN             | IDB              | тм               | вот       | SLA              |
| MTER        | 772454<br>(Table 3-11)<br>(3-12)   | COR/<br>CRC | UNS       | OPI       | DTE        | NEF       | CS/<br>ITM | FCE       | NSG       | PEF/<br>LRC      | INC/<br>VPE       | DPAR             | FMT              | CPAR             | RMR              | ILR       | ILF              |
| MTAS        | 772456<br>(Table 3-13)             | Ø           | Ø         | Ø         | 0          | Ø         | Ø          | Ø         | Ø         | ATA<br>Ø7        | ATA<br>Ø6         | ATA<br>Ø5        | ата<br>Ø4        | ATA<br>Ø3        | ATA<br>Ø2        | ATA<br>Ø1 | ATA<br>00        |
| мтск        | 772460<br>(Table 3-14)             | Ø           | Ø         | 0         | 0          | Ø         | 0          | 0         |           | CRC7             | CRC6<br>DT6       | CRC5<br>DT5      | CRC4<br>/<br>DT4 | CRC3<br>/<br>DT3 | CRC2<br>/<br>DT2 | CRC1      | CRCØ<br>J<br>DTØ |
| MTDB        | 772462<br>(Table 3-15)             | DB<br>15    | DB<br>14  | DB<br>13  | DB<br>12   | DB<br>11  | DB<br>10   | DB<br>09  | DB<br>O8  | DB<br>07         | DB<br>06          | DB<br>O5         | DB<br>04         | DB<br>O3         | DB<br>02         | DB<br>01  | DB<br>ØØ         |
| MTMR        | 772464<br>(Table 3-16)             | MDF<br>Ø8   | MDF<br>07 | MDF<br>Ø6 | MDF<br>Ø5  | MDF<br>Ø4 | MDF<br>Ø3  | MDF<br>Ø2 | MDF<br>Ø1 | MDF<br>ØØ        | 200<br>BPI<br>CLK | мс               | мор<br>Ø3        | MOP<br>Ø2        | MOP<br>Ø1        | MOP<br>ØØ | мм               |
| MTDT        | 772466<br>(Table 3-17)             | NSA         | TAP       | мон       | 7CH        | DRQ       | SPR        | Ø         | DT<br>Ø8  | DT<br>Ø7         | DT<br>Ø6          | DT<br>Ø5         | DT<br>04         | DT<br>Ø3         | DT<br>Ø2         | DT<br>Ø1  | DT<br>ØØ         |
| MTSN        | 772470<br>(Table 3-18)             | SN<br>15    | SN<br>14  | SN<br>13  | SN<br>12   | SN<br>11  | SN<br>10   | SN<br>09  | SN<br>08  | SN<br>07         | SN<br>06          | SN<br>05         | SN<br>04         | SN<br>03         | SN<br>02         | SN<br>01  | SN<br>00         |
| MITC        | 772472<br>(Table 3-19)             | ACCL        | FCS       | тсw       | EAO<br>DTE | 0         | DEN<br>Ø2  | DEN<br>Ø1 | DEN<br>00 | FMT<br>SEL<br>Ø3 | FMT<br>SEL<br>Ø2  | FMT<br>SEL<br>Ø1 | FMT<br>SEL<br>00 | EV<br>PAR        | SS<br>2          | SS<br>1   | SS<br>Ø          |
| MTBA<br>(1  | E <sup>772474</sup><br>[able 3-20) | 0           | 0         | 0         | 0          | 0         | 0          | 0         | 0         | 0                | 0                 | A21              | A20              | A19              | A18              | A17       | A16              |
| MTCS3<br>(T | 3772476<br>Table 3-21)             | APE         | DPE<br>HI | DPE<br>LO | WCE<br>HI  | WCE<br>LO | DBL        | 0         | 0         | 0                | IE                | 0                | 0                | IPCK<br>3        | IPCK<br>2        | IPCK<br>1 | IPCK<br>O        |

,

Figure 3-2 RH70/TM02 Register Summary

3-10



- 211

مرقعة الأراقعة



|          | Bit                                                      | Set By/Cleared By                                                                                                                                                                                                                     | . Remarks                                                                                                                                                                                                                                                                                                                                               |
|----------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15       | SC<br>Special condition<br>Read only                     | Set by TRE, ATTN, or Massbus con-<br>trol parity error. Cleared by Unibus<br>INIT, controller clear, or by removing<br>the ATTN condition.                                                                                            | SC=TRE+ATTN+MCPE                                                                                                                                                                                                                                                                                                                                        |
| 14       | TRE<br>Transfer error<br>Read/write                      | Set by DLT, WCE, PE, NED, NEM,<br>PGE, MXF, MDPE, or a drive error<br>during a data transfer. Cleared by<br>Unibus INIT, controller clear, RH70<br>error clear, or by loading a data<br>transfer command with GO set.                 | TRE=DLT+WCE+PE+NED+NEM<br>+PGE+MXF+MDPE+(EXCP•EBL)                                                                                                                                                                                                                                                                                                      |
| 13       | MCPE<br>Massbus control<br>bus parity error<br>Read only | Set by parity error on Massbus control<br>bus while reading a remote register<br>(located in the drive). Cleared by<br>Unibus INIT, controller clear, RH70<br>error clear, or loading a data transfer<br>command with the GO bit set. | Parity errors that occur on the<br>Massbus control bus while writing a<br>drive register are detected by the drive<br>and cause the PAR error (MTER regis-<br>ter, bit 03) to set. Parity checking<br>occurs at the completion of the regis-<br>ter cycle (an MCPE, when reading the<br>MTCS1 register, would not be indi-<br>cated on the same cycle). |
| 12       | Not used                                                 | Always read as a 0.                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                         |
| 11       | DVA<br>Drive available<br>Read only                      | Always a 1 in the TM02 when read from an existing drive. Unit number in MTCS2 is an existing drive.                                                                                                                                   | Used in dual port drive applications.                                                                                                                                                                                                                                                                                                                   |
| 10       | Not used                                                 | Always read as a 0.                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                         |
| 09<br>08 | A17<br>A16<br>Unibus address<br>Read/write               | Upper extension bits of the MTBA<br>register. Cleared by Unibus INIT, con-<br>troller clear or by writing Os in these<br>bit positions.                                                                                               | These bits cannot be modified while<br>the RH70 is performing a data transfer<br>(RDY negated). Incremented by a<br>carry from the MTBA register during<br>data transfers to/from memory. These<br>bits can also be set/cleared through the<br>MTBAE register.                                                                                          |

|                    | Т      | a | ble 3-5  |     |             |
|--------------------|--------|---|----------|-----|-------------|
| <b>Control and</b> | Status | 1 | Register | Bit | Assignments |

,

| Bit                                        | Set By/Cleared By                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Remarks                                                                                                                                                                                                                              |
|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 07 RDY<br>Ready<br>Read only               | RDY normally=1. During data trans-<br>fers, RDY=0. The assertion of RDY<br>(transfer complete or TRE) will cause<br>an interrupt if IE=1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Indicates controller status. When set,<br>the controller will accept any com-<br>mand. When cleared, the controller is<br>performing a data transfer command<br>and will allow only non-data transfer<br>commands to be executed.    |
| 06 IE<br>Interrupt enable<br>Read/write    | IE is a control bit which can be set<br>only under program control. When<br>IE=1, an interrupt may occur due to<br>RDY or ATTN being asserted (Para-<br>graph 3.4). Cleared by Unibus INIT,<br>controller clear, or automatically<br>cleared when an interrupt is recog-<br>nized by the CPU. When a 0 is written<br>into IE by the program, any pending<br>interrupts are cancelled.                                                                                                                                                                                                                                                                                                                                                                                              | A program-controlled interrupt may<br>occur by writing 1s into IE and RDY<br>at the same time. This bit can be<br>set/cleared through the MTCS3 regis-<br>ter.                                                                       |
| 05-00<br>F4-F0<br>and GO bit<br>Read/write | F4-F0 are function (command) code<br>control bits that determine the action<br>to be performed by the RH70 and<br>TM02/TU45 as shown below.F4 F3 F2 F1 F0 GOFunction010001No operation0300011Rewind off-line070011Rewind off-line070011Rewind off-line070011Rewind off-line070011Rewind off-line070011Rewind off-line070011Rewind off-line070011Rewind off-line070011Rewind off-line070011Rewind off-line070111Write clear250101Space forward3101101330111Write check forward371011Read forward771111Read forward771111Read reverseThe GO bit (MTCS1, bit 0) must be<br>set to cause the controller or drive to<br>respond to a command. The GO bit is<br>respond to a command. The GO bit is<br>respond. The of the<br>operation.Cleared by Unibus INIT or controller<br>clear (w | The function code bits are stored in<br>the selected drive. Data transfer com-<br>mands, defined as F4•(F3+F2), always<br>cause the RH70 to become busy.<br>(RDY negated.) All other commands<br>are ignored by the RH70 Controller. |

,

 Table 3-5 (Cont)

 Control and Status 1 Register Bit Assignments

| 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| WC |
| 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |

CP-1326

Figure 3-4 Word Count Register Bit Usage

 Table 3-6

 Word Count Register Bit Assignments

| Bit                                     | Set By/Cleared By                                                                                                                                        | Remarks                                                  |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| 15–00<br>WC<br>Word count<br>Read/write | Set by the program to specify the<br>number of words to be transferred (2's<br>complement form). This register is<br>cleared only by writing 0s into it. | Incremented for each word transferred to or from memory. |

| 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| BA |    |
| 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | Ů  |

CP-1327

Figure 3-5 Bus Address Register Bit Usage

| Bit                                         | Set By/Cleared By                                                                                                                     | Remarks                                                                                                                                                                                                    |  |  |  |  |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 15 BA 15-01<br>01 Bus address<br>Read/write | Loaded by the program to specify the<br>starting memory address of a transfer.<br>Cleared by Unibus INIT or by con-<br>troller clear. | The MTBA register is incremented or<br>decremented by 4 for each double<br>data word transferred to or from<br>memory. For single-word operation,<br>the register is incremented or decre-<br>mented by 2. |  |  |  |  |
| 00                                          | Not used.                                                                                                                             | Always read as a 0.                                                                                                                                                                                        |  |  |  |  |

 Table 3-7

 Bus Address Register Bit Assignments

### 3.6.4 Frame Count (MTFC) Register (772446)

The frame count register is a 16-bit, read/write register that counts tape events. During a data transfer operation (read/write), this register is incremented each time a tape character is transferred to or from the tape. However, during a space operation, this register is incremented each time a record is detected. The register output may be read by the controller at any time; but the controller can only write into this register when the transport is not performing a space or data transfer (GO negated).

For a write operation, the frame count register is loaded, prior to write initiation, with the 2's complement of the number of tape characters to be written. In NRZ mode, the minimum number of characters that can be written is 13. During the writing process, the frame count register is incremented each time a tape character is recorded. Normal write data transfer termination is accomplished when the frame count register overflows to zero. For a space operation, the frame count register functions similarly to a write, except it is loaded with the 2's complement of the number of records to be spaced and is then incremented each time a record is detected. Space termination is accomplished when the register overflows to zero. For a read or write check operation, this register is automatically reset prior to read initiation. The register is then incremented each time a tape character is read. The register is not incremented for check characters (LRCC, CRCC). Thus, at the end of the read operation, the frame count register contains a count of the number of characters read.

Figure 3-6 shows the frame count register bit usage and Table 3-8 provides a description of each bit.

### 3.6.5 Control and Status 2 (MTCS2) Register (772450)

This register indicates the status of the controller and contains the drive unit number U(02:00). The unit number specified in bits 02 through 00 of this register indicates which drive is responding when registers are addressed that are located in a drive.

These are:

| MTCS1 (bits 5 thr | ough 0, 12 and 11) |
|-------------------|--------------------|
| MTDS              | MTDT               |
| MTER              | MTCK               |
| MTMR              | MTTC               |
| MTFC              | MTSN               |

Figure 3-7 shows the MTCS2 bit usage, and Table 3-9 provides a description of each bit.

| 15       | 14       | . 13     | 12       | 11       | 10       | 09       | 08       | 07       | 06       | 05       | . 04     | 03       | 02       | 01       | 00       |
|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| FC<br>15 | FC<br>14 | FC<br>13 | FC<br>12 | FC<br>11 | FC<br>10 | FC<br>09 | FC<br>O8 | FC<br>07 | FC<br>06 | FC<br>O5 | FC<br>04 | FC<br>03 | FC<br>02 | FC<br>01 | FC<br>00 |
| L        |          | <b>_</b> | 1        | L        | L        | L        |          |          | L        | L        | L        | L        | L        |          | L        |

CP- 1328

Figure 3-6 Frame Counter Bit Usage

 Table 3-8

 Frame Counter Bit Assignments

| Bit                                            | Set By/Cleared By                          | Remarks                                                                                                                                                                                                                                                      |
|------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15–00<br>FC 15–00<br>Frame count<br>Read/write | Cleared by writing Os in the bit locations | Designates in 2's complement form the number of records to be spaced over, characters to be written, or characters that have been read. Initiating a write or space command when the frame count register is loaded with zeros implies a count of $2^{16}$ . |

|   | 15  | 14  | 13 | 12 , | 11  | 10  | 09  | 08   | 07 | 06 | 05      | 04  | 03 ` | 02 | 01 | 00      |
|---|-----|-----|----|------|-----|-----|-----|------|----|----|---------|-----|------|----|----|---------|
|   | DLT | WCE | PE | NED  | NEM | PGE | MXF | MDPE | OR | IR | CLR     | PAT | BAI  | U2 | U1 | ບø      |
| - |     |     |    |      |     |     |     |      |    |    | · · · · |     | •    | •  | •  | 11-2974 |

Figure 3-7 Control and Status Register 2-Bit Usage

|    | Bit                                        | Set By/Cleared By                                                                                                                                                                                                                                                                                                                                                | Remarks                                                                                                                                                                                                                                      |
|----|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 | DLT<br>Data late<br>Read only              | Set when the controller is unable to<br>supply a data word during a write<br>operation or accept a data word during<br>a read or write-check operation at the<br>time the drive demands a transfer.<br>Cleared by Unibus INIT, controller<br>clear, RH70 error clear, or loading a<br>data transfer command with GO set.                                         | DLT causes TRE. Buffering is $8_{10}$ words deep in the controller, and a DLT error indicates a severely over-<br>loaded system.                                                                                                             |
| 14 | WCE<br>Write check error<br>Read only      | Set when the controller is performing<br>a write-check operation and a word on<br>the tape does not match the corre-<br>sponding word in memory. Cleared by<br>Unibus INIT, controller clear, RH70<br>error clear, or loading a data transfer<br>command with GO set.                                                                                            | WCE causes TRE. If a mismatch is<br>detected during a write-check com-<br>mand execution, the transfer termi-<br>nates and the WCE bit is set. The<br>mismatched data word from the tape<br>drive is displayed in the data buffer<br>(MTDB). |
| 13 | PE<br>Parity error<br>Read/write           | Set if a data parity error from memory<br>is detected while the controller is<br>performing a write or write-check<br>command. Cleared by Unibus INIT<br>controller clear, RH70 error clear, or<br>loading a data transfer command with<br>GO set.                                                                                                               | PE=APE+DPEOW+DPEEW<br>APE – address parity error<br>DPEOW – data parity error odd word<br>DPEEW – data parity error even word                                                                                                                |
| 12 | NED<br>Non-existent drive<br>Read only     | Set when the program reads or writes a drive register (CS1, DS, ER, MR, FC, DT, CK, TC, or SN) in a drive [selected by U(02:00)] which does not exist or is powered down. (The drive fails to assert TRA within $1.5 \mu$ s after assertion of DEM.) Cleared by Unibus INIT, controller clear, RH70 error clear, or loading a data transfer command with GO set. | NED causes TRE.                                                                                                                                                                                                                              |
| 11 | NEM<br>Non-existent<br>memory<br>Read only | Set when the controller is performing<br>a data transfer and the memory ad-<br>dress specified in MTBA and MTBAE<br>is non-existent (does not respond to<br>MSYN within $10 \mu$ s). Cleared by<br>Unibus INIT, controller clear, RH70<br>error clear, or loading a data transfer<br>command with GO set.                                                        | NEM causes TRE to set.                                                                                                                                                                                                                       |

 Table 3-9

 Control and Status Register 2 Bit Assignments

|    | Bit                                                   | Set By/Cleared By                                                                                                                                                                                                                                                                                                                                                                                                     | Remarks                                                                                                                                                                                                                                                                                       |
|----|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10 | PGE<br>Program error<br>Read only                     | Set when the program attempts to<br>initiate a data transfer operation while<br>the RH70 is currently performing one.<br>Cleared by Unibus INIT, controller<br>clear, RH70 error clear, or loading a<br>data transfer command with GO set.                                                                                                                                                                            | PGE causes TRE to set. The data<br>transfer command code is inhibited<br>from being written into the drive.                                                                                                                                                                                   |
| 09 | MXF<br>Missed transfer<br>Read/write                  | Set if the drive does not respond to a data transfer command within 650 $\mu$ s.<br>Cleared by Unibus INIT, controller clear, RH70 error clear, or loading a data transfer command with GO set.                                                                                                                                                                                                                       | MXF causes TRE to set. This bit can<br>be set or cleared by the program for<br>diagnostic purposes. This error occurs<br>if a data transfer command is loaded<br>into a drive which has ERR set, or if<br>the drive fails to initiate the command<br>for any reason (such as a parity error). |
| 08 | MDPE<br>Massbus data bus<br>parity error<br>Read only | Set when a parity error occurs on the<br>Massbus data bus while doing a read or<br>write-check operation. During main-<br>tenance operation, MDPE may occur<br>when writing or reading the MTDB<br>register if bad parity is detected as the<br>word is propagated through the data<br>buffer. Cleared by Unibus INIT, con-<br>troller clear, RH70 error clear, or<br>loading a data transfer command with<br>GO set. | MDPE causes TRE to set. Parity errors<br>on the Massbus data bus during write<br>operations are detected by the drive<br>and cause the PAR error (MTER regis-<br>ter, bit 03).                                                                                                                |
| 07 | OR<br>Output ready<br>Read only                       | Set when a word is present in the MTDB register and can be read by the program. Cleared by Unibus INIT, controller clear, or by reading DB (Paragraph 3.6.10).                                                                                                                                                                                                                                                        | Serves as a status indicator for diag-<br>nostic check of the data buffer.                                                                                                                                                                                                                    |
| 06 | IR<br>Input ready<br>Read only                        | Set when a word is written in the<br>MTDB register by the program.<br>Cleared when the data buffer (MTDB)<br>is full (contains eight words).                                                                                                                                                                                                                                                                          | Serves as a status indicator for diag-<br>nostic check of the data buffer.                                                                                                                                                                                                                    |
| 05 | CLR<br>Controller clear<br>Write only                 | When a 1 is written into this bit, the RH70 and all drives are initialized (Paragraph 3.2).                                                                                                                                                                                                                                                                                                                           | Unibus INIT also causes controller clear to occur.                                                                                                                                                                                                                                            |

 Table 3-9 (Cont)

 Control and Status Register 2 Bit Assignments

.

| ·         | Bit                                                      | Set By/Cleared By                                                                                                                                                                                                                  | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 04        | PAT<br>Parity test<br>Read/write                         | While PAT is set, the RH70 generates<br>even parity on both the control bus<br>and data bus of the Massbus. When<br>clear, odd parity is generated. Cleared<br>by Unibus INIT or controller clear.                                 | While PAT is set, the RH70 checks for<br>even parity received on the data bus<br>but not on the control bus. If PAT bit<br>is set (IPCK bits are all 0s) during<br>maintenance operations of the data<br>buffer, the data word loaded in the<br>data buffer will sequence through the<br>buffer with parity being calculated by<br>the hardware (controlled by IPCK<br>bits). When the data word reaches the<br>OBUF register, the parity checker<br>(controlled by PAT) will detect inverse<br>parity as an MDPE error. |
| 03        | BAI<br>Unibus address<br>increment inhibit<br>Read/write | When BAI is set, the RH70 will not<br>increment the BA register during a<br>data transfer. This bit cannot be<br>modified while the RH70 is doing a<br>data transfer (RDY negated). Cleared<br>by Unibus INIT or controller clear. | When set during a data transfer, all data words are read from or written into the same memory location.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 02-<br>00 | U 02–00<br>Unit select<br>Read/write                     | These bits are written by the program<br>to select a drive. Cleared by Unibus<br>INIT or controller clear.                                                                                                                         | The unit select bits can be changed by<br>the program during data transfer<br>operations without interfering with<br>the transfer. The CS1, DS, ER, MR,<br>FC, DT, CK, TC, and SN registers<br>contain bits that come from the<br>selected drive.                                                                                                                                                                                                                                                                        |

 Table 3-9 (Cont)

 Control and Status Register 2 Bit Assignments

### 3.6.6 Drive Status (MTDS) Register (772452)

This register contains the various status indicators for the selected drive. The status indicators displayed are those of the tape drive which is specified by the unit select bits (02:00) of the MTCS2 register. The register is a read-only

register. Figure 3-8 shows the MTDS bit usage, and Table 3-10 provides a description of each bit. Writing into this register will not cause an error and will not modify any of the status bits.



Figure 3-8 Drive Status Register Bit Usage

|    | Bit                                            | Set By/Cleared By                                                                                                                                                                                                                                                                                                                                                                                | Remarks                                                                                                                                                                                                                                                                                                                                                     |
|----|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 | ATA<br>Attention active<br>Read only           | Set by the drive when there is an<br>attention condition in that drive.<br>Cleared by Unibus INIT, controller<br>clear, drive clear, loading a command<br>with the GO bit set, or loading a 1 in<br>the MTAS register in the bit position<br>corresponding to the drive's unit<br>number. (The last two methods of<br>clearing the ATA bit will not clear the<br>error indicators in the drive.) | <ul> <li>An attention condition indicates one of the following:</li> <li>1. The TM02 and the selected transport require servicing due to SSC (see bit 6 in this Table).</li> <li>2. The TM02 and the selected transport have become ready after a non-data transfer operation.</li> <li>3. At the completion of any operation with EOT asserted.</li> </ul> |
| 14 | ERR<br>Error summary<br>Read only              | Set when one or more of the error bits<br>is set in the MTER register of the<br>selected drive. Cleared by Unibus<br>INIT, controller clear, or by drive<br>clear.                                                                                                                                                                                                                               | This bit is the logical OR of all the bits<br>in the MTER register. This bit is not<br>cleared by loading a command other<br>than drive clear. While ERR is<br>asserted, commands other than drive<br>clear are not accepted by the drive.                                                                                                                  |
| 13 | PIP<br>Positioning in<br>progress<br>Read only | Set by the drive while the space or<br>rewind command is under way.<br>Cleared at the completion of the<br>operation.                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                             |
| 12 | MOL<br>Medium on-line<br>Read only             | Set when the selected slave is loaded<br>and the on-line switch activated. This<br>condition is necessary for response to<br>any commands — if GO=1 and<br>MOL=0, the command is aborted and<br>UNS and ATA are asserted. This bit is<br>not affected by drive clear or INIT.                                                                                                                    | Indicates selected slave is ready for<br>immediate use. Any change in status<br>of MOL will set ATA.                                                                                                                                                                                                                                                        |
|    | WRL<br>Write locked<br>Read only               | Set whenever a reel of tape without a<br>write enable ring is loaded on the<br>selected slave. This bit is not affected<br>by drive clear or INIT.                                                                                                                                                                                                                                               | Indicates that the selected slave transport is write protected.                                                                                                                                                                                                                                                                                             |
| 10 | EOT<br>End of tape<br>Read only                | Set when the EOT marker is recog-<br>nized during forward tape motion.<br>Cleared when the EOT marker is<br>passed over during reverse tape<br>motion. This bit is not affected by<br>drive clear or INIT, however, execu-<br>tion of a rewind command causes EOT<br>to be cleared.                                                                                                              |                                                                                                                                                                                                                                                                                                                                                             |

## Table 3-10Drive Status Register Bit Assignments

|    | Bit                                         | Set By/Cleared By                                                                                                                                                                                                                                                                                                                                                                   | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09 | Not used                                    |                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 08 | DPR<br>Drive present<br>Read only           | Always set in the TU45/TM02 system.                                                                                                                                                                                                                                                                                                                                                 | This bit is a hardwired 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 07 | DRY<br>Drive ready<br>Read only             | Set by INIT or at the completion of a command. Cleared whenever a valid command (with the GO bit asserted) is loaded into MTCS1.                                                                                                                                                                                                                                                    | Indicates that the drive is on-line and<br>prepared to accept a command. It does<br>not necessarily indicate that the slave<br>is ready to accept a command (see<br>SPR, MOL, PIP).                                                                                                                                                                                                                                                                                                  |
| 06 | SSC<br>Slave status change<br>Read only     | <ul> <li>Set when any slave transport requires attention due to one of the following conditions:</li> <li>a) Completion of a rewind</li> <li>b) Power failure</li> <li>c) Coming on-line</li> <li>d) Going off-line</li> <li>Cleared by INIT. Drive clear will clear this bit if the SSC condition was raised by the selected slave and no other slaves are posting SSC.</li> </ul> | Setting SSC causes ATA to be asserted<br>as soon as DRY becomes asserted.<br>ATA is asserted immediately if DRY is<br>asserted. More than one slave can be<br>asserting SSC simultaneously. Each<br>drive must be polled (for changes in<br>SPR, MOL, PIP), in turn, and after<br>servicing, a drive clear should be used<br>to clear the SSC on that slave. All<br>drives must be polled when SSC is<br>serviced since an interrupt will only<br>occur on SSC transitioning to a 1. |
| 05 | PES<br>Phase encoded<br>status<br>Read only | Set when the selected slave is in PE<br>mode. Cleared when the selected slave<br>is in NRZI mode. This bit is not<br>affected by drive clear or INIT.                                                                                                                                                                                                                               | Reflects the format mode in which the formatter is operating.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 04 | SDWN<br>Slowing down<br>Read only           | Set during the period when tape<br>motion is stopping. This bit is not<br>affected by drive clear or INIT.                                                                                                                                                                                                                                                                          | DRY is asserted on the leading edge of SDWN.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 03 | IDB<br>Identification burst<br>Read only    | Set in PE mode on recognition of the PE identification burst. Cleared when another command is issued, or cleared by drive clear or INIT.                                                                                                                                                                                                                                            | In the forward direction, the bit<br>remains set through the reading,<br>writing, or spacing operation. On a PE<br>tape, IDB should be asserted after any<br>tape motion operation which began<br>from BOT.                                                                                                                                                                                                                                                                          |

# Table 3-10 (Cont) Drive Status Register Bit Assignments

|    | Bit                                   | Set By/Cleared By                                                                                                                                                                     | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02 | TM<br>Tape mark<br>Read only          | Set when a tape mark is detected and<br>remains set until the next tape motion<br>operation is initiated. Cleared by INIT<br>or drive clear.                                          | Indicates detection of tape mark. The<br>phase encoded tape mark written by<br>the TU45 consists of 40 characters<br>with zeros in physical tracks 1, 2, 4, 5,<br>and 8 with tracks 3, 6, 7, 9 dc erased.<br>The NRZI filemark written by the<br>TU45 consists of a single character<br>record followed by the LRCC for that<br>record. CRCC is held 0 for 9-track<br>recording of tape mark. The single<br>character contains octal 023. TM<br>should be asserted after the comple-<br>tion of a write tape mark command. |
| 01 | BOT<br>Beginning of tape<br>Read only | Set when the selected slave detects the<br>BOT marker. This bit is not affected<br>by drive clear or INIT. Cleared by<br>passing BOT (Beginning of Tape) in<br>the forward direction. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 00 | SLA<br>Slave attention<br>Read only   | Set by a selected slave which requires<br>attention due to coming on-line.<br>Cleared by drive clear or INIT.                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

 Table 3-10 (Cont)

 Drive Status Register Bit Assignments

### 3.6.7 Error (MTER) Register (772454)

There are 16 different error conditions that can be detected in the TM02/TU45 tape drive system. The error register is a 16-bit, read-only register which stores all of the tape system error indications.

TM02/TU45 errors are categorized as class A and class B. Class B errors will terminate an in-progress data transfer; a class A error will not. However, the Massbus controller is notified of any error during a data transfer by the immediate assertion of EXC H on the Massbus. If the TM02/TU45 is not performing any operation, or is performing a rewind (i.e., the GO bit is clear), the controller is immediately notified of an error condition by the assertion of ATTN H on the Massbus.

Figure 3-9 illustrates the error register bit usage and Table 3-11 provides a description of each bit. Table 3-12 lists the various operations and the associated error conditions which can occur during normal operation of the system. After performing one of the operations listed at the left of the table, only errors indicated by an X may be present in the MTER register. Presence of any other errors indicate a hardware malfunction.



Figure 3-9 Error Register Bit Usage

|      | Bit                                                         | Set By/Cleared By                                                                                                                                                                                                                                                                                                                                    | Remarks                                                                                                                                                       |
|------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15   | COR/CRC<br>Correctable data<br>error/CRC error<br>Read only | PE mode – set on a tape character.<br>Therefore, PE error correction logic<br>was able to correct the data on-the-fly<br>and good data was transferred to<br>memory.<br>NRZI mode – set when the CRC<br>character generated from read back<br>data does not agree with the CRC read<br>from tape. Cleared by drive clear or<br>INIT.                 | In the PE case, when the single dead<br>track is accompanied by a parity error,<br>the data bit in the dead track is<br>inverted. COR/CRC is a class A error. |
| 14   | UNS<br>Unsafe<br>Read only                                  | Set if the GO bit in the MTCS1<br>register is set, the MOL bit in the<br>MTDS register is reset, and a command<br>code other than drive clear is issued.<br>Also set if the TM02 detects an immi-<br>nent power fail condition (AC LO<br>asserted, DC LO not asserted).                                                                              | UNS is a class B error.                                                                                                                                       |
|      |                                                             | If UNS is caused by GO=1 while<br>MOL=0, it is cleared by RH70 CLR or<br>DRIVE CLEAR. If UNS is caused by a<br>transient voltage-low condition, it can<br>be cleared by INIT or drive clear when<br>voltage returns to an acceptable level.<br>If UNS is caused by a permanent<br>voltage – low condition, it cannot be<br>cleared.                  |                                                                                                                                                               |
| (13) | OPI<br>Operation<br>incomplete<br>Read only                 | A read or space operation indicates<br>that a tape record has not been<br>detected within 4.3 sec from command<br>initiation. A write operation indicates<br>that a read-after-write tape record has<br>not been detected within 0.43 sec from<br>command initiation. Can also indicate<br>that NSG > 0.8 inches. Cleared by<br>INIT or drive clear. | OPI is a class B error. Also, OPI can be<br>set when a rewind command is issued<br>at BOT.                                                                    |

Table 3-11 Error Register Bit Assignments = hard Error

,

|      | Bit                                            | Set By/Cleared By                                                                                                                                                                                                                                                                                                                                                                       | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (12) | DTE<br>Drive timing error<br>Read only         | Set (1) during a write operation if<br>WCLK was not received from the<br>RH70 in time to provide a valid tape<br>character, or (2) when a data transfer<br>is attempted when the bus of the<br>Massbus is already occupied (OCC=1).<br>Cleared by INIT or drive clear.                                                                                                                  | When DTE is asserted, the drive also<br>asserts EBL and EXC and aborts the<br>command.<br>Case 1 can be distinguished from case<br>2 by monitoring the MTFC frame<br>count register. In case 1, this register is<br>incremented at least once since it was<br>loaded. In case 2, this register will<br>contain the same number with which<br>it was loaded prior to the issuance of<br>the data transfer command. During a<br>read operation, DTE can occur only<br>due to case 2. DTE is a class B error. |
|      | NEF<br>Non-executable<br>function<br>Read only | <ol> <li>Set when:</li> <li>A write operation is attempted<br/>on a write-protect transport.</li> <li>A space reverse, read reverse, or<br/>write check reverse is attempted<br/>when the tape is at BOT.</li> <li>The DEN 2 bit in the tape<br/>control register does not agree<br/>with the PES status bit (i.e.,<br/>selected drive not capable of<br/>selected density).</li> </ol> | NEF is a class B error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      |                                                | <ul> <li>4. A space or write operation is attempted when FCS=0 in the tape control register.</li> <li>5. A read or write operation is</li> </ul>                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      | •                                              | attempted with DEN2=0 in the<br>tape control register and the 2's<br>complement of a number less<br>than 13 is in the frame count<br>register.<br>Cleared by drive clear or INIT.                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

,

.

### Table 3-11 (Cont) Error Register Bit Assignments

|              | Bit                                                                  | Set By/Cleared By                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Remarks                                                                                                                                           |
|--------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 10           | CS/ITM<br>Correctable skew/<br>illegal tape mark<br>Read only        | In PE mode, this bit is set when<br>excessive but correctable skew is<br>detected in data read back from tape.<br>It is a warning only, and does not<br>indicate that bad data was read from<br>tape.<br>In NRZI mode, this bit is set when a<br>bit pattern is detected on tape which<br>has the general characteristics of an<br>NRZI filemark (specifically, two single<br>characters separated by seven blank<br>character spaces) but which does not<br>contain the exact data expected in an<br>NRZI filemark. Cleared by drive clear<br>or INIT. | When such a bit pattern is detected in<br>NRZI mode, both tape marks in the<br>DS register and CS/IFM in the ER<br>register will become asserted. |
| <b>709</b>   | FCE<br>Frame count error<br>Read only                                | Set when a space operation has termi-<br>nated and the frame counter is not<br>cleared. Also set when the RH70 fails<br>to negate RUN when the TM02 asserts<br>EBL. Cleared by drive clear or INIT.                                                                                                                                                                                                                                                                                                                                                     | FCE is a class A error.                                                                                                                           |
| 64r2<br>08   | NSG<br>Non standard gap<br>Read only                                 | Set after a data transfer operation<br>whenever any tape characters are read<br>while the read head is scanning the<br>first half of the interrecord gap.<br>Cleared by drive clear or INIT.                                                                                                                                                                                                                                                                                                                                                            | NSG is a class A error.                                                                                                                           |
| eext  <br>07 | PEF/LRC<br>PE format<br>error/LRC<br>Read only                       | Set in PE mode when an invalid<br>preamble or postamble is detected. Set<br>in NRZI mode when the LRC char-<br>acter generated from readback data<br>does not match the LRC character<br>read from tape. Cleared by drive clear<br>or INIT.                                                                                                                                                                                                                                                                                                             | PEF/LRC is a class A error.                                                                                                                       |
| nt lin 06    | INC/VPE<br>Incorrectable data/<br>vertical parity error<br>Read only | <ul> <li>A PE read operation indicates that one of the following has occurred:</li> <li>1. Multiple dead tracks</li> <li>2. Parity errors without dead tracks</li> <li>3. Skew overflow</li> <li>During an NRZI read operation, indicates that a vertical parity error has occurred or that data has occurred after the skew delay is over. Cleared by drive clear or INIT.</li> </ul>                                                                                                                                                                  | INC/VPE is a class A error.                                                                                                                       |

# Table 3-11 (Cont) Error Register Bit Assignments

|     | Bit                                                  | Set By/Cleared By                                                                                                                                                                                                                                                                        | Remarks                                                                                                                                                                                                                                               |
|-----|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 05  | DPAR<br>Data bus parity<br>error<br>Read only        | Set when a parity error is detected on<br>the Massbus data lines during a write<br>operation. Cleared by drive clear or<br>INIT.                                                                                                                                                         | DPAR is a class A error. Can be forced<br>set by the PAT bit (bit 04 of MTCS2).                                                                                                                                                                       |
| 04  | FMT<br>Format error<br>Read only                     | Set when a data transfer is attempted<br>with an incorrect format code (i.e., the<br>tape format code loaded in the MTTC<br>register is not implemented on that<br>TM02). Cleared by drive clear or INIT.                                                                                | Tape motion is inhibited; EXC and<br>EBL are asserted. DRY and ATA are<br>asserted on the negation of EBL. FMT<br>is a class B error.                                                                                                                 |
| 03  | CPAR<br>Control bus parity<br>error<br>Read only     | Set when a parity error is detected on<br>the Massbus control lines during a<br>control bus write operation. Cleared<br>by drive clear or INIT.                                                                                                                                          | Detection of CPAR does not interfere<br>with the register write sequence except<br>during a write to the MTCS1 register<br>which suppresses setting of the GO bit.<br>CPAR is a class A error. Can be forced<br>set by the PAT bit (bit 04 of MTCS2). |
| 02  | RMR<br>Register modification<br>refused<br>Read only | Set when the controller attempts to<br>write into any implemented TU45<br>register except the maintenance<br>register or the attention summary<br>register while the GO bit is asserted. If<br>RMR occurs, the addressed register is<br>not modified. Cleared by drive clear or<br>INIT. | RMR is a class A error.                                                                                                                                                                                                                               |
| 01  | ILR<br>Illegal register<br>Read only                 | Set when a read or write from a non-existent register is attempted.<br>Cleared by drive clear or INIT.                                                                                                                                                                                   | No register modification should occur.<br>On a control bus read, all zeros are<br>gated onto the control lines. ILR is a<br>class A error.                                                                                                            |
| 00) | ILF<br>Illegal function<br>Read only                 | Set when the GO bit is asserted and a function code not implemented by the TM02/TU45 is attempted. Cleared by drive clear or INIT.                                                                                                                                                       | ILF is a class B error.                                                                                                                                                                                                                               |

~

### Table 3-11 (Cont) Error Register Bit Assignments

.

٠

| OPERATIONS                                                  |                  | ERRORS           |                  |                   |                  |                   |         |         |           |                  |        |                   |        |        |        |         |
|-------------------------------------------------------------|------------------|------------------|------------------|-------------------|------------------|-------------------|---------|---------|-----------|------------------|--------|-------------------|--------|--------|--------|---------|
|                                                             | ILF <sup>1</sup> | ILR <sup>1</sup> | RMR <sup>1</sup> | CPAR <sup>1</sup> | FMT <sup>1</sup> | DPAR <sup>1</sup> | INC/VPE | PEF/LRC | BATE NSC, | FCE <sup>1</sup> | CS/IFM | NEF <sup>12</sup> | DTE    | OPI    | 2 SNU  | COR/CRC |
| WRITE TO ANY REGISTER*<br>READ FROM ANY REGISTER            |                  | x<br>x           | x                | x                 |                  |                   |         | -       |           |                  |        |                   |        |        |        |         |
| LOAD NO-OP WITH GO=1<br>LOAD REWIND OFF LINE WITH GO=1      | x<br>x           | x<br>x           | X<br>X           | X<br>X            |                  |                   |         |         |           |                  |        | x<br>x            |        |        | X<br>X |         |
| LOAD REWIND ON LINE WITH GO=1<br>LOAD DRIVE CLEAR WITH GO=1 | x<br>x           | x<br>x           | x<br>x           | x<br>x            |                  |                   |         |         |           |                  |        | x                 |        |        | x<br>x |         |
| LOAD WRITE FMK WITH GO=1                                    | X<br>X           | x<br>x           | x<br>x           | X                 |                  |                   | х       | x       | x         |                  | x<br>x | x<br>x            |        | x      | X<br>X |         |
| LOAD SPACE FWD WITH GO=1                                    | X                | x                | X                | X                 |                  |                   |         |         |           | x                | A      | X                 |        | x      | X      | -       |
| LOAD SFACE REV WITH GO-1<br>LOAD WRITE CHECK FWD WITH GO=1  | X                | x                | x                | x                 | x                |                   | x       | x       | x         | x                | x      | X                 | x      | x      | x      | x       |
| LOAD WRITE CHECK REV WITH GO=1<br>LOAD WRITE FWD WITH GO=1  | x<br>x           | x<br>x           | x<br>x           | x<br>x            | x<br>x           | x                 | x<br>x  | x<br>x  | x<br>x    | x<br>x           | x<br>x | x<br>x            | x<br>x | x<br>x | x<br>x | x<br>x  |
| LOAD READ FWD WITH GO=1<br>LOAD READ REV WITH GO=1          | x<br>x           | x<br>x           | x<br>x           | X<br>X            | x<br>x           |                   | x<br>x  | x<br>x  | x<br>x    | x<br>x           | x<br>x | x<br>x            | x<br>x | x<br>x | x<br>x | x<br>x  |
| MASS BUS INIT<br>WRITE TO AS OR MT REG                      |                  | x                |                  | x                 |                  |                   |         |         |           |                  |        |                   |        |        | x      |         |

### Table 3-12 Error Conditions

\*Except MTAS or MTMR registers

TM02 operations with errors that could be detected during those operations and remain asserted after the operation is complete:

<sup>1</sup> Most likely a programmer-caused error.

<sup>2</sup> Possible operator errors (WRL, off-line).

### 3.6.8 Attention Summary (MTAS) Register (772456)

The attention summary register is a read/write "pseudoregister," which consists of from one to eight bits depending on the number of TM02s in the system. The term "pseudo-register" refers to the fact that only one register bit position is physically contained in each TM02. This bit position reflects the state of the ATA status bit for that TM02. Hence, bit position 0 of the attention summary register is generated by the ATA bit of TM02 0, bit position 1 is generated by the ATA bit of TM02 1, and so on to bit 7. Bits 8 through 15 are not used.

Unlike the other drive registers, the attention summary register is directly selected by the RH70 controller without first addressing a particular TM02. Thus, for a single attention summary register read operation, every TM02 in the system responds by placing the state of its ATA bit in the appropriate bit position on the control bus and disabling its remaining 15 control bus transmitters. This control bus configuration appears as a single register output which collectively informs the controller of all TM02s that require attention (i.e., ATA=1). The programmer can then selectively examine the error or status registers of each of the affected TM02s to determine the cause of the individual attention conditions.

The programmer can also write into the attention summary register; however, the significance of the bits being written is unusual. Writing a 1 into a bit position resets the ATA bit in the TM02 assigned to that bit position; however, writing a 0 has no effect. This unique writing scheme allows the controller to reset, after inspection, all summary bits that were set, without accidentally resetting those bits that may have become set in the meantime. The following table illustrates the effects of writing into an attention summary bit position.

| ATA Bit<br>Before | Summary Bit<br>Written | ATA Bit<br>After |
|-------------------|------------------------|------------------|
| 0                 | 0                      | 0                |
| 1                 | 0                      | 1                |
| 0                 | 1                      | 0                |
| 1                 | 1                      | 0                |

Figure 3-10 shows the bit usage of the attention summary register and Table 3-13 provides a description of each bit.

3.6.8.1 Setting the Attention Active (ATA) Bit – The ATA bit is displayed in bit 15 of the MTDS register, and indicates that the TM02/TU45 requires servicing (1) because it has become ready after completion of a non-data transfer operation (2) because of an error condition, or (3) because of an important internal status change. ATA is asserted only if the DRY (drive ready) bit is asserted. The setting of the ATA bit does not in itself prevent execution of commands. If the ERR (bit 14-MTDS) or the SSC (bit 06-MTDS) transitions from the negated to asserted state while the DRY bit is set, the ATA bit will become asserted. The ATA bit will also be asserted if the DRY bit transitions from the negated to the asserted state at the time one of the following conditions is met:

- 1. ERR is asserted
- 2. SSC is asserted
- 3. The function code in the MTCS1 register. denotes a space, erase, write tape mark, rewind or read-in preset command.
- 4. EOT is asserted.

3.6.8.2 Clearing the Attention Active (ATA) Bit – The ATA bit may be cleared by writing a 1 into its position in the attention summary register. Parity is checked during the control bus transfer which controls the writing of the ATA bits, and if a parity error is detected, the ATA bit will be set at the completion of this transfer. The ATA bit will also be cleared by issuing a valid drive clear command, by asserting the INIT line, or by loading a GO bit into the MTCS1 register while the ERR bit is negated.

CP-1332



Figure 3-10 Attention Summary Register Bit Usage

| Bit                              | Set By/Cleared By                                                                                                                                                                                                                                                                                                                                        | Remarks |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 15-08                            | Not used.                                                                                                                                                                                                                                                                                                                                                |         |
| 07–00<br>ATA 07–00<br>Read/write | Each bit sets when the corresponding<br>drive asserts its ATA bit. All bits are<br>cleared by Unibus INIT, drive clear,<br>or controller clear. Individual bits are<br>cleared by loading a function code<br>with the GO bit in the corresponding<br>drive or by writing a 1 in the ATA bit<br>positions of this register. Writing a 0<br>has no effect. |         |

 Table 3-13

 Attention Summary Register Bit Assignments

The description below applies only to clearing the ATA bit by writing a 1 into it.

- Clearing the ATA bit while ERR is asserted will result in negation of ATA but will not affect the status of the error register. No commands except drive clear can be executed until the error register is cleared.
- Clearing the ATA bit when the attention condition is caused by normal completion of a space, rewind, read-in preset or write tape mark operation will result in negation of ATA and will result in no other drive status changes.
- Clearing the ATA bit when the attention condition is caused by assertion of SSC will result in negation of ATA. SSC will remain set, and unless it is cleared by drive clear or INIT, completion of the next command will cause ATA to become set.

Note that SSC can be generated by up to eight slaves in the TM02/TU45 tape system and that its assertion may indicate status changes in several slaves including the selected slave. Thus, while a drive clear command will clear SSC and SLA in a selected slave, unselected slaves could continue to assert SSC. Moreover, if an unselected slave caused SSC to be asserted because of a power failure, issuance of drive clear may (and INIT will) succeed in clearing SSC while leaving a broken slave on the master-slave bus waiting to abort the next command issued it. BECAUSE OF THIS, SSC SHOULD NEVER BE CLEARED BEFORE A DECISION IS MADE TO POLL ALL AVAILABLE SLAVES TO DETERMINE THEIR STATUS.

• Clearing the ATA bit when the attention condition is caused by assertion of DRY while EOT is asserted will result in negation of ATA and will leave the drive ready to accept another command. Note that detection of EOT during tape motion will not generate an ATA and will not cause an abort. The EOT flag is a warning only, and it is the programmer's responsibility to go no more than 10 feet beyond the EOT marker.

### 3.6.9 Character Check (MTCC) Register (772460)

The check character register is a nine-bit, read-only register that permits the programmer to check the validity of a data transfer. At the end of an NRZI read operation, this register contains the CRC character for that operation. Hence, the programmer can determine if the CRCC generator logic is functioning properly. At the end of a PE read operation, however, this register contains a dead track indication (DT=1) of any track which may have dropped one or more bits during the operation.

3.6.9.1 CRC Character Storage – At the end of an NRZI Read or Write operation, the CRC character read from tape will be stored in bits 0 through 8 of the MTCC register. The least significant bit will be stored in bit 0, and the most significant bit in bit 7 of this register.

### NOTE

The check character register will contain the check character described above at the end of a read or write operation when DRY transitions from a 0 to a 1. Bits 00 through 08 are guaranteed true only as long as DRY is equal to 1.

**3.6.9.2 Dead Track** – The dead track register is normally used for maintenance to determine which tracks are dropping data bits. The dropped data bits (read data) are oriented with the following binary weights.

| Dead Track | Binary Weight  |
|------------|----------------|
| DT0        | 2 <sup>0</sup> |
| DT1        | 2 <sup>1</sup> |
| DT2        | 2 <sup>2</sup> |
| DT3        | 2 <sup>3</sup> |
| DT4        | 2 <sup>4</sup> |
| DT5        | 2 <sup>5</sup> |
| DT6        | 2 <sup>6</sup> |
| DT7        | 27             |
| DTP        | Р              |

Figure 3-11 illustrates the check character register bit usage for both NRZI and PE modes and Table 3-14 provides a description of each bit.

### 3.6.10 Data Buffer (MTDB) Register (772462)

This register provides a maintenance tool to check the data buffer in the RH70. A total of eight words is accepted before the data buffer becomes full. Successive reads from data buffer will read out words in the same order in which they were entered into the data buffer.

The IR (input ready) and OR (output ready) status indicators in the MTCS2 register are provided so that the programmer can determine when words can be read from or written into the MTDB. IR should be asserted before attempting a write into DB; OR should be asserted before attempting a read from DB.

The MTDB register can be read and written only as an entire word. Any attempt to write a byte will cause an entire word to be written. Reading the DB register is a "destructive read-out" operation: the top data word in the data buffer is removed by the action of reading DB, and a new data word (if present) replaces it a short time later. Conversely, the action of writing the DB register does not destroy the "contents" of DB; it merely causes one more data word to be inserted into the data buffer (if it was not full). Figure 3-12 shows the MTDB bit usage, and Table 3-15 provides a description of each bit.



Figure 3-11 Check Character Register Format

| Bit                                                         | Set By/Cleared By | Remarks                                                                                             |
|-------------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------|
| 15–09                                                       | Not used.         |                                                                                                     |
| 08–00<br>CCD<br>Check character/<br>dead track<br>Read only |                   | Contains the CRC character and parity<br>bit in NRZI mode or the dead track<br>register in PE mode. |

 Table 3-14

 Check Character Register Bit Assignments

| 15 | 14 | 13 | 12 | 11 | 10 | 09 | 08 | 07 | 06 | 05 | 04 | 03 | 02 | 01 | 00 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| DB |
| 15 | 14 | 13 | 12 | 11 | 10 | 09 | O8 | 07 | 06 | O5 | 04 | O3 | 02 | O1 | OO |

CP-1334

| rigule 3-12 Data Dutter Dit Usa | Figure | 3-12 | Data | Buffer | Bit | Usage |
|---------------------------------|--------|------|------|--------|-----|-------|
|---------------------------------|--------|------|------|--------|-----|-------|

### Table 3-15Data Buffer Bit Assignments

| Bit                                            | Set By/Cleared By                                                                                                                                                                                                                                                                                                                       | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15–00<br>DB 15–00<br>Data buffer<br>Read/write | When read, the contents of OBUF<br>(internal RH70 register) are delivered.<br>Upon completion of the read, the next<br>sequential word in the data buffer will<br>be clocked into OBUF. When written,<br>data is loaded into IBUF (internal<br>RH70 register) and allowed to<br>sequence into the data buffer if space<br>is available. | Used by the program for diagnostic<br>purposes. When the register is written<br>into, IR is cleared until the DB is<br>ready to accept a new word. When the<br>register is read, it will cause OR to be<br>cleared until a new word is ready.<br>During a write-check error condition,<br>the data word read from tape which<br>did not compare with the corre-<br>sponding word in memory is frozen in<br>MTDB for examination by the<br>program. |

### 3.6.11 Maintenance (MTMR) Register (772464)

The maintenance register is a 16-bit read/write register which performs the following functions:

- 1. Provides data wraparound paths for checking the data formatting logic in the TM02.
- 2. Provides a means for testing error detection circuitry within the TM02.
- 3. Acts as a storage buffer for the longitudinal parity check (LRC) character when operating in NRZI mode and performing a forward read or forward write operation.

Figure 3-13 shows the maintenance register bit format and Table 3-16 provides a description of each bit.

| 15                        | 14       | 13       | 12       | 11       | 10       | 09       | 08       | 07       | 06                | 05  | 04       | 03       | 02       | 01       | 00 |
|---------------------------|----------|----------|----------|----------|----------|----------|----------|----------|-------------------|-----|----------|----------|----------|----------|----|
| MDF<br>8                  | MDF<br>7 | MDF<br>6 | MDF<br>5 | MDF<br>4 | MDF<br>3 | MDF<br>2 | MDF<br>1 | MDF<br>O | 200<br>BPI<br>CLK | MC  | MOP<br>3 | MOP<br>2 | MOP<br>1 | MOP<br>Ø | MM |
| MAINTENANCE<br>DATA FIELD |          |          |          |          |          |          |          | <u></u>  |                   | MAI | NTENAN   | NCE      | CP-1335  |          |    |

Figure 3-13 Maintenance Register Bit Usage

.

 Table 3-16

 Maintenance Register Bit Assignments

| Bit                                                        | Set By/Cleared By               | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-7<br>MDF 8-0<br>Maintenance<br>data field<br>Read/write |                                 | These bits buffer the data generated<br>during wraparound operations. At the<br>end of normal NRZI transfers (except<br>read reverse), these bits contain the<br>LRC of the last record. MDF 0 con-<br>tains the parity bit for the mainte-<br>nance data character. MDF 1 contains<br>the LSB of the maintenance data<br>character and the remain bits are<br>contained in order in MDF 2 through<br>MDF 8.                                                                                                                                                                                               |
| 6 BPICLK<br>Two-hundred<br>BPI clock<br>Read only          |                                 | Displays a clock signal derived from<br>the crystal oscillator in the selected<br>slave. The clock frequency is de-<br>pendent on the read/write speed of the<br>selected slave and is equal to the<br>frequency at which a continuous<br>succession of characters is written on<br>tape when operating at 200 characters<br>per inch density.<br>BPICLK is displayed to aid in moni-                                                                                                                                                                                                                      |
| 5 MC<br>Maintenance clock<br>Read/write                    | Cleared by drive clear or INIT. | toring of drive functions during main-<br>tenance mode operations.<br>This bit controls the sequencing of<br>data through the TM02 data paths<br>when operating in maintenance mode.<br>If the GO bit is asserted and a mainte-<br>nance op code of $4_8$ , $5_8$ , or $6_8$ is<br>contained in MOP bits 0 through 3,<br>the MC bit changes state each time a<br>control bus write to the maintenance<br>register is executed. If the GO bit is<br>asserted and an op code of $3_8$ is<br>contained in MOP bits 0 through 3,<br>the MC bit changes state after each<br>read strobe occurs. The maintenance |

,

•

| Bit                                                            | Set By/Cleared By | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4–1<br>MOP3–MOP0<br>Maintenance<br>op code 03–00<br>Read/write |                   | These bits control the maintenance<br>function which will occur when the<br>MM bit is set to 1 and the TM02 is<br>loaded with the appropriate command.<br>The following op codes will be im-<br>plemented:<br>a. 0000 - Null code<br>b. 0001 - Interchange read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                |                   | <ul> <li>In PE mode, this op code suppresses on-the-fly correction of data errors resulting from a single dead track.</li> <li>C. 0010 – Even parity<br/>Causes an even parity bit to be associated with data sent from the TM02 to the controller on either the data or control bus lines, thereby causing the controller to detect parity errors.</li> <li>O011 – Data Wraparound, Global<br/>Causes execution of a write forward command to be executed as follows:</li> <li>Data is brought in on the data lines, divided into bytes using the algorithm defined by the format code in the tape control register, formatter as either NRZI or PE write data, multiplexed into the read circuitry and deposited in the maintenance register data field.</li> <li>In PE mode, every other character generates a read strobe to allow the programmer sufficient time to write and monitor a loop.</li> </ul> |

## Table 3-16 (Cont) Maintenance Register Bit Assignments

| Bit                                   | Set By/Cleared By | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4–1 (Cont)                            |                   | <ul> <li>e. 0100 – Data Wraparound<br/>Partial<br/>Causes execution of a write for<br/>ward command to be executed<br/>as follows:<br/>Data is brought in on the data<br/>lines, divided into bytes using<br/>the algorithm defined by the<br/>format code in the tape con<br/>trol register, formatted a<br/>either NRZI or PE write data<br/>and deposited in the mainten<br/>nance register data field.</li> <li>f. 0101 – Data Wraparound<br/>Formatter Write</li> </ul>      |
| · · · · · · · · · · · · · · · · · · · |                   | Causes execution of a write for<br>ward command to be executed<br>as follows:<br>Data is brought in on the data<br>lines, divided into bytes using<br>the format code in the tap<br>control register, and de<br>posited in the maintenance<br>register data field.                                                                                                                                                                                                                |
|                                       |                   | <ul> <li>g. 0110 - Data Wraparound<br/>Formatter Read</li> <li>Causes execution of a read command to be executed as follows</li> <li>Data is taken from the main tenance register data field multiplexed into the format ting logic byte-by-byte formed into data bus word using the algorithm defined by the format code in the tape control register, and transmitted to the RH70 controller.</li> <li>In addition, this op code sup presses reception of the Massbu</li> </ul> |
|                                       |                   | WCLK signal. Thus, an attemp<br>to perform a write operation<br>with this op code in the mainten<br>nance register will result in de<br>tection of a drive timing error<br>(DTE).                                                                                                                                                                                                                                                                                                 |

1

 Table 3-16 (Cont)

 Maintenance Register Bit Assignments

| Bi            | it                                   | Set By/Cleared By                                                                                                                                                                                                                                                                                                                                                              | Remarks        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|---------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 4–1 (Co       | ont)                                 |                                                                                                                                                                                                                                                                                                                                                                                | h.<br>i.       | 0111 – Cripple Reception of<br>OCC<br>An attempt to perform any data<br>transfer operation with this op<br>code in the maintenance register<br>will result in detection of DTE.<br>1000 – In NRZI mode, this op<br>code suppresses initialization of<br>the CRC checking logic, re-<br>sulting in CRC errors.<br>In PE mode, this op code sup-<br>presses detection of data in                                                                                                                                                                                             |  |  |  |
|               |                                      |                                                                                                                                                                                                                                                                                                                                                                                | j.<br>k.<br>I. | logical track 1.<br>1001 – This op code causes bit<br>5 of tape data bytes to remain in<br>the asserted state.<br>In PE mode, this op code sup-<br>presses detection of data in<br>logical tracks 1 and 2.<br>1010 – Maintenance Mode End<br>of Record<br>This op code is used to signal the<br>end of a maintenance mode<br>operation causing the GO bit to<br>become negated.<br>1011 – Causes logical bit 1 of a<br>PE preamble and postamble to<br>be inverted during a write for-<br>ward command, resulting in<br>generation of invalid preambles<br>and postambles. |  |  |  |
| 0 M<br>M<br>R | IM<br>laintenance mode<br>cead/write | Must be set to a 1 when any mainte-<br>nance mode function is desired.<br>Setting the MM bit to 1 does not<br>initiate any action on the part of the<br>drive but alters the manner in which<br>the drive executes various commands.<br>The manner in which the command<br>execution is altered depends on the<br>maintenance op code in bits 4 through<br>1 of this register. |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |

### Table 3-16 (Cont) Maintenance Register Bit Assignments

### 3.6.12 Drive Type (MTDT) Register (772466)

The drive type register is a 16-bit read-only register, the content of which identifies the particular type of storage device (transport) being used. Bits 0 through 8 (DT 0-8) of the drive type register identify the type and status of the selected transport. If a nonexistent transport is selected or if the selected transport is not powered up, DT 0-8 will contain 010<sub>8</sub>. If the selected transport is powered up, but is not a TU45, DT 0-8 will contain 011<sub>8</sub> or 013<sub>8</sub> to 017<sub>8</sub>, depending on the type of transport. If the selected transport is a TU45 and is powered up, these bit positions will contain 012<sub>8</sub>.

Figure 3-14 shows the drive type register bit usage and Table 3-17 provides a description of each bit.

### 3.6.13 Serial Number (MTSN) Register (772470)

The serial number register is a 16-bit, read-only register which contains a BCD representation of the four least significant digits of the transport serial number.

Figure 3-15 shows the serial number register bit usage and Table 3-18 provides a description of each bit.

### 3.6.14 Tape Control (MTTC) Register (772472)

The tape control register is a 16-bit read/write register which selects an existing transport, the data format, and the density.

Figure 3-16 shows the tape control register bit usage and Table 3-19 provides a description of each bit.

**3.6.15** Bus Address External (MTBAE) Register (772474) The MTBAE register contains the upper 6 bits of the memory address and combine with the lower 16 bits located in MTBA to form the complete 22 bit address. This register should be loaded by the program in conjunction with the MTBA register to specify the starting memory address of a data transfer operation. The six bit field i incremented (decremented for specific function codes) each time a carry (borrow) occurs from the MTBA register during memory transfers.

Address bits A16 and A17 can also be set or cleared through the MTCS1 register. If an address extension field is written into MTBAE, the program should ensure that A16 and A17 are not altered when a command is loaded into MTCS1. This can be accomplished by either loading the command with a write low byte instruction to MTCS1 or by ensuring the proper value appears in the A16 and A17 bit positions of MTCS1.

Figure 3-17 shows the MTBAE register bit usage and Table 3-20 provides a description of each bit.

**3.6.16 Control and Status 3 (MTCS3) Register (772476)** The MTCS3 register contains parity error information associated with the memory bus. Bit position 13 of the MTCS2, (PE) indicates that a parity error occurred during the memory transfer. Bits 15 through 13 of MTCS3 further localize the error for diagnostic maintenance. In addition, bits 3 through 0 provide the diagnostic program the ability to invert the sense of parity check and thereby verify correct operation of the parity circuits.

An Interrupt Enable bit in the MTCS3 register allows the program to enable interrupts without writing into a drive register as previously described. This bit also appears in the MTCS1 register for program compatibility and can be set or cleared by writing into either register.

Figure 3-18 shows the MTCS3 register bit usage, and Table 3-21 provides a description of each bit.



DRIVE TYPE (08-00)

CP-1336

Figure 3-14 Drive Type Register Format

|    | Bit                                           | Set By/Cleared By                                                                                                                      | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 | NSA<br>Not sector<br>addressed<br>Read only   | Always set to indicate that the device is not sector addressable.                                                                      | Neither drive clear or INIT affect this bit.                                                                                                                                                                                                                                                                                                                                                                                                   |
| 14 | TAP<br>Tape<br>Read only                      | Always set to indicate that the device is a tape transport.                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 13 | MOH<br>Moving head<br>Read only               | Always negated to indicate that the device is not a moving head unit.                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 12 | 7CH<br>7 Channel<br>Read only                 | Asserted if the selected transport is a 7-channel unit. Always negated if the selected transport is a TU45.                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 11 | DRQ<br>Drive request<br>required<br>Read only | Always negated to indicate that the device is a single-port device.                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10 | SPR<br>Slave present<br>Read only             | Asserted when a transport is powered<br>up and has been assigned the selection<br>code contained in the MTTC tape<br>control register. |                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 09 |                                               | Not used.                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 08 | 00<br>DT 08–00<br>Drive type<br>Read only     |                                                                                                                                        | Contains the drive type number for<br>the selected slave (11 <sub>8</sub> for the<br>TM02/TU45). If no slave is assigned in<br>bits $0-2$ of the MTTC tape control<br>register, the drive type code readback<br>is $010_8$ . If a slave has been assigned a<br>select code in bits $0-2$ of this register,<br>the drive type code will be a code<br>from 11 <sub>8</sub> to 17 <sub>8</sub> . Drive clear or INIT<br>do not affect these bits. |
|    |                                               |                                                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                                                                                              |

 Table 3-17

 Drive Type Register Bit Assignments

| 15     | 14                  | 13  | 12 | 11 | 10                | 09    | 08 | 07 | 06                | 05         | 04 | 03 | 02  | 01    | 00      |
|--------|---------------------|-----|----|----|-------------------|-------|----|----|-------------------|------------|----|----|-----|-------|---------|
| SN     | SN                  | SN  | SN | SN | SN                | SN    | SN | SN | SN                | SN         | SN | SN | SN  | SN    | SN      |
| 15     | 14                  | 13  | 12 | 11 | 10                | 09    | 08 | 07 | 06                | 05         | 04 | 03 | 02  | 01    | 00      |
| $\Box$ |                     |     |    |    |                   |       |    |    |                   |            |    |    |     |       |         |
|        | 10 <sup>3</sup> dig | git |    |    | 10 <sup>2</sup> a | ligit |    |    | 10 <sup>1</sup> a | ,<br>ligit |    |    | 100 | digit |         |
|        |                     |     |    |    |                   |       |    |    |                   |            |    |    |     |       | CP-1337 |



Set By/Cleared By Bit Remarks 15-12 Most significant BCD digit (10<sup>3</sup>) of SN15-SN12 slave serial number. Read only 11-08 10<sup>2</sup> digit of slave serial number. SN11-SN08 Read only 10<sup>1</sup> digit of slave serial number. 07--04 SN07-SN04 Read only 03--00 Least significant BCD digit of slave SN03-SN00 serial number. Read only

|        | 1      | Table 3-1 | 8   |             |
|--------|--------|-----------|-----|-------------|
| Serial | Number | Register  | Bit | Assignments |



.

Figure 3-16 Tape Control Register Bit Usage
|    | Bit                                                             | Set By/Cleared By                                                                                                                                            | Remarks                                                                                                                                                                                                                                                                                                  |
|----|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15 | ACCL<br>Acceleration<br>Read only                               | Set when the transport is not actively reading or writing data.                                                                                              | ACCL is not affected by drive clear or INIT.                                                                                                                                                                                                                                                             |
| 14 | FCS<br>Frame count status<br>Read only                          | Normally set at the end of a write into<br>the frame count register. Cleared when<br>frame count register overflows.<br>Cleared by drive clear or INIT.      | Loading a space or write command<br>with the GO bit asserted and FCS<br>equal to 0 will cause a non-executable<br>function (NEF-bit 11 of drive status<br>register) to be asserted and will cause<br>the command to be aborted. No tape<br>motion will occur.                                            |
| 13 | TCW<br>Tape control write<br>Read only                          | Set when a control bus write operation<br>to the tape control register is per-<br>formed. Cleared by the initiation of<br>any command requiring tape motion. | TCW is used by the TM02 to deter-<br>mine whether or not to wait for the<br>completion of the settle down process<br>(SDWN-bit 4 of the drive status<br>register). If TCW is asserted, SDWN<br>should be negated before issuing a new<br>command to the selected slave.                                  |
| 12 | EAODTE<br>Enable abort on<br>data transfer errors<br>Read/write |                                                                                                                                                              | This bit, when written to a 1, will<br>cause a data transfer operation to be<br>aborted as soon as one of the fol-<br>lowing errors is deleted:                                                                                                                                                          |
|    |                                                                 |                                                                                                                                                              | <ul> <li>a. DPAR-bit 5 of MTER register</li> <li>b. COR/CRC-bit 15 of MTER register</li> <li>c. FMT/LRC-bit 7 of MTER register</li> <li>d. INC/VPE-bit 6 of MTER register</li> </ul>                                                                                                                     |
| 11 |                                                                 | Not used.                                                                                                                                                    |                                                                                                                                                                                                                                                                                                          |
| 10 | -08<br>DEN2DEN0<br>Density select                               |                                                                                                                                                              | Specifies the tape character density<br>during read or write operations as<br>follows:<br>DEN2 DEN1 DEN0 Density<br>$\begin{pmatrix} (bpi) \\ 0 & 1 & 0 & 800 \\ 0 & 1 & 1 & 800 \\ \end{pmatrix}$ NRZ<br>1 0 0 1600 PE<br>1 0 1<br>1 1 0 $\end{pmatrix}$ Reserved<br>D i 1 1 1 $\end{pmatrix}$ Reserved |
|    |                                                                 |                                                                                                                                                              | Drive clear and INIT do not affect the density select bits.                                                                                                                                                                                                                                              |

\$

### Table 3-19 Tape Control Register Bit Assignments

٠

| Bit                                                 | Set By/Cleared By | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 07–04<br>FMT SEL 3–0<br>Format select<br>Read/write |                   | Specifies Massbus-to-tape character<br>formatting during a write operation, or<br>tape character-to-Massbus formatting<br>during a read operation.                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                     |                   | Data format is selected by the FMT SEL bits as follows:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                     |                   | FMT SEL Bit         Mode           3         2         1         0           1         1         0         0         Normal mode           1         1         0         1         Core dump           1         1         0         15         mode                                                                                                                                                                                                                                                                                                                       |
|                                                     | -                 | If the FMT SEL bits specify a format<br>not implemented on a TM02/TU45<br>system and a valid data transfer com-<br>mand is loaded in the MTCS1 register<br>with the GO bit asserted, the format<br>error bit (FMT-bit 4 of the MTER<br>register) will be asserted and the opera-<br>tion will abort (Figure 1-10).                                                                                                                                                                                                                                                         |
| 03 EV PAR<br>Even parity<br>Read/write              |                   | If this bit is set in NRZI mode, even<br>parity will be written on tape and even<br>parity is expected on read-back. If this<br>bit is reset, odd parity will be written<br>on tape and will be expected on<br>read-back. When the TM02 is opera-<br>ting in NRZI with EV PAR set, it will<br>not allow an all zeros character to be<br>written on tape. If an all zeros char-<br>acter is presented to the TM02, the<br>TM02 will invert binary bit 4 and the<br>parity bit before writing the character<br>on tape. This converts 000 <sub>8</sub> to 020 <sub>8</sub> . |
|                                                     |                   | This bit is ignored in phase encoded<br>(PE) mode (DEN2=1). In PE mode,<br>odd parity is always used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 02–00<br>SS2–0<br>Slave select<br>Read/write        |                   | Specifies the unit number of the transport to be used. Drive clear or INIT does not affect SS2-0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

1

### Table 3-19 (Cont)Tape Control Register Bit Assignments



Figure 3-17 Bus Address Extension Register Format

 Table 3-20

 Bus Address Extension Register Bit Assignments

| Bi    | t                                     | Set By/Cleared By                                                                                                                               | Remarks                                                                                                                                                                              |  |  |  |
|-------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 15:06 |                                       | Not Used                                                                                                                                        | Always read as a 0.                                                                                                                                                                  |  |  |  |
| 05:00 | A(21:16)<br>Bus Address<br>Read/Write | Loaded by the program to specify the<br>starting memory address of a data<br>transfer operation. Cleared by Unibus<br>INIT or controller clear. | The MTBAE register is incremented<br>(or decremented) each time a carry<br>out (borrow out) of MTBA occurs.<br>A16 and A17 can also be set or cleared<br>through the MTCS1 register. |  |  |  |

| 15  | 14        | 13        | 12        | 11         | 10  | 9 | 8 | 7 | 6  | 5 | 4 | 3         | 2         | 1         | Ø         |
|-----|-----------|-----------|-----------|------------|-----|---|---|---|----|---|---|-----------|-----------|-----------|-----------|
| APE | DPE<br>OW | DPE<br>EW | WCE<br>OW | WCE<br>E W | DBL | Ø | Ø | ø | IE | 0 | ø | ІРСК<br>З | IPCK<br>2 | ІРСК<br>1 | IPCK<br>O |
|     |           |           |           |            |     |   |   |   |    |   |   |           |           |           | 11-2907   |

Figure 3-18 Control and Status 3 Register Format

#### 3.7 PROGRAMMING EXAMPLES

The TWU45 tape system allows the software to monitor the status of all transports at all times (via SSC) and to monitor the readiness of all drives to receive new commands (via ATA bits). This, however, is a programmer's option. Actually there are four ways to program the TWU45 system.

Dedicated Processor – In this mode the interrupt enable bit (IE) is never set and the processor must check status on the RH70 controller, TM02 tape controller and the TU45 transport before initiating each command. The program must loop on RDY and DRY to establish when the job is done. This method is impractical in a sophisticated programming environment since it requires a dedicated CPU.

Device-Interactive with Unmonitored Status – In this method the programmer assumes the correct status exists (WRL, MOL, SPR, PIP) and issues a command without first checking status. If the wrong status exists, the command will abort and the system must have the facility to cause error correction through the error handler. This method has two disadvantages: (1) the error handler must be expanded to allow the status error recovery, and (2) IE should only be set when a command is to be executed; consequently, the system does not become aware of status changes through the interrupt facility. As a result, dequeuing of requests to a multi-transport system is not normally possible without use of a real time clock (RTC) and status polling.

|           | Bit                                                                        | Set By/Cleared By                                                                                                                                                                                                                                                                                                                                           | Remarks                                                                                                                                                                                                                                                                  |
|-----------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15        | APE<br>Address Parity<br>Error<br>Read only                                | Set if the address parity error line<br>indicates that the memory detected a<br>parity error on address and control<br>information during a memory transfer.<br>Cleared by Unibus INIT, Controller<br>Clear, Error Clear, or loading a data<br>transfer command with GO set.                                                                                | APE causes PE, bit 13 of MTCS2.<br>When an APE error occurs the MTBA<br>and MTBAE registers contain the ad-<br>dress +4 of the double word address at<br>which the error occurred during a<br>double word operation or the address<br>+2 during a single word operation. |
| 14,<br>13 | DPE, OW, EW<br>Data Parity<br>Error<br>Odd Word,<br>Even Word<br>Read only | Set if a parity error is detected on data<br>from memory when the RH70 is per-<br>forming a Write or Write Check com-<br>mand. Cleared by Unibus INIT, Con-<br>troller Clear, Error Clear, or loading a<br>data transfer command with GO set.                                                                                                               | DPE causes PE, bit 13 of MTCS2.<br>When a DPE error occurs, the MTBA<br>and MTBAE register contain the<br>address +4 of the double word address<br>at which the error occurred during a<br>double word operation or the address<br>+2 during a single word operation.    |
| 12,<br>11 | WCE OW, EW<br>Write Check<br>Error<br>Odd Word,<br>Even Word<br>Read only  | Set when data fails to compare<br>between memory and the drive.<br>Cleared by Unibus INIT, Controller<br>Clear, Error Clear, or loading a data<br>transfer command with GO set.                                                                                                                                                                             | Causes WCE, bit 14 of MTCS2. The<br>word read from the drive which did<br>not compare is locked in the data<br>buffer and can be examined by reading<br>the MTDB register.                                                                                               |
| 10        | DBL<br>DouBLe word<br>Read only                                            | Set if the last memory transfer was a<br>double word operation. Cleared by<br>Unibus INIT, Controller Clear or<br>loading a data transfer command with<br>GO set.                                                                                                                                                                                           |                                                                                                                                                                                                                                                                          |
| 97        | Not Used                                                                   | Always read as a 0.                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                          |
| 6         | IE<br>Interrupt<br>Enable<br>Read/write                                    | IE is a control bit which can be set<br>under program control. When IE = 1,<br>an interrupt may occur due to RDY or<br>SC being asserted. Cleared by Unibus<br>INIT, Controller Clear, or auto-<br>matically cleared when an interrupt is<br>recognized by the CPU. When a 0 is<br>written into IE by the program, any<br>pending interrupts are cancelled. | This bit can be set or cleared by<br>writing into MTCS1 register. If written<br>through MTCS3 register, a register<br>write operation is not performed into<br>a drive register simultaneously.                                                                          |
| 5–4       | Not Used                                                                   | Always read as a 0.                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                          |

,

,

| Table 3-21                                    |  |  |  |  |  |  |  |
|-----------------------------------------------|--|--|--|--|--|--|--|
| Control and Status 3 Register Bit Assignments |  |  |  |  |  |  |  |

|     | Bit                                                      | Set By/Cleared By                                                                                                                                                                                          | Remarks                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-0 | IPCK (3:0)<br>Invert Parity<br>Check (3:0)<br>Read/write | These bits are written by the program<br>to control the data parity detection<br>logic. When set inverse parity is<br>checked with data during memory<br>transfers of Write and Write Check<br>operations. | <ul> <li>Parity control is provided for each byte in double word addresses, i.e.,</li> <li>IPCK 0 – Even Word, Even Byte</li> <li>IPCK 1 – Even Word, Odd Byte</li> <li>IPCK 2 – Odd Word, Even Byte</li> <li>IPCK 3 – Odd Word, Odd Byte</li> <li>During maintenance operation of the MTDB data buffer, if IPCK 0 or IPCK 1 is set when the first word is written into the MTDB, that data word (containing bad parity) will sequence through the data buffer and when it reaches OBUF, the parity checkers (controlled by the PAT bit) will detect the bad parity as an MDPE error. Note if both IPCK 0 and IPCK 1 are set, no bad parity will be generated. The same explanation applies for IPCK 2 and IPCK 3 which are associated with the alternate data word (i.e., the second data word loaded in the data buffer).</li> </ul> |

### Table 3-21 (Cont) Control and Status 3 Register Bit Assignments

Device-Interactive with Monitored Status – In this method, the software checks the status previous to issuance of a command. The disadvantage is that IE should only be set during command execution and "multi-transport" dequeuing is not possible without use of a real time clock and polling of slave status.

.

Monitored Status via Interrupt Facility – In this method, IE is always set except while actually servicing an interrupt. Because the system is always monitoring "slave-status changes" and "attention active" on all TU45 and TM02s, dequeuing may occur as soon as the device becomes ready.

#### NOTE

This method is capable of controlling multidrives and multi-transports simultaneously. In the other three modes, if dequeuing is to be done it must be done via the "system clock" facility, and the RH70, TM02, and TU45 must all be assigned to the user.

The following paragraphs show several typical programming examples. These are write, read, space, and tape mark operations.

#### 3.7.1 Write Data Transfer

The write data transfer causes data words from memory to be transferred to the RH70 Massbus controller, then to the TM02 tape drive where they are converted into tape characters and finally to the slave transport where they are written on tape. A typical sequence of steps necessary to initiate a write data transfer is enumerated below. It is assumed that this is the first record to be written on tape. As a result, additional steps are required that would not be necessary when writing subsequent records.

- 1. Issue an RH70 clear by setting bit 5 in the MTCS2 register in the RH70. (First time only error bits should be cleared by the error handler and ATA bits by the interrupt handler).
- 2. Select a TM02 tape drive by writing bits 0 through 2 of the MTCS2 status register in the RH70.
- 3. Read the MTDT drive type register in the TM02 to see what type of drive is specified. In this case, bit 14 (TAP) should be set indicating a tape drive.
  - 4. Read bit 12 (non-existent drive) of the MTCS2 status register to see if the drive that was addressed is an actual drive.
  - 5. Read the following bits in the MTDT drive type register.

Bit 10 (SPR) – This bit is set if the slave specified in bits 0 through 2 of the MTTC tape control register is powered up and properly assigned.

Bits 0 through 7 – These bits specify the drive type and are designated  $012_8$  for the TU45 slave transports.

6. Read the following bits in the MTDS drive status register.

Bit 12 (MOL) – If the medium on-line bit is set, the drive is powered up and ready to go. Bit 11 (WRL) – If the write locked bit is set,

the write operation is inhibited and it is necessary to insert the write enable ring.

Bit 07 (DRY) - If this bit is set, it indicates that the drive has concluded a previous operation (if one was specified) and is prepared to accept or send data.

Bit 01 (BOT) – This bit is set if the tape is at the BOT.

#### NOTE

If the tape is not at BOT, issue a rewind command. However, the DRY bit must be set. To issue the rewind command, load a function code of  $07_8$  (GO bit asserted) into the MTCS1 control register. The DRY bit will temporarily be negated and will be reasserted as soon as the rewind function is transmitted to the slave. This allows the drive to accept another command before completion of the rewind.

- 7. Examine the MTER register for errors. If the error is a TM02/TU45 error, a drive clear should be issued which clears only the selected drive. The drive clear is issued by loading a 11<sub>8</sub> function code in the MTCS1 control register with the GO bit asserted. If the error is an RH70 error, an INIT should be issued. The INIT is issued by setting bit 5 (CLR) in the MTCS1 register.
- 8. When rewind is completed, the slave will assert SSC which will cause the TM02 to raise ATTN on the Massbus. In addition, the PIP bit will be negated and BOT asserted. The clear can be accomplished by performing a drive clear to the TM02.
- 9. Read the MTDS drive status register and monitor the following bits.

Bit 15 (ATA) – This bit will set immediately (if DRY is set) to indicate status change (completion of the rewind operation). If DRY is negated, ATA will be asserted as soon as DRY is asserted.

Bit 14 (ERR) – If this bit is set, it indicates an error condition that can be determined by reading the MTER error register. At this point, the software should enter the error recovery procedure.

Bit 6 (SSC) – This bit will be set indicating completion of the rewind operation.

Bit 1 (BOT) - This bit is set since the selected slave detects the BOT marker when the rewind is completed.

10. Select the format, density and type of parity by writing the MTTC tape control register in the TM02. The format is written into bits 4 through 7 of the MTTC register (Paragraph 1.7.1).

The density is selected by writing bits 8 through 10 in the MTTC register and is described in Paragraph 3.6.14. The parity can be specified even or odd for NRZI operation by writing bit 3 of the MTTC register. If this bit is set, even parity is read or written from tape. Odd parity is always performed during PE operation.

- 11. Select the starting memory address by writing the MTBA bus address register in the RH70.
- 12. Select the number of 16-bit data words to be transferred by writing the MTWC word count register in the RH70 with the two's complement of the number of words to be transferred.
- 13. Load the MTFC frame count register in the TM02 with twice the word count for normal format and with four times the word count for core dump format. For normal format, two tape characters are generated for each 16-bit word, and, for core dump, four tape characters are generated for each 16-bit word.
- Load the MTCS1 register in the TM02 with the write function code (GO bit asserted) of 61<sub>8</sub>. If the interrupt facility is employed, set the IE bit (bit 6 of the MTCS1 register in the RH70).
- 15. Read bit 4 (IDB) of the MTDS drive status register. Upon completion of writing the record, this bit should be set if PE density is selected and should be cleared if NRZI density is selected.

This procedure will cause one record to be written on tape. If it is desired to write another record, it is merely necessary to reload the MTBA bus address register, the MTWC word count register, and the MTFC frame count register. Then the data transfer can be implemented by loading the MTCS1 register with the  $61_8$  write function code (GO bit asserted).

#### 3.7.2 Read Data Transfer

In order to do a read data transfer, a similar operation to that just described is followed with the exceptions listed below.

1. It is not necessary to write the MTFC frame count register, as this is automatically cleared for a read data transfer.

2. The read function code of 71<sub>8</sub> (with GO bit asserted) is loaded in the MTCS1 register instead of the write function code.

If it is desired to do a read reverse operation, the MTBA bus address register should be loaded with the start of the buffer plus the size of the record since the RH70 decrements the bus address in a read reverse whereas it increments the bus address in a read forward operation.

#### 3.7.3 Space Operation

When a space operation is desired, the software must specify the spacing length by loading the MTFC frame count register with the two's complement of the number of records it is desired to space.

A space operation will terminate either due to frame count overflow (desired records are spaced over) or when BOT, EOT, or TM (tape mark) is detected (signifying the end of the file). The space operation allows random access of any record within any file on tape.

#### 3.7.4 Tape Mark Operation

To perform a write tape mark operation (to indicate the end of file for example), it is merely necessary to load a  $27_8$  function code (with GO bit asserted) into the MTCS1 control register. This can be monitored by reading bit 2 (TM) of the MTDS drive status register. When the bit is set, the tape mark is detected.

Tape marks can be used to indicate logical end of tape. A single tape mark indicates termination of the previous file while two tape marks indicate the logical end of tape (no more data has been written).

#### 3.8 SUGGESTED ERROR RECOVERY

Table 3-22 gives the suggested procedures for recovering from drive or controller errors. The numbers in the column titled "Recovery Procedure" are keyed to the following steps:

- 1. If *not* programmer or operator error, then this condition is fatal. Disconnect from drive, report error to operator.
- 2. Tape position is lost, three possible recovery procedures are indicated.
  - a. If physical position of desired record is known, Rewind, Space Forward to desired record and retry.

- b. If each record contains an identifiable label (or sequence number), Read FWD and/or Read REV commands may be used to re-establish tape position.
- c. If neither alternatives a or b are possible or practical, consider error fatal.

#### 3. Step

- a. Read Reverse
- b. Read Forward
- c. Repeat steps a and b until successful or re-try count overflows (suggest 20 re-tries)
- d. If re-try count overflows, report to operator
- 4. Step
  - a. Back-space
  - b. Erase
  - c. Re-write record
  - d. Repeat steps a, b, and c until successful or re-try count overflows (suggest 20 re-tries)
  - e. If re-try count overflows, report error to operator
- 5. Report failure to operator

#### NOTE

The error classes are:

Class A: EXC is asserted immediately but transfer to the end of the current sector is completed and normal EBL is asserted.

Class B; EBL and EXC are asserted immediately. Data transfer stops.

The numbers in the "Possible Operator Error" column are keyed to the following steps:

#### **Possible Operator Errors**

- 1. Wrong unit number (plastic button) plugged into TM02.
- 2. Dirty read/write heads or tape path (operator PM). Also could be bad tape.
- 3. Operator did not insert rubber write-ring before mounting tape which was to be written on.
- 4. Wrong unit number (plastic button) plugged into TU45, or tape not loaded with vacuum on.

Operator did not load tape to BOT, program initiated a rewind, and tape unloaded. Power was removed from TU45.

|       | Table    | 3-22       |
|-------|----------|------------|
| Error | Recovery | Procedures |

| MTER<br>Bit Position | Name                                                              | Description                                                                                                                                                                                                           | Туре    | Recovery<br>Procedure           | Bad Data<br>Transferred | Tape Position<br>Lost | Possible<br>Operator Error | Possible Programmer Error                                                               |
|----------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------|-------------------------|-----------------------|----------------------------|-----------------------------------------------------------------------------------------|
| 00                   | Illegal Function (ILF)                                            | Indicates that an illegal func-<br>tion code has been transmitted.                                                                                                                                                    | Class B | 1                               | No                      | No                    | 1                          | Program is selecting function<br>code not implemented on<br>TWU45.                      |
| 01                   | Illegal Register (ILR)                                            | Indicates that a read or write<br>from a nonexistent register<br>is attempted.                                                                                                                                        | Class A | 1                               | No                      | No                    | 1                          | Program is selecting a register<br>which does not exist on TM02.                        |
| • 02                 | Register Modification<br>Refuse (RMR)                             | Indicates that while a trans-<br>port operation is in progress<br>(GO = 1), a write into one<br>of the registers is attempted.<br>(Does not apply for the <b>b</b><br>Maintenance or Attention<br>Summary registers.) | Class A | 1                               | No                      | No                    | None                       | Program did not check for<br>DRY = 1 before writing a<br>register (other than AS or MR) |
| 03                   | Control Bus Parity (CPAR)                                         | Indicates that incorrect con-<br>trol bus parity was detected<br>during an attempt to write<br>a TMO2 register.                                                                                                       | Class A | 1                               | No                      | No                    | None                       | None if programmer is not usin<br>Maintenance register.                                 |
| 04                   | Format (FMT)                                                      | Indicates that a data trans-<br>fer with an incorrect format<br>code is attempted.                                                                                                                                    | Class B | 1                               | No                      | No                    | None                       | Programmer is selecting a form code which does not exist.                               |
| 05                   | Data Bus Parity Error<br>(DPAR)                                   | Indicates that incorrect data<br>bus parity has occurred dur-<br>ing a write data transfer<br>(i.e., bad data transferred<br>to the TMO2 and written on<br>tape.)                                                     | Class A | 1                               | Yes                     | No                    | None                       | None if programmer is not usin<br>PAT bit in RH70.                                      |
| 06                   | Incorrectable Data Error<br>or Vertical Parity Error<br>(INC/VPE) | During a PE data transfer<br>operation, indicates that an<br>incorrectable data error has<br>occurred.                                                                                                                | Class A | (PE READ)-3<br>(PE WRITE)-4     | Yes                     | No                    | 2                          | None if programmer is not usin<br>Maintenance register.                                 |
|                      |                                                                   | During an NRZI data transfer<br>operation, indicates that a<br>vertical parity error has<br>occurred or that data has<br>occurred after the skew<br>delay is over.                                                    |         | (NRZI READ)-3<br>(NRZI WRITE)-4 | Yes                     | No                    | 2                          | None if programmer is not usin<br>Maintenance register.                                 |

Į.

| MTER<br>Bit Position | Name                             | Description                                                                                                                                                                                                                                                     | Туре    | Recovery<br>Procedure           | Bad Data<br>Transferred   | Tape Position<br>Lost | Possible<br>Operator Error | Possible Programmer Error                                                                 |
|----------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------|---------------------------|-----------------------|----------------------------|-------------------------------------------------------------------------------------------|
| 07                   | Format Error or LRC<br>(PEF/LRC) | During a PE data transfer<br>operation, indicates that an<br>incorrect preamble or post-<br>amble is detected.                                                                                                                                                  | Class A | (PE READ)-3<br>(PE WRITE)-4     | Maybe'<br>Yes             | No                    | 2                          | None if programmer is not<br>utilizing Maintenance register.                              |
|                      |                                  | Indicates that the LRCC<br>which was written on tape<br>does not agree with the<br>LRCC calculated on the<br>data during a "read" com-<br>mand execution or during<br>the read after write opera-<br>tion which happens on a<br>"write" command execu-<br>tion. | Class A | (NRZI READ)-3<br>(NRZI WRITE)-4 | Maybe <sup>2</sup><br>Yes | No                    | 2                          |                                                                                           |
| 08                   | Nonstandard Gap (NSG)            | Indicates that a tape charac-<br>ter is detected during the<br>first half of the inter-record<br>gap. (i.e., tape unit thought<br>it saw end of record but<br>detected more data after<br>shut-down process began.)                                             | Class A | (READ)-3<br>(WRITE)-4           | Maybe <sup>1</sup><br>Yes | No                    | 2                          | None if programmer is not<br>utilizing Maintenance register.                              |
| 09                   | Frame Count Error (FCE)          | Indicates that either:<br>1) a space operation has ter-<br>minated and the Frame                                                                                                                                                                                | Class A | (SPACE)-2                       | No                        | Yes                   | 2                          | Programmer loaded wrong frame count on space command.                                     |
|                      |                                  | Counter is not cleared.<br>(This is not a hardware<br>failure if space operation<br>was terminated by TM,<br>EOT, or BOT if that<br>termination was expected.)                                                                                                  |         | (WRITE)-1                       | Yes                       | No                    | None                       | Programmer loaded a word count<br>value which was not proportional<br>to the frame count. |
|                      |                                  | 2) A write command was<br>executed and the frame<br>count overflowed before<br>the word count.                                                                                                                                                                  |         |                                 |                           |                       |                            |                                                                                           |
|                      |                                  | <ol> <li>A read command was<br/>executed and the end of<br/>record was detected before<br/>word count overflow.</li> </ol>                                                                                                                                      |         |                                 |                           |                       |                            |                                                                                           |

## Table 3-22 (Cont)Error Recovery Procedures

~

~

.

ł

•

### Table 3-22 (Cont) Error Recovery Procedures

| MTER<br>Bit Position | Name                                              | Description                                                                                                                                                                                                                                                                                                          | Туре        | Recovery<br>Procedure                      | Bad Data<br>Transferred | Tape Position<br>Lost | Possible<br>Operator Error | Possible Programmer Error                                                        |
|----------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------|-------------------------|-----------------------|----------------------------|----------------------------------------------------------------------------------|
|                      | Correctable Skew or Illegal<br>Tape Mark (CS/ITM) | During a PE data transfer opera-<br>tion, indicates that excessive<br>but correctable skew is detected<br>for read. (This condition is only<br>a warning and does not indicate<br>bad data.) For a write, it indi-<br>cates that data of questionable<br>quality was written and the<br>record should be re-written. | Class A     | (PE READ)–None<br>(PE WRITE)–4             | No<br>Yes               | No<br>No              | 2 2                        | None                                                                             |
|                      |                                                   | In NRZI mode, indicative of illegal tape mark written on tape after a "write tape mark"                                                                                                                                                                                                                              |             | (NRZI Read or Space)<br>TMK expected-None  | No                      | No                    | 2                          | None                                                                             |
|                      |                                                   | command, or Read from tape<br>after a Read or Space command.                                                                                                                                                                                                                                                         |             | (NRZI Read or Space)<br>TMK not expected-5 | Yes                     | Yes                   | 2                          | Software lost track of tape position                                             |
|                      |                                                   |                                                                                                                                                                                                                                                                                                                      |             | (NRZI Write TMK)-4                         | Yes                     | No                    | 2                          | None                                                                             |
| 11                   | Nonexecutable Function<br>(NEF)                   | Indicates one of the following:<br>1) A write operation is attempted<br>on a write-protected transport.                                                                                                                                                                                                              | Class B     | 5                                          | No                      | No                    | 3                          | Programmer did not check WRL<br>status.                                          |
| ·                    |                                                   | <ol> <li>A Space Reverse, Read reverse,<br/>or Write Check Reverse is<br/>attempted when the tape is<br/>at BOT.</li> </ol>                                                                                                                                                                                          |             | 2                                          | No                      | Yes                   | None                       | Program did not keep track of tape position.                                     |
|                      |                                                   | <ol> <li>The DEN2 bit in the Tape<br/>Control register does not<br/>agree with the PES status<br/>bit.</li> </ol>                                                                                                                                                                                                    |             | I                                          | No                      | No                    |                            | Program selected a transport<br>incapable of density mode<br>specified.          |
|                      |                                                   | <ol> <li>A space or write operation is<br/>attempted when FCS = 0 in<br/>the Tape Control register.</li> </ol>                                                                                                                                                                                                       | -<br>-<br>- | 1                                          | No                      | No                    |                            | Program is trying to write<br>without specifying record<br>length.               |
|                      |                                                   | 5) An NRZI write operation is<br>attempted with the 2s com-<br>plement of a number less<br>than 13 in the Frame Count<br>register.                                                                                                                                                                                   |             |                                            | No                      | No                    |                            | Program is specifying record<br>length shorter than minimum of<br>13 characters. |

| MTER<br>Bit Position | Name                       | Description                                                                                                                                                                                                                                 | Туре    | Recovery<br>Procedure | Bad Data<br>Transferred | Tape Position<br>Lost | Possible<br>Operator Error | Possible Programmer Error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|-------------------------|-----------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12                   | Drive Timing Error (DTE)   | Indicates one of the following:<br>1) During a write operation,<br>the controller did not sup-<br>ply a tape character to<br>TMO2 in time for it to be<br>written.                                                                          | Class B | 4                     | Yes                     | No                    | None                       | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                      |                            | <ol> <li>A data transfer (read/write)<br/>was attempted when the<br/>data bus of the Massbus<br/>was already occupied (i.e.,<br/>transfer in progress on<br/>some other drive).</li> </ol>                                                  |         | 1                     | No                      | No                    | None                       | Program did not check con-<br>troller "RDY" before issuing<br>data transfer command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 13                   | Operation Incomplete (OPI) | <ol> <li>During a read or space<br/>operation, indicates that<br/>a tape record has not<br/>been detected within</li> <li>4.3 sec from command ini-<br/>tiation. Assume that the<br/>drive is beyond valid data<br/>on the tape.</li> </ol> | Class B | 2                     | Yes                     | Yes                   | 2                          | None on a write operation.<br>On a Read or Space, programmer<br>did not keep track of tape posi-<br>tion.<br>On a Rewind operation, pro-<br>grammer did not check for BOT<br>before issuing command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                      |                            | <ol> <li>During a write operation,<br/>indicates that a read-after-<br/>write tape record has not<br/>been detected within 0.43<br/>sec from command initia-<br/>tion. Assume write operation<br/>has failed.</li> </ol>                    |         |                       |                         |                       |                            | and the second sec |
|                      |                            | 3) Additional data has been<br>detected after minimum gap<br>length has been traversed.<br>This condition causes a loss<br>of tape position.                                                                                                |         |                       |                         |                       |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                      |                            | 4) Rewind command initiated,<br>tape already at BOT                                                                                                                                                                                         |         |                       |                         |                       |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

### Table 3-22 (Cont) Error Recovery Procedures

`

ì

# Table 3-22 (Cont) Error Recovery Procedures

| MTER<br>Bit Position | Name                                             | Description                                                                                                                                                                                                                                                                                                                                  | Туре    | Recovery<br>Procedure                                             | Bad Data<br>Transferred                    | Tape Position<br>Lost | Possible<br>Operator Error | Possible Programmer Error                         |
|----------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------|--------------------------------------------|-----------------------|----------------------------|---------------------------------------------------|
| 14                   | Unsafe (UNS)                                     | <ul> <li>Indicates one of the following:</li> <li>1) A program-controlled operation is attempted on a selected transport which is not powered up, on-line, vacuum on.</li> <li>2) An imminent power failure is detected (AC LO L).</li> </ul>                                                                                                | Class B | 1                                                                 | Yes<br>(If transfer<br>was in<br>progress) | Yes                   | 4                          | Program did not check MOL before issuing command. |
| 15                   | Correctable Data Error<br>or CRC Error (COR/CRC) | During a PE read operation,<br>indicates that a single dead<br>track has occurred. (Data is<br>corrected, this is only a<br>warning.)<br>PE Write questionable<br>quality. Re-write.<br>During an NRZI operation,<br>indicates that the CRCC<br>read off the tape does not<br>match the CRCC computed<br>from the data read off the<br>tape. |         | (PE READ) None<br>(PE WRITE) 4<br>(NRZI READ)-3<br>(NRZI WRITE)-4 | No<br>Yes<br>Maybe <sup>2</sup><br>Yes     | No                    | 2                          | None                                              |

## Table 3-22 (Cont)Error Recovery Procedures

| MTCS2<br>Bit Position | Name                                    | Description                                                                                                                                                                                                                                                                 | Туре    | Recovery<br>Procedure | Bad Data<br>Transferred                    | Tape Position<br>Lost | Possible<br>Operator Error | Possible Programmer Error                                                                |
|-----------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|--------------------------------------------|-----------------------|----------------------------|------------------------------------------------------------------------------------------|
| 8                     | Massbus Data Bus Parity<br>Error (MDPE) | Set when a parity error occurs<br>on the Massbus data bus while<br>doing a read or write-check<br>operation.                                                                                                                                                                | Class A | 1                     | Yes                                        | No                    | None                       | None if programmer is not<br>using PAT bit in RH70.                                      |
| 9                     | Missed Transfer (MXF)                   | Set if the drive does not respond<br>to a data transfer command<br>within 650 µs.                                                                                                                                                                                           | Class B | 1                     | No<br>(No data<br>has been<br>transferred) | No                    | None                       | Programmer loaded a data<br>transfer command into a<br>drive which has ERR set.          |
| 10                    | ProGram Error (PGE)                     | Set when the program attempts<br>to initiate a data transfer opera-<br>tion while the RH70 is currently<br>performing one.                                                                                                                                                  | Class A | 1                     | No                                         | No                    | None                       | Program did not check RDY<br>prior to issuance of data<br>transfer command.              |
| 11                    | Non-Existent Memory<br>(NEM)            | Set when the controller is<br>performing a DMA transfer<br>and the memory address<br>specified in MTBA is non-<br>existent (does not respond<br>to MSYN within 10 $\mu$ s.                                                                                                  | Class A | 1                     | Yes '<br>(Transfer<br>incomplete)          | No                    | None                       | Program specified memory<br>locations (via WC & BA<br>registers) which did not<br>exist. |
| 12                    | Non-Existent Drive<br>(NED)             | Set when the program reads or<br>writes a drive register (CS1, DS,<br>ER, MR, FC, DT, CK, TC, or SN)<br>in a drive [selected by U(02:00)]<br>which does not exist or is powered<br>down. (The drive fails to assert<br>TRA within $1.5 \ \mu s$ after assertion<br>of DEM.) | Class A | 1                     | No                                         | No                    | 1                          | Program attempted to read or<br>write a drive register on a drive<br>that did not exist. |
| 13                    | Parity Error (PE)                       | Set if the RH70 detects bad data par-<br>ity for a write or write check com-<br>mand or if cache notifies RH70 that<br>memory detected a bad address or<br>control parity on any data transfer.                                                                             | Class A | 1                     | Yes                                        | No                    | None                       | (See CS3 register bits 15 – 13.                                                          |

| MTCS2<br>Bit Position | Name                                       | Description                                                                                                                                                                                                 | Туре                                  | Recovery<br>Procedure | Bad Data<br>Transferred | Tape Position<br>Lost | Possible<br>Operator Еггог | Possible Programmer Error                                |
|-----------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------------------|-------------------------|-----------------------|----------------------------|----------------------------------------------------------|
| 14                    | Write Check Error (WCE)                    | Set when the controller is<br>performing a write-check<br>operation and a word on<br>the tape does not match<br>the corresponding word<br>in memory.                                                        | Class A                               | 4                     | Yes                     | No                    | None                       | None                                                     |
| 15                    | Data LaTe (DLT)                            | Set when the controller is<br>unable to supply a data<br>word during a write opera-<br>tion or accept a data word<br>during a read or write-check<br>operation at the time the<br>drive demands a transfer. | Class A                               | WRITE-4<br>READ-3     | Yes                     | No                    | None                       |                                                          |
| MTCS1<br>Bit Position | Name                                       | Description                                                                                                                                                                                                 | Туре                                  | Recovery<br>Procedure | Bad Data<br>Transferred | Tape Position<br>Lost | Possible<br>Operator Error | Possible Programmer Error                                |
| 13                    | Massbus Control Bus<br>Parity Error (MCPE) | Set by parity error on<br>Massbus control bus while<br>reading a remote register<br>(located in the drive).                                                                                                 | Class A                               | 1                     | No                      | No                    | None                       | None if programmer is not<br>using maintenance register. |
| 14                    | Transfer Error (TRE)                       | Set by DLT or WCE or PE<br>or NED or NEM or PGE or<br>MXF or MDPE or a drive<br>error during a data transfer.                                                                                               | See associated<br>error bits<br>above |                       |                         |                       |                            |                                                          |

### Table 3-22 (Cont)Error Recovery Procedures

Notes: <sup>1</sup> If the programmer knows how many frames should have been read and the FC equals that number and there are no other errors, the data is valid.

<sup>2</sup> Possibility exists that CRCC character is in error so if software checksum tallies, data is valid.

### CHAPTER 4 TWU45 COMMAND REPERTOIRE

#### 4.1 INTRODUCTION

This chapter contains a description of the TWU45 commands and provides a flow diagram of each command showing the interaction between the RH70 Massbus Controller and the TU45/TM02 Tape System.

#### 4.2 REWIND

A program-controlled rewind operation may be initiated by one of two commands from the processor. One of these commands  $(07_8)$  performs the rewind operation and retains the transport on-line. The other command  $(03_8)$  places the transport off-line immediately after command initiation. Following completion of the  $03_8$  command, the operator must reload tape and return it to the on-line status.

To initiate a program-controlled rewind operation, the address of the desired TMO2 is placed on the Drive Select lines of the Massbus via the MTCS2 Control and Status 2 Register in the RH70 (see Figure 4-1). The RH70 then performs a register write into the MTTC Tape Control register, selecting the slave TU45 desired to perform the rewind operation. The TM02 places the Slave Select bits of the Tape Control register on the slave bus. The RH70. Massbus Controller then writes the operational function code of the rewind command  $(03_8 \text{ or } 07_8)$  into the MTCS1 Control and Status 1 register. The TM02 decodes the function code and asserts RWND L on the slave bus. (If a rewind/off-line operation has been specified, the TM02 also asserts WRITE L.) It then checks for errors, and, if there are none, initiates tape motion. The TM02 asserts DRY (drive ready) which, in turn, asserts ATA and PIP (bit 13 MTDS register). If the Interrupt Enable (IE-bit 6 of MTCS1 register) bit is set in the RH70, the ATTN will cause the RH70 to interrupt the CPU.

The TU45, enabled by its address code on the Slave Select lines (SS 0-2), activates the capstan drive for a high-speed

(250 in./sec) rewind operation. The TU45 completes the rewind operation independently, and the Massbus Controller and TM02 may divert attention to other transports.

When the reflective beginning-of-tape (BOT) marker is detected, the TU45 terminates its high-speed reverse motion, but will overshoot the BOT marker. The TU45 then initiates forward tape motion at read/write speed (75 in./sec). When it encounters the BOT marker again, the capstan motor is deactivated. When the TU45 has completed its rewind operation, it asserts SET SSC (Slave Status Change) on the slave bus and clears PIP. This causes the Attention bit in the TMO2 to be set, which results in ATTN H being asserted on the Massbus thereby notifying the Massbus Controller. If the Interrupt Enable (IE-bit 6 of MTCS1) bit is set, the RH70 will interrupt the CPU.

#### 4.3 SPACE

To initiate a space operation, the address of the desired TM02 is placed on the Drive Select lines of the Massbus via the MTCS2 Control and Status 2 Register in the RH70 (see Figure 4-2). The RH70 then performs a register write into the MTTC Tape Control register selecting the slave TU45 desired to perform the space operation. The TM02 places the Slave Select bits of the Tape Control register on the slave bus.

The RH70 Massbus Controller then loads the 2s complement of the number of tape records to be spaced into the TM02 Frame Count register. Following this, the RH70 loads the MTCS1 Control and Status 1 register with the operational function code of the space command (31 for space forward, 33 for space reverse). The TM02 decodes the function code and asserts FWD L or REV L on the slave bus. It then checks for errors and, if there are none, initiates tape motion.



,

\*THESE EVENTS DO NOT OCCUR IF REWIND GOES OFF-LINE.

CS-1814

Figure 4-1 Rewind Operation Flowchart





If end-of-tape (EOT), beginning-of-tape, or tape mark is detected, tape motion is terminated. If not, spacing continues until the interrecord gap (IRG) is reached. This causes the MTFC Frame Count register to increment and a motion delay to occur which terminates tape motion. If the frame count is not equal to zero, or EOT or BOT is not detected, tape motion is initiated again until an interrecord gap is detected again which reincrements the Frame Count register. This sequence continues until the Frame Count register is equal to zero or until EOT or BOT is detected indicating that the desired number of records has been spaced over. The space operation is performed at a constant speed of 75 in./sec.

When frame count overflow, or EOT or BOT is detected, the TM02 asserts DRY indicating completion of the operation by the drive. The TM02 also asserts ATTN to the RH70. If the Interrupt Enable (IE-bit 6 of MTCS1) is set, the RH70 will interrupt the CPU.

#### 4.4 ERASE

To initiate an erase operation, the address of the desired TM02 is placed on the Drive Select lines of the Massbus via the MTCS2 Control and Status 2 Register in the RH70 (see Figure 4-3). The RH70 then performs a register write into the MTTC Tape Control register selecting the slave TU45 desired to perform the erase operation. The TM02 places the slave select bits on the Tape Control register on the slave bus. The RH70 then loads the MTCS1 Control and Status 1 register with the operational function code  $(25_8)$  of the erase command. The TM02 decodes the function code and asserts FWD L and WRITE L on the slave bus. It then checks for errors, and, if there are none, causes the TU45 to energize the write and erase heads and initiates tape motion.

The TU45, which is enabled by its address code on the Slave Select lines, responds to SLAVE SET Pulse by activating the capstan drive (starting forward tape motion) and by activating the write and erase heads.

Since the erase head is activated and the write heads receive no data input during an erase operation, all the tape moving past the erase head will be dc erased.

The erase operation is terminated by the TM02 asserting STOP L on the slave bus which deactivates the capstan motor in the TU45. When tape motion has ceased, the write and erase heads are deenergized. The TM02 asserts DRY indicating completion of the operation by the drive. The TM02 also asserts ATTN to the RH70. If the Interrupt Enable (IE-bit 6 of MTCS1) bit is set, the RH70 will interrupt the CPU.





#### 4.5 PE DATA READ

To initiate PE read operation, the address of the desired TM02 is placed on the Drive Select lines of the Massbus via the MTCS2 Control and Status 2 register in the RH70 (see Figure 4-4). The RH70 then performs a register write into the MTTC Tape Control register specifying the selected TU45 slave, tape character format, and tape density (1600 bpi for PE).

The TM02 places the slave selects (SS 0–2) and density (DEN 0–2) bits of the Tape Control register on the slave bus. The RH70 then loads the MTCS1 Control and Status 1 register with the operational function code of a read operation (71<sub>8</sub> read forward, 77 read reverse, 51 write check forward, or 57 write check reverse) and asserts RUN on the Massbus. The TM02 decodes the function code and asserts FWD L or REV L on the slave bus. It then checks for errors, and, if there are none, asserts OCC on the Massbus to notify the controller and other drives that it is occupying the data bus of the Massbus. The TM02 then transmits SLAVE SET Pulse to the TU45.

The TU45, which is enabled by its address code on the Slave Select lines (SS 0-2) of the slave bus, responds to SLAVE SET Pulse by activating the capstan drive motor and initiating tape motion.

The TU45 read amplifiers are on continuously. Even as the tape accelerates, the TM02 PE read circuitry checks for a PE identification burst (IDB) and begins looking for a preamble. When the tape is at speed, the preamble will be detected and read; the tape characters immediately after the preamble all-1s character are data characters.

The characters are assembled into 18-bit words and placed on the data bus of the Massbus. This action continues until the first character of the postamble is detected.

The TM02 reads the postamble which signifies the end of the record and asserts EBL H (end-of-block) on the Massbus. When the gap has been detected, the TM02 terminates tape motion, asserts DRY, and negates EBL. The negation of EBL causes the RH70 to go to the RDY (Ready) state causing the RH70 to interrupt the CPU if the Interrupt Enable (IE-bit 6 of MTCS1) bit is set.



Figure 4-4 PE Data Read Operation Flowchart

#### 4.6 NRZI DATA READ

To initiate an NRZI read operation, the address of the desired TMO2 is placed on the Drive Select lines of the Massbus via the MTCS2 Control and Status 2 register in the RH70 (see Figure 4-5). The RH70 then performs a register write into the MTTC Tape Control register, specifying selected slave TU45, tape character format, and tape data density. The TM02 places the slave select (SS 0-2) and density (DEN 0-2) bits of the Tape Control register on the slave bus. The RH70 then loads the MTCS1 Control and Status 1 register with the operational function code of a read operation (718 read forward, 77 read reverse, 51 write check forward, or 57 write check reverse) and asserts RUN H on the Massbus. The TM02 decodes the function code and asserts FWD L or REV L on the slave bus. The TM02 then checks for errors, and, if there are none, asserts OCC on the Massbus to notify the controller and other drives that it is occupying the data bus of the Massbus. The TM02 then transmits SLAVE SET Pulse to the TU45. The TU45, which is enabled by its address code on the Slave Select lines (SS 0-2) of the slave bus, responds to SLAVE SET Pulse by activating the capstan drive motor and initiating tape motion.

When a tape character is detected by the TU45, it is multiplexed onto the slave bus Read Data lines and is strobed into the TM02. LRCC and CRCC are generated from the data and will be used to check the validity of the data read.

The TM02 assembles the characters into 18-bit data words and places them on the data bus of the Massbus. When a data word is assembled by the TM02, the TM02 notifies the RH70 which strobes the word from the data bus. The assembling of data characters into 18-bit words continues until the end of the data record as represented by an all-0s tape character.

During a forward read, the rest of the read circuitry continues its operation, reading the CRCC and strobing it into the Check Character register, and then reading the LRCC. Discrepancies between generated CRCC/LRCC and detected CRCC/LRCC cause their respective error bits to be set.

During a reverse read, the LRCC character is encountered first at the start of the read operation, but is ignored. The

CRCC is encountered next, and strobed into the Check Character register, but otherwise it is ignored. No CRC or LRC error is generated. Then the data is read; assembly of characters into data words may differ when reading in the reverse direction, but this depends on the data format selected.

When the data and LRCC/CRCC have been read, the TM02 asserts EBL. When the interrecord gap is detected, the TM02 asserts DRY, terminates tape motion, and negates EBL. The negation of EBL causes the RH70 to go to the RDY (Ready) state and will cause the RH70 to interrupt the CPU if the Interrupt Enable (IE-bit 6 of MTCS1) bit is set.

#### 4.7 PE DATA WRITE

To initiate a PE write operation, the address of the desired TMO2 is placed on the Drive Select lines of the Massbus via the MTCS2 Control and Status 2 register in the RH70 (see Figure 4-6). The RH70 then performs a register write into the MTTC Tape Control register, specifying selected slave TU45 tape character format, and tape data density (PE - 1600 bpi). The TM02 places the slave select (SS 0-2) and density (DEN 0-2) bits of the Tape Control register on the slave bus. The RH70 then loads the 2s complement of the number of tape characters to be written into the TMO2 Frame Count register. Following this, the RH70 Controller loads the MTCS1 Control and Status 1 register with the operational function code (61) of the data write command. The TMO2 decodes the function code and assets FWD L and WRITE L on the slave bus. It then checks for errors, and, if there are none, asserts OCC on the Massbus to notify the controller and other drives that it is occupying the data bus of the Massbus.

When the RH70 has data available for transfer, it asserts RUN H on the Massbus. The TM02 responds by asserting SLAVE SET Pulse on the slave bus and accepting the first data word from the RH70.

The TU45, which is enabled by its address code on the Slave Select lines (SS 0-2) of the slave bus, responds to SLAVE SET by activating the capstan drive motor for forward tape motion and by turning on the write and erase heads. The first data word, loaded on the Massbus when RUN is asserted, is accepted by the TMO2.



Figure 4-5 NRZI Data Read Operation Flowchart



,

Figure 4-6 PE Data Write Operation Flowchart

3

When the TU45 is up to speed, it transmits a WRT CLK signal to the TM02. Upon receipt of WRT CLK, the TM02 begins generating a preamble. When forty all-0 characters and one all-1 characters have been written, the TM02 begins disassembling the first data word into characters. When it has disassembled the first data word, it requests the next data word from the RH70 Massbus Controller and continues to do so until all the data words have been transferred. Each time the TM02 generates a character, the Frame Count register is incremented, a vertical parity bit is generated, and the tape character is converted to PE mode and transmitted to the write circuitry of the TU45. When the Frame Count register overflows to zero, the TM02 generates a postamble which is written on tape and asserts EBL. During the entire operation, the TU45/TM02 read operation is active and reads the record being written.

When the TU45/TM02 read circuitry detects the end of the record, the TM02 asserts DRY, terminates tape motion, and negates EBL. The negation of EBL causes the RH70 to go to the RDY state, and causes the RH70 to interrupt the CPU if the Interrupt Enable (IE-bit 6 of MTCS1) bit is set.

#### 4.8 NRZI DATA WRITE

To initiate an NRZI write, the address of the desired TM02 is placed on the Drive Select lines of the Massbus via the MTCS2 Control and Status 2 register in the RH70 (see Figure 4-7). The RH70 then performs a register write into the MTTC Tape Control register specifying selected slave TU45, tape character format, and tape data density. The TM02 places the slave select (SS 0-2) and density (DEN 0-2) bits of the Tape Control register on the slave bus. The RH70 then loads the 2s complement of the number of tape characters to be written into the TM02 Frame Count register. Following this, the RH70 loads the MTCS1 Control and Status 1 register with the operational function code (61) of the data write command. The TM02 decodes the function code and asserts FWD L and WRITE L on the slave bus. It then checks for errors, and, if there are none, asserts OCC on the Massbus to notify the controller and other drives that it is occupying the data bus of the Massbus.

When the controller has data available for transfer, it asserts RUN H on the Massbus. The TM02 responds by asserting SLAVE SET Pulse on the slave bus and accepting the first data word from the RH70.

The TU45, which is enabled by its address code on the Slave Select lines (SS 0-2) of the slave bus, responds to SLAVE SET by activating the capstan drive motor for forward tape motion and by activating the write and erase heads. The first data word, loaded on the Massbus when RUN is asserted, is accepted by the TM02.

When the TU45 is up to speed, it transmits a WRT CLK signal to the TM02. Upon receipt of WRT CLK, the TM02 begins disassembling the first data word into characters.

When it has disassembled the first data word, it requests the next data word from the RH70 Massbus Controller, and continues to do so until all the data words have been transferred. Each time the TM02 generates a character, the Frame Count register is incremented, a vertical parity bit is generated, the CRCC is generated, and the tape character is transmitted to the write circuitry of the TU45 where it is converted from binary to NRZI mode (1s become transitions) and written on the tape. When the Frame Count register overflows to zero, the TM02 transmits EBL (end-of-block) to the RH70. It then generates the timing to write the generated CRCC and the LRCC.

During the time that the tape is moving at speed, the TU45/TM02 performs a read-after-write operation.

When the TU45/TM02 read circuitry detects the end of a record, the TM02 asserts DRY, terminates tape motion, and negates EBL. When tape motion stops, the write and erase heads are deenergized.

The negation of EBL (end-of-block) causes the RH70 to go to the RDY (Ready) state and causes the RH70 to interrupt CPU if the Interrupt Enable (IE-bit 6 of MTCS1) is set.

#### 4.9 WRITE TAPE MARK

To initiate a write tape mark operation, the address of the desired TM02 is placed on the Drive Select lines of the Massbus via the MTCS2 Control and Status 2 register in the RH70 (see Figure 4-8). The RH70 then performs a register write into the MTTC Tape Control Register, selecting the slave TU45 to perform the write tape mark operation and the density at which the tape mark characters are to be written. The TM02 places the slave select (SS 0-2) and density select (DEN SEL 0-3) bits of the Tape Control register on the slave bus.

The RH70 Massbus Controller then loads the MTCS1 Control and Status 1 register with the operational function code (27) of the write tape mark command. The TM02 decodes the function code and asserts FWD L and WRITE L on the slave bus. It then checks for errors, and, if there are none, issues SLAVE SET to the TU45.

The TU45, which is enabled by its address code on the Slave Select lines, responds to SLAVE SET by activating the capstan drive (starting tape motion) and by activating the write and erase heads. As tape moves past the heads, it is erased. After a 3 inch acceleration delay, the TM02 generates the tape mark.



CS-1815

Figure 4-7 NRZI Data Write Operation Flowchart



CS-1806

Figure 4-8 Write Tape Mark Operation Flowchart

If the TU45/TM02 is operating in PE mode, slave bus write lines WD 3, 4, 6, and 7 are forced high, while PE 0s are generated for WD 0, 1, 2, and 5. At the same time record pulses ( $40 \times 2 = 80$ ) are transmitted to the TU45. As a result, forty 0s are written in tracks 1, 2, 4, 5, and 8, and the remaining tracks are erased.

If the TU45/TM02 is operating in NRZI mode, the tape mark character is forced onto the slave bus WD lines, and a record pulse is transmitted to the TU45. The TU45 is then allowed to erase seven character lengths of tape at which time it receives LRC STROBE on the slave bus and writes an LRCC (which will be the same as the tape mark character).

After writing the NRZI or PE tape mark, the TU45/TM02 continues to erase tape. As the write tape mark operation is performed, the read circuitry performs a read-after-write.

After the read circuitry has detected the written tape mark, the TM02 transmits STOP L to the TU45. This signal deactivates the capstan motor to terminate tape motion. When tape motion has stopped, the write and erase heads are deenergized. The TM02 asserts DRY indicating that the drive is ready to perform another function. The TM02 also asserts ATTN to the RH70. The RH70 will interrupt the CPU if the Interrupt Enable (IE-bit 6 of MTCS1) bit is set.

#### 4.10 ERRORS

TM02 errors may occur at command initiation or at command execution. The error handling for each type is described below.

Command Initiation – Any error that occurs when a command is initiated (GO bit asserted) will cause an immediate abort. The error will assert EXC (if it is a data transfer command) and during command initiation will also assert ATTN and EBL. The assertion of EBL and ATTN will cause the RH70 to interrupt the CPU if the IE bit is set. The assertion of EXC causes TRE in the RH70 to set. TRE is monitored in bit 14 of the MTCS1 register.

*Command Execution* – During the execution of a command, Class A or Class B errors may occur and are handled in the following manner.

Class A: If a class A occurs during execution of a data transfer command, EXC is raised immediately but the command will not terminate until the operation is completed. This occurs at the end of the record when ATTN and EBL are asserted. Note that EXC asserts TRE which can be monitored via bit 14 of the MTCS1 register.

Class B: If a class B error occurs during execution of a command, EXC, ATTN and EBL are raised immediately and the command is terminated. If the command is a data transfer command, EXC is also asserted which sets TRE in the RH70.

### APPENDIX A TEST TYPEOUTS

#### A.1 GENERAL

This appendix provides error-free typeouts for each on-line test, with the exception of the Data Reliability Program (DECSPEC-11-AYVAD).

#### A.2 TM02/TU45 LOGIC TEST (DECSPEC-11-AYVCD)

**Error-Free Typeout** 

TM02/TU45 CONTROL LOGIC TEST (AYVCD-E) REGISTER START: 172440 VECTOR ADDRESS: 224 NRZ ONLY: 0 STATIC TESTS ONLY: 0

FOR DRIVE ADDRESS TEST; ENTER EXPT DRIVE NUMBER, ALL OTHERS SHOULD BE NON-EXISTENT. DRIVE NUMBER 0 DRIVE NUMBER

FOR SLAVE ADDRESS TEST; ENTER EXPT SLAVE NUMBER, ALL OTHERS SHOULD BE NON-EXISTENT. SLAVE NUMBER 0 SN: 0001 SLAVE NUMBER

END OF PASS 0 END OF PASS 1 END OF PASS 2 END OF PASS 3

#### A.3 TU45 BASIC FUNCTION TEST (DECSPEC-11-AYVBD)

#### **Error-Free Typeout**

TM02/TU45 BASIC FUNCTION TEST (AYVBD-B) ENTER CONDITIONS IN OCTAL

REGISTER START = 172440 VECTOR = 224 DRIVE NUMBER: 0 SLAVE NUMBER: 0 SERIAL NO: 0001 RH11 or RH70: 1 RH ONLY: 0 NRZ ONLY: 0 END OF PASS 0 END OF PASS 0

#### A.4 TM02/TU45 DRIVE FUNCTION TIMER (DECSPEC-11-AYVDD)

**Error-Free** Typeout

TU45 DRIVE FUNCTION TIMER (AYVDD-C) TYPE FIRST ADDRESS OF CONTROLLER 172400 TYPE TM02 DRIVE #'S TO BE TESTED 0 FOR TM02 DRIVE 0-TYPE SLAVE #'S TO BE TESTED 00 SPEED TESTS ONLY? (YES/NO = 1/0) 0 NRZ ONLY? (YES/NO = 1/0) 0

#### \* TM02 DRIVE FUNCTION TIMES - DRIVE #0 SLAVE #0 9 CHAN. SER #????

| * FUNCTION              | TIME (SPECIFICATION)  | TIME (ACTUAL) |
|-------------------------|-----------------------|---------------|
| * WRITE FROM BOT        | RANGE=<076000-073000> | ACTUAL=074120 |
| * WRITE START           | RANGE=<005740-005400> | ACTUAL=005570 |
| * WRITE SHUTDOWN        | RANGE=<005390-005070> | ACTUAL=005230 |
| * WRITE SETTLEDOWN      | RANGE=<006500-004500> | ACTUAL=005100 |
| * READ FROM BOT         | RANGE=<062000-060000> | ACTUAL=060920 |
| * READ START            | RANGE=<001700-001580> | ACTUAL=001630 |
| * READ SHUTDOWN         | RANGE=<002730-002570> | ACTUAL=002650 |
| * READ SETTLEDOWN       | RANGE=<006500-004500> | ACTUAL=005100 |
| * READ REV START        | RANGE=<001700-001580> | ACTUAL=001630 |
| * READ REV SHUTDOWN     | RANGE=<002200-001940> | ACTUAL=002100 |
| * READ REV SETTLEDOWN   | RANGE=<006500-004500> | ACTUAL=005100 |
| * TURN AROUND DELAY F-R | RANGE=<008000-006000> | ACTUAL=006730 |
| * TURN AROUND DELAY R-F | RANGE=<008000-006000> | ACTUAL=006660 |
| * GAP SIZE-STOP HALF    | RANGE=<009000-007800> | ACTUAL=008220 |
| * GAP SIZE-START HALF   | RANGE=<008200-006900> | ACTUAL=007270 |
| * GAP SIZE-INTERRECORD  | RANGE=<008890-008370> | ACTUAL=008630 |
| * GAP CONSISTANCY       | RANGE=<008260-007780> | ACTUAL=008090 |
| * DATA TIME-200BPI      | RANGE=<014640-013780> | ACTUAL=014210 |
| * DATA TIME-556BPI      | RANGE=<014560-013710> | ACTUAL=014140 |
| * DATA TIME-800BPI      | RANGE=<014560-013710> | ACTUAL=014140 |
| * DATA TIME-1600BPI     | RANGE=<015000-013000> | ACTUAL=014820 |
| * ERASE GAP TIME        | RANGE=<062190-058560> | ACTUAL=060380 |
| * WRITE FILE MARK       | RANGE=<064920-061140> | ACTUAL=063030 |
|                         |                       |               |

#### A.5 TU45 DATA RELIABILITY PROGRAM (DECSPEC-11-AYVAD)

TU45 DATA RELIABILITY TEST (AYVAD-C) MAKE ENTRIES IN OCTAL

```
REGISTER START = 172440
VECTOR ADDRESS = 224
DRIVE NUMBER = 1
SLAVE NUMBER = 6 SN: 50022
DENSITY = 3
PARITY = 0
FORMAT = 14
SLAVE NUMBER =
RECORD COUNT = 0 200
CHARACTER COUNT = 0 4000
PATTERN NUMBER = 1
TAPE MARK = 0 1
SINGLE PASS = 0
```

ENTER STALLS READ = 1 WRITE = 1 TURN AROUND = 1

DRIVE NO. 0 \*SLAVE NO. 0 \*D 3 \*P 0 \*F 14 \*PATRN R \*BN 1 \*RN 3700 -77777 \*RS 4000 EOT NO: 1 **REWIND TAPE; RESTART AT BLOCK ONE** DROPS : 0 0 0 0 0 0 0 0 PICKS : 0 0 0 0 0 0 0 0 **RETRY** : 0 WTERR : 0 **REFWD**: 0 SOFT : 0 HARD : 0 DEFWD : 0 **REREV** : 0 SOFT : 0 HARD : 0 DEREV : 0 **0 BAD TAPE SPOTS** 

|             | د<br>                                                   | N                                   |       |          |       |          | <i>،</i>        | • |          |  |  |  |   |    |          |  |
|-------------|---------------------------------------------------------|-------------------------------------|-------|----------|-------|----------|-----------------|---|----------|--|--|--|---|----|----------|--|
|             |                                                         |                                     |       | QUANTITY |       |          |                 |   |          |  |  |  |   |    |          |  |
|             | DIGITAL EQUIPMENT CORPORATION<br>MAYNARD, MASSACHUSETTS |                                     |       |          |       |          |                 |   |          |  |  |  |   |    |          |  |
|             | SI                                                      |                                     | IS-EA | I5-EB    |       |          |                 |   |          |  |  |  |   |    |          |  |
| ITEM<br>NO. | DWG NO. / PART NO.                                      | DESCRIPTION                         |       | TWU4     | TWU4  |          |                 |   |          |  |  |  |   |    |          |  |
| 1           | B-DD-TWU45-0                                            | TWU45-EA/EB Customer Print Set      |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 2           | Dec #ER-00016/<br>Pertec #104597                        | Pertec Operating and Service Manual |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 3           | CSS-MO-F-5.2-22                                         | TM02-FE/FF Magtape System Manual    |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 4           | CSS-MO-F-5.2-23                                         | M.T.A. Option Description           |       | 1        | 1     |          |                 |   |          |  |  |  |   |    | <u> </u> |  |
| 5           | CSS-MO-F-5.2-25                                         | TWU45 Magtape System Manual         |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 6           | CSS-MO-F-5.2-27                                         | RH70/Special Option Description     |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 7           | TUC01                                                   | Tape Cleaning Kit                   |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| -8          | 18-09543-03                                             | Magtape – 2400' Reel                |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 9           | 70-08288-8F                                             | Remote Turn-On Cable                |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 10          | DECSPEC-11-AYVAD                                        | TU45 Data Reliability               |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 11          | DECSPEC-11-AYVBD                                        | Basic Function Test                 |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 12          | DECSPEC-11-AYVCD                                        | Logic Test                          |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 13          | DECSPEC-11-AYVDD                                        | Drive Function Timer                |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 14          | DECSPEC-11-AYVED                                        | Utility Driver                      |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 15          | DECSPEC-11-AYVFD                                        | Data Create Tape                    |       | 1        | 1     |          |                 |   |          |  |  |  |   |    |          |  |
| 16          | 12-11902                                                | Unit Select Keys (0–7)              |       | 8        | 8     |          |                 |   |          |  |  |  |   |    |          |  |
|             |                                                         |                                     |       |          |       |          |                 |   |          |  |  |  |   |    |          |  |
|             |                                                         |                                     |       |          |       |          |                 |   |          |  |  |  |   |    |          |  |
|             |                                                         |                                     |       |          |       |          |                 |   |          |  |  |  |   |    |          |  |
|             |                                                         |                                     |       |          | _     | ·        |                 |   |          |  |  |  |   |    |          |  |
|             | ·                                                       |                                     |       |          |       | <b> </b> | ļ               |   | <b> </b> |  |  |  |   |    |          |  |
|             |                                                         |                                     |       |          |       |          |                 |   |          |  |  |  |   |    |          |  |
| TITI        | .Ε                                                      |                                     | Ī     | DOCUMEN  | IT NU | MBE      | R               |   |          |  |  |  |   | RE | V.       |  |
|             | DECMAGTAPE W/CONTROL                                    |                                     |       |          | A-SH  | I-TWU    | J <b>45-0</b> - | 0 |          |  |  |  | A |    |          |  |
|             |                                                         |                                     |       |          |       |          |                 |   |          |  |  |  |   |    |          |  |

|             |                               | QUANTITY                            |      |     |              |      |      |     |  |  |  |  |  |    |          |
|-------------|-------------------------------|-------------------------------------|------|-----|--------------|------|------|-----|--|--|--|--|--|----|----------|
|             | DIGITAL EQUIPMENT CORPORATION |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             | MAYNARD, MASSACHUSETTS        |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             | SHIPPING LIST                 |                                     |      |     | J45-EF       |      |      |     |  |  |  |  |  |    |          |
| ITEM<br>NO. | DWG NO. / PART NO.            | DESCRIPTION                         |      | TI  | T.           |      |      |     |  |  |  |  |  |    |          |
| 1           | B-DD-TU45-0                   | TU45-EE/EF Customer Print Set       |      | 1   | 1            |      |      |     |  |  |  |  |  |    | _        |
| 2           | Pertec #104597/               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             | DEC # ER-00016                | Pertec Operating and Service Manual |      | 1   | 1            |      |      |     |  |  |  |  |  |    |          |
| 3           | CSS-MO-F-5.2-23               | M.T.A. Option Description           |      | 1   | 1            |      |      |     |  |  |  |  |  |    |          |
| 4           | TUC01                         | Tape Cleaning Kit                   |      | 1   | 1            |      |      |     |  |  |  |  |  |    |          |
| 5           | 18-09543-03                   | Magtape – 2400' Reel                |      | 1   | 1            |      |      |     |  |  |  |  |  |    |          |
| 6           | 70-08288-8F                   | Remote Turn-On Cable                |      | 1   | 1            |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
|             |                               |                                     |      |     |              |      |      |     |  |  |  |  |  |    |          |
| TITL        | .E<br>DEC MAGTAPE W/C         | ) CONTROL (800/1600) BPI            | DOCU | MEN | r nui<br>A-S | MBER | U45- | 0-0 |  |  |  |  |  | RE | EV.<br>A |

4

•

.

4