# **T7000A Digital Encryption Processor** #### **FEATURES** - Programmable DES ciphering modes - ☐ Electronic codebook (ECB) - ☐ Cipher block chaining (CBC) - □ 1-, 8-, or 16-bit cipher feedback (CFB) - □ Output feedback (OFB) - Ciphering rates of 235,000 operations/second for any of the DES modes. Data throughput of 1.882 Mbytes/s using 64-bit DES output block - On-chip RAM and ROM program memory - Flags readable on the data bus or independent output pins - Four sets of key and inital value registers - Separate plain text and cipher text parallel (8-bit) ports - Separate plain text and cipher text serial ports - Separate serial key input port - ECB program available in ROM #### **DESCRIPTION** The T7000A Digital Encryption Processor (DEP) is a programmable integrated circuit that provides a low-cost, high-security, cryptographic system for encrypting and decrypting digital signals. It is manufactured using CMOS technology, requires a single 5 V supply, and is supplied in a 40-pin plastic DIP. It implements four data encryption standard (DES) modes and is capable of performing multiple encryption operations or multiplexed key and initial value ciphering. Figure 1. T7000A Digital Encryption Processor Block Diagram The information contained in this document is preliminary and subject to change without notice. AT&T reserves the right to make changes to the product(s) or circuit(s) described herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product or circuit. #### **USER INFORMATION** # **Pin Descriptions** | Symbol | Pin | Symbol | Pin | |--------|-----|--------|-----| | ACTIVE | 32 | SCS | 39 | | CLKIN | 34 | SFLG | 9 | | MCS | 40 | SKCLK | 38 | | MFLG1 | 11 | SKD | 37 | | MFLG2 | 10 | SKREQ | 31 | | MPA0 | 2 | SPA | 1 | | MPA1 | - 3 | SPD0 | 28 | | MPA2 | 5 | SPD1 | 27 | | MPD0 | 20 | SPD2 | 26 | | MPD1 | 19 | SPD3 | 25 | | MPD2 | 18 | SPD4 | 24 | | MPD3 | 17 | SPD5 | 23 | | MPD4 | 16 | SPD6 | 22 | | MPD5 | 15 | SPD7 | 21 | | MPD6 | 14 | SPR | 4 | | MPD7 | 13 | SPSD | 35 | | MPR | 7 | SPW | 6 | | MPSD | 36 | VDD | 12 | | MPW | 8 | Vss | 29 | | PF | 33 | Vss | 30 | Figure 2. T7000A DEP Pin Function Diagram and Alphabetical Listing of Symbols | | Table 1. T7000A Pin Descriptions | | | | | |-----|----------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin | Symbol | Туре | Name/Function | | | | 1 | SPA | I | Slave Port Address. When high (1), the contents of the status register can be read, but not written, to the slave port data bus. When low (0), either the input shift register (ISR) or output shift register (OSR) is accessed, depending on the port configuration programmed. | | | | 2 | MPA0 | I | Master Port Address Bits 0 and 1. Used with MPA2 (pin 5) for internal | | | | 3 | MPA1 | I | register selection. | | | | 4 | SPR | I | Slave Port Read. Used with SPA (pin 1) to read from the output shift register (if the slave port is programmed as an output) or from the status register. Data is available on the slave port data bus following the falling edge of the pulse and remains on the bus as long as the SPR is low (0). SPW (pin 6) should be held high during a read pulse. | | | | 5 | MPA2 | I | Master Port Address Bit 2. Used with MPA0 and MPA1 (pins 2 and 3) for internal register selection. | | | | | | | Table 1. T7000A Pin Descriptions (Continued) | |----------|--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin | Symbol | Туре | Name/Function | | 6 | SPW | I | Slave Port Write. Used with SPA (pin 1) to write to the input shift register if the slave port has been programmed as an input. The data input is latched on the rising edge of the write pulse. SPR (pin 4) should be held high (1) during the write pulse. | | 7 | MPR | I | Master Port Read. Used with the master port address bus to read one of the internal registers. Data is available on the master port data bus following the falling edge of the pulse and remains on the bus as long as MPR is low (0). MPW (pin 8) should be held high (1) during the read pulse. | | 8 | MPW | I | Master Port Write. This lead is used with the master port address bus to write to one of the internal registers. The data input is latched into the addressed register on the rising edge of the write pulse. The MPR lead should be held high during the write pulse. | | 9 | SFLG | 0 | Slave Flag. This active-high output indicates the status of either the input or output shift registers, depending on the port configuration programmed. If the slave port is programmed as an input, the slave flag reflects the contents of the ISRFULL flag (status register — bit 4). If the slave port is programmed as an output, then the slave flag reflects the contents of the OSREMPTY flag (status register — bit 5). Both of these conditions can be read from the status register. | | 10 | MFLG2 | 0 | Master Flag 2. This active-high output indicates the status of the ISRFULL flag (status register – bit 4). This condition may also be read from the status register*. | | 11 | MFLG1 | O | Master Flag 1. This active-high output indicates the status of either the input or output shift register, depending on the port configuration programmed*. If the master port is programmed as an input, this lead reflects the contents of the ISRFULL flag (status register — bit 4). If the master port is programmed as an output, this pin indicates the contents of the OSREMPTY flag (status register — bit 5). If the master port is programmed as both input and output, this pin indicates the contents of the OSRFULL flag and MFLG2 (pin 10) indicates the contents of the ISRFULL flag. The status of the input and output shift register can also be read from the status register. | | 12 | VDD | _ | 5 V Supply. | | 13 | MPD7 | I/O | Master Port Data Bit 7. | | 14 | MPD6<br>MPD5 | I/O<br>I/O | Master Port Data Bit 6. Master Port Data Bit 5. Bidirectional, | | 15<br>16 | MPD3<br>MPD4 | I/O | Master Port Data Bit 4. 8-bit Master Port | | 17 | MPD3 | I/O | Master Port Data Bit 3. I/O bus. | | 18 | MPD2 | I/O | Master Port Data Bit 2. | | 19 | MPD1 | I/O | Master Port Data Bit 1. | | 20 | MPD0 | I/O | Master Port Data Bit 0. | <sup>\*</sup> See Table 5 | -3 | Table 1. T7000A Pin Descriptions (Continued) | | | | | | |-----|----------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin | Symbol | Туре | Name/Function | | | | | 21 | SPD7 | I/O | Slave Port Data Bit 7. | | | | | 22 | SPD6 | I/O | Slave Port Data Bit 6. | | | | | 23 | SPD5 | I/O | Slave Port Data Bit 5. Bidirectional, | | | | | 24 | SPD4 | I/O | Slave Port Data Bit 4. 8-bit Slave Port | | | | | 25 | SPD3 | I/O | Slave Port Data Bit 3. I/O bus. | | | | | 26 | SPD2 | I/O | Slave Port Data Bit 2. | | | | | 27 | SPD1 | I/O | Slave Port Data Bit 1. | | | | | 28 | SPD0 | I/O | Slave Port Data Bit 0. | | | | | 29 | Vss | | Ground. | | | | | 30 | Vss | | Ground. | | | | | 31 | SKREQ | 0 | Serial Key Request. This active-low output indicates the DEP is expecting a key input. Active when IO Serial Act is programmed. The condition of this flag can be read from the status register. | | | | | 32 | ACTIVE | 0 | This active-high output flag is set by the microcode instruction IO ACT. | | | | | 33 | PF | 0 | Parity Fail. When this output is low it indicates that one or more key input bytes had even parity. This flag is set on the 8th MPW pulse (pin 8) when the key is loaded through the parallel master port and on the 64th SKCLK pulse (pin 38) when the key is loaded serially. The status of this flag can be read from the status register. | | | | | 34 | CLKIN | I | Clock Input. The clock signal input at this lead determines all internal timing. A microcode instruction is executed every two clock cycles. The master and slave ports' read and write signals are not required to be synchronous with this clock signal. The frequency range of this clock is 10 kHz to 8 MHz. | | | | | 35 | SPSD | I/O | Slave Port Serial Data. Depending on the programmed port configuration, used to write data to the input shift register or read data from the output shift register. The first bit read or written is the most significant. When this port is selected by the port configuration register, the slave port signals SPW, SPR, and SFLG (pins 6, 4, and 9) are used for control. This port may not be used to read or write to any of the other six registers. | | | | | 36 | MPSD | I/O | Master Port Serial Data. Depending on the programmed port configuration, used to write data to the input shift register or read data from the output shift register. The first bit read or written is the most significant. When this port is selected by the port configuration register and master port address 0 is addressed, the master port signals MPW, MPR, MFLG1, and MFLG2 (pins 8, 7, 11, and 10) are used for control. | | | | | 37 | SKD | I | Serial Key Data. This input port is used to load key variables serially. The data on this pin is latched into key memory on the falling edge of the serial key clock during the execution of a serial load key program. The key is entered with the most significant bit first and every 8th bit is treated as an odd parity bit. A parity failure will not prevent the 56-bit key from being loaded. | | | | | | Table 1. T7000A Pin Descriptions (Continued) | | | | | | |-----|----------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin | Symbol | Туре | Name/Function | | | | | 38 | SKCLK | I | Serial Key Clock. This clock is used to latch key data into key memory. Data is latched on the falling edge of the clock. The key input circuitry is inhibited after the 64th clock is received. | | | | | 39 | SCS | I | Slave Chip Select. This active-low input enables the slave port inputs and outputs. When high, all slave port outputs are placed in a high-impedance state. The SPW, SPR, SPSD, and SPD0—SPD7 signals are affected. | | | | | 40 | MCS | I | Master Chip Select. This active-low input enables the master port input and output leads. When high, all master port outputs are placed in a high-impedance state and all inputs are disabled. The MPW, MPR, MPSD, and MPD0—MPD7 signals are affected. | | | | #### Overview Figure 1 is a block diagram of the DEP device. There are three major sections: the ciphering hardware and peripheral circuitry, the controller and program memory, and the ports. The ciphering hardware contains a high-speed hardware implementation of the National Bureau of Standards Data Encryption Algorithm (DEA) and the necessary hardware to configure the DES operating modes (see Figure 3). Both the key schedule and DES enciphering circuitry are part of the DEA algorithm. The remaining circuitry (seven multiplexers, an exclusive-OR gate, and a latch) is used for the DES operating modes. An input shift register (ISR), four key registers, four initial value registers, and an output shift register (OSR) support the ciphering hardware. An internal hardware controller executes a 22-bit machine instruction every two clock cycles, thereby setting up the ciphering multiplexers and clocking the appropriate registers. Within the controller, a program counter is used to address the machine instruction stored in either RAM or ROM program memory. On-chip ROM (29 x 22 bits) contains a subroutine controlling the DES hardware, a load initial value program, a load key program, a serial load key program, and an ECB encrypt and decrypt program. These short programs are located at hexadecimal address 00 through 1c (see Figure 5). User accessible on-chip RAM (32 x 22 bits) allows the user to tailor the ciphering operation to meet system requirements and eliminate external hardware. These ciphering programs must start at hex address 20 and may not exceed hex address 3 f. Master and slave ports are provided so that the plain text and cipher text can be on separate buses. These ports have both serial and 8-bit parallel bidirectional data buses. When using the 8-bit parallel data bus, master or slave, the most significant data or key byte should be written/read first. In the serial mode, the most significant bit is written/read first. ### Registers Eight addressable, internal registers control device operation. Table 2 shows the register assignments for both the master and slave ports during either a read or write operation. Both the input and output shift registers (master or slave port address 0) may be accessed from MPD, MPSD, SPD, or SPSD. The input shift register (ISR) is a 64-bit, write-only, shift register. The output shift register (OSR) is a 64-bit, read-only, shift register. The port configuration register controls which port, master or slave, is associated with the input or output shift register. These shift registers are used to input and output data and would not normally be accessed until the other registers are loaded. | | Table 2. Register Assignments | | | | | | |-----|-------------------------------|--------------------|--------------|--|--|--| | | | Master Port (MP) | , | | | | | MP | Address | Register | Size (Bytes) | | | | | 0 | (Write) | Input Shift | 8 | | | | | - 0 | (Read) | Output Shift | 8 | | | | | 1 | | Status | 1 | | | | | 2 | | Port Configuration | 1 | | | | | 3 | | Mode Control | 1 | | | | | 4 | | M1 | 1 | | | | | 5 | | M2 | 1 | | | | | 6 | | M3 | 1 | | | | | | | Slave Port (SP) | | | | | | SP | Address | Register | Size (Bytes) | | | | | 0 | (Write) | Input Shift | 8 | | | | | 0 | (Read) | Output Shift | 8 | | | | | 1 | (Read) | Status | 1 | | | | If a parallel port is used, 8 bytes are read or written to empty or load these registers, except when the 1-or 8-bit cipher feedback (CFB) mode has been programmed. In these cases a single byte is expected. For 1-bit CFB, only the most significant bit of the byte is used. If a serial port is used, 64 bits are read or written to empty or load these registers, except when the 1- or 8-bit CFB mode has been programmed. One bit is expected for 1-bit CFB and eight bits for 8-bit CFB. The status register (master or slave port address 1) may be read or written from the master port data bus or read only from the slave port data bus (see Figure 4). Bits 1 and 0 (QA1, QA0) are read/write address lines that are used to select key and initial value register pairs 0-3 when the microcode instruction bit INT is not set. Key and initial value registers are matched sets, i.e., 00 selects key register 0 and initial value register 0 (see Table 3). The values are loaded into these registers by executing the appropriate program in ROM. Bit 2 of this register is not used. Bit 3 is a read-only, active-high, serial key request (SKREQ) flag. The complement of this flag (SKREQ) is available at output pin 31. SKREQ is microcode-controlled and goes active when the SERIAL and ACT instructions are executed simultaneously. Bit 4 is a read-only, active-high, input shift register full (ISRFULL) flag. This flag appears on an output pin; the specific pin (MFLG1, MFLG2, or SFLG) is determined by the port configuration. An active signal indicates that the ISR is full and additional information written to that register is ignored. The ISRFULL flag is set automatically whenever the mode control register is written or after the microcode instruction SISRFOSRE is executed. It is cleared by microcode instruction CLISRF. Figure 3. Ciphering Hardware Block Diagram Figure 4. Status Register | Table 3. Ke | y and Initial | Value Register Addresses | | | |----------------------------|---------------|--------------------------|--|--| | Bits Key and Initial Value | | | | | | QA1 | QA0 | Register Number | | | | 0 | 0 | 0 | | | | 0 | 1 | 1 | | | | 1 | 0 | 2 | | | | 1 | 1 | 3 | | | Bit 5 is a read-only, active-high, output shift register empty (OSREMPTY) flag. This flag appears on an output pin; the specific pin (MFLG1 or SFLG) is determined by the port configuration. An active signal indicates that the OSR is empty and additional attempts to read that register are ignored. OSREMPTY is set automatically whenever the mode control register is written or after the microcode instruction SISRFOSRE is executed. It is cleared by the microcode instruction CLOSRE. Bit 6 is a read-only, active-high, activity (ACTIVE) flag. This flag also appears on output pin 32 (ACTIVE). It is set by the microcode instruction IO ACT and indicates processor activity. The ACTIVE flag has no effect on device operation. Bit 7 is a read-only, active-high, parity fail flag. The complement of this flag is available at the output pin 33 $\overline{PF}$ . This flag is latched whenever the WKEY instruction is executed. An active condition indicates that one or more of the key bytes entered had even parity. Device operation is not inhibited by the parity fail flag. The port configuration register (master port address 2) is a read/write register accessible only through the master port data bus. Table 4 defines the possible port configurations and associated hex code for data encryption and decryption. The conditions indicated by the master and slave port flags are determined by the port configuration (see Table 5). Bit 7 of the port configuration register is an input flag which is tested by microcode instruction LT?. This bit may be used to indicate the order in which the key schedule is used (encrypt or decrypt) or as a general-purpose conditional jump. The mode register (master port address 3) is a read/write register accessible only through the master port data bus. This register is used to address on-chip memory for read/write operations and to begin program execution. Only the six least significant bits are used in this register. | Table 4. Port Configuration (MP Address = 2) | | | | | | |----------------------------------------------|--------------|------|-----------|---------|--| | Don't Tring | Immud | 044 | Hex Code* | | | | Port Type | Input Output | | Encrypt | Decrypt | | | Parallel | MPD | SPD | 04 | 84 | | | Parallel | SPD | MPD | 11 | 91 | | | Parallel | MPD | MPD | 01 | 81 | | | Serial | MPSD | SPSD | 28 | A8 | | | Serial | SPSD | MPSD | 62 | E2 | | | Parallel to serial | MPD | SPSD | 08 | 88 | | | Serial to parallel | SPSD | MPD | 61 | E1 | | \* The most significant bit in the hex code for the port configuration is an input flag. It is tested by the microcode mnemonic LT?. In the microcode for the standard modes given in this document, this bit is tested to determine the order in which the DES key schedule should be used (encrypt or decrypt). | Table 5. Master and Slave Port Flag Conditions | | | | | | |------------------------------------------------|-------------|----------|---------|----------|--| | Port Configuration Flag Condition | | | | | | | Input | Output | MFLG1 | MFLG2 | SFLG | | | MPD or MPSD | SPD or SPSD | ISRFULL | ellern. | OSREMPTY | | | SPD or SPSD | MPD or MPSD | OSREMPTY | | ISRFULL | | | MPD | MPD | OSREMPTY | ISRFULL | _ | | To run a microcode program, write the starting address for the set of instructions to be executed into the mode register. On the next instruction cycle, this address is loaded into a program counter and execution begins. To read/write the program memory, the address of the instruction is loaded into the mode control register and one of the three hex bytes (M1, M2, or M3) which make up an instruction is read/written on a subsequent MPR/MPW pulse. M1, M2, or M3 is selected using the master port address bus. The M1, M2, and M3 registers (master port addresses 4-6, respectively) are accessible only through the master port data bus. These three bytes define a 22-bit microcode instruction stored in on-chip program memory. The two most significant bits of register M3 are not used. ## **Operation** It is important to use the following operating sequence with the DEP. Deviations from this sequence (e.g., loading the key before loading the ciphering program) may cause unpredictable results. - 1. Load the ciphering program - 2. Configure the ports - 3. Load key and initial value register data - 4. Execute the program Load the Ciphering Program. The user may enter the microcode instructions for any of the DES mode programs (Figures 6-8), multiple programs, multiplexed programs, or his own unique cipher program. Thirty-two 22-bit instructions, starting at hex address 20, can be entered. Microcode instructions are loaded into RAM, a byte at a time, through the master port data bus to the address designated by the mode control register. The microcode address is first written to the mode control register (MP address 3), followed by the three hex bytes (M1, M2, and M3). These three bytes (MP addresses 4-6, respectively) constitute a 22-bit instruction. Configure the Ports. Data flow, port selection, and the DES key schedule selection (encrypt and decrypt) are programmed by writing the appropriate hex code to the port configuration register (MP address 2). Table 4 shows the various port configuration options. Load Key and Initial Value Register Data. There are four key and initial value registers that must be externally loaded. A key/initial value register address is written to the status register (see Tables 2 and 3 and Figure 4) and the load initial value program or one of the two load key programs is executed. The following is a description of the load key and initial value programs. The assembly language listings for these programs are shown on Figure 5. After writing the starting address of the load initial value program (hex address 06) to the mode control register, the ISRFULL flag becomes inactive and the ACTIVE flag goes active. The eight initial value bytes may then be written to the input shift register through the master port data bus. After the eighth byte is written, the ISRFULL flag goes active and the content of the input shift register is copied to the addressed initial value register. The next internal machine instruction clears the ACTIVE flag. After writing the starting address of the parallel load key program (hex address 0b) to the mode control register, the ISRFULL flag becomes inactive and the ACTIVE flag goes active. The eight key bytes may then be written to the input shift register through the master port data bus. After the eighth byte is written, the ISRFULL flag goes active and the content of the input shift register is copied to the addressed key register. Coincident with the program's WKEY instruction, the PARITY FAIL flag is set active high if any of the key bytes entered had even parity. The next internal machine instruction clears the ACTIVE flag. After writing the starting address of the serial load key program (hex address 10) to the mode control register, the ACTIVE and serial key request (SKREQ) flags become active. The 64-bit key must then be clocked into the input shift register through the serial key port. After the last bit is entered, the content of the input shift register is copied into the addressed key register. One internal machine instruction cycle after the key is entered, the ACTIVE and SKREQ flags become inactive. Coincident with the program's WKEY instruction, the PARITY FAIL flag is set active high if any of the key bytes entered had even parity. Execute the Program. After loading the microcode program, setting up the desired port configuration, and loading the key and initial value registers, the device is ready to begin a ciphering operation. The starting address of the microcode program is written to the mode control register. On the next internal machine cycle, this address is loaded into a program counter and execution begins. To execute the ECB mode, no microcode has to be loaded since it already exists in ROM. For this DES mode, step 1 should be omitted. Input and output to the DEP device does not have to be synchronous with the input clock. The ISRFULL and OSREMPTY flags signal the host processor to write and read data. When these flags are inactive, data may be loaded into the input shift register and read from the output shift register by the port associated with these registers. These flags, tested in program memory by conditional machine instructions, determine when to start or stop ciphering data. A typical ciphering program would contain the steps: - 1. Multiplexer setup - 2. Wait for input data - 3. DES subroutine call - 4. Wait until previous output data has been read - 5. Latch output data and return to step 2 #### **DES Mode Descriptions** The DEP is capable of performing all four DES operating modes: electronic codebook; cipher block chaining; 1-, 8- or 64-bit cipher feedback; and output feedback. Code for the ECB mode is stored in ROM beginning at location hexadecimal 12. The DEP may be programmed for the other modes via the RAM. Each mode can be used independently, combined with another mode, or used with multiple keys. For a detailed description of the DES modes refer to Federal Information Processing Standards Publication 81. The electronic codebook (ECB) mode is primarily used to encrypt or decrypt keys or initial values through the use of a master key. It is a direct implementation of the DES algorithm. A 64-bit input data block results in a 64-bit output block. Consecutive data blocks are cryptographically independent. Figure 5 (Part 2 of 2) contains the assembly language listing for the ECB mode beginning at hexadecimal address 12. The cipher block chaining (CBC) mode uses the DES algorithm in a 64-bit feedback mode resulting in consecutive output data blocks being cryptographically dependent. This dependence provides an error extension characteristic useful in protecting against an active system attack. Figure 6 contains the assembly language listing for the CBC mode. The cipher feedback (CFB) mode is an additive stream cipher in which the DES algorithm is used to generate pseudo-random blocks. This mode provides cryptographic dependence of data blocks and error extension. It is not necessary that the input block be 64 bits. The input block may be 1, 8, or 64 bits. If the 1- or 8-bit mode is selected, a DES operation must be performed for every input bit or byte; consequently the data rate is reduced by a factor of 64 or 8, respectively. Figure 7 contains the assembly language listings for 1-, 8-, and 64-bit CFB modes. The output feedback (OFB) mode uses the DES algorithm as a pseudo-random number generator. Encryption and decryption are identical operations and the security of the algorithm is dependent on the proper management of the initial value blocks. This mode has no error extension property; a 1-bit transmission error results in a 1-bit decryption error. This is an important property when transmitting over a noisy channel. Figure 8 contains the assembly language listing for the OFB mode. These standard DES modes, after setup, may be executed in a minimum of seventeen instructions. With an 8 MHz input clock the instruction period is 250 nanoseconds, yielding a maximum of 235,000 ciphering operations per second. If the entire output block (all 64 bits) is used, the data throughput rate is 1.882 Mbytes/s. Multiple encryption can be easily implemented with the DEP device. Using different keys, any of the previously mentioned DES modes can be cascaded to provide multiple encryption. Figure 9 contains the assembly language listing for the ECB mode using 3 keys for encryption and decryption. Decryption is similar to encryption with the key schedules used in reverse order and the last key register used for encrypting used first for decrypting. In addition to the four DES operating modes, multiple modes, and multiplexed modes, the user may choose to program a unique encryption method. Figure 5 (Part 2 of 2) contains an assembly language listing (in ROM) for the ECB DES mode. Figures 6—9 contain assembly language listings for three DES modes and multiple key ECB. Each listing in Figures 6—9 begins at RAM hexadecimal address 20. When combining programs, program labels may have to be changed to prevent incorrect addressing. Also, duplicate code in some programs may be combined. | A<br>D<br>D<br>R<br>E<br>S | | 22-Bit<br>structio | on | | |----------------------------|-----------|--------------------|-----------|-------------------------------------------------------------------------------------------| | S | <b>M1</b> | <b>M2</b> | <b>M3</b> | Program Mnemonics | | DES | S Subro | utine | | | | 0 | c2 | 1 <b>f</b> | 0 | :00 LDDES CKDES CKKEY | | 1 | 42 | 10 | 5 | :01 CKDES CKKEY LLC 5 | | 2 | 52 | 11 | 2 | :02 CKDES SHFT2 CKKEY ILC 02 | | 3 | 42 | 10 | 5 | CKDES CKKEY LLC 5 | | 4 | 52 | 11 | 4 | :03 CKDES SHFT2 CKKEY ILC 03 | | 5 | 42 | 13 | 0 | CKDES CKKEY RET 0 | | Loa | d Initia | ıl Value | • | | | 6 | 1 | b | 3 | B6 IO LDMP ACT DES INPUT = ISR OSR INPUT = DESOUT IV INPUT = ISR LATCH INPUT = ISR | | 7 | 1 | 1a | 0 | CLISRF ADD | | 8 | 0 | 15 | 8 | :10 ISRFT? 10 | | 9 | 0 | 3c | 0 | WIV CLEAR | | a | 0 | 14 | a | :20 GTO 20 | | Par | allel Lo | oad Key | 7 | | | b | 1 | b | 3 | B6 IO LDMP ACT DES INPUT = ISR OSR INPUT = DESOUT IV INPUT = ISR LATCH INPUT = ISR | | С | 1 | 1a | 0 | :25 CLISRF ADD | | d | 0 | 15 | d | :30 ISRFT? 30 | | е | 8 | 1c | 0 | WKEY CLEAR | | f | 0 | 14 | f | :40 GTO 40 | | Ser | ial Loa | d Key | | | | 10 | 1 | b | 7 | B6 IO LDMP SERIAL ACT DES INPUT = ISR OSR INPUT = DESOUT IV INPUT = ISR LATCH INPUT = ISR | | 11 | 0 | 14 | c | GTO 25 | Figure 5. ROM Programs (Part 1 of 2) | A<br>D<br>D | | | | | |-------------|---------|---------|---------|--------------------------------------------------------------------------------| | R | | 22-Bit | | | | E | In | structi | on | | | S<br>S | M1 | M2 | М3 | Program Mnemonics | | ECE | B Encry | pt or E | Decrypt | | | 12 | 1 | c | 0 | B6 CLEAR DES INPUT = ISR OSR INPUT = DESOUT IV INPUT = ISR LATCH INPUT = ISR | | 13 | 7 | 18 | 15 | LDKEY CKKEY CLISRF LT? 100 | | 14 | 2 | 19 | 1 | CKKEY SROL SHFTR | | 15 | 0 | 15 | 15 | :100 ISRFT? 100 | | 16 | c3 | 12 | 1 | CLISRF LDDES CKDES CKKEY SUB 01 | | 17 | 0 | 17 | 1a | ISRFOSRET? 120 | | 18 | 0 | 16 | 18 | :110 OSRET? 110 | | 19 | 0 | d4 | 15 | CLOSRE CKOSR GTO 100 | | 1a | c3 | d2 | 1 | :120 CLISRF CLOSRE CKOSR LDDES CKDES CKKEY SUB 01 | | 1b | 0 | 17 | 1a | :130 ISRFOSRET? 120 | | 1c | 0 | 14 | 18 | GTO 110 | Figure 5. ROM Programs (Part 2 of 2) ``` A D D 22-Bit R Instruction E S S M1 Program Mnemonics M2 M3 CBC Encrypt 20 S5A B6 CLEAR 3 0 DES INPUT = ISR^IV OSR INPUT = DESOUT IV INPUT = ISR LATCH INPUT = ISR^IV LDKEY CKKEY CLISRF LT? 200 21 7 18 23 CKKEY SROL SHFTR 22 2 19 1 23 0 15 23 :200 ISRFT? 200 CLISRF LDDES CKDES CKKEY SUB 01 24 c3 12 1 25 13 4 2c :210 S3 S5A B6 GTO 130 DES INPUT = ISR^DESOUT OSR INPUT = DESOUT IV INPUT = ISR LATCH INPUT = ISR^DESOUT :100 ISRFT? 100 26 0 15 26 CLISRF LDDES CKDES CKKEY SUB 01 27 c3 12 1 ISRFOSRET? 120 28 0 17 2b :110 OSRET? 110 29 29 0 16 CLOSRE CKOSR GTO 100 d4 26 2a 0 :120 CLISRF CLOSRE CKOSR LDDES CKDES CKKEY SUB 01 2b c3 d2 1 17 2b :130 ISRFOSRET? 120 2c 0 GTO 110 2d 0 14 29 CBC Decrypt 7 LDKEY CKKEY CLISRF CLEAR 2e 1c 0 59 48 B2 S3 S4 B6 B13 LT? 250 2f 31 OSR INPUT = IV^DESOUT DES INPUT = ISR LATCH INPUT = ISR IV INPUT = On 2 19 1 CKKEY SROL SHFTR 30 :250 ISRFT? 250 0 15 31 31 CLISRF CKL LDDES CKDES CKKEY SUB 01 32 e3 12 1 ISRFOSRET? 230 33 0 17 36 :220 OSRET? 220 34 0 16 34 CLOSRE CKOSR WIV GTO 250 35 0 f4 31 :230 CLISRF CKL WIV CLOSRE CKOSR LDDES CKDES CKKEY SUB 01 f2 36 e3 1 37 0 17 36 ISRFOSRET? 230 38 0 14 34 GTO 220 ``` Figure 6. Assembly Language Listing for CBC Mode | A<br>D<br>D | | | | | |--------------|-----------------------|--------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------| | R<br>E<br>S | 22-Bit<br>Instruction | | | | | S | M1 | M2 | <b>M3</b> | Program Mnemonics | | <b>64-</b> b | it CFB | Encry <sub> </sub> | pt | | | 20 | 1d | С | 0 | S3 S4 S5B B6 CLEAR DES INPUT = IV OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = IV | | 21 | 7 | 12 | 0 | LDKEY CKKEY CLISRF SUB 00 | | 22 | 1b | 4 | 24 | S3 S4 S5A B6 GTO 102 DES INPUT = ISR^DESOUT OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = ISR^DESOUT | | 23 | e3 | d2 | 1 | :101 LDDES CKDES CKL CKKEY CLISRF CLOSRE CKOSR SUB 01 | | 24 | 0 | 17 | 23 | :102 ISRFOSRET? 101 | | 25 | 0 | 14 | 24 | GTO 102 | | <b>64-</b> b | it CFB | Decry | pt | | | 26 | 1d | С | 0 | S3 S4 S5B B6 CLEAR DES INPUT = IV OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = IV | | 27 | 7 | 12 | 0 | LDKEY CKKEY CLISRF SUB 00 | | 28 | 19 | 4 | 24 | S3 S4 B6 GTO 102 | | | | | | DES INPUT = ISR OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = ISR | | 8-bit | t CFB | Encrypt | t | | | 29 | 1d | b | 10 | S3 S4 S5B B6 IO 8BIT DES INPUT = IV OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = IV | | 2a | 27 | 12 | 0 | CKL LDKEY CKKEY CLISRF SUB 00 | | 2b | 1a | 84 | 24 | S3 S4 S5A A6 GTO 102 DES INPUT = Qn < <8 ISR^DESOUT OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = Qn < <8 ISR^DESOUT | Figure 7. Assembly Language Listing for 1-, 8-, and 64-Bit CFB Modes (Part 1 of 2) | A<br>D<br>D<br>R<br>E | Iı | 22-Bit<br>istruction | | | |-----------------------|------------|----------------------|----|------------------------------------------------------------------------------------------------------------------| | S<br>S | M1 | M2 | М3 | Program Mnemonics | | 8-bit | <b>CFB</b> | Decryp | t | | | 2c | 1d | b | 10 | S3 S4 S5B B6 IO 8BIT DES INPUT = IV OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = IV | | 2d | 27 | 12 | 0 | CKL LDKEY CKKEY CLISRF SUB 00 | | 2e | 18 | 84 | 24 | S3 S4 A6 GTO 102 DES INPUT = Qn < <8 ISR OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = Qn < <8 ISR | | 1-bit | cFB | Encryp | t | | | 2f | 1 <b>d</b> | b | 8 | S3 S4 S5B B6 IO 1BIT DES INPUT = IV OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = IV | | 30 | 27 | 12 | 0 | CKL LDKEY CKKEY CLISRF SUB 00 | | 31 | 1a | 4 | 24 | S3 S4 S5A GTO 102 | | | | | | DES INPUT = Qn < <1 ISR^DESOUT OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = Qn < <1 ISR^DESOUT | | 1-bit | t CFB | Decryp | t | | | 32 | 1d | b | 8 | S3 S4 S5B B6 IO 1BIT DES INPUT = IV OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = IV | | 33 | 27 | 12 | 0 | CKL LDKEY CKKEY CLISRF SUB 00 | | 34 | 18 | 4 | 24 | S3 S4 GTO 102 DES INPUT = Qn < <1 ISR OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = Qn < <1 ISR | Figure 7. Assembly Language Listing for 1-, 8-, and 64-Bit CFB Modes (Part 2 of 2) | A<br>D<br>D<br>R<br>E | In | 22-Bit<br>struction | | | |-----------------------|---------|---------------------|---------|--------------------------------------------------------------------------------------------| | S | M1 | M2 | M3 | Program Mnemonics | | OFE | B Encry | pt and | Decrypt | | | 20 | 1d | c | 0 | S3 S4 S5B B6 CLEAR DES INPUT = IV OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = IV | | 21 | 7 | 12 | 0 | LDKEY CKKEY CLISRF SUB 00 | | 22 | 98 | 4 | 24 | S1 S3 S4 GTO 102 | | | | | | DES INPUT = DESOUT OSR INPUT = ISR^DESOUT IV INPUT = ISR LATCH INPUT = Qn < < 1 ISR | | 23 | e3 | d2 | 1 | :101 LDDES CKDES CKL CKKEY CLISRF CLOSRE CKOSR SUB 01 | | 24 | 0 | 17 | 23 | :102 ISRFOSRET? 101 | | 25 | 0 | 14 | 24 | GTO 102 | Figure 8. Assembly Language Listing for OFB Mode ``` A D D R 22-Bit \mathbf{E} Instruction S S M1 M2 Program Mnemonics M3 Subroutine for ECB with 3 Keys 19 20 0 0 :20 SROL SHFTL 18 LDDES CKDES LDKEY CKKEY LT? 25 21 c6 24 22 2 1f 0 CKKEY 23 0 19 1 SROL SHFTR 24 2 14 1 :25 CKKEY GTO 01 3 Key ECB Encrypt /* 25 1 1c 0 CLISRF CLEAR 26 1 1 :100 B6 ADD INT a DES INPUT = ISR OSR INPUT = DESOUT LATCH INPUT = ISR IV INPUT = ISR :110 ISRFT? 110 27 0 15 27 28 1 12 20 CLISRF SUB 20 29 81 3 B6 S1 ADD INT ADD0 a DES INPUT = DESOUT OSR INPUT = DESOUT IV INPUT = ISR LATCH INPUT = ISR 2a 0 12 20 SUB 20 5 ADD INT ADD1 2b 0 1a 20 SUB 20 2c 0 12 :140 OSRET? 140 2d 0 16 2d 0 d4 CLOSRE CKOSR GTO 100 2e 26 3 Key ECB Decrypt 2f 1 1c 0 CLISRF CLEAR 30 1 5 :200 B6 ADD INT ADD1 a DES INPUT = ISR OSR INPUT = DESOUT IV INPUT = ISR LATCH INPUT = ISR 31 0 15 :210 ISRFT? 210 31 32 1 12 20 CLISRF SUB 20 33 81 3 B6 S1 ADD INT ADD0 a DES INPUT = DESOUT OSR INPUT = DESOUT IV INPUT = ISR LATCH INPUT = ISR 34 0 12 20 SUB 20 35 0 1a 1 ADD INT 36 0 12 20 SUB 20 37 0 37 :240 OSRET? 240 16 38 d4 30 CLOSRE CKOSR GTO 200 ``` Figure 9. Assembly Language Listing for the ECB Mode Using 3 Keys #### **Instruction Set** Figure 10. 22-Bit Instruction Diagram Bytes M1, M2, and M3 constitute a 22-bit instruction. Bit 4 of byte M2 determines which set of instructions will be used in bits 0-7 of byte M1 and bits 5-7 of byte M2. If bit 4 of byte M2 is high (1), the clock command instructions are used. If this bit is low (0), the multiplexer setting instructions are used. Bits 0-3 of byte M2 are decoded to one of thirteen conditional instructions. With the exception of RET and CLEAR, these instructions use the third byte, M3, as an argument. A description of each instruction is given in Table 6. The timing diagram for the instruction set is shown on Figure 14. An instruction is executed every two clock cycles. The ciphering rate may be computed by multiplying the number of instructions in the ciphering operation by twice the CLKIN period. | | Table 6. Instruction Set (Part 1 of 3) | | | | | | | |------|----------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | Clock Commands (M2, Bit 4 = 1) | | | | | | | | Byte | Bit | Mnemonic | Instruction | | | | | | M1 | 7 | LDDES | Enables the DES multiplexer to receive the output from MUX 1 when high or from the DES itself when low. | | | | | | M1 | 6 | CKDES | Clocks the DES L and R registers. | | | | | | M1 | 5 | CKL | Clocks the latch register. | | | | | | M1 | 4 | SHFT2 | Enables the key circuitry to rotate 2 positions when high and 1 position when low. | | | | | | M1 | 3 | WKEY | Latches the key register currently addressed. | | | | | | M1 | 2 | LDKEY | Enables the key schedule C and D registers to be loaded from the addressed key register when high. When low, the contents of the C and D registers may be rotated 1 or 2 positions, left or right, depending on the state of the instructions SHFT2, SROL, and CKKEY. These two registers are used in the key schedule generation for the DES algorithm. | | | | | | M1 | 1 | CKKEY | Clocks the key schedule C and D registers. | | | | | | M1 | 0 | CLISRF | Clears the ISRFULL flag and allows data to be written into the ISR. | | | | | | M2 | 7 | CLOSRE | Clears the OSREMPTY flag and allows data to be read from the OSR. | | | | | | M2 | 6 | CKOSR | Clocks the output from MUX 4 into the OSR. | | | | | | M2 | 5 | WIV | Writes the output of MUX 13 into the initial value memory. | | | | | | | Table 6. Instruction Set (Part 2 of 3) | | | | | | | | |------------|----------------------------------------|----|--------------------------------------------------------------------------------------------|--|--|--|--|--| | | Multiplexer Settings (M2, Bit 4 = 0) | | | | | | | | | Byte | Byte Bit Mnemonic Instruction | | | | | | | | | M1 | 7 | S1 | Selects the input line for MUX 1. A low selects input line 0; a high selects input line 1. | | | | | | | M1 | 6 | B2 | Select the input line for MUX 2. | | | | | | | <b>M</b> 1 | 5 | A2 | B2 A2 Input Line | | | | | | | | | | 0 0 0 | | | | | | | | | | 0 1 1 | | | | | | | | | | 1 0 2 | | | | | | | | | | 1 1 Illegal | | | | | | | | | | An error occurs if both B2 and A2 are high (1). | | | | | | | M1 | 4 | S3 | Selects the input line for MUX 3. A low selects input line 0; a high selects input line 1. | | | | | | | M1 | 3 | S4 | Selects the input line for MUX 4. A low selects input line 0; a high selects input line 1. | | | | | | | | Table 6. Instruction Set (Part 2 of 3 — Continued) | | | | | | | | |------|----------------------------------------------------|----------|----------------|-------------|---------------|------------------|--|--| | | Multiplexer Settings (M2, Bit 4 = 0) | | | | | | | | | Byte | Bit | Mnemonic | | Instruction | | | | | | M1 | 2 | S5B | Select the inp | ut line | for MUX 5. | | | | | M1 | 1 | S5A | S5B | S5A | Input Line | | | | | | | | 0 | 0 | 0 | | | | | | | | 0 | 1 | 1 | | | | | | | | 1 | 0 | 2 | | | | | | | | 1 | 1 | Illegal | | | | | | ŀ | | An error occu | ars if bo | oth S5B and S | 5A are high (1). | | | | M1 | 0 | B6 | Select the inp | out line | for MUX 6. | | | | | M2 | 7 | A6 | B6 | <b>A6</b> | Input Line | | | | | | | | 0 | 0 | 0 | | | | | | | | 0 | 1 | 1 | | | | | | | | 1 | 0 | 2 | | | | | | | | 1 | 1 | Illegal | | | | | | | | An error occi | ars if bo | oth B6 and A6 | are high (1). | | | | M2 | 6 | B13 | Select the inp | out line | for MUX13. | | | | | M2 | 5 | A13 | B13 | A13 | Input Line | | | | | | | | 0 | 0 | 0 | | | | | | | | 0 | 1 | 1 | | | | | | | | 1 | 0 | 2 | | | | | | | | 1 | 1 | 3 | | | | | | Table 6. Instruction Set (Part 3 of 3) | | | | | | | | |---|----------------------------------------|------|---|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | Conditional Instructions | | | | | | | | | | M2, | Bits | | Th. Aff | Instruction | | | | | 3 | 2 | 1 | 0 | Mnemonic | Instruction | | | | | 0 | 0 | 0 | 0 | LLC | Loads the loop counter with the least significant nibble in M3. There is only one loop counter. | | | | | 0 | 0 | 0 | 1 | ILC | Decrements the loop counter and jumps to the address in M3 if the loop counter is not zero. | | | | | 0 | 0 | 1 | 0 | SUB | The current program counter instruction address is incremented and latched before the program jumps to the address specified by M3. Only one level of subroutine call is allowed. | | | | | 0 | 0 | 1 | 1 | RET | Return from subroutine. The program jumps to the address latched when the preceding SUB command was executed. | | | | | 0 | 1 | 0 | 0 | GTO | The program jumps to the address in M3. | | | | | 0 | 1 | 0 | 1 | ISRFT? | If the ISR is not full, the program jumps to the address specified by M3. | | | | | 0 | 1 | 1 | 0 | OSRET? | If the OSR is not empty, the program jumps to the address specified by M3. | | | | | 0 | 1 | 1 | 1 | ISRFOSRET? | If the ISR is full and the OSR is empty, the program jumps to the address specified by M3. | | | | | 1 | 0 | 0 | 0 | LT? | If bit 7 of the port configuration register is low, the program jumps to the instruction address in M3. This bit may be used to select the order in which the key schedule is used (encrypt or decrypt). | | | | | | Table 6. Instruction Set (Part 3 of 3 — Continued) | | | | | | | | | |---|----------------------------------------------------|------|---|----------|-------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Conditional Instructions (Continued) | | | | | | | | | | | M2, | Bits | | | | | <b>T</b> | | | | 3 | 2 | 1 | 0 | Mnemonic | M3, Bit | Mnemonic | Instruction | | | | 1 | 1 | 1 | 1 | UI | _ | | Unconditional increment to next instruction. | | | | 1 | 1 | 0 | 1 | _ | - | _ | Not used. | | | | 1 | 1 | 1 | 0 | | emotos | _ | Not used. | | | | 1 | 0 | 0 | 1 | SROL | 0 = 1 | SHFTR | Latches a right key schedule rotation. | | | | | | | | | 0 = 0 | SHFTL | Latches a left key schedule rotation. | | | | 1 | 0 | 1 | 0 | ADD | 2 | ADD1<br>ADD0 | Latches the key/initial value register address. ADD1 ADD0 Reg Pair 0 0 0 0 1 1 1 0 2 1 1 3 | | | | | | | | | 0 | INT | A high specifies the internal key/initial value address bus; a low specifies the key/initial value address specified by bits 0 and 1 of the status register. | | | | 1 | 0 | 1 | 1 | Ю | 5 | SISRFOSRE | A high sets both the ISRFULL flag and the OSREMPTY flag active. | | | | | | | | | 0 0 64-Bit<br>0 1 8-Bit | | | | | | | | | | | 2 | SERIAL | Sets the key circuitry for a serial key input when high, and parallel key input when low. | | | | | | | | | 1 | LDMP | A high sets the input circuitry to receive data from the master port regardless of the conditions programmed in the port configuration register. | | | | | | | | | 0 | ACT | A high sets the ACTIVE flag in the status register and output pin 32 goes high. | | | | 1 | 1 | 0 | 0 | CLEAR | NA | NA | Initializes control logic in the DEP. Specifically, this instruction sets the following bits low: ACT, LDMP, SERIAL, 1BIT, 8BIT, INT, ADD0, ADD1, SHFTL, SHFTR. This instruction is typically used in the first line of a program. | | | NA - Not applicable. #### **CHARACTERISTICS** #### **Clocks** CLKIN: 10 kHz to 8 MHz SKCLK: 10 kHz to 1.6 MHz ### **On-Chip Memory** ROM: 29 x 22 bits (hex address 00-1C) RAM: 32 x 22 bits (hex address 20-3F) | ROM Address Map | | | | | | |-----------------|-------------------------|--|--|--|--| | Address | Address Program | | | | | | 00 | DES hardware subroutine | | | | | | 06 | Load initial value | | | | | | 0B | Parallel load key | | | | | | 10 | Serial load key | | | | | | 12 | ECB Encrypt or Decrypt | | | | | #### **Electrical Characteristics** TA = 0 to 70 $^{\circ}$ C, VDD = 5 V $\pm$ 10%, VSS = 0 V | Parameter | | Symbol | Min | Тур | Max | Unit | Test Conditions | |-------------------|------|--------|----------|-----|-----|---------------------|---------------------| | Supply Current | IDD | | Gazonina | 90 | mA | 0 °C, $VDD = 5.5 V$ | | | Input Voltage | Low | VIL | | | 0.8 | V | | | | High | VIH | 2.0 | - | _ | V | | | Output Voltage | Low | VOL | | | 0.4 | V | IOL = 1.6 mA | | | High | Vон | 2.4 | - | - | V | $IOH = 400 \mu A$ | | Power Dissipation | | PD | | 0.3 | 0.5 | W | 0 °C, $VDD = 5.5 V$ | | | | | - | _ | 0.4 | W | 70 °C, VDD = 5.5 V | #### **Maximum Ratings** Maximum ratings are the limiting conditions that can be applied under all variations of circuit and environmental conditions without the occurrence of permanent damage. External leads can be bonded or soldered safely at temperatures up to 300 °C. # **Timing Characteristics** | Symbol | Description | Min | Max | Units | |---------------|------------------------------------------------------------------|----------------|-----------------------------|-------| | tAVRL | Address Set-Up<br>Time (Read) | 70 | | ns | | tAVWL | Address Set-Up<br>Time (Write) | 70 | ema | ns | | tCLKINHCLKINH | CLKIN Period | 0.125 | 100 | μs | | tDVWH | Data Valid to Write Pulse Rising Edge | 80 | | ns | | tPCHPCH | Instruction Period | 2tCLKINHCLKINH | _ | ns | | tRHDX | Read Pulse to Data<br>Bus Float | _ | 80 | ns | | tRHFLGH | Last Read Pulse to Rising MFLG or SFLG | _ | 80 | ns | | tRHRH | MPR or<br>SPR Period | 2tCLKINHCLKINH | _ | ns | | tRLDV | Read Pulse to Data<br>Valid | _ | 70 | ns | | tSKCLKHSKCLKH | SKCLK Period | 0.625 | _ | μs | | tSKCLKLSKDX | Serial Key Data<br>Hold Time | 70 | _ | ns | | tSKCLKLSKREQH | Last Falling Serial<br>Key Clock to Rising<br>Serial Key Request | _ | 4tCLKINHCLKINH<br>+ tWHFLGH | ns | | tSKDVSKCLKL | Serial Key Data<br>Set-up Time | 70 | _ | ns | | tSKREQLSKCLKL | Serial Key Request<br>to First Falling<br>Serial Key Clock | 4tCLKINHCLKINH | _ | ns | | tWHDX | Write Pulse Data<br>Hold | 15 | <del>-</del> | ns | | tWHFLGH | Last Write Pulse to Rising MFLG or SFLG | _ | 60 | ns | | tWHWH | MPW or<br>SPW Period | 2tCLKINHCLKINH | _ | ns | | | Timing Diagram Nomenclature | | | | | | | | |-----------------|-------------------------------------|-------------------|-------------------------------|----------------|-------------------------------------------------------------|--|--|--| | Term | Definition | Term | Definition | Term | Definition | | | | | ADR<br>CD<br>MD | Address<br>Cipher Data<br>Mode Data | M1D<br>M2D<br>M3D | M1 Data<br>M2 Data<br>M3 Data | PD<br>SD<br>UD | Port Data<br>Status Data<br>Unciphered Data<br>(Plain Text) | | | | # Timing Diagrams Figure 11. Memory Load Timing Figure 12. Serial Key Timing This time determined by the number of program instructions between the time MFLG1 goes high and instruction CLOSRE. (Ciphering algorithm time). This time is determined by the number of program instructions before instruction CLISRF. Notes: Figure 13. 8-bit CFB Mode Timing with the Master Port Configured for Input and the Slave Port as an Output S1, A2, B2, S3, S4, S5A, S5B, A6, B6, A13, B13. LDDES, CKDES, CKL, SHFT2, WKEY, LDKEY, CKKEY, WIV. Figure 14. Internal Machine Instruction Timing # **Outline Diagram** NOTES: MEETS JEDEC STANDARDS. INDEX MARK MAY BE SEMICIRCULAR NOTCH OR CIRCULAR DIMPLE LOCATED IN INDEX AREA. INDEX MARK MAY BE CIRCULAR DIMPLE LOCATED IN INDEX AREA. #### **ORDERING INFORMATION** | Device Code | Package | Temperature | |-------------|--------------------|-------------| | T7000A-PC | 40-Pin Plastic DIP | 0 to 70 °C | For additional information contact your AT&T Account Manager, or call: □ AT&T Technologies, 555 Union Boulevard, Dept. 50AL203140, Allentown, PA 18103 1-800-372-2447 In Europe, contact: □ AT&T Microelectronics, Freischützstrasse 92, 8000 München 81, West Germany Tel. 0 89/95 97 0 or Telex 5 216 884