# WESTERN DIGITAL IMAGING PERSONAL WORKSTATION GRAPHICS ARRAY-1 (PWGA-1)

DATA BOOK

|                                                                                          |                                                                  | N DIGITAL                                    |          |
|------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------|----------|
|                                                                                          | DWG DRAWING NUMBER                                               |                                              | REV.     |
|                                                                                          | SCALE                                                            | SHT OF                                       |          |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIE<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHO | TARY TO WDC AND SHALL NOT BE RE<br>UT WRITTEN AUTHORIZATION FROM | PRODUCED OR FURTHER D<br>WESTERN DIGITAL COR | PORATION |

93-000032-00

#### Contents

# COPYRIGHT

Copyright  $hinspace{0}$  1988 Western Digital Imaging. All rights reserved. No part of this publication may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language or computer language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual, or otherwise, without the prior written permission of Western Digital Imaging.

Western Digital Imaging reserves the right to make changes or improvements to the equipment, software, hardware, and documentation described herein at any time and without notice.

IBM and P/S2 are registered trademarks and Micro Channel is a trademark of International Business Machine Corporation.

| Rev. 1 March 1989 |  | Rev. | 1 | March | 1989 |
|-------------------|--|------|---|-------|------|
|-------------------|--|------|---|-------|------|

| DWG DRAWING NUMBER           |                               |                    | REV.                                                                            | C                  |
|------------------------------|-------------------------------|--------------------|---------------------------------------------------------------------------------|--------------------|
| SCALE                        | SHT                           | OF                 |                                                                                 |                    |
| TARY TO WDC AND SHALL NOT BE | REPRODUCED OF<br>OM WESTERN D | R FURTHER          | DISCLOSED                                                                       | ]                  |
|                              | DWG DRAWING NUMBER            | DWG DRAWING NUMBER | DWG<br>SIZE<br>A<br>SCALE<br>TARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHER | DWG DRAWING NUMBER |

# Contents

| 1. GENERAL INFORMATION                                                                                                                                                          | 1-1              |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Introduction                                                                                                                                                                    | 1-1<br>1-1       |
| How to Use This Document                                                                                                                                                        |                  |
| Board Operation Overview                                                                                                                                                        |                  |
| Architecture                                                                                                                                                                    |                  |
| External Architecture                                                                                                                                                           | 1-4              |
| PWGA-1 Functional Organization                                                                                                                                                  |                  |
|                                                                                                                                                                                 |                  |
| 2. BOARD DESIGN GUIDE                                                                                                                                                           | 2-1              |
| CPU Interface                                                                                                                                                                   | 2-1              |
| VRAM Design and Interface                                                                                                                                                       |                  |
| Video DAC and Interface Subsystem                                                                                                                                               |                  |
| Other Board Design Elements                                                                                                                                                     |                  |
| EPROM<br>PAM-PDM Interface                                                                                                                                                      |                  |
| Configuration Strapping                                                                                                                                                         | -25              |
| Clock Considerations                                                                                                                                                            | -26              |
| 3. SOFTWARE INTERFACE                                                                                                                                                           | 3-1              |
| IBM® 8514/A Compatible Registers                                                                                                                                                |                  |
| DAC Interface                                                                                                                                                                   |                  |
| Graphics Mode Control Register                                                                                                                                                  |                  |
| Display Control Register                                                                                                                                                        |                  |
| Interrupt Control Register                                                                                                                                                      | 3-7              |
| EPROM Selection Register                                                                                                                                                        |                  |
| BIOS EPROM Memory Location                                                                                                                                                      |                  |
| Current Y Position (CYP) Register                                                                                                                                               |                  |
| Current X Position (CXP) Register                                                                                                                                               | 3-9              |
| Copy Y Destination/Incr 1 (CYDI) Register                                                                                                                                       |                  |
| Copy X Destination/Incr 2 (CXDI) Register                                                                                                                                       |                  |
| Rectangle Width/Max (RWM) Register                                                                                                                                              |                  |
| Drawing Command (DC) Register                                                                                                                                                   |                  |
| -                                                                                                                                                                               |                  |
|                                                                                                                                                                                 | ш                |
| WESTERN DIGITAL                                                                                                                                                                 | <u>,</u>         |
| DWG DRAWING NUMBER                                                                                                                                                              | REV.             |
| SIZE A                                                                                                                                                                          |                  |
| SCALE SHT                                                                                                                                                                       | OF               |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIETARY TO WDC AND SHALL NOT BE REPRODUCED OR FU<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOUT WRITTEN AUTHORIZATION FROM WESTERN DIGI | IRTHER DISCLOSED |
| TO ANYONE OTHER THAN WOO EMPLOYEES WITHOUT WRITTEN AUTHORIZATION FROM WESTERN DICH                                                                                              | TAL COPPORATION  |

(

C

### Contents

|    | Short-Stroke Vector Control (SSVC) Register |
|----|---------------------------------------------|
|    | Background Color (BC) Register              |
|    | Foreground Color (FC) Register              |
|    | Bit-plane Write Mask (BWM) Register         |
|    | Bit-plane Read Mask (BRM) Register          |
|    | Comparison Color (CC) Register              |
|    | Background Mix (BM) Register                |
|    | Foreground Mix (FM) Register                |
|    | Multifunction Control (MC) Register         |
|    | Image Read/Write (IRW) Register             |
|    |                                             |
|    | Status                                      |
|    | Interrupt Status (IS) Register 3-27         |
|    | FIFO Status (FS) Register 3-28              |
|    | Video Status (VS) Register 3-28             |
|    | Software Interface Extensions               |
|    | Extended Register Operation                 |
|    | Enhanced Solid-Line Drawing                 |
|    | Textured-Line Drawing                       |
|    | Flicker-Free Palette Loading                |
|    |                                             |
| Α. | PIN DESCRIPTION                             |
|    |                                             |
| В. | ELECTRICAL SPECIFICATIONS B-1               |
|    |                                             |
| C. | TIMING DIAGRAMS                             |
| υ. | TIMINO DIAGRAMO                             |
| D  | PIN DIAGRAMS                                |
| υ. | PIN DIAGRAMS                                |

|                                                                                           |             | WESTERI                                           | DIGI    |             |          |   |
|-------------------------------------------------------------------------------------------|-------------|---------------------------------------------------|---------|-------------|----------|---|
|                                                                                           | DWG<br>SIZE | DRAWING NUMBER                                    |         |             | REV.     | L |
|                                                                                           | SCAL        | E                                                 | SHT     | OF          |          |   |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHO | TARY TO     | WDC AND SHALL NOT BE RE<br>TEN AUTHORIZATION FROM | WESTERN | R FURTHER D | PORATION |   |

93-000032-00

# General Information

## INTRODUCTION

#### **Product Summary**

The Western Digital Imaging Personal Workstation Graphics Array-1 (PWGA-1) is a set of two proprietary VLSI chips designed to serve as the primary components of intelligent high-resolution color graphics add-in boards for the IBM PS/2 and PC-AT computer systems and compatibles. When the remaining board-level components and software are properly selected and integrated, the PWGA-1 will provide for complete emulation of the IBM Display Adapter 8514/A with superior performance plus functional enhancements (Western Digital extensions). Western Digital Imaging supplies register definitions, Adapter Interface (AI) software and BIOS extension firmware for the on-board EPROM in order to take full advantage of all features, including the unique extensions.

### Feature Notes

- Full functional emulation of the IBM Display Adapter 8514/A, including 100% register-level compatibility.
- Western Digital extension: can be used with PC-AT bus as well as PS/2 Micro Channel with no loss of functionality.
- Performance is 30% to 100% faster than 8514/A in all graphic operations.
- BITBLT performance four times that of IBM 8514/A in Turbo 4-bit mode using either sixteen 64Kx4 VRAM chips or eight 256Kx4 VRAM chips; Turbo 4-bit mode is two times faster than regular 4-bit or 8-bit mode in BITBLT.

- Western Digital extension: Locked-in feature for a double set of video timing registers to ensure software compatibility when interfacing with different monitors.
- Pixel resolution supported:

IBM 8514/A emulation: one screen page of 1024x768 pixels or two screen pages of 640x480 pixels, with 16/256 colors simultaneously displayable in both cases (1024x768x4/8 or 2@ 640x480x4/8).

Western Digital extension: Enhanced resolution of one page of 1280x1024 pixels or two pages of 1024x768 pixels, also with 256 displayable colors in both cases (1280x1024x8 or 2@ 1024x768x8).

- Western Digital extension: High-speed hardware generation of textured lines and enhanced solid lines.
- Western Digital extension: Flicker-free video DAC programming option.
- All features, including most extensions, are supported by AI driver software and EPROM BIOS available from Western Digital.
- Supports both 64Kx4 and 256Kx4 video RAM (VRAM) in different speed grade; minimum configuration is four 256Kx4 chips or sixteen 64Kx4 chips. PWGA-1 can optimize performance by selecting different memory cycle timing for different speed grade VRAMs.
- Supports both INMOS and Brooktree video DACs and compatibles, with back-end integration to minimize external glue logic.
- Supports both interlaced and non-interlaced video monitors at up to 70Hz vertical refresh

1-1

|                                                 |             | WESTERN                  | DIGI    | TAL                          |                     |
|-------------------------------------------------|-------------|--------------------------|---------|------------------------------|---------------------|
|                                                 | DWG<br>SIZE | DRAWING NUMBER           |         |                              | REV.                |
|                                                 | SCALE       | 2                        | SHT     | OF                           |                     |
| FIDENTIAL AND PROPRIET,<br>WDC EMPLOYEES WITHOU | ARY TO W    | NDC AND SHALL NOT BE REP | WESTERN | OR FURTHER D<br>DIGITAL CORP | ISCLOSED<br>ORATION |

93-000032-00

THIS INFORMATION IS CON TO ANYONE OTHER THAN

rate. Software written for 8514A interlaced monitors needs no modification for non-interlaced monitors.

 Packaged as two 132-pin Plastic Quad Fine Pitch Packs (PQFPs), fabricated with 1.25 micron CMOS technology.

#### **Options and Advantages**

In addition to full emulation of the IBM 8514/A, which provides intelligent graphics functions such as polyline drawing, pattern fill for rectangles, "areas" (polygons), and "scissoring" (clipping), the PWGA-1 provides several functional enhancements and options as well as superior performance.

A major enhancement is the support of higher screen resolution, 1280x1024 pixels with 256 simultaneously displayable colors, as opposed to the 1024x768 maximum for the IBM 8514/A. Alternatively, the PWGA-1 can support a second screen page at the highest 8514/A resolution.

The PWGA-1 will give end users dramatic speed improvement in almost all graphics operations; in regular 4-bit mode, the PWGA-1 performs Bit Block Transfers (BITBLTs) twice as fast as the IBM 8514/A. In Turbo 4-bit mode, it is four times as fast. In particular, enhanced performance will be obvious when moving large images on the screen (e.g., scrolling). Under turbo mode all horizontal data movement will be twice as fast. This includes BITBLT, rectangle fill, horizontal line, and polygon search and fill.

Users will also notice considerable performance improvement with the PWGA-1 in all new linedrawing operations, because it directly performs several functions that the IBM 8514/A must perform in much slower CPU software. One such improvement is the direct generation of textured lines; another is the automatic, high-speed calculation of line parameters by the PWGA-1, replacing the tedious CPU software procedures with simple specifications of only the beginning and ending points of any line.

Whereas the IBM Display Adapter 8514/A is designed only for use in the PS/2 computer models that use the Micro Channel bus, the PWGA-1 provides an alternate interface to allow full 8514/A functionality (with extensions) for the Micro Channel, and more importantly, for all PC-AT computers and compatibles. The interface selection is made with a single device pin that is "strapped" at board design time.

Many graphics applications result in noticeable screen flickering, when the software steals refresh cycles to modify the color palette in the video DAC. A unique low-cost board design option will provide flicker-free display operation by allowing the PWGA-1 to buffer the new palette values and apply them during the monitor's horizontal retrace (flyback).

PWGA-1-based boards can accommodate both interfaced display monitors, such as the IBM 8514, and non-interfaced monitors; the PWGA-1 will drive either, automatically configuring itself at reset time based on the signals in the monitor interface cable (for IBM-compatible interfaced monitors) or on users' selection through AUTOEXEC.BAT wility. End users can thus exploit cost/performance trade-offs that are not available with the IBM 8514/A board.

Software written directly to 8514/A registers programs the video registers to IBM 8514/A display interlaced timing for 1024x768 resolution. To achieve maximum flexibility for driving different monitors, two sets of video registers are provided: one for 1024x768 resolution and one for 640x480 resolution. These registers can be preprogrammed by the BIOS EPROM at power up and their values locked in so that direct access by software later will not affect the preset video timine.

For the board designer, the PWGA-1 provides several further cost/function/performance tradeoff opportunities, and also saves design time, board space, and component costs by integrating much of the peripheral logic into its design. The designer can choose among several video memory (VRAM) architectures, using either 64Kx4 or 256Kx4 VRAM chips, with back-end logic integrated into the PWGA-1 for 8514/A emulation and extension to two pages of 1024x768x8 (1280x1024 extended resolution requires off-chip logic support). The designer may also exploit the use of different clock rates for the drawing process and the screen refresh process; and bypass design of video data multiplexing and serializing, as these functions are integrated into the PWGA-1 chips.

| 1-2                                                                                         |             |                                                    |            |           |                      |   |
|---------------------------------------------------------------------------------------------|-------------|----------------------------------------------------|------------|-----------|----------------------|---|
|                                                                                             |             | WESTERN                                            | DIGIT      |           |                      |   |
|                                                                                             | DWG<br>SIZE | DRAWING NUMBER                                     |            |           | REV.                 | C |
|                                                                                             | SCALI       | E                                                  | SHT        | OF        |                      |   |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIETA<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO N    | WDC AND SHALL NOT BE REP<br>TEN AUTHORIZATION FROM | WESTERN DI | FURTHER D | ISCLOSED<br>PORATION |   |
| 3-000032-00                                                                                 |             |                                                    |            |           |                      | - |

# HOW TO USE THIS DOCUMENT

This data book is modularized for use in two ways. Chapters 1, 2, and 3 (General Information, Board Design Guide, Software Interface) plus the four appendices (specifications, including summary pin-out, and timing diagrams) contain the information required to use the PWGA-1 chip set in a board design and then use the resulting board in a computer system. In particular, Chapter 2 contains a detailed presentation of pin interfaces as well as guidelines for the selection and configuration of other necessary board-level components.

Note that much of the material in these three chapters is presented in a quasi-tutorial style, for the benefit of readers who may not be expert in advanced graphics hardware.

The following IBM publication may be useful for the board designer: *IBM Personal System* 12 Display Adapter 8514/A Technical Reference, publication no. 68X2248/S68X-2248-0, April 1987.

## BOARD OPERATION OVERVIEW

The functions of any PWGA-1-based board, as well as those of the IBM 8514/A, can be summarized as follows:

A. Screen refresh: A key function is driving the display monitor. The board reads data from its VRAM-stored representation of the screen image, and then converts the data, pixel by pixel, into RGB signals for the display monitor, in synchronization with the sweeping of the monitor's RGB guns across its screen.

B. Drawing: The other major board function, less time-critical than screen refresh, is the generation of new lines and areas within VRAM in response to commands from the system CPU. In this context, "drawing" includes filling polygonal shapes with patterns, establishing boundaries for "scissoring" (clipping), and similar operations. Drawing operations can involve complex algorithms, and they require correspondingly sophisticated processing by the PWGA-1.

C. Image transfer: In most graphics work, it is common to save board-drawn images (e.g., popup menu) elsewhere in main system memory and/ or on disk for later restoration to on-board video memory and thence to the display screen.

D. VGA input: The host CPU may request that the monitor be driven by the VGA (Video Graphics Array), a similar but less sophisticated graphics facility located elsewhere in the system: in this case the PWGA-1-based board (or the 8514/A) essentially becomes a passive pass-through channel, taking video data and sync signals from the "auxiliary video extension" bus connector. Note that another monitor can be attached directly to the VGA; if the PWGA-1-based board (or 8514/A) is not in pass-through mode, then the two monitors can simultaneously display different images.

E. Palette loading: Pixel color interpretation is mediated by a small "palette" memory in the video DAC on the board. The CPU can very rapidly effect changes on the screen by changing the contents of this memory, as distinct from issuing drawing commands. The palette is further discussed in the next section.

F. EPROM access: The board includes a small EPROM containing a BIOS extension available to the CPU. The EPROM is mainly for initialization and diagnostic testing during power up. (Note that a portion of EPROM contains certain board configuration information read by the PWGA-1 upon power up.)

G. Other: Finally, the board design must provide for customary CPU handshaking, interrupts, and miscellaneous bus interface signals.

1-3

|                        |          | WESTERA                                           | DIGITA     | 4 <u>/</u> |                      |
|------------------------|----------|---------------------------------------------------|------------|------------|----------------------|
|                        |          | DRAWING NUMBER                                    |            |            | REV.                 |
|                        | SCALE    |                                                   | SHT        | OF         |                      |
| FIDENTIAL AND PROPRIET | ARY TO W | VDC AND SHALL NOT BE REP<br>EN AUTHORIZATION FROM | WESTERN DI | FURTHER D  | ISCLOSED<br>PORATION |

93-000032-00

THIS INFORMATION IS CON TO ANYONE OTHER THAN

# ARCHITECTURE

#### **External Architecture**

Figure 1-1 illustrates the logical architecture of a PWGA-1-based board in block-diagram style. Each of its major elements, which for now are presented as functional "black boxes," is discussed below.

The PWGA-1 (Western Digital Personal Workstation Graphics Array-1) consists of two 132-pin chips: the PAM (Pixel Address Manager) and the PDM (Pixel Data Manager). The next sections provide a brief explanation of the internal components of the PAM and PDM; their detailed architecture and operation are discussed in the proprietary portion of this document, in Chapters 4 and 5, respectively.

The VRAM block in Figure 1-1 represents the video memory subsystem, used to store screen images generated in the PWGA-1 (as a result of CPU drawing instructions) or sent from the CPU (typically for the purpose of restoring previously drawn images that had been stored elsewhere in the system). The PWGA-1 then accesses these images for automatic display-screen refresh. Drawing operations take place within a pixel coordinate space of 2K by 2K; similar to the 8514/A, remaining VRAM storage is available to the PWGA-1 and the CPU for "off-screen" use, including storage of fill patterns and scratchpad data. Chapter 2 describes VRAM operation, presents a selection of configuration choices, and defines the detailed interface of the VRAM subsystem to the PWGA-1 chip set.

In the standard board configuration, the PWGA-1 is responsible for serializing and multiplexing data extracted from VRAM for screen refresh, and then forwarding the data to the DAC via the video interface logic block. In VRAM archliectures using external back-end support, which is necessary to achieve 1280x1024 pixel resolution, serializing and multiplexing is done within the VRAM block, and the resultant screen refresh data bypasses the PWGA-1, as shown in Figure 1-1.

The video DAC (Digital-to-Analog Converter) has the primary function of generating analog intensity signals for the red, blue, and green guns of the display monitor, varying these values in synchronization with pixel coordinates as the guns sweep across the screen. The source of these values is the "pixel data" that the PWGA-1 reads out of VRAM in its screen refresh operation. With external back-end support, extra intelligence is required in the DAC to assist in the data formatting begun in the serializing and multiplexing logic within the VRAM block.

The DAC contains the color palette, a small memory that maps a given pixel data value into a specific combination of RGB intensities, according to the contents of each of the cells in palette memory. For example, in a 256-color arrangement, an eight-bit pixel data value selects one of 256 palette memory cells. Each of the latter have been loaded with an 18-bit datum partitioned into three 6-bit fields whose values are in turn converted into red, blue, and green signal intensities when that cell is selected. Palette values may be loaded directly from the CPU, or, with the Western Digital flicker-free option, indirectly through the PWGA-1.

The video DAC and its interfaces, the auxiliary video extension (used to drive the monitor from an off-board source, normally the system VGA), the monitor interface, and other related logic and interfaces together comprise the "video DAC and interfaces together comprise the "video DAC and interfaces together comprise the "video DAC and interface subsystem," described in detail in Chapter 2. Note that the small block in Figure 1-1 labelled "Video Interface Logic" represents only a modest amount of logic and, in fact, consits largely of pass-through routing of signals; the block is drawn chiefly for convenience in explanation.

The CPU Interface Logic block contains the bus transceivers and TTL glue logic necessary to interface the PWGA-1 chips to the system bus (either the IBM PS/2 Micro Channel or the IBM PC-AT bus, or compatible buses). This block also provides a data path to the DAC, used by the CPU to directly access palette values, and to the EPROM. The CPU interface logic is described in detail in Chapter 2.

The remaining board elements are the EPROM (containing Western Digital-supplied BIOS extension firmware), the clock generators, and a grouping of minor components (pull-up/down logic and DIP switches) used by the PWGA-1 to sense its environmental configuration: whether Micro Channel or AT bus, VRAM organization, etc. These elements are described in Chapter 2, together with the inter-chip (PAM-PDM) connections.

| 1-4                                                                                       |                                                                 |                                               |                    |   |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------|--------------------|---|
|                                                                                           | WESTERA                                                         | DIGITAL                                       |                    |   |
|                                                                                           | DWG DRAWING NUMBER                                              |                                               | REV.               | C |
|                                                                                           | SCALE                                                           | SHT OF                                        |                    |   |
| HIS INFORMATION IS CONFIDENTIAL AND PROPRIETA<br>O ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO WDC AND SHALL NOT BE REP<br>T WRITTEN AUTHORIZATION FROM | RODUCED OR FURTHER DI<br>WESTERN DIGITAL CORP | SCLOSED<br>ORATION |   |
| 000032-00                                                                                 |                                                                 |                                               |                    |   |

#### General Information

Finally, the PWGA-1 contains a set of user-accessible internal registers that are compatible with those on the IBM 8514/A board, plus certain extra registers to support Western Digital extensions. From the user's point of view, the registers exist chiefly as destinations for software commands ('orders,' in IBM terminology) and their parameters. User programming considerations required to exploit the Western Digital extensions are discussed in Chapter 3.

#### **PWGA-1 Functional Organization**

Figure 1-2 introduces the internal functional blocks of the PAM and PDM chips. Communication between the two chips is mediated by two Internal Bus Interface Units (IBIUs); they are transparent to user operations, and are not shown in the diagram.

In addition to the internal registers and the IBIUs, the functional modules within the PWGA-1 are as follows:

Within the PAM: CIU: CPU Interface Unit GP: Graphics Processor MIC: Memory Interface Controller

Within the PDM: DP: Data Processor DSP: Display Processor

The CIU controls communication with the system bus (via the CPU interface logic block external to the chip set), and passes data to and from all the other units on the chip set. It also performs certain miscellaneous functions, such as forwarding addresses from the system bus to the EPROM.

The GP performs the actual drawing computations; it supports all 8514/A graphics modes, plus Western Digital extensions. The modes include line drawing, fill area outline drawing (arbitrary polygons), rectangle drawing, image transfer from the CPU, BITBLT copying (Bit Block Transfer within VRAM), and scissoring. The GP receives its drawing instructions from the CIU and sends the resulting pixel coordinates to the MIC. The MIC controls VRAM addressing and access. In a typical drawing operation, it will convert the GP-supplied pixel coordinates into VRAM addresses, cause the VRAM to send the addressed data (pixel color values) to the DP for modification, and then rewrite back into VRAM. When not involved in a drawing or special-purpose access, the MIC manages the VRAM addressing portion of the constantly on-going screen refresh process. The MIC gives screen refresh the highest priority for VRAM access; next is timerbased VRAM chip refresh, with GP-requested drawing access given the lowest priority.

The DP is responsible for updating VRAM in support of drawing and data transfer operations and altering pixel data (color values) according to masks and parameters, including "mix" specifications supplied in shared internal registers by the DP and GP. The DP receives pixel data on a bidirectional bus from VRAM, modifies it, and then writes it back on the same bus.

The DSP manages the DAC and monitor, coordinating its role in the screen refresh process with the MIC. With an integrated back-end support VRAM design, the DSP serializes and multiplexes pixel data, "pumped" out of VRAM by the MIC, to the DAC, in synchronization with the timing of the monitor's sweep across the display screen. (With external back-end support, this DSP function is assumed by extra logic within the VRAM block and the DAC.)

#### **Test Considerations**

To facilitate board testing, all output pins of both PAM and PDM can be disabled during Reset through the test strap pin (Bit 6 of IAD bus).

If the test strap pin is low, all output signals except SLD are tri-stated. SLD is tri-stated if TSEL2-TSEL0 are also high.

For PC board in-circuit test, the test strap pin should be low and TSEL2-TSEL0 should be high. All bi-directional pins are forced to be input. All input and bi-directional pads have internal pull-up resistors, therefore they are high if not actively driven low.

1-5

 WESTERN DIGITAL

 DWG
 DRAWING NUMBER

 DIG
 DRAWING NUMBER

 SIZE
 DRAWING NUMBER

 REV.
 SCALE

 SCALE
 SHT

 THIS INFORMATION IS CONFIDENTIAL AND PROPRIETARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHER DISCLOSED

 TO ANYONE OTHER THAN WDC EMPLOYEES WITHOUT WRITTEN AUTHORIZATION FROM WESTERN DIGITAL CORPORATION

 S000032-00





| 1-8                                                                                         |             |                                                    |            |           |                      |  |
|---------------------------------------------------------------------------------------------|-------------|----------------------------------------------------|------------|-----------|----------------------|--|
|                                                                                             |             |                                                    |            |           |                      |  |
|                                                                                             |             | WESTERN<br>C                                       | DIGITA     |           |                      |  |
|                                                                                             | DWG<br>SIZE | DRAWING NUMBER                                     |            |           | REV.                 |  |
|                                                                                             | Α           |                                                    |            |           |                      |  |
|                                                                                             | SCAL        | E                                                  | SHT        | OF        |                      |  |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIETA<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO      | WDC AND SHALL NOT BE REP<br>TEN AUTHORIZATION FROM | WESTERN DI | FURTHER D | ISCLOSED<br>PORATION |  |
| 93-000032-00                                                                                |             |                                                    |            |           |                      |  |

# **2** Board Design Guide

# **CPU INTERFACE**

The PAM provides interface pins to connect to either the IBM PS/2 Micro Channel or the AT bus via a small amount of external logic, illustrated in Figures 2-1 and 2-2. The CIU configures itself for one of the two different interfaces according to the value of a configuration strapping pin, described later in this chapter (Table 2-10). Because of the two possible external environments, most of these CPU interface pins have two alternate interpretations, as shown in the following tables. In both cases, however, the names and uses of most of these pins correspond precisely to the IBM specifications for the Micro Channel or AT bus, and so do not need special explanation.

Table 2-1. CPU Interface Pins (PAM) for Micro Channel Interface (see Figure 2-1)

| Name      | PAM Pin #      | I/O | Description                                                                                                                                                                    |
|-----------|----------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0-A19    | 62-69, 71-82   | I   | CPU address Bits 0 through 19                                                                                                                                                  |
| AUP       | 85             | I   | Decoding of upper CPU address Bits<br>23-20, plus MADE24; all these should be<br>0 if the lower 20 bits of address are to be<br>considered valid for the PWGA-1-based<br>board |
| M/-IO     | 57             | I   | Distinguishes memory access from I/O access                                                                                                                                    |
| -S0       | 59             | I   | -Status Bit 0                                                                                                                                                                  |
| -S1       | 58             | I   | -Status Bit 1                                                                                                                                                                  |
| -ADL      | 61             | I   | -Address Latch                                                                                                                                                                 |
| -CMD      | 60             | I   | -Command                                                                                                                                                                       |
| -SBHE     | 56             | I   | -System Byte High Enable                                                                                                                                                       |
| RESET     | 52             | I   | Channel Reset                                                                                                                                                                  |
| -CDSETUP  | 86             | I   | -Card Setup                                                                                                                                                                    |
| CD CHRDY  | 90             | 0   | Channel Ready                                                                                                                                                                  |
| -IRQ      | 88             | ο   | -Interrupt Request; tied to Micro Channe<br>-IRQ 9                                                                                                                             |
| -CD SFDBK | 89             | ο   | -Card Selected Feedback                                                                                                                                                        |
| -CD DS16  | 55             | ο   | -Card Data Size 16                                                                                                                                                             |
| -DBEN     | 91             | 0   | -Data Bus Enable                                                                                                                                                               |
| D0-D15    | 94-98, 100-110 | I/O | CPU Data Bits 0 through 16                                                                                                                                                     |
| DBDIR     | 92             | ο   | Data Bus Direction (high for CPU read,<br>low for CPU write)                                                                                                                   |

2-1



93-000032-00

| Table 2-2. CPU Interface Pins (PAM) for AT Bus Interface (see Figure 2-2) |                |     |                                                                                                                                                                |  |
|---------------------------------------------------------------------------|----------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Name                                                                      | PAM Pin #      | I/O | Description                                                                                                                                                    |  |
| SA0-SA19                                                                  | 62-69, 71-82   | I   | CPU address Bits 0 through 19                                                                                                                                  |  |
| AUP                                                                       | 85             | I   | Decoding of upper CPU address Bits<br>23-20; all these should be 0 if the lower<br>20 bits of address are to be considered<br>valid for the PWGA-1-based board |  |
| -SBHE                                                                     | 56             | I   | -System Bus High Enable                                                                                                                                        |  |
| -MEMR                                                                     | 57             | I   | -Memory Read                                                                                                                                                   |  |
| -MEMW                                                                     | 59             | I   | -Memory Write                                                                                                                                                  |  |
| -IOR                                                                      | 58             | I   | -I/O Read                                                                                                                                                      |  |
| -IOW                                                                      | 60             | I   | -I/O Write                                                                                                                                                     |  |
| BALE                                                                      | 61             | I   | Buffered Address Latch Enable                                                                                                                                  |  |
| AEN                                                                       | 86             | I   | Address Enable                                                                                                                                                 |  |
| RESET                                                                     | 52             | I   | System Reset                                                                                                                                                   |  |
| I/O CHRDY                                                                 | 90             | ο   | I/O Channel Ready                                                                                                                                              |  |
| IRQ                                                                       | 88             | 0   | Interrupt Request; tied to any AT bus interrupt line                                                                                                           |  |
| -I/O CS16                                                                 | 55             | 0   | -I/O 16-bit Chip Select                                                                                                                                        |  |
| -DBEN                                                                     | 91             | 0   | –Data Bus Enable                                                                                                                                               |  |
| SD0-SD15                                                                  | 94-98, 100-110 | I/O | CPU Data Bits 0 through 16                                                                                                                                     |  |
| DBDIR                                                                     | 92             | ο   | Data Bus Direction (high for CPU read,<br>low for CPU write)                                                                                                   |  |
| ATCLK                                                                     | 84             | I   | AT Bus Clock                                                                                                                                                   |  |

# VRAM DESIGN AND INTERFACE

The PWGA-1 supports four VRAM designs. Each of these in turn can be implemented with two or three levels of chip population, for a total of ten implementations. The design choice depends on the desired combination of the following criteria (with only certain combinations possible):

- pixel resolution: 640x480, 1024x768, or 1280x1024
- pixel depth: 4 or 8 bits per pixel
- number of screen pages: one or two

- size of VRAM chips to be used: 64Kx4 or 256Kx4
- number of VRAM chips (and hence board size)
- field upgradeability
- type of design: with back-end support (serializing and multiplexing of pixel data for screen refresh) integrated within the PWGA-1, or with external back-end support

External back-end support-which includes use of a more sophisticated DAC-is required to achieve 1280x1024 resolution.

| 2-2                                                                                         |                                                                |                                             |          |
|---------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------|----------|
| ]                                                                                           | WESTERN                                                        | DIGITAL                                     |          |
|                                                                                             | DWG DRAWING NUMBER                                             |                                             | REV.     |
|                                                                                             | SCALE                                                          | SHT OF                                      |          |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIETA<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | RY TO WDC AND SHALL NOT BE REP<br>T WRITTEN AUTHORIZATION FROM | RODUCED OR FURTHER D<br>WESTERN DIGITAL COR | PORATION |
| 93-000032-00                                                                                | 4                                                              |                                             | ÷,       |





Board Design Guide

| I/E* | Chip<br>Size | No. of<br>Chips | Pixel<br>Resolution | Pixel<br>Depth | # of Screen<br>Pages | S/W** |
|------|--------------|-----------------|---------------------|----------------|----------------------|-------|
| I    | 64Kx4        | 16              | 1024x768            | 4              | 1                    | S     |
|      |              |                 | 640x480             | 4              | 2                    | S     |
|      |              | 32              | 1024x768            | 8              | 1                    | S     |
|      |              |                 | 1024x768            | 4              | 2                    | w     |
|      |              |                 | 640x480             | 8              | 1                    | S     |
| I    | 256Kx4       | 4               | 1024x768            | 4              | 1                    | s     |
|      |              |                 | 640x480             | 4              | 2                    | S     |
|      |              | 8               | 1024x768            | 8              | 1                    | S     |
|      |              |                 | 1024x768            | 4              | 2                    | w     |
|      |              |                 | 640x480             | 8              | 1                    | S     |
|      |              | 16              | 1024x768            | 8              | 2                    | w     |
|      |              |                 | 1024x768            | 4              | 2                    | w     |
|      |              |                 | 640x480             | 8              | 2                    | w     |
| Е    | 256Kx4       | 8               | 1280x1024           | 4              | 1                    | w     |
|      |              |                 | 1024x768            | 8              | 1                    | S     |
|      |              |                 | 1024x768            | 4              | 2                    | w     |
|      |              |                 | 640x480             | 8              | 1                    | S     |
|      |              | 16              | 1280x1024           | 8              | 1                    | w     |
|      |              |                 | 1024x768            | 8              | 2                    | w     |
|      |              |                 | 1024x768            | 4              | 2                    | w     |
|      |              |                 | 640x480             | 8              | 2                    | w     |

Table 2-3. VRAM Parameters

W = Western Digital extension to 8514/A capability

The capabilities of the various VRAM designs, with their several levels of chip population, are shown in Table 2-3. Note: Although not shown, each level of chip loading for a given design includes the capabilities of the smaller chip population(s).

Since the 16-chip implementation of 64Kx4 of this design cannot support maximum IBM 8514/A resolution, the 32-chip version, shown in Figure 2-3, will typically form the basis for board design except for special applications. Figure 2-3 does, however, illustrate which chip positions should be left unpopulated if a 16-chip field-upgradeable version is to be produced.

If maximum IBM 8514/A resolution is desired, this design should be implemented to at least the

8-chip 256Kx4 level; implementation at the 16-chip level provides for the extended capability of doubling the number of screen pages supported by the 8-chip version. Figure 2-4 illustrates the 16-chip version with indications of which chips should be left unpopulated if field upgradeable 4-chip and/ or 16-chip versions are to be produced. The same diagram can also serve as the basis for an 8-chip design, with half of those chips omitted for future field upgrade if desired.

Figure 2-5 illustrates the 16-chip version with 256Kx4 VRAMS and external backend support. A Brooktree 8-bit video DAC BT458 is used. Figure 2-6 shows the detail connections for 256Kx4 VRAMs to PAM and PDM.





• Heavy lines represent minimum chip population (16 chips). · Heavy lines plus light lines represent standard chip population (32 chips).

Control Signal Assignments

| Quad<br>(4 chips) | SE    | SC   | RAS  | CAS   | WE    | Display<br>Memory Configuration |
|-------------------|-------|------|------|-------|-------|---------------------------------|
| Q1                | SE12A | SC13 | RAS0 | CAS12 | WE0-3 | 77                              |
| Q2                | SE12A | SC24 | RAS0 | CAS12 | WE4-7 | - 1024x1024x4                   |
| Q3                | SE34A | SC13 | RAS0 | CAS34 | WE0-3 | 10242102424                     |
| Q4                | SE34A | SC24 | RAS0 | CAS34 | WE4-7 |                                 |
| Q1'               | SE12B | SC13 | RAS1 | CAS12 | WE0-3 | 1024x1024x8                     |
| Q2'               | SE12B | SC24 | RAS1 | CAS12 | WE4-7 | - 2048x1024x4                   |
| Q3'               | SE34B | SC13 | RAS1 | CAS34 | WE0-3 |                                 |
| Q4'               | SE34B | SC24 | RAS1 | CAS34 | WE4-7 |                                 |













Board Design Guide

| Pin Name | PAM Pin # | Description                                                                                                                                                                                      |
|----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MA7-MA0  | 19, 16-10 | Low-order address lines, into all quads. For 64Kx4<br>designs, MA7 is not used; for 256Kx4 chips, all eight<br>lines are used.                                                                   |
| LA13     | 34        | Used as high-order address bit (MA8) for quads Q1, Q3, and their "" counterparts, in all designs.                                                                                                |
| LA24     | 35        | Used as high-order address bit (MA8) for quads Q2, Q4, and their "" counterparts, in all designs.                                                                                                |
| -RAS0    | 22        | Row Address Strobe 0                                                                                                                                                                             |
| -RAS1    | 23        | Row Address Strobe 1                                                                                                                                                                             |
| -CAS12   | 20        | Column Address Strobe 1                                                                                                                                                                          |
| -CAS34   | 21        | Column Address Strobe 2                                                                                                                                                                          |
| WE7-WE0  | 31-24     | Pixel data Write Enable lines to enable writing into<br>VRAM on the PD bus (bidirectional Parallel Data bus,<br>between VRAM and DP; see below). A given quad<br>receives either WE0-3 or WE4-7. |
| -DT/-OE  | 32        | Transfer-cycle control and serial data output enable, used by all quads.                                                                                                                         |

Table 2-4. PAM Pin Interface to VRAM

Certain interfacing information is common to all VRAM designs. For example, all designs use the concept of "quadding" the VRAM chips into groups of four, with each of the four chips in a "quad" receiving the same control signals. (The write enable lines are an exception; the signal assignment tables show a given quad receiving WE0-3 or WE4-7, but the four lines are distributed individually to each of the four chips within the quad.) The diagrams (Figures 2-3 to 2-5) label quads as Q1, Q2, Q3, and Q4 for minimum chip population, with a "" symbol added for the second population level.

Tables 2-4 and 2-5 show the PAM and PDM pins used to form the VRAM interface. The four

VRAM design diagrams (Figures 2-7a, b, c, d) that follow include tables that specify which quads receive which control signals. Not all signals are used in a given VRAM design and chip population.

All the pins in Table 2-4 drive control signals generated by the MIC.

The PD Pixel Data bus is managed by the Data Processor module (DP); all other pins in Table 2-5 are managed by the Display Processor (DSP).

WE0-3 are for pixel positions 0-3, respectively. In turbo mode, WE4-7 are for positions 4-7. For x8 mode, WE4-7 are the same as WE0-3.

2-11

|                                                                                           | WESTERN                                                          | DIGITAL                                      |         |
|-------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------|---------|
|                                                                                           | DWG<br>SIZE                                                      |                                              | REV.    |
|                                                                                           | SCALE                                                            | SHT OF                                       |         |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET, TO ANYONE OTHER THAN WDC EMPLOYEES WITHOUT | ARY TO WDC AND SHALL NOT BE REP<br>IT WRITTEN AUTHORIZATION FROM | RODUCED OR FURTHER D<br>WESTERN DIGITAL CORP | SCLOSED |

93-000032-00

Table 2-5. PDM Pin interface to VRAM

| Pin Name                     | PDM Pin #                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PD31-PD0                     | 90-93, 95-98,<br>100-114, 117-125 | Parallel Data bus, connecting the DP module to the<br>VRAM block; data is bidirectional. (This is the path<br>through which the DP first reads, then rewrites pixels<br>in support of drawing operations.)                                                                                                                                                                                                                                                                                                                                                                              |
| SD31-SD0                     | 46-49, 52-67,<br>71-82            | Serial Data bus; in VRAM designs with integrated<br>back-end support, this is the path by which screen re-<br>fresh data is extracted (by a transfer cycle) from the<br>serial ports of the VRAM chips and then moved to the<br>DSP module for serializing and multiplexing before be-<br>ing sent to the DAC. In VRAM designs with external<br>back-end support, the serial data bus to the DSP is no<br>used; instead, the DSP reconfigures itself to use some<br>of these pins (replacing SD5,SD6) as output drivers<br>for additional control signals to VRAM, as shown be-<br>low. |
| SE12A, SE34A<br>SE12B, SE34B | 87, 85,<br>86, 84                 | Serial data output enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SC13                         | 88                                | Serial data clock 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SC24                         | 89                                | Serial data clock 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| The following pins           | are changed for external          | back-end support:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SEL1 (SD5)                   | 77                                | Mux select 1 (External back-end support. See Fig 2-5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LDCLK (SD6)                  | 76                                | (With external back-end support, this pin is recon-<br>figured from SD6 to the LDCLK signal to the DAC, as<br>discussed in the next section. See Fig 2-5)                                                                                                                                                                                                                                                                                                                                                                                                                               |

In the following VRAM design diagrams, the PD lines connect to the parallel data ports of the VRAM chips, while the SD lines connect to their serial data ports.

The different resolution modes require different memory addressing schemes to configure the display memory properly for screen pixel position. Figures 2-7a, 2-7b, 2-7c and 2-7d show how the PAM generated addresses connect to the row and column addresses of the 256Kx4 VRAMS (see Figure 2-6). X2 to X9 indicates the horizontal position of each "4 pixel" group from left to right on the screen. X0 and X1 are not shown because of the "4 pixel" group organization. Y0 to Y9 indicates the vertical position of each pixel from top to bottom on the screen. Each figure also has a small map for the top left-hand corner of the screen showing the X,Y position and the rowcolumn address of the VRAM.

| 2-12                                           |          |                          |                          |           |         |  |
|------------------------------------------------|----------|--------------------------|--------------------------|-----------|---------|--|
|                                                |          |                          |                          |           |         |  |
|                                                |          |                          |                          |           |         |  |
|                                                |          | WESTERN                  | <b>V DIGIT</b>           |           |         |  |
|                                                | DWG      | DRAWING NUMBER           |                          | I         | REV.    |  |
|                                                | SIZE     |                          |                          |           |         |  |
|                                                | Α        |                          |                          |           |         |  |
|                                                | SCALE    |                          | SHT                      | OF        |         |  |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIETA | ARY TO N | NDC AND SHALL NOT BE REP | PRODUCED OF<br>WESTERN D | FURTHER D | SCLOSED |  |
| 000032-00                                      |          |                          |                          |           |         |  |

| Memory Config    | : 1024x768x4             | Four 256Kx4 Ch               | ps              |
|------------------|--------------------------|------------------------------|-----------------|
| PAM<br>Memory    |                          | VRAM                         |                 |
| Address 1        | Line Row Add             | ress Column Address          | Comments        |
| LA13             | ¥9                       | YO                           | A8 for Q1 chips |
| LA24             | D.C.                     | D.C.                         | Unused Pin      |
| MA7              | Y8                       | X9                           |                 |
| MA6              | ¥7                       | X8                           |                 |
| MA5<br>MA4       | ¥6<br>¥5                 | X7<br>X6                     |                 |
| MA3              | Y4                       | X5                           |                 |
| MA2              | ¥3                       | X4                           |                 |
| MA1<br>MA0       | Y2<br>Y1                 | X3<br>X2                     |                 |
|                  |                          |                              |                 |
| RAS Decoding     | : RAS0 and RAS1          | active regardless of address |                 |
| CAS Decoding     | : CAS12 active, CA       | S34 inactive regardless of a | ddress          |
| WE Decoding      | : Pixel Write Mask 1     | not nibble swapped           |                 |
| Display Memo     | ry Map :                 |                              |                 |
| X4               | 0000 0000 1              | 0000   0000                  |                 |
| X3               | 0000 0000                | 1111   1111                  |                 |
| X2               |                          | 0000   1111                  |                 |
| YYY X1<br>210 X0 |                          | 0011   0011  <br>0101   0101 |                 |
|                  | -++                      | +                            |                 |
| 000              | Q1 Q1 Q1 0, 0* 0, 1      | Q1   Q1  <br>0, 2   0, 3     |                 |
| 001              | Q1 Q1                    | Q1   Q1                      |                 |
|                  | -+++                     | 0,102  0,103                 |                 |
| 010              | Q1 Q1   Q1   1, 0   1, 1 | Q1   Q1  <br>1, 2   1, 3     |                 |
| 011              | Q1 Q1   Q1   1,101       | Q1 Q1  <br>1 102   1 103     |                 |
|                  | Column Address respecti  | play Memory Addressing t     | or 1024x768x4   |
|                  |                          | W                            | 2-13            |
|                  |                          |                              | BER             |
|                  |                          | DWG DRAWING NUN<br>SIZE A    | SHT OF          |

THIS INFOR TO ANYON 93-000032-00

(

C

O

| Memory Config : | 640x480x4(x 2 page) | Four 256Kx4 Chips |                 |
|-----------------|---------------------|-------------------|-----------------|
| PAM<br>Memory   | VRA                 | м                 |                 |
| Address Line    | Row Address         | Column Address    | Comments        |
| LA13            | ¥9                  | X9                | A8 for Q1 chips |
| LA24            | D.C.                | D.C.              | Unused Pin      |
| MA7             | Y8                  | X8                |                 |
| MA6             | ¥7                  | X7                |                 |
| MA5             | ¥6                  | X6                |                 |
| MA4             | ¥5                  | X5                |                 |
| MA3             | ¥4                  | X4                |                 |
| MA2             | ¥3                  | X3                |                 |
| MA1             | ¥2                  | X2                |                 |
| MAO             | YO                  | Y1                |                 |

RAS Decoding : RAS0 and RAS1 active regardless of address

CAS Decoding : CAS12 active, CAS34 inactive regardless of address

WE Decoding : Pixel Write Mask not nibble swapped

Display Memory Map :

2-14

| X4       | 0000  | 0000 | 0000 | 0000 |
|----------|-------|------|------|------|
| X3       | 0000  | 0000 | 1111 | 1111 |
| X2       | 0000  | 1111 | 0000 | 1111 |
| Y Y Y X1 | 0011  | 0011 | 0011 | 0011 |
| 2 1 0 X0 | 0101  | 0101 | 0101 | 0101 |
| 000      | Q1    | Q1   | Q1   | Q1   |
|          | 0, 0* | 0, 2 | 0,4  | 0, 6 |
| 001      | Q1    | Q1   | Q1   | Q1   |
|          | 1, 0  | 1, 2 | 1, 4 | 1, 6 |
| 010      | Q1    | Q1   | Q1   | Q1   |
|          | 0, 1  | 0, 3 | 0, 5 | 0, 7 |
| 011      | Q1    | Q1   | Q1   | Q1   |
|          | 1, 1  | 1, 3 | 1, 5 | 1, 7 |

\*Row Address, Column Address respectively in HEX

Figure 2-7b. Display Memory Addressing for 640x480x4 (2 page)



| Memory Config :              | 1024x768x8                             | Eight 256Kx4 Chips               |                  |
|------------------------------|----------------------------------------|----------------------------------|------------------|
| PAM<br>Memory<br>Address Lir |                                        | VRAM<br>Column Address           | Comments         |
| LA13                         | ¥9                                     | YO                               | A8 for Q1 chips  |
| LA24<br>MA7                  | Y9<br>Y8                               | ¥0<br>X9                         | A8 for Q2 chips  |
| MA6                          | ¥7                                     | X8                               |                  |
| MA5                          | ¥6                                     | X7                               |                  |
| MA4<br>MA3                   | Y5<br>Y4                               | X6<br>X5                         |                  |
| MA2                          | Y3                                     | X4                               |                  |
| MA1<br>MA0                   | Y2<br>Y1                               | X3<br>X2                         |                  |
| RAS Decoding :               | RAS0 and RAS1 activ                    | ve regardless of address         |                  |
| CAS Decoding :               | CAS12 active, CAS34                    | inactive regardless of address   | 5                |
| -                            |                                        | mask is generated by replication | ng lower nibble. |
| Display Memory               | -                                      |                                  |                  |
| X4<br>X3                     |                                        | 00 0000                          |                  |
| × X2                         | 0000 1111 00                           | 00   1111                        |                  |
| YYY X1<br>210 X0             |                                        | 011   0011  <br>01   0101        |                  |
| 000                          | Q1&Q2 Q1&Q2 Q1&                        | ++                               |                  |
|                              | 0, 0* 0, 1 0,                          |                                  |                  |
| 001                          | Q1&Q2  Q1&Q2  Q1&<br>0,100  0,101  0,1 | Q2  Q1&Q2  <br>02  0,103         |                  |
|                              | Q1&Q2  Q1&Q2  Q1&<br>1, 0   1, 1   1,  |                                  |                  |
| 011                          | Q1&Q2  Q1&Q2  Q1&                      | Q2 Q1&Q2                         |                  |
|                              | 1,100  1,101  1,1                      | .02  1,103                       |                  |
| *Row Address, Co             | umn Address respectively               | in HEX                           |                  |
|                              |                                        |                                  |                  |
|                              | Figure 2-7c. Display                   | y Memory Addressing for 10       | 24x768x8         |
|                              |                                        |                                  |                  |
|                              |                                        |                                  |                  |
|                              |                                        |                                  |                  |
|                              |                                        |                                  |                  |
|                              |                                        |                                  |                  |
|                              |                                        |                                  | 2-15             |
|                              | _                                      |                                  |                  |
|                              |                                        | COR                              | TERN DIGITAL     |
|                              |                                        |                                  |                  |
|                              |                                        |                                  |                  |
|                              | - F                                    |                                  | SHT OF           |
|                              |                                        |                                  | SHT OF           |

C

C

| PAM<br>Memory<br>Address Line         VRAM<br>Row Address         Column Address         Comments           LA13         Y9         X2 V. Access, Y0 H. Access         A8 for Q1 chips           LA24         Y9         X2 V. Access, -Y0 H. Access         A8 for Q2 chips           MA7         Y8         X10           MA6         Y7         X9           MA5         Y6         X8           MA4         Y5         X7           MA3         Y4         X6           MA1         Y2         X4           MA0         Y1         X3           RAS Decoding : RAS0 and RAS1 active regardless of address         CAS12 active, CAS34 inactive regardless of address           VE Decoding : Fixel Write Mask will be nibble swapped if LA13=1.         Page Zero Display Memory Map (X10 = 0) :           X3 $\frac{42}{10000}$ $\frac{61}{0011}$ $\frac{62}{0101}$ $\frac{10}{0.00}$ $\frac{62}{0.00}$ $\frac{61}{0.001}$ $\frac{62}{0.001}$ $\frac{11}{0.001}$ $\frac{62}{0.00}$ $\frac{61}{0.001}$ $\frac{62}{0.001}$ $\frac{11}{0.001}$ $\frac{62}{0.001}$ $\frac{61}{0.001}$ $\frac{62}{0.001}$ $\frac{11}{0.001}$ $\frac{62}{0.000}$ $\frac{61}{0.001}$ $\frac{62}{0.000}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address Line         Row Address         Column Address         Comments           LA13         Y9         X2 V. Access, Y0 H. Access         A8 for Q1 chips           LA24         Y9         X2 V. Access, -Y0 H. Access         A8 for Q2 chips           MA7         Y8         X10         Access, -Y0 H. Access         A8 for Q2 chips           MA7         Y8         X10         Access, -Y0 H. Access         A8 for Q2 chips           MA5         Y6         X8         Access, -Y0 H. Access         A8 for Q2 chips           MA4         Y5         X7         Access, -Y0 H. Access         A8 for Q2 chips           MA4         Y5         X7         MA3         Y4         X6           MA1         Y2         X4         MA0         Y1         X3           RAS Decoding:         CAS12 active, CAS34 inactive regardless of address         CAS Decoding:         CAS12 active, CAS34 inactive regardless of address           WE Decoding:         File 0000         0000         111         111         111           21         0.00         0.10         0.01         001         001         001           23         0000         0.10         0.1         0.10         0.1         0.1         0.1         0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $\begin{array}{c ccccc} MA2 & Y3 & X5 \\ MA1 & Y2 & X4 \\ MA0 & Y1 & X3 \\ \hline \\ MA0 & Y1 & X3 \\ \hline \\ RAS Decoding : RAS0 and RAS1 active regardless of address \\ \hline CAS Decoding : CAS12 active, CAS34 inactive regardless of address \\ \hline \\ WE Decoding : Pixel Write Mask will be nibble swapped if LA13=1. \\ \hline \\ Page Zero Display Memory Map (X10 = 0) : \\ \hline \\ & \hline \\ \\ & \hline \\ & \\$ |
| RAS Decoding : RAS0 and RAS1 active regardless of address         CAS Decoding : CAS12 active, CAS34 inactive regardless of address         WE Decoding : Pixel Write Mask will be nibble swapped if LA13=1.         Page Zero Display Memory Map (X10 = 0) : $x_4$ 0000       0000 $x_5$ 0000       0000 $x_1$ 0000       1111 $y$ $y$ $x_1$ 0000 $x_1$ 0001       0011       0001 $y$ $y$ $x_1$ 0001       0011 $y$ $y$ $x_1$ 0001       0011 $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $1$ $1$ $0$ $0$ $0$ $0$ $1$ $1$ $0$ $0$ $0$ $0$ $1$ $1$ $0$ $0$ $0$ $0$ $0$ $1$ $1$ $0$ $0$ </td                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CAS Decoding : CAS12 active, CAS34 inactive regardless of address<br>WE Decoding : Pixel Write Mask will be nibble swapped if LA13=1.<br>Page Zero Display Memory Map (X10 = 0) :<br>$\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| WE Decoding : Fixel Write Mask will be nibble swapped if LA13=1.         Page Zero Display Memory Map $(X10 = 0)$ :         Image I and the image is a start of th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Fage Zero Display Memory Map $(X10 = 0)$ :         X4       0000       0000       0000       1111       1111         Y Y       X1       0000       1111       1111       1111         Y Y       X1       0001       0011       0000       1111       1111         Y Y       X1       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011       0011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0. 0*[0,100   0., 1 [0, 101]         0. 0*[0,100   0., 1 [0, 01]         0. 0       0,100   0.100   0.1 [0,01]         0. 1 0       0.1 0   0.100   0.1 [0,101]         0. 1 0       0.1 0   0.100   1.1 [1,101]         0. 1 1       0.1 0   1.100   1.1 [1,101]         Page One Display Memory Map (X10 = 1)         I 3       0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   0000   000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0.     0     0.     1     0.     1     0.     1     0.     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1     1 <th< td=""></th<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0 1 0     Q1     Q2     Q1     Q2       1     0 1     Q2     Q1     1     1,101       0 1 1     Q2     Q1     Q2     Q1       1     1,00     1,01     1,101   Page One Display Memory Map (X10 = 1)       X3     00000     00000     00000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0 1 1     92     91       1.00     1.100     1.11       Page One Display Memory Map (X10 = 1)       Xa     0000     0000       13     0000     0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1. 0       1. 10       1. 11       1.101         Page One Display Memory Map (X10 = 1)         X4       0000       0000       1111         X3       00000       0000       1111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| X4 0000 0000 0000 0000 X5 0000 1111 111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| X4 0000 0000 0000 0000 XX 0000 1111 111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| X3 0000 1010 1111 1111 X2 0000 1111 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| YYY X1 0011 0011 0011 0011<br>210 X0 0101 0101 0101 0101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0 0 0 0 <b>Q1 Q2 Q1 Q2</b><br>0.080 0.180 0.081 0.181                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0,080 0,180 0,081 0,181                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0 1 0   Q1   Q2   Q1   Q2  <br>1,080   1,180   1,081   1,181                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0 1 1   92   91   92   91                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1,080 1,180 1,081 1,181                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

# VIDEO DAC AND INTERFACE SUBSYSTEM

This section includes the following information for the board designer:

- Routing of VRAM pixel data to the video DAC. This involves two alternative designs, depending on whether back-end support is performed by the PWGA-1 or by external components.
- Routing of control information from the PWGA-1 to the DAC and the monitor.
- Signal routing in support of "VGA modes," in which the monitor is driven by control and data signals originating off-board, in the system

VGA, and passed through to the monitor from the auxiliary video extension connector.

 Palette access, with the board design option of implementing "flicker-free mode," a Western Digital extension.

Note that a related topic, PWGA-1 recognition of monitor type, is grouped with other configuration strapping issues, and is discussed later in this chapter.

The PDM pins associated with the video interface subsystem are all outputs from the DSP, and are shown in Table 2-6.

| Name     | PDM<br>Pin #           | Description                                                                                                                                                                                                                                                                                                                                                                |
|----------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDATA0-7 | 30-27 (O)<br>24-21 (O) | With integrated back-end support, these pins output the video<br>data for the DAC. With external back-end support, they are not<br>used for this purpose, since the DAC receives its data from the<br>external logic within the VRAM block. In both cases, however,<br>these same pins are the source of palette-loading data in flicker-<br>free mode. (tri-state output) |
| SELVD    | 132 (O)                | With the flicker-free design option, this pin selects the source<br>of palette-loading data to be either the low eight bits of the PC<br>data bus (normal mode) or VDATA0-VDATA7 (flicker-free<br>mode). SELVD is also the tri-state control signal for -DACRD<br>and -DACWR of PAM. When it is high, it disables the<br>-DACRD and -DACWR signals of PAM.                 |
| VCLK     | 25 (O)                 | Video clock for DAC (tri-state output)                                                                                                                                                                                                                                                                                                                                     |
| BLANK    | 20 (O)                 | Video blank signal for DAC (tri-state output)                                                                                                                                                                                                                                                                                                                              |
| -DACRD   | 31 (O)                 | -DAC palette read (Note that data read from the palette is al-<br>ways routed to the PC data bus in the CPU interface logic.)                                                                                                                                                                                                                                              |
| -DACWR   | 32 (O)                 | -DAC palette write (see SELVD, above)                                                                                                                                                                                                                                                                                                                                      |
| HSYNC    | 33 (O)                 | Horizontal sync, to the monitor (tri-state output)                                                                                                                                                                                                                                                                                                                         |
| VSYNC    | 34 (O)                 | Vertical sync, to the monitor (tri-state output)                                                                                                                                                                                                                                                                                                                           |

#### Table 2-6. PDM Pin Interface to Video Subsystem

2-17

|                      |             | WESTERN                  | V DIGI   | TAL                          |         |
|----------------------|-------------|--------------------------|----------|------------------------------|---------|
|                      | DWG<br>SIZE | DRAWING NUMBER           |          |                              | REV.    |
|                      | SCAL        | E                        | SHT      | OF                           |         |
| DENTIAL AND PROPRIET | ARY TO      | WDC AND SHALL NOT BE REI | PRODUCED | OR FURTHER D<br>DIGITAL CORP | ORATION |

93-000032-00

THIS INFORMATION IS CONFID TO ANYONE OTHER THAN W Table 2-6. PDM Pin Interface to Video Subsystem (cont.)

| Name        | PDM<br>Pin # | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -ENVGA      | 42 (0)       | Enables VGA pass-through mode. This signal selects the source<br>of video data to the DAC (either VDATA0-7 from the PDM or<br>P0-7 from the auxiliary video extension), the control signals to<br>the DAC (either VCLK and BLANK from the PDM, or DCLK<br>and BLANK from the auxiliary extension), and the sync signals<br>to the monitor (either HSYNC and VSYNC from the PDM, or<br>HSYNC and VSYNC from the auxiliary extension). |
| LDCLK (SD6) | 76 (O)       | For external back-end support (Figure 2-9), this output signal is<br>provided to drive the LD (load) input of the Bt451/458 DAC,<br>where it synchronizes the serializing of the 32 bits of pixel data<br>from the VRAM into four 8-bit pixel color selections. (With<br>integrated back-end support, this pin is SD7 of the serial data<br>bus from VRAM, as discussed in the previous section.)                                    |

Figures 2-8 and 2-9 describe board implementation of the video DAC and interface subsystem with integrated and external back-end support, respectively. The flicker-free design option applies to both, and is discussed later.The PWGA-1 chip set supports INMOS IMS G171/176/178, Brooktree BT471/478 and compatible video DACs for 8514/A modes. It also supports Brooktree BT451/458 and compatible for Western Digital enhanced 1280x1024 mode.

The Brooktree Bt471 DACs include a 256x18 palette, loaded with 6-bit R, G, and B color intensity values; the high two bits of the 8-bit data lines supplying these values are ignored. The Bt478 substitute a 256x24 palette, with all eight bits used for finer control of color. The DAC8 pin from PAM can be used to select 6-bit or 8-bit palette fields. Note that the palette overlay capabilities are not used; the DAC's RS2 and OLo-OL3 pins should be tied down.

Without the flicker-free option, CPU software writes data into the DAC's color palette on the low eight bits of the system data bus. The PWGA-1 intercepts CPU addressing and controls

2-18

DAC access using the low two bits of its EPROM address bus, BIOSA1 and BIOSA0. When the flicker-free option is incorporated into the board design, as shown in Figures 2-8 and 2-9, the CPU software can invoke flicker-free mode, as discussed in Chapter 3. In this mode, palette data is buffered by the PWGA-1 and released to the DAC over the VDATAO-7 lines, with the SELD Control signal activated to select the VDATA lines in preference to the system data bus. Routing of the latter lines to the DAC via the SELD multiplexor is still required, both to allow for non-flicker-free mode (8514/A emulation) and for palette reads.

Figure 2-9 shows the implementation of 1280x1024 resolution with external back-end support and two DACs. The fast DAC Bt451/Bt458 is used for 1280x1024 and 1024x768 resolutions. The slow DAC is used for VGA video signal. The flicker-free capabilities do not apply to that DAC.

The CLKSEL lines and high-frequency clock source in Figure 2-9 are described later in this chapter.

|                                               |             | WESTERN                                            | V DIGI     | TAL<br>0 N  |                       |  |
|-----------------------------------------------|-------------|----------------------------------------------------|------------|-------------|-----------------------|--|
|                                               | DWG<br>SIZE | DRAWING NUMBER                                     |            |             | REV.                  |  |
|                                               | SCAL        | E                                                  | SHT        | OF          |                       |  |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET | ARY TO      | WDC AND SHALL NOT BE REI<br>TEN AUTHORIZATION FROM | PRODUCED C | R FURTHER D | DISCLOSED<br>PORATION |  |







# OTHER BOARD DESIGN ELEMENTS

## EPROM

A 27256 32K UV EPROM is used on the Micro Channel board to store the Western Digital BIOS extension plus two configuration parameters that the PWGA-1 loads into internal registers upon board reset: the POS ID (for PS/2 Micro Channel system integration), chosen by the customer, and a VRAM wait-state control parameter (dependent on characteristics of the VRAM chips chosen for the board, and automatically selected from among four choices depending on how two configuration parameter pins are strapped); see Figure 2-10a . &b.

EPROM is remapped for the AT bus board because of VGA conflict and widespread use of Shadow RAM in 386 machines. BIOS EPROM Address mapping for PWGA-1 chip set is as stated in Table 2-7.

For PC AT and compatibles, 2 sets of addresses that minimize memory conflict with other products have been selected, i.e. C8800-C9FFF or D8800-D9FFF. Either address can be selected by a jumper in a board design.

The EPROM is accessed through the CIU on the PAM, which generates addressing for the EPROM and activates an output enable line. Data from EPROM ties to both the CIU and the system bus through an 8-bit connection to the internal data bus, as shown in Figure 2-11. (See also Figures 2-1 and 2-2.) The PAM pins involved are shown in Table 2-8.

|                      |               | AT Bus      |             |
|----------------------|---------------|-------------|-------------|
|                      | Micro Channel | IAD5=0 *    | IAD5=1 *    |
| 2K (Fixed)           | C6800-C6FFF   | C8800-C8FFF | D8800-D8FFF |
| 4K (Bank Selectable) | C7000-C7FFF   | C9000-C9FFF | D9000-D9FFF |
| 2K (Fixed)           | CA000-CA7FF   |             |             |

#### Table 2-7. BIOS EPROM Address Mapping

\* Reset strapping signal on pin IAD5 selectable by jumper.

### Table 2-8. EPROM Interface Pins

| Name       | PAM Pin #     | 1/0 | Description              |
|------------|---------------|-----|--------------------------|
| BSA0-BSA14 | 54, 53, 49-37 | 0   | EPROM BIOS address lines |
| -BS OE     | 36            | 0   | -EPROM BIOS chip select  |

| 2 | 5 |  |
|---|---|--|
|   |   |  |



Board Design Guide



|                | 15 14 13 12 11 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                          |    |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|                | PB TM DPL DPM ROW RH PW EW CPW RPW                                                                                                                                                                                                                          |    |
| RPW<1:>        | : RAS Precharge Wait is used to select the minimum RAS precharge time. Encoding of this field is as follows:                                                                                                                                                |    |
|                | RPW<1:0> Min. RAS Precharge Clocks<br>0 0 5                                                                                                                                                                                                                 |    |
|                | 0 1 6<br>10 1 0 7                                                                                                                                                                                                                                           |    |
| CPW<1:0>       | 1 1 8<br>: CAS Precharge Wait is used to select the minimum CAS precharge time, the minimum                                                                                                                                                                 |    |
|                | time CAS will be high in between page mode cycles. Encoding of this field is as follows:                                                                                                                                                                    |    |
|                | CPW<1:0> Min. CAS Precharge Clocks<br>0 0 2                                                                                                                                                                                                                 |    |
|                | 0 1 3 1 1 0 4                                                                                                                                                                                                                                               |    |
| EW<1:0>        | 1 1 5<br>: Entry Wait is used to select CAS low time for entry cycles. Encoding of this field is as                                                                                                                                                         |    |
|                | follows:<br>EW<1:0> CAS low for clocks during entry                                                                                                                                                                                                         |    |
|                | EW<1:0> CAS low for _ clocks during entry<br>0 0 3<br>0 1 4                                                                                                                                                                                                 |    |
|                | 1 0 5                                                                                                                                                                                                                                                       |    |
| PW<1:0>        | 1 1 6<br>: Page Wait is used to select CAS low time for page mode cycles. Encoding of this field is as follows:                                                                                                                                             |    |
|                | EW<1:0> CAS low for _ clocks during page mode<br>0 0 3                                                                                                                                                                                                      |    |
|                | 0 1 4<br>1 0 5                                                                                                                                                                                                                                              |    |
|                | 1 1 6                                                                                                                                                                                                                                                       |    |
| RH<br>ROW<2:0> | : RAS Hold. If set, RAS address hold time will be extended from 2 clocks to 3 clocks. : Raster Operation Wait. The binary value in this field, a value between 0 and 7, gives the minimum number of clocks between the read and write of a destination RMW. |    |
| DPM            | : Disable Page Mode. If this bit is set, none of the memory cycles will be done in page<br>mode regardless of their addresses.                                                                                                                              |    |
| DPL            | <ul> <li>Delay Pixel Location. If this bit is set, the earliest that pixel location information on the IAD<br/>bus, and the swap pin, can change is one clock before the rising edge of CAS, if cleared<br/>two clocks.</li> </ul>                          |    |
| ТМ             | To book it this bit is cleared the MIC operates normally. If set, the MIC goes into test<br>mode were DRAM refresh cycles are requested every 135 clocks, and in page mode the<br>RAS low timer times out after 20 clocks of RAS low.                       |    |
|                | Figure 2-10b. VRAM Wait-State Control Parameters                                                                                                                                                                                                            |    |
|                |                                                                                                                                                                                                                                                             |    |
| 2-24           |                                                                                                                                                                                                                                                             |    |
| •              |                                                                                                                                                                                                                                                             |    |
|                | WESTERN DIGITAL                                                                                                                                                                                                                                             |    |
|                | DWG DRAWING NUMBER                                                                                                                                                                                                                                          | RE |
|                | Â                                                                                                                                                                                                                                                           |    |
|                | SCALE SHT OF                                                                                                                                                                                                                                                |    |

٦


| PAM Pin No. | Signal Direction | PDM Pin No.    | Signal Name |
|-------------|------------------|----------------|-------------|
| PAM 125     | <>               | PDM 9          | IAD0        |
| PAM 126     | <>               | PDM 8          | IAD1        |
| PAM 127     | <>               | PDM 7          | IAD2        |
| PAM 128     | <>               | PDM 6          | IAD3        |
| PAM 129     | <>               | PDM 5          | IAD4        |
| PAM 130     | <>               | PDM 4          | IAD5        |
| PAM 131     | <>               | PDM 3          | IAD6        |
| PAM 132     | <>               | PDM 2          | IAD7        |
| PAM 124     | >                | <b>PDM 10</b>  | IADSTAT     |
| PAM 8       | >                | <b>PDM 126</b> | -RWCAS      |
| PAM 123     | >                | <b>PDM 11</b>  | RD/-WR      |
| PAM 122     | >                | PDM 12         | -AS         |
| PAM 121     | >                | PDM 13         | -DS         |
| PAM 114     | <                | PDM 19         | RMWE        |
| PAM 2       | <                | PDM 132        | SELVD       |
| PAM 119     | <                | PDM 15         | SLC         |
| PAM 118     | <                | <b>PDM 16</b>  | SLD         |
| PAM 6       | >                | PDM 128        | WROE        |
| PAM 3       | >                | PDM 131        | MDT0        |
| PAM 4       | >                | PDM 130        | MDT1        |
| PAM 5       | >                | PDM 129        | MDT2        |
| PAM 7       | >                | PDM 127        | SWAP        |

Table 2-9. Inter-chip Interface Pins

## **Clock Considerations**

A major design element of the PWGA-1 is the provision of two separate and independent clock rates: one for drawing operations, the other for screen refresh. In particular, faster monitors can be used without changing the clock rate of the drawing facilities within the PWGA-1, and conversely, use of slower monitors will not degrade drawing speed.

The system clock signal, provided by an external 60-MHz oscillator, drives the drawing processes within the PWGA-1, and is used to generate VRAM timing. The pixel clock, used to drive the screen refresh process, is selected from among four oscillator outputs to accommodate different types of monitors. Three PDM output signals, CLKSEL2, CLKSEL1 and CLKSEL0, are provided to make the selection.

In the United States, non-interlaced video monitors use a vertical refresh frequency of 60 Hz; in Europe, the standard is 70 Hz. Including the interlaced IBM 8514 monitor (vertical frequency 43.48 Hz) produces Table 2-13, in which the "Pixel Frequency" is the frequency of the oscillator selected by CLKSEL2, CLKSEL1 and CLKSEL0 as input to the PDM's PCLK pin.

| 2-26                                                                                                       |             |                                                    |             |          |                     |   |
|------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------|-------------|----------|---------------------|---|
|                                                                                                            |             | WESTERN                                            | DIGITA      | 2        |                     |   |
|                                                                                                            | DWG<br>SIZE | DRAWING NUMBER                                     |             |          | REV.                | C |
|                                                                                                            | SCAL        | E                                                  | SHT         | OF       |                     |   |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIETA<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU<br>-0000032-00 | ARY TO I    | WDC AND SHALL NOT BE REI<br>TEN AUTHORIZATION FROM | WESTERN DIG | URTHER D | ISCLOSED<br>ORATION |   |
| -000032-00                                                                                                 |             |                                                    |             |          |                     |   |

Board Design Guide

| PAM Pin No.          |        | Description                                                                                                                                                |                  |                                            |                                              |  |
|----------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------|----------------------------------------------|--|
| PAM 120              |        | (MC/-AT) High                                                                                                                                              | if Micro Chai    | nnel, low if F                             | C-AT bus                                     |  |
| PDM 36-38            |        | (MID2-MID0) N                                                                                                                                              | Aonitor ID Bi    | ts 2-0 (See                                | Table 2-11)                                  |  |
| PAM 130/PDM 4        | IAD5   | EPROM location for AT Bus design (not used in Micro Chan<br>nel): low for EPROM memory address at C8800h to C9FFFh<br>high for address at D8800h to D9FFFh |                  |                                            |                                              |  |
| PAM 131/PDM 3        | IAD6   | Test Mode: Low                                                                                                                                             | if test mode,    | high if norm                               | nal mode                                     |  |
| PAM 132/PDM 2        | IAD7   | DAC Type: Low                                                                                                                                              | if 6-bit DAC     | , high if 6-/8                             | - bit DAC                                    |  |
| PAM 129/PDM 5        | IAD4   | VRAM chip spec<br>switch if appropr                                                                                                                        |                  |                                            | -8 spec (Jumper                              |  |
| PAM 128/PDM 6<br>for | IAD3   | Maximum resolu<br>1280x1024, high<br>field upgrade)                                                                                                        |                  |                                            | sign: low if<br>itch if appropriate          |  |
| PAM 125/PDM 9        | IAD0   | VRAM chip type                                                                                                                                             | : high if 256    | Kx4, low if 6                              | 4Kx4                                         |  |
| PAM 126/PDM 8        | IAD1   | Low-order bit of<br>jumper/switch if                                                                                                                       |                  |                                            | t field (see below;<br>ide)                  |  |
| PAM 127/PDM 7        | IAD2   | High-order bit of jumper/switch if                                                                                                                         |                  |                                            | t field (see below;<br>ide)                  |  |
|                      |        | CHIP-COUNT S                                                                                                                                               | TRAPPING<br>IAD1 | 256Kx4                                     | 64Kx4                                        |  |
|                      |        | 0<br>0<br>1<br>1                                                                                                                                           | 0<br>1<br>0<br>1 | 4 chips<br>8 chips<br>16 chips<br>reserved | 16 chips<br>32 chips<br>reserved<br>reserved |  |
| PAM 122/PDM 12       | -AS    | Monitor Type Se                                                                                                                                            | elect            |                                            |                                              |  |
| PAM 123/PDM 11       | RD/-WR | Monitor Type Se                                                                                                                                            | elect -AS        | RD/-WR                                     | Туре                                         |  |
|                      |        |                                                                                                                                                            | 0                | 0                                          | 8514A display                                |  |
|                      |        |                                                                                                                                                            | 0                | 1                                          | 60-Hz monitor                                |  |
|                      |        |                                                                                                                                                            | 1                | 0                                          | reserved                                     |  |
|                      |        |                                                                                                                                                            | 1                | 1                                          | 70-Hz monitor                                |  |

2-27

|                                                                                             |                   | WESTERI<br>C O R P O                               | DIGI    |                              |         |
|---------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------|---------|------------------------------|---------|
|                                                                                             |                   | DRAWING NUMBER                                     |         |                              | REV.    |
|                                                                                             | SCAL              | E                                                  | SHT     | OF                           |         |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET.<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO<br>JT WRIT | WDC AND SHALL NOT BE REI<br>TEN AUTHORIZATION FROM | WESTERN | OR FURTHER D<br>DIGITAL CORP | ORATION |
|                                                                                             | _                 |                                                    |         |                              |         |

93-000032-00

0

C

C



Figure 2-12. Monitor ID Strapping

#### MID2 MID1 MID0 Monitor Type 0 0 0 Not defined 0 0 Not defined 1 IBM 8514 (color, 1024x768, interlaced) 0 1 ٥ 0 1 Not defined 1 0 1 0 Not defined ٥ IBM 8503 (monochrome, 640x480, non-1 1 interlaced) 1 1 0 IBM 8513 (color, 640x480, non-interlaced) & 8512 1 1 1 Other display\* \* MID2-0 have internal pull-up resistors. During reset, MID2-0 can be also used to test PDM internal counters. For in-circuit board test MID2-0 should be high when RESET is asserted. 2-28

#### Table 2-11. Monitor ID Interpretation





| Table | 2-12. | Pixel | Clock | Frequency | Derivation |
|-------|-------|-------|-------|-----------|------------|
|-------|-------|-------|-------|-----------|------------|

| CLKSEL2 | CLKSEL1 | CLKSEL0 | Resolution* | Vertical<br>Frequency | Horizontal<br>Frequency | Pixel<br>Frequency |
|---------|---------|---------|-------------|-----------------------|-------------------------|--------------------|
| 0       | 0       | 0       | 640x480N    | 60.00 Hz (U.S.)       | 31.47 kHz               | 25.18 MHz          |
| 1       | 0       | 0       | 640x480N    | 70.00 Hz (Eur.)       | 37.28 kHz               | 31.32 MHz          |
| 0       | 0       | 1       | 1024x768I   | 43.48 Hz (IBM)        | 35.52 kHz               | 44.90 MHz          |
| 1       | 0       | 1       | 1280x1024N  | 60.00 Hz (U.S.)       | 63.78 kHz               | 109.64 MHz**       |
|         |         |         | 1280x1024N  | 70.00 Hz (Eur.)       | 74.83 kHz               | 136.71 MHz**       |
| 0       | 1       | 1       | 1024x768N   | 60.00 Hz (U.S.)       | 49.06 kHz               | 63.98 MHz          |
| 1       | 1       | 1       | 1024x768N   | 70.00 Hz (Eur.)       | 56.18 kHz               | 74.16 MHz          |

\*N=Non-interlaced I=Interlaced

reinstances "In these cases, the oscillator output frequency must be halved (to 54.82 MHz or 68.36 MHz) before being con-nected to the PCLK input pin of the PDM. Since this resolution requires external back-end support, however, the original frequency, as shown, must remain inact to drive the Bi451/458 DAC clock, as per Figure 2-9.

| Name        | Pin #          | I/O | Description                                                                                           |
|-------------|----------------|-----|-------------------------------------------------------------------------------------------------------|
| SCLK        | PDM 39/PAM 113 | I   | System clock input; requires 60 MHz                                                                   |
| CLKSEL2     | PDM 43         | 0   | Selects from among seven frequencies for PCLK, as per Table 2-12                                      |
| CLKSEL1     | PDM 44         | ο   | See Table 2-12                                                                                        |
| CLKSEL0     | PDM 45         | 0   | See Table 2-12                                                                                        |
| PCLK        | PDM 68         | I   | Pixel clock input                                                                                     |
| VCLK        | PDM 25         | ο   | DAC clock source (see "Video DAC and<br>Interface Subsystem")                                         |
| LDCLK (SD6) | PDM 76         | 0   | LD signal source for Bt451/458 DAC, for<br>external back-end support (see earlier in this<br>chapter) |

Table 2-13. Clock Pin Summary

The typical PWGA-1-based board will therefore be configured with oscillators at 25.28, 44.90, and 64.37 MHz for use with U.S. standard monitors, or with oscillators at 31.40, 44.90, and 74.16 MHz for use with European standard monitors. A more ambitious design might include all seven clock frequencies, with the MID2-MID0 inputs (as per "Configuration Strapping" earlier in this chapter) aiding in the selection.

The PWGA-1 pins involved in clock signal generation and use are summarized in Table 2-13.

| 2-30                                                                                     |         |                                                    |         |                              |         |   |
|------------------------------------------------------------------------------------------|---------|----------------------------------------------------|---------|------------------------------|---------|---|
|                                                                                          |         | WESTERN                                            | DIGI    | TAL                          |         | 1 |
|                                                                                          |         | DRAWING NUMBER                                     |         |                              | REV.    |   |
|                                                                                          | SCAL    | E                                                  | SHT     | OF                           |         | 1 |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIE<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHO | TARY TO | WDC AND SHALL NOT BE REI<br>TEN AUTHORIZATION FROM | WESTERN | OR FURTHER D<br>DIGITAL CORF | SCLOSED | 1 |
| -000032-00                                                                               |         |                                                    |         |                              |         | - |

## **IBM® 8514/A COMPATIBLE REGISTERS**

Although a PWGA-1-based board is significantly more capable than the IBM 8514/A, especially when configured with sufficient VRAM, the base mode of the board's operations is that of exact 8514/A emulation, including exact compatibility with the 8514/A's user-accessible registers.

The PWGA-1 internal registers that are compatible with the IBM 8514/A are defined in this section. Summary of 8514/A compatible registers and Western Digital enhanced registers are shown in Table 3-6 and Table 3-7 respectively.

All PWGA-1 registers, except DAC interface registers, are 16-bit word-addressed. The unused bits are either not shown or marked with the letter U in the description of the register definitions below. The reserved bits are marked with the letter R.

## **DAC Interface**

The 8-bit registers in Table 3-1 are used to program the external video DAC. It is possible to write and read the DAC. Once the read/write index is written, multiple read/write operations can be performed without having to set the index for each entry.

Procedure to write to the DAC:

- 1. Set start write color index at 02ECH.
- Write three bytes (R, G, B values) at 02EDH (The index auto increments to the next write entry).
- 3. Repeat step 2 until the desired number of entries have been programmed.

Procedure to read from the DAC:

- 1. Set start read color index at 02EBH.
- Read three bytes (R, G, B values) at 02EDH (The index auto increments to the next read entry).
- 3. Repeat step 2 until the desired number of entries have been read.

Table 3-1. DAC Color Programming Registers

| Color Programming        | 8514/A            | VGA               |  |
|--------------------------|-------------------|-------------------|--|
| Look Up Table Mask (R/W) | 02EA              | 03C6              |  |
| Read Color Index         | 02EB (Write Only) | 03C7 (Write Only) |  |
| DAC State                | 02EB (Read Only)  | 03C7 (Read Only)  |  |
| Color Index (R/W)        | 02EC              | 03C8              |  |
| RGB Color Value (R/W)    | 02ED              | 03C9              |  |

3-1

|                                                                                    |             | WESTERI        | DIGITA | ۹ <u>۲</u> |      |
|------------------------------------------------------------------------------------|-------------|----------------|--------|------------|------|
|                                                                                    | DWG<br>SIZE | DRAWING NUMBER |        |            | REV. |
|                                                                                    | SCAL        | 1              | SHT    | OF         |      |
| INFORMATION IS CONFIDENTIAL AND PROPRIETA<br>NYONE OTHER THAN WDC EMPLOYEES WITHOU |             |                |        |            |      |
| 20.00                                                                              |             |                |        |            |      |

93-000032-00

## Graphics Mode Control Register

Graphics mode is selected by writing to the Graphics Mode Control (GMC) Register at address 4AE8h (see Figure 3-1). This register is used by all modules within the PWGA-1. Set Bit

0 to 1 to select 8514/A graphics mode or 0 to select VGA pass through mode. Bits 1 and 3 are reserved for mode extension; set Bit 1 to 1. Bit 2 selects the screen resolution; set Bit 2 to 1 to select 1024x768 (44.9 MHz) or 0 to select 640x480 (25.175 MHz).







|                                                                                            |                                                                 | V DIGITAL                                    |          |        |
|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------|----------|--------|
|                                                                                            |                                                                 |                                              | REV.     | n<br>V |
|                                                                                            | SCALE                                                           | SHT OF                                       |          |        |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO WDC AND SHALL NOT BE RE<br>JT WRITTEN AUTHORIZATION FROM | PRODUCED OR FURTHER D<br>WESTERN DIGITAL COR | PORATION |        |
| 3-000032-00                                                                                | ,                                                               |                                              |          |        |

## Video Timing Setup Registers

There are nine registers for setting up video timing: four for horizontal, four for vertical, and one for control. Two sets of these registers (Table 3-2) are provided by PWGA-1 to allow video timing parameters to be preprogrammed and locked in for 640x480 and 1024x768 resolutions by Western Digital's BIOS. This extended feature is designed for interfacing with different monitors requiring different timing parameters. Once the timing parameters are locked in (see Figure 3-38), application software that writes directly to the video registers will not need to be changed for different monitors, e.g., interlaced vs. non-interlaced. These registers affect the DSP module of the PWGA-1. The horizontal and vertical registers are set by the selected resolution. For example, if 1024x768 is the graphics mode selected by the GMC Register, then the horizontal and vertical registers are set accordingly. Table 3-2 shows what register value to set depending on the resolution selection.

Figures 3-2 through 3-9 show the format for the horizontal and vertical registers. Vertical timing is programmed in line resolution. Horizontal timing is programmed in 8-pixel resolution.



93-000032-00



|                    |            | 1024x768                          |                                    |                                    | 640x480 (                          | 4 or 8)                            |
|--------------------|------------|-----------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|
| frame rate<br>pclk |            | 43Hz<br>I.<br>44.90MHz<br>22.27ns | 60Hz<br>NI.<br>63.98MHz<br>15.63ns | 70Hz<br>NI.<br>74.16MHz<br>13.46ns | 60Hz<br>NI.<br>25.18MHz<br>39.92ns | 70Hz<br>NI.<br>31.32MHz<br>31.93ns |
| 02E8 Htotal        |            | 9d                                | a2                                 | 24                                 | 63                                 | 68                                 |
| 06E8 Hdispl        | ay         | 7f                                | 71                                 | 7f                                 | 4f                                 | <b>4</b> f                         |
| 0AE8 Hsync         | pos.       | 81                                | 83                                 | 83                                 | 52                                 | 54                                 |
| 0EE8 Hsync         | & polarity | 16                                | 16                                 | 16                                 | 2c                                 | 2c                                 |
| 12E8 Viotal        |            | 660                               | 660                                | 642                                | 830 (4)<br>418 (8)                 | 848 (4)<br>426 (4)                 |
| 16E8 Vdispl        | a y        | 5ſb                               | 5ſЪ                                | 5fb                                | 779 (4)<br>3bb (8)                 | 779 (4)<br>3bb (8)                 |
| 1AE8 Vsync         | pos.       | 600                               | 600                                | 600                                | 7a8 (4)<br>3d2 (8)                 | 7b8 (4)<br>3de (8)                 |
| 1EE8 Vsync         | & polarity | 8                                 | 8                                  | 8                                  | 22                                 | 22                                 |
| 22E8 CONT          | ROL        | 33                                | 23                                 | 23                                 | 21 (4)<br>23 (8)                   | 21 (4)<br>23 (8)                   |
|                    |            |                                   |                                    |                                    |                                    |                                    |
| Htotal             | (us)       | 28.25                             | 20.38                              | 17.80                              | 31.78                              | 26.82                              |
| Hdisp.             | (us)       | 22.89                             | 16.00                              | 13.81                              | 25.42                              | 20.44                              |
| Hblank             | (us)       | 5.37                              | 4.376                              | 3.99                               | 6.355                              | 6.39                               |
| Hsync.             | (us)       | 3.93                              | 2.751                              | 2.373                              | 3.813                              | 3.07                               |
| Hfporch            | (us)       | 0.178                             | 0.375                              | 0.323                              | 0.636                              | 1.02                               |
| Hbporch            | (us)       | 1.25                              | 1.250                              | 1.294                              | 1.906                              | 2.30                               |
| Vtotal             | (ms)       | 23.08                             | 16.65                              | 14.29                              | 16.68                              | 14.24                              |
| Vdisp.             | (ms)       | 21.70                             | 15.65                              | 13.67                              | 15.25                              | 12.87                              |
| Vblank             | (ms)       | 0.706 (even)<br>0.678 (odd)       | 0.999                              | 0.623                              | 1.430                              | 1.368                              |
| Vsync.             | (ms)       | 0.113                             | 0.082                              | 0.071                              | 0.079                              | 0.067                              |
| Vfporch            | (ms)       | 0.0141 (even)<br>0 (odd)          | 0.020                              | 0.018                              | 0.350                              | 0.402                              |
| Vbporch            | (ms)       | 0.579 (even)<br>0.565 (odd)       | 0.897                              | 0.534                              | 1.00                               | 0.898                              |
| HS polarity        |            | +                                 | +                                  | +                                  | -                                  | -                                  |
| VS polarity        |            | +                                 | •                                  | +                                  |                                    |                                    |

## Table 3-2. CRT Control Register Parameters And Timing

3-5

|                     |             | WESTERI                  | N DIGI  | TAL                           |         |
|---------------------|-------------|--------------------------|---------|-------------------------------|---------|
|                     | DWG<br>SIZE | DRAWING NUMBER           |         |                               | REV.    |
|                     | SCAL        |                          | SHT     | OF                            |         |
| ENTIAL AND PROPRIET | ARY TO A    | NDC AND SHALL NOT BE REI | WESTERN | OR FURTHER DI<br>DIGITAL CORP | SCLOSED |

THIS INFORMATION IS CONFIDE TO ANYONE OTHER THAN WD 93-000032-00

C

 $\bigcirc$ 

## **Display Control Register**

The Display Control (DSC) Register sets various control features for the display functions (see Figure 3-10).

- Skip Y1
   Set Bit 1 to 0 to skip Bit 1 of the y scan counter in the screen refresh.

   This allows two pages to be displayed in 640x480x4 screen resolution.
- Skip Y2 Set Bit 2 to 0 to skip Bit 2 of the y scan counter in the screen refresh.

This allows two pages to be displayed in 1024x768x4 screen resolution.

Scan Bit 3 set to 1 specifies double scan (2); 0 specifies single scan (1).

Interlace Bit 4 set to 1 specifies interlace mode; 0 specifies non-interlace mode.

Enable Bits 5 and 6 work together to enable/ Display reset the display. The display is enabled when Bits 5 and 6 are set to 01 and reset when set to 10. These two bits are not affected by the locked-in extended feature.





3-6



## Interrupt Control Register

The Interrupt Control (IC) Register at address 42E8h is used for interrupt and reset control of the PWGA-1 FIFO and other CPU interface functions (see Figure 3-11). This register is write only and affects Bits 3-0 of the Interrupt Status (IS) Register (see "Interrupt Status Register" in this chapter). The IS Register is a read only register also at address 42E8h.

Vsync Bit 0 puts a 0 in the vertical sync status bit of the IS Register that can be read at address 42E8h.

GraphicBit 1 puts a 0 in the GE busy status bitEngineof the IS Register that can be read at(GE) Busyaddress 42E8h.

FIFO Bit 2 puts a 0 in the FIFO overflow Overflow status bit of the IS Register that can & Invalid be read at address 42E8h. This bit is

| Read             | cleared at the end of every line during a read across the plane.                                          |
|------------------|-----------------------------------------------------------------------------------------------------------|
| FIFO<br>Empty    | Bit 3 puts a 0 in the FIFO empty sta-<br>tus bit of the IS Register that can be<br>read at address 42E8h. |
| Vsync            | Bit 8 enables/disables the vertical sync interrupt.                                                       |
| GE Busy          | Bit 9 enables/disables the GE busy in-<br>terrupt.                                                        |
| FIFO<br>Overflow | Bit 10 enables/disables the FIFO overflow interrupt.                                                      |
| FIFO<br>Empty    | Bit 11 enables/disables the FIFO empty interrupt.                                                         |
| Hardware<br>Test | Bit 12=1, Bit 13=0 is used for Normal mode.                                                               |
| GE<br>Reset      | Bits 15 and 14 are used to switch be-<br>tween normal mode and reset                                      |







93-000032-00

## **EPROM Selection Register**

The EPROM Select (ES) Register is used by the CIU to enable EPROM bank selection and select a bank of EPROM. Figure 3-12 shows the register

format for bank selection. Bit 3 enables/disables bank selection. This register is remapped to 36E8h for AT Bus because VGA uses the 46E8h register.



Figure 3-12. EPROM Select Register (46E8h Write Only—Micro Channel) (36E8h Write Only—AT Bus)

## **BIOS EPROM Memory Location**

BIOS EPROM memory location for Micro Channel consists of 2K fixed at C6800h to C6FFFh, 2K fixed at CA000h to CA7FFh, and 4K banks at C7000h to C7FFFh. BIOS EPROM memory location for AT bus consists of two options: C8800-C9FFF or D8800-D9FFF (see Table 3-3), selectable by the strapping pin IAD5.

| Table 3-3. Opti | ions for BIOS | EPROM Memory | Locations | for AT Bus |
|-----------------|---------------|--------------|-----------|------------|
|-----------------|---------------|--------------|-----------|------------|

|                  |               | AT               | Bus              |
|------------------|---------------|------------------|------------------|
| Memory Location  | Micro Channel | Strapping IAD5=0 | Strapping IAD5=1 |
| 2K Fixed         | C6800h-C6FFFh | C8800h-C8FFFh    | D8800h-D8FFFh    |
| 4K Bank Selected | C7000h-C7FFFh | C9000h-C9FFFh    | D9000h-D9FFFh    |
| 2K Fixed         | CA000h-CA7FFh |                  |                  |

| 3-8                                                                                         |             |                                                    |             |           |                     |   |
|---------------------------------------------------------------------------------------------|-------------|----------------------------------------------------|-------------|-----------|---------------------|---|
| ]                                                                                           |             | WESTERN                                            | , DIGITA    |           |                     |   |
|                                                                                             | DWG<br>SIZE | DRAWING NUMBER                                     |             |           | REV.                | U |
|                                                                                             | SCALI       | Ξ                                                  | SHT         | OF        |                     |   |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIETA<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO N    | NDC AND SHALL NOT BE REP<br>TEN AUTHORIZATION FROM | WESTERN DIC | FURTHER D | ISCLOSED<br>ORATION |   |
| -000032-00                                                                                  |             |                                                    |             |           |                     |   |

## **Drawing Control**

There are sixteen registers involved in drawing control. These registers affect the operation of the GP, DP, MIC, and CIU.

Current Y Position (CYP) Register

The CYP Register at address 82E8h uses Bits 10-0 to define the current position of y for the pixel being drawn (see Figure 3-13). The value is 11 bits unsigned. Note that Bit 11 is reserved for

higher resolution. PWGA-1's enhanced resolution (1280x1024) mode does not use this bit.

Current X Position (CXP) Register

The CXP Register at address 86E8h uses Bits 10-0 to define the current position of x for the pixel being drawn (see Figure 3-14). The value is 11 bits unsigned. Note that Bit 11 is reserved for higher resolution. PWGA-1's enhanced resolution (1280x1024) mode does not use this bit. The status of this register can be read.



93-000032-00







## Rectangle Width/Max (RWM) Register

The RWM Register at address 96E8h uses Bits 10-0 to either define the width for a rectangle in BITBLT or rectangle mode or draw a line (see Figure 3-18). The command performed is speci-

fied by the Drawing Command (DC) Register. The value is 11 bits unsigned. When line drawing is specified, the minterm for the line drawing is:

Line Parameter = max(|dx|, |dy|)

Rectangle Width Value = Rectangle Width - 1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| υ  | U  | υ  | υ  | U  |    |   |   |   |   |   |   |   |   |   |   |
|    |    |    |    |    | -  |   |   |   |   |   |   |   |   |   |   |

Rectangle Width Value or Line Parameter: Max Delta



|   |                                                                                                                                                                                                               |             |                |      | 3–13 |      |  |
|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|------|------|------|--|
|   |                                                                                                                                                                                                               |             | WESTERA        | DIGI | TAL  |      |  |
| ) |                                                                                                                                                                                                               | DWG<br>SIZE | DRAWING NUMBER |      |      | REV. |  |
|   | SCALE                                                                                                                                                                                                         |             | SHT            | OF   |      |      |  |
|   | THIS INFORMATION IS CONFIDENTIAL AND PROPRIETARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHER DISCLOSED<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOUT WRITTEN AUTHORIZATION FROM WESTERN DIGITAL CORPORATION |             |                |      |      |      |  |

## Drawing Command (DC) Register

The DC Register at address 9AE8h provides commands for drawing (see Figure 3-19). All parameters have to be set before this command is sent to activate the drawing.

- R/W Bit 0 specifies a read operation when set to 0 and a write operation when set to 1.
- Pixel
   Bit 1 specifies single-pixel mode when

   Mode
   set to 0 and multi-pixel mode when

   set to 1.
   1.
- Last Pixel Bit 2 specifies the last pixel is drawn Off when set to 0 and turned off when set to 1.
- Dir Type Bit 3 specifies the type of line drawing direction as either radial (Deg) or coordinate-based (XY). The programmed direction is specified by Bits 7-5 of the DC Register. Direction type is radial when set to 1 and coordinate-based when set to 0.
- Draw Bit 4 specifies draw when set to 1 and update the drawing point only when set to 0.

- Drawing Bits 7-5 specify the direction to draw Direction using the direction type indicated by Bit 3 (see Figure 3-19).
- Wait Bit 8 provides a wait state when set to I to allow waiting for CPU data during functions such as image transfer and texture line drawing.
- Bus Select Bit 9 specifies that the 16-bit data bus is selected when set to 1 and the 8-bit data bus is selected when set to 0.
- Future Bit 10 allows the PAM to interface with two PDM chips. This capability is not currently supported.
- Swap
   Bit 12, when set to 1, specifies that

   MSB/LSB
   the most significant byte (MSB) be

   swapped with the least significant byte
   (LSB) when the 16-bit data bus is selected (i.e., Bit 9=1). Bit 12 is normally set to 0, the MSB is drawn first, then the LSB.
- Command Bits 15-13 specify the commands for Type drawing (see Figure 3-19).

3-14

|                                                                                            |             | WESTERN                  |         | TAL                          |         |  |
|--------------------------------------------------------------------------------------------|-------------|--------------------------|---------|------------------------------|---------|--|
|                                                                                            | DWG<br>SIZE | DRAWING NUMBER           |         |                              | REV.    |  |
|                                                                                            | SCAL        | E                        | SHT     | OF                           |         |  |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO      | WDC AND SHALL NOT BE REA | WESTERN | OR FURTHER D<br>DIGITAL CORP | ORATION |  |
| 93-000032-00                                                                               |             |                          |         |                              |         |  |



1 1 1

Short Stroke Vector Control (SSVC) Register

The SSVC Register at address 9EE8h provides two bytes of data. Each byte specifies the length, direction, and move/draw control for a short vector.

Pixel Line Bits 3-0 and 11-8 define the pixel Length line length.

Move/Draw Bit 4 indicates a draw function when set to 1 and a move function when set to 0.

y major, y pos. (down)







315 degrees





## Bit-plane Write Mask (BWM) Register

The BWM Register at address AAE8h specifies the bit-plane selected for graphics or text update (see Figure 3-23). The MSB in this word is not used.

## Bit-plane Read Mask (BRM) Register

The BRM Register at address AEE8h specifies the read source mask for graphics or text update (see Figure 3-24). The value is the true mask rotated left one bit; that is, Bit 0 is the mask for plane 7 and Bits 1-7 are the mask bits for planes 0-6, respectively. However, for polygon fill, Bits 2, 3, and 4 are for planes 2, 3, and 4, respectively. The MSB in this word is not used.







93-000032-00

|                                                                                                                      | Software Interface                                                                                                 |
|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Comparison Color (CC) Register                                                                                       | Background Mix (BM) Register                                                                                       |
| The CC Register at address B2E8h specifies the comparison color (see Figure 3-25). The MSB in this word is not used. | The BM Register at address B6E8h specifies the background mix (see Figure 3-26). The MSB in this word is not used. |
| 7 6 5 4 3 2 1 0<br>Comparison Color Value                                                                            | Background Mix Value                                                                                               |
| Figure 3-25. Comparison Color Register<br>(B2E8h Write Only)                                                         | Figure 3-26. Background Mix Register<br>(B6E8h Write Only)                                                         |
|                                                                                                                      |                                                                                                                    |
|                                                                                                                      |                                                                                                                    |
|                                                                                                                      |                                                                                                                    |
|                                                                                                                      |                                                                                                                    |
|                                                                                                                      |                                                                                                                    |
|                                                                                                                      |                                                                                                                    |
|                                                                                                                      |                                                                                                                    |
|                                                                                                                      |                                                                                                                    |
|                                                                                                                      |                                                                                                                    |
|                                                                                                                      |                                                                                                                    |
|                                                                                                                      |                                                                                                                    |
|                                                                                                                      |                                                                                                                    |
|                                                                                                                      | 3–19                                                                                                               |
|                                                                                                                      | WESTERN DIGITAL                                                                                                    |
|                                                                                                                      | DRAWING NUMBER RE                                                                                                  |
| SCALE                                                                                                                | SHT OF                                                                                                             |



## Foreground Mix (FM) Register

The FM Register at address BAE8h specifies the foreground mix (see Figure 3-27). Bits 4-0 specify the foreground mix command. Bits 6 and 5 specify color selection. The MSB in this word is not used.



\*Borrow included in shifting "Set to 0 in borrow = 1

screen and not new

not screen and not new

0E 0F

Figure 3-27. , Foreground Mix Register (BAE8h Write Only)

(new-screen)/2 with saturate\*\*

(screen+new)/2 with saturate

1E

1F

| 3-20                                                                                        |                   |                          |           |             |         |   |
|---------------------------------------------------------------------------------------------|-------------------|--------------------------|-----------|-------------|---------|---|
|                                                                                             |                   | WESTERN                  |           | AL          |         |   |
|                                                                                             |                   | DRAWING NUMBER           |           |             | REV.    |   |
|                                                                                             | SCAL              | E                        | SHT       | OF          |         |   |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET.<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO<br>JT WRIT | WDC AND SHALL NOT BE REA | WESTERN ( | R FURTHER D | ORATION | ] |
| 93-000032-00                                                                                |                   |                          |           |             |         | • |

## Multifunction Control (MC) Register

The MC Register at address BEE8h specifies several drawing control parameters (see Figure 3-28a). Bits 15-12 control the use of this register; when these bits are changed, the register changes function.

## Rectangle Height Register

When Bits 15-12 are set to 0, the value in Bits 10-0 specifies rectangle height.

Value = rectangle height - 1

## Clip Window Top Limit Register

When Bits 15-12 are set to 1, the value in Bits

10-0 specifies the clipping window top limit.

#### Clip Window Left Limit Register

When Bits 15-12 are set to 2, the value in Bits 10-0 specifies the clipping window left limit.

#### **Clip Window Bottom Limit Register**

When Bits 15-12 are set to 3, the value in Bits 10-0 specifies the clipping window bottom limit.

#### **Clip Window Right Limit Register**

When Bits 15-12 are set to 4, the value in Bits 10-0 specifies the clipping window right limit.



Figure 3-28a. Multifunction Control Register (BEE8-0,1,2,3,4 Write Only)

3-21

|                   |             | WESTERN DIGITAL                                   |        |               |         |  |  |
|-------------------|-------------|---------------------------------------------------|--------|---------------|---------|--|--|
|                   | DWG<br>SIZE |                                                   |        |               |         |  |  |
|                   | SCALE       |                                                   | знт    | OF            |         |  |  |
| TIAL AND PROPRIET | ARY TO W    | NDC AND SHALL NOT BE REP<br>EN AUTHORIZATION FROM | WESTER | OR FURTHER DI | SCLOSED |  |  |

93-000032-00

THIS INFORMATION IS CONFIDE TO ANYONE OTHER THAN WOO

## Memory Configuration Register

When Bits 15-12 are set to 5, memory configuration is selected. Bit 0 is reserved and should be

set to 0. Bit 1 is reserved and should be set to 1. Bits 2 and 3 (RES) specify resolution and Bit 4 specifies planes for drawing (see Figure 3-28b).





| 3 | _ | 2 | 2 |  |
|---|---|---|---|--|

|                                                                                                                                                                                                     | WESTERN DIGITAL    |        |      |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|------|--|
|                                                                                                                                                                                                     | DWG DRAWING NUMBER |        | REV. |  |
|                                                                                                                                                                                                     | <b>A</b>           |        |      |  |
|                                                                                                                                                                                                     | SCALE              | SHT OF |      |  |
| NFORMATION IS CONFIDENTIAL AND PROPRIETARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHER DISCLOSED<br>YYONE OTHER THAN WDC EMPLOYEES WITHOUT WRITTEN AUTHORIZATION FROM WESTERN DIGITAL CORPORATION |                    |        |      |  |
|                                                                                                                                                                                                     |                    |        |      |  |

THIS INFO TO ANYON 93-000032-00



## Pixel Position Mix Control/L Register

Pixel Position Mix Control/H Register

When Bits 15-12 are set to 8, Pixel Position Mix Control/L is selected (see Figure 3-28c). Bits 4-1specify the pixel position mix control for pixels 0-3. When Bits 15-12 are set to 9, Pixel Position Mix Control/H is selected (see Figure 3-28c). Bits 4-1specify the pixel position mix control for pixels 4-7.







## Data Extension/Compare (DEC) Control Register

When Bits 15-12 are set to A, Data Extension/ Compare is selected (see Figure 3-28d) and the following applies to Bits 7-2:

Packed Data/ Search Enable

Bit 2 = 0 is normal. Bit 2 = 1 enables use of packed data. When in an operation involving read, packed data is computed from the source. Packed Data is defined as "the screen data ORed with the complement of the bitplane read mask." If the result is all 1, then 1 is extracted, otherwise 0 is extracted per pixel. When write operation is selected, PWGA-1 goes into a special search and fill mode. The screen data is read and if the packed data extracted is 0, write operation is suspended. When a packed data "1" is encountered, write operation is enabled until the next "1". This mode is used to detect the boundary of a polygon for fill operation.

DataBits 5-3 specify data comparisonCompareparameters.

Data Bits 6 and 7 specify data extension, Extension mix type, and extension sources.

| 3-24                                                                                       |                                                                  |                                             |                      |
|--------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------|----------------------|
|                                                                                            | WESTERN                                                          | DIGITAL                                     |                      |
|                                                                                            | DWG DRAWING NUMBER                                               |                                             | REV.                 |
|                                                                                            | SCALE                                                            | SHT OF                                      |                      |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO WDC AND SHALL NOT BE REP<br>UT WRITTEN AUTHORIZATION FROM | RODUCED OR FURTHER D<br>WESTERN DIGITAL COR | ISCLOSED<br>PORATION |
| 93-000032-00                                                                               |                                                                  |                                             |                      |



### Image Read/Write (IRW) Register

The IRW Register at address E2E8h specifies the read/write port for image transfer. For across the plane image transfer, read/write data is determined by nibble boundary on the screen. The starting point will fall on the first nibble group. For word mode, two nibbles of data can be transferred for each read/write (see Figure 3-29). For through the plane image transfer, two pixels can be transferred for each read/write operation in word mode (see Figure 3-30).

For Pixel Read operation across the plane:

bit value = 
$$\frac{n}{\pi} (P_i + \overline{RM}_i)$$
  
i=1

n = maximum bit-plane value  $P_i$  = pixel value of the bit-plane

RN<sub>i</sub> = read mask for the i-th bit-plane

For Pixel write operation across the plane:

bit value=0 will write background color bit value=1 will write foreground color





Pixel Read/Write value





Figure 3-30. Image Read/Write Register (E2E8h Read/Write) through the Plane (swap = 0)





## Status

There are three status registers that can be read to acquire information; the Interrupt Status (IS) register at address 42E8h, and the FIFO Status (FS) Register at address 9AE8h, and the Video Status (VS) register at address 02E8h.

#### Interrupt Status (IS) Register

The IS Register provides interrupt status, monitor ID, and plane size (see Figure 3-31).

Vsync Bit 0 indicates a vertical sync interrupt when set to 1.

- GE Busy Bit 1 indicates GE busy when set to 1.
- FIFO Bit 2 indicates FIFO overflow when Overflow set to 1.
- FIFO Bit 3 indicates a FIFO empty when Empty set to 1.

Monitor Bits 4-6 indicate the monitor type ID being driven by the PWGA-1 or 8514/A.

Plane Size Bit 7 indicates a 4-bit plane when set to 0 or an 8-bit plane when set to 1.





\_\_\_\_\_

Table 3-4 illustrates how the addresses are decoded for 8514/A compatible registers. The left most column gives the hexadecimal value of address bits 15-12, and the top row shows the value of the rest of the twelve address bits. For example, the read address a2e8 (hex) is decoded as e2e8 under the "2e8' column at the a-th row. This also means an I/O read from address a2e8 is the same as if reading from address e2e8, the IRW register. Address decoding for read is different from that for write.

Table 3-4. Address Decoding tables for 8514/A Compatible Registers

| Bits      | 2e8  | 6e8  | <b>ae</b> 8 | ee8h |
|-----------|------|------|-------------|------|
| 5-12/11-0 |      |      |             |      |
| )         | 2e8  | 2e8  | 2e8         | 2e8  |
| 1         | 2e8  | 2e8  | 2e8         | 2e8  |
| 2         | 2e8  | 2e8  | 2e8         | 2e8  |
| 3         | 2e8  | 2e8  | 2e8         | 2e8  |
| 4         | 42e8 | 42e8 | 42e8        | 42e8 |
| 5         | 42e8 | 42e8 | 42e8        | 42e8 |
| 6         | 42e8 | 42e8 | 42e8        | 42e8 |
| 7         | 42e8 | 42e8 | 42e8        | 42e8 |
| 3         | 82e8 | 86e8 | 0*          | 0"   |
| Ð         | 92e8 | 0-   | 9ae8        | 0*   |
|           | e2e8 | e2e8 | 0*          | 0*   |
| b         | 0*   | 0.   | 0.          | 0"   |
| C         | 82e8 | 86e8 | 0*          | 0.   |
| d         | 92e8 | 0*   | 9ae8        | 0*   |
| 8         | e2e8 | e2e8 | 0*          | 0*   |
| F         | 0.   | 0-   | 0*          | 0.   |

| Bits<br>15-12/11-0 | 2e8  | 6e8               | ae8                 | ee8h |
|--------------------|------|-------------------|---------------------|------|
| 0                  | 2e8  | 6e8               | ae8                 | ee8  |
| 1                  | 12e8 | 16e8              | 1ae8                | 1ee8 |
| 2                  | 22e8 | х                 | х                   | x    |
| 3                  | х    | x                 | х                   | х    |
| 4                  | 42e8 | 46e8              | 4ae8                | х    |
| 5                  | 42e8 | 46e8              | 4ae8                | х    |
| 6                  | 42e8 | 46e8              | 4ae8                | х    |
| 7                  | 42e8 | 46e8              | 4ae8                | х    |
| 8                  | 82e8 | 86e8              | 8ae8                | 8ee8 |
| 9                  | 92e8 | 96e8              | 9ae8                | 9ee8 |
| a                  | a2e8 | a6e8              | aae8                | aee8 |
| ь                  | b2e8 | b6e8              | bae8                | bee8 |
| c                  | 82e8 | 86e8              | 8ae8                | 8ee8 |
| d                  | 92e8 | 96e8              | 9ae8                | 9008 |
| 8                  | a2e8 | a6e8              | aae8                | aee8 |
| f                  | b2e8 | b6e8              | bae8                | bee8 |
|                    |      | and graphic engin | e is busy, register |      |

<sup>3-29</sup> 

 WE STERN DIGITAL

 DWG SIZE
 PRAWING NUMBER

 REV.
 REV.

 SCALE
 SHT

 THIS INFORMATION IS CONFIDENTIAL AND PROPRIETARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHER DISCLOSED TO ANYONE OTHER THAN WDC EMPLOYEES WITHOUT WRITTEN AUTHORIZATION FROM WESTERN DIGITAL CORPORATION

93-000032-00

## SOFTWARE INTERFACE EXTENSIONS

Suitable CPU Adapter Interface software (AI), such as the Western Digital Adapter Interface (WDAI) can make use of the PWGA-1's advanced capabilities by invoking "Western Digital Enhanced Mode" on a short-term basis, as explained later.

There are two consequences to this software interface design. First, a PWGA-1-based board can be inserted into a system with no change in software, and it will function as a faster 8514/A. Second, it provides for performance enhancement for custom software.

In order to minimize future register conflict, all functions for Western Digital Enhanced Mode are implemented using one register address, 96E8h.

A dummy IO Read at address 28E9h must precede any access to 96E8h for Western Digital Enhanced Mode. Under 8514/A emulation mode, 96E8h is write only register for Rectangle Width.

## Extended Register Operation

To identify the PWGA-1 chip set, see Figure 3-34. To escape to Western Digital Enhanced Mode, the AI should execute a byte read of I/O address 28E9h. (The only purpose of the byte read is to perform the escape; the PWGA-1 does not return any data.) This operation is a no-op for the IBM 8514/A, since it involves a write-only register, which furthermore does not respond to any access to an odd-numbered byte address. This operation will tag the next register access through a special bit in the FIFO. FIFO is fully functional in Western Digital Enhanced Mode.

After escaping to Western Digital Enhanced Mode, the PWGA-1 will automatically reset itself back to 8514/A emulation mode in one of these four circumstances:

- If, as its next board access immediately after the escape, the AI reads the Western Digital Status Register (I/O address 96E8h).
- If, as its next board access immediately after the escape, the AI writes to one of the six Western Digital Control Registers, or to the Rectangle Width Register (1/O address 96E8h).
- If, as its next board access immediately after an escape, the AI writes to either I/O address 82E8 (register name in 8514/A Emulation

. ..

Mode: Current Y Position Register) or I/O address 8AE8 (register name in 8514/A Emulation Mode: Copy Y Destination/Incr 1 Register).

 When, having performed an I/O read or write other than the ones listed above, the AI executes a command (by writing to the Drawing Command Register, I/O address 9AE8).

The reasoning behind the first two cases is clear: the AI programmer is spared from having to remember to take explicit action to release Western Digital Enhanced Mode after performing a single, discrete action that applies to a Western Digital enhancement.



Figure 3-34. Method of Identifying PWGA-1 Chip Set

| 3-30                                                                                        |                                                                                                          |          |
|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------|
|                                                                                             | WESTERN DIGITAL                                                                                          |          |
|                                                                                             |                                                                                                          | REV.     |
|                                                                                             | SCALE SHT OF                                                                                             |          |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET,<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHER D<br>IT WRITTEN AUTHORIZATION FROM WESTERN DIGITAL COR | PORATION |
#### Software Interface

The purpose of the second two, however, deserves explanation. Western Digital enhancements simplify and speed line drawing commands in two ways: First, line drawing parameters are simpler, in that the AI needs to specify only the pixel coordinates of the line's end point, rather than the tediously calculated parameters used by the 8514/A. Therefore, the PWGA-1 needs to be in Western Digital Enhanced Mode to "know" that the write into register 8AE8 contains the Y ending point parameter, in preparation for linedrawing command (case 4). Second, in 640x480 resolution, the PWGA-1 can, through Western Digital Enhanced Mode, make use of a much simpler Y-coordinate format than is required by the 8514/A, and therefore must be "told," by being in Western Digital Enhanced Mode, that this simpler format is being written to one of the Y-coordinate registers (82E8 or 8AE8, case 3 above). The drawing parameters are defined in this chapter in "Enhanced Solid Line Drawing." See Figures 3-35a and 3-35b.

The same system I/O address (96E8) is used to access the Western Digital Status Register, and all six of the Western Digital Control Registers. In 8514/A Emulation Mode, this address is that of the Rectangle Width Register.



000032-00

ŧΰ



# Software Interface





Figure 3-36. Western Digital Status Register (96E8, Western Digital Enhanced Mode, Read Only)

3-33

|                                        |             | WESTERN                                            | DIGITA       | Ç                    |         |
|----------------------------------------|-------------|----------------------------------------------------|--------------|----------------------|---------|
|                                        | DWG<br>SIZE | DRAWING NUMBER                                     |              |                      | REV.    |
|                                        | SCAL        | E                                                  | SHT          | OF                   |         |
| ORMATION IS CONFIDENTIAL AND PROPRIETA | ARY TO      | WDC AND SHALL NOT BE REP<br>TEN AUTHORIZATION FROM | WESTERN DIGI | JRTHER D<br>TAL CORP | ORATION |

THIS INFOR TO ANYON 93-000032-00

#### Chapter 3

In Western Digital Enhanced Mode, when a 16-bit write is made to address 96E8, the PWGA-1 interprets the high 3 bits as a selection of one of six Western Digital Control Register destinations for the lower 13 bits of data (see Figure 3-37). In this sense, address 96E8 can be thought of as a "gateway" for writes to the six Western Digital Control Registers, and the notations 96E8-1, 96E8-2, ..., 96E8-7 are used to refer to those registers. Note also that this design provides "double insurance" against accidental 8514/Amode access to these registers: first, they can be accessed only after escaping to Western Digital Enhanced Mode; second, the rectangle width parameter should never be so large as to involve 1-bits in the high three bit positions of the 16-bit data (and in fact, "96E8-0" leads to the "real" rectangle width register).

When Bits 15-13 are set to 3, Bits 11-6 specify the texture pattern ending position and Bits 5-0 specify the texture pattern starting position within the 48 bits available in the four texture pattern registers (see "Textured Line Drawing" in this chapter). Bit 12 is unsed.

Figure 3-38 defines the Western Digital Enhanced Mode Register (i.e., Bits 12-0 of 96E8 when Bits 15-13=001). All the control fields in this register are one-bit mode controls; they select between two alternate modes, and the selected mode remains in effect through all future operations until the AI changes it by inverting the associated control bit.



# Software Interface

| Mode Ext.                   | 8514A Mode                                                                                                                | Monitor Type Vo<br>(Bit 8)                                                                                                                                                                        | ert. Refresh Fr<br>(Bit 7)                                                            | eq. CLKSEL2-0                                                                                                                                                                                 |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DAC<br>Palette<br>Selection | 8/6- bit/color sw<br>Western Digital                                                                                      | y if the board has a<br>itchable DAC (see<br>Status Register). Bit<br>/color mode and bit                                                                                                         |                                                                                       | that Bit 2 of 4AE8 will automaticall<br>select a proper frequency after th<br>control bits are programmed by the<br>BIOS.                                                                     |
| Mode<br>Extension           | ister 4AE8 are u                                                                                                          |                                                                                                                                                                                                   | Monitor<br>Type and<br>Vertical<br>Refresh<br>Frequency                               | Bits 8-7 combined with the mode<br>extension bit and 8514A mode bit<br>(Bit 2 of 4AE8) set the CLKSEL<br>values that select the pixel clock<br>frequency (see Table 3-6). Notice              |
| Page<br>Select<br>View      | for viewing (sour<br>Page 1 is selected<br>page 2 is selected<br>that the page-sel-<br>simple mechanis<br>background," so | reen page selection<br>ce of screen refresh).<br>d when set to 0 and<br>i when set to 1. Note<br>ect controls provide a<br>m for drawing "in the<br>that the user can in-<br>ne screen image with | Standard<br>Video<br>Registers<br>Enable<br>Alternate<br>Video<br>Registers<br>Enable | Bit 9 controls the programming of the standard video registers.<br>Bit 10 controls the programming of the Alternate video registers (PWGA-1's extended feature).                              |
|                             | 1. Note that the<br>provide a simple<br>ing "in the back                                                                  | selected when set to<br>a page-select controls<br>mechanism for draw-<br>ground," so that the<br>y replace one screen<br>her.                                                                     | Flicker-<br>Free<br>Mode                                                              | Bit 4 specifies flicker-free palette<br>loading mode control (see "Flicker-<br>Free Palette Loading" in this chap<br>ter). Setting this bit to 1 enables thi<br>mode and a 0 clears the mode. |
| Page<br>Select<br>Draw      | for drawing (if the two screen pages lution). Page 1 i                                                                    | reen page selection<br>he VRAM supports<br>at the current reso-<br>s selected when set to                                                                                                         |                                                                                       | this bit to 1 enables this mode and a (<br>clears the mode. For proper execu-<br>tion, set BEE8_A: Bit 7=0 and Bi<br>6=1. Also Bit 6,5 of BAE8=01.                                            |
| Depin                       | bit-planes are sp                                                                                                         | ecified when set to 0<br>are specified when                                                                                                                                                       | Texture<br>Mode                                                                       | Bit 5 specifies Western Digital tex-<br>tured line mode (see "Textured Line<br>Drawing" in this chapter). Setting                                                                             |
| Pixel<br>Depth              |                                                                                                                           | e number of bit-<br>l in all operations. 4                                                                                                                                                        |                                                                                       | 6=0 selects 6-bit/color mode (default).                                                                                                                                                       |

|   |   | (811.6) | (8177) |                      |
|---|---|---------|--------|----------------------|
| 0 | 0 | ×       | 0      | 000, 640×480, 60 Hz  |
| 0 | 0 | х       | 1      | 100, 640×480, 70 Hz  |
| 0 | 1 | 0       | 0.     | 001, 1024x768, 43 Hz |
| 0 | 1 | 1       | 0      | 011, 1024x768, 60 Hz |
| 0 | 1 | х       | 1      | 111, 1024x768, 70 Hz |
| 1 | 1 | x       | х      | 101, 1280×1024       |

Table 3-5. Monitor Type and Vertical Refresh Frequency Settings

3-35

|                                                                                             |        | WESTERI                                           |               | <b>L</b> |                     |
|---------------------------------------------------------------------------------------------|--------|---------------------------------------------------|---------------|----------|---------------------|
|                                                                                             |        | DRAWING NUMBER                                    |               |          | REV.                |
|                                                                                             | SCAL   | E                                                 | SHT           | OF       |                     |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET,<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO | WDC AND SHALL NOT BE RE<br>TEN AUTHORIZATION FROM | PRODUCED OR F | URTHER D | ISCLOSED<br>ORATION |

93-000032-00

ĺ





THIS INFORMATION IS CONFIDENTIAL AND PROPRIETARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHER DISCLOSED TO ANYONE OTHER THAN WDC EMPLOYEES WITHOUT WRITTEN AUTHORIZATION FROM WESTERN DIGITAL CORPORATION 9300003200

#### Enhanced Solid-Line Drawing

The following procedure should be used to draw a solid line in Western Digital Enhanced Mode:

- 1. Escape to Western Digital Enhanced Mode by doing a byte read of I/O address 28E9.
- 2. Write the X pixel coordinate of the beginning point of the new line to 1/O address 86E8 ("Current X Drawing Point" register). If this value has not changed since the last drawing operation (i.e., the new line will start with the X-coordinate of the current drawing point), then instead, the X pixel coordinate of the ending point of the new line should now be written to 1/O address 8EE8 ("Ending X" regrister in Western Digital Enhanced Mode), even if that X coordinate has not changed; the reason is that at least one of the two X-coordinate registers must be loaded prior to loading a Y-coordinate register, to avoid leaving Western Digital Enhanced Mode prematurely.
- 3. Write the Y pixel coordinate of the beginning point of the new line to I/O address 82E8 ("Current Y Drawing Point" register). If in 640x480 resolution, see below for the format of this coordinate. If this value has not changed since the last drawing operation (i.e., the new line will start with the same Y-coordinate as where the last one ended), this step may be skipped.
- 4. Unless already done in step 2, write the X pixel coordinate of the ending point of the new line to I/O address & EE8 ("Ending X" register in Western Digital Enhanced Mode). If this value has not changed since the last drawing operation, this step may be skipped.
- 5. Write the Y pixel coordinate of the ending point of the new line to I/O address 8AE8 ("Ending Y" register in Western Digital Enhanced Mode). This step has to be done to start the line parameter calculation.
- Conclude by writing the standard line-drawing command to the Command Register, at I/O address 9AE8.

Western Digital Enhanced Mode simplifies the calculation of Y coordinates when using two

pages, including the case of 640x480 resolution. In contrast to the 8514/A Emulation Mode, Western Digital Enhanced Mode requires no transformations; the desired page-oriented Y coordinate can be written directly into the Y-coordinate registers. The coordinates will apply to the page selected by the drawing page selection bit in the Western Digital Enhanced Mode Control Register, as described in Figure 3-38.

In both 8514/A Emulation Mode and Western Digital Enhanced Mode, however, the user must be aware of pixel coordinate usage with regard to boundaries.

First, under all circumstances, X and Y coordinates wrap around at the 2K boundary; in other words, pixel coordinates are processed as 11-bit values and hence manipulated modulo 2048.

Second, under all circumstances, Y coordinates between 1K and 2K are "lost." (i.e., drawn objects or parts of drawn objects whose Y coordinates are between 1K and 2K are not recorded in VRAM.)

Third, where only one page is available (except for the  $1280\times1024$  case), X coordinates between 1K and 2K are similarly "lost." (See below for  $1280\times1024$ .)

Fourth, where two pages are available, first-page X coordinates between 1K and 2K will "intrude" into the second page (modulo 1024), and secondpage X coordinates between 1K and 2K will intrude into the first page (modulo 1024). The reason is that when two pages are provided, the 1Kx1K pages are arranged "side by side" in physical memory, with the logical (page-oriented) X coordinate internally processed as a physical X coordinate between 0 and 2K. The intrusion can be avoided by establishing clipping boundaries at the 1K page limit (or less).

Finally, images drawn within a (1Kx1K) page but beyond the screen viewing boundary (1Kx768or 640x480) are not "lost," and can be copied from their "off-screen" location into the viewing area by a BITBLT operation. In the (single page) case of 1280x1024 resolution, off-screen storage is provided for X coordinates between 1280 and 2K.

3-37

|                                                                                             |             | WESTERI        | N DIG | TAL |      |
|---------------------------------------------------------------------------------------------|-------------|----------------|-------|-----|------|
|                                                                                             | DWG<br>SIZE | DRAWING NUMBER |       |     | REV. |
|                                                                                             | SCAL        | E              | SHT   | OF  |      |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET.<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU |             |                |       |     |      |

93-000032-00



# Register (96E8-3, Western Digital Enhanced Mode, Write Only)

#### Textured-Line Drawing

Chapter 3

In Western Digital Enhanced Mode, textured lines can be drawn directly. After the "texture pattern" and its pointers have been set up as described below, the AI need only turn on the Western Digital textured-line mode control bit, set bits 7, 6 of BEE8-A to 01, set bits 6, 5 of BEA8 to 01 (see Figure 3-38), and then use the same procedure as for solid-line drawing (see "Enhanced Solid-Line Drawing" in this chapter).

The texture pattern is a string of bits whose 0/1 values are consulted in sequence as the PWGA-1 draws the line, applying the current mix to the combination of current texture-pattern bit and current pixel. (For example, a "1" bit in the texture pattern might be interpreted as an overpaint instruction.)

The pattern may be up to 48 bits long. Four Western Digital Control Registers-96E8-4, 96E8-5, 96E8-6, and 96E8-7-are provided for its storage, as shown in Figure 3-35. (Bit 12 of each of these registers is reserved.) The pattern must be defined beginning at Bit 47, but need not continue to Bit 0; the 6-bit "ending position" field in Western Digital Control Register 96E8-3 is provided to specify the number of its last bit (see Figure 3-39).

The related 6-bit "starting position" field, however, is used differently: this specifies where (between Bit 47 and the ending-position bit) the texture-pattern pointer should be placed at the beginning of a textured line-drawing operation. The pointer will be moved in synchronization with the line-drawing process from that start position toward the defined ending position (i.e., from high-order to low-order bits within the texture pattern); after the PWGA-1 uses the texture-pattern bit at the ending position, it will circulate the

3-38

pointer back, not to the specified starting position, but to Bit 47, and then repeat the process.

After the line is complete, the PWGA-1 will place the current position of the texture-pattern pointer into the appropriate field within the Western Digital Status Register (see Figure 3-34), where it may be read by the AI.If the user does not store a new value into the starting position field, then in its next textured-line-drawing operation, the PWGA-1 will use the current pointer position from the status register. The chief purpose of this feature is convenience in allowing the user to automatically continue a texture pattern from one line to the next without needing to do an explicit read and write of the pointer position; for example, a dashed line will properly turn a corner without user concern for the texture pattern pointer.

Note that after board reset, all texture controls, including current position, are undefined, and must be initialized by the AI.

#### Flicker-Free Palette Loading

When using the IBM 8514/A, the CPU must wait for vertical screen refresh before reloading its color palette. In a high resolution design, however, especially with a non-interlaced monitor, the vertical retrace time (typically less than 600 microseconds) may not be long enough to program all 256 color entries.

When the Western Digital flicker-free option is incorporated into the design of a PWGA-1-based board ("Video DAC and Interface Subsystem" in Chapter 2), the PWGA-1 can accept palette writes from the CPU at any time, but will buffer them in the DSP until horizontal retrace time; during horizontal flyback, it will write them to the DAC's palette, avoiding flicker.

Note that in VGA pass-through mode, any VGA palette-loading operation also loads the DAC on the 8514/A (and hence will do the same on a PWGA-1-based board). Flicker-free programming does not apply in VGA pass-through mode.

Flicker-free mode is enabled by setting Bit 4 of the Western Digital Enhanced Mode Control Register, shown in Figure 3-36. When sending color data to the board, however, the AI must monitor Bit 4 of the Western Digital Status Register, shown in Figure 3-34; if set, this bit indicates that a palette write is pending, and no further palette color

|                                                                                      |             | WESTERN                                            | , DIĢI  |                              |                     | _ |
|--------------------------------------------------------------------------------------|-------------|----------------------------------------------------|---------|------------------------------|---------------------|---|
|                                                                                      | DWG<br>SIZE | DRAWING NUMBER                                     |         |                              | REV.                |   |
|                                                                                      | SCAL        | E                                                  | SHT     | OF                           |                     |   |
| SINFORMATION IS CONFIDENTIAL AND PROPRIET,<br>ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO      | WDC AND SHALL NOT BE REP<br>TEN AUTHORIZATION FROM | WESTERN | OR FURTHER D<br>DIGITAL CORF | ISCLOSED<br>ORATION |   |
| 032-00                                                                               |             |                                                    |         |                              |                     |   |

# Software Interface

data should be sent until the PWGA-1 clears the bit. When clear, the AI can then send three bytes, representing the contents of one of the 256 entries in the palette.

Other AI accesses of the DAC, including reading color values, are independent of the flickerfree design, and should emulate 8514/A operations.

| I/O Address | Read/Write | Function                       |
|-------------|------------|--------------------------------|
| 02EA/03C6   | B/W        | Look Up Table Mask             |
| 02EB/03C7   | w          | Read Color index               |
| 02EB/03C7   | B          | DAC State                      |
| 02EC/03C8   | B/W        | Color Index                    |
| O2ED/03C9   | B/W        | RGB Color Value                |
| 02E8        | B          | Video Control Status           |
| 02E8        | w          | Horizontal Total               |
| 06E8        | w          | Horizontal Active              |
| DAE8        | w          | Horizontal Sync Position       |
| DEE8        | Ŵ          | Horizontal Sync Width/Polarity |
| 12E8        | Ŵ          | Vertical Total                 |
| 16E8        | w          | Vertical Active                |
| 1AE8        | Ŵ          | Vertical Sync Position         |
| 1EE8        | w          | Vertical Sync Width/Polarity   |
| 22E8        | w          | Display Control                |
| 42E8        | w          | Interrupt Status               |
| 42E8        | w          | Interrupt/FIFO/Reset Control   |
| 46E8        | w          | EPROM Selection                |
| 4AE8        | w          | Graphics Mode Control          |
| B2E8        | R/W        | Current Y Position             |
| B6E8        | R/W        | Current X Position             |
| BAE8        | w          | Copy Y Destination/Incr 1 Line |
| BEE8        | w          | Copy X Destination/Incr 2 Line |
| 92E8        | R/W        | Delta Line                     |
| 96E8        | w          | Rectangle Width/Max for Line   |
| BAE8        | R          | FIFO Status                    |
| 9AE8        | w          | Drawing Command Control        |
| BEE8        | w          | Short Stroke Vector Control    |
| A2E8        | w          | Background Color               |
| A6E8        | w          | Foreground Color               |
| AAE8        | w          | Bit-Plane Write Mask           |
| AEE8        | w          | Bit-Plane Read Mask            |
| B2E8        | w          | Comparison Color               |
| B6E8        | w          | Background Mix                 |
| BAE8        | w          | Foreground Mix                 |
| BEE8        |            | Multifunction Control          |
| BEE8 (0)    | w          | Rectangle Height               |
| BEE8 (1)    | w          | Clipping Window Top Limit      |

#### Table 3-6. IBM 8514/A Compatible Registers

3-39

21.79



Table 3-6. IBM 8514/A Compatible Registers (cont.)

| I/O Address | Read/Write | Function                        |
|-------------|------------|---------------------------------|
| BEE8 (2)    | w          | Clipping Window Left Limit      |
| BEE8 (3)    | w          | Clipping Window Bottom Limit    |
| BEE8 (4)    | w          | Clipping Window Right Limit     |
| BEE8 (5)    | w          | Memory Configuration            |
| BEE8 (8)    | w          | Pixel Position Mix Control-Low  |
| BEE8 (9)    | w          | Pixel Position Mix Control-High |
| BEE8 (A)    | w          | Data Extension/Compare Control  |
| E2E8        | R/W        | Image Read/Write                |

Table 3-7. PWGA-1 Enhanced Registers

| I/O Address | Read/Write | Function                      |
|-------------|------------|-------------------------------|
| 28E9        | R          | Dummy Read/Enable for 96E8    |
| 36E8        | w          | EPROM Select—AT Bus Only      |
| BAE8        | w          | Ending X Point for Line       |
| 8EE8        | w          | Ending Y Point for Line       |
| 96E8        | R          | Western Digital Status        |
| 96E8 (1)    | w          | Western Digital Enhanced Mode |
| 96E8 (3)    | w          | Texture Pattern Start End     |
| 96E8 (4)    | w          | Texture Pattern 11-0          |
| 96E8 (5)    | w          | Texture Pattern 23-12         |
| 96E8 (6)    | w          | Texture Pattern 35-24         |
| 96E8 (7)    | w          | Texture Pattern 47-36         |

| 3-40                                                                                       |             |                                                    |             |            |                     |   |
|--------------------------------------------------------------------------------------------|-------------|----------------------------------------------------|-------------|------------|---------------------|---|
|                                                                                            |             | WESTERN                                            | DIGITA      | Ĩ <u>Ļ</u> |                     |   |
|                                                                                            | DWG<br>SIZE | DRAWING NUMBER                                     |             |            | REV.                | C |
|                                                                                            | SCAL        | E                                                  | SHT         | OF         |                     |   |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO      | WDC AND SHALL NOT BE REP<br>TEN AUTHORIZATION FROM | WESTERN DIC | FURTHER D  | ISCLOSED<br>ORATION |   |
| 93-000032-00                                                                               |             |                                                    |             |            |                     | - |



# Table 1. Pixel Address Manager Pin Description

| Name                  | Pin #          | Туре | Description                                                                                          |
|-----------------------|----------------|------|------------------------------------------------------------------------------------------------------|
| A19-A0<br>SA19-SA0    | 82-71, 69-62   | I    | Address bits 19 through 0 (MC)<br>Address bits 19 through 0 (AT)                                     |
| AUP                   | 85             | I    | Decoding of upper address bits 23-20 (AT)<br>Decoding of upper address bits 23-20 and<br>MADE24 (MC) |
| D15-D0<br>SD15-SD0    | 110-100, 98-94 | 1/0  | Data bits 15 through 0 (MC)<br>Data bits 15 through 0 (AT)                                           |
| -CDDS16<br>-1/O CS16  | 55             | o    | -Card Data Size 16 (MC)<br>-I/O 16-bit Chip Select (AT)                                              |
| M/-IO<br>-MEMR        | 57             | I    | Memory/-Input Output (MC)<br>-Memory Read (AT) Full Memory Address Range                             |
| -SO<br>-MEMW          | 59             | I    | -Status Bit 0 (MC)<br>-Memory Write (AT)                                                             |
| -\$1<br>-!OR          | 58             | I    | -Status Bit 1 (MC)<br>-I/O Read, -I/O Write (AT)                                                     |
| -CMD<br>-IOW          | 60             | I    | -Command (MC)<br>-I/O Write (AT)                                                                     |
| CHRESET<br>RESET DRV  | 52             | I    | Channel Reset (MC)<br>System Reset (AT)                                                              |
| -IRQ<br>IRQ           | 88             | ο    | –Interrupt Request (MC)<br>Interrupt Request (AT)                                                    |
| CD CHRDY<br>I/O CHRDY | 90             | 0    | Channel Ready (MC)<br>I/O Channel Ready (AT)                                                         |
| -SBHE<br>-SBHE        | 56             | I    | -System Byte High Enable (MC)<br>-System Bus High Enable (AT)                                        |
| -ADL<br>BALE          | 61             | I    | -Address Latch (MC)<br>Buffered Address Latch Enable (AT)                                            |
| -CD SFDBK             | 89             | 0    | -Card Selected Feedback (MC)                                                                         |
| -CD SETUP<br>AEN      | 86             | I    | -Card Setup (MC)<br>Address Enable (AT)                                                              |
| -BIOS OE              | 36             | 0    | -Output Enable for BIOS EPROM (MC & AT)                                                              |
| BIOS A14-A01          | 54, 53, 49-37  | 0    | BIOS EPROM Address bits 14-0 (MC & AT)                                                               |
| MC/AT                 | 120            | I    | Select Microchannel (high) or AT Bus (low)                                                           |
| -DBEN                 | 91             | ο    | -Data Bus Enable (MC & AT)                                                                           |
| DBDIR                 | 92             | o    | Data Bus Direction (MC & AT)<br>high -> CPU read, low -> CPU write                                   |
| ATCLK                 | 84             | I    | AT Bus System Clock (AT)                                                                             |

A-1



|                                      | Pin #     | Type | Description                                                                                                                                                                                                                                                                                                                                                        |
|--------------------------------------|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7-IAD0                              | 135-125   | 1/0  | Time-multiplexed Internal Address & Data Bus<br>bits 7-0, this bus is used to load/read control<br>registers and pass/read data for through/across<br>the plane operations.                                                                                                                                                                                        |
| ADSTAT                               | 124       | o    | Internal AD Bus Status selects the usage of IAD                                                                                                                                                                                                                                                                                                                    |
| RWCAS                                | 8         | ο    | <ul> <li>-Read/Write CAS, the rising edge of this signal is<br/>used to latch pixel data</li> </ul>                                                                                                                                                                                                                                                                |
| D/-WR                                | 123 .     | o    | Read/-Write control for passing data between PAM<br>and PDM                                                                                                                                                                                                                                                                                                        |
| AS                                   | 122       | ο    | -Address Strobe, rising edge indicates address is valid                                                                                                                                                                                                                                                                                                            |
| DS                                   | 121       | o    | -Data Strobe indicates data is valid for read/write                                                                                                                                                                                                                                                                                                                |
| MWE                                  | 117       | 1    | Read-Modify-Write Enable                                                                                                                                                                                                                                                                                                                                           |
| LC                                   | 119       | I    | Scan Line Clock, for clocking in serial data                                                                                                                                                                                                                                                                                                                       |
| LD                                   | 118       | I    | Scan Line Data, serial data for communicating scan refresh information                                                                                                                                                                                                                                                                                             |
| SWAP/X2                              | 7         | o    | Swap the high and low pixel data bus, used by<br>Western Digital Turbo Mode. In all other modes, this<br>signal is the same as pixel address X2.                                                                                                                                                                                                                   |
| MDT2-MDT0                            | 5, 4, 3   | o    | Memory Data Type, field used to tell the PDM chip<br>what type of display memory cycle is being done.<br>Encodings are as follows:                                                                                                                                                                                                                                 |
|                                      |           |      | MDT2-MDT0     Cycle Type       0     0     No Operation       0     1     (reserved)       0     1     Drive Write Per Bit Mask       0     1     Write Cycle       1     0     BiTBLT Read Source Data first<br>group       1     0     BITBLT Read Source Data       1     1     Read Destination Data for RSOP       1     1     Read Destination Data for RSOP |
| WROE                                 | 6         | o    | WRite Output Enable, enables the pixel data bus<br>in PDM                                                                                                                                                                                                                                                                                                          |
| SCLK                                 | 113       | I    | System Clock (60MHz)                                                                                                                                                                                                                                                                                                                                               |
| 4A7-MA0                              | 19, 16-10 | 0    | Memory Address Lines                                                                                                                                                                                                                                                                                                                                               |
| A13                                  | 34        | 0    | Line address for C1 and C3 memory chips                                                                                                                                                                                                                                                                                                                            |
| A24                                  | 35        | o    | Line address for C2 and C4 memory chips                                                                                                                                                                                                                                                                                                                            |
| ASIRASO                              | 23, 22    | o    | Memory -RAS strobe                                                                                                                                                                                                                                                                                                                                                 |
| A 610 CA 614                         | 21, 20    | 0    | Memory -CAS strobes                                                                                                                                                                                                                                                                                                                                                |
| CA312, -CA334                        | 31-34     | o    | Pixels Write Enable Lines, one per pixel                                                                                                                                                                                                                                                                                                                           |
|                                      |           | o    | Transfer control and Output Enable                                                                                                                                                                                                                                                                                                                                 |
| -CAS12, -CAS34<br>WE7-WE0<br>-DT/-OE | 32        |      | -DAC Write (or -WE for BT451/458 DAC),                                                                                                                                                                                                                                                                                                                             |

|                                                                                                             |                 | WESTERN                                            | DIGITA     | ۱ <u>۲</u> |                     |   |
|-------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------|------------|------------|---------------------|---|
|                                                                                                             | DWG<br>SIZE     | DRAWING NUMBER                                     |            |            | REV.                | C |
|                                                                                                             | SCAL            | E                                                  | SHT        | OF         |                     |   |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET.<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU<br>93-000032-00 | ARY TO NUT WRIT | WDC AND SHALL NOT BE REP<br>TEN AUTHORIZATION FROM | WESTERN DI | FURTHER D  | ISCLOSED<br>ORATION |   |

Pin Description

Table 1. Pixel Address Manager Pin Description (cont.)

| Name                  | Pin #                                | Туре | Description                                                                                              |
|-----------------------|--------------------------------------|------|----------------------------------------------------------------------------------------------------------|
| -DACRD (-DACRD)       | 111 ,                                | 0    | -DAC Read (or -CE for BT451/458 DAC),<br>trl-stated                                                      |
| DAC8                  | 114                                  | 0    | Color Value alignment for designs with 8-bit DAC                                                         |
| SELVD                 | 2                                    | I    | -DACWR and -DACRD tri-state control, the DAC read<br>and write signals are tri-stated when SELVD is high |
| VDD                   | 17, 50, 70, 93, 115                  |      | Seven +5V power pins                                                                                     |
| VSS                   | 1, 9, 18, 33, 51, 83,<br>87, 99, 116 |      | Seven GND pins                                                                                           |
| Total pin count = 132 |                                      |      |                                                                                                          |

A-3

|                                                                                             | WESTERN<br>C O R P O |        |      |
|---------------------------------------------------------------------------------------------|----------------------|--------|------|
| -                                                                                           |                      |        | REV. |
|                                                                                             | SCALE                | SHT OF |      |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET.<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU |                      |        |      |

93-000032-00

€

# Appendix A

| Name            | Pin #                             | Type | Description                                                                                                                                               |                 |
|-----------------|-----------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| IAD7-IAD0       | 2-9                               | 1/0  | Time-multiplexed Internal Address & Dat<br>bits 7-0, this bus is used to load/read con<br>registers and pass/read data for through/s<br>plane operations. | lottol          |
| IADSTAT         | 10                                | T    | Internal AD Bus Status selects the usage                                                                                                                  | of IAD          |
| -RWCAS          | 126                               | ī    | -Read/Write CAS, the rising edge of this                                                                                                                  |                 |
|                 |                                   | •    | used to latch pixel data                                                                                                                                  |                 |
| RD/-WR          | 11                                | I    | Read/-Write control for passing data betw<br>and PDM                                                                                                      | reen PAM        |
| -AS             | 12                                | I    | -Address Strobe, rising edge indicates ad-<br>valid                                                                                                       | dress is        |
| -DS             | 13                                | 1    | -Data Strobe indicates data is valid for re                                                                                                               | ad/write        |
| RMWE            | 19                                | 0    | Read-Modify-Write Enable                                                                                                                                  |                 |
| SLC             | 15                                | 0    | Scan Line Clock, for clocking in serial da                                                                                                                | ia in PDM       |
| SLD/TOUT        | 16                                | o    | Scan Line Data, serial data for communi<br>refresh information. Under the test mode<br>test output pin.                                                   |                 |
| SWAP            | 127                               | I    | Swap the high and low pixel data bus                                                                                                                      |                 |
| MDT2-MDT0       | 129-131                           | I    | Memory Data Type, field used to tell the<br>what type of display memory cycle is beir<br>(same encoding as PAM)                                           |                 |
| WROE            | 128                               | 1    | WRite Output Enable, enables the pixel of PDM                                                                                                             | iata bus in     |
| RESET           | 40                                | I    | Reset for internal registers and states                                                                                                                   |                 |
| SCLK            | 39                                | I    | 60 MHz System Clock                                                                                                                                       |                 |
| PCLK            | 68                                | I    | Pixel Clock                                                                                                                                               |                 |
| PD31-PD0        | 90-93, 95-98,<br>100-114, 117-125 | I/O  | Pixel Data Bus Bits 31-0                                                                                                                                  |                 |
| VCLK            | 25                                | 0    | Video Clock for DAC, tristate output                                                                                                                      |                 |
| HSYNC           | 33                                | 0    | Horizontal Sync, tristate output                                                                                                                          |                 |
| VSYNC           | 34                                | 0    | Vertical Sync, tristate output                                                                                                                            |                 |
| BLANK           | 20                                | ο    | Video Blank, tristate output. A zero will<br>output of the DAC to blanking level.                                                                         | drive the video |
| VDATA7-VDATA0   | 21-24, 27-30                      | 0    | Video Data Bits, tristate output                                                                                                                          | -               |
| -DACWR (-DACWE) | 32                                | 0    | -DAC Write (or -WE for BT451/458 D                                                                                                                        | AC), 3-stated   |
| -DACRD (-DACRD) | 31                                | 0    | -DAC Read (or -CE for BT451/458 DA                                                                                                                        | C), 3-stated    |
| SELVD           | 132                               | 0    | Select PC data bus or VDATA7-VDATA<br>programming color values in flicker free                                                                            |                 |
| -DACV/TIN       | 35                                | I    | -DAC Valid, indicates that the RGB and<br>of DAC is valid<br>Under the test mode, it is the TIN signal<br>counter testing.                                |                 |
| <br>A-4         |                                   |      |                                                                                                                                                           |                 |
| A-4             |                                   |      |                                                                                                                                                           |                 |
|                 |                                   |      | WESTERN D                                                                                                                                                 | TION            |
|                 |                                   |      | DRAWING NUMBER                                                                                                                                            | RI              |
|                 |                                   |      |                                                                                                                                                           |                 |

# Table 2. Pixel Data Manager Pin Description

THIS INFORMATION IS CONFIDENTIAL AND PROPRIETARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHER DISCLOSED TO ANYONE OTHER THAN WDC EMPLOYEES WITHOUT WRITTEN AUTHORIZATION FROM WESTERN DIGITAL CORPORATION 93-000032-00

Pin Description

Table 2. Pixel Data Manager Pin Description (cont.)

| Name                            | Pin #                                                                      | Туре         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------|----------------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MID2-MID0<br>TSEL2, TSEL1, TSEI | 36-38                                                                      | I            | Monitor ID Bits 2-0         IBM 8514 (16") display           0         1         IBM 8503 (12") monochrome display           1         0         IBM 8513 (12") %512 (14") display           1         1         IBM 8513 (12") %512 (14") display           1         1         other display           1         1         other display           1         1         other display                                                                                                                                                                       |
| 1922, 19221, 192                | ~                                                                          |              | six internal counters for testing. They are renamed<br>as TSEL2-TSEL0, respectively.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| CLKSEL2-CLKSEL0                 | 43-45                                                                      | 0            | Pixel Clock Select         640x480 (60Hz) non-instrinced,<br>default           0         0         1         1024x768 (66Hz) non-instrinced           0         1         1024x768 (66Hz) non-instrinced           0         1         1024x768 (60Hz) non-instrinced           1         1024x768 (60Hz) non-instrinced           1         0         60x480 (70Hz) non-instrinced           1         0         1280x1024 (60Hz) non-instrinced           pixel input clock = 55 MHZ         1           1         0         800x600 (70Hz) non-instrinced |
| -ENVGA                          | 42                                                                         | 0            | 1 1 1 1024x768 (70Hz) non-interlacd<br>-Enable VGA Mode<br>s in various designs. The definitions listed here are for the ba                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                 | background integration.                                                    | t delimition | in various designs. The definitions listed here are for the ba                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SD31-SD0                        | 46-49, 52-67, 71-82                                                        | I            | Video data shifted in from VRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SE12A, SE34A<br>SE12B, SE34B    | 87, 85<br>86, 84                                                           | 0            | Serial Output Enable for VRAM<br>(support 2 page 1023x768x4 & 1page 1024x768x8)                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| SC13-SC24<br>VDD<br>VSS         | 88, 89<br>17, 50, 70, 94, 116<br>1, 14, 18, 26, 41, 51,<br>69, 83, 99, 115 | 0            | Serial Data Clock for VRAM<br>Seven +5V power pins<br>Eight ground pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

GITAL

A-5

|                                  |       | C O R P O      | A DIGITAL |    |      |
|----------------------------------|-------|----------------|-----------|----|------|
|                                  |       | DRAWING NUMBER |           |    | REV. |
|                                  | SCALE |                | SHT       | OF |      |
| ION IS CONFIDENTIAL AND PROPRIET |       |                |           |    |      |

THIS INFORMATI TO ANYONE OTI 93-000032-00

C

C

C

Appendix A

# Table 3. Pin Description for Different Design

This table lists all signals which have different definitions in different designs. These signals are in PDM and are mainly for VRAM and DAC interface. See Application Notes for Details.

| Case    |         | 1           | 2                         | 3           |
|---------|---------|-------------|---------------------------|-------------|
| Pin #   |         |             |                           |             |
| 87      |         | SE12A       | SE12A                     | SE12A       |
| 85      |         | SE34A       | SE34A                     | SE34A       |
| 86      |         | SE12B       | -                         | -           |
| 84      |         | SE34B       | -                         | -           |
| 77      |         | SD5         | -                         | SEL1        |
| 88      |         | SC13        | SC13                      | SC13        |
| 89      |         | SC24        | SC24                      | SC24        |
| 76      |         | SD6         | -                         | LDCLK       |
| 25      |         | VCLK        | VCLK                      | VCLK        |
| Case 1: | 64Kx4,  | 1024x768x8. | with backend Integration  |             |
| Case 2: | 256Kx4, | 1024x768x8. | with backend integration  |             |
| Case 3: | 256Kx4. | 1280×1024×4 | or x8, with external back | and support |

| A-6                                                                                         |                                                                  |                                         |          |
|---------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------|----------|
|                                                                                             |                                                                  | V DIGITAL                               |          |
|                                                                                             |                                                                  |                                         | REV.     |
|                                                                                             | SCALE                                                            | SHT OF                                  |          |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET,<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO WOC AND SHALL NOT BE REI<br>JT WRITTEN AUTHORIZATION FROM | PRODUCED OR FURTHER D                   | PORATION |
| 93-000032-00                                                                                |                                                                  | ••••••••••••••••••••••••••••••••••••••• |          |

# Electrical Specifications

# WD95C00 (PAM) I/O ELECTRICAL SPECIFICATIONS

#### PAM AC Specification

CLK period: 16 ns minimum, 16.7 ns typical. CLK rise and fall time (0.4V to 2.4V): 2.5 ns maximum. All outputs rise and fall time (10% to 90%): t.b.d. Input capacitance: 10 pF maximum.

# **PAM DC Specification**

 Absolute maximum ratings:
 Voltages on all imputs and outputs with respects to GND
 -0.3 V to 7.0 V

 Operating ambient temperture
 0° C ≤ TA ≤ 65° C
 Storage temperature

 Storage temperature
 -65° C to 150° C

DC Characteristics:

|                                       | Min  | Max | Unit | Condition          |
|---------------------------------------|------|-----|------|--------------------|
| Supply voltage (VCC)                  | 4.5  | 5.5 | v    |                    |
| Input low voltage (VIL)               | -0.3 | 0.8 | v    |                    |
| Input high voltage (VIH)              | 2.0  | vcc | v    |                    |
| Output low voltage (VOL)              |      | 0.4 | v    | Refer to Table B-1 |
| Output high voltage (VOH)             | 2.4  |     |      | Refer to Table B-1 |
| Input leakage current (ILI)           |      | ±10 | uA   | VIN=0 to VCC       |
| Tri-state output leakage current (IOL | )    | ±10 | uA   | VOUT=0.4 V to VCC  |
| Power supply current (ICC)            |      |     | mA   |                    |

Note1: All inputs have static charge and latch up portection circuits.

Note2: All inputs including bi-directional pads have 20K ohm pull-up resisitors.

|                                                                                             | B-1                                                                                                 |             |
|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------|
|                                                                                             | WESTERN DIGITAL                                                                                     |             |
|                                                                                             |                                                                                                     | REV.        |
|                                                                                             | SCALE SHT OF                                                                                        |             |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET,<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHI<br>JT WRITTEN AUTHORIZATION FROM WESTERN DIGITAL ( | R DISCLOSED |

#### 93-000032-00

# Appendix B

| Signal Name  | 10                                 | IOL (Min)<br>@ 0.4V                              | IOH (Min)<br>@ 2.4V | Capacitive<br>Loading |          |
|--------------|------------------------------------|--------------------------------------------------|---------------------|-----------------------|----------|
| D15-0        | I/O                                | 1.0 mA                                           | -50 uA              | 75 pF                 |          |
| -CDDS16      | 0                                  | 2.0 mA                                           | -50 uA              | 250 PF                |          |
| -IRQ         | ō                                  | 2.0 mA                                           | -50 uA              | 250 pF                |          |
| CHRDY        | Ō                                  | 2.0 mA                                           | -50 uA              | 250 pF                |          |
| SFDBK        | õ                                  | 2.0 mA                                           | -50 uA              | 250 pF                |          |
| -BIOSOE      | õ                                  | 1.0 mA                                           | -50 uA              | 50 pF                 |          |
| BIOSA14-0    | õ                                  | 1.0 mA                                           | -50 uA              | 50 pF                 |          |
| -DBEN        | õ                                  | 1.0 mA                                           | -50 uA              | 50 pF                 |          |
| DBDIR        | õ                                  | 1.0 mA                                           | -50 uA              |                       |          |
| WROE         | 0                                  | 1.0 mA                                           |                     | 50 pF                 |          |
| -DACWR       | 0                                  |                                                  | -50 uA              | 50 pF                 |          |
|              |                                    | 1.0 mA                                           | -50 uA              | 100 pF                |          |
| -DACRD       | 0                                  | 1.0 mA                                           | -50 uA              | 100 pF                |          |
| DAC8         | 0                                  | 0.5 mA                                           | -50 uA              | 50 pF                 |          |
| -RWCAS       | 0                                  | 1.0 mA                                           | -50 uA              | 50 pF                 |          |
| IADSTAT      | 0                                  | 1.0 mA                                           | -50 uA              | 50 pF                 |          |
| IAD7-0       | I/O                                | 1.0 mA                                           | -50 uA              | 50 pF                 |          |
| RD/-WR       | 0                                  | 1.0 mA                                           | -50 uA              | 50 pF                 |          |
| -AS          | 0                                  | 1.0 mA                                           | -50 uA              | 50 pF                 |          |
| -DS          | 0                                  | 1.0 mA                                           | -50 uA              | 50 pF                 |          |
| SWAP         | ō                                  | 1.0 mA                                           | -50 uA              | 50 pF                 |          |
| MDT2-0       | õ                                  | 1.0 mA                                           | -50 uA              | 50 pF                 |          |
| MA7-0        | 0                                  | 1.0 mA                                           | -50 uA              | 130 pF                |          |
| LA13         | 0                                  | 1.0 mA                                           | -50 uA              | 80 pF                 |          |
| LA15<br>LA24 | 0                                  |                                                  |                     |                       |          |
|              |                                    | 1.0 mA                                           | -50 uA              | 80 pF                 |          |
| LA24         | 0                                  | 1.0 mA                                           | -50 uA              | 100 pF                |          |
| -RAS1        | 0                                  | 1.0 mA                                           | -50 uA              | 100 pF                |          |
| -RAS0        | 0                                  | 1.0 mA                                           | -50 uA              | 100 pF                |          |
| -CAS12       | 0                                  | 1.0 mA                                           | -50 uA              | 100 pF                |          |
| -CAS34       | 0                                  | 1.0 mA                                           | -50 uA              | 100 pF                |          |
| WE7-0        | 0                                  | 1.0 mA                                           | -50 uA              | 50 pF                 |          |
| -DTOE        | 0                                  | 1.0 mA                                           | -50 uA              | 160 pF                |          |
|              | a an a fining a surger of a surger |                                                  |                     |                       |          |
|              |                                    |                                                  |                     |                       |          |
| B-2          |                                    |                                                  |                     |                       |          |
|              |                                    | DWG DBA                                          |                     | RN DIGITA             | <b>L</b> |
|              |                                    |                                                  |                     |                       |          |
|              |                                    | 00415                                            |                     | SHT                   | 0        |
|              |                                    | SCALE<br>OPRIETARY TO WDC A<br>WITHOUT WRITTEN A |                     |                       | -        |

Table B-1. Output Specifications

Electrical Specifications

# WD95C01 (PDM) I/O ELECTRICAL SPECIFICATIONS

# PAM AC Specification

SCLK period: 16 ns minimum, 16.7 ns typical. PCLK period: 13.5 ns minimum, 15.4 ns or 22.2 ns typical. CLK rise and fall time (0.4V to 2.4V): 2.5 ns maximum. All outputs rise and fall time (10% to 90%): t.b.d. Input capacitance: 10 pF maximum.

# PDM DC Specification

Absolute maximum ratings:

| Voltages on all imputs and outputs with respects to GN | ND0.3 V to 7.0 V  |
|--------------------------------------------------------|-------------------|
| Operating ambient temperture                           | 0° C ≤ TA ≤ 65° C |
| Storage temperature                                    | 65° C to 150° C   |

DC Characteristics:

|                                      | Min  | Max    | Unit | Condition          |
|--------------------------------------|------|--------|------|--------------------|
| Supply voltage (VCC)                 | 4.5  | 5.5    | v    |                    |
| Input low voltage (VIL)              | -0.3 | 0.8    | v    |                    |
| Input high voltage (VIH)             | 2.0  | VCC    | v    |                    |
| Output low voltage (VOL)             |      | 0.4    | v    | Refer to Table B-2 |
| Output high voltage (VOH)            | 2.4  | VCC    |      | Refer to Table B-2 |
| Input leakage current (ILI)          |      | ±10    | uA   | VIN=0 to VCC       |
| Tri-state output leakage current (IC | DL)  | ±10    | uA   | VOUT=0.4 V to VCC  |
| Power supply current (ICC)           |      | t.b.d. | mA   |                    |

Note 1: All inputs have static charge and latch up portection circuits.

Note 2: All inputs including bi-directional pads have 20K ohm pull-up resistors.

B-3

|                                      |             | WESTERN                                            | DIGITA      | Ĺ        |                     |
|--------------------------------------|-------------|----------------------------------------------------|-------------|----------|---------------------|
|                                      | DWG<br>SIZE | DRAWING NUMBER                                     |             |          | REV.                |
|                                      | SCAL        |                                                    | SHT         | OF       |                     |
| RMATION IS CONFIDENTIAL AND PROPRIET | ARY TO N    | NDC AND SHALL NOT BE REP<br>TEN AUTHORIZATION FROM | WESTERN DIG | URTHER D | ISCLOSED<br>ORATION |

THIS INFOR TO ANYON 93-000032-00

# Appendix B

| Pad Names       | 10  | IOL (Min)<br>@ 0.4V | IOH (Min)<br>@ 2.4V | Capacitive<br>Loading (max) |
|-----------------|-----|---------------------|---------------------|-----------------------------|
| IAD7-IAD0       | I/O | 4.20 mA             | -50 uA              | 50                          |
| RMWE            | 0   | 1.00 mA             | -50 uA              | 50                          |
| SLC             | ō   | 4.20 mA             | -50 uA              | 50                          |
| SLD/TOUT        | 0   | 4.20 mA             | -50 uA              | 50                          |
| PD31-PD0        | I/O | 4.20 mA             | -50 uA              | 50                          |
| VCLK            | Ο.  | 4.20 mA             | -50 uA              | 30                          |
| HSYNC           | 0   | 4.20 mA             | -50 uA              | 70                          |
| VSYNC           | 0   | 4.20 mA             | -50 uA              | 70                          |
| BLANK           | 0   | 4.20 mA             | -50 uA              | 30                          |
| VDATA7VDATA0    | 0   | 4.20 mA             | -50 uA              | 30                          |
| -DACWR (-DACWE) | 0   | 4.20 mA             | -50 uA              | 50                          |
| -DACRD (-DACRD) | 0   | 4.20 mA             | -50 uA              | 50                          |
| SELVD           | 0   | 4.20 mA             | -50 uA              | 50                          |
| CLKSEL2-CLKSEL0 | 0   | 0.80 mA             | -50 uA              | 50                          |
| -ENVGA          | 0   | 4.80 mA             | -50 uA              | 100                         |
| SE12A, SE34A,   |     |                     |                     |                             |
| SE12B, SE34B    | 0   | 4.20 mA             | -50 uA              | 70                          |
| SC13,SC24       | 0   | 4.20 mA             | -50 uA              | 70                          |
| SD6,SD5         | I/O | 4.20 mA             | -50 uA              | 100                         |

Table B-2. Output Specifications



# TIMING DIAGRAMS

# RESET INITIALIZATION TIMING

Table C-1. Reset initialization Timing Parameter

| Symbol              | Timing Parameter                                         | Min                | Max |
|---------------------|----------------------------------------------------------|--------------------|-----|
| tew *               | Reset high period                                        | 20 <sup>t</sup> c  |     |
| t poc t             | -BIOS OE delay from falling edge of RESET                | 40t c              |     |
| t <sub>DSTP</sub> * | STRAP DATA valid after falling edge of RESET (hold time) | 4tc                |     |
| t ROELT             | Initial -BIOS OE low period after RESET                  | 160 <sup>t</sup> c |     |
| tBRCT               | Read Cycle Time after RESET                              | 23tc               |     |

Apply to both PAM and PDM
 † Apply to PAM only

|   | • |   |   |
|---|---|---|---|
| Ļ | , | • | l |
|   |   |   |   |

|                                        |             | and a second sec |        |    | and the second |
|----------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----|------------------------------------------------------------------------------------------------------------------|
|                                        |             | WESTERI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DIGITA | ٩2 |                                                                                                                  |
|                                        | DWG<br>SIZE | DRAWING NUMBER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |    | REV.                                                                                                             |
|                                        | A           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |    |                                                                                                                  |
|                                        | SCALE       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SHT    | OF |                                                                                                                  |
| FORMATION IS CONFIDENTIAL AND PROPRIET |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |    |                                                                                                                  |
|                                        |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        |    |                                                                                                                  |

THIS INFOR TO ANYON 93-000032-00



Timing Diagrams

# MICRO CHANNEL INTERFACE TIMING

This section provides the specification for critical timing parameters for Micro Channel interface. Timing parameters related to PAM are listed separately.

# Setup Cycle

This occurs during system configuration following reset. -CD SETUP is pulled low by writing to I/O Port 96H. Then Adapter ID is read from I/O registers 100H and 101H using default cycles. Next an asynchronous extended I/O write cycle is performed to 102H.



Appendix C

Table C-2. Setup Cycle Timing (Refer to the Micro Channel Spec)

| Timing Parameter                                      | Min/Max   |  |
|-------------------------------------------------------|-----------|--|
| CHRESET active (high) pulse width                     | 100/ - ns |  |
| -CD SETUP (n) active (low) to -ADL active (low)       | 15/ - ns  |  |
| -CD SETUP (n) hold from -ADL inactive (high)          | 25/ - ns  |  |
| -CD SETUP (n) hold from -CMD active (low)             | 30/ - ns  |  |
| CD CHRDY (n) inactive (low) form -CD SETUP (n) active | -/100 ns  |  |

# Default Cycle

Reading of POS registers and reading/writing of DAC registers are done using this cycle.



Timing Diagrams

| Table | C-3. | 1/0 1 | and  | Memory   | Defa | ault C | ycle | (200  | nanoseco | nd minimum) |  |
|-------|------|-------|------|----------|------|--------|------|-------|----------|-------------|--|
|       | (Mir | n/Max | c Pa | rameters | are  | from   | the  | Micro | Channel  | Spec)       |  |

|                  | Timing Parameter                                     | Min/Max   | PAM     |
|------------------|------------------------------------------------------|-----------|---------|
| 1                | Status active (low) from ADDRESS, M/-10, valid       | 10/ - ns  |         |
| 2                | -CMD active (low) from Status active (low)           | 55/ - ns  |         |
| 3                | -ADL active (low) from ADDRESS, M/IO, valid          | 45/ - ns  |         |
| 4                | -ADL active (low) to -CMD active (low)               | 40/ - ns  |         |
| 5                | -ADL active (low) from Status active (low)           | 12/ ~ ns  |         |
| 6                | -ADL pulse width                                     | 40/ - ns  |         |
| 7                | Status hold from -ADL inactive (high)                | 25/ - ns  |         |
| 8                | ADDRESS, M/-IO, hold from -ADL inactive              | 15/ - ns  |         |
|                  | DBDIR change from status active (low)                | -/-       | -/40 ns |
| 10               | DBDIR change from -CMD high                          | -/-       | -/40 ns |
| 11               | -DBEN change from -S0, S1                            | -/-       | -/35 ns |
| 12               | -DBEN change from -CMD high                          | -/-       | -/30 ns |
| 13               | -CD DS 16 active (n) (low) from ADDRESS, M/-IO valid | -/ 55 ns  |         |
| 14               | -CD SFDBK active (low) from ADDRESS, M/-IO valid     | -/ 60 ns  |         |
| 15               | -CMD active (low) from Address valid                 | 85/ - ns  |         |
| 16               | -CMD pulse width                                     | 90/ - ns  |         |
| 17               | Write data setup to -CMD active (low)                | 0/ - ns   |         |
| 18               | Write data hold from -CMD inactive (high)            | 30/ - ns  |         |
| 19               | Status to Read Data valid (Access Time)              | -/125 ns  |         |
| 20               | Read data valid from -CMD active (low)               | -/60 ns   |         |
| 21               | Read data hold from -CMD inactive (high)             | 0/ - ns   |         |
| 22               | Read data bus tri-state from -CMD inactive (high)    | -/40 ns   |         |
| 23               | -CMD active to next -CMD active                      | 190/ - ns |         |
| 234              | -CMD inactive to next -CMD active                    | 80/ - ns  |         |
| t <sub>23B</sub> | -CMD inactive to next -ADL active                    | 40/ - ns  |         |
| 124              | Next Status active (low) from Status inactive        | 30/ - ns  |         |
| t 25             | Next Status active (low) to -CMD inactive            | -/ 20 ns  |         |

# Asynchronous Extended Cycle (General Case)

Access to all registers in PWGA-1 or the BIOS EPROM uses this cycle. An Asynchronous Extended cycle occurs when the chip set releases CD CHRDY asychronously. However, the chip set provides the Read data within the specified time form CD CHRDY release. The timing sequence is illustrated by the Figure C-4. Figure C-4 shows only the parameters additional to the default cycle. All other parameters are the same as the default cycle.

|         | C-5     |
|---------|---------|
| WESTERN | DIGITAL |
| NUMBER  | REV.    |

OF

SHT

THIS INFORMATION IS CONFIDENTIAL AND PROPRIETARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHER DISCLOSED TO ANYONE OTHER THAN WDC EMPLOYEES WITHOUT WRITTEN AUTHORIZATION FROM WESTERN DIGITAL CORPORATION 93-000032-00

DRAWING NUMBER

DWG SIZE

SCALE





WESTERN DIGITAL DWG SIZE DRAWING NUMBER REV. A SCALE SHT OF THIS INFORMATION IS CONFIDENTIAL AND PROPRIETARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHER DISCLOSED TO ANYONE OTHER THAN WDC EMPLOYEES WITHOUT WRITTEN AUTHORIZATION FROM WESTERN DIGITAL CORPORATION

93-000032-00









| Symbol | Timing Parameter                         | Min | Max |
|--------|------------------------------------------|-----|-----|
| h      | SA[19-0] valid to IOCHRDY (BALE is high) | -   | 65* |
| la l   | -IOR, -MEMR, -IOW valid to -DBEN low     | 35  | -   |
| a      | SA[19-0] valid to -IO CS16               | -   | 55  |
| la l   | DBDIR delay from -IOR, -MEMR             | -   | 40  |
| •      | -IOR invalid to data valid               | 40  | -   |
| •      | SA[19-0] invalid to -10 CS16             | -   | 55  |
| 7      | -IOR high to DBDIR low                   | -   | 40  |
| •      | IOCHRDY high to valid read data          | -   | 55  |
| •      | -IOW, -MEMR, -IOR high to DBENN high     | -   | 30  |
| 10     | Write data hold from IOCHRDY             | 0   | -   |
| 11     | Read data setup to -IOR high             | 40  | -   |

# Table C-5. AT Response Time

 $^{\circ}$  If no command (MEMR, IOR, IOW) becomes active IOCHRDY will time out and go high after four (4) ATCLK cycles.

# VRAM MEMORY INTERFACE TIMING

Page mode cycle will follow the standard entry cycle if the row address of subsequent access is the same. Page mode terminates, if operations are completed, a memory refresh request is pending, different row address in next access or RAS low width = 50.

|                                                                                             |             | ٨                                                 |                     | C-11         |                     |
|---------------------------------------------------------------------------------------------|-------------|---------------------------------------------------|---------------------|--------------|---------------------|
|                                                                                             |             | WESTERI                                           | N DIG               | TAL          |                     |
|                                                                                             | DWG<br>SIZE | DRAWING NUMBER                                    |                     |              | REV.                |
|                                                                                             | SCAL        | E                                                 | SHT                 | OF           |                     |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIETA<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO      | WDC AND SHALL NOT BE RE<br>TEN AUTHORIZATION FROM | PRODUCED<br>WESTERI | OR FURTHER D | ISCLOSED<br>ORATION |



# Timing Diagrams

| Parameter                                   | Symbol            | Min                           | Max                   |  |
|---------------------------------------------|-------------------|-------------------------------|-----------------------|--|
|                                             |                   | ••                            |                       |  |
| Random read/write cycle time                | tRC               | (12+RPW+EW+RH) <sup>t</sup> c | -                     |  |
| Page mode cycle time                        | t <sub>PC</sub>   | (5+CPW+PW)tc                  | -                     |  |
| -RAS precharge time                         | tRP               | (5+RPW) <sup>t</sup> c        | -                     |  |
| -CAS precharge time                         | t <sub>CP</sub>   | (2+CPW)tc                     | -                     |  |
| -RAS pulse width                            | TRAS              | (7+EW+RH) <sup>t</sup> c      | 500 <sup>t</sup> c    |  |
| -RAS to -CAS delay                          | tRCD              | (4+RH) <sup>t</sup> c         | -                     |  |
| -CAS pulse width                            | tCAS              | (3+EW) <sup>t</sup> c*        | -                     |  |
| Row address setup                           | tASR              | 2tc                           | -                     |  |
| Row address hold                            | t <sub>RAH</sub>  | (2+RH) <sup>t</sup> c         | -                     |  |
| Column address setup                        | tASC              | 2 <sup>t</sup> c              | -                     |  |
| Column address hold                         | tCAH              | (3+EW) <sup>t</sup> c*        | -                     |  |
| -CAS high to -RAS<br>precharge time         | t <sub>CRP</sub>  | (5+RPW) <sup>t</sup> c        | -                     |  |
| -OE low to read data<br>valid               | tOEA              | -                             | (2+EW) <sup>t</sup> c |  |
| -OE low to read data<br>valid for page mode | <sup>†</sup> POEA | -                             | (3+PW) <sup>t</sup> c |  |
| Access time from -RAS                       | TRAC              | (6+RH+EW)t <sub>C</sub>       | -                     |  |
| Access time from -CAS                       | tCAC              | (2+EW) <sup>t</sup> c         | -                     |  |
| Read data setup time                        | t.                | 32                            | -                     |  |
| Read data hold time                         | th                | 0                             | -                     |  |

# Table C-6. VRAM Read Cycle

\*under page mode cycle, EW = PW

.

\*\* RPW, EW, CPW, PW and RH are all memory wait control parameters. Their definitions are given in Fig 2-10b.

C-13

| WESTERN DIGITAL |                                                     |     |    |      |
|-----------------|-----------------------------------------------------|-----|----|------|
| DWG<br>SIZE     | DRAWING NUMBER                                      |     |    | REV. |
| SCAL            | E                                                   | SHT | OF |      |
|                 | WDC AND SHALL NOT BE REPP<br>TEN AUTHORIZATION FROM |     |    |      |

C

# Appendix C

# **VRAM Write Cycle**

Page mode cycle will follow the standard entry cycle if the row address of subsequent access is the same. Page mode terminates if operations are complete, a memory refresh request is pending, different row address in next access or RAS low width = 50.



# Timing Diagrams

| Parameter                          | Symbol           | Min                    | Max |  |
|------------------------------------|------------------|------------------------|-----|--|
| Write Command to<br>-RAS lead time | t <sub>RWL</sub> | (3+EW) <sup>t</sup> c* | -   |  |
| Write Command to<br>-CAS lead time | tCWL             | (3+EW) <sup>t</sup> c* | -   |  |
| Setup time                         | tRCS             | tc                     | -   |  |
| Write command pulse<br>width       | twp              | (3+EW) <sup>t</sup> c* | -   |  |
| Write Command to<br>-CAS lead time | tcw              | (3+EW) <sup>t</sup> c* | -   |  |
| Data-in setup time                 | tos              | 0                      | -   |  |
| Data-in hold time                  | tDH              | ⊅tc                    | -   |  |
| Write-per-bit setup<br>time        | twes             | ⊅c                     | -   |  |
| Write-per-bit hold<br>time         | t wBH            | (3+RH) <sup>t</sup> c  | -   |  |
| Write bit selection<br>setup time  | tws              | ≵c                     | -   |  |
| Write bit selection<br>hold time   | t <sub>WH</sub>  | (2+RH) <sup>t</sup> c  | -   |  |

Table C-7. VRAM Write Cycle

"under page mode cycle, EW = PW

|                                                                                      | C-15                                                                                                      |         |
|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------|
|                                                                                      | WESTERN DIGITAL                                                                                           |         |
|                                                                                      | DWG DRAWING NUMBER                                                                                        | REV.    |
|                                                                                      | SCALE SHT OF                                                                                              |         |
| SINFORMATION IS CONFIDENTIAL AND PROPRIET,<br>ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHER D<br>UT WRITTEN AUTHORIZATION FROM WESTERN DIGITAL CORF | ORATION |
| 032-00                                                                               |                                                                                                           |         |

THIS INFOR TO ANYONI 93-000032-00



# VRAM Transfer Read Cycle Timing

This cycle happens during retrace time where VRAM serial port is in standby mode.


Timing Diagrams

| Parameter                           | Symbol           | Min                   | Max |  |
|-------------------------------------|------------------|-----------------------|-----|--|
| -DT low setup time                  | t <sub>TS</sub>  | 2 <sup>t</sup> c      | -   |  |
| -DT low hold time<br>after -RAS low | <sup>t</sup> RTH | (8+RH) <sup>t</sup> c | -   |  |
| -DT low hold time<br>after -CAS low | tстн             | 4t <sub>C</sub>       | -   |  |
| -DT high to -RAS<br>high delay      | t TRL            | (1+EW) <sup>t</sup> c | -   |  |
| -DT high to -CAS<br>high delay      | tстн             | (1+EW)tc              | -   |  |

Table C-8. VRAM Data Transfer Read Cycle

\_\_\_\_

|                                                                                             |                                                                  | C-17                                          |                     |
|---------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------|---------------------|
|                                                                                             | WESTERI                                                          | DIGITAL                                       |                     |
|                                                                                             | DWG<br>SIZE                                                      |                                               | REV.                |
|                                                                                             | SCALE                                                            | SHT OF                                        |                     |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET,<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO WDC AND SHALL NOT BE REP<br>IT WRITTEN AUTHORIZATION FROM | PRODUCED OR FURTHER D<br>WESTERN DIGITAL CORP | ISCLOSED<br>ORATION |
| 93-000032-00                                                                                |                                                                  |                                               |                     |

C



Timing Diagrams

| Parameter                      | Symbol           | Min                    | Max | Range<br>tc=16.667ni |
|--------------------------------|------------------|------------------------|-----|----------------------|
| -CAS before -RAS<br>setup time | tCSR             | 3tc                    | -   | 50                   |
| -CAS before -RAS<br>hold time  | t CHR            | (4+RH) <sup>t</sup> c  | -   | 66-83                |
| -RAS rising to -CAS<br>falling | t <sub>RPC</sub> | (2+RPW) <sup>t</sup> c | -   | 33-83                |

Table C-9. VRAM CAS Before RAS Refresh Timing

C-19

|                                                                                            | WESTERI                        | N DIGITAL             |         |
|--------------------------------------------------------------------------------------------|--------------------------------|-----------------------|---------|
|                                                                                            |                                |                       | REV.    |
|                                                                                            | SCALE                          | SHT OF                |         |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO WDC AND SHALL NOT BE RE | PRODUCED OR FURTHER D | ORATION |

93-000032-00

C



| Parameter                             | Symbol | Min              | Мах                         |
|---------------------------------------|--------|------------------|-----------------------------|
| SE† pulse width                       | tSOE   | 3 <sup>t</sup> C | -                           |
| SE† precharge time                    | tsop   | 5t c             | -                           |
| SC* pulse width                       | t SCL1 | 4tc              | -                           |
| SC <sup>•</sup> precharge time        | t SCH1 | 4t c             | -                           |
| serial output hold                    | t son  | 5tc              | -                           |
| serial output access<br>time from SE† | tSOA   | -                | 1.5 <sup>t</sup> c<br>(max) |
| SC <sup>*</sup> pulse width           | t scl2 | 2 <sup>t</sup> c | -                           |
| SC* precharge time                    | t sch2 | 2 <sup>t</sup> c | -                           |
| LDCLK high time                       | t LDH  | tc               | -                           |
| LDCLK low time                        | t LDL  | tc               | -                           |
| SEL1 high time                        | t SELH | 2 <sup>t</sup> c | -                           |
| SEL1 low time                         | t SELL | 2 <sup>t</sup> c | -                           |

### Table C-10. Serial Data Read Cycle

† SE12A, SE12B, SE34A, SE34B, SE only toggles during active display period in 640x480 mode using 64Kx4. It stays high or low for all other modes.

• SC13, SC24

|                                                                                            | C-21                                                                                                     |          |
|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------|
|                                                                                            | WESTERN DIGITAL                                                                                          |          |
|                                                                                            | DRAWING NUMBER                                                                                           | REV.     |
|                                                                                            | SCALE SHT OF                                                                                             |          |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO WDC AND SHALL NOT BE REPRODUCED OR FURTHER I<br>JT WRITTEN AUTHORIZATION FROM WESTERN DIGITAL COR | PORATION |
| 93-000032-00                                                                               |                                                                                                          |          |



| Symbol            | Timing Parameter                                                                          | Min | Max                |
|-------------------|-------------------------------------------------------------------------------------------|-----|--------------------|
| t <sub>BLNK</sub> | Delay of BLANK from the rising edge of VCLK                                               | 3   | t <sub>pc</sub> -3 |
| t <sub>VD</sub>   | Delay of VDATA from the rising edge of VCLK<br>(same as <sup>t</sup> HVD in Figure 4.6.2) | 3   | t <sub>pc</sub> -3 |
| TDHSYNC           | Delay of HSYNC from the rising edge of VCLK                                               | 3   | t <sub>pc</sub> -3 |

### Table C-11. Video Delay Timing Parameters

### Table C-12. Video Time Parameter Relationship to Video Registers

| Symbo                | ı | Video Register Programming E | Video Register Programming Equation |        | Units |  |
|----------------------|---|------------------------------|-------------------------------------|--------|-------|--|
| H total              |   | [(02E8)* +1]x8               | 1999                                | pixels |       |  |
| Hdisp                | = | [(06E8)+1]x8                 |                                     | pixels |       |  |
| Hsync                | = | (Bits 4-0; OEE8)** x8        |                                     | pixels |       |  |
| Htp                  | = | [(Oae8)x8]-H <sub>disp</sub> |                                     | pixels |       |  |
| Ныр                  | = | H total -H syncw-(0AE8)x8    |                                     | pixels |       |  |
| V <sub>totai</sub> † | = | [(12E8)]+1                   |                                     | lines  |       |  |
| V <sub>disp</sub> t  | = | [(16E8)]+1                   |                                     | lines  |       |  |
| Vsync                | = | (Bits 4-0; 1EE8)/2           |                                     | lines  |       |  |
| Vtpt                 | = | [(1AE8)]-[(16E8)]            | lines                               |        |       |  |
| V <sub>bp</sub> †    | - | Vtotal-Vsyncw-(1AE8)         |                                     | lines  |       |  |

\* (02E8) - content of register 02E8H

\*\* (Bits 4-0; 0EE8) - value of Bits 4-0 for register 0EE8H

† The true value of these parameters are controlled by bit 2 and bit 1 of 22E8 register. See the table below.

| Regist           | er 22E8          |                                                 |
|------------------|------------------|-------------------------------------------------|
| bit 1            | bit 2            | Function                                        |
| 0<br>1<br>0<br>1 | 0<br>0<br>1<br>1 | skip y2 and y1<br>skip y2<br>skip y1<br>no skip |

|                                           |             |                |      | C-23 |      |
|-------------------------------------------|-------------|----------------|------|------|------|
|                                           |             | WESTER         | DIGI | TAL  |      |
|                                           | DWG<br>SIZE | DRAWING NUMBER |      |      | REV. |
|                                           | SCAL        | E              | SHT  | OF   |      |
| INFORMATION IS CONFIDENTIAL AND PROPRIETA |             |                |      |      |      |

93-000032-00

THI





| Table C-13. | Delay from | SCLK for | Interchip | Timina | Parameters |
|-------------|------------|----------|-----------|--------|------------|
|-------------|------------|----------|-----------|--------|------------|

| Symbol           | Timing Parameter                           | PAM/PDM     | Min | Max   |
|------------------|--------------------------------------------|-------------|-----|-------|
| tio              | WROE active from rising edge of SCLK       | РАМ         | -   | 26 ns |
| tii              | MDT valid from rising edge of SCLK         | PAM         | -   | 26 ns |
| t <sub>12</sub>  | -RWCAS change from rising edge of SCLK     | PAM         | -   | 30 ns |
| t <sub>i3a</sub> | SWAP valid from rising edge of SCLK        | PAM         | -   | 26 ns |
| t <sub>i3b</sub> | IADSTAD valid from rising edge of SCLK     | PAM         | -   | 35 ns |
| t <sub>id</sub>  | RD/-WR valid from rising edge of SCLK      | PAM         | -   | 35 ns |
| t <sub>15</sub>  | -AS change from rising edge of SCLK        | PAM         | -   | 35 ns |
| t <sub>io</sub>  | -DS change from rising edge of SCLK        | PAM         | -   | 26 ns |
| t 17             | Addr. valid from rising edge of SCLK       | PAM         | -   | 35 ns |
| t <sub>ið</sub>  | Write Data valid from rising edge of SCLK  | PAM         | -   | 35 ns |
| t <sub>m1</sub>  | -RAS low from rising edge of SCLK          | PAM         | -   | 28 ns |
| t <sub>m2</sub>  | PD bus WPWGA-1 Mask valid from rising edge | of SCLK PDM | -   | 31 ns |

### Table C-14. Interchip Relative Timing Parameters

| Symbol            | Timing Parameter                                         | РАМ                                                              | PDM       |
|-------------------|----------------------------------------------------------|------------------------------------------------------------------|-----------|
| tswa              | Setup time for WROE to falling edge of -RAS              | (2 <sup>t</sup> C+ <sup>t</sup> m1- <sup>t</sup> 10)             |           |
| t <sub>SDWM</sub> | Setup time for MDT to failing edge of -RAS               | (2t c+ tm1- ti1)                                                 |           |
| t <sub>HDWM</sub> | Hold time for MDT from falling edge of -RAS              | (3tc-tm1+ til)                                                   |           |
| tswm              | Setup time for PD Write_mask to falling edge of -RAS     | $(2^{t}c+t_{m1}-t_{m2})$                                         |           |
| t+wm              | Hold time for PD Write_mask from falling edge<br>of -RAS | (3 <sup>t</sup> C <sup>-t</sup> m1 <sup>+</sup> <sup>t</sup> m2) |           |
| t SRWT            | Setup time for MDT to falling edge of -RWCAS             | (2tc+ti2-ti1)                                                    |           |
| t <sub>HRWT</sub> | Hold time for MDT from rising edge of -RWCAS             | (tc-tg+ti)                                                       |           |
| t SPC             | Setup time for IAD control to falling edge<br>of -RWCAS  | (4 <sup>t</sup> c- <sup>t</sup> i3+ <sup>t</sup> i2)             |           |
| t <sub>HPC</sub>  | Hold time for IAD control from falling edge of -RWCAS    | (2 <sup>t</sup> C+ <sup>†</sup> 13- <sup>†</sup> 12)             |           |
| tASL              | -AS low time)                                            | (2 <sup>t</sup> c)                                               |           |
| tDSL              | -DS low time                                             | (2tc) for write, (3tc) for read                                  |           |
| t SIAD            | Setup time for IAD address to rising edge of -AS         | (2tc+t15 - t17)                                                  |           |
| t <sub>HIAD</sub> | Hold time for IAD address from rising edge of -AS        | (tc-tis+ti7)                                                     |           |
| t SIRD            | Setup time for IAD read data to rising edge of -DS       | (2 <sup>t</sup> c- <sup>t</sup> is + <sup>t</sup> is)            |           |
| t <sub>HIRD</sub> | Hold time for IAD read data from rising edge of -DS      | (t <sub>C</sub> +t <sub>i8</sub> - t <sub>i6</sub> )             |           |
| t siwd            | Setup time for IAD write data to rising edge of -DS      | $(2^{t}c^{-t}i_{9} + t_{16})$                                    |           |
| t HIWD            | Hold time for IAD write data from rising edge of -D      | S (2 <sup>t</sup> C+ <sup>t</sup> ig - <sup>t</sup> i6)          |           |
| t <sub>RDS</sub>  | IAD read data access time                                |                                                                  | max 38 ns |

| C-26                                                                                       |                                |                                              |          |  |
|--------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------------|----------|--|
|                                                                                            |                                | V DIGITAL                                    |          |  |
|                                                                                            |                                |                                              | REV.     |  |
|                                                                                            | SCALE                          | SHT OF                                       |          |  |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO WDC AND SHALL NOT BE RE | PRODUCED OR FURTHER D<br>WESTERN DIGITAL COR | PORATION |  |
| 3-000032-00                                                                                |                                |                                              |          |  |



| Symbol            | Timing Parameter                                                                      | Min             | Max  |
|-------------------|---------------------------------------------------------------------------------------|-----------------|------|
| DWL               | -DACWR low time (PDM)                                                                 | 51 pc           | -    |
| t DWH             | -DACWR high time (PDM)                                                                | 5tpc            | -    |
| tswD              | Setup time for Write Data to -DACWR                                                   | 4tpc            | -    |
| t HWD             | Hold time for Write Data from -DACWR                                                  | 2t pc           | -    |
| t <sub>DI</sub>   | Delay of -DACWR(PDM) from rising edge of PCLK                                         | -               | 30   |
| 102               | Delay of VDATA<7:0> from rising edge of PCLK                                          | -               | 30   |
| tvc               | Output Video Pixel Clock Period                                                       | t <sub>pc</sub> | 2tpc |
| tsvD              | Setup time for Video Data to rising edge of VCLK                                      | 3               |      |
| t HVD             | Hold time for Video Data from rising edge of VCLK (same as $t_{vel}$ in Figure 4.4.1) | 3               |      |
| tACT              | SELVD high to -DACWR/-DACRD actively driven low                                       | 2t pc           |      |
| t <sub>Dis</sub>  | -DACRD/-DACWR inactive to SELVD low                                                   | t <sub>po</sub> |      |
| tvact             | -ENVGA high to VDATA, BLANK, HSYNC and VSYNC active                                   | t <sub>c</sub>  |      |
| t <sub>VDIS</sub> | VDATA, BLANC, HSYNC and VSYNC inactive to -ENVGA low                                  | tc              |      |

| C-28                                                                                                        |                                   |                                                          |
|-------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------|
|                                                                                                             | WESTERN                           | DIGITAL                                                  |
|                                                                                                             | DWG DRAWING NUMBER                | REV.                                                     |
|                                                                                                             | SCALE S                           | HT OF                                                    |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET.<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU<br>33-000032-00 | ARY TO WDC AND SHALL NOT BE REPRO | DUCED OR FURTHER DISCLOSED<br>ESTERN DIGITAL CORPORATION |

# **D** Pin Diagrams

# WD95C00 (PAM)



Figure D-1. WD95C00 132-Pin JEDEC Flat Pack

| Pin | Name       | Pin | Name         | Pin | Name          | Pin | Name          |
|-----|------------|-----|--------------|-----|---------------|-----|---------------|
| 1   | VSS        | 24  | -WE0 (O)     | 47  | BSA10 (O)     | 70  | VDD           |
| 2   | SELVD (I)  | 25  | -WE1 (O)     | 48  | BSA11 (O)     | 71  | A8 (I)        |
| 3   | MDT0 (O)   | 26  | -WE2 (O)     | 49  | BSA12 (O)     | 72  | A9 (I)        |
| 4   | MDT1 (0)   | 27  | -WE3 (O)     | 50  | VDD           | 73  | A10 (l)       |
| 5   | MDT2 (0)   | 28  | -WE4 (O)     | 51  | VSS           | 74  | A11 (I)       |
| 6   | WROE (O)   | 29  | -WE5 (O)     | 52  | RESET (1)     | 75  | A12 (I)       |
| 7   | SWAP (O)   | 30  | -WE6 (O)     | 53  | BSA13 (O)     | 76  | A13 (I)       |
| 8   | -RWCAS (O) | 31  | -WE7 (O)     | 54  | BSA14 (O)     | 77  | A14 (I)       |
| 9   | VSS        | 32  | -DT/-OE (O)  | 55  | -DS/IO16 (O)  | 78  | A15 (I)       |
| 10  | MA0 (O)    | 33  | VSS          | 56  | -SBHE (I)     | 79  | A16 (I)       |
| 11  | MA1 (0)    | 34  | LA13 (O)     | 57  | MIO/-MEMR (I) | 80  | A17 (I)       |
| 12  | MA2 (0)    | 35  | LA24 (O)     | 58  | -S1/-IOR (I)  | 81  | A18 (I)       |
| 13  | MA3 (O)    | 36  | -BIOS OE (O) | 59  | -S0/-MEMW (I) | 82  | A19 (I)       |
| 14  | MA4 (0)    | 37  | BSA0 (O)     | 60  | -CMD/-IOW (I) | 83  | VSS           |
| 15  | MA5 (0)    | 38  | BSA1 (O)     | 61  | -ADL/BALE (I) | 84  | ATCLK (I)     |
| 16  | MA6 (O)    | 39  | BSA2 (O)     | 62  | A0 (I)        | 85  | AUP (I)       |
| 17  | VDD        | 40  | BSA3 (O)     | 63  | A1 (I)        | 86  | -SETUP/AEN(I) |
| 18  | VSS        | 41  | BSA4 (O)     | 64  | A2 (I)        | 87  | VSS           |
| 19  | MA7 (O)    | 42  | BSA5 (O)     | 65  | A3 (I)        | 88  | -IRQ (O)      |
| 20  | -CAS12 (O) | 43  | BSA6 (O)     | 66  | A4 (I)        | 89  | -CDSFDBK (O)  |
| 21  | -CAS34 (O) | 44  | BSA7 (O)     | 67  | A5 (I)        | 90  | CHRDY (O)     |
| 22  | -RAS0 (0)  | 45  | BSA8 (O)     | 68  | A6 (I)        | 91  | -DBEN (O)     |
| 23  | -RAS1 (O)  | 46  | BSA9 (O)     | 69  | A7 (I)        | 92  | DBIR (O)      |

D-1

|                                       |             | WESTERI                                       | V DIGIT   | AL          |                    |
|---------------------------------------|-------------|-----------------------------------------------|-----------|-------------|--------------------|
|                                       | DWG<br>SIZE | DRAWING NUMBER                                |           |             | REV.               |
|                                       | SCAL        | E                                             | SHT       | OF          |                    |
| ORMATION IS CONFIDENTIAL AND PROPRIET | ARY TO I    | WDC AND SHALL NOT BE RETEN AUTHORIZATION FROM | WESTERN D | R FURTHER D | SCLOSED<br>ORATION |

THIS INFO TO ANYON 93-000032-00

C

Appendix D

| Pin | Name         | Pin | Name           | Pin | Name      | Pin | Name        |
|-----|--------------|-----|----------------|-----|-----------|-----|-------------|
| 93  | VDD          | 103 | D8/SD8 (I/O)   | 113 | SCLK (I)  | 123 | RD/-WR (O)  |
| 94  | D0/SD0 (I/O) | 104 | D9/SD9 (I/O)   | 114 | DAC8 (O)  | 124 | IADSTAT (O) |
| 95  | D1/SD1 (I/O) | 105 | D10/SD10 (I/O) | 115 | VDD       | 125 | IAD0 (1/O)  |
| 96  | D2/SD2 (I/O) | 106 | D11/SD11 (I/O) | 116 | VSS       | 126 | IAD1 (1/O)  |
| 97  | D3/SD3 (I/O) | 107 | D12/SD12 (1/O) | 117 | RMWE (I)  | 127 | IAD2 (1/O)  |
| 98  | D4/SD4 (I/O) | 108 | D13/SD13 (I/O) | 118 | SLD (I)   | 128 | IAD3 (I/O)  |
| 99  | VSS          | 109 | D14/SD14 (I/O) | 119 | SLC (I)   | 129 | IAD4 (I/O)  |
| 100 | D5/SD5 (I/O) | 110 | D15/SD15 (I/O) | 120 | MC/AT (I) | 130 | IAD5 (I/O)  |
| 101 | D6/SD6 (1/O) | 111 | -DACRD (O)     | 121 | -DS (O)   | 131 | IAD6 (I/O)  |
| 102 | D7/SD7 (I/O) | 112 | -DACWR (O)     | 122 | -AS (O)   | 132 | IAD7 (I/O)  |



|                                                                                             |        | WESTERN                                            | , DIGI  |                              |         |   |
|---------------------------------------------------------------------------------------------|--------|----------------------------------------------------|---------|------------------------------|---------|---|
|                                                                                             |        | DRAWING NUMBER                                     |         |                              | REV.    | C |
|                                                                                             | SCAL   | Ε                                                  | SHT     | OF                           |         |   |
| THIS INFORMATION IS CONFIDENTIAL AND PROPRIET.<br>TO ANYONE OTHER THAN WDC EMPLOYEES WITHOU | ARY TO | WDC AND SHALL NOT BE REI<br>TEN AUTHORIZATION FROM | WESTERN | OR FURTHER D<br>DIGITAL CORP | ORATION |   |
| -000032-00                                                                                  |        |                                                    |         |                              | -       |   |

Pin Diagrams

### WD95C01 (PDM)



#### Figure D-2. WD95C01 132-Pin JEDEC Flat Pack

| Pin      | Name          | Pin  | Name        | Pin        | Name       | Pin | Name       |
|----------|---------------|------|-------------|------------|------------|-----|------------|
| 1        | VSS           | 35   | -DACV (I)   | 68         | PCLK (I)   | 101 | PD22 (I/O) |
| 2        | IAD7          | 36   | MID2 (I)    | 69         | VSS        | 102 | PD21 (I/O) |
| 3        | IAD6          | 37   | MID1 (I)    | 70         | VDD        | 103 | PD20 (I/O) |
| 4        | IAD5          | 38   | MID0 (I)    | 71         | SD11 (I)   | 104 | PD19 (I/O) |
| 5        | IAD4          | 39   | SCLK (I)    | 72         | SD10 (I)   | 105 | PD18 (I/O) |
| 6        | IAD3          | 40   | RESET (I)   | 73         | SD9 (I)    | 106 | PD17 (I/O) |
| 7        | IAD2          | . 41 | VSS         | 74         | SD8 (I)    | 107 | PD16 (I/O) |
| 8        | IAD1          | 42   | -ENVGA (O)  | 75         | SD7 (I)    | 108 | PD15 (I/O) |
| 9        | IAD0          | . 43 | CLKSEL2 (O) | 76         | SD6 (I)    | 109 | PD14 (I/O) |
| 10<br>11 | IADSTAT       | 44   | CLKSEL1 (O) | 77         | SD5 (I)    | 110 | PD13 (I/O) |
| 12       | RD/-WR<br>-AS | 45   | CLKSEL0 (O) | 78         | SD4 (I)    | 111 | PD12 (I/O) |
| 12       | -A3<br>-DS    | 46   | SD31 (I)    | 79         | SD3 (I)    | 112 | PD11 (I/O) |
| 13       | VSS           | 47   | SD30 (I)    | 80         | SD2 (I)    | 113 | PD10 (I/O) |
| 15       | SLC (O)       | 48   | SD29 (I)    | 81         | SD1 (I)    | 114 | PD9 (I/O)  |
| 16       | SLD (O)       | 49   | SD28 (1)    | 82         | SD0 (I)    | 115 | VSS        |
| 17       | VDD           | 50   | VDD         | 83         | VSS        | 116 | VDD        |
| 18       | VSS           | 51   | VSS         | 84         | SE34B (O)  | 117 | PD8 (I/O)  |
| 19       | RMWE (O)      | 52   | SD27 (I)    | 85         | SE34A (O)  | 118 | PD7 (I/O)  |
| 20       | BLANK (O)     | 53   | SD26 (I)    | 86         | SE12B (O)  | 119 | PD6 (I/O)  |
| 21       | VDATA7 (O)    | 54   | SD25 (1)    | 87         | SE12A (O)  | 120 | PD5 (I/O)  |
| 22       | VDATA6 (O)    | 55   | SD24 (1)    | 88         | SC13 (O)   | 121 | PD4 (I/O)  |
| 23       | VDATA5 (O)    | 56   | SD23 (I)    | 89         | SC24 (O)   | 122 | PD3 (I/O)  |
| 24       | VDATA4 (O)    | 57   | SD22 (1)    | <b>9</b> 0 | PD31 (I/O) | 123 | PD2 (1/O)  |
| 25       | VCLK (O)      | 58   | SD21 (I)    | 91         | PD30 (I/O) | 124 | PD1 (I/O)  |
| 26       | vss           | 59   | SD20 (I)    | 92         | PD29 (I/O) | 125 | PD0 (1/O)  |
| 27       | VDATA3 (O)    | 60   | SD19 (I)    | 93         | PD28 (I/O) | 126 | -RWCAS (I) |
| 28       | VDATA2 (O)    | 61   | SD18 (I)    | 94         | VDD        | 127 | SWAP (I)   |
| 29       | VDATA1 (O)    | 62   | SD17 (I)    | 95         | PD27 (I/O) | 128 | WROE (I)   |
| 30       | VDATA0 (O)    | 63   | SD16 (I)    | 96         | PD26 (I/O) | 129 | MDT2 (I)   |
| 31       | -DACRD (O)    | 64   | SD15 (I)    | 97         | PD25 (1/O) | 130 | MDT1 (I)   |
| 32       | -DACWR (O)    | 65   | SD14 (I)    | 98         | PD24 (1/O) | 131 | MDT0 (I)   |
| 33       | HSYNC (O)     | 66   | SD13 (I)    | 99         | VSS        | 132 | SELVD (O)  |
| 34       | VSYNC (O)     | 67   | SD12 (I)    | 100        | PD23 (I/O) |     |            |



 Image: Construction is confidential and proprietary to wide any one other than wide employees without written authorization from western digital corporation
 State
 Sht
 OF

93-000032-00



# WESTERN DIGITAL IMAGING PERSONAL WORKSTATION GRAPHICS ARRAY-1 (PWGA-1)

# **REGISTER DEFINITIONS**

Contents

## COPYRIGHT

Copyright © 1988 Western Digital Imaging. All rights reserved. No part of this publication may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language or computer language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual, or otherwise, without the prior written permission of Western Digital Imaging.

Western Digital Imaging reserves the right to make changes or improvements to the equipment, software, hardware, and documentation described herein at any time and without notice.

IBM is a registered trademark of International Business Machine Corporation.

### Rev. 1 March 1989

ii

# Contents

ій

| REGISTER | DEFINITIONS 1                               |
|----------|---------------------------------------------|
| IBM      | 8514/A Compatible Registers 1               |
|          | DAC Interface 1                             |
|          | Graphics Mode Control Register 2            |
|          | Video Timing Setup Registers 3              |
|          | Display Control Register                    |
|          | Interrupt Control Register                  |
|          | EPROM Selection Register                    |
|          | BIOS EPROM Memory Location 7                |
|          | Drawing Control                             |
|          | Current Y Position (CYP) Register 8         |
|          | Current X Position (CXP) Register 8         |
|          | Copy Y Destination/Incr 1 (CYDI) Register   |
|          | Copy X Destination/Incr 2 (CXDI) Register   |
|          | Delta Line (DL) Register 11                 |
|          | Rectangle Width/Max (RWM) Register          |
|          | Drawing Command (DC) Register               |
|          | Short-Stroke Vector Control (SSVC) Register |
|          | Background Color (BC) Register              |
|          | Foreground Color (FC) Register              |
|          | Bit-plane Write Mask (BWM) Register 17      |
|          | Bit-plane Read Mask (BRM) Register 17       |
|          | Comparison Color (CC) Register              |
|          | Background Mix (BM) Register                |
|          | Foreground Mix (FM) Register 19             |
|          | Multifunction Control (MC) Register         |
|          | Image Read/Write (IRW) Register             |
|          | Status                                      |
|          | Interrupt Status (IS) Register              |
|          | FIFO Status (FS) Register 27                |
|          | Video Status (VS) Register                  |

O

( )

C



# **Register Definitions**

## IBM® 8514/A COMPATIBLE REGISTERS

A board based on the PWGA-1 chip set is 100 percent compatible with the IBM 8514/A at the register level.

### **DAC** Interface

The 8-bit registers shown in Table 1 are used to program the external video DAC. It is possible to write and read the DAC. Once the read/write index is written, multiple read/write operations can be performed without having to set the index for each entry.

Procedure to write to the DAC:

1. Set start write color index at 02ECH.

- 2. Write three bytes (R, G, B values) at 02EDH (The index auto increments to the next write entry).
- 3. Repeat step 2 until the desired number of entries have been programmed.

Procedure to read from the DAC:

- 1. Set start read color index at 02EBH.
- Read three bytes (R, G, B values) at 02EDH (The index auto increments to the next read entry).
- Repeat step 2 until the desired number of entries have been read.

1

| Color Programming        | 8514/A            | VGA               |
|--------------------------|-------------------|-------------------|
| Look Up Table Mask (R/W) | 02EA              | 03C6              |
| Read Color Index         | 02EB (Write Only) | 03C7 (Write Only) |
| DAC State                | 02EB (Read Only)  | 03C7 (Read Only)  |
| Color Index (R/W)        | 02EC              | 03C8              |
| RGB Color Value (R/W)    | 02ED              | 03C9              |

Table 1. DAC Color Programming Registers

PWGA-1

### Graphics Mode Control Register

Graphics mode is selected by writing to the Graphics Mode Control (GMC) Register at address 4AE8h (Figure 1). This register is used by all modules within the PWGA-1. Set Bit 0 to 1 to select 8514/A graphics mode or 0 to select VGA pass through mode. Bits 1 and 3 are reserved for mode extension; set Bit 1 to 1. Bit 2 selects the screen resolution; set Bit 2 to 1 to select 1024x768 (44.9 MHz) or 0 to select 640x480 (25.175 MHz).





### Video Timing Setup Registers

There are nine registers for setting up video timing: four for horizontal, four for vertical, and one for control. These registers affect the video display of the PWGA-1. The horizontal and vertical registers are set by the selected resolution. For example, if 1024x768 is the graphics mode selected by the GMC Register, then the horizontal and vertical registers are set accordingly. Table 2 shows what register value to set depending on the resolution selection.

Figures 2 through 9 show the format for the horizontal and vertical registers. Vertical timing is programmed in line resolution. Horizontal timing is programmed in 8-pixel resolution.

|                     | Resolution |           |          |  |
|---------------------|------------|-----------|----------|--|
| Register<br>Address | 640x480    | 1024x     | 768      |  |
| 02E8                | 63h        | 9Dh       |          |  |
| 06E8                | 4Fh        | 7Fh       |          |  |
| 0AE8                | 52h        | 81        | h        |  |
| OEE8                | 2Ch        | 16h       |          |  |
|                     | 640x480x4  | 640x480x8 | 1024x768 |  |
| 12E8                | 830h       | 418h      | 660h     |  |
| 16E8                | 779h       | 3BBh      | 5FBh     |  |
| 1AE8                | 7A8h       | 3D2h      | 600h     |  |
| 1EE8                | 22h        | 22h       | 08h      |  |
| 22E8                | 21h        | 23h       | 33h      |  |

| Table 2. Settings for Video Timing Registers | Table | 2. | Settings | for Video | Timing | Registers |
|----------------------------------------------|-------|----|----------|-----------|--------|-----------|
|----------------------------------------------|-------|----|----------|-----------|--------|-----------|



Set Number of Pixels per Line



Set Number of Pixels Displayed

Figure 2. Horizontal Total Register (02E8h Write Only)

Figure 3. Horizontal Active Register (06E8h Write Only)

PWGA-1



Set Horizontal Sync Position





Set Number of Lines Displayed

Figure 7. Vertical Active Register (16E8h Write Only)







Set Number of Lines, per Frame

Figure 6. Vertical Total Register (12E8h Write Only)



Set Vertical Sync Position

Figure 8. Vertical Sync Position Register (1AE8h Write Only)





# $\bigcirc$

### **Display Control Register**

The Display Control (DSC) Register sets various control features for the display functions (see Figure 10).

- Skip Yl Set Bit 1 to 0 to skip Bit 1 of the y scan counter in the screen refresh. This allows two pages to be displayed in 640x480x4 screen resolution.
- Skip Y2 Set Bit 2 to 0 to skip Bit 2 of the y scan counter in the screen refresh. This allows two pages to be displayed in 1024x768x4 screen resolution.

- Scan Bit 3 set to 1 specifies double scan (2); 0 specifies single scan (1).
- Interlace Bit 4 set to 1 specifies interlaced mode; 0 specifies non-interlaced mode.
- EnableBits 5 and 6 work together to enable/Displayreset the display. The display is enabled when Bits 5 and 6 are set to 01<br/>and reset when set to 10.

DSC = 033h (1024x768); 021h (640x480x4); 023h (640x480x8)



Figure 10. Display Control Register (22E8h Write Only)

PWGA-1

### Interrupt Control Register

The Interrupt Control (IC) Register at address 42E8h is used for interrupt and reset control of the PWGA-1 FIFO and other CPU interface functions (see Figure 11). This register is write only and affects Bits 3-0 of the Interrupt Status (IS) Register (see "Interrupt Status Register"). The IS Register is a read only register also at address 42E8h.

Vsync Bit 0 puts a 0 in the vertical sync status bit of the IS Register that can be read at address 42E8h.

GraphicBit 1 puts a 0 in the GE busy status bitEngineof the IS Register that can be read at(GE)Busyaddress 42E8h.

 FIFO
 Bit 2 puts a 0 in the FIFO overflow

 Overflow
 status bit of the IS Register that can

 & Invalid
 be read at address 42E8h. This bit is

 Read
 cleared at the end of every line during a read across the plane.

| FIFO<br>Empty    | Bit 3 puts a 0 in the FIFO empty sta-<br>tus bit of the IS Register that can be<br>read at address 42E8h. |
|------------------|-----------------------------------------------------------------------------------------------------------|
| Vsync            | Bit 8 enables/disables the vertical sync interrupt.                                                       |
| GE Busy          | Bit 9 enables/disables the GE busy in-<br>terrupt.                                                        |
| FIFO<br>Overflow | Bit 10 enables/disables the FIFO overflow interrupt.                                                      |
| FIFO<br>Empty    | Bit 11 enables/disables the FIFO empty interrupt.                                                         |
| Hardware<br>Test | Bit 12=0, Bit 13=1 is used for Normal mode.                                                               |
| GE<br>Reset      | Bits 15 and 14 are used to switch be-<br>tween normal mode and reset.                                     |



Figure 11. Interrupt Control Register (42E8h Write Only)



### **EPROM Selection Register**

The EPROM Select (ES) Register is used by the CIU to enable EPROM bank selection and select a bank of EPROM. Figure 12 shows the register format for bank selection. Bit 3 enables/disables bank selection.



Figure 12. EPROM Select Register (46E8h Write Only)

### **BIOS EPROM Memory Location**

fixed at CA000h to CA7FFh, and 4K banks at

BIOS EPROM memory location for Micro Channel consists of 2K fixed at C6800h to C6FFFh. 2K C7000h to C7FFFh (see Table 3).

| Memory Location  | Micro Channel |
|------------------|---------------|
| 2K Fixed         | C6800h-C6FFFh |
| 4K Bank Selected | C7000h-C7FFFh |
| 2K Fixed         | CA000h-CA7FFh |

#### Table 3. Options for BIOS EPROM Memory Locations

PWGA-1

### **Drawing Control**

There are sixteen registers involved in drawing control.

Current Y Position (CYP) Register

The CYP Register at address 82E8h uses Bits 10-0 to define the current position of y for the

pixel being drawn (see Figure 13). The value is 11 bits unsigned. Note that Bit 11 is reserved.

### Current X Position (CXP) Register

The CXP Register at address 86E8h uses Bits 10-0 to define the current position of x for the pixel being drawn (see Figure 14). The value is 11 bits unsigned. Note that Bit 11 is reserved. The status of this register can be read.









Figure 14. Current X Position Register (86E8h Read/Write)

### Copy Y Destination/Incr 1 (CYDI) Register

The CYDI Register at address 8AE8h uses either Bits 10-0 to define the y destination when BITBLT copying, or Bits 11-0 to define Increment 1 value when drawing a line (see Figure 15). The command performed is specified by the Drawing Command (DC) Register. The value is 12 bits unsigned when line drawing is specified. The minterm for the line drawing is:

Increment  $1 = 2 \cdot (\min(|d\mathbf{x}|, |d\mathbf{y}|))$ 





### Copy X Destination/Incr 2 (CXDI) Register

The CXDI Register at address 8EE8h uses either Bits 10-0 to define the x destination when BITBLT copying, or Bits 12-0 to define Incr2 value when drawing a line (see Figure 16). The command performed is specified by the Drawing Command (DC) Register. The value is 13 bits signed when line drawing is specified. The minterm for the line drawing is:

Increment 2 =2\* (min(|dx|, |dy|) - max(|dx|, |dy|))





Copy X Destination

Figure 1-16. Copy X Destination/Incr 2 Register (8EE8h Write Only)

11

### Delta Line (DL) Register

The DL Register at address 92E8h uses Bits 12-0 to define the delta for the current line drawing (see Figure 17). The value is 13 bits signed 2's complement. The minterm for the line drawing is:

 $2 \cdot [min(|dx|,|dy|)] - max(|dx|,|dy|) - 1$ 

if starting x < ending x, and

2 • [min(|dx|, |dy|)] - max(|dx|, |dy|)

if starting  $x \stackrel{\geq}{=} ending x$ .

The status of this register, when read after line drawing, is sign extended to 16 bits.



Figure 17. Delta Line Register (92E8h Read/Write)

### Rectangle Width/Max (RWM) Register

The RWM Register at address 96E8h uses Bits 10-0 to either define the width for a rectangle in BITBLT or rectangle mode or draw a line (see Figure 18). The command performed is specified

by the Drawing Command (DC) Register. The value is 11 bits unsigned. When line drawing is specified, the minterm for the line drawing is:

Line Parameter = max(|dx|, |dy|)

Rectangle Width Value = Rectangle Width - 1



Rectangle Width Value or Line Parameter: Max Delta

Figure 18. Rectangle Width/Max Register (96E8h Write Only)

### Drawing Command (DC) Register

The DC Register at address 9AE8h provides commands for drawing (see Figure 19). All parameters have to be set before this command is sent to activate the drawing.

R/W Bit 0 specifies a read operation when set to 0 and a write operation when set to 1.

 Pixel
 Bit 1 specifies single-pixel mode when

 Mode
 set to 0 and multi-pixel mode when

 set to 1.
 set to 1.

Last Pixel Bit 2 specifies the last pixel is drawn when set to 0 and turned off when set to 1.

Dir Type Bit 3 specifies the type of line drawing direction as either radial (Deg) or coordinate-based (XY). The programmed direction is specified by Bits 7-5 of the DC Register. Direction type is radial when set to 1 and coordinate-based when set to 0.

- Draw Bit 4 specifies draw when set to 1 and update the drawing point only when set to 0.
- Drawing Bits 7-5 specify the direction to draw Direction using the direction type indicated by Bit 3 (see Figure 19).

CPU Data Bit 8 provides a wait state when set to Transfer 1 to allow waiting for CPU data during functions such as image transfer and texture line drawing.

- Bus Select Bit 9 specifies that the 16-bit data bus is selected when set to 1 and the 8-bit data bus is selected when set to 0.
- Swap
   Bit 12, when set to 1, specifies that

   MSB/LSB
   the most significant byte (MSB) be

   swapped with the least significant byte (LSB) when the 16-bit data bus is selected (i.e., Bit 9=1). Bit 12 is normally set to 0; the MSB is drawn first, then the LSB.
- Command Bits 15-13 specify the commands for Type drawing (see Figure 19).





. see BEE8-A

Figure 19. Drawing Command Register (9AE8h Write Only)

### Short Stroke Vector Control (SSVC) Register

The SSVC Register at address 9EE8h provides two bytes of data. Each byte specifies the length, direction, and move/draw control for a short vector.

Pixel Line Bits 3-0 and 11-8 define the pixel Length line length.

- Move/Draw Bit 4 indicates a draw function when set to 1 and a move function when set to 0.
- Drawing Bits 7-5 and 15-13 specify the direc-Direction to draw using the direction type, either radial-based or coordinatebased, as specified by Bit 3 of the DC Register.



Figure 20. Short Stroke Vector Control Register (9EE8h Write Only)

PWGA-1

### Background Color (BC) Register

The BC Register at address A2E8h specifies the background color (see Figure 21). The MSB in this word is not used.

## Foreground Color (FC) Register

The FC Register at address A6E8h specifies the foreground color (see Figure 22). The MSB in this word is not used.



Background Color Value

Figure 21. Background Color Register (A2E8h Write Only)



Foreground Color Value

Figure 22. Foreground Color Register (A6E8h Write Only)
# Bit-plane Write Mask (BWM) Register

The BWM Register at address AAE8h specifies the bit-plane selected for graphics or text update (see Figure 23). The MSB in this word is not used.

# Bit-plane Read Mask (BRM) Register

The BRM Register at address AEE8h specifies the read source mask for graphics or text update (see Figure 24). The value is the true mask rotated left one bit; that is, Bit 0 is the mask for Plane 7 and Bits 1-7 are the mask bits for Planes 0-6, respectively. However, for polygon fill, Bits 2, 3, and 4 are for Planes 2, 3, and 4, respectively. The MSB in this word is not used.



Bit-plane Write Mask





Figure 24. Bit-plane Read Mask Register (AEE8h Write Only)-

PWGA-1

# Comparison Color (CC) Register

The CC Register at address B2E8h specifies the comparison color (see Figure 25). The MSB in this word is not used.



Comparison Color Value

Figure 25. Comparison Color Register (B2E8h Write Only)

# Background Mix (BM) Register

The BM Register at address B6E8h specifies the background mix (see Figure 26). The MSB in this word is not used.



Background Mix Value see definition for Foreground Mix

Figure 26. Background Mix Register (B6E8h Write Only)



Figure 27. Foreground Mix Register (BAESh Write Only)

19

# Multifunction Control (MC) Register

The MC Register at address BEE8h specifies several drawing control parameters (see Figure 28a). Bits 15-12 control the use of this register; when these bits are changed, the register changes function.

# Rectangle Height Register

When Bits 15-12 are set to 0, the value in Bits 10-0 specifies rectangle height.

Value = rectangle height - 1

### Clip Window Top Limit Register

When Bits 15-12 are set to 1, the value in Bits

10-0 specifies the clipping window top limit.

Clip Window Left Limit Register

When Bits 15-12 are set to 2, the value in Bits 10-0 specifies the clipping window left limit.

**Clip Window Bottom Limit Register** 

When Bits 15-12 are set to 3, the value in Bits 10-0 specifies the clipping window bottom limit.

#### **Clip Window Right Limit Register**

When Bits 15-12 are set to 4, the value in Bits 10-0 specifies the clipping window right limit.





set to 0. Bit 1 is reserved and should be set to 1. Bits 2 and 3 (RES) specify resolution and Bit 4

specifies planes for drawing (see Figure 28b).



Memory Configuration Register

When Bits 15-12 are set to 5, memory configuration is selected. Bit 0 is reserved and should be

# Figure 28b. Memory Configuration Register (BEE8-5 Write Only)

21

#### Pixel Position Mix Control/L Register

When Bits 15-12 are set to 8, Pixel Position Mix Control/L is selected (see Figure 28c). Bits 4-1 specify the pixel position mix control for pixels 0-3.

# Pixel Position Mix Control/H Register

When Bits 15-12 are set to 9, Pixel Position Mix Control/H is selected (see Figure 28c). Bits 4-1 specify the pixel position mix control for pixels 4-7.





### Data Extension/Compare Control Register

When Bits 15-12 are set to A, Data Extension/ Compare is selected (see Figure 28d) and the following applies to Bits 7-2:

Packed Data/ Search Enable

use of packed data. When in operation involving read, packed data is computed from the source. Packed Data is defined as "the screen data ORed with the complement of the bitplane read mask." If the result is all 1, then 1 is extracted, otherwise 0 is extracted per pixel. When write operation is selected, PWGA-1 goes

Bit 2 = 0 is normal. Bit 2 = 1 enables

into a special search and fill mode. The screen data is read and if the packed data extracted is 0, write operation is suspended. When a packed data "1" is encountered, write operation is enabled until the next "1". This mode is used to detect the boundary of a polygon for fill operation.

Data Bits 5-3 specify data comparison Compare parameters.

DataBits 6 and 7 specify data extension,Extensionmix type, and extension sources.



|    | Data Extension                                                 | Mix Operation                                                             |                                                                                         |
|----|----------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| 76 | <ul> <li>Bit pattern from the<br/>following sources</li> </ul> | Color sources selected<br>by Bit 5, 6, of BAE8h                           | Use                                                                                     |
| 00 | Bit pattern = always∵1                                         | Bit 6=0, Bit 5=1 (BAE8h)                                                  | Regular                                                                                 |
| 01 | Pixel position<br>Mix Control BEE8-8,9                         | Color Source<br>Data=1 — &<br>Foreground<br>Mix                           | Limited use: certain textures horizontal line                                           |
| 10 | CPU pixel data                                                 | (FMX)<br>Background Color<br>(BGC)                                        | CPU 10-bit pattern<br>image transfer to<br>display memory                               |
| 11 | Display memory used<br>to display packed<br>data" bit pattern  | Data=0 — & / -<br>Background Mix<br>(BMX)                                 | BITBLT across the<br>plane or from 1 bit-<br>plane to FGC and BGC<br>through all planes |
| 11 | Packed data" same<br>as above                                  | Bit 6=1, Bit 5=0 (BAE8h)<br>Data=1 → CPU data & FMX<br>Data=0 → BGC & BMX | Special marker**<br>mode                                                                |

\*packed data—the screen data is ORed with the complement of the bitplane read mask. If the result is all 1, then 1 is extracted, otherwise 0 is extracted per pixel.

\*\*marker—special BITBLT mode used for multi-color marker. A 10 pattern is stored in display memory. During BITBLT, if display memory data=1, CPU data is used. if data=0, background color is used.

| Bits 3-5 | Comparison Type                |  |
|----------|--------------------------------|--|
| 0        | Faise                          |  |
| 1        | True                           |  |
| . 2      | Plane data >= comparison       |  |
| 3        | Plane data < comparison        |  |
| 4        | Plane data 🗢 comparison        |  |
| 5        | Plane data <u>=</u> comparison |  |
| 6        | Plane data <= comparison       |  |
| 7        | Plane data > comparison        |  |
|          |                                |  |

Figure 28d. Multifunction Control Register (BEE8-A Write Only)

# Image Read/Write (IRW) Register

The IRW Register at address E2E8h specifies the read/write port for image transfer. For across the plane image transfer, read/write data is determined by nibble boundary on the screen. The starting point will fall on the first nibble group. For word mode, two nibbles of data can be transferred for each read/write (see Figure 29). For through the plane image transfer, two pixels can be transferred for each read/write operation in word mode (see Figure 30).

For Pixel Read operation across the plane:

bit value = 
$$\frac{n}{\pi} (P_i + \overline{RM}_i)$$

n = Maximum bit-plane value P<sub>i</sub> = pixel value of the bit-plane RM<sub>i</sub> = read mask for the i-th bit-plane

For Pixel write operation across the plane:

bit value=0 will write background color bit value=1 will write foreground color











Figure 30. Image Read/Write Register (E2E8h Read/Write) through the Plane

# Status

There are three status registers that can be read to acquire information; the Interrupt Status (IS) register at address 42E8h, and the FIFO Status (FS) Register at address 9AE8h, and the Video Status (VS) register at address 02E8h.

Interrupt Status (IS) Register

The IS Register provides interrupt status, monitor ID, and plane size (see Figure 31).

Vsync Bit 0 indicates a vertical sync interrupt when set to 1.

| GE Busy          | Bit 1 indicates GE busy when set to 1.                                         |
|------------------|--------------------------------------------------------------------------------|
| FIFO<br>Overflow | Bit 2 indicates FIFO overflow when set to 1.                                   |
| FIFO<br>Empty    | Bit 3 indicates FIFO empty when set to 1.                                      |
| Monitor<br>ID    | Bits 4-6 indicate the monitor type<br>being driven by the PWGA-1 or<br>8514/A. |

Plane Size Bit 7 indicates a 4-bit plane when set to 0 or an 8-bit plane when set to 1.



Figure 31. Interrupt Status Register (42E8h Read Only)

| tion, PC | Register provides FIFO status informa-<br>read data status, and hardware busy<br>e Figure 32). | Data<br>Taken | Bit 8 indicates that CPU read data is taken when set to 1 and not taken when set to 0. |
|----------|------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------------------------------|
| FIFO     | Bits 7-0 of the FS Register indicate                                                           | Hrdwr         | Bit 9 indicates that the hardware is                                                   |

Occupied data status of the FIFO (i.e., a 1 in Bit 2 indicates that the third entry of

FIFO Status- (FS) Register

Hrdwr Bit 9 indicates that the hardware is Busy busy when set to 1 and not busy when set to 0.

the input FIFO is occupied by data).







Figure 33. Video Status Register (02E8h Read Only)

# Table 4. Address Decoding Tables

| Bits<br>15-12/11-0 | 208  | 6e8  | 208  | ee8h |
|--------------------|------|------|------|------|
| 0                  | 2e8  | 2e8  | 2e8  | 2e8  |
| 1                  | 2e8  | 2e8  | 2e8  | 2e8  |
| 2                  | 2e8  | 2e8  | 2e8  | 2e8  |
| 3                  | 2e8  | 2e8  | 2e8  | 2e8  |
| 4                  | 42e8 | 42e8 | 42e8 | 42e8 |
| 5                  | 42e8 | 42e8 | 42e8 | 42e8 |
| 6                  | 42e8 | 42e8 | 42e8 | 42e8 |
| 7                  | 42e8 | 42e8 | 42e8 | 4268 |
| 8                  | 82e8 | 86e8 | 0*   | 0.   |
| 9                  | 92e8 | 0.   | 9ae8 | 0.   |
| a                  | e2e8 | e2e8 | 0.   | 0.   |
| b                  | 0-   | 0.   | 0.   | 0.   |
| с                  | 82e8 | 86e8 | 0.   | 0.   |
| d                  | 92e8 | 0*   | 9ae8 | 0.   |
| e                  | e2e8 | e2e8 | 0.   | 0.   |
| f                  | 0*   | 0*   | ۰0   | 0.   |

# Address Decoding Table for Read

Address Decoding Table for Write

| Bits<br>15-12/11-0 | 208  | 6e8  | 208  | ee8h          |
|--------------------|------|------|------|---------------|
| 0                  | 2e8  | 6e8  | ae8  | ee8           |
| 1                  | 12e8 | 16e8 | 1ae8 | 1ee8          |
| 2                  | 22e8 | X    | X    | x             |
| 3                  | X    | x    | x    | X             |
| 4                  | 42e8 | 46e8 | 4ae8 | х             |
| 5                  | 42e8 | 46e8 | 4ae8 | x             |
| 6                  | 42e8 | 46e8 | 4ae8 | x             |
| 7                  | 42e8 | 46e8 | 4ae8 | x             |
| 8                  | 82e8 | 86e8 | 8ae8 | 8ee8          |
| 9                  | 92e8 | 96e8 | 9ae8 | 9 <b>ee</b> 8 |
| 8                  | a2e8 | a6e8 | aae8 | aee8          |
| b                  | b2e8 | b6e8 | bae8 | bee8          |
| c                  | 82e8 | 86e8 | 8ae8 | 8ee8          |
| d                  | 92e8 | 96e8 | 9ae8 | 9ee8          |
| 0                  | a2e8 | a6e8 | 8866 | aee8          |
| f                  | b2e8 | b6e8 | bae8 | bee8          |

e2e8h, and e6e8h are the same as e2e8.

# Table 5. IBM 8514/A Compatible Registers

(\*\*\*\*<u>)</u>

| O2EA/03C6 | R/W | Look Up Table Mask             |
|-----------|-----|--------------------------------|
| O2EB/03C7 | w   | Read Color Index               |
| O2EB/03C7 | R   | DAC State                      |
| O2EC/03C8 | R/W | Color Index                    |
| O2ED/03C9 | R/W | RGB Color Value                |
| 02E8      | R   | Video Control Status           |
| 02E8      | w   | Horizontal Total               |
| 06E8      | w   | Horizontal Active              |
| OAE8      | w   | Horizontal Sync Position       |
| 0EE8      | w   | Horizontal Sync Width/Polarity |
| 12EB      | w   | Vertical Total                 |
| 16E8      | w   | Vertical Active                |
| 1AE8      | w   | Vertical Sync Position         |
| 1EE8      | w   | Vertical Sync Width/Polarity   |
| 22E8      | W   | Display Control                |
| 42E8      | R   | Interrupt Status               |
| 42EB      | w   | Interrupt/FIFO/Reset Control   |
| 46E8      | w   | EPROM Selection                |
| 4AE8      | w   | Graphics Mode Control          |
| 82E8      | R/W | Current Y Position             |
| 86E8      | R/W | Current X Position             |
| 8AE8      | w   | Copy Y Destination/Incr 1 Line |
| 8EE8      | w   | Copy X Destination/Incr 2 Line |
| 92E8      | R/W | Delta Line                     |
| 96E8      | w   | Rectangle Width/Max for Line   |
| 9AE8      | R   | FIFO Status                    |
| 9AE8      | w   | Drawing Command Control        |
| 9EE8      | W   | Short Stroke Vector Control    |
| A2E8      | w   | Background Color               |
| A6EB      | w   | Foreground Color               |
| AAEB      | w   | Bit-Plane Write Mask           |
| AEEB      | w   | Bit-Plane Read Mask            |
| B2E8      | w   | Comparison Color               |
| B6E8      | w   | Background Mix                 |
| BAES      | w   | Foreground Mix                 |
| BEE8      |     | Multifunction Control          |
| BEE8 (0)  | w   | Rectangle Height               |
| BEE8 (1)  | w   | Clipping Window Top Limit      |
| BEE8 (2)  | Ŵ   | Clipping Window Left Limit     |
| BEE8 (3)  | w   | Clipping Window Bottom Limit   |
|           |     | ··· •                          |

# PWGA-1

Table 5. IBM 8514/A Compatible Registers (cont.)

T

| w   | Clipping Window Right Limit     |
|-----|---------------------------------|
| w   | Memory Configuration            |
| W   | Pixel Position Mix Control-Low  |
| w   | Pixel Position Mix Control-High |
| w   | Data Extension/Compare Control  |
| R/W | Image Read/Write                |
|     | W<br>W<br>W                     |