

# WD90C33

# High Performance VGA Controller for PC/AT/ISA/EISA/VESA and PS/2 Systems



# TABLE OF CONTENTS

| Section | Title                                | Page  |     |
|---------|--------------------------------------|-------|-----|
| 1.0     | INTRODUCTION                         | 18-1  | 1.0 |
|         | 1.1 FEATURES                         | 18-1  | 18  |
| 2.0     | WD90C33 ARCHITECTURE                 | 18-3  |     |
| 3.0     | WD90C33 INTERFACES                   | 18-4  |     |
|         | 3. 1 HOST INTERFACE                  | 18-4  |     |
|         | 3. 2 DRAM INTERFACE                  | 18-4  |     |
|         | 3.3 VIDEO INTERFACE                  | 18-5  |     |
|         | 3. 4 CLOCK INTERFACE                 | 18-5  |     |
|         | 3. 5 WD90C33 POWER-UP CONFIGURATION  | 18-5  |     |
| 4.0     | SIGNAL DESCRIPTIONS                  | 18-7  |     |
|         | 4.1 INTRODUCTION                     | 18-7  |     |
|         | 4. 2 SIGNAL MNEMONIC TO PIN LOCATION | 18-8  |     |
|         | 4.3 DETAILED SIGNAL DESCRIPTIONS     | 18-11 |     |
|         | 4. 4 HOST INTERFACE PIN MULTIPLEXING | 18-25 |     |

# LIST OF TABLES

| Table | Title                           | Page |
|-------|---------------------------------|------|
| 4-1   | SIGNAL TO PIN LOCATION          |      |
| 4-2   | SIGNAL DESCRIPTIONS             |      |
| 4-3   | HOST INTERFACE PIN MULTIPLEXING |      |

# LIST OF FIGURES

| Figure | Title                 | Page  |
|--------|-----------------------|-------|
| 2-1    | SYSTEM BLOCK DIAGRAM  | 18-3  |
| 3-1    | WD90C33 BLOCK DIAGRAM | 18-6  |
| 4-1    | PIN CONFIGURATION     | 18-10 |



#### FEATURES

# **1.0 INTRODUCTION**

Digital® The Western WD90C33 Hiah Performance VGA Controller is a 0.8 micron CMOS VLSI device that provides GUI for WINDOWS. The WD90C33 supports hardware BITBLT, line draw, cursor, while maintaining backward compatibility with previous standards such as MDA, EGA, CGA, Hercules, and AT&T 6300. Designs that use the WD90C33 controller are able to run applications requiring VGA hardware and BIOS compatibility and also EGA register level compatibility on analog, TTL, or multifrequency monitors, in interlace or noninterlace mode. The WD90C33 supports high resolution graphics with 1024 by 768 dot resolution and 256 colors. The WD90C33 also supports 132-column text mode and 6-16 pixel fonts

This data sheet provides a functional overview, signal pin details, a block diagram, internal register descriptions, AC/DC characteristics, timing diagrams, VLSI package information and associated references.

# 1.1 FEATURES

The WD90C33 provides the following features:

- A full-function VGA controller optimized for windows.
- Built-in interface with 32-bit 386/486 local bus
- Built-in interface with VESA local bus
- Integrated bus interface for AT and Micro Channel with minimum external component support.
- Integrated bus interface for AT and Micro Channel with minimum external component support.
- Integrated bus interface for AT and Micro Channel with minimum external component support.
- Integrated bus interface for AT and Micro Channel with minimum external component support.
- True 32-bit host-to-display memory data transfers in graphics modes

- Hardware BITBLT for 4-bit, 8-bit, and 16-bit color modes.
  - Pattern Fill
  - Raster Operations
  - Transparency
  - Color Expansion for Text Support
  - Filled Rectangles
  - 32-Bit Memory or I/O Port imaging transfer to or from host.
  - X/Y Addressing
- Hardware assisted Line Draw for 4-bit, 8-bit, and 16-bit color modes.
  - Bresenham Line Algorithm
  - Strip Line Algorithm
  - X/Y Addressing with Clipping
- Hardware assisted trapezoidal fill
- Hardware assisted rectangular clipping
- Command Buffer eight levels deep
- BITBLT pipeline 4 levels deep.
- True 24-bit color with limited BITBLT hardware support.
- Host BITBLT supports memory mapped 32-bit transfers through the write buffer.
- Allows the CPU to access the display memory while the drawing engine is active.
- Supports up to:
  - 1024 x 768 x 256 color
  - 640 x 480 x 64K color
  - 640 x 480 x 16 million color
  - 1280 x 1024 x 256 color interlaced
- Hardware Cursor.
  - 64 by 64 pixels or 32 by 32 pixels
  - Inversion and transparency
  - Two color and three color modes
- Provides a single chip video graphics solution for IBM AT and PS/2 compatible systems.
- Supports up to 2M bytes of display memory with two 64K by 16 DRAMs; four, eight, or sixteen 256K by 4 DRAMs; or one, two, or four 256K by 16 DRAMs
- Fully compatible with IBM's VGA and EGA with hidden register support

- Fully compatible with CGA, MDA, Hercules Graphics and AT&T Model 6300 standards
- Supports 132-column text
- Write buffer for zero wait state CPU write performance
- Provides 16-bit or 32-bit memory interface with fast page operations.
- Up to 80 MHz maximum video clock rate.
- Up to 50 MHz maximum memory clock rate.
- Up to four simultaneous displayable fonts.
- 6-16 pixel-wide fonts.
- A maximum of 16 fonts can be loaded.
- Provides adapter video BIOS ROM decoding.
- Eleven-bit vertical counter to support scan resolution of up to 2048 scan lines.

- Supports 16-bit I/O register transfer to index/ data register pairs.
- Adjustable internal display FIFO and fast page memory interface.
- 208-pin EAIJ MQFP (Metric Quad Flat Package)
- Integrated Feature connector interface and external RAMDAC support.
- Programmable memory mapping register to map WD90C33 into any CPU memory address space
- Separate host address and data to save external glue logic (For AT and CPU local bus.)
- True color, 24-bit hardware cursor.
- Supports 256Kx16 DRAM with four CAS strobes and one write strobe.

#### FEATURES

# 2.0 WD90C33 ARCHITECTURE

The WD90C33 contains six major internal modules, the CRT Controller, the Sequencer, the Drawing Engine Data Path, Hardware Cursor Controller, Drawing Engine Controller and the Attribute Controller. The WD90C33 also has four major interfaces: the CPU and BIOS ROM interface, the DRAM Display Buffer interface, the Video and RAMDAC interface and the Clock interface.

An internal write buffer is used to achieve fast memory write. A zero wait state may be achieved with a 32-bit video memory interface for most memory write operations.

An internal FIFO is used to achieve the video display bandwidth necessary to interleave CPU accesses and display refresh cycles.

The CRT Controller module maintains screen refresh functions for the various display modes defined by the BIOS ROM resident firmware. The CRT Controller module also generates a horizontal sync (HSYNC), vertical sync (VSYNC) and blanking signal for the display monitor.

The Sequencer functions as a timing generator for the display memory cycles. It provides the character clock in the alphanumeric mode and the dot clock in the graphics mode. The sequencer arbitrates between video display refresh, Drawing Engine memory cycle, memory refresh, and CPU access of the video memory. The sequencer also provides write buffer control.

The Drawing Engine Data Path manipulates the data flow between the CPU and the video memory for both CPU write and CPU read cycles. The datapath also manipulates display data by doing color compare, color expansion, and data rotation. It contains a 32-bit Arithmetic Logic Unit (ALU) for raster operations.

The Drawing Engine controller generates memory addresses, data masks, and control signals for BITBLT, Line Draw, pattern fill, and other graphics operations.

The Attribute Controller serializes the video memory data into video data stream according to different display formats. It controls blinking, underlining, cursor, pixel panning, reverse video and background or foreground color in all display modes.

The Hardware Cursor Controller reads in each line of the cursor pattern during the horizontal retrace immediately preceding the scan line on which that line of the cursor pattern is to be displayed. It then merges the cursor pattern into the video stream for the scan line.



# 3.0 WD90C33 INTERFACES

### 3.1 HOST INTERFACE

The WD90C33 is designed to interface directly with the 386/486 CPU 32-bit local bus. It also complies with the VESA local bus standard and provides the signals necessary to interface with the VESA connector. The WD90C33 also provides the interface for local bus RAMDAC. BIOS. and clock generator without using glue logic. While connected to the CPU local bus, the WD90C33 allows the user to choose whether to connect the RAMDAC to the local bus or to the system (AT) bus. The WD90C33 also supports RAMDAC write shadowing, and can interface with the video BIOS, which can be integrated with the system BIOS. Selection of the 32-bit local bus interface is determined by the state of Configuration register bit CNF(11) during power-on or system reset as described in Section 9.

The WD90C33 also operates in both the AT Bus and the PS/2 MicroChannel bus architecture configurations. The selection of the bus architecture determines the operating mode, and is selected by the state of Configuration Register bit CNF(2) during power-on or system reset as described in Section 9.

Whether configured for Local Bus, AT, or Micro-Channel operation, the WD90C33 operates functionally in a manner that is compatible with the selected interface. The signal pins, memory maps and I/O ports all operate to optimize the selected interface with a minimum of external circuits.

The WD90C33 provides all the signals and decodes all the necessary memory and I/O addresses to interface with the Local bus, AT bus, or the MicroChannel bus in 8-bit or 16-bit data path modes. It also provides the necessary decoding of the adapter video BIOS ROM. Using the provided signals, it is possible to implement designs which operate in 8-bit or 16-bit mode and control an 8-bit or 16-bit BIOS ROM.

The I/O data path is programmable to be either 16-bit or 8-bit. Also, the CPU to display buffer data path can be eight or sixteen bits wide for all modes. ROM16, IOCS16, and MEMCS16 signals are generated by the WD90C33 to indicate a 16-bit operation.

The WD90C33 has a display memory write buffer that holds the CPU write data until it can be transferred to the display memory, allowing the CPU to continue. This feature greatly reduces CPU wait states while writing to the video memory.

The WD90C33 provides the necessary wait states for CPU accesses to the video memory if necessary.

Special I/O ports such as 46E8h for the AT (or 03C3h for MicroChannel) for setup and 102h for VGA enable, have been implemented internally in the WD90C33.

# 3.2 DRAM INTERFACE

The WD90C33 has a flexible DRAM interface. It works with two or four 64K by 16 DRAMs with a 32-bit memory interface. It can also work with four 256 Kbyte by 4 DRAMs or one 256 Kbyte by 16 DRAM with a 16-bit memory interface. Other possible configurations are eight or sixteen 256 Kbyte by 4 DRAMS, and two or four 256 Kbyte by 16 DRAMS with a 32-bit memory interface. In all cases the WD90C33 uses the DRAM fast page mode to optimize performance.

The WD90C3 supports all standard IBM VGA modes with only two 64K by 16 DRAMs. Because it uses a 32-bit memory interface and has an internal write buffer, the WD90C33 can update the video memory without inserting wait states to the AT bus for most standard IBM VGA modes.

When additional DRAMs are installed the WD90C33 is capable of supporting high resolution color video modes (1024 by 768 with 256 colors, non-interlaced at 72 Hz vertical refresh rate).

The WD90C33 is designed to support 60 ns, 70 ns, 80 ns and 100 ns DRAMs with the dedicated MCLOCK, which can operate from 32 MHz to 50 MHz maximum.

The WD90C33 generates fast page DRAM timing for all BITBLT, cursor and CPU accesses, graphics display and text display. A choice of page mode and non-page mode operation is provided to access fonts in text modes.

The WD90C33 also generates CAS before RAS DRAM refresh for the display memory.

VIDEO INTERFACE

### 3.3 VIDEO INTERFACE

The WD90C33 is optimized to connect to an analog CRT monitor through a RAMDAC but it may also be used to drive other types of displays, such as TTL monitors. In interfacing to an analog monitor through an external RAMDAC, the WD90C33 provides all the necessary signals to interface to the video RAMDAC.

The video interface for a CRT is very dependent on the CRT requirements and the resolution and depth (bits/pixels) of the image desired. New monitors such as multifrequency monitors, are less stringent because of the many sync frequencies available. The WD90C33 can be programmed to directly generate all the CRT signals for up to eight bits/pixel (256 color) displays.

The MicroChannel Auxiliary Video Connector and the AT Feature Connector can be connected directly to the WD90C33. The WD90C33 also provides an input for a monitor type detection interface as done on the IBM VGA using comparators.

# 3.4 CLOCK INTERFACE

The WD90C33 has four clock input signals, Memory Clock, MCLK, which drives the DRAM and bus

interface timing, and the three Video Clocks, VCLK0, VCLK1, and VCLK2, which drive the video timing. VCLK1 and VCLK2 can also be programmed as outputs to provide the option to externally control a multiplexer that supplies the video clock. MCLK can also be selected as a memory clock or video clock.

### 3.5 WD90C33 POWER-UP CONFIGURATION

The WD90C33 uses the memory data pins to configure an internal configuration register during power-on or system reset as described in Section 9. Configuration bit CNF(2) determines whether the WD90C33 will operate in AT or MicroChannel Architecture (MCA) implementation (AT or Micro-Channel mode). Configuration bit CNF(11) determines whether the WD90C33 will operate in the Local Bus or AT bus mode. Other configuration (CNF) bits configured by the WD90C33 during power-on or system reset are used as status bits or for clock source control. For more information the WD90C33 configuration register, refer to Section 9. 18

WD90C33 POWER-UP CONFIGURATION



# FIGURE 3-1 WD90C33 BLOCK DIAGRAM



INTRODUCTION

# 4.0 SIGNAL DESCRIPTIONS

This section contains detailed information concerning signals and pin outs for the WD90C33 controller 208-pin package.

# 4.1 INTRODUCTION

This section contains the following information:

- Signal Mnemonic to Pin Location Table
- Signal and Pin Configuration Diagram
- Detailed Signal Descriptions
- Host Interface Pin Multiplexing

SIGNAL MNEMONIC TO PIN LOCATION

### 4.2 SIGNAL MNEMONIC TO PIN LOCATION

| 1.  | RAS2 <sup>1</sup>                   | 33. | MA1 <sup>1</sup>                                                 | 65. | A7 <sup>2</sup>  | 97.  | D29              |
|-----|-------------------------------------|-----|------------------------------------------------------------------|-----|------------------|------|------------------|
| 2.  | WE1 <sup>1</sup> /CAS1 <sup>1</sup> | 34. | MA0 <sup>1</sup>                                                 | 66. | GND <sup>3</sup> | 98.  | D28              |
| 3.  | MD15                                | 35. | OE <sup>1</sup>                                                  | 67. | A8 <sup>2</sup>  | 99.  | GND <sup>3</sup> |
| 4.  | MD14                                | 36. | GND <sup>3</sup>                                                 | 68. | A9 <sup>2</sup>  | 100. | D27              |
| 5.  | MD13                                | 37. | OWS <sup>1</sup> /<br>LDEVBUSY <sup>1</sup>                      | 69. | A10 <sup>2</sup> | 101. | D26              |
| 6.  | MD12                                | 38. | IOW <sup>2</sup> /HRQ <sup>2</sup> /<br>CMD <sup>2</sup>         | 70. | A11 <sup>2</sup> | 102. | D25              |
| 7.  | GND <sup>3</sup>                    | 39. | EMEM <sup>2/</sup><br>CPURESET <sup>2</sup>                      | 71. | A12 <sup>2</sup> |      | D24              |
| 8.  | MD11                                | 40. | EBROM <sup>1</sup>                                               | 72. | A13 <sup>2</sup> | 104. | VCC <sup>3</sup> |
| 9.  | MD10                                | 41. | IOCS16/RDYIN/<br>CDSETUP                                         | 73. | A14 <sup>2</sup> |      | D23              |
| 10. | MD9                                 | 42. | VCC <sup>3</sup>                                                 | 74. | A15 <sup>2</sup> | 106. | D22              |
| 11. | MD8                                 | 43. | EIO <sup>2</sup> /LCLK <sup>2</sup> /<br>3C3D0 <sup>2</sup>      | 75. | GND <sup>3</sup> | +    | D21              |
| 12. | WE0 <sup>1</sup> /WE <sup>1</sup>   | 44. |                                                                  | 76. | A16 <sup>2</sup> |      | D20              |
| 13. | VCC <sup>3</sup>                    | 45. | ALE <sup>2</sup> /ADS <sup>2</sup> /ALD <sup>2</sup>             | 77. | A17 <sup>2</sup> | 109. | VCC <sup>3</sup> |
| 14. | MD7                                 | 46. | IOCHRDY <sup>1</sup> /<br>VGARDY <sup>1</sup>                    | 78. | A18 <sup>2</sup> | 110. | D19              |
| 15. | MD6                                 | 47. | ROM16/BOFF/<br>CSFB                                              | 79. | A19 <sup>2</sup> |      | D18              |
| 16. | MD5                                 | 48. | GND <sup>3</sup>                                                 | 80. | VCC <sup>3</sup> | 112. | D17              |
| 17. | MD4                                 | 49. | MEMCS16 <sup>1</sup> /<br>LDEV <sup>1</sup> /CDDS16 <sup>1</sup> | 81. | A20 <sup>2</sup> |      | D16              |
| 18. | GND <sup>3</sup>                    | 50. | IOR <sup>2</sup> /W/R <sup>2</sup> /S1 <sup>2</sup>              | 82. | A21 <sup>2</sup> |      | GND <sup>3</sup> |
| 19. | MD3                                 | 51. |                                                                  | 83. | A22 <sup>2</sup> |      | D15              |
| 20. | MD2                                 | 52. | MWR <sup>2</sup> /DC <sup>2</sup> /S0 <sup>2</sup>               | 84. | A23 <sup>2</sup> |      | D14              |
| 21. | MD1                                 | 53. | VCC <sup>3</sup>                                                 | 85. | GND <sup>3</sup> | 117. | D13              |
| 22. | MD0                                 | 54. | SYSRESET <sup>2</sup> /<br>RSET <sup>2</sup>                     | 86. | A24 <sup>2</sup> |      | D12              |
| 23. | CAS                                 | 55. | BE3 <sup>2</sup>                                                 | 87. | A25 <sup>2</sup> | 119. | VCC <sup>3</sup> |
| 24. | VCC <sup>3</sup>                    | 56. | A1 <sup>2</sup> /BE2 <sup>2</sup>                                | 88. | A26 <sup>2</sup> | -    | D11              |
| 25. | MA8 <sup>1</sup>                    | 57. | BHE <sup>2</sup> /BE1 <sup>2</sup>                               | 89. | A27 <sup>2</sup> |      | D10              |
| 26. | MA7 <sup>1</sup>                    | 58. | A0 <sup>2</sup> /BE0 <sup>2</sup> /BLE <sup>2</sup>              | 90. | A28 <sup>2</sup> | 122. |                  |
| 27. | MA6 <sup>1</sup>                    | 59. | GND <sup>3</sup>                                                 | 91. |                  | 123. |                  |
| 28. | MA5 <sup>1</sup>                    | 60. | A2 <sup>2</sup>                                                  | 92. | A30 <sup>2</sup> | 124. | GND <sup>3</sup> |
| 29. | MA4 <sup>1</sup>                    | 61. | A3 <sup>2</sup>                                                  | 93. | A31 <sup>2</sup> | 125. |                  |
| 30. | GND <sup>3</sup>                    | 62. | A4 <sup>2</sup>                                                  | 94. | GND <sup>3</sup> | 126. |                  |
| 31. | MA3 <sup>1</sup>                    | 63. | A5 <sup>2</sup>                                                  | 95. | D31              | 127. |                  |
| 32. | MA2 <sup>1</sup>                    | 64. | A6 <sup>2</sup>                                                  | 96. | D30              | 128. | D4               |

NOTE: Refer to notes at the end of this table. TABLE 4-1 SIGNA

**TABLE 4-1 SIGNAL TO PIN LOCATION** 



SIGNAL MNEMONIC TO PIN LOCATION

| 129. VCC <sup>3</sup> 149. WPLT <sup>1</sup> 169. VID5 <sup>1</sup> 189. MD29    130. D3  150. RPLT <sup>1</sup> 170. VID6 <sup>1</sup> 190. MD28    131. D2  151. MDET <sup>2</sup> 171. VID7 <sup>1</sup> 191. GND <sup>3</sup> 132. D1  152. EXVID <sup>2</sup> 172. GND <sup>3</sup> 192. MD27    133. D0  153. No Connection  173. No Connection  193. MD26    134. GND <sup>3</sup> 154. No Connection  174. No Connection  194. MD25    135. VSYNC <sup>1</sup> 155. No Connection  175. No Connection  195. MD24    136. HSYNC <sup>1</sup> 156. No Connection  176. MCLOCK <sup>2</sup> 196. WE2 <sup>1</sup> /CAS2 <sup>1</sup> 137. BD0  157. No Connection  177. GND <sup>3</sup> 197. VCC <sup>3</sup> 138. BD1  158. No Connection  178. VCLK0 <sup>2</sup> 198. MD23    139. BD2  159. No Connection  179. VCLK1  199. MD22    140. BD3  160. GND <sup>3</sup> 180. VCLK2  200. MD21    141. VCC <sup>3</sup> 161. PCLK <sup>1</sup> 181. VCC <sup>3</sup> 201. MD20    142. BD4  162. BLNK <sup>1</sup> 182. EXPCLK <sup>2</sup> 202. GND <sup>3</sup> 143. BD5  163. VID0 <sup>1</sup> 183. USR1 <sup>2</sup> 203. MD19    144. BD6  164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> </th <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> <th></th> |      |                    |      |                    |      |                                     |      |                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|--------------------|------|-------------------------------------|------|------------------|
| 131. D2  151. MDET <sup>2</sup> 171. VID7 <sup>1</sup> 191. GND <sup>3</sup> 132. D1  152. EXVID <sup>2</sup> 172. GND <sup>3</sup> 192. MD27    133. D0  153. No Connection  173. No Connection  193. MD26    134. GND <sup>3</sup> 154. No Connection  174. No Connection  194. MD25    135. VSYNC <sup>1</sup> 155. No Connection  174. No Connection  194. MD25    136. HSYNC <sup>1</sup> 156. No Connection  176. MCLOCK <sup>2</sup> 196. WE2 <sup>1</sup> /CAS2 <sup>1</sup> 137. BD0  157. No Connection  177. GND <sup>3</sup> 197. VCC <sup>3</sup> 138. BD1  158. No Connection  178. VCLK0 <sup>2</sup> 198. MD23    139. BD2  159. No Connection  179. VCLK1  199. MD22    140. BD3  160. GND <sup>3</sup> 180. VCLK2  200. MD21    141. VCC <sup>3</sup> 161. PCLK <sup>1</sup> 181. VCC <sup>3</sup> 201. MD20    142. BD4  162. BLNK <sup>1</sup> 182. EXPCLK <sup>2</sup> 202. GND <sup>3</sup> 143. BD5  163. VID0 <sup>1</sup> 183. USR1 <sup>2</sup> 203. MD19    144. BD6  164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> 204. MD18    145. BD7  165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17    146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CA                                                                                   | 129. | VCC <sup>3</sup>   |      |                    | 169. |                                     | 189. | MD29             |
| 132. D1  152. EXVID <sup>2</sup> 172. GND <sup>3</sup> 192. MD27    133. D0  153. No Connection  173. No Connection  193. MD26    134. GND <sup>3</sup> 154. No Connection  174. No Connection  194. MD25    135. VSYNC <sup>1</sup> 155. No Connection  175. No Connection  195. MD24    136. HSYNC <sup>1</sup> 156. No Connection  176. MCLOCK <sup>2</sup> 196. WE2 <sup>1</sup> /CAS2 <sup>1</sup> 137. BD0  157. No Connection  177. GND <sup>3</sup> 197. VCC <sup>3</sup> 138. BD1  158. No Connection  178. VCLK0 <sup>2</sup> 198. MD23    139. BD2  159. No Connection  179. VCLK1  199. MD22    140. BD3  160. GND <sup>3</sup> 180. VCLK2  200. MD21    141. VCC <sup>3</sup> 161. PCLK <sup>1</sup> 181. VCC <sup>3</sup> 201. MD20    142. BD4  162. BLNK <sup>1</sup> 182. EXPCLR <sup>2</sup> 202. GND <sup>3</sup> 143. BD5  163. VID0 <sup>1</sup> 183. USR <sup>12</sup> 203. MD19    144. BD6  164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> 204. MD18    145. BD7  165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17    146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CAS3 <sup>1</sup> 206. MD16    147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. M                                                                                 | 130. | D3                 |      |                    |      |                                     |      |                  |
| 133. D0  153. No Connection  173. No Connection  193. MD26    134. GND <sup>3</sup> 154. No Connection  174. No Connection  194. MD25    135. VSYNC <sup>1</sup> 155. No Connection  175. No Connection  195. MD24    136. HSYNC <sup>1</sup> 156. No Connection  176. MCLOCK <sup>2</sup> 196. WE2 <sup>1</sup> /CAS2 <sup>1</sup> 137. BD0  157. No Connection  177. GND <sup>3</sup> 197. VCC <sup>3</sup> 138. BD1  158. No Connection  177. GND <sup>3</sup> 197. VCC <sup>3</sup> 139. BD2  159. No Connection  177. VCLK1  199. MD22    140. BD3  160. GND <sup>3</sup> 180. VCLK2  200. MD21    141. VCC <sup>3</sup> 161. PCLK <sup>1</sup> 181. VCC <sup>3</sup> 201. MD20    142. BD4  162. BLNK <sup>1</sup> 183. USR1 <sup>2</sup> 203. MD19    144. BD6  164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> 204. MD18    145. BD7  165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17    146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 187. MD31  207. RAS <sup>1</sup>                                                                                                                                                                                                                                                                                                      | 131. | D2                 |      |                    |      |                                     | 191. | GND <sup>3</sup> |
| 134. GND <sup>3</sup> 154. No Connection  174. No Connection  194. MD25    135. VSYNC <sup>1</sup> 155. No Connection  175. No Connection  195. MD24    136. HSYNC <sup>1</sup> 156. No Connection  176. MCLOCK <sup>2</sup> 196. WE2 <sup>1</sup> /CAS2 <sup>1</sup> 137. BD0  157. No Connection  177. GND <sup>3</sup> 197. VCC <sup>3</sup> 138. BD1  158. No Connection  178. VCLK0 <sup>2</sup> 198. MD23    139. BD2  159. No Connection  179. VCLK1  199. MD22    140. BD3  160. GND <sup>3</sup> 180. VCLK2  200. MD21    141. VCC <sup>3</sup> 161. PCLK <sup>1</sup> 181. VCC <sup>3</sup> 201. MD20    142. BD4  162. BLNK <sup>1</sup> 182. EXPCLR <sup>2</sup> 202. GND <sup>3</sup> 143. BD5  163. VID0 <sup>1</sup> 183. USR1 <sup>2</sup> 203. MD19    144. BD6  164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> 204. MD18    145. BD7  165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17    146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CAS3 <sup>1</sup> 206. MD16    147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. MD31  207. RAS <sup>1</sup>                                                                                                                                                                                         | 132. | D1                 | 152. | EXVID <sup>2</sup> | 172. | GND <sup>3</sup>                    | 192. | MD27             |
| 135. VSYNC <sup>1</sup> 155. No Connection  175. No Connection  195. MD24    136. HSYNC <sup>1</sup> 156. No Connection  176. MCLOCK <sup>2</sup> 196. WE2 <sup>1</sup> /CAS2 <sup>1</sup> 137. BD0  157. No Connection.  177. GND <sup>3</sup> 197. VCC <sup>3</sup> 138. BD1  158. No Connection  178. VCLK0 <sup>2</sup> 198. MD23    139. BD2  159. No Connection  179. VCLK1  199. MD22    140. BD3  160. GND <sup>3</sup> 180. VCLK2  200. MD21    141. VCC <sup>3</sup> 161. PCLK <sup>1</sup> 181. VCC <sup>3</sup> 201. MD20    142. BD4  162. BLNK <sup>1</sup> 182. EXPCLR <sup>2</sup> 202. GND <sup>3</sup> 143. BD5  163. VID0 <sup>1</sup> 183. USR1 <sup>2</sup> 203. MD19    144. BD6  164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> 204. MD18    145. BD7  165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17    146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CAS3 <sup>1</sup> 206. MD16    147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. MD31  207. RAS <sup>1</sup>                                                                                                                                                                                                                                                                   |      |                    | 153. | No Connection      | 173. | No Connection                       | 193. | MD26             |
| 136. HSYNC <sup>1</sup> 156. No Connection  176. MCLOCK <sup>2</sup> 196. WE2 <sup>1</sup> /CAS2 <sup>1</sup> 137. BD0  157. No Connection.  177. GND <sup>3</sup> 197. VCC <sup>3</sup> 138. BD1  158. No Connection  178. VCLK0 <sup>2</sup> 198. MD23    139. BD2  159. No Connection  179. VCLK1  199. MD22    140. BD3  160. GND <sup>3</sup> 180. VCLK2  200. MD21    141. VCC <sup>3</sup> 161. PCLK <sup>1</sup> 181. VCC <sup>3</sup> 201. MD20    142. BD4  162. BLNK <sup>1</sup> 182. EXPCLK <sup>2</sup> 202. GND <sup>3</sup> 143. BD5  163. VID0 <sup>1</sup> 183. USR1 <sup>2</sup> 203. MD19    144. BD6  164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> 204. MD18    145. BD7  165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17    146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CAS3 <sup>1</sup> 206. MD16    147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. MD31  207. RAS <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                | 134. | GND <sup>3</sup>   | 154. | No Connection      | 174. | No Connection                       | 194. | MD25             |
| 137. BD0  157. No Connection.  177. GND <sup>3</sup> 197. VCC <sup>3</sup> 138. BD1  158. No Connection  178. VCLK0 <sup>2</sup> 198. MD23    139. BD2  159. No Connection  179. VCLK1  199. MD22    140. BD3  160. GND <sup>3</sup> 180. VCLK2  200. MD21    141. VCC <sup>3</sup> 161. PCLK <sup>1</sup> 181. VCC <sup>3</sup> 201. MD20    142. BD4  162. BLNK <sup>1</sup> 182. EXPCLK <sup>2</sup> 202. GND <sup>3</sup> 143. BD5  163. VID0 <sup>1</sup> 183. USR1 <sup>2</sup> 203. MD19    144. BD6  164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> 204. MD18    145. BD7  165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17    146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CAS3 <sup>1</sup> 206. MD16    147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. MD31  207. RAS <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 135. | VSYNC <sup>1</sup> | 155. | No Connection      |      |                                     | 195. | MD24             |
| 138. BD1  158. No Connection  178. VCLK0 <sup>2</sup> 198. MD23    139. BD2  159. No Connection  179. VCLK1  199. MD22    140. BD3  160. GND <sup>3</sup> 180. VCLK2  200. MD21    141. VCC <sup>3</sup> 161. PCLK <sup>1</sup> 181. VCC <sup>3</sup> 201. MD20    142. BD4  162. BLNK <sup>1</sup> 182. EXPCLK <sup>2</sup> 202. GND <sup>3</sup> 143. BD5  163. VID0 <sup>1</sup> 183. USR1 <sup>2</sup> 203. MD19    144. BD6  164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> 204. MD18    145. BD7  165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17    146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CAS3 <sup>1</sup> 206. MD16    147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. MD31  207. RAS <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 136. | HSYNC <sup>1</sup> | 156. | No Connection      |      |                                     |      |                  |
| 139. BD2  159. No Connection  179. VCLK1  199. MD22    140. BD3  160. GND <sup>3</sup> 180. VCLK2  200. MD21    141. VCC <sup>3</sup> 161. PCLK <sup>1</sup> 181. VCC <sup>3</sup> 201. MD20    142. BD4  162. BLNK <sup>1</sup> 182. EXPCLK <sup>2</sup> 202. GND <sup>3</sup> 143. BD5  163. VID0 <sup>1</sup> 183. USR1 <sup>2</sup> 203. MD19    144. BD6  164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> 204. MD18    145. BD7  165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17    146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CAS3 <sup>1</sup> 206. MD16    147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. MD31  207. RAS <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 137. | BD0                | 157. | No Connection.     |      |                                     | 197. | VCC <sup>3</sup> |
| 140. BD3160. $GND^3$ 180. VCLK2200. MD21141. VCC^3161. PCLK^1181. VCC^3201. MD20142. BD4162. BLNK^1182. EXPCLK2202. GND3143. BD5163. VID0^1183. USR12203. MD19144. BD6164. VID1^1184. USR02204. MD18145. BD7165. VID2^1185. VCC3205. MD17146. GND3166. VID3^1186. WE3^1/CAS3^1206. MD16147. BA11167. VCC3187. MD31207. RAS1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 138. | BD1                | 158. | No Connection      | 178. | VCLK0 <sup>2</sup>                  | 198. | MD23             |
| 141. $VCC^3$ 161. $PCLK^1$ 181. $VCC^3$ 201. $MD20$ 142. $BD4$ 162. $BLNK^1$ 182. $EXPCLK^2$ 202. $GND^3$ 143. $BD5$ 163. $VID0^1$ 183. $USR1^2$ 203. $MD19$ 144. $BD6$ 164. $VID1^1$ 184. $USR0^2$ 204. $MD18$ 145. $BD7$ 165. $VID2^1$ 185. $VCC^3$ 205. $MD17$ 146. $GND^3$ 166. $VID3^1$ 186. $WE3^1/CAS3^1$ 206. $MD16$ 147. $BA1^1$ 167. $VCC^3$ 187. $MD31$ 207. $RAS^1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 139. | BD2                |      |                    | 179. | VCLK1                               | 199. | MD22             |
| 142. BD4  162. BLNK <sup>1</sup> 182. EXPCLK <sup>2</sup> 202. GND <sup>3</sup> 143. BD5  163. VID0 <sup>1</sup> 183. USR1 <sup>2</sup> 203. MD19    144. BD6  164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> 204. MD18    145. BD7  165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17    146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CAS3 <sup>1</sup> 206. MD16    147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. MD31  207. RAS <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 140. | BD3                | 160. | GND <sup>3</sup>   | 180. | VCLK2                               | 200. | MD21             |
| 143. BD5  163. VID0 <sup>1</sup> 183. USR1 <sup>2</sup> 203. MD19    144. BD6  164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> 204. MD18    145. BD7  165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17    146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CAS3 <sup>1</sup> 206. MD16    147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. MD31  207. RAS <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 141. | VCC <sup>3</sup>   | 161. | PCLK <sup>1</sup>  | 181. | VCC <sup>3</sup>                    | 201. | MD20             |
| 144. BD6    164. VID1 <sup>1</sup> 184. USR0 <sup>2</sup> 204. MD18      145. BD7    165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17      146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CAS3 <sup>1</sup> 206. MD16      147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. MD31    207. RAS <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 142. | BD4                | 162. | BLNK <sup>1</sup>  |      |                                     | 202. | GND <sup>3</sup> |
| 145. BD7    165. VID2 <sup>1</sup> 185. VCC <sup>3</sup> 205. MD17      146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CAS3 <sup>1</sup> 206. MD16      147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. MD31    207. RAS <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 143. | BD5                | 163. | VID0 <sup>1</sup>  | 183. | USR1 <sup>2</sup>                   | 203. | MD19             |
| 146. GND <sup>3</sup> 166. VID3 <sup>1</sup> 186. WE3 <sup>1</sup> /CAS3 <sup>1</sup> 206. MD16      147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. MD31    207. RAS <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 144. | BD6                | 164. | VID1 <sup>1</sup>  |      |                                     | 204. | MD18             |
| 147. BA1 <sup>1</sup> 167. VCC <sup>3</sup> 187. MD31 207. RAS <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 145. |                    | 165. | VID2 <sup>1</sup>  | 185. | VCC <sup>3</sup>                    | 205. | MD17             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 146. | GND <sup>3</sup>   | 166. | VID3 <sup>1</sup>  | 186. | WE3 <sup>1</sup> /CAS3 <sup>1</sup> | 206. | MD16             |
| 148. BA0 <sup>1</sup> 168. VID4 <sup>1</sup> 188. MD30 208. VCC <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 147. | BA1 <sup>1</sup>   | 167. | VCC <sup>3</sup>   | 187. | MD31                                | 207. |                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 148. | BA0 <sup>1</sup>   | 168. | VID4 <sup>1</sup>  | 188. | MD30                                | 208. | VCC <sup>3</sup> |

# NOTES:

<sup>1</sup> Indicates output only signal names.

<sup>2</sup> Indicates input only signal names.

<sup>3</sup> Indicates power distribution pins.

Signal names not otherwise indicated are input/output.

The direction of signal flow is relative to the WD90C33 controller.

# TABLE 4-1 SIGNAL TO PIN LOCATION

SIGNAL MNEMONIC TO PIN LOCATION



# 4.3 DETAILED SIGNAL DESCRIPTIONS

The following tables provide detailed signal descriptions for the WD90C33 controller 208-pin package. The signal descriptions are listed by the pin number and mnemonic given in Table 4-1. The definitions are listed in functional groups. The functional groups are listed below:

- Display Memory Interface
- RAMDAC Interface
- Clock Selection
- User Program
- Feature Connector
- CRT Control
- Host CPU Bus Interface
- Power Distribution
- Unused Connections

Where more than one signal name is indicated on the same pin, the signal names are separated by a virgule (/) in Table 4-1. The pin usage, as described in Table 4-2, changes for each signal name depending upon which bus interface is used as follows:

- 1. The letters AT in the bus column indicate an Industry Standard Architecture (ISA) bus compatible signal. The terms AT bus and ISA bus are used interchangeably unless otherwise indicated.
- The letters MC in the bus column indicate an IBM MicroChannel bus compatible signal.
- 3. The letters LOC in the bus column indicate a local bus compatible signal.
- 4. Where no specific bus is indicated, the signals are used in all bus modes.

Table 4-2 lists and provides descriptions for the WD90C33 connector pins.

| PIN<br>NO.                                         | MNEMONIC                                                    | BUS | INPUT/<br>OUTPUT                  | DESCRIPTION                                                                                                                                                                                                                                                              |
|----------------------------------------------------|-------------------------------------------------------------|-----|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                    | J                                                           | L   | Displa                            | ay Memory Interface (49 Pins)                                                                                                                                                                                                                                            |
| 207                                                | RAS                                                         |     | Active<br>Low<br>Output           | ROW ADDRESS STROBE<br>Strobe for the first 1 Mbyte of DRAM                                                                                                                                                                                                               |
| 1                                                  | RAS2                                                        |     | Active<br>Low<br>Output           | <b>ROW ADDRESS STROBE 2</b><br>Strobe for the second 1 Mbyte of DRAM, only if 2M of DRAM memory are used.                                                                                                                                                                |
| 186                                                | WE[3] or<br>CAS[3]                                          |     | Active<br>Low<br>Output           | WRITE ENABLE 3 or COLUMN ADDRESS STROBE 3<br>If CNF17 = 1, WE[3] is the write enable signal for MD[31:24]<br>If CNF17 = 0, CAS[3] is the column address strobe for<br>MD[31:24]                                                                                          |
| 196                                                | WE[2] or<br>CAS[2]                                          |     | Active<br>Low<br>Output           | WRITE ENABLE 2 or COLUMN ADDRESS STROBE 2<br>If CNF17 = 1, WE[2] is the write enable signal for MD[23:16]<br>If CNF17 = 0, CAS[2] is the column address strobe for<br>MD[23:16]                                                                                          |
| 2                                                  | WE[1] or<br>CAS[1]                                          |     | Active<br>Low<br>Output           | WRITE ENABLE 1 or COLUMN ADDRESS STROBE 1<br>If CNF17 = 1, $WE[1]$ is the write enable signal for MD[15:8]<br>If CNF17 = 0, CAS[1] is the column address strobe for<br>MD[15:8]                                                                                          |
| 12                                                 | WE[0] or<br>WE                                              |     | Active<br>Low<br>Output           | WRITE ENABLE 0 or WRITE ENABLE<br>If CNF17 = 1, WE[0] is the write enable signal for MD[7:0]<br>If CNF17 = 0, WE is the write enable signal for MD[31:0]                                                                                                                 |
| 23                                                 | CAS or<br>CASO                                              |     | Active<br>Low<br>Input/<br>Output | COLUMN ADDRESS STROBE or COLUMN ADDRESS<br>STROBE 0<br>If CNF17 = 1, $\overrightarrow{CAS}$ is the column address strobe for two,<br>four, eight, and sixteen DRAM configurations<br>If CNF17 = 0, $\overrightarrow{CAS}[0]$ is the column address strobe for<br>MD[7:0] |
| 35                                                 | OE                                                          |     | Active<br>Low<br>Output           | <b>OUTPUT ENABLE</b><br>Output enable signal for two, four, eight, and sixteen DRAM configurations                                                                                                                                                                       |
| 25<br>26<br>27<br>28<br>29<br>31<br>32<br>33<br>34 | MA8<br>MA7<br>MA6<br>MA5<br>MA4<br>MA3<br>MA2<br>MA1<br>MA0 |     | Active<br>High<br>Output          | <b>MEMORY ADDRESS</b><br>Display memory DRAM address. For testing, these pins can<br>be tristated by setting PR4 register bit 4 to 1.                                                                                                                                    |



| PIN<br>NO. | MNEMONIC                                                                                                                                                                                                                                                              | BUS | INPUT/<br>OUTPUT | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | MNEMONIC<br>MD31<br>MD30<br>MD29<br>MD28<br>MD27<br>MD26<br>MD25<br>MD24<br>MD23<br>MD22<br>MD21<br>MD20<br>MD19<br>MD18<br>MD17<br>MD16<br>MD15<br>MD14<br>MD13<br>MD12<br>MD11<br>MD10<br>MD9<br>MD8<br>MD7<br>MD6<br>MD5<br>MD4<br>MD3<br>MD2<br>MD1<br>MD1<br>MD0 | BUS |                  | DESCRIPTIONDISPLAY MEMORY DATAThese lines are the data bus for the video display DRAMS.These lines are pulled up by internal 50 Kohm resistors, but may be pulled down by external 4.7 Kohm resistors to provide configuration information during power-on and system reset as follows:MDFUNCTIONREGISTER(BIT)[31:30]+[29:28]VIMR/VIMRD High/Low DurationCNF[23:30]+[29:28]VMWR/VIMRD Low DurationCNF[29:28]+[27:26]VMWR/VIMRD Low DurationCNF[27:26]+24Connect RAMDAC In Local Bus ModeCNF[23]+25Set BIOS In Local Bus InterfaceCNF[24]+23Enable Local Bus InterfaceCNF[24]+24Connect RAMDAC In Local Bus ModeCNF[24]+25Select Pulse Width High/Low DurationCNF[27]+26reminated Local Bus VGA CycleCNF[21]+27Select 386/486 Local Bus InterfaceCNF[21]+28Terminated Local Bus VGA CycleCNF[18]+29Terminated Local Bus VGA CycleCNF[18]+20Terminated Local Bus VGA CycleCNF[17]+1664K by 16 or 256K by 4 DRAM SelectCNF[16]+15EGA SW4/General PurposeCNF[17]+1664K by 16 or 256K by 4 DRAM SelectCNF[16]+17Memory Write Control (CAS or WE)CNF[17]+18Enable ROM16 as EXBLANKCNF[13]+19Wakeup I/O Port 3C3h or 46E8hCNF[9]+11Select AT/Local Bus ModeCNF[1]+12EGA SW1/Ge |
|            |                                                                                                                                                                                                                                                                       |     |                  | * = Pulldown resistor sets these bits to 0.<br>CNF[30:20] have no effect unless Local bus mode is<br>selected.<br>For addition information, refer to the Configuration Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|            |                                                                                                                                                                                                                                                                       |     | RA               | descriptions in Section 9.<br>AMDAC Interface (22 Pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| PIN<br>NO.                                           | MNEMONIC                                                     | BUS | INPUT/<br>OUTPUT                   | DESCRIPTION                                                                                                                                                                                                                         |
|------------------------------------------------------|--------------------------------------------------------------|-----|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 148<br>147                                           | BA0<br>BA1                                                   |     | Active<br>High<br>Output           | <b>RAMDAC ADDRESS BUS</b><br>A 3-bit wide address bus to read/write the RAMDAC.                                                                                                                                                     |
| 145<br>144<br>143<br>142<br>140<br>139<br>138<br>137 | BD7<br>BD6<br>BD5<br>BD4<br>BD3<br>BD2<br>BD1<br>BD0         |     | Active<br>High<br>Input/<br>Output | <b>RAMDAC DATA BUS</b><br>An 8-bit wide data bus to read/ write the RAMDAC.                                                                                                                                                         |
| 171<br>170<br>169<br>168<br>166<br>165<br>164<br>163 | VID7<br>VID6<br>VID5<br>VID4<br>VID3<br>VID2<br>VID1<br>VID0 |     | Active<br>High<br>Output           | <b>VIDEO</b><br>Pixel video data output to DAC and to Feature Connector.<br>These lines can drive an up to 8 mA load.                                                                                                               |
| 150                                                  | RPLT                                                         |     | Active<br>Low<br>Output            | <b>READ PALETTE</b><br>Video DAC register and color palette read signal for an<br>external RAMDAC. Active low during I/O read of addresses<br>3C6h, 3C8h, and 3C9h.                                                                 |
| 149                                                  | WPLT                                                         |     | Active<br>Low<br>Output            | <b>WRITE PALETTE</b><br>Video DAC register and color palette write signal for an<br>external RAMDAC. Active low during I/O write of addresses<br>3C6h through 3C9h.                                                                 |
| 161                                                  | PCLK                                                         |     | Active<br>High<br>Output           | <b>PIXEL CLOCK</b><br>Video pixel clock used by the DAC to latch video signals<br>VID7 through VID0. Its source is one of the video clock<br>inputs (VCLK0, VCLK1, or VCLK2) as selected by the Mis-<br>cellaneous Output Register. |
| 162                                                  | BLNK                                                         |     | Active<br>Low<br>Output            | <b>BLANK</b><br>Active low display monitor blanking pulse to external<br>RAMDAC.                                                                                                                                                    |



| pin<br>No. | MNEMONIC     | BUS | INPUT/<br>OUTPUT                   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------|--------------|-----|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |              |     |                                    | Clock Selection (4 Pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 176        | MCLK         |     | Active<br>High<br>Input            | <b>MEMORY CLOCK</b><br>Provides VGA DRAM and system interface control timing.<br>Should be 37.5 MHz minimum for 80 ns DRAMS.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 178        | VCLK0        |     | Active<br>High<br>Input            | VIDEO CLOCK 0<br>Provides video display clock for alphanumeric and graphics<br>display modes. Typically, VCLK0 is 25.175 MHz to display<br>640 pixels per horizontal display line. VCLK0 is selected as<br>the clock when VCLK1 and VCLK2 are used as inputs and<br>Miscellaneous Output register bits 2 and 3 are both set to 0.                                                                                                                                                                                                                              |
| 179        | VCLK1        |     | Active<br>High<br>Input/<br>Output | VIDEO CLOCK 1<br>Provides a second video clock input or an output to an<br>external clock selection module. The direction is determined<br>at Reset by a pull-up or pull-down resistor on MD3. Typi-<br>cally, VCLK1 is 28.322 MHz to display 720 pixels per hori-<br>zontal display line. As an output, VCLK1 is an active low<br>pulse during I/O writes to port 3C2h, or reflects the contents<br>of 3C2h (Miscellaneous Output Register, bit 2). For addition<br>information, refer to the Configuration Register and PR15<br>register bit 5 descriptions. |
| 180        | VCLK2        |     | Active<br>High<br>Input/<br>Output | <b>VIDEO CLOCK 2</b><br>Provides a third video clock input or an output to an external clock selection module. The direction is programmed simultaneously with VCLK1. VCLK2 performs as a user-defined external clock input, an output reflecting the state of PR2 register bit 1, or reflects the contents of port 3C2h (Miscellaneous Output Register, bit 2). For addition information, refer to the Configuration Register and PR15 register bit 5 descriptions.                                                                                           |
|            | L            |     |                                    | User Program (2 Pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 183<br>184 | USR1<br>USR0 |     | Active<br>High<br>Output           | <b>USER PROGRAMMABLE OUTPUTS</b><br>Either or both outputs may be used to control a system fea-<br>ture of special device.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            |              |     | Fe                                 | eature Connector (2 Pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 152        | EXVID        |     | Active<br>Low<br>Input             | ENABLE EXTERNAL VIDEO DATA<br>A feature connector input. A low tristates video data lines<br>VID7:0. An internal pullup resistor is provided.                                                                                                                                                                                                                                                                                                                                                                                                                  |

# **TABLE 4-2 SIGNAL DESCRIPTIONS**

WD90C33

18

| PIN<br>NO.                                   | MNEMONIC                                             | BUS      | INPUT/<br>OUTPUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DESCRIPTION                                                                                                                                                                                         |
|----------------------------------------------|------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 182                                          | EXPCLK                                               |          | Active<br>Low<br>Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <b>ENABLE EXTERNAL PIXEL CLOCK</b><br>A feature connector input. A low tristates the PLCK output.<br>An internal pullup resistor is provided.                                                       |
|                                              |                                                      |          | Anno 1999 - | CRT Control (3 Pins)                                                                                                                                                                                |
| 136                                          | HSYNC                                                |          | Active<br>High<br>Input/<br>Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | HORIZONTAL SYNC<br>Display monitor horizontal synchronization pulse. Active<br>high or low depending upon the Miscellaneous Output Reg-<br>ister programming.                                       |
| 135                                          | VSYNC                                                |          | Active<br>High<br>Input/<br>Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | VERTICAL SYNC<br>Display monitor vertical synchronization pulse. Active high<br>or low depending upon the Miscellaneous Output Register<br>programming.                                             |
| 151                                          | MDET                                                 |          | Active<br>High<br>Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>MONITOR DETECT</b><br>When the RAMDAC is external, MDET is used to determine<br>the monitor type. MDET can be read at port 3C2h, bit 4.                                                          |
|                                              |                                                      | <b>_</b> | Host                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CPU Bus Interface (80 Pins)                                                                                                                                                                         |
| 93<br>92<br>91<br>90<br>89<br>88<br>87<br>86 | A31<br>A30<br>A29<br>A28<br>A27<br>A26<br>A25<br>A24 | LOC      | Active<br>High<br>Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SYSTEM ADDRESS BUS BIT 31 THROUGH 24<br>Address Bus bits 31 through 24 for the 32-bit Local bus<br>interface. These pins are not connected for either AT or<br>MicroChannel bus compatible systems. |
| 84<br>83<br>82                               | A23<br>A22<br>A21                                    | LOC      | Active<br>High<br>Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SYSTEM ADDRESS BUS BITS 23 THROUGH 17<br>Address Bus bits 23 through 17 for the 32-bit Local bus<br>interface.                                                                                      |
| 81 A20<br>79 A19<br>78 A18<br>77 A17         | AT                                                   |          | SYSTEM ADDRESS BUS BITS 23 THROUGH 17<br>For the AT bus, A17 through A23 are connected to LA23<br>through LA17 to provide a 24-bit AT address bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                     |
|                                              |                                                      | MC       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | SYSTEM ADDRESS BUS BITS 23 THROUGH 17<br>For the MicroChannel bus, A17 through A23 are connected<br>to SA23 through SA17 to provide a 24-bit MicroChannel<br>address bus.                           |

| PIN<br>NO.                                                                             | MNEMONIC                                                                                      | BUS       | INPUT/<br>OUTPUT        | DESCRIPTION                                                                                                                                                                  |
|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 76<br>74<br>73<br>72<br>71<br>70<br>69<br>68<br>67<br>65<br>64<br>63<br>62<br>61<br>60 | A16<br>A15<br>A14<br>A13<br>A12<br>A11<br>A10<br>A9<br>A8<br>A7<br>A6<br>A5<br>A4<br>A3<br>A2 |           | Active<br>High<br>Input | SYSTEM ADDRESS BUS BITS 16 THROUGH 2<br>Address Bus bits 16 through 2 for all bus operating modes.                                                                           |
| 56                                                                                     | A1                                                                                            | AT,<br>MC | Active<br>High<br>Input | SYSTEM ADDRESS BUS BIT 1<br>For AT and MicroChannel bus mode operation, A1 provides<br>Address Bus bit 1.                                                                    |
|                                                                                        | BE2                                                                                           | LOC       | Active<br>Low<br>Input  | BYTE ENABLE 2<br>In Local bus mode, $\overline{BE2}$ provides Byte Enable for data bits<br>D23 through D16.                                                                  |
| 58                                                                                     | A0                                                                                            | AT        | Active<br>High<br>Input | SYSTEM ADDRESS BUS BIT 0<br>For AT bus mode operation, A0 provides Address Bus bit 0.                                                                                        |
|                                                                                        | BLE                                                                                           | MC        | Active<br>Low<br>Input  | <b>BYTE LOW ENABLE</b><br>For MicroChannel bus mode operation, this line is connected to the BLE line from the CPU to enable the low byte for data transfers.                |
|                                                                                        | BEO                                                                                           | LOC       | Active<br>Low<br>Input  | BYTE ENABLE 0<br>In Local bus mode, BEO provides Byte Enable for data bits<br>D7 through D0.                                                                                 |
| 57                                                                                     | BE1                                                                                           | LOC       | Active<br>Low<br>Input  | BYTE ENABLE 1<br>In Local bus mode, BE1 provides Byte Enable for data bits<br>D15 through 8.                                                                                 |
|                                                                                        | BHE                                                                                           | AT,<br>MC |                         | <b>BYTE HIGH ENABLE</b><br>For AT and MicroChannel bus mode operation, this line is<br>connected to the BHE line from the CPU to enable the high<br>byte for data transfers. |
| 55                                                                                     | BE3                                                                                           | LOC       | Active<br>Low<br>Input  | BYTE ENABLE 3<br>In Local bus mode, BE2 provides Byte Enable for data bits<br>D31 through D24. Not used in AT or MicroChannel modes.                                         |

| PIN<br>NO. | MNEMONIC | BUS        | INPUT/<br>OUTPUT                  | DESCRIPTION                                                                                                                                                                                                                                                              |
|------------|----------|------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 45         | ADS      | LOC        | Active<br>High<br>Input           | ADDRESS DATA STROBE<br>Local bus address data strobe connected to the ADS pin on<br>the CPU.                                                                                                                                                                             |
|            | ALE      | AT         |                                   | <b>ADDRESS LATCH ENABLE</b><br>In AT mode, A23 through A17 (LA23:LA17) are latched<br>internally at the falling edge of ALE.                                                                                                                                             |
|            | ALD      | МС         |                                   | <b>ADDRESS LATCH</b><br>In MicroChannel mode, this signal is not used and should<br>be tied high.                                                                                                                                                                        |
| 51         | M/IO     | LOC,<br>MC | Active<br>High or<br>Low<br>Input | <b>MEMORY or I/O CYCLE</b><br>Indicator for memory or I/O cycle. Low indicates I/O cycle;<br>high indicates memory cycle.                                                                                                                                                |
|            |          |            | ·                                 | In MicroChannel mode, indicator for memory or I/O cycle.<br>Low indicates I/O cycle; high indicates memory cycle.                                                                                                                                                        |
|            | MRD      | AT         | Active<br>Low<br>Input            | <b>MEMORY READ</b><br>In AT mode, MRD is the memory read strobe.                                                                                                                                                                                                         |
| 52         | D/Ĉ      | LOC        | Active<br>High or<br>Low<br>Input | <b>DATA or COMMAND CYCLE</b><br>Data or command cycle indicator. Low indicates command cycle; high indicates a data cycle.                                                                                                                                               |
|            | MWR      | AT         | Active<br>Low<br>Input            | <b>MEMORY WRITE</b><br>In AT mode, MWR is the memory write strobe.                                                                                                                                                                                                       |
|            | 50       | MC         | Active<br>Low<br>Input            | STATUS 0<br>In MicroChannel mode, $\overline{S0}$ is a channel status signal that<br>indicates the start and type of a channel cycle. The $\overline{S0}$ , $\overline{S1}$ ,<br>M/IO, and $\overline{CMD}$ signals are decoded to interpret I/O and<br>memory commands. |
| 50         | W/R      | LOC        | Active<br>High or<br>Low<br>Input | WRITE or READ CYCLE<br>Write or read cycle indicator. Low indicates a read cycle;<br>high indicates a write cycle.                                                                                                                                                       |
|            | IOR      | AT         | Active<br>Low<br>Input            | I/O READ<br>In AT mode, IOR provides an I/O read strobe.                                                                                                                                                                                                                 |
|            | 51       | MC         | Active<br>Low<br>Input            | STATUS 1<br>In MicroChannel mode, $\overline{S1}$ is a channel status signal that<br>indicates the start and type of a channel cycle. The $\overline{S0}$ , $\overline{S1}$ ,<br>M/IO, and $\overline{CMD}$ signals are decoded to interpret I/O and<br>memory commands. |



| PIN<br>NO. | MNEMONIC | BUS       | INPUT/<br>OUTPUT        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|------------|----------|-----------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 38         | HRQ      | LOC       | Active<br>High<br>Input | HOLD REQUEST<br>Indicates that a system bus request was received via a<br>REFRESH, DMA, or MASTER signal. The processor<br>responds by asserting a HOLD ACKNOWLEDGE after<br>relinquishing the bus.                                                                                                                                                                                                                                              |  |
|            | IOW      | AT        | Active<br>Low<br>Input  | I/O WRITE<br>In AT mode, IOW provides an I/O write strobe.                                                                                                                                                                                                                                                                                                                                                                                       |  |
|            | CMD      | MC        | Active<br>Low<br>Input  | <b>COMMAND</b><br>In MicroChannel mode, <u>CMD</u> is the bus data strobe. <u>CMD</u><br>low indicates address bus validity and the rising edge of<br><u>CMD</u> indicate the end of a MicroChannel bus cycle.                                                                                                                                                                                                                                   |  |
| 43         | LCLK     | LOC       | Active<br>High<br>Input | <b>PROCESSOR CLOCK</b><br>Normal clock input from 80486; for 80386, this is CPU-<br>CLK2, which the WD90C33 divides internally to drive other<br>logic.                                                                                                                                                                                                                                                                                          |  |
|            | EIO      | AT        | Active<br>Low<br>Input  | <b>ENABLE I/O</b><br>In AT mode, EIO enables address decoding and is con-<br>nected to AEN (address Enable).                                                                                                                                                                                                                                                                                                                                     |  |
|            | 3C3D0    | MC        | Active<br>High<br>Input | <b>PORT 3C3h</b><br>In MicroChannel mode, when I/O port 3C3h bit 0 is set to 1,<br>it enables video subsystem memory and I/O address<br>decoding.                                                                                                                                                                                                                                                                                                |  |
| 54         | SYSRESET | LOC       | Active<br>Low<br>Input  | SYSTEM RESET<br>For local bus, MCLK and VCLK0 must be connected to ini-<br>tialize the WD90C33 during power-on and reset. Western<br>Digital configuration bits are initialized at power-on and<br>reset, based on the logic levels of display memory data bit<br>MD31 through MD0 bus, as determined by pullup and pull-<br>down resistors. The reset pulse width should be at least 10<br>MCLK clock periods.                                  |  |
|            | RSET     | AT,<br>MC | Active<br>High<br>Input | <b>SYSTEM RESET</b><br>For AT and MicroChannel bus operation, MCLK and VCLK0<br>must be connected to initialize the WD90C33 during power-<br>on and reset. Western Digital configuration bits are initial-<br>ized at power-on and reset, based on the logic levels of dis-<br>play memory data bits MD19 through MD0 bus, as<br>determined by pullup and pulldown resistors. The reset<br>pulse width should be at least 10 MCLK clock periods. |  |

# **TABLE 4-2 SIGNAL DESCRIPTIONS**

1

| PIN<br>NO.                                                                                                   | MNEMONIC                                                                                                      | BUS        | INPUT/<br>OUTPUT                   | DESCRIPTION                                                                                                                                                                                                                                                               |  |
|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 95<br>96<br>97<br>98<br>100<br>101<br>102<br>103<br>105<br>106<br>107<br>108<br>110<br>111<br>112<br>113     | D31<br>D30<br>D29<br>D28<br>D27<br>D26<br>D25<br>D24<br>D23<br>D22<br>D21<br>D20<br>D119<br>D18<br>D17<br>D16 | LOC,<br>AT | Active<br>High<br>Input/<br>Output | DATA BUS BITS 31 THROUGH 16<br>System data lines connect to host CPU data bus D[31:16].<br>In AT mode, the BIOS EPROM can be connected to this<br>bus. Then, the BIOS data will be sent to the host via D[15:0]<br>D[31:16} are not used for MicroChannel bus operations. |  |
| 115<br>116<br>117<br>118<br>120<br>121<br>122<br>123<br>125<br>126<br>127<br>128<br>130<br>131<br>132<br>133 | D15<br>D14<br>D13<br>D12<br>D11<br>D10<br>D9<br>D8<br>D7<br>D6<br>D5<br>D4<br>D3<br>D2<br>D1<br>D0            |            | Active<br>High<br>Input/<br>Output | <b>DATA BUS BITS 15 THROUGH 0</b><br>System data lines connect to the host CPU or system data<br>bus D[15:0].                                                                                                                                                             |  |
| 49                                                                                                           | LDEV                                                                                                          | LOC        | Active<br>High<br>Output           | <b>LOCAL BUS VGA CYCLE</b><br>Active low to indicate a local bus VGA cycle. System con-<br>trollers should not respond to this cycle.                                                                                                                                     |  |
|                                                                                                              | MEMCS16                                                                                                       | AT         | Active<br>Low<br>Output            | MEMORY CHIP SELECT, 16 BITS<br>In AT mode, MEMCS16 indicates to the host that the<br>WD90C33 is ready to perform a requested 16-bit video<br>memory data transfer.                                                                                                        |  |
|                                                                                                              | CDDS16                                                                                                        | MC         | Active<br>Low<br>Input             | CHANNEL SELECT, 16 BITS<br>In MicroChannel mode, CDDS16 indicates a 16-bit video<br>memory or I/O access.                                                                                                                                                                 |  |



| PIN<br>NO.                     | MNEMONIC | BUS                                                                                                                                                                         | INPUT/<br>OUTPUT         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 47                             | BOFF     | LOC                                                                                                                                                                         | Active<br>High<br>Output | <b>BOFF</b><br>Connects to the 80486 BOFF# pin. When active low, the<br>80486 retracts its last cycle and enables other masters to<br>control the local bus. Its operation is similar to a read cycle<br>for the VGA when the write buffers are full.                                                                                                                                           |
|                                | ROM16    | AT                                                                                                                                                                          | Active<br>Low<br>Output  | BIOS ROM SELECT, 16 BITS<br>In AT mode, ROM16 decodes ROM address (LA23-LA17)<br>for space 0C0000h through 0DFFFFh. Also, it can be com-<br>bined externally with A16 and A15 to control MEMCS16 for<br>address space C0000h through C7FFFh. If CNF(17) is set<br>to at power-up/reset, the ROM16 address decoding is dis-<br>abled. Then, ROM16 reflects the status of PR1 register bit<br>16. |
|                                | CSFB     | МС                                                                                                                                                                          | Active<br>Low<br>Input   | <b>CARD SELECT FEEDBACK</b><br>In Microchannel mode, CSFB acknowledges that the<br>WD90C33 is present at the specified host address.                                                                                                                                                                                                                                                            |
| Input generate an internal CLK |          | <b>CPU RESET</b><br>Provides a synchronous reset to the CPU, and is used to<br>generate an internal CLK to maintain phase of CLK2 in sync<br>with 80386dx and 80386sx CPUs. |                          |                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                | ЕМЕМ     | AT,<br>MC                                                                                                                                                                   |                          | <b>ENABLE MEMORY</b><br>In AT and MicroChannel mode, EMEM enables memory<br>decoding. Normally it is connected to REFRESH.                                                                                                                                                                                                                                                                      |
| 37                             | LDEVBUSY | LOC                                                                                                                                                                         | Active<br>High<br>Output | VIDEO LOCAL BUS BUSY<br>When an external RAMDAC exists on the AT bus, or a<br>monochrome interface card in installed on the AT bus, the<br>writing cycle for these devices is passed to the AT bus.<br>Then, the AT controller is expected to terminate the cycle.<br>The write cycle is also sent to the local bus VGA, where<br>LDEVBUSY is asserted until the write data are captured.       |
|                                | ōWS      | AT,<br>MC                                                                                                                                                                   | Active<br>Low<br>Output  | <b>ZERO WAIT STATE</b><br>In AT and MicroChannel mode, $\overline{OWS}$ is asserted to gener-<br>ate a zero wait state. It is controlled by PR33 register bits 7<br>and 6. Refer to the PR33 description for additional informa-<br>tion.                                                                                                                                                       |

| TABLE 4-2 | SIGNAL | DESCRIPTIONS |
|-----------|--------|--------------|
|-----------|--------|--------------|

| PIN<br>NO.                                                                                                                                                                       | MNEMONIC | BUS                                                                                                                                                                                                                                                                                                                                                                                                   | INPUT/<br>OUTPUT         | DESCRIPTION                                                                                                                                                                                                                                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 46                                                                                                                                                                               | VGARDY   | LOC                                                                                                                                                                                                                                                                                                                                                                                                   | Active<br>Low<br>Output  | VGA READY<br>Ready signal to host CPU. This signal can be connected<br>directly to the ready input of the CPU or connected in com-<br>bination with other local bus slaves. When not active, this<br>signal is tristated.                                                                                             |
|                                                                                                                                                                                  | IOCHRDY  | AT,<br>MC                                                                                                                                                                                                                                                                                                                                                                                             | Active<br>High<br>Output | I/O CHANNEL READY<br>In AT and MicroChannel mode, IOCHRDY indicates to the<br>host processor that the requested memory or I/O access is<br>complete. When IOCHRDY is low, the video controller is not<br>able to immediately complete a requested memory or I/O<br>access and that causes the host processor to wait. |
| Output<br>The use of RDYIN is optional dependin<br>Configuration register bit CNF20 as foll<br>If CNF20 = 0, a Local bus cycle is term<br>VGARDY is active, regardless of the st |          | For Local bus mode, RDYIN provides the final CPURDY<br>feedback to the WD90C33 to terminate its local bus cycle.<br>The use of RDYIN is optional depending on the setting of<br>Configuration register bit CNF20 as follows:<br>If CNF20 = 0, a Local bus cycle is terminated when<br>VGARDY is active, regardless of the state of RDYIN.<br>If CNF20 = 1, a Local bus cycle is terminated when RDYIN |                          |                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                  | IOCS16   | AT                                                                                                                                                                                                                                                                                                                                                                                                    | Active<br>Low<br>Output  | I/O CHIP SELECT, 16 BITS<br>In AT mode, IOCS16 indicates to the host that the<br>WD90C33 is ready to perform a requested 16-bit I/O<br>accesses.                                                                                                                                                                      |
|                                                                                                                                                                                  | CDSETUP  | MC                                                                                                                                                                                                                                                                                                                                                                                                    | Active<br>Low<br>Input   | <b>CHANNEL SETUP</b><br>In MicroChannel Mode, <u>CDSETUP</u> is driven by the host to<br>individually select channel connector slots during system<br>configuration.                                                                                                                                                  |
| 40                                                                                                                                                                               | EBROM    |                                                                                                                                                                                                                                                                                                                                                                                                       | Active<br>Low<br>Output  | <b>ENABLE BIOS ROM</b><br>Active low to enable BIOS ROM (C0000h through C7FFFh)<br>if enabled by PR1 register, bit 0. A write to WD90C33 inter-<br>nal I/O port 46E8h causes EBROM to be used as a write<br>strobe for an external register used in BIOS ROM page<br>mapping.                                         |

| TABLE 4-2 | SIGNAL | DESCRIPTIONS |
|-----------|--------|--------------|
|-----------|--------|--------------|

| PIN<br>NO.                                                                                                                                            | MNEMONIC | BUS        | INPUT/<br>OUTPUT             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 44                                                                                                                                                    | IRQ      | LOC,<br>AT | Active<br>Low<br>Output      | <b>INTERRUPT REQUEST</b><br>For Local and AT bus modes, IRQ provides a programma-<br>ble interrupt request to the host CPU. The interrupt request<br>is enable by Vertical Retrace End Register, bit 5. When the<br>end of vertical display occurs, this signal is active, request-<br>ing an interrupt, and it stays active until cleared by CRTC11<br>register bit 4. |
|                                                                                                                                                       | IRQ      | MC         | Active<br>Low<br>Output      | <b>INTERRUPT REQUEST</b><br>For MicroChannel bus mode, operation is the same as is<br>Local and AT bus modes except that an active low IRQ is<br>used.                                                                                                                                                                                                                  |
|                                                                                                                                                       |          |            |                              | Power Distribution                                                                                                                                                                                                                                                                                                                                                      |
| 13  VCC   +5 VDC    24   Power supply pins    42      53  80     104      109      119      129      141      167      181      185      197      208 |          |            | +5 VDC<br>Power supply pins. |                                                                                                                                                                                                                                                                                                                                                                         |

### **TABLE 4-2 SIGNAL DESCRIPTIONS**

18

WD90C33

| PIN<br>NO.                                                                                                                   | MNEMONIC         | BUS | INPUT/<br>OUTPUT | DESCRIPTION                                                                  |
|------------------------------------------------------------------------------------------------------------------------------|------------------|-----|------------------|------------------------------------------------------------------------------|
| 7<br>18<br>30<br>36<br>48<br>59<br>66<br>76<br>85<br>94<br>99<br>114<br>124<br>134<br>146<br>160<br>172<br>177<br>191<br>202 | GND              |     |                  | GROUND<br>Power return pins.                                                 |
|                                                                                                                              |                  |     | Unu              | sed Connections (10 Pins)                                                    |
| 153<br>154<br>155<br>156<br>157<br>158<br>159<br>173<br>174<br>175                                                           | No<br>Connection |     |                  | These pins are not connected to internal circuits of the WD90C33 controller. |

HOST INTERFACE PIN MULTIPLEXING

### 4.4 HOST INTERFACE PIN MULTIPLEXING

Table 4-3 lists the WD90C33 connector pins that have more than one signal mnemonic depending on the host system bus structure where the video controller is used.

|                                               | SIGNAL MNEMONICS       |            |                     |  |  |  |  |
|-----------------------------------------------|------------------------|------------|---------------------|--|--|--|--|
| PIN NO.                                       | LOCAL BUS<br>INTERFACE | AT BUS     | MICROCHANNEL<br>BUS |  |  |  |  |
| 37                                            | LDEVBUSY               | <u>ows</u> | <u>ows</u>          |  |  |  |  |
| 38                                            | HRQ                    | IOW        | CMD                 |  |  |  |  |
| 39                                            | CPURESET               | EMEM       | EMEM                |  |  |  |  |
| 40                                            | EBROM,                 | EBROM      | EBROM               |  |  |  |  |
| 41                                            | RDYIN                  | IOCS16     | CDSETUP             |  |  |  |  |
| 43                                            | LCLK                   | EIO        | 3C3D0               |  |  |  |  |
| 44                                            | IRQ                    | IRQ        | IRQ                 |  |  |  |  |
| 45                                            | ADS                    | ALE        | ALD                 |  |  |  |  |
| 46                                            | VGARDY                 | IOCHRDY    | IOCHRDY             |  |  |  |  |
| 47                                            | BOFF                   | ROM16      | CSFB                |  |  |  |  |
| 49                                            | LDEV                   | MEMCS16    | CDDS16              |  |  |  |  |
| 50                                            | W/R                    | IOR        | ST                  |  |  |  |  |
| 51                                            | M/TO                   | MRD        | M/IO                |  |  |  |  |
| 52                                            | D/C                    | MWR        | SO                  |  |  |  |  |
| 54                                            | SYSRESET,              | RSET       | RSET                |  |  |  |  |
| 55                                            | BE3                    | Not Used   | Not Used            |  |  |  |  |
| 56                                            | BE2                    | A1]        | A1                  |  |  |  |  |
| 57                                            | BE1                    | BHE        | BHE                 |  |  |  |  |
| 58                                            | BE0                    | A0         | BLE                 |  |  |  |  |
| 76,<br>74-67,<br>65-60                        | A[31:24]               | Not Used   | Not Used            |  |  |  |  |
| 84-81,<br>79-77                               | A[23:2]                | A[23:2]    | A[23:2]             |  |  |  |  |
| 95-98,<br>100-101,<br>105-<br>108,110-<br>118 | D[31:16]               | D[31:16]   | Not Used            |  |  |  |  |
| 115-118,<br>120-123,<br>125-128,<br>130-133   | D[15:0]                | D[15:0]    | D[15:0]             |  |  |  |  |

### TABLE 4-3 HOST INTERFACE PIN MULTIPLEXING