

### FEATURES

- Fully compatible with 486-based ISA bus systems
- · Power-on reset option selects various operational modes
- · Up to 40 MHz CPU operation
- · Replaces the following peripheral logic on the motherboard:
  - Two 82C37A DMA controllers
  - 74LS612 memory mappers (extended to support 64 MB)
  - Two 82C59A interrupt controllers
  - 82C54 timer
  - 82284 clock generator and ready interface
  - 82288 bus controller
- · Memory controller features include:
  - Up to 64 MB system memory
  - 256K, 1M or 4M DRAM
  - Double-sided SIMMs

- Page Mode DRAM access
- Two-way interleave support
- Programmable RAS#/CAS# timing
- Burst read and write support
- Parity generation/checking for onboard DRAM
- Staggered RAS# refresh
- · Supports:
  - One to four banks 32 bits wide
  - 8- or 16-bit wide BIOS ROM
  - Shadow RAM in the 640K-1M area
  - Asynchronous ISA bus operation up to 16 MHz
  - Relocation of slot ROMs
  - Access to devices residing on the local bus
  - Weitek 4167 numeric coprocessor
- 0.8-micron CMOS technology
- 208-lead MQFP (metric guad flat pack)

Includes:

**486 SYSTEM/CACHE/ISA BUS CONTROLLER** 

- Memory/refresh controller
- Port A, B, and NMI logic
- Bus steering logic
- Turbo control
- Hidden refresh
- Three-stateable outputs for board testina
- Selectable slow DRAM refresh saves power
- On-chip write-back cache controller:
  - External tags
  - Direct map
  - Separate "dirty" RAM not required
  - 2-1-1-1 reads with two banks. 2-2-2-2 with one bank
  - 32 KB to 1 MB cache size
  - One wait state writes on cache-hits
  - Optional zero wait state writes
  - Optional one wait state reads





## PRODUCT SFEDIFICATION VL82C480

#### FEATURES (Cont.)

- Other features:
  - Programmable for 10- or 16-bit internal I/O addressing
- Programmable drive on the DRAM and ISA bus signals
- Programmable memory access to define "fast-bus", local bus, slot bus,

non-cacheable and write-protect areas

 Input pin defines access to local bus devices





#### **OVERVIEW**

The VL82C480 controller is designed to control 486DX or 486SX/487SX-based ISA bus systems operating at up to 40 MHz. It replaces the following devices on the motherboard:

- Two 82C37A DMA controllers
- Two 82C59A interrupt controllers
- 82C54 timer
- 74LS612 memory mapper
- 82284 clock generator and ready interface
- · 82288 bus controller

The following controller blocks are also included on-chip:

- Memory/refresh controller
- · Port B and NMI logic
- · Bus steering logic
- Turbo Mode control logic
- · Parity checking logic
- · Parity generation logic
- Write-back look-aside cache controller

The VL82C480 supports the Weitek 4167 Numeric Coprocessor.

The memory controller logic is capable of accessing up to 64 MB. There can be up to four banks of 256K, 1M, or 4M DRAMs used in a system. The VL82C480 can drive two banks without external buffering. Built-in Page Mode operation and up to two-way interleaving allow the PC designer to maximize system performance using low-cost DRAMs. Programmable DRAM timing is provided for RAS# precharge, RAS-to-CAS delay, and CAS# pulse width.

The VL82C480 write-back cache controller logic supports one or two bank direct map write-back cache with external tag storage. The cache controller can perform 2-1-1-1 reads with two banks or 2-2-2-2 reads with one bank. The VL82C480 can perform one wait state writes on cache-hits. An optional zero wait state write mode is provided for use with fast cache SRAMs. The cacheable DRAM range includes 2 MB up to 64 MB utilizing cache data SRAM sizes of 32 KB through 1 MB, respectively.

Shadowing features are supported on 16K boundaries between A0000h and FFFFFh (640 KB to 1 MB). Simultaneous use of shadowed ROM and direct system board access is possible in a non-overlapping fashion throughout this memory space. Control over four access options is provided:

- 1. Access ROM or slot bus for reads and writes.
- 2. Access system board DRAM for reads and writes.
- 3. Access system board DRAM for reads and slot bus for writes
- 4. Shadow setup mode. Read ROM or slot bus, write system board DRAM.

Three special programmable address regions are provided. The Fast Bus Clock Region allows accesses to certain memory regions at a faster ISA bus clock rate for fast on-board or off-board devices. A Non-Cacheable Region and/or a Write-Protected Region may be defined by a set of six registers that allow memory in the region 640 KB to 1 MB to be marked as non-cacheable and/or write-protected in increments of 16 KB. A further set of registers allows a memory range anywhere in the first 64 MB of memory to be marked as a DRAM region, an ISA bus region, or a local bus region, either cacheable or non-cacheable in increments of 2 KB, 64 KB, or 1 MB.

Further support for devices that reside on the local bus is provided through use of the LBA# (Local Bus Access) input, which deselects the VL82C480 during CPU cycles. Also, a memory range anywhere in the first 64 MB of memory can be programmed via the internal mapping registers to make the VL82C480 access a local bus device as a CPU bus memory device during DMA or Master Mode transfers, and deselect the VL82C480 during CPU cycles.

The VL82C480 handles system board refresh directly and also controls the timing of slot bus refresh. Refresh may be performed in Synchronous, Asynchronous, or Decoupled Mode. In the Synchronous Mode, slot bus and on-board DRAM refresh cycles proceed simultaneously with all memory cycles held until both have completed. The Asynchronous Mode allows on- and off-board refreshes to be initiated simultaneously, but to complete asynchronously, allowing earlier access to DRAM. In the Decoupled Mode, a separate refresh counter is used for slot bus refresh, allowing onboard DRAM and system refreshes to proceed independently, with DRAM

refreshes initiated during bus idle cycles. CAS-before-RAS refresh is also supported. Refreshes are staggered to minimize power supply loading and attenuate noise on the VDD and VSS pins. The VL82C480 supports the ISA bus standard refresh period of 15.625 us as well as 125 us.

The interrupt controller logic consists of two 82C59A megacells with eight interrupt request lines each. The two megacells are cascaded internally and three of the interrupt request inputs are connected to internal circuitry, so a total of 13 external interrupt request lines are available. These 13 interrupt request lines plus the Weitek interrupt request line, the ten-channel check line, and the Turbo/Non-Turbo line are scanned in through one pin on the VL82C480. Two external 74LS166s are required for scanning in these 16 signals.

The interval timer includes one 82C54 counter/timer megacell. The counter/timer has three independent 16-bit counters and six programmable counter modes.

The two DMA controllers are 82C37A compatible. Each controls data transfers between an I/O channel and on- or offboard memory. The DMA controllers can transfer data over the full 64 MB range available. Internal latches are provided for latching the middle address bits output by the 82C37A megacells on the data bus. The 74LS612 memory mappers are integrated to generate the upper address bits.

The VL82C480 can be programmed for asynchronous or synchronous operation of the ISA bus.

The VL82C480 also performs all of the data buffer control functions required for a 486-based ISA bus system. Under the control of the CPU, the VL82C480 routes data to and from the CPU's D bus, the internal XD bus, and the slots (SD bus). During CPU ISA bus reads. the data is latched for synchronization with the CPU. Parity is checked for D bus DRAM read operations. The chip does not generate parity for CPU writes to DRAM. but does generate cache write-back cycles. Even parity is generated and checked.



When the DMA requestor or external bus master is the bus owner, the VL82C480 allows data transfer between the slot SD bus and the CPU local D bus. The chip also performs low-to-high and high-to-low byte swaps on the 16-bit SD bus. Parity is generated by the VL82C480 during DMA or Master Mode writes to on-board DRAM.

The VL82C480 Controller functions are programmable via a set of internal configuration registers. The state of various interface pins at reset is used to determine the default configuration.

The VL82C480 also provides a single input, SPKR/TRI#, to disable all of its outputs for board level testability.

#### VL82C480 PIN DIAGRAM



VLSI TECHNOLOGY, INC. PRODUCT SPECIFICATION VL82C480

# VL82C480

.

### TABLE 1. PIN TYPE BY OPERATIONAL STATE

| Pin<br># | Pin Name | Pin<br>Type       | Input<br>Type | Drive<br>(mA) | Pin<br># | Pin Name  | Pin<br>Type       | Input<br>Type | Drive<br>(mA) |
|----------|----------|-------------------|---------------|---------------|----------|-----------|-------------------|---------------|---------------|
| 1        | САЗА     | O-PU              |               | 8             | 39       | D[16]     | 10                | TTL           | 8             |
| 2        | TAG[8]   | IO-PU             | TTL           | 8             | 40       | D[15]     | 10                | TTL           | 8             |
| 3        | TAG[7]   | IO                | TTL           | 8             | 41       | D[14]     | 10                | TTL           | 8             |
| 4        | TAG[6]   | IO                | TTL           | 8             | 42       | D[13]     | 10                | TTL           | 8             |
| 5        | TAG[5]   | IO                | TTL           | 8             | 43       | D[12]     | 10                | TTL           | 8             |
| 6        | TAG[4]   | IO                | TTL           | 8             | 44       | D[11]     | 10                | TTL           | 8             |
| 7        | TAG[3]   | IO                | TTL           | 8             | 45       | D[10]     | 10                | TTL           | 8             |
| 8        | TAG[2]   | IO                | TTL           | 8             | 46       | D[9]      | 10                | TTL           | 8             |
| 9        | TAG[1]   | IO                | TTL           | 8             | 47       | D[8]      | 10                | TTL           | 8             |
| 10       | TAG[0]   | IO                | TTL           | 8             | 48       | VSSR      | GND               |               |               |
| 11       | CWE[3]#  | IO                | TTL           | 8             | 49       | D[7]      | 10                | TTL           | 8             |
| 12       | CWE[2]#  | IO                | TTL           | 8             | 50       | D[6]      | 10                | TTL           | 8             |
| 13       | CWE[1]#  | IO                | TTL           | 8             | 51       | D[5]      | 10                | TTL           | 8             |
| 14       | CWE[0]#  | IO                | TTL           | 8             | 52       | D[4]      | 10                | TTL           | 8             |
| 15       | TAGWE#   | IO                | TTL           | 8             | 53       | D[3]      | 10                | TTL           | 8             |
| 16       | VSSR     | GND               |               |               | 54       | D[2]      | 10                | TTL           | 8             |
| 17       | CCSA#    | IO <sup>(1)</sup> | TTL           | 8             | 55       | D[1]      | 10                | ΠL            | 8             |
| 18       | CCSB#    | IO <sup>(1)</sup> | TTL           | 8             | 56       | D[0]      | 10                | TTL           | 8             |
| 19       | COEA#    | IO <sup>(1)</sup> | TTL           | 8             | 57       | BLAST#    |                   | TTL           |               |
| 20       | COEB#    | 0                 |               | 8             | 58       | RDY#      | IO-PU             | TTL           | 8             |
| 21       | D[31]    | IO                | TTL           | 8             | 59       | BRDY#     | IO-PU             | TTL           | 8             |
| 22       | D[30]    | IO                | TTL           | 8             | 60       | NC        |                   |               |               |
| 23       | D[29]    | IO                | TTL           | 8             | 61       | VSSR      | GND               |               |               |
| 24       | D[28]    | IO                | TTL           | 8             | 62       | CLK1      | 0                 |               | 24            |
| 25       | D[27]    | IO                | TTL           | 8             | 63       | CLKIN     |                   | CMOS          |               |
| 26       | VDDI     | PWR               |               |               | 64       | IGNNE#    | IO <sup>(1)</sup> | TTL           | 8             |
| 27       | D[26]    | IO                | TTL           | 8             | 65       | FERR#     | I-PU              | TTL           |               |
| 28       | D[25]    | IO                | TTL           | 8             | 66       | TCLK2     |                   | CMOS          |               |
| 29       | D[24]    | IO                | TTL           | 8             | 67       | VDDR      | PWR               |               |               |
| 30       | D[23]    | IO                | TTL           | 8             | 68       | RESCPU    | 0                 | · · ·         | 8             |
| 31       | D[22]    | IO                | TTL           | 8             | 69       | EADS#     | IO <sup>(1)</sup> | TTL           | 8             |
| 32       | VSSR     | GND               |               |               | 70       | HLDA      | l                 | TTL           |               |
| 33       | D[21]    | 10                | TTL           | 8             | 71       | HOLD      | 0                 |               | 8             |
| 34       | D[20]    | 10                | TTL           | 8             | 72       | W/R#_DK2  | IO                | TTL           | 8             |
| 35       | D[19]    | 10                | TTL           | 8             | 73       | D/C#_DK1  | 10                | TTL           | 8             |
| 36       | D[18]    | 10                | TTL           | 8             | 74       | M/IO#_DK0 | 10                | TTL           | 8             |
| 37       | VDDR     | PWR               |               |               | 75       | ADS#      | 10                | ΠL            | 8             |
| 38       | D[17]    | 10                | TTL           | 8             | 76       | KEN#      | I-PD              | TTL           |               |



## PIN TYPE BY OPERATIONAL STATE (Cont.)

| Pin<br># | Pin Name    | Pin<br>Type       | Input<br>Type | Drive<br>(mA) | Pin<br># | Pin Name  | Pin<br>Type          | Input<br>Type | Drive<br>(mA) |
|----------|-------------|-------------------|---------------|---------------|----------|-----------|----------------------|---------------|---------------|
| 77       | VSSR        | GND               |               |               | 115      | VSSR      | GND                  |               |               |
| 78       | RAMW#/EALE# | IO <sup>(1)</sup> | TTL           | 24/48         | 116      | A[2]      | IO                   | TTL           | 8             |
| 79       | A20M#       | O-PU              |               | 8             | 117      | A[3]      | 10                   | TTL           | 8             |
| 80       | NMI         | 0                 |               | 8             | 118      | A[4]      | 10                   | TTL           | 8             |
| 81       | BE[0]#      | 10                | TTL           | 8             | 119      | A[5]      | IO                   | TTL           | 8             |
| 82       | BE[1]#      | 10                | TTL           | 8             | 120      | A[6]      | 10                   | TTL           | 8             |
| 83       | BE[2]#      | 10                | TTL           | 8             | 121      | A[7]      | IO                   | TTL           | 8             |
| 84       | BE[3]#      | 10                | TTL           | 8             | 122      | A[8]      | 10                   | TTL           | 8             |
| 85       | SPKR/TRI#   | IO-PU             | TTL           | 24            | 123      | A[9]      | 10                   | TTL           | 8             |
| 86       | CASX[0]#    | O-PU              |               | 12/24         | 124      | A[10]     | 10                   | TTL           | 8             |
| 87       | CASX[1]#    | O-PU              |               | 12/24         | 125      | A[11]     | 10                   | TTL           | 8             |
| 88       | CASX[2]#    | O-PU              |               | 12/24         | 126      | A[12]     | 10                   | TTL           | 8             |
| 89       | CASX[3]#    | O-PU              |               | 12/24         | 127      | A[13]     | 10                   | TTL           | 8             |
| 90       | VSSR        | GND               |               |               | 128      | A[14]     | 10                   | TTL           | 8             |
| 91       | CASY[0]#    | O-PU              |               | 12/24         | 129      | A[15]     | 10                   | TTL           | 8             |
| 92       | CASY[1]#    | O-PU              |               | 12/24         | 130      | A[16]     | 10                   | TTL           | 8             |
| 93       | CASY[2]#    | O-PU              |               | 12/24         | 131      | A[17]     | 10                   | TTL           | 8             |
| 94       | CASY[3]#    | O-PU              |               | 12/24         | 132      | VSSR      | GND                  |               |               |
| 95       | MAOY        | 0                 |               | 12/24         | 133      | A[18]     | 10                   | TTL           | 8             |
| 96       | VDDR        | PWR               |               |               | 134      | A[19]     | 10                   | TTL           | 8             |
| 97       | MA[1]       | 0                 |               | 24/48         | 135      | A[20]     | IO-PU                | TTL           | 8             |
| 98       | MAOX        | 0                 |               | 12/24         | 136      | A[21]     | IO                   | TTL           | 8             |
| 99       | MA[2]       | 0                 |               | 24/48         | 137      | A[22]     | IO                   | TTL           | 8             |
| 100      | MA[3]       | 0                 |               | 24/48         | 138      | VSSI      | GND                  |               |               |
| 101      | MA[4]       | 0                 |               | 24/48         | 139      | A[23]     | IO                   | TTL           | 8             |
| 102      | MA[5]       | 0                 |               | 24/48         | 140      | A[24]     | IO                   | TTL           | 8             |
| 103      | MA[6]       | 0                 |               | 24/48         | 141      | VDDR      | PWR                  |               |               |
| 104      | VSSR        | GND               |               |               | 142      | A[25]     | IO                   | TTL           | 8             |
| 105      | MA[7]       | 0                 |               | 24/48         | 143      | A[31]     | IO                   | TTL           | 8             |
| 106      | MA[8]       | 0                 |               | 24/48         | 144      | LBA#      | I                    | TTL           |               |
| 107      | MA[9]       | 0                 |               | 24/48         | 145      | MEMCS16#  | 1                    | TTL           |               |
| 108      | MA[10]      | 0                 |               | 24/48         | 146      | IOCS16#   | I                    | TTL           |               |
| 109      | VDDR        | PWR               |               |               | 147      | SA[1]     | IO                   | TTL           | 12/24         |
| 110      | RAS[0]#     | 0                 |               | 12/24         | 148      | SA[0]     | 10                   | TTL           | 12/24         |
| 111      | RAS[1]#     | 0                 |               | 12/24         | 149      | OSC       | I                    | TTL           |               |
| 112      | RAS[2]#     | 0                 |               | 12/24         | 150      | IRQSH/LD# | IO <sup>(1)</sup>    | TTL           | 8             |
| 113      | RAS[3]#     | 0                 |               | 12/24         | 151      | IOCHRDY   | IO-OD <sup>(2)</sup> | TTL           | 8             |
| 114      | A[26]       | 10                | TTL           | 8             | 152      | WS0#      |                      | TTL           |               |



### PIN TYPE BY OPERATION STATE (Cont.)

| Pin<br># | Pin Name    | Pin<br>Type          | Input<br>Type | Drive<br>(mA) | Pin<br># | Pin Name | Pin<br>Type | Input<br>Type | Drive<br>(mA) |
|----------|-------------|----------------------|---------------|---------------|----------|----------|-------------|---------------|---------------|
| 153      | IRQSDIN     |                      | TTL           |               | 181      | AEN      | 0           |               | 12/24         |
| 154      | REFRESH#    | 10-0D <sup>(2)</sup> | TTL-S         | 8             | 182      | SD[15]   | IO          | TTL           | 12/24         |
| 155      | BUSOSC      | I-PU                 | TTL           |               | 183      | SD[14]   | IO          | TTL           | 12/24         |
| 156      | VSSR        | GND                  |               |               | 184      | SD[13]   | IO          | TTL           | 12/24         |
| 157      | TC          | 0                    |               | 12/24         | 185      | SD[12]   | IO          | TTL           | 12/24         |
| 158      | IOW#        | IO <sup>(2)</sup>    | TTL           | 12/24         | 186      | SD[11]   | IO          | TTL           | 12/24         |
| 159      | IOR#        | IO <sup>(2)</sup>    | TTL           | 12/24         | 187      | VSSR     | GND         |               |               |
| 160      | INTR        | 0                    |               | 8             | 188      | SD[10]   | IO          | TTL           | 12/24         |
| 161      | ROMCS#/PCS# | 0                    |               | 8             | 189      | SD[9]    | IO          | TTL           | 12/24         |
| 162      | PAR[0]      | IO                   | TTL           | 8             | 190      | SD[8]    | IO          | TTL.          | 12/24         |
| 163      | PAR[1]      | 10                   | TTL           | 8             | 191      | SD[7]    | IO          | TTL           | 12/24         |
| 164      | PAR[2]      | IO                   | TTL           | 8             | 192      | SD[6]    | IO          | TTL           | 12/24         |
| 165      | PAR[3]      | 10                   | TTL           | 8             | 193      | VDDR     | PWR         |               |               |
| 166      | MDEN#       | 0                    |               | 8             | 194      | SD[5]    | IO          | TTL           | 12/24         |
| 167      | IRQCLK      | I                    | TTL           |               | 195      | SD[4]    | IO          | TTL           | 12/24         |
| 168      | VSSR        | GND                  |               |               | 196      | SD[3]    | IO          | TTL           | 12/24         |
| 169      | SBHE#       | 10                   |               | 12/24         | 197      | SD[2]    | IO          | TTL           | 12/24         |
| 170      | RSTDRV      | 0                    |               | 12/24         | 198      | SD[1]    | IO          | TTL           | 12/24         |
| 171      | SMEMR#      | O <sup>(2)</sup>     |               | 12/24         | 199      | SD[0]    | IO          | TTL           | 12/24         |
| 172      | VDDR        | PWR                  |               |               | 200      | DRQ[7]   | I-PU        | TTL-S         |               |
| 173      | SYSCLK      | 0                    |               | 12/24         | 201      | DRQ[6]   | I-PU        | TTL-S         |               |
| 174      | SMEMW#      | O <sup>(2)</sup>     |               | 12/24         | 202      | DRQ[5]   | I-PU        | TTL-S         |               |
| 175      | MEMR#       | IO <sup>(2)</sup>    | TTL           | 12/24         | 203      | DRQ[3]   | I-PU        | TTL-S         |               |
| 176      | POWERGOOD   | I-PU                 | TTL-S         |               | 204      | DRQ[2]   | I-PU        | TTL-S         |               |
| 177      | MEMW#       | IO <sup>(2)</sup>    | TTL           | 12/24         | 205      | DRQ[1]   | I-PU        | TTL-S         |               |
| 178      | DKEN        | IO <sup>(1)</sup>    | TTL           | 8             | 206      | DRQ[0]   | I-PU        | TTL-S         |               |
| 179      | MASTER#     | 1                    | TTL           |               | 207      | CA3BA2   | O-PU        | TTL           | 8             |
| 180      | BALE        | 10                   | TTL           | 12/24         | 208      | VSSR     | GND         | 1             |               |

Notes: (1) These pins are input only during POR (power-on reset).

(2) These pins require an external pull-up resistor.

Legend: CMOS CMOS-compatible input

- I. Input-only pin
- 10 **Bidirectional pin**
- GND Ground pin
- 0 Output pin
- Open drain OD
- PWR Power supply pin
- TTL TTL-compatible input

-PD Indicates a high-impedance with ≈10 KΩ minimum resistance to VSS (internal pull-down resistor on pin).

-PU Indicates a high-impedance with  $\approx$ 10 K $\Omega$  minimum resistance to VDD (internal pull-up resistor on pin).

-S Indicates a Schmitt-trigger input with hysteresis for noise immunity.

7



#### SIGNAL DESCRIPTIONS

| A[24], 140,<br>A[22:18], 137:                | <b>NALS</b><br>3, 114, 142, |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                      |
|----------------------------------------------|-----------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[26], 143,<br>A[24], 140,<br>A[22:18], 137: |                             |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                      |
|                                              | 0, 139,<br>7:133,<br>1:116  | IO-T         | Address bus bits 31, 26 through 21, and 19 through 2 - The bidirectional address<br>bus is driven by the bus master. It is driven out by the VL82C480 during Non-Master<br>Mode DMA and refresh cycles when HLDA is active and MASTER# is inactive.<br>The signals A[25:2] allow access to 64 MB of system memory. A[31] and A[26] are<br>used for disabling DRAM access so that system ROM and the Weitek numeric<br>coprocessor can be accessed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                      |
|                                              |                             |              | <ul> <li>A[31] A[26]</li> <li>0 = normal memory access, up to 64MB DRAM selected</li> <li>0 1 = other bus slaves (VL82C480 is deselected, 7 μs time-out)</li> <li>1 0 = Weitek coprocessor access (VL82C480 is deselected, conditional 7 μs time-out)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                      |
|                                              |                             |              | 1 1 = ROM and aliased ISA bus access                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                      |
|                                              |                             |              | A[26:24] and A[31] need external 10K ohm pull-down resistors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                      |
| 135                                          | 5                           | IO-TPU       | Address bus bit 20 - This pin is driven by the bus master. It is driven out by the VL82C480 during DMA and refresh cycles.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                      |
|                                              |                             |              | This pin has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                      |
| 75                                           |                             | IO-T         | Address Status - Active low ADS# is driven by the CPU as an indication that the address and control signals currently supplied by the CPU are valid. This signal is used internally to indicate that the data and command are valid and determine the beginning of a memory or I/O cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                      |
|                                              |                             |              | ADS# is driven by the VL82C480 when HLDA is active and is made low for one CPU clock cycle at the beginning of DMA or Master Mode cycles when a local bus region is selected by the PMR Registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                      |
| )]# 84:8                                     | 84:81                       | :81 IO-      | IO-T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Byte Enable bits 3 through 0 - These signals are normally inputs to the VL82C480 and indicate which bytes on D[31:0] are involved in a memory or I/O access. They are ignored during all DRAM reads. |
|                                              |                             |              | They are driven by the VL82C480 when HLDA is active and indicate which one or two bytes are involved in an 8- or 16-bit DMA or Master Mode transfer between slot I/O and a local bus device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                      |
| Γ# 57                                        |                             | I-T          | Burst Last - This is an input to the VL82C480 indicating when to terminate the cur-<br>rent burst cycle, if the length of the burst cycle is less than four double-words. It is<br>driven low by the VL82C480 when HLDA is active, however, the VL82C480 does not<br>support the burst mode during DMA or Master Mode cycles.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                      |
| # 79                                         |                             | I-TPU        | A20 Mask - This asserted output signal instructs the CPU to mask address bit 20 for all operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                      |
|                                              |                             |              | This pin has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                      |
| # 59                                         |                             | IO-TPU       | Burst Ready - The active low BRDY# signal indicates to the CPU that the current DRAM cycle is complete. It is driven low when valid data has been presented to the CPU in response to a read command or when data has been accepted in response to a write command from the CPU. The VL82C480 drives BRDY# on all local bus DRAM and cache read accesses. It never drives it in response to slot bus accesses (see RDY# definition).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                      |
|                                              |                             |              | The VL82C480 enables the BRDY# three-state output only when it needs to drive it low, and leaves it enabled for just one CPU clock cycle after it has driven it high again.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                      |
|                                              |                             |              | When HLDA is active, BRDY# is an input to the VL82C480 and may be driven by a local bus device to terminate Local Bus DMA or Master Mode cycles.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                      |
|                                              |                             |              | This pin has an internal pull-up resistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                      |
| Г# 57<br># 79                                |                             | I-T<br>I-TPU | <ul> <li>clock cycle at the beginning of DMA or Master Mode cycles when a local is selected by the PMR Registers.</li> <li>Byte Enable bits 3 through 0 - These signals are normally inputs to the V and indicate which bytes on D[31:0] are involved in a memory or I/O accare ignored during all DRAM reads.</li> <li>They are driven by the VL82C480 when HLDA is active and indicate which two bytes are involved in an 8- or 16-bit DMA or Master Mode transfer be I/O and a local bus device.</li> <li>Burst Last - This is an input to the VL82C480 indicating when to terminate rent burst cycle, if the length of the burst cycle is less than four double-we driven low by the VL82C480 when HLDA is active, however, the VL82C480 support the burst mode during DMA or Master Mode cycles.</li> <li>A20 Mask - This asserted output signal instructs the CPU to mask address all operations.</li> <li>This pin has an internal pull-up resistor.</li> <li>Burst Ready - The active low BRDY# signal indicates to the CPU that the DRAM cycle is complete. It is driven low when valid data has been prese CPU in response to a read command or when data has been accepted in to a write command from the CPU. The VL82C480 drives BRDY# on all DRAM and cache read accesses. It never drives it in response to slot bus (see RDY# definition).</li> <li>The VL82C480 enables the BRDY# three-state output only when it need low, and leaves it enabled for just one CPU clock cycle after it has driven again.</li> <li>When HLDA is active, BRDY# is an input to the VL82C480 and may be clocal bus device to terminate Local Bus DMA or Master Mode cycles.</li> </ul> |                                                                                                                                                                                                      |

-



### SIGNAL DESCRIPTIONS (Cont.)

| Signal<br>Name | Pin<br>Number                           | Signal<br>Type | Signal<br>Description                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------|-----------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NC             | 60                                      |                | No Connect                                                                                                                                                                                                                                                                                                                                                                                                    |
| CLK1           | 62                                      | 0              | 1X Clock - This output is a CMOS level pulse train whose frequency is normally one half that of the TCLK2 signal. It is used by the VL82C480, 486, and other on-board logic. Its frequency can be programmed to slower rates for Non-Turbo Mode operation.                                                                                                                                                    |
| CLKIN          | 63                                      | I-C            | Input Clock - CLKIN is the fundamental clock input to the VL82C480. It must be the same clock as that supplied to the 486.                                                                                                                                                                                                                                                                                    |
| M/IO#_DK0      | 74                                      | IO-T           | Memory Input/Output and DMA Acknowledge 0 - When HLDA is low, M/IO#_DK0 is<br>driven by the local bus master and is decoded with D/C#_DK1 and W/R#_DK2 to<br>indicate the type of bus cycle requested.                                                                                                                                                                                                        |
|                |                                         |                | When HLDA is high, this is an output signal which, along with D/C#_DK1 and W/R#_DK2, represents the encoded channel number being serviced at the begin-<br>ning of DMA acknowledge cycles. If the VL82C480 makes ADS# active during DMA or Master Mode cycles (for local bus accesses) this signal is forced high.                                                                                            |
| D/C#_DK1       | 73                                      | IO-T           | Data/Control and DMA Acknowledge 1 - When HLDA is low, D/C#_DK1 is driven by<br>the local bus master and is decoded with M/IO#_DK0 and W/R#_DK2 to indicate the<br>type of bus cycle requested.                                                                                                                                                                                                               |
|                |                                         |                | When HLDA is high, this is an output signal which, along with M/IO#_DK0 and W/R#_DK2, represents the encoded channel number being serviced at the begin-<br>ning of DMA acknowledge cycles. If the VL82C480 makes ADS# active during DMA or Master Mode cycles (for local bus accesses) this signal is forced high.                                                                                           |
| W/R#_DK2       | 72                                      | IO-T           | Write/Read and DMA Acknowledge 2 - When HLDA is low, W/R#_DK2 is driven by the local bus master and is decoded with D/C#_DK1 and M/IO#_DK0 to indicate the type of bus cycle requested.                                                                                                                                                                                                                       |
|                |                                         |                | When HLDA is high, this is an output signal which, along with D/C#_DK1 and M/IO#_DK0, represents the encoded channel number being serviced at the begin-<br>ning of DMA acknowledge cycles. If the VL82C480 makes ADS# active during DMA or Master Mode cycles (for local bus accesses) this signal indicates whether a local bus read or local bus write cycle is required.                                  |
| D[31:0]        | 21:25, 27:31,<br>33:36, 38:47,<br>49:56 | IO-T           | CPU Data bus bits 31 through 0 - This is the data bus directly connected to the CPU and other external devices.                                                                                                                                                                                                                                                                                               |
| EADS#          | 69                                      | IO-T           | External Address [POR input] - This signal indicates a primary cache invalidation address is on the address bus. It is driven low by the VL82C480 to perform primary cache invalidations during DMA and Master Mode cycles and is also driven low for one cycle during the first T2 of a local bus write to a write-protected memory location. It is also modulated for implementation of the Non-Turbo Mode. |
|                |                                         |                | At power-on reset (POR), this pin is used to set the polarity of the DKEN input.                                                                                                                                                                                                                                                                                                                              |
| FERR#          | 65                                      | I-TPU          | Floating Point Error - The FERR# input indicates a floating point error. When active.<br>it generates an interrupt IRQ13 internal to the VL82C480. This input pin is active<br>low.                                                                                                                                                                                                                           |
|                |                                         |                | FERR# has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                       |
| HLDA           | 70                                      | I-T            | Hold Acknowledge - The active high HLDA signal is issued by the CPU in response to the HOLD driven by the VL82C480. It indicates that the CPU is floating its outputs to the high impedance state so that another master can take control of the bus.                                                                                                                                                         |
| HOLD           | 71                                      | 0              | Hold Request - The active high HOLD pin is driven by the VL82C480 to the CPU. It indicates that a bus master, such as a DMA or refresh controller. is requesting control of the bus. This signal is synchronized to CLKIN.                                                                                                                                                                                    |

VLSI TECHNOLOGY, INC. PRODUCT SPECIFICATION VL82C480

### SIGNAL DESCRIPTIONS (Cont.)

| Signal<br>Name            | Pin<br>Number          | Signal<br>Type | Signal<br>Description                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------|------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IGNNE#                    | 64                     | IO-T           | Ignore Numeric Error Output [POR input] - This active low output instructs the CPU to ignore the present numeric error. It is enabled when a dummy write is performed to either port F0h or F1h while FERR# is active.                                                                                                                                                                                                                          |
|                           |                        |                | At power-on reset (POR), this pin is used to set SA[1] timing.                                                                                                                                                                                                                                                                                                                                                                                  |
| INTR                      | 160                    | 0              | Interrupt Request - An active high output used to interrupt the CPU. It is generated by the 82C59A megacells any time a valid interrupt request input is received.                                                                                                                                                                                                                                                                              |
| KEN#                      | 76                     | O-TPD          | Cache Enable - The KEN# signal is an output which determines whether the current cycle is cacheable in the primary cache. This signal is normally low, but is driven inactive during the second and subsequent T2 cycles of all CPU memory accesses defined as non-cacheable, except when local bus CPU cycles are selected by the PMR Registers; in this case it is made inactive during the first and subsequent T2's of the local bus cycle. |
|                           |                        |                | This pin has an internal pull-down resistor.                                                                                                                                                                                                                                                                                                                                                                                                    |
| NMI                       | 80                     | 0              | Non-Maskable Interrupt - An active high output which indicates to the CPU that an external non-maskable interrupt has been generated. This signal is asserted by either a parity error or an I/O channel error. The NMI output is enabled by resetting the MSB (most significant bit) of I/O port 70h. NMI is disabled on reset.                                                                                                                |
| RDY#                      | 58                     | IO-TPU         | Non-Burst Ready - The active low RDY# signal is driven by the VL82C480 as an indication that the current memory or I/O slot bus cycle or cache write cycle is complete. The VL82C480 enables the RDY# three-state output only when it needs to drive it low and leaves it enabled for just one CPU clock cycle after it has driven it high again.                                                                                               |
|                           |                        |                | When HLDA is active, RDY# is an input to the VL82C480 and may be driven by local bus devices to terminate DMA and Master Mode cycles.                                                                                                                                                                                                                                                                                                           |
|                           |                        |                | This pin has an internal pull-up resistor                                                                                                                                                                                                                                                                                                                                                                                                       |
| RESCPU                    | 68                     | 0              | Reset CPU - This active high signal is used to reset the CPU and is asserted in response to one of the following:                                                                                                                                                                                                                                                                                                                               |
|                           |                        |                | <ol> <li>A dummy read from I/O port EFh.</li> <li>The LSB (least significant bit) of Port A is set to '1 by an active write.</li> <li>The POWERGOOD signal changes state.</li> <li>Shutdown command.</li> </ol>                                                                                                                                                                                                                                 |
|                           |                        |                | RESCPU is synchronized to CLKIN.                                                                                                                                                                                                                                                                                                                                                                                                                |
| TCLK2                     | 66                     | I-C            | Clock - This input is connected to a crystal oscillator whose frequency is twice the system frequency. The signal is divided down in frequency and sent to the CLK output.                                                                                                                                                                                                                                                                      |
|                           | EMORY SYSTEN           |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CASX[3:0]#,<br>CASY[3:0]# | 89:86, 94:91           | I O-PU         | Column Address Strobes - The CASX[3:0]# and CASY[3:0]# signals generate active low column address strobes for DRAM banks during on-board memory bus cycles. The active period for these signals is determined by the number of wait states and the configuration mode.                                                                                                                                                                          |
|                           |                        |                | These pins have internal pull-up resistors.                                                                                                                                                                                                                                                                                                                                                                                                     |
| MA[10:1]                  | 108:105,<br>103:99, 97 | Ο              | Memory Address bus bits 10 through 1 - The MA[10:1] address bits are the row and<br>column addresses sent to on-board memory. They are buffered and multiplexed<br>versions of the local CPU bus address. They allow addressing of up to 64 MB of<br>memory by the VL82C480.                                                                                                                                                                    |
| MAOX                      | 98                     | 0              | Memory Address bus bit 0, Banks 0 and 2 - MA0X is a multiplexed row/column<br>address bit for Banks 0 and 2. It is interleaved with MA0Y to ensure that DRAM<br>setup and hold times are met for A[3] during fast burst mode interleave.                                                                                                                                                                                                        |



### SIGNAL DESCRIPTIONS (Cont.)

| Signal<br>Name | Pin<br>Number | Signal<br>Type | Signal<br>Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------|---------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ΜΑΟΥ           | 95            | 0              | Memory Address bus bit 0, Banks 1 and 3 - MA0Y is a multiplexed row/column address bit for banks 1 and 3. It is interleaved with MA0X to ensure that DRAM setup and hold times are met for A[3] during fast burst mode interleave.                                                                                                                                                                                                                                                                                       |
| MDEN#          | 166           | IO             | Memory Data Word Enable - An active low signal which enables the output of the memory data buffers.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| PAR[3:0]       | 165:162       | IO-T           | Parity bits 0 through 3 - Each parity bit signal is associated with one byte of the data bus. Even parity is generated on PAR[3:0] and written to memory along with their corresponding bytes during DMA, master and cache write-back operations. During write operations to memory, the parity bit pins are three-stated because the 486 generates parity. During memory read operations these pins become inputs and are used along with their respective data bytes to determine whether a parity error has occurred. |
| RAMW#/EALE#    | 78            | IO-T           | RAM Write (output) and Early Address Latch Enable [POR input] - This active low output controls DRAM memory write enable and buffer direction, except during ISA bus cycles and refresh cycles. During ISA bus cycles and at the start of refresh, this signal functions as Early Address Latch Enable.                                                                                                                                                                                                                  |
|                |               |                | RAMW#/EALE# is forced low during the start of a refresh cycle or ISA bus cycle; it is<br>driven high when BALE is high for all CPU slot ISA bus cycles.                                                                                                                                                                                                                                                                                                                                                                  |
|                |               |                | At power-on reset (POR) this pin is used to set system and slot BIOS ROM location (ROMMOV2, ROMSET[6] Register).                                                                                                                                                                                                                                                                                                                                                                                                         |
| RAS[3:0]#      | 110:113       | 0              | Row Address Strobe bits 3 through 0 - These signals are sent to each of the four DRAM banks to strobe in the row address during on-board memory bus cycles.                                                                                                                                                                                                                                                                                                                                                              |
| CACHE CONTRO   | LLER INTERF   | ACE SIGNA      | LS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| TAG[8:0]       | 10:2          | IO-T           | Tag Data bus bits 8 through 0 - A private bus for communication of tags between the VL82C480 and the tag RAM.                                                                                                                                                                                                                                                                                                                                                                                                            |
|                |               |                | TAG[8] has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CWE[3:0]#      | 11:14         | 0              | Cache Write Enable bits - These four signals enable writes to the cache SRAMs,<br>Banks A and B (one enable per byte).                                                                                                                                                                                                                                                                                                                                                                                                   |
| TAGWE#         | 15            | 0              | Cache Tag Write Enable - This active low signal enables writes to the tag SRAM for<br>updates during line-fills or clean-writes.                                                                                                                                                                                                                                                                                                                                                                                         |
| САЗА           | 1             | O-TPU          | Cache Address 3, Bank A (output) - This output signal drives the cache Bank A, Address 3.                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                |               |                | This pin has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CA3BA2         | 207           | IO-TPU         | Cache Address 3, Bank B or Cache Address 2, Bank A (output) - In Double Cache<br>Data Bank Mode, this output signal drives the cache Bank B Address 3. In Single<br>Cache Data Bank Mode, this output drives the cache Bank A Address 2.                                                                                                                                                                                                                                                                                 |
|                |               |                | This pin has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CCSA#          | 17            | IO-T           | Chip Select, Cache Bank A [POR Input] - This active low output signal enables the cache data SRAMs in Bank A during read/write access.                                                                                                                                                                                                                                                                                                                                                                                   |
|                |               |                | At power-on reset (POR), this pin is used along with CCSB# to set the DRAM inter-<br>face output drive current.                                                                                                                                                                                                                                                                                                                                                                                                          |
| CCSB#          | 18            | IO-T           | Chip Select, Cache Bank B [POR Input] - This active low output signal enables the cache data SRAMs in Bank B during read/write access.                                                                                                                                                                                                                                                                                                                                                                                   |
|                |               |                | At power-on reset (POR), this pin is used along with CCSA# to set the DRAM inter-<br>face output drive current.                                                                                                                                                                                                                                                                                                                                                                                                          |
| COEA#          | 19            | IO-T           | Cache Output Enable, Bank A [POR Input] - This active low output signal enables the bus drive circuitry of cache data SRAMs in Bank A.                                                                                                                                                                                                                                                                                                                                                                                   |



rozost spærndatt

VL82C480

•

## SIGNAL DESCRIPTIONS (Cont.)

| Signal<br>Name | Pin<br>Number | Signal<br>Type | Signal<br>Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------|---------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |               |                | At power-on reset (POR), this pin selects the frequency operation mode of the VL82C480 CPU interface. A low on COEA# at power-up selects a clock frequency operation mode of 25 MHz or less. A high on COEA# at POR selects 33 MHz or 40 MHz operation.                                                                                                                                                                                                                                            |
| COEB#          | 20            | 0              | Cache Output Enable, Bank B - This active low output signal enables the bus drive circuitry of cache data SRAMs in Bank B.                                                                                                                                                                                                                                                                                                                                                                         |
| PERIPHERAL IN  | TERFACE SIG   | INALS          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| LBA#           | 144           | I-T            | Local Bus Access - On CPU accesses, this signal must be made low by a local bus device before one-half way through the first T2 cycle of any CPU bus cycle that normally accesses on-board DRAM, or before the end of the first T2 for any other type of cycle, if a CPU access is to a local bus device. When active, it causes the VL82C480 to be deselected.                                                                                                                                    |
| ROMCS#/PCS#    | 161           | Ю              | ROM Chip Select and Peripheral Chip Select - During ISA bus CPU cycles, this sig-<br>nal is used as the ROM chip select. All other times, it is used as the peripheral chip<br>select for the keyboard controller and real-time clock.                                                                                                                                                                                                                                                             |
| POWERGOOD      | 176           | I-TS           | System Power-On Reset - An active high input which indicates that the power to the board is stable. A Schmitt-trigger input is used. This allows the input to be connected directly to an RC network.                                                                                                                                                                                                                                                                                              |
| SPKR/TRI#      | 85            | IO-TPU         | Speaker and Three-state - The active high SPKR output drives an externally buff-<br>ered speaker.                                                                                                                                                                                                                                                                                                                                                                                                  |
|                |               |                | This signal is an input when the POWERGOOD input is low. If sampled low, it forces the VL82C480 into the Three-State Mode where all outputs and bidirectional pins are driven to a high impedance state.                                                                                                                                                                                                                                                                                           |
|                |               |                | This pin has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BUS INTERFACE  | SIGNALS       |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| AEN            | 181           | 0              | Address Enable - AEN is an active high output that indicates a DMA transfer cycle to the I/O resources on the bus. It is asserted only when the DMA controller is the bus owner (HLDA = '1, MASTER# = '1). The I/O resource with an active DMA acknowledge signal should only respond to the I/O command lines and all the other I/O resources should ignore the commands.                                                                                                                         |
| BALE           | 180           | Ο              | Bus Address Latch Enable - BALE is an active high pulse which is generated at the beginning of any bus cycle initiated by the CPU. It indicates when the SA[19:0], LA[23:17], AEN, and SBHE# signals are valid. BALE is forced high any time HLDA is high.                                                                                                                                                                                                                                         |
| BUSOSC         | 155           | I-TPU          | System Bus Clock - This signal is supplied by an external oscillator. It has a nominal 50% duty cycle and normally a frequency of 16 MHz. It is used for ISA bus opera-<br>tions.                                                                                                                                                                                                                                                                                                                  |
|                |               |                | If an oscillator is connected to this pin, SYSCLK can be programmed to be BUSOSC $\div 2, \pm 4, \pm 6$ , or $\pm 8$ . If SYSCLK is to be derived from TCLK2, the BUSOSC is held high or low and is used in conjunction with the CLKCTL Register to determine the clock divider value.                                                                                                                                                                                                             |
|                |               |                | BUSOSC has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DKEN           | 178           | IO-T           | DMA Acknowledge Enable (output) [POR input] - DKEN enables an external 3-to-8 decoder for the generation of the DMA acknowledge signals from M/IO#_DK0. D/C#_DK1 and W/R#_DK2 when these signals are valid at the beginning of a DMA cycle. If a local bus cycle is started during a DMA cycle, then DKEN must also be used to latch the DMA acknowledges when active. It is active high when EADS# is pulled high during power-on reset (POR) and active low when EADS# is pulled low during POR. |
|                |               |                | At POR, this pin is used to set BIOS ROM width (ROMWID, ROMSET[7]).                                                                                                                                                                                                                                                                                                                                                                                                                                |

**WVLSI TECHNOLOGY, INC.** 

### SIGNAL DESCRIPTIONS (Cont.)

| Signal<br>Name        | Pin<br>Number       | Signal<br>Type | Signal<br>Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------|---------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DRQ[7:5],<br>DRQ[3:0] | 200:202,<br>203:206 | I-TSPU         | DMA Request bits 7 through 5 and 3 through 0 - The asynchronous DMA request inputs are used by external devices to indicate when they need service from the internal DMA controllers. DRQ[3:0] are used for transfers between 8-bit I/O adapters and system memory. DRQ[7:5] are used for transfers between 16-bit I/O adapters and system memory. DRQ[4] is not available externally as it is used to cascade the two DMA controllers together.                                                                                                                                                                                                                                                                                                                                                                             |
|                       |                     |                | All DRQ pins have internal pull-up resistors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| IOCHRDY               | 151                 | IO-TOD         | I/O Channel Ready - The IOCHRDY input is pulled low in order to extend the read or write cycles of any bus access when required. The cycle can be initiated by the CPU, DMA controllers or refresh controller. The default number of wait states for cycles initiated by the CPU are four wait states for 8-bit peripherals. one wait state for 16-bit peripherals and three wait states for ROM cycles. One DMA wait state is inserted as the default for all DMA cycles. Any peripheral that can not present read data or strobe in write data in this amount of time must use IOCHRDY to extend these cycles. In DMA Mode, this pin is always driven low by the VL82C480 that gen erate local bus cycles to allow for local bus latency; the VL82C480 never drives IOCHRDY high, but three-states it when not driven low. |
|                       |                     |                | This pin requires an external 10K pull-up resistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| IOCS16#               | 146                 | I-T            | 16-Bit I/O Chip Select - This input determines when a 16-to-8 bit conversion is needed for CPU accesses. A conversion is done any time the VL82C480 requests a 16-bit I/O cycle and IOCS16# is sampled high. A command delay of one BUSOSC cycle is inserted and the cycle becomes four wait states long when a conversion is needed. If sampled low, an I/O access is performed in one wait state with one command delay inserted.                                                                                                                                                                                                                                                                                                                                                                                          |
|                       |                     |                | The IOCS16# signal is ignored by the DMA and refresh controller for DMA and refresh cycles, respectively.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| IOW#<br>IOR#          | 158<br>159          | IO-T<br>IO-T   | <ul> <li>I/O Read</li> <li>I/O Write</li> <li>IOR# and IOW# are active low inputs when an external bus master is in control (HLDA = '1, MASTER# = '0). They function as outputs at all other times. When HLDA is low, they are driven by the internal ISA bus controller. During DMA transfer cycles (HLDA = '1, MASTER# = '1). they are driven by the 82C37A DMA controllers. They are inactive during a refresh cycle.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                          |
|                       |                     |                | Both the pins require external 10K pull-up resistors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| IRQSDIN               | 153                 | I-T            | Interrupt Request Data In - This input signal accepts the scanned asynchronous interrupt requests [IRQs] from external 74LS166 shift registers into the 82C59A megacells. IRQ[0], IRQ[2] and IRQ[13] are not available as external inputs because they are used internally. All IRQ inputs pins except IRQ[8]# are active high. NMI is not a scanned input. The following interrupt requests are captured by the scan input:                                                                                                                                                                                                                                                                                                                                                                                                 |
|                       |                     |                | • IRQ[15]. IRQ[14], IRQ[12:9]. IRQ[8]#. IRQ[7:1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                       |                     |                | WEIRQ - Weitek numeric coprocessor error                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                       |                     |                | <ul> <li>TURBO - Determines CPU speed. Low = slow, high = full speed. Its state may be read from the NTBREF Register. The hold signals to the 486 are continuously generated in order to slow its operation.</li> <li>IOCHCK# - I/O bus error. If I/O checking enabled. IOCHCK# assertion by a periph-</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                       |                     |                | eral device generates an NMI to the CPU if bit 3 of Port B is set to '0. The state of the IOCHCK# signal can be read as data bit 6 (CHAN_CHK) in Port B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| IRQCLK                | 167                 | I-T            | Interrupt Request Scan Clock - This signal is the input clock to the interrupt request scanner within the VL82C480. It is the same signal used to clock the external 74LS166 shift registers to shift the captured interrupt information into the VL82C480.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

2.2

VL82C480



### SIGNAL DESCRIPTIONS (Cont.)

| Signal<br>Name | Pin<br>Number | Signal<br>Type | Signal<br>Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------|---------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IRQSH/LD#      | 150           | IO-T           | Interrupt Request Load and Shift Control [POR input] - When low, this signal causes<br>the external 74LS166 interrupt shift registers to load new interrupt information when<br>clocked; when high, it causes the shift registers to shift when clocked. Load<br>(IRQSH/LD# low) occurs once every seventeenth IRQCLK.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                |               |                | At power-on reset (POR), this pin is used to set the slot drive current (SLTDRV, BUSCTL[5]).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| MASTER#        | 179           | I-T            | Master - This active low input is driven by an external device to disable the VL82C480's DMA controllers and obtain access to the system bus. When asserted, it indicates that an external bus master has control of the bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| MEMCS16#       | 145           | I-T            | 16-Bit Memory Chip Select - This active low input is used to determine when a 16-<br>to-8 bit conversion is needed for CPU accesses. A conversion is done anytime the<br>VL82C480 requests a 16-bit memory cycle and MEMCS16# is sampled high. If<br>sampled high with the BUSCTL Register in the default configuration, a command<br>delay of one BUSOSC cycle is inserted and the cycle becomes four wait states long.<br>If sampled low, a memory access is performed in one wait state with no command<br>delays inserted.                                                                                                                                                                                                                          |
|                |               |                | The MEMCS16# signal is ignored by the DMA and refresh controller for DMA and refresh cycles, respectively.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MEMR#<br>MEMW# | 175<br>177    | Ю-Т<br>Ю-Т     | Memory Read<br>Memory Write<br>The active low signals MEMR# and MEMW# are inputs when an external bus<br>master is in control (HLDA = '1, MASTER# = '0). They are outputs at all other times.<br>When HLDA is low MEMW# is driven from the ISA bus controller. They are driven by<br>internal 82C37A DMA controllers during DMA cycles.                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                |               |                | Both the pins require external 10K pull-up resistors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OSC            | 149           | I-T            | Oscillator Input - OSC is the buffered input of the external 14.31818 MHz oscillator with a duty cycle of 45-55%.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| REFRESH#       | 154           | IO-TSOD        | Memory Refresh - The REFRESH# signal is pulled low whenever a refresh cycle is initiated. An external bus master activates this signal when it requires a refresh cycle from the refresh controller. The internal refresh controller activates this line every 15.6 $\mu$ s to prevent loss of DRAM data.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                |               |                | REFRESH# is an open-drain output capable of sinking 24 mA and requires an exter-<br>nal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| RSTDRV         | 170           | 0              | Reset - This active high output is a system reset generated from the POWERGOOD input. RSTDRV is synchronized to the BUSOSC input. On reset, this signal remains high for at least as long as the RESCPU signal. It may therefore be used to drive the 486's AHOLD input to initiate a 486 self-test sequence on power-on reset only.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SA[1:0]        | 147:148       | IO-T           | System Address bus bits 1 and 0 - These signals represent the lower two bits of the system address bus. They act as inputs when an external bus master is in control (HLDA = '1, MASTER# = '0) and are outputs at all other times. When HLDA is low. SA[1:0] are generated by decoding the CPU byte enables, BE[3:0]#. They are driven by the 82C37A DMA controllers during DMA transfer cycles. SA[0] is always connected directly to the ISA bus. SA[1] is connected to the ISA bus if discrete SA buffers are used. If the VL82C113A is used, then SA[1] is connected only to the A[1] input of the VL82C113A (which then drives the ISA bus SA[1] signal). IGNNE# is used to set SA[1] timing at power-on reset for use with/without the VL82C113A. |
| SBHE#          | 169           | IO-T           | System Byte High Enable - An active low SBHE# indicates that valid data is on the upper byte of system data bus, SD[15:8]. Its functionality is similar to that of the SA[1:0] signals. SBHE# is forced low during 16-bit DMA cycles and is the complement of SA[0] during 8-bit DMA cycles.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



### SIGNAL DESCRIPTIONS (Cont.)

| Signal<br>Name   | Pin<br>Number                                                      | Signal<br>Type | Signal<br>Description                                                                                                                                                                                                                                                     |
|------------------|--------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SD[15:0]         | 182:186,<br>188:192,<br>194:199                                    | IO-T           | System Data bus bits 15 through 0 - The bidirectional SD[15:0] signals and directly connected to the slots.                                                                                                                                                               |
| SMEMR#<br>SMEMW# | 171<br>174                                                         | 0<br>0         | System Memory Read<br>System Memory Write<br>The SMEMR# and SMEMW# outputs are active during memory read and write<br>cycles, respectively, when the address is below 1 MB.                                                                                               |
|                  |                                                                    |                | Both the pins require external 10K pull-up resistors.                                                                                                                                                                                                                     |
| SYSCLK           | 173                                                                | 0              | System Clock - The SYSCLK output is 1/2, 1/3, 1/4, 1/6, or 1/8 the frequency of TCLK2 or BUSOSC depending on the BUSOSC pin status and the five lower bits in the CLKCTL Register. The bus control signals BALE, IOR#, IOW#, MEMR#, and MEMW# are synchronized to SYSCLK. |
| TC               | 157                                                                | 0              | Terminal Count - This active high output indicates that one of the DMA channels has transferred all data.                                                                                                                                                                 |
| WS0#             | 152                                                                | I-T            | Wait State Terminate - An active low input which indicates a shorter access cycle. It is pulled low by a peripheral on the slot bus to terminate a CPU controlled bus cycle earlier than the default values defined internally on the chip.                               |
| POWER AND G      | ROUND                                                              |                |                                                                                                                                                                                                                                                                           |
| VSSI             | 138                                                                | GND            | Core Ground Connection - 0 volts.                                                                                                                                                                                                                                         |
| VSSR             | 16, 32, 48, 61,<br>77, 90, 104,<br>115, 132, 156,<br>168, 187, 208 | GND            | Ring Ground Connection - 0 volts.                                                                                                                                                                                                                                         |
| VDDI             | 26                                                                 | PWR            | Core Power connection - Nominally +5 volts.                                                                                                                                                                                                                               |
| VDDR             | 37, 67, 96,<br>109, 141, 172,<br>193                               | PWR            | Ring Power connection - Nominally +5 volts.                                                                                                                                                                                                                               |



PRODUCT SPECIFICATION VL82C480

#### **REGISTER SUMMARY**

#### SYSTEM CONFIGURATION

The VL82C480 offers hardware configured options to ensure that it resets to a usable state with the various physical configurations available. During reset, the output pins listed in Table become inputs and their value is loaded into the configuration registers as shown or are used to configure the system. There is no internal default for these bits, therefore the pins shown must be set to the required value during reset. Table 3 details the mapping.

#### INDEXED CONFIGURATION REGISTER FORMATS

Table 2 shows the Indexed Configuration Register formats. Power-on reset values are shown above the diagrams for each register or set of registers.

.

### TABLE 1. SYSTEM CONFIGURATION INITIALIZATION

|              | Regist | er      |                     |                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|--------------|--------|---------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin          | Name   | Bit     | Bit Name            | Functional Description                                                                                                                                                                                                                                                                                      |  |  |  |  |
| CCSB#, CCSA# | RAMSET | 2,<br>1 | RAMDRV0,<br>RAMDRV1 | RAMDRM         MA[10:1],<br>RAMW#/EALE#         RAS#,<br>MA[0X,0Y]         CAS#           00         12 mA         12 mA         12 mA           01         24 mA         12 mA         12 mA           10         24 mA         24 mA         12 mA           11         24 mA         24 mA         24 mA |  |  |  |  |
| RAMW#/EALE#  | ROMSET | 6       | ROMMOV2             | System and Slot BIOS ROM Move:<br>0 = D Bus<br>1 = SD Bus                                                                                                                                                                                                                                                   |  |  |  |  |
| DKEN         | ROMSET | 7       | ROMWID              | ROM Width:<br>0 = 8-bit<br>1 = 16-bit                                                                                                                                                                                                                                                                       |  |  |  |  |
| IRQSH/LD#    | BUSCTL | 5       | SLTDRV              | Slot Current Drive:<br>0 = 12  mA<br>1 = 24  mA                                                                                                                                                                                                                                                             |  |  |  |  |
| IGNNE#       |        |         |                     | <ul> <li>SA1 Timing during 32-bit ISA Conversion Cycles:</li> <li>0 = SA[1] generated as normal for when it is connected directly to the ISA bus.</li> <li>1 = SA[1] generated early in 32 =&gt; 16 or 32 =&gt; 8-bit conversion cycles for VL82C107 or VL82C113A compatibility</li> </ul>                  |  |  |  |  |
| EADS#        |        |         |                     | DKEN Polarity:<br>0 = DKEN is active low<br>1 = DKEN is active high                                                                                                                                                                                                                                         |  |  |  |  |
| COEA#        |        |         |                     | 0 = 25 MHz or below operation<br>1 = 33/40 MHz operation                                                                                                                                                                                                                                                    |  |  |  |  |



| ndex Port (R/                                                                                             | W)            |                                                                       |                   |                                                           |        |                                                                                                                                                                                                                                                     | EC        |
|-----------------------------------------------------------------------------------------------------------|---------------|-----------------------------------------------------------------------|-------------------|-----------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 7                                                                                                         | 6             | 5                                                                     | 4                 | 3                                                         | 2      | 1                                                                                                                                                                                                                                                   | 0         |
| A7                                                                                                        | A6            | A5                                                                    | A4                | A3                                                        | A2     | A1                                                                                                                                                                                                                                                  | A0        |
|                                                                                                           |               | Ind                                                                   | ex Address of a C | Configuration Rec                                         | gister |                                                                                                                                                                                                                                                     |           |
| )<br>ata Port (R/V                                                                                        | V)            |                                                                       |                   |                                                           |        |                                                                                                                                                                                                                                                     | EDI       |
| 7                                                                                                         | 6             | 5                                                                     | 4                 | 3                                                         | 2      | 1                                                                                                                                                                                                                                                   | 0         |
| D7                                                                                                        | D6            | D5                                                                    | D4                | D3                                                        | D2     | D1                                                                                                                                                                                                                                                  | D0        |
|                                                                                                           |               |                                                                       | Data for a Confi  | guration Registe                                          | r      |                                                                                                                                                                                                                                                     | ······    |
| ERSION (R-C                                                                                               | D)            |                                                                       |                   |                                                           |        |                                                                                                                                                                                                                                                     | 00        |
| 7                                                                                                         | 6             | 5                                                                     | 4                 | 3                                                         | 2      | 1                                                                                                                                                                                                                                                   | 0         |
| 1                                                                                                         | 0             | 0                                                                     | 1                 | 0                                                         | 0      | 0                                                                                                                                                                                                                                                   | 0         |
|                                                                                                           |               | Produ                                                                 | ict Code          |                                                           |        | VL82C48                                                                                                                                                                                                                                             | 0 Version |
| RAM Progra                                                                                                | mmable Timing | - RAMTMG (R/                                                          | <b>W</b> )        |                                                           |        |                                                                                                                                                                                                                                                     | 01        |
| 7                                                                                                         | 6             | 5                                                                     | 4                 | 3                                                         | 2      | 1                                                                                                                                                                                                                                                   | 0         |
| 1                                                                                                         | 1             | 1                                                                     | 1                 | 1                                                         | 1      | 1                                                                                                                                                                                                                                                   | 1         |
| TSTP                                                                                                      | IT[1:0]       | TR                                                                    | P[1:0]            | TRC                                                       | D[1:0] | TCAS                                                                                                                                                                                                                                                | S[1:0]    |
| TSTRT[1:0]<br>Earliest Cycle Start Point<br>00 = Begin first T2<br>01 = Mid first T2<br>1X = End first T2 |               | TRP[1:0]<br>RAS Precharge<br>00 = 1T<br>01 = 2T<br>10 = 3T<br>11 = 4T |                   | RAS/CAS Delay<br>00 = 1T<br>01 = 2T<br>10 = 3T<br>11 = 4T |        | CAS Width Read/Write<br>Cache Disabled:<br>00 = 1T (R), 1T (W)<br>01 = 1.5T (R), 1T (W)<br>10 = 2T (R), 1T (W)<br>11 = 2T (R), 2T (W)<br>Cache Enabled:<br>00 = 2T (R), 1T (W)<br>01 = 2T (R), 1T (W)<br>10 = 3T (R), 1T (W)<br>11 = 3T (R), 2T (W) |           |



INDEXED CONFIGURATION REGISTER FORMATS (Cont.)

#### DRAM Configuration Register 0 - RAMCFG0 (R/W) 02h 7 6 5 4 3 2 1 0 1 0 0 0 1 0 1 0 DRAM Bank 1 Type S/D 1 DRAM Bank 0 Type S/D 0 DRAM Configuration Register 1 - RAMCFG1 (R/W) 03h 7 6 5 4 3 2 0 1 1 0 0 0 1 0 0 0 DRAM Bank 3 Type S/D 3 DRAM Bank 2 Type S/D 2 00 = None10 = 1MSIMM Side: 01 = 256K11 = 4M0 = Single1 = Double DRAM Control Register - RAMSET (R/W) 04h 7 6 5 4 3 2 1 0 0 0 0 0 0 CCSB# CCSA# 0 **EXTPARCHK** INTLV[2:0] RTODIS RAMDRV[1:0] PGMD Interleave Select: RAS MA[10:1], RAMW#/EALE#, RAS#, CAS#, Enable Page Mode: 000 = No Interleave Time-Out External MA0X, MA0Y Drive Current: 0 = Enable001 = Banks 0, 1 Disable: Parity 00 = 12 mA (All)1 = Burst 010 = Banks 0, 3 0=Enable Error Input: 01 = 24 mA (MA, RAMW#/EALE#)Only 011 = Banks 1, 2 1=Disable 0 = Disable 12 mA (RAS#, MA0X, MA0Y, CAS# 100 = Banks 2, 3 1 = Enable 10 = 24 mA (All except CAS#)101 = Banks 0, 1 & 2, 3 12 mA (CAS#) 110 = Banks 0, 3 & 1, 2 11 = 24 mA(All)111 = Not Used Non-Turbo and Refresh Control Register - NTBREF (R/W) 05h

| 7                                                                 | 6 | 5                                          | 4                                                  | 3                 | 2        | 1                                              | 0 |
|-------------------------------------------------------------------|---|--------------------------------------------|----------------------------------------------------|-------------------|----------|------------------------------------------------|---|
| 0                                                                 | 0 | 0                                          | TURBO                                              | 0                 | 0        | 0                                              | 0 |
| NTB[2:0]                                                          |   | TURBO                                      | REFM                                               | REFMD[1:0]        |          | REFSPD                                         |   |
| Interleave Select:<br>000 = Full Speed<br>001 = Full Speed ÷2<br> |   | State of<br>TURBO<br>Signal<br>(Read-Only) | Refresh<br>00 = Synch<br>01 = Asyncl<br>1X = Decou | ronous<br>hronous | Reserved | Refresh Period:<br>0 = 15.625 μs<br>1 = 125 μs |   |

111 = Full Speed +8



08h

### **INDEXED CONFIGURATION REGISTER FORMATS (Cont.)**

| Clock Control Register - CLK                                   | CTL (R/W)                           |                                   |                                  |                                 |                                         |       | 06                              |
|----------------------------------------------------------------|-------------------------------------|-----------------------------------|----------------------------------|---------------------------------|-----------------------------------------|-------|---------------------------------|
| 7                                                              | 6                                   | 5                                 | 4                                | 3                               | 2                                       | 1     | 0                               |
| 0                                                              | 0                                   | 0                                 | 1                                | 1                               | (Note)                                  | 1     | 1                               |
| FBEN                                                           | CLK2E                               | DIV[1:0]                          | FCLKI                            | DIV[1:0]                        | BOSCSNS                                 | SCLKI | DIV[1:0]                        |
| Enable SYSCLK Frequency<br>Change in Fast Bus Clock<br>Region: | Non-Tur                             | ivider in<br>bo Mode:<br>TCLK2 ÷2 | BUSOS                            | ck Divider<br>C/TCLK2:<br>>÷2/2 | BUSCLK Pin<br>Status:<br>0 = Slow Clock | BUSOS | ck Divider<br>C/TCLK2:<br>>÷2/4 |
| 0 = Disable<br>1 = Enable                                      | 01->CLK =<br>10->CLK =<br>11->CLK = | TCLK2 ÷6                          | 01->÷4/4<br>10->÷6/6<br>11->÷8/8 |                                 | 1 = Fast Clock                          | 10-   | >÷4/6<br>>÷6/8<br>>÷8/12        |

Note: Reset value is '0 if an oscillator is connected to the BUSOSC pin, else the state of the BUSOSC pin is reflected.

#### Miscellaneous Control Register - MISCSET (R/W) 07h 7 6 5 4 3 2 1 0 0 TAG[8] 0 0 0 0 0 0 SEGCEN TAG8 CWETIME FASTRC CEN ENPAR# CWS\_OFF CACHCKCTL Segment Cache-Reflects CWE Fast Primary **Enable Parity** Conditional Cache Cntlr ability Enable for Value of Turn-Off Cache Gen/Check: Internal RC#: Wait States: Clock Secondary Cache: TAG[8] Time: 0 = Disable Enable: 0 = Enable 0 = Enable Adjustment: 0 = DisablePin 0 = Late1 = Enable 0 = Disable1 = Disable1 = Disable 0 = Enable1 = Enable 1 = Early 1 = Enable 1 = Disable

#### DMA Control Register - DMACTL (R/W)

| 7                                                                  | 6                                                                         | 5                                                                    | 4                                              | 3                                       | 2 | 1                                        | 0                                                                         |
|--------------------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------|-----------------------------------------|---|------------------------------------------|---------------------------------------------------------------------------|
| 0                                                                  | 0                                                                         | 1                                                                    | 1                                              | 1                                       | 0 | 0                                        | 0                                                                         |
| ENABLEFF                                                           | FFPTR                                                                     | DMAWS8[1:0]                                                          |                                                | DMAWS16[1:0]]                           |   | DMACLK                                   | МЕМТМ                                                                     |
| Enable<br>Extended<br>DMA<br>Address:<br>0 = Disable<br>1 = Enable | Enable<br>Access to<br>Upper Page<br>Registers:<br>0 = Lower<br>1 = Upper | 8-Bit DM<br>Star<br>00 = 2 Wa<br>01 = 4 Wa<br>10 = 3 Wa<br>11 = 3 Wa | tes:<br>ait States<br>ait States<br>ait States | Sta<br>00 = 2 W<br>01 = 4 W<br>10 = 3 W |   | DMA Clock:<br>0 = SYSCLK÷2<br>1 = SYSCLK | DMA MEMR# Signal<br>Delay:<br>0 = PC/AT-compatible<br>1 = 1 DMA CLK Early |



11 = 3 WS

.

1 = Disable

### **INDEXED CONFIGURATION REGISTER FORMATS (Cont.)**

| Bus Control Re                                                                         | egister - BUSCT                                                                                                                                                                                  | L (R/W)             |                                             |                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                    | 09                         |
|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------|
| 7                                                                                      | 6                                                                                                                                                                                                | 5                   | 4                                           | 3                                                | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1                                                                                                                  | 0                          |
| 0                                                                                      | 0                                                                                                                                                                                                | IRQSH/LD#           | 0                                           | 0                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                  | 0                          |
| VSF#                                                                                   | 10/16IO                                                                                                                                                                                          | SLTDRV              | DSKTMG                                      | G CMDLY                                          | 2 CMDL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | .Y1 16WS                                                                                                           | 8WS                        |
| VLSI Special<br>Feature (Enable<br>I/O Space EEh<br>FFh):<br>) = Enable<br>I = Disable | Special       10/16-Bit       Slo         (Enable       I/O Address       Cu         ice EEh-       Decode:       0 =         Fh):       0 = 16-Bit       1 =         ble       Decode       0 = |                     | Disk I/O<br>Timing:<br>0 = Slow<br>1 = Fast | Commar<br>Delay for 8<br>v 16-Bit I/C            | Image: Non-Section         Comm           Bar A         Delay for           Delay for         Delay for | Command 16-Bit<br>Delay for 16-<br>Bit Memory States:<br>Cycles: 0 = 0 WS<br>0 = 0 SYSCLK 1 = 1 WS<br>1 = 1 SYSCLK |                            |
| ast Bus Cloci                                                                          | Region Regist                                                                                                                                                                                    | er - FBCR (R/W)     |                                             |                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                    | OE                         |
| 7                                                                                      | 6                                                                                                                                                                                                | 5                   | 4                                           | 3                                                | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1                                                                                                                  | 0                          |
| A23                                                                                    | A22                                                                                                                                                                                              | A21                 | A20                                         | A19                                              | A18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | A17                                                                                                                | A16                        |
|                                                                                        | Addro                                                                                                                                                                                            | ess Bits 23-16 of N | lemory Regio                                | on Selected for Fa                               | ast Bus Clock Ad                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | cess                                                                                                               |                            |
| ROM Control F                                                                          | Register - ROMS                                                                                                                                                                                  | ET (R/W)            |                                             |                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                    | 00                         |
| 7                                                                                      | 6                                                                                                                                                                                                | 5                   | 4                                           | 3                                                | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1                                                                                                                  | 0                          |
| DKEN                                                                                   | RAMW#/<br>EALE#                                                                                                                                                                                  | 0                   | 0                                           | 0                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                  | 0                          |
| ROMWID                                                                                 |                                                                                                                                                                                                  | ROMMOV[2:0]         |                                             | MBIOS                                            | FMPRGM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ROMV                                                                                                               | VS[1:0]                    |
| BIOS ROM<br>Width<br>(Read-Only):<br>0 = 8-Bit                                         | System and                                                                                                                                                                                       | Slot ROM Locatio    | on Code                                     | Mid BIOS<br>Enable:<br>0 = Enable<br>1 = Disable | Flash<br>Memory<br>Program:<br>0 = Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -l                                                                                                                 | ait States<br>3 WS<br>1 WS |

1 = 16-Bit



E0000 Access

F0000 Access

.

19h

### **INDEXED CONFIGURATION REGISTER FORMATS (Cont.)**

| 7                                 | 6                                            | 5                                                    | 4                                               | 3                                                  | 2                                            | 1                                 | 0                          |
|-----------------------------------|----------------------------------------------|------------------------------------------------------|-------------------------------------------------|----------------------------------------------------|----------------------------------------------|-----------------------------------|----------------------------|
| 0                                 | 0                                            | 0                                                    | 0                                               | 0                                                  | 0                                            | 0                                 | 0                          |
| AC000                             | Access                                       | A8000                                                | A8000 Access                                    |                                                    | A4000 Access                                 |                                   | Access                     |
| BC000                             | Access                                       | B8000 Access                                         |                                                 | B4000                                              | B4000 Access                                 |                                   | Access                     |
| CC000                             | Access                                       | C8000 Access                                         |                                                 | C4000                                              | Access                                       | C0000                             | Access                     |
| DC000                             | Access                                       | D8000 Access                                         |                                                 | D4000                                              | Access                                       | D0000                             | Access                     |
| EC000 Access E8000 Access         |                                              | E4000                                                | Access                                          | E0000                                              | Access                                       |                                   |                            |
| FC000                             | Access                                       | F8000                                                | Access                                          | F4000                                              | Access                                       | F0000                             | Access                     |
|                                   | 01= Read Slot,                               | White System B                                       | oard 11=                                        | Read/Write Sy                                      | stem Board                                   |                                   |                            |
| 00h-FFFF                          |                                              |                                                      |                                                 |                                                    |                                              | L (R/W)                           |                            |
| 00h-FFFF<br>7                     |                                              |                                                      |                                                 |                                                    | stem Board<br>CBL, ECBL, FCB<br>2            | L (R/W)<br>1                      | 13h-18<br>0                |
|                                   | Fh Segment Cad                               | cheability Cont                                      | rol Registers - A                               | CBL, BCBL, DO                                      | CBL, ECBL, FCB                               | L (R/W)<br>1<br>0                 |                            |
| <b>7</b><br>0                     | Fh Segment Cad                               | cheability Cont<br>5<br>0                            | rol Registers - A<br>4                          | CBL, BCBL, DC<br>3<br>0                            | CBL, ECBL, FCB<br>2                          | <b>1</b>                          | 0                          |
| 7<br>0<br>AC000                   | Fh Segment Cad<br>6<br>0                     | cheability Cont<br>5<br>0<br>A8000                   | rol Registers - A<br>4<br>0                     | CBL, BCBL, DC<br>3<br>0<br>A4000                   | <b>CBL, ECBL, FCB</b><br><b>2</b><br>0       | 1<br>0<br>A0000                   | <b>0</b>                   |
| 7<br>0<br>AC000<br>BC000          | Fh Segment Cad<br>6<br>0<br>Access           | cheability Cont<br>5<br>0<br>A8000<br>B8000          | rol Registers - A<br>4<br>0<br>Access           | CBL, BCBL, DC<br>3<br>0<br>A4000<br>B4000          | CBL, ECBL, FCB<br>2<br>0<br>Access           | 1<br>0<br>A0000<br>B0000          | 0<br>0<br>Access           |
| 7<br>0<br>AC000<br>BC000<br>CC000 | Fh Segment Cad<br>6<br>0<br>Access<br>Access | Cheability Cont<br>5<br>0<br>A8000<br>B8000<br>C8000 | rol Registers - A<br>4<br>0<br>Access<br>Access | CBL, BCBL, DC<br>3<br>0<br>A4000<br>B4000<br>C4000 | CBL, ECBL, FCB<br>2<br>0<br>Access<br>Access | 1<br>0<br>A0000<br>B0000<br>C0000 | 0<br>0<br>Access<br>Access |

00= Not Write Protected, Cacheable 1X=Not Cacheable 01= Write Protected, Cacheable

E4000 Access

F4000 Access

E8000 Access

F8000 Access

#### Cache Controller Setup Register - CACHCTL (R/W)

EC000 Access

FC000 Access

| 7                                                            | 6                                                                       | 5                                   | 4                                                 | 3                                                  | 2                                                                         | 1 0                                                                          |
|--------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------|
| 0                                                            | 0                                                                       | 0                                   | 0                                                 | 0                                                  | 0                                                                         | 0 0                                                                          |
| DBLBNK                                                       | ZWSW                                                                    | TSIZE9                              | VEN                                               | DTYDIS                                             | CSIZ                                                                      | E[2:0]                                                                       |
| Cache Banks<br>(Data<br>SRAMs):<br>0 = 1 Bank<br>1 = 2 Banks | Zero or One Wait<br>State Writes:<br>0 = 1 WS Writes<br>1 = 0 WS Writes | Tag Size:<br>0 = 8-Bit<br>1 = 9-Bit | Valid Bit<br>Enable:<br>0 = Disable<br>1 = Enable | DIRTY Bit<br>Disable:<br>0 = Enable<br>1 = Disable | Cach<br>000 = Cache Disable<br>001 = 32 KB<br>010 = 64 KB<br>011 = 128 KB | e Size:<br>100 = 256 KB<br>101 = 512 KB<br>110 = 1 MB<br>111 = Direct Access |



RE7

RE7

RE6

RE6

VL82C480

RE0

RE0

.

### **INDEXED CONFIGURATION REGISTER FORMATS (Cont.)**

RE5

RE5

| 7                               | 6                                  | 5                               | 4                                                                     | 3                                                     | 2             | 1                | 0           |
|---------------------------------|------------------------------------|---------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------|---------------|------------------|-------------|
| 0                               | 0                                  | 0                               | 0                                                                     | 0                                                     | 0             | 0                | 0           |
| LBA_ISA                         | NCBL                               | AX5                             | AX4                                                                   | AX3                                                   | AX2           | AX1              | AX0         |
| Select Bus:                     | Cacheability:                      | Ctart Address                   |                                                                       |                                                       |               |                  |             |
| ) = ISA Bus<br>I = Local<br>Bus | 0 = Cacheable<br>1 = Non-Cacheable | 0 A23 A22<br>1 0 A26            | and Memory R<br>A21 A20 A19 S<br>A25 A24 A23 S<br>A16 A15 A14 S<br>-I | tart Address of<br>tart Address of                    | an 8 MB Regio | n in Lower 128 I | MB of Memor |
| ) = ISA Bus<br>= Local<br>Bus   | 0 = Cacheable                      | 0 A23 A22<br>1 0 A26<br>1 1 A17 | A21 A20 A19 S<br>A25 A24 A23 S<br>A16 A15 A14 S<br>-I                 | tart Address of<br>tart Address of<br>tart Address of | an 8 MB Regio | n in Lower 128 I | MB of Memor |

Sub-Region Enables for Remapping and/or Primary Cacheability:

RE4

0 = Default Mapping Cacheability 1 = Mapping and Cacheability Defined by PMRA

RE3

RE3

RE2

RE2

RE1

RE1

| Programmed I | Programmed Memory Region Address Register 2 - PMRA2 (R/W) |                |                  |     |     |     |     |  |
|--------------|-----------------------------------------------------------|----------------|------------------|-----|-----|-----|-----|--|
| 7            | 6                                                         | 5              | 4                | 3   | 2   | 1   | 0   |  |
| LBA_ISA      | NCBL                                                      | AX5            | AX4              | AX3 | AX2 | AX1 | AX0 |  |
| Programmed I | Memory Region                                             | Enable Registe | er 2 - PMRE2 (R/ | (W) |     |     | 23h |  |
| 7            | 6                                                         | 5              | 4                | 3   | 2   | 1   | 0   |  |

RE4



### TABLE 3. INDEXED CONFIGURATION REGISTERS MAP

| Address     | Name            | D7            | D6           | D5            | D4            | D3               | D2              | D1             | D0             |
|-------------|-----------------|---------------|--------------|---------------|---------------|------------------|-----------------|----------------|----------------|
|             | The fo          | llowing I/O n | napped regi  | sters are use | d to access   | the Indexed Co   | nfiguration R   | egisters:      |                |
| ECh (R/W)   | Index Port      | A7            | A6           | A5            | A4            | A3               | A2              | A1             | A0             |
| EDh (R/W)   | Data Port       | D7            | D6           | D5            | D4            | D3               | D2              | D1             | D0             |
| The followi | ing registers a | are accessed  | by writing t | heir address  | into the Inde | ex Port and read | ding/writing th | neir data via  | the Data Port: |
| 00h (R-O)   | VER             |               |              |               | uct Code      |                  |                 | Device Version |                |
| 01h (R/W)   | RAMTMG          | TSTR          | T[1:0]       | TRP           | [1:0]         | TRCD[1:0]        |                 | тс             | AS[1:0]        |
| 02h (R/W)   | RAMCFG0         | 1             |              | ank 1 Type    | S/D 1         | 1                | DRAM Ba         | 1              | S/D 0          |
| 03h (R/W)   | RAMCFG1         | 1             |              | ank 3 Type    | S/D 3         | 1                | DRAM Ba         |                | S/D 2          |
| 04h (R/W)   | RAMSET          |               | INTLV[2:0]   |               | RTODIS        | EXTPARCHK        |                 | RV[1:0]        | PGMD           |
| 05h (R/W)   | NTBREF          |               | NTB[2:0]     |               | TURBO         | REFMO            | D[1:0]          | Reserved       | REFSPD         |
| 06h (R/W)   | CLKCTL          | FBEN          | CLKD         | IV[1:0]       | FCLK          | (DIV[1:0]        | BOSCSNS         | SCL            | KDIV[1:0]      |
| 07h (R/W)   | MISCSET         | SEGCEN        | TAG[8]       | CWETIME       | FASTRC        | CEN              | ENPAR#          | CWS_OFF        | САСНСКСТІ      |
| 08h (R/W)   | DMACTL          | ENBLFF        | FFPTR        | DMAW          |               | DMAWS            |                 | DMACLK         | МЕМТМ          |
| 09h (R/W)   | BUSCTL          | VSF#          | 10/16IO      | SLTDRV        | DSKTMG        | CMDLY2           | CMDLY1          | 16WS           | 8WS            |
| 0Bh (R/W)   | FBCR            | A23           | A22          | A21           | A20           | A19              | A18             | A17            | A16            |
| 0Ch (R/W)   | ROMSET          | ROMWID        | F            | ROMMOV[2:0]   |               | MBIOS            | FMPRGM          | ROMWS[1:0]     |                |
| 0Dh (R/W)   | AAXS            | AC000         | Access       | A8000 Access  |               | A4000 Access     |                 | A000           | 0 Access       |
| 0Eh (R/W)   | BAXS            | BC000         | Access       |               | Access        | B4000 Access     |                 | B0000 Access   |                |
| 0Fh (R/W)   | CAXS            | CC000         | Access       | C8000         | Access        | C4000 A          | ccess           | C0000 Access   |                |
| 10h (R/W)   | DAXS            | DC000         | Access       | D8000         | Access        | D4000 Access     |                 | D0000 Access   |                |
| 11h (R/W)   | EAXS            | EC000         | Access       | E8000         | Access        | E4000 A          | ccess           | E000           | 0 Access       |
| 12h (R/W)   | FAXS            | FC000         | Access       | F8000         | Access        | F4000 A          | ccess           | F000           | 0 Access       |
| 13h (R/W)   | ACBL            | AC000         | Access       | A8000         | Access        | A4000 A          | Access          | A000           | 0 Access       |
| 14h (R/W)   | BCBL            | BC000         | Access       | B8000         | Access        | B4000 A          | ccess           | B000           | 0 Access       |
| 15h (R/W)   | CCBL            | CC000         | Access       | C8000         | Access        | C4000 A          | Access          | C000           | 0 Access       |
| 16h (R/W)   | DCBL            | DC000         | Access       | D8000         | Access        | D4000 A          | Access          | D000           | 0 Access       |
| 17h (R/W)   | ECBL            | EC000         | Access       | E8000         | Access        | E4000 A          | ccess           | E000           | 0 Access       |
| 18h (R/W)   | FCBL            | FC000         | Access       | F8000         | Access        | F4000 A          | Access          | F000           | 0 Access       |
| 19h (R/W)   | CACHCTL         | DBLBNK        | ZWSW         | TSIZE9        | VEN           | DTYDIS           |                 | CSIZE[2:0      | )]             |
| 20h (R/W)   | PMRA1           | LBA_ISA       | NCBL         | AX5           | AX4           | AX3              | AX2             | AX1            | AX0            |
| 21h (R/W)   | PMRE1           | RE7           | RE6          | RE5           | RE4           | RE3              | RE2             | RE1            | RE0            |
| 22h (R/W)   | PMRA2           | LBA_ISA       | NCBL         | AX5           | AX4           | AX3              | AX2             | AX1            | AX0            |
| 23h (R/W)   | PMRE2           | RE7           | RE6          | RE5           | RE4           | RE3              | RE2             | RE1            | RE0            |



### **TABLE 4. DEDICATED I/O CONTROL REGISTERS**

| Port<br>Addr | Name                          | Access | Functional Description                                                                            |
|--------------|-------------------------------|--------|---------------------------------------------------------------------------------------------------|
| 61h          | Port B                        | R/W    | Miscellaneous control bits                                                                        |
| 70h          | NMI Enable                    | W      | Enables non-maskable interrupts.                                                                  |
| 92h          | Port A                        | R/W    | Fast A20 and reset control.                                                                       |
| ECh          | Configuration Index Port      | R/W    | Contains the address of one of the Configuration Registers mention in Table 3.                    |
| EDh          | Configuration Data Port       |        | Contains the data written to the Configuration Register selected by the Configuration Index Port. |
| EEh*+        | Fast A20 Register             | R/W    | A dummy read enables Fast A20.<br>A dummy write disables Fast A20.                                |
| EFh*+        | Fast CPU Reset Register       | R      | A dummy read resets the CPU.                                                                      |
| F0h          | Coprocessor Busy Register     | w      | A dummy write clears IRQ[13] and sets BSCPU#.                                                     |
| F1h          | Coprocessor Reset Register    | w      | A dummy write clears IRQ[13] and sets BSCPU#.                                                     |
| F4h+         | Slow CPU Register             | W      | A dummy write enables the Fast Clock and Turbo Mode for the CPU.                                  |
| F5h+         | Fast CPU Register             | w      | A dummy write enables the Fast Clock and Turbo Mode for the CPU.                                  |
| F9h+         | Configuration Enable Register | w      | A dummy write disables access to the Configuration Registers.                                     |
| FBh+         | Configuration Enable Register | w      | A dummy write disables access to the Configuration Registers.                                     |

 $^{\star}\,$  Also can be activated through Port 92h for PS/2 compatibility.

+ These decodes can be disabled by setting the MSB of the BUSCTL Register in case of conflict.



Rodust specification

VL82C480

.

### AC CHARACTERISTICS: TA = 0°C TO +70°C, VDD = 5 V $\pm$ 5%, VSS = 0 V

| Symbol     | Parameter                                      | Min  | Мах | Unit | Fig | Conditions                                     |
|------------|------------------------------------------------|------|-----|------|-----|------------------------------------------------|
| CLOCK TIMI | NGS                                            |      |     |      |     |                                                |
| f_TC2      | TCLK2 Frequency                                |      | 80  | MHz  |     | 2x processor clock                             |
| tP_TC2     | TCLK2 Period                                   | 12.5 |     | ns   | 1   |                                                |
| tH_TC2     | TCLK2 High Time                                | 5    |     | ns   | 1   | VIL = VIH = 2.0 V                              |
| tL_TC2     | TCLK2 Low Time                                 | 5    |     | ns   | 1   | VIL = VIH = 2.0 V                              |
| tD_CLK1    | TCLK2 to CLK1 Delay                            | 3    | 35  | ns   |     | CL = 50 pF                                     |
| tH_CLK1    | CLK1 High Time                                 | 10   |     | ns   | 1   | @TCLK2 = 80 MHz, VOH = 2 V                     |
| tL_CLK1    | CLK1 Low Time                                  | 10   |     | ns   | 1   | @TCLK2 = 80 MHz, VOL = 0.8 V                   |
| tR_CLK1    | CLK1 Rise Time                                 |      | 3   | ns   | 1   | 0.8 V to 3.6 V, CL = 50 pF                     |
| tFA_CLK1   | CLK1 Fall Time                                 |      | 3   | ns   | 1   | 3.6 V to 0.8 V, CL = 50 pF                     |
| f_CKIN     | CLKIN Frequency                                |      | 40  | MHz  |     | Processor clock                                |
| tP_CKIN    | CLKIN Period                                   | 25   |     | ns   | 1   |                                                |
| tH_CKIN    | CLKIN High Time                                | 10   |     | ns   | 1   | VIL = VIH = 2.0 V                              |
| tL_CKIN    | CLKIN Low Time                                 | 10   |     | ns   | 1   | VIL = VIH = 2.0 V                              |
| f_IQCK     | IRQCLK Frequency                               |      | 80  | MHz  |     | 2x processor clock frequency                   |
| tP_IQCK    | IRQCLK Period                                  | 12.5 |     | ns   | 1   |                                                |
| tH_IQCK    | IRQCLK High Time                               | 5    |     | ns   | 1   | VIL = 0.8 V, VIH = 2.0 V                       |
| tL_IQCK    | IRQCLK Low Time                                | 5    | -   | ns   | 1   | VIL = 0.8 V, VIH = 2.0 V                       |
| tP_BOSC    | BUSOSC Period                                  | 20   |     | ns   | 1   |                                                |
| tH_BOSC    | BUSOSC High Time                               | 9    |     | ns   | 1   | VIL = 0.8 V, VIH = 2.0 V                       |
| tL_BOSC    | BUSOSC Low Time                                | 9    |     | ns   | 1   | VIL = 0.8 V, VIH = 2.0 V                       |
| tFA_SCK    | SYSCLK Fall Time                               |      | 10  | ns   | 1   | VOL = 0.8 V. VOH = 2.0 V,<br>CL = 200 pF       |
| tR_SCK     | SYSCLK Rise Time                               |      | 10  | ns   | 1   | VOL = 0.8 V. VOH = 2.0 V,<br>CL = 200 pF       |
| tD1_SCK    | TCLK2 to SYSCLK Delay                          | 5    | 48  | ns   |     | CL = 200 pF                                    |
| tD2_SCK    | BUSOSC to SYSCLK Delay                         | 5    | 50  | ns   |     | CL = 200 pF                                    |
| tP_OSC     | OSC Period                                     | 69.8 |     | ns   | 1   | 14.31818 MHz clock                             |
| tH_OSC     | OSC High Time                                  | 20   |     | ns   | 1   | VIL = 0.8 V, VIH = 2.0 V                       |
| tL_OSC     | OSC Low Time                                   | 20   |     | ns   | 1   | VIL = 0.8 V, VIH = 2.0 V                       |
| CPU INTERF | FACE SYNCHRONOUS TIMING                        |      |     |      |     |                                                |
| tS1_CPU    | ADS#, M/IO#, W/R#, D/C# to<br>CLKIN Setup Time | 19   |     | ns   | 2   | To +ve Edge of CLKIN.<br>TSTRT[1:0] = 00       |
| tS2_CPU    | ADS#, M/IO#, W/R#, D/C# to<br>CLKIN Setup Time | 10   |     | ns   | 2   | To +ve Edge of CLKIN.<br>TSTRT[1:0] = 01 or 10 |



## AC CHARACTERISTICS (Cont.)

| Symbol                 | Parameter                                                                                                                        | Min | Max | Unit | Fig | Conditions                                                                                   |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|----------------------------------------------------------------------------------------------|
| tS3_CPU                | A[31, 26:2], BE[3:0]#, to CLKIN<br>Setup Time                                                                                    | 19  |     | ns   | 2   | To +ve Edge of CLKIN, end of T1, if<br>TSTRT[1:0] = 00                                       |
|                        |                                                                                                                                  |     |     |      |     | To -ve Edge of CLKIN, middle of first<br>T2, if TSTRT[1:0] = 01                              |
|                        |                                                                                                                                  |     |     |      |     | To +ve Edge of CLKIN, end of first<br>T2, if TSTRT[1:0] = 10                                 |
| tS4_CPU                | HLDA to CLKIN Setup Time                                                                                                         | 7   |     | ns   | 2   |                                                                                              |
| tS5_CPU                | BLAST# to CLKIN Setup Time                                                                                                       | 8   |     | ns   | 2   |                                                                                              |
| tS6_CPU                | D[31:0], PAR[3:0] to CLKIN Setup<br>Time                                                                                         | 5   |     | ns   | 2   | For parity check and local bus DMA/<br>Master Mode cycles                                    |
| tS7_CPU                | RDY#, BRDY# to CLKIN Setup<br>Time                                                                                               | 5   |     | ns   | 2   | Local bus time-out or local bus<br>DMA/Master Mode cycles                                    |
| tS8_CPU                | LBA# to CLKIN Setup Time                                                                                                         | 10  |     | ns   | 2   | To +ve Edge of CLKIN, end of T1, if<br>TSTRT[1:0] = 00 and on-board<br>DRAM region           |
|                        |                                                                                                                                  |     |     |      |     | To -ve Edge of CLKIN, middle of first<br>T2, if TSTRT[1:0] = 01 and on-board<br>DRAM region  |
|                        |                                                                                                                                  |     |     |      |     | To +ve Edge of CLKIN, end of first<br>T2, if TSTRT[1:0] = 10 or not on-<br>board DRAM region |
| tH1_CPU                | ADS#, M/IO#, W/R#, D/C#, A[31,<br>26:2], BE[3:0]#, HLDA, BLAST#,<br>RDY#, BRDY#, D[31:0], PAR[3:0],<br>LBA# from CLKIN Hold Time | 3   |     | ns   | 2   |                                                                                              |
| tD1_CPU                | CLKIN to A[31, 26:2], BE[3:0]#,<br>M/IO#, W/R#, D/C#, ADS#,<br>BLAST# Delay                                                      | 4   | 14  | ns   | 3   | CL = 50 pF, HLDA Cycles,<br>T1 of local bus cycles                                           |
| tD3_CPU                | A[31, 26:2], KEN#, EADS# Delay                                                                                                   |     | 30  | ns   | 3   | CL = 50 pF. State change occurs<br>only in T2 cycles                                         |
| tD4_CPU                | CLKIN to RDY#, BRDY#, EADS#,<br>KEN# Delay                                                                                       | 4   | 19  | ns   | 3   | CL = 50 pF                                                                                   |
| tD1_HOLD               | CLKIN to HOLD Delay                                                                                                              | 4   | 18  | ns   | 3   | CL = 50 pF                                                                                   |
| tD1_RCPU               | CLKIN to RESCPU Delay                                                                                                            | 4   | 19  | ns   | 3   | CL = 50 pF                                                                                   |
| tD1_NMI                | CLKIN to NMI Delay (Parity Error)                                                                                                | 4   | 19  | ns   | 3   | CL = 50 pF                                                                                   |
| tF1_CPU <sup>(1)</sup> | CLKIN to A[31, 26:2], BE[3:0]#,<br>ADS#, M/IO#, W/R#, D/C#,<br>BLAST# Float Delay                                                | 4   | 18  | ns   | 4   | CL = 50 pF. HLDA inactive cycles                                                             |
| tA1_CPU                | CLKIN to D[31:0] Active Delay                                                                                                    | 4   | 19  | ns   | 4   | CL = 50 pF, slot bus reads, second<br>T2 or local bus ROM reads, last T2                     |
| tF2_CPU <sup>(1)</sup> | CLKIN to D[31:0] Float Delay                                                                                                     | 4   | 18  | ns   | 4   | CL = 50 pF, after slot bus or local<br>ROM read                                              |
| tF3_CPU <sup>(1)</sup> | CLKIN to RDY#, BRDY# Float<br>Delay                                                                                              | 4   | 18  | ns   | 4   | CL = 50 pF, Two clocks after driven active                                                   |



re south recordention

VL82C480

.

### AC CHARACTERISTICS (Cont.)

| Symbol                  | Parameter                                         | Min    | Max    | Unit | Fig | Conditions                                                                             |
|-------------------------|---------------------------------------------------|--------|--------|------|-----|----------------------------------------------------------------------------------------|
| DRAM CONTR              | OLLER INTERFACE TIMING (CPU C                     | YCLES) |        |      |     | 1                                                                                      |
| tD1_MA                  | A[31, 26:2], to MA0X, MA0Y,<br>MA[10:1] Delay     | 4      | 40     | ns   | 3   | CL (MA[10:1]) = 680 pF<br>CL (MA0X, MA0Y) = 340 pF<br>Conditional wait states disabled |
| tD2_MA                  | A[31, 26:2], A31 to MA0X, MA0Y,<br>MA[10:1] Delay | 4      | 22     | ns   | 3   | CL (MA[10:1]) = 600 pF<br>CL (MA0X, MA0Y) = 300 pF<br>Conditional wait states enabled  |
| tD3_MA                  | CLKIN to MA0X, MA0Y, MA[10:1]<br>Delay            | 4      | 28     | ns   | 3   | CL (MA[10:1]) = 680 pF<br>CL (MA0X, MA0Y) = 340 pF                                     |
| tD1_RAS                 | CLKIN to RAS# Delay                               | 4      | 16     | ns   | 3   | CL = 150 pF                                                                            |
| tD1_CAS                 | CLKIN to CAS# Delay                               | 4      | 14     | ns   | 3   | CL = 150 pF<br>Read cycles, TCAS[1:0] = 1T, 1.5T<br>or 2T-4121 cycles                  |
| tD1_MDEN                | CLKIN to MDEN# Delay                              | 4      | 11     | ns   | 3   | CL = 50 pF<br>Read cycles, TCAS[1:0] = 1T, 1.5T<br>or 2T-4121 cycles                   |
| tD2_MDEN                | CLKIN to MDEN# Delay                              | 4      | 16     | ns   | 3   | CL = 50 pF<br>Write cycles, or TCAS[1:0] = 2T,<br>non-4121 cycles                      |
| tD1_RAMW                | CLKIN to RAMW#/EALE# Delay                        | 4      | 20     | ns   | 3   | CL = 680 pF, Function of pin is<br>RAMW#, first T2 of write cycles                     |
| tD1_BECS                | BE[3:0]# to CAS# Delay                            | 4      | 20     | ns   | 3   | CL = 150 pF                                                                            |
| DRAM CONTR              | OLLER INTERFACE TIMING (HLDA/                     | REFRES | HCYCLE | ES)  |     |                                                                                        |
| tD4_MA                  | A[31, 26:2] to MA0X, MA0Y,<br>MA[10:1] Delay      | 4      | 15     | ns   | 3   | CL (MA[10:1]) = 680 pF<br>CL (MA0X, MA0Y) = 340 pF<br>DMA/Master Mode cycles           |
| tD3_CAS <sup>(1)</sup>  | CMD# to CAS# Delay                                | 4      | 25     | ns   | 3   | CL = 150 pF<br>DMA/Master Mode cycles                                                  |
| tD2_RAMW <sup>(1)</sup> | MEMW# to RAMW#/EALE# Delay                        | 4      | 30     | ns   | 3   | CL = 680 pF<br>Function of pin is RAMW#                                                |
| tD2_RAS <sup>(1)</sup>  | HLDA High to RAS# High Delay                      | 4      | 25     | ns   | 3   | CL = 150 pF<br>Start of HLDA cycles                                                    |
| tD3_RAS <sup>(1)</sup>  | MEMW#/MEMR# to RAS# Delay                         | 4      | 25     | ns   | 3   | CL = 150 pF<br>DMA/Master Mode cycles                                                  |
| tD4_CAS <sup>(1)</sup>  | OSC to CAS# Low Delay                             | 4      | 25     | ns   | 3   | CL = 150 pF, DMA/Master Mode<br>cycles. CAS-before-RAS refresh                         |
| tD5_CAS <sup>(1)</sup>  | MEMW#/MEMR# to CAS# High<br>Delay                 | 4      | 25     | ns   | 3   | CL = 150 pF<br>DMA/Master Mode cycles                                                  |
| tD5_MA <sup>(1)</sup>   | OSC to MA0X, MA0Y, MA[10:1]<br>Delay              | 4      | 35     | ns   | 3   | CL (MA[10:1]) = 680 pF<br>CL (MA0X. MA0Y) = 340 pF<br>Row -> column address switch     |
| tA1_PAR <sup>(1)</sup>  | MEMW# Low to PAR[3:0] Active<br>Delay             | 4      | 25     | ns   | 4   | CL = 50 pF                                                                             |
| tF1_PAR <sup>(1)</sup>  | MEMW# High to PAR[3:0] Float<br>Delay             | 4      | 25     | ns   | 4   | CL = 50 pF                                                                             |
| tD1_PAR <sup>(1)</sup>  | SD[15:0] to PAR[3:0] Delay                        | 4      | 48     | ns   | 3   | CL = 50 pF                                                                             |



### AC CHARACTERISTICS (Cont.)

| Symbol                  | Parameter                                     | Min     | Max   | Unit | Fig | Conditions                                                                                    |
|-------------------------|-----------------------------------------------|---------|-------|------|-----|-----------------------------------------------------------------------------------------------|
| tD4_RAS <sup>(1)</sup>  | OSC to RAS# Delay                             | 4       | 25    | ns   | 3   | CL = 150 pF<br>+ve edge OSC for RAS[0,2]#<br>Refresh<br>-ve edge OSC for RAS[1,3]#<br>Refresh |
| CACHE CONT              | ROLLER INTERFACE TIMING (CPU                  | CYCLES) | )<br> |      |     |                                                                                               |
| tS1_TAG                 | TAG[8:0] to CLKIN –ve Edge<br>Setup Time      | 6       |       | ns   | 2   | 1 WS write-hits when bits ZWSW = 0<br>and CACHCKCTL = 1 Middle T2<br>sample time              |
| tS2_TAG                 | TAG[8:0] TO CLKIN +ve Edge<br>Setup Time      | 20      |       | ns   | 2   | End T2 setup to control DRAM accesses                                                         |
| tD1_TAG                 | TAG[8:0] to RDY#, BRDY Delay                  | 4       | 15    | ns   | 3   | CL = 50 pF - 0 WS read/write-hits                                                             |
| tD2_TAG                 | TAGWE# Falling to TAG[8:0] Out<br>Delay       | 4       | 15    | ns   | 3   | CL = 50 pF - 1 WS write-hits                                                                  |
| tD1_COE                 | CLKIN to COEA#, COEB# Delay                   | 4       | 11    | ns   | 3   | CL = 100 pF - Read-hits                                                                       |
| tD1_CCS                 | CLKIN to CCSA#, CCSB# Delay                   | 4       | 17    | ns   | 3   | CL = 100 pF<br>Write-hits and read-miss updates                                               |
| tD_CA                   | CLKIN to CA3A, CA3BA2 Delay                   | 4       | 13    | ns   | 3   | CL = 100 pF, All cache accesses                                                               |
| tD1_CWE <sup>(2)</sup>  | CLKIN –ve Edge to CWE[3:0]#<br>Rising Delay   | 8       | 12    | ns   | 3   | CL = 50 pF, 1 WS write-hits or read-<br>miss updates, CACHCKCTL = 1                           |
| tD1_TWE <sup>(2)</sup>  | CLKIN –ve Edge to TAGWE# Ris-<br>ing Delay    | 8       | 12    | ns   | 3   | CL = 50 pF, 1 WS write-hits or read-<br>miss updates, CACHCKCTL = 1                           |
| tS3_TAG <sup>(2)</sup>  | TAG[8:0] to CLK1 –ve Edge Setup<br>Time       | 8.5     |       | ns   | 2   | 0 WS write-hits,<br>middle T2 sample time. Bits ZWSW<br>= 1 and DTYDIS = 1                    |
| tD2_CWE <sup>(2)</sup>  | CLK1 -ve edge to CWE[3:0]# -ve<br>Edge Delay  | 4       | 10    | ns   | 3   | CL = 50 pF,<br>0 WS write-hits                                                                |
| tD3_CWE <sup>(2)</sup>  | CLK1 +ve edge to CWE[3:0]# +ve<br>Edge Delay  | 4       | 9     | ns   | 3   | CL = 50 pF<br>0 WS write-hits, Bit CWETIME = 1                                                |
| tD4_CWE <sup>(2)</sup>  | CLKIN +ve edge to CWE[3:0]# +ve<br>Edge Delay | 4       | 15    | ns   | 3   | CL = 50 pF, 0 WS write-hits<br>Bit CWETIME = 0                                                |
| CACHE CONT              | ROLLER INTERFACE TIMING (HLDA                 | CYCLES  | 5)    | I    |     | L                                                                                             |
| tD5_CWE                 | MEMW# to CWE[3:0]# Delay                      | 4       | 25    | ns   | 3   | CL = 50 pF<br>DMA/Master Mode write-hits                                                      |
| tD2_COE                 | MEMR# to COEA#, COEB# Delay                   | 4       | 25    | ns   | 3   | CL = 100 pF<br>DMA/Master Mode read-hits                                                      |
| tD2_CCS                 | A[2] to CCSA#, CCSB# Delay                    | 4       | 25    | ns   | 3   | CL = 100 pF<br>DMA/Master Mode cycles                                                         |
| ISA BUS TIMIN           | IG (CPU CYCLES)                               |         |       |      |     | · · · · · · · · · · · · · · · · · · ·                                                         |
| tD1_RMCS <sup>(1)</sup> | CLKIN to ROMCS#/PCS# Delay                    | 4       | 20    | ns   | 3   | CL = 50 pF. End first T2 ROM access                                                           |
| tD1_EALE <sup>(1)</sup> | SYSCLK to RAMW#/EALE# Delay                   | -6      | 16    | ns   | 5   | CL = 50 pF. Function of pin is EALE                                                           |
| D1_BALE <sup>(1)</sup>  | SYSCLK to BALE Delay                          | -6      | 10    | ns   | 5   | CL = 200 pF                                                                                   |
| tD1_CMD <sup>(1)</sup>  | SYSCLK to CMD# <sup>(3)</sup> Delay           | -6      | 17    | ns   | 5   | CL = 200 pF                                                                                   |

VLSI TECHNOLOGY, INC.

RODUCT SPRCIFICATION VL82C480

### AC CHARACTERISTICS (Cont.)

| Symbol                  | Parameter                                       | Min | Max      | Unit | Fig | Conditions                                               |
|-------------------------|-------------------------------------------------|-----|----------|------|-----|----------------------------------------------------------|
| tD1_SCMD <sup>(1)</sup> | SYSCLK to SCMD# <sup>(4)</sup> Delay            | -6  | 17       | ns   | 5   | CL = 200 pF, Addresses below 1 MB                        |
| tF1_SCMD <sup>(1)</sup> | SYSCLK to SCMD# <sup>(4)</sup> Float Delay      | -5  | 25       | ns   | 6   | CL = 200 pF, Addresses below 1 MB                        |
| tD1_PCS <sup>(1)</sup>  | SYSCLK to ROMCS#/PCS# Delay                     | 4   | 40       | ns   | 5   | CL = 50 pF, Function of pin is PCS#                      |
| tD1_SA <sup>(1)</sup>   | SYSCLK to SA[1:0] Delay (Con-<br>version Cycle) | -5  | 16       | ns   | 5   | CL = 200 pF                                              |
| tD1_SD <sup>(1)</sup>   | SYSCLK to SD[15:0] Delay                        | -1  | 35       | ns   | 6   | CL = 200 pF, Slot write cycles                           |
| tF1_SD <sup>(1)</sup>   | SYSCLK to SD[15:0] Float Delay                  | -2  | 30       | ns   | 5   | CL = 200 pF, Slot write cycles                           |
| tD1_SPKR <sup>(1)</sup> | IOW# inactive to NMI, SPKR Delay                | 4   | 50       | ns   | 7   | CL = 50 pF, After write strobe to Port<br>61h (SPKR/NMI) |
| tD1_A20M <sup>(1)</sup> | IOW#, IOR# Low to A20M# Low<br>Delay            | 4   | 50       | ns   | 7   | CL = 50 pF, For write to Port 64h or read from EEh       |
| tD1_IGNE                | IOW# Low to IGNNE# Low Delay                    | 4   | 50       | ns   | 7   | CL = 50 pF, For write to Port F0h or<br>F1h              |
| tS1_CS16 <sup>(1)</sup> | MEMCS16#, IOCS16# to SYSCLK<br>Setup Time       | 35  |          | ns   | 5   |                                                          |
| tH1_CS16 <sup>(1)</sup> | MEMCS16#, IOCS16# from<br>SYSCLK Hold Time      | -2  |          | ns   | 5   |                                                          |
| tS1_WS0 <sup>(1)</sup>  | WS0# to SYSCLK Setup Time                       | 33  |          | ns   | 5   |                                                          |
| tH1_WS0 <sup>(1)</sup>  | WS0# from SYSCLK Hold                           | -2  |          | ns   | 5   |                                                          |
| tS1_CHR <sup>(1)</sup>  | IOCHRDY to SYSCLK Setup                         | 30  |          | ns   | 5   |                                                          |
| tH1_CHR <sup>(1)</sup>  | IOCHRDY from SYSCLK Hold<br>Time                | -2  |          | ns   | 5   |                                                          |
| tS1_SD <sup>(1)</sup>   | SD[15:0] to SYSCLK Setup Time                   | 35  |          | ns   | 5   | To latch data during off-board read cycles               |
| tH1_SD <sup>(1)</sup>   | SD[15:0] from SYSCLK Hold Time                  | 6   |          | ns   | 5   | To latch data during off-board read cycles               |
| tS2_D <sup>(1)</sup>    | D[31:0] to SYSCLK Setup Time                    | 35  |          | ns   | 5   | To latch data during off-board read cycles               |
| tH2_D <sup>(1)</sup>    | D[31:0] from SYSCLK Hold Time                   | 6   |          | ns   | 5   | To latch data during off-board read cycles               |
| tD1_D <sup>(1)</sup>    | D[31:0] to SD[15:0] Delay                       | 4   | 30       | ns   | 3   | CL = 50 pF<br>slot bus -> on-board writes                |
| tD2_SD <sup>(1)</sup>   | D[31:0] to SD[15:0] Delay                       | 4   | 25       | ns   | 3   | CL = 200 pF<br>slot bus <- on-board reads                |
| tS1_IOX <sup>(1)</sup>  | IOCS16# to IOR#, IOW# Setup<br>Time             | 15  |          | ns   | 7   | To meet data steering requirements                       |
| tH1_IOX <sup>(1)</sup>  | IOCS16# from IOR#, IOW# Hold<br>Time            | 5   |          | ns   | 7   | To meet data steering requirements                       |
| tS1_MEMX <sup>(1)</sup> | MEMCS16# to MEMR#, MEMW#<br>Setup Time          | 15  |          | ns   | 7   | To meet data steering requirements                       |
| tH1_MEMX <sup>(1)</sup> | MEMCS16# from MEMR#,<br>MEMW# Hold Time         | 5   |          | ns   | 7   | To meet data steering requirements                       |
| tS3_D <sup>(1)</sup>    | D[31:0] from SYSCLK Setup Time                  | 75  |          | ns   | 5   | Internal register access - CPU writes                    |
| tH3_D <sup>(1)</sup>    | D[31:0] from SYSCLK Hold Time                   | 30  | <u> </u> | ns   | 5   | Internal register access - CPU writes                    |



ECOLOT SPECIFICATION

## VL82C480

.

## AC CHARACTERISTICS (Cont.)

| Symbol                  | Parameter                                              | Min | Max        | Unit | Fig | Conditions                                          |
|-------------------------|--------------------------------------------------------|-----|------------|------|-----|-----------------------------------------------------|
| ISA BUS INTE            | RFACE TIMING (MASTER MODE)                             |     | 4 <u>"</u> | I    |     | J                                                   |
| tD1_BE <sup>(1)</sup>   | SA[1:0] to BE[3:0]# Delay                              | 3   | 25         | ns   | 8   | CL = 50 pF, Used to generate<br>MBE[3:0]            |
| tD2_PCS <sup>(1)</sup>  | A[23:2], SA[1:0] to<br>ROMCS#/PCS# Delay               | 3   | 40         | ns   | 8   | CL = 50 pF, Function of pin is PCS#                 |
| tD2_SCMD <sup>(1)</sup> | MEMW#, MEMR# to SCMD# <sup>(4)</sup><br>Delay          | 3   | 30         | ns   | 7   | CL = 200 pF                                         |
| tA1_SCMD <sup>(1)</sup> | A[23:2]0 to SCMD# <sup>(4)</sup> Active Delay          | 3   | 25         | ns   | 8   | CL = 200 pF                                         |
| tF2_SCMD <sup>(1)</sup> | A[23:2]0 to SCMD# <sup>(4)</sup> Float Delay           | 3   | 25         | ns   | 8   | CL = 200 pF                                         |
| tS1_A <sup>(1)</sup>    | A[23:2], SA[1:0] to CMD# <sup>(5)</sup> Setup<br>Time  | 30  |            | ns   | 7   |                                                     |
| tH1_A <sup>(1)</sup>    | A[23:2], SA[1:0] from CMD# <sup>(5)</sup><br>Hold Time | 20  |            | ns   | 7   |                                                     |
| tS2_SD <sup>(1)</sup>   | SD[15:0] to IOW# Setup Time                            | 55  |            | ns   | 7   | Internal register access                            |
| tH2_SD <sup>(1)</sup>   | SD[15:0] from IOW# Hold Time                           | 20  |            | ns   | 7   | Internal register access                            |
| tD3_SD <sup>(1)</sup>   | IOR# Low to SD[15:0] Delay                             | 5   | 120        | ns   | 7   | CL = 200 pF, Internal register access               |
| tF2_SD <sup>(1)</sup>   | IOR# High to SD[15:0] Float Delay                      | 4   | 30         | ns   | 7   | CL = 200 pF<br>Internal register access             |
| tA2_SD <sup>(1)</sup>   | CMD# <sup>(5)</sup> Low to SD[15:0] Active<br>Delay    | 4   | 35         | ns   | 7   | CL = 200 pF<br>On-board memory read                 |
| tF3_SD <sup>(1)</sup>   | CMD# <sup>(5)</sup> High to SD[15:0] Float<br>Delay    | 4   | 35         | ns   | 7   | CL = 200 pF<br>On-board memory read                 |
| tA3_SD <sup>(1)</sup>   | CMD# <sup>(5)</sup> Low to SD[7:0] Active<br>Delay     | 4   | 50         | ns   | 7   | CL = 200 pF, Odd byte write to 8-bit<br>add-on card |
| tF4_SD <sup>(1)</sup>   | CMD# <sup>(5)</sup> High to SD[7:0] Float<br>Delay     | 4   | 35         | ns   | 7   | CL = 200 pF, Odd byte write to 8-bit<br>add-on card |
| ISA BUS INTE            | RFACE TIMING (REFRESH MODE)                            |     |            |      |     |                                                     |
| tD1_RFSH                | CLKIN to REFRESH# Low Delay                            | -8  | 35         | ns   | 5   | CL = 200 pF<br>Waiting for arbiter switch           |
| tF1_RFSH <sup>(1)</sup> | SYSCLK to REFRESH# Float<br>Delay                      | -7  | 18         | ns   | 6   | CL = 200 pF                                         |
| tD2_SA <sup>(1)</sup>   | SYSCLK to SA[1:0] Delay                                | -4  | 40         | ns   | 5   | CL = 200 pF                                         |
| tD1_A <sup>(1)</sup>    | SYSCLK to A[16:2] Delay                                | -4  | 40         | ns   | 5   | CL = 50 pF                                          |
| tD1_MEMR <sup>(1)</sup> | SYSCLK to MEMR#, SMEMR#<br>Delay                       | -5  | 30         | ns   | 5   | CL = 200 pF                                         |
| tS1_RFSH <sup>(1)</sup> | REFRESH# to CLKIN Setup Time                           | 30  |            | ns   | 5   | External bus master refresh                         |
| tH1_RFSH <sup>(1)</sup> | REFRESH# from CLKIN Hold<br>Time                       | 5   |            | ns   | 5   | External bus master refresh                         |
| tA1_SMR <sup>(1)</sup>  | REFRESH# to SMEMR# Active<br>Delay                     | 4   | 40         | ns   | 7   | CL = 200 pF<br>External bus master refresh          |
| tS2_CHR <sup>(1)</sup>  | IOCHRDY to SYSCLK Setup Time                           | 25  |            | ns   | 5   |                                                     |
| tH2_CHR <sup>(1)</sup>  | IOCHRDY from SYSCLK Hold<br>Time                       | 0   |            | ns   | 5   |                                                     |



DUGT SPECIFICATION VL82C480

.

### AC CHARACTERISTICS (Cont.)

| Symbol                  | Parameter                                               | Min | Max | Unit | Fig | Conditions                                                                         |
|-------------------------|---------------------------------------------------------|-----|-----|------|-----|------------------------------------------------------------------------------------|
| tD6_MA                  | CLKIN to MA0Y, MA0X, MA[10:1]<br>Delay                  | 4   | 40  | ns   | 3   | CL = (MA[10:1]) = 680 pF<br>CL = (MA0X, MA0Y) = 340 pF<br>Generate refresh address |
| tS1_DRQ <sup>(1)</sup>  | DRQ to SYSCLK Setup Time                                | 20  |     | ns   | 5   |                                                                                    |
| tD1_DK <sup>(1)</sup>   | SYSCLK to DK[2:0] Delay                                 | -2  | 70  | ns   | 5   | CL = 50 pF                                                                         |
| tD2_DK <sup>(1)</sup>   | CLKIN to DK[2:0] Invalid Delay                          | 4   | 16  | ns   |     | CL = 50 pF, Local bus DMA cycles                                                   |
| tF1_DK <sup>(1)</sup>   | SYSCLK to DK[2:0] Float Delay                           | -2  | 70  | ns   | 6   | CL = 50 pF, End of DMA transfer cycle                                              |
| tD1_DKEN <sup>(1)</sup> | SYSCLK to DKEN Delay                                    | -2  | 70  | ns   | 5   | CL = 50 pF                                                                         |
| tD2_CMD <sup>(1)</sup>  | SYSCLK to CMD# <sup>(3)</sup> Delay                     | -5  | 60  | ns   | 5   | CL = 200 pF                                                                        |
| tD2_A <sup>(1)</sup>    | SYSCLK to A[26:2], BE[3:0]#<br>Delay                    | 0   | 90  | ns   | 5   | CL = 50 pF                                                                         |
| tA1_A <sup>(1)</sup>    | SYSCLK to A[26:2], BE[3:0]#<br>Active Delay             | 0   | 90  | ns   | 6   | CL = 50 pF                                                                         |
| tF1_A <sup>(1)</sup>    | SYSCLK to A[26:2], BE[3:0]#<br>Float Delay              | 0   | 90  | ns   | 6   | CL = 50 pF                                                                         |
| tD3_SA <sup>(1)</sup>   | SYSCLK to SA[1:0] Delay                                 | 0   | 95  | ns   | 5   | CL = 200 pF                                                                        |
| tD1_TC <sup>(1)</sup>   | SYSCLK to T/C Delay                                     | -5  | 60  | ns   | 5   | CL = 100 pF                                                                        |
| tS3_CHR <sup>(1)</sup>  | IOCHRDY to SYSCLK Setup Time                            | 45  |     | ns   | 5   |                                                                                    |
| tH3_CHR <sup>(1)</sup>  | IOCHRDY from SYSCLK Hold<br>Time                        | 15  |     | ns   | 5   |                                                                                    |
| tD2_SCMD <sup>(1)</sup> | SYSCLK to SCMD# <sup>(4)</sup> Delay                    | 5   | 60  | ns   | 5   | CL = 200 pF                                                                        |
| tA2_SCMD <sup>(1)</sup> | SCMD# <sup>(4)</sup> Active from SYSCLK<br>Delay        | -5  | 60  | ns   | 6   | CL = 200 pF                                                                        |
| tF2_SCMD <sup>(1)</sup> | SCMD# <sup>(4)</sup> Float from SYSCLK<br>Delay         | -5  | 60  | ns   | 6   | CL = 200 pF                                                                        |
| <b>BUS ARBITRA</b>      | TION TIMING                                             |     |     |      |     |                                                                                    |
| tD1_AEN <sup>(1)</sup>  | MASTER# to AEN Delay                                    | 3   | 35  | ns   | 8   | CL = 200 pF                                                                        |
| tD2_AEN <sup>(1)</sup>  | HLDA to AEN Delay                                       | 3   | 35  | ns   | 8   | CL = 200 pF                                                                        |
| tD2_BALE <sup>(1)</sup> | HLDA to BALE Delay                                      | 3   | 35  | ns   | 8   | CL = 200 pF                                                                        |
| tA1_SAMR <sup>(1)</sup> | REFRESH# to SA[1:0], MEMR#,<br>SMEMR# Active Delay      | 3   | 30  | ns   | 7   | CL = 200 pF, Start of external refresh cycle                                       |
| tF1_SAMR <sup>(1)</sup> | REFRESH# to SA[1:0], MEMR#,<br>SMEMR# Float Delay       | 3   | 30  | ns   | 7   | CL = 200 pF, End of external refresh cycle                                         |
| tA2_A <sup>(1)</sup>    | REFRESH# to A[31, 26:2],<br>BE[3:0]# Active Delay       | 3   | 30  | ns   | 7   | CL = 50 pF                                                                         |
| tF2_A <sup>(1)</sup>    | REFRESH# to A[31, 26:2],<br>BE[3:0]# Float Delay        | 3   | 30  | ns   | 7   | CL = 50 pF                                                                         |
| tF1_SACD <sup>(1)</sup> | HLDA High to SA[1:0] CMD# <sup>(3)</sup><br>Float Delay | 3   | 30  | ns   | 8   | CL = 200 pF                                                                        |
| tA1_SACD <sup>(1)</sup> | HLDA High to SA[1:0] CMD# <sup>(3)</sup><br>Active      | 3   | 30  | ns   | 8   | CL = 200 pF                                                                        |



### AC CHARACTERISTICS (Cont.)

| Symbol                  | Parameter                                                                     | Min     | Max | Unit     | Fig | Conditions                                     |
|-------------------------|-------------------------------------------------------------------------------|---------|-----|----------|-----|------------------------------------------------|
| INTERRUPT T             | IMING                                                                         |         | I   |          | 1   |                                                |
| tD1_INTR                | FERR# to INTR Delay                                                           | 5       | 150 | ns       | 8   | CL = 50 pF                                     |
| tD3_INTR <sup>(1)</sup> | OSC to INTR Delay                                                             | 5       | 130 | ns       | 9   | CL = 50 pF                                     |
| tD1_ISLD                | IRQCLK to IRQSH/LD# Delay                                                     | 3       | 10  | ns       | 5   | CL = 50 pF                                     |
| tS1_ISDI                | IRQSDIN to IRQCLK Setup Time                                                  | 5       |     | ns       | 5   |                                                |
| tH1_ISDI                | IRQSDIN from IRQCLK Hold Time                                                 | 3       |     | ns       | 5   |                                                |
| MISCELLANE              | OUS TIMING                                                                    | <b></b> |     | <b>I</b> | · · | . <u></u>                                      |
| tS1_PWG <sup>(1)</sup>  | POWERGOOD to OSC Setup<br>Time                                                | 15      |     | ns       | 9   |                                                |
| tH1_PWG <sup>(1)</sup>  | POWERGOOD from OSC Hold<br>Time                                               | 10      |     | ns       | 9   |                                                |
| tD1_RSD                 | CLKIN to RSTDRV Delay                                                         | -10     | 20  | ns       | 5   | CL = 200 pF                                    |
| tD2_SPKR <sup>(1)</sup> | OSC to SPKR Delay                                                             | 5       | 120 | ns       | 9   | CL = 50 pF                                     |
| tA1_DRAM <sup>(1)</sup> | CLKIN to MA[10:1], MA0X, MA0Y,<br>RAS[3:0]#, CASX[3:0]#,<br>CASY[3:0]# Active | 4       | 50  | ns       | 4   | Following fourth ADS# after power-<br>on reset |

1 These timing specifications are guaranteed by design.

2 These timing specifications apply to zero wait state write systems only. These timings are characterized, but not tested in production. To support zero wait state writes at 25/33 MHz, the following glue logic components are needed in the system: A) Two minimum skew clock buffers on CLK1.

B) Two octal address latches for data SRAMs to allow CWE# late turn-off time during zero wait state write-hits.

3 CMD# refers to the signals MEMR#, MEMW#, IOR#, and IOW#

4 SCMD# refers to the signals SMEMR# and SMEMW#.

5 CMD# refers to the signals MEMR# and MEMW#.



#### FIGURE 1. CLOCK WAVEFORMS







- t3 = tS1\_TAG, tS3\_TAG



#### FIGURE 3. CPU INTERFACE CACHE CONTROLLER AND DRAM CONTROLLER (2)



- t1 = tD1\_CPU, tD4\_CPU, tD1\_HOLD, tD1\_RCPU, tD1\_NMI, tD3\_MA, tD1\_RQAS, tD1\_CAS, tD1\_MDEN, tD2\_MDEN, tD1\_RAMW, tD1\_RMCS, tD1\_BECS, tD5\_MA, tD6\_MA, tD4\_RAS, tD4\_CAS, tD1\_RFSH, tD1\_COE, tD1\_CCS, tD2CA, tD1\_CWE, tD1\_CWE, tD3\_CWE, tD4\_CWE
- t2 = tD3\_CPU, tD1\_MA, tD2\_MA, tD4\_MA, tD2\_RAMW, tD2\_RAS, tD3\_RAS, tD3\_CAS, tD1\_PAR, tD1\_D, tD2\_SD, tD2\_CAS, tD1\_TAG, tD2\_TAG, tD1\_CA, tD5\_CWE, tD2\_COE, tD2\_CCS

t3 = tD2 CWE

#### FIGURE 4. CPU INTERFACE AND DRAM CONTROLLER (3)



t2 = tF1\_CPU, tF2\_CPU, tF3\_CPU, tF1\_PAR

#### FIGURE 5. ISA BUS CONTROLLER (1)



- t1 = tD1\_EALE, tD1\_BALE, tD1\_CMD, tD1\_SCMD, tH1\_CS1`6, tHJ1\_WS0, tH1\_CHR, tH1\_SD, tH2\_D, tF1\_RFSH. tD2\_SA. tD1\_ISLD, tH1\_ISDI, tD1\_A, tD1\_MEMR, tH1\_RFSH, tH2\_CHR, tD1\_DK, tH3\_D, tD1\_TC, tD1\_DKEN, tD2\_CMD, tD1\_A. tD3\_SA, tH3\_CHR, tD2\_SCD, tH1\_D, tD1\_RSD, tD1\_SA, tD1\_SD, tD1\_PCS, tD1\_PCS
- t2 = tS1\_CS16, tS1\_WS0, tS2\_CHR, tS1\_SD, tS2\_D, tS1\_RFSH, tS2\_CHR, tS1\_DRQ, tS3\_CHR, tS1\_ISDI, tS3\_D



PRODUCT SPECIFICATION









t3 = tF1\_SCMD, tF1\_SD, tF1\_RFSH, tF1\_DK, tF1\_A, tF2\_SCD

#### FIGURE 7. ISA BUS CONTROLLER (3)



- t5 = tD3\_SD, tA2\_SD, tA3\_SD, tA1, SMR
- $t6 = tF2\_SD, tF3\_SD, tF4\_SD, tF1\_SMR, tH1\_A$
- $t7 = tH2\_SD$



.

#### FIGURE 8. ISA BUS CONTROLLER (4)



t3 = tF1\_SACD, tF1\_SCMD

t4 = tA1\_SACD, tA1\_SCMD

#### FIGURE 9. ISA BUS CONTROLLER (5)





.

### **ABSOLUTE MAXIMUM RATINGS**

| Ambient Temperature                        | –10°C to +70°C    |
|--------------------------------------------|-------------------|
| Storage Temperature                        | –65°C to +150°C   |
| Supply Voltage to<br>Ground Potential -0.5 | V to VDD + 0.3 V  |
| Applied Output<br>Voltage -0.5             | V to VDD + 0.3 V  |
| Applied Input Voltage                      | –0.5 V to + 7.0 V |
| Power Dissipation                          | 1 mW              |

Stresses above those listed may cause permanent damage to the device. These are stress ratings only, functional operation of this device at these or any other conditions above those indicated in this

data sheet is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### DC CHARACTERISTICS: TA = QC: 0°C TO +70°C, VDD = 5 V ±5%, VSS = 0 V

| Symbol | Parameter           | Min        | Max       | Unit | Condition                                                                                                                                  |
|--------|---------------------|------------|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------|
| VIL    | Input Low Voltage   | -0.5       | 0.8       | V    | TTL Level Inputs                                                                                                                           |
| VIH    | Input High Voltage  | 2.0        | VDD + 0.5 | V    | TTL Level Inputs                                                                                                                           |
| VILC   | Input Low Voltage   | -0.5       | 0.8       | v    | CMOS Level Inputs                                                                                                                          |
| VIHC   | Input High Voltage  | VDD - 0.8  | VDD + 0.5 | V    | CMOS Level Inputs                                                                                                                          |
| VOL1   | Output Low Voltage  |            | 0.45      | V    | IOL = 4 mA, Note 1                                                                                                                         |
| VOH1   | Output High Voltage | VDD – 0.45 |           | V    | IOH = -1  mA,  Note  1                                                                                                                     |
| VOL2   | Output Low Voltage  |            | 0.45      | V    | IOL = 6 mA, Note 2                                                                                                                         |
| VOH2   | Output High Voltage | VDD - 0.45 |           | V    | IOH = -2 mA, Note 2                                                                                                                        |
| VOL3   | Output Low Voltage  |            | 0.45      | V    | IOL = 12 mA, SLTDRV = 0<br>IOL = 24 mA, SLTDRV = 1<br>Note 3                                                                               |
| VOH3   | Output High Voltage | VDD - 0.4  |           | V    | IOH = -6 mA, Note 3                                                                                                                        |
| VOL4   | Output Low Voltage  |            | 0.45      | V    | IOL = 24 mA, Note 4                                                                                                                        |
| VOL5   | Output Low Voltage  |            | 0.45      | V    | IOL = 24 mA, RAMDRV[1:0] = 00<br>IOL = 48 mA, RAMDRV[1:0] = 01<br>IOL = 48 mA, RAMDRV[1:0] = 10<br>IOL =48 mA, RAMDRV[1:0] = 11<br>Note 5  |
| VOH4   | Output High Voltage | 2.4        |           | V    | IOH = -6 mA, Note 5                                                                                                                        |
| VOL6   | Output Low Voltage  |            | 0.45      | V    | IOL = 24 mA, Note 6                                                                                                                        |
| VOH5   | Output High Voltage | 2.4        |           | V    | IOH = -24 mA, Note 6                                                                                                                       |
| VOL7   | Output Low Voltage  |            | 0.45      | V    | IOL = 12 mA, RAMDRV[1:0] = 00<br>IOL = 12 mA, RAMDRV[1:0] = 01<br>IOL = 24 mA, RAMDRV[1:0] = 10<br>IOL = 24 mA, RAMDRV[1:0] = 11<br>Note 7 |
| VOH7   | Output High Voltage | VDD - 0.45 |           | V    | IOH = -6 mA, Note 7                                                                                                                        |
| VOL8   | Output Low Voltage  |            | 0.45      | V    | IOL = 12 mA, RAMDRV[1:0] = 00<br>IOL = 12 mA, RAMDRV[1:0] = 01<br>IOL = 24 mA, RAMDRV[1:0] = 10<br>IOL = 24 mA, RAMDRV[1:0] = 11<br>Note 8 |

(Continued on next page.)



### **DC CHARACTERISTICS (Cont.)**

| Symbol | Parameter                    | Min        | Мах  | Unit   | Condition            |
|--------|------------------------------|------------|------|--------|----------------------|
| VOH8   | Output High Voltage          | VDD - 0.45 |      | V      | IOH = -6 mA, Note 8  |
| VOL9   | Output Low Voltage           |            | 0.45 | V      | IOL = -6 mA, Note 11 |
| ILI    | Input Leakage Current        | -10        | 10   | μA     | Note 9               |
| IIL    | Input Leakage Current        | -500       | 10   | μA     | Note 10              |
| IIH    | Input Leakage Current        | -10        | 500  | μA     | Note 12              |
| ILO    | Output Leakage Current       | -100       | 100  | μA     |                      |
| IDDSB  | Static Power Supply Current  |            | 500  | μΑ     |                      |
| IDDOP  | Dynamic Power Supply Current |            | 4    | mA/MHz | No DC Loads          |
| CI     | Input or I/O Capacitance     |            | 10   | pF     |                      |
| со     | Output Capacitance           | VDD – 0.45 | 10   | pF     | + = = =              |

Notes: 1. Pins: HOLD, INTR, NMI, ROMCS#/PCS#, A20M#, ADS#.

- 2. Pins: TAG8-TAG0, CWE[3:0]#, CCSA#, CCSB#, COEB#, TAGWE#, RDY#, BRDY#, RESCPU, PAR[3:0], SPKR/TRI#, A[31], A[26:2], BE[3:0]#, D[31:0], DKEN, W/R#\_DK2, CA3A, IGNNE#, BLAST#, D/C#\_DK1, M/IO#\_DK0, CAS[3:0]#, MDEN#, FERR#, CA3BA2, KEN#, EADS#.
- 3. Pins: SD[15:0], SA[1], SA[0], IOW#, IOR#, MEMW#, MEMR#, RSTDRV, BALE, SMEMW#, SMEMR#, SYSCLK, AEN, TC, SBHE#.
- 4. Pins: REFRESH#.
- 5. Pins: MA[10:1], RAMW#/EALE#.
- 6. Pins: CLK1, CLK2.
- 7. Pins: RAS[3:0]#, MA0X, MA0Y.
- 8. Pins: CASX[3:0]#, CASY[3:0]#.
- 9. All inputs excep those listed in Notes 10 and 12 (below).
- 10. Pins: CA3A, RDY#, BRDY#, FERR#, CA3BA2, DRQ[7:5], DRQ[3:0], BUSOSC, POWERGOOD, SPKR/TRI#, CASX[3:0]#, CASY[3:0]#, TAG8, A20M#, A20.
- 11. Pins: IOCHRDY, A26, A31.
- 12. Pins: KEN#.



### **MECHANICAL PACKAGE OUTLINE**



#### Notes:

- 1. Controlling dimension in mm.
- 2. Dimensions are in inches (millimeters).



#### **VLSI CORPORATE OFFICES**

**CORPORATE HEADQUARTERS • VLSI PRODUCT DIVISIONS** 1109 McKay Drive • San Jose, CA 95131 • 408-434-3100 PORTABLE SYSTEMS DIVISION AND DESKTOP SYSTEMS DIVISION 8375 South River Parkway • Tempe, AZ 85284 • 602-752-8574

VLSI SUBSIDIABY

#### VLSI SALES OFFICES AND TECH CENTERS

UNITED STATES ARIZONA ARIZUNA Tempe, 602-752-6450 FAX 602-752-6001

CALIFORNIA San Jose, 408-922-5200 FAX 408-922-5252

Encino, 818-609-9981 FAX 818-609-0535 Irvine 714-250-4900

FAX 714-250-9041 COLORADO Fort Collins. 303-223-6944

FAX 303-223-7355 FLORIDA Pompano Beach. 305-971-0404 FAX 305-971-2086

GEORGIA Duluth. 404-476-8574 FAX 404-476-3790

ILLINOIS Hoffman Estates, 708-884-0500 FAX 708-884-9394

MARYI AND Millersville, 410-987-8777 FAX 410-987-4489

MASSACHUSETTS Wilmington, 508-658-9501 FAX 508-657-6420

NEW JERSEY Plainsboro, 609-799-5700 FAX 609-799-5720

NORTH CAROLINA Durham, 919-544-1891/92 FAX 919-544-6667 TEXAS

Richardson. 214-231-6716 FAX 214-669-1413 WASHINGTON

Bellevue, 206-453-5414 FAX 206-453-5229

INTERNATIONAL FRANCE alaiseau Cedex. 1-69-19-71-00

FAX 1-69-19-71-01 GERMANY Muenchen. 89-92795-0 FAX 89-92795-145

HONG KONG Wanchai. 852-802-7755 FAX 852-802-7959

ITALY Argrate Brianza, 39-6056791 FAX 39-6056808

JAPAN Tokyo. 03-3239-5211 FAX 03-3239-5215 Chuo-ku, Osaka, 06-243-6041 FAX 06-243-6960

The information contained in this document has been care

fully checked and is believed to be reliable. However, VLSI

cerning the accuracy of said information and shall not be

Technology, Inc. (VLSI) makes no guarantee or warranty con-

responsible for any loss or damage of whatever nature result-ing from the use of, or reliance upon it. VLSI does not guar-

antee that the use of any information contained herein will

not infringe upon the patent, trademark, copyright, mask

TAIWAN Taipei, 886-2-758-6500 FAX 886-2-757-6013

UNITED KINGDOM Milton Keynes: 09 08/66 75 95 FAX 09 08/67 00 27

#### VLSI SALES OFFICES

UNITED STATES

ALABAMA Huntsville. 205-539-5513 FAX 205-536-8622

FLORIDA Clearwater. 813-538-0681 FAX 813-538-8379

MINNESOTA St. Louis Park. 612-545-1490 FAX 612-545-3489

NEW YORK F Rochester, 716-586-0670 FAX 716-586-0672 Fishkill. 914-897-8574 FAX 914-897-2363

OHIO Cleveland 216-591-1160 FAX 216-292-1081

OREGON Portland. 503-244-9882 FAX 503-245-0375

TEXAS Austin, 512-343-8191 FAX 512-343-2759

#### INTERNATIONAL

JAPAN Tokyo, 03-3262-0850 FAX 03-3262-0881

SINGAPORE Singapore. 65-742-2314 FAX 65-741-1979

#### **VLSI AUTHORIZED DESIGN CENTERS**

#### **UNITED STATES**

COLOBADO SIS MICROELECTRONICS. INC Lonamont, 303-776-1667

ILLINOIS ASIC DESIGNS Naperville. 708-717-5841

MAINE QUADIC SYSTEMS. INC South Portland. 207-871-8244 PENNSYLVANIA INTEGRATED CIRCUIT SYSTEMS, INC.

Valley Forge. 215-666-1900

All other brands, product names, and company names are trademarks or registerd trademarks of their respective owners

INTERNATIONAL

1865 Lundy Avenue • San Jose. CA 95131 • 408-433-4880

EIRE AND U.K. PA TECHNOLOGY Herts, 76-261222 SYMBIONICS Cambridge, 223-421025 FRANCE CETIA Toulon Cedex, 9-42-12005

COMPASS DESIGN AUTOMATION. INC.

SOREP Chateaubourg, 99-623955 INDIA

ABOUS TECHNOLOGY LTD Bangalore. 91-812-217307

JAPAN ADC CORPORATION Tokyo: 03-3492-1251 LSI SYSTEMS, INC Kanagawa. 0462-29-3220 NIPPON STEEL CORPORATION

Tokyo. 03-5566-2141 TOMEN ELECTRONICS Tokyo. 03-3506-3650 PALTEK CORPORATION Tokyo. 03-3707-5455

KOREA ANAM VI SI DESIGN CENTER Secul. 82-2-553-2106

NORWAY NORKRETS AS Oslo. 47-2360677/8

#### **VLSI SALES** REPRESENTATIVES

#### UNITED STATES ARIZONA

LUSCOMBE ENGINEERING Scottsdale, 602-949-9333

COLORADO LUSCOMBE ENGINEERING Longmont, 303-772-3342 IOWA SELTEC SALES

Cedar Rapids. 319-364-7660 KANSAS ELECTRI-REP

Overland Park 913-649-2168 MISSOURI

ELECTRI-REP St. Louis: 314-993-4421

NEW YORK ADVANCED COMPONENTS Syracuse: 315-437-6700 OBEGON

ELECTRA TECHNICAL SALES Beaverton, 503-643-5074 UTAH

LUSCOMBE ENGINEERING Salt Lake City, 801-565-9885 WASHINGTON

ELECTRA TECHNICAL SALES Kirkland: 206-821-7442

INTERNATIONAL

AUSTRALIA GEORGE BROWN GROUP Adelaide. 61-8-352-2222 Brisbane. 61-7-252-3876 Melbourne. 61-3-878-8111 Newcastle, 61-49-69-6399 Perth 61-9-362-1044 Sydney. 61-2-638-1888

AUSTRIA HOMAS NEUROTH Wien, 0043-222-82 56 45 BRAZIL

UNIAO DIGITAL COMERCIAL Sao Paulo: 55-11 533-0967 CANADA INTELATECH INC. Mississauga. 416-629-0082

HONG KONG LESTINA INTERNATIONAL LTD Tsimshatsui. 852-7351736 ISRAEL

RDT ELECTRONICS ENG. LTD Tel-Aviv. 972-3-5483737 SINGAPORE

DYNAMIC SYSTEMS PTE. LTD Singapore. 65-742-1986 TAIWAN PRINCETON TECH CORP.

Taipe: 886-2-917-8856 WE KENG INDUSTRIAL CO Taipe: 886-2-776-3998 THAILAND TRON ELECTRONICS COLLTD Bangkok: 66 2 260-3913

## **VLSI DISTRIBUTORS**

**UNITED STATES** (represented by Arrow/Schweber ex-

cept where noted) ALABAMA Huntsville, 205-837-6955 ARIZONA Phcenix: 602-431-0030

CALIFORNIA California Los Angeles, 818-880-9686 Orange County, 714-838-5422 San Diego, 619-565-4800 San Jose, 408-441-9700

COLORADO

Denver. 303-799-0258 CONNECTICUT Wai'ingford, 203-265-774

FLORIDA Lake Mary, 407-333-9300 Deerfield Beach, 305-429-8200 GEORGIA Atianta, 404-497-1300 ILLINOIS On cage 708-250-0500

INDIANA nd anapolis: 317-299-2071

work right or other rights of third parties, and no patent or

other license is implied hereby. This document does not in any way extend VLSI's warranty on any product beyond that

set forth in its standard terms and conditions of sale. VLSI

Technology. Inc. reserves the right to make changes in the

40

tion at any time and without notice

products or specifications, or both, presented in this publica-

SEP 0 8 1993

VLSI Technology, Inc. • 1109 McKay Drive • San Jose, CA 95131 • 408-434-3100

#### INWA

Cedar Rapids. 319-395-7230 KANSAS Kansas City. 913-541-9542 MARYLAND Baltimore. 301-596-7800

ENGLAND

256-880800

FINLAND

COMDAX

FRANCE

GERMANY

ITALY

JAPAN

MF

HAWKE COMPONENTS Bramley, NR Basingstoke

KUDOS-THAME LTD Berks, 734-351010

Helsinki. 80-670277

ASAP s.a. Montigny-le-Bretonneux. 1-30438233

DATA MODUL GmbH

Muenchen, 089-560170

ELECTRONIC 2000 AG

EAST GERMANY

TALT "VTER-REPISIP.A Torino: 11-2165901

ASAHI GLASS COLLTC Tokyol 03-3218-5854

TOKMO ELECTRON LTD Tokyo, 03-3340-8111

NETHERLANDS

Aa Heeswijk-Dinther 4139-8895

ISLA CAR BE ELECTRO SALES Guaynaco 809-720-4430

SPAIN AND PORTUGAL

SEM-CONDUCTORES s a Barcelonal 3-21723 40

DECTROISMISSIELECTRONICIDE-SIGNIAG

11.92

12.92

::--0041-1-3868-600

PUERTO RICO

TRACO AB Farsta 8-930000

SWITZERLAND

SWEDEN

Muenchen: 089-420010

ZENTRUM MIKROELEKTRONIK Dresden, 0037-51-588464

MASSACHUSETTS Boston 508-658-0900 MICHIGAN

Detroit: 313-462-2290 MINNESOTA Minnesota, 612-941-5280

MISSOURI St. Louis. 314-567-6888

NEW JEBSEY Philade.onia. 609-596-8000 Pine Brook. 201-227-7880

NEW YORK Rochester, 716-427-0300 Happuage, 516-231-1000

NORTH CAROLINA Raieigh 919-876-3132 оню

Dayton 5\*3-435-5563 Cleveland, 2\*6-248-3990 OKLAHOMA

Tuisa, 918-252-7537 OREGON ALMAC/ABROW

Portiand: 503-629-8090 PENNSYLVANIA Pittspurgh, 412-963-6807

TEXAS Austin, 512-835-4180

Dalias, 214-380-6464 Houston, 713-530-4700 ΙΙΤΔΗ

Salt Lake City 801-973-6913 WASHINGTON ALMAC ARROW Seattle: 206-643-9992

WISCONSIN Milwaukee 414-792-0150

#### INTERNATIONAL

BELGIUM/LUXEMBURG MICROTRON Mechellen (215-212223)

#### CANADA

4RROW SOHWEBER Montree 514-421-7411 Ottawa: 613-226-6903 Toronto: 416-670-7769 Vancouver: 604-421-2333 SEMAD SEM-J Dargary, 403-252-5664 Markham, 416-475-8500 Montreal, 514-694-0860 Ditawa, 613-721-8325 British Columbia, 604-420-9689

DENMARK

038501 🗹 K

LIFE SUPPORT APPLICATIONS: VLSI's products are not in-

tended for use as critical components in life support applianc-

es, devices, or systems in which the failure of a VLSI product

to perform could be expected to result in personal injury.

1992 VLSI Technology, Inc. Printed in U.S.A

2.5M

Linge 45 42-189533

195480-001