

# **COMBINATION I/O**

### FEATURES

- Integrated peripheral controller that interfaces with several of VLSI's Single Chip System/ISA Bus Controllers:
  - VL82C480
  - VL82C481
  - VL82C486
  - VL82C310
  - VL82C311
  - VL82C311L
- Backwards compatible with the industry standard VL82C113A Combination I/O chip
- 146818A-compatible real-time clock
- 114 additional bytes of battery-backed CMOS RAM

# **BLOCK DIAGRAM**

- AT<sup>®</sup>-compatible keyboard controller with integrated PS/2<sup>®</sup> mouse support
- Processor to ISA bus address latches and buffers, which support 16- and 32bit processors
- Supports processors with write-back cache controllers
- Real-time clock can be relocated via SA[15:0] address registers
- Includes ISA bus refresh counters for decoupled refresh
- 1.0-micron CMOS
- 100-lead MQFP (Metric Quad Flat Pack)

#### **OVERVIEW**

The VL82C114 Combination I/O chip, when used with VLSI's System Controller chips, allows designers to implement a very cost-effective minimum chip count motherboard. This chip combines a keyboard controller and a real-time clock with the address registers/latches and buffers which are normally required in ISA bus compatible systems. The VL82C114 features an AT-compatible keyboard controller with integrated PS/2 mouse support and a 146818A-compatible real-time clock. The VL82C114 also has114 additional bytes of batterybacked CMOS RAM for use in extended system setup. In addition, the VL82C114 provides support for processors with write-back cache controllers.



## ORDER INFORMATION

| Part Number | Package                  |
|-------------|--------------------------|
| VL82C114-FC | Metric Quad Flat<br>Pack |

Note: Operating temperature range is 0°C to +70°C.

AT and PS/2 are registered trademarks of IBM Corporation.

VLSI Technology, Inc. 8375 South River Parkway • Tempe, AZ 85284 • 602-752-8574

i 🖬 9388347 0011200 920 🖿



#### **PIN DIAGRAM**



2

**VLSI TECHNOLOGY, INC.** 

# PRODUCT SPECIFICATION VL82C114

## **PIN TYPE BY OPERATIONAL STATE**

| Pin<br># | Pin Name | Pin<br>Type | Input<br>Type | Drive<br>(mA) | Pin<br># | Pin Name     | Pin<br>Type          | Input<br>Type | Drive<br>(mA) |
|----------|----------|-------------|---------------|---------------|----------|--------------|----------------------|---------------|---------------|
| 1        | VDD      | PWR         |               |               | 36       | A[20]        | ю                    | TTL           | 8             |
| 2        | SA[15]   | 10          | ΠL            | 24            | 37       | A[19]        | ю                    | ΠL            | 8             |
| 3        | VDD      | PWR         |               |               | 38       | VSS          | GND                  |               |               |
| 4        | SA[14]   | ю           | TTL           | 24            | 39       | A[18]        | ю                    | ΠL            | 8             |
| 5        | SA[13]   | 10          | TTL           | 24            | 40       | A[17]        | ю                    | ΠL            | 8             |
| 6        | REFRESH# | 1           | ΠL            |               | 41       | A[16]        | ю                    | ΠL            | 8             |
| 7        | SA[12]   | ю           | TTL           | 24            | 42       | A[15]        | ю                    | ΠL            | 8             |
| 8        | SA[11]   | ю           | ΠL            | 24            | 43       | A[14]        | 10                   | ΠL            | 8             |
| 9        | VSS      | GND         |               |               | 44       | A[13]        | Ю                    | ΠL            | 8             |
| 10       | SA[10]   | ю           | TTL           | 24            | 45       | A[12]        | Ю                    | TTL           | 8             |
| 11       | SA[9]    | ю           | TTL           | 24            | 46       | A[11]        | 10                   | ΠL            | 8             |
| 12       | SA[8]    | ю           | ΠL            | 24            | 47       | A[10]        | 10                   | TTL           | 8             |
| 13       | SA[7]    | ю           | ΠL            | 24            | 48       | A[9]         | 10                   | TTL           | 8             |
| 14       | SA[6]    | ю           | ΠL            | 24            | 49       | A[8]         | 10                   | TTL           | 8             |
| 15       | SA[5]    | 10          | ΠL            | 24            | 50       | A[7]         | 10                   | ΠL            | 8             |
| 16       | SA[4]    | 10          |               | 24            | 51       | VDD          | PWR                  |               |               |
| 17       | VDD      | PWR         |               |               | 52       | A[6]         | 10                   | TTL           | 8             |
| 18       | SA[3]    | 0           | TTL           | 24            | 53       | A[5]         | 10                   | TTL           | 8             |
| 19       | SA[2]    | 10          | TTL           | 24            | 54       | VSS          | GND                  |               |               |
| 20       | SA[1]    | 10          | TTL           | 24            | 55       | A[4]         | Ю                    | ΠL            | 8             |
| 21       | SA[0]    | Ю           | TTL           | 24            | 56       | A[3]         | ю                    | ΠL            | 8             |
| 22       | SBHE#    | Ю           | TTL           | 24            | 57       | A[2]         | ю                    | TTL           | 8             |
| 23       | VSS      | GND         |               |               | 58       | <b>A</b> [1] | Ю                    | ΠL            | 8             |
| 24       | LA[23]   | 10          | TTL           | 24            | 59       | EALE#        | I                    | TTL           |               |
| 25       | LA[22]   | ю           | ΠL            | 24            | 60       | BHE#         | ю                    | ΠL            | 8             |
| 26       | LA[21]   | Ю           | ΠL            | 24            | 61       | HLDA         | I                    | TTL           |               |
| 27       | LA[20]   | 10          | ΠL            | 24            | 62       | OSCI         | 1                    | TTL-S         |               |
| 28       | LA[19]   | 10          | ΠL            | 24            | 63       | KHSE         | IO-OD                | TTL-S         | 12            |
| 29       | LA[18]   | Ю           | ΠL            | 24            | 64       | KIRQ         | 10 <sup>(3)</sup>    | TTL           | 4             |
| 30       | LA[17]   | ю           | TTL           | 24            | 65       | RTCIRQ#      | IO-OD <sup>(2)</sup> | TTL           | 12            |
| 31       | VDD      | PWR         |               | 1             | 66       | MIRQ         | 0                    |               | 4             |
| 32       | MASTER#  |             | TTL           |               | 67       | VDD          | PWR                  |               |               |
| 33       | A[23]    | 10          | ΠL            | 8             | 68       | KRSEL        | 1                    | TTL           |               |
| 34       | A[22]    | ю           | TTL           | 8             | 69       | KSRE         | IO-OD                | TTL-S         | 12            |
| 35       | A[21]    | 10          | TTL           | 8             | 70       | KKSW         | l <sup>(3)</sup>     | Π             |               |

VLSI TECHNOLOGY, INC.

# PRODUCT SPECIFICATION VL82C114

### PIN TYPE BY OPERATIONAL STATE (Cont.)

| Pin<br># | Pin Name |      | Pin<br>Type                       | Input<br>Type | Drive<br>(mA) | Pin<br>#    | Pin Name               | Pin<br>Type     | Input<br>Type | Drive<br>(mA) |
|----------|----------|------|-----------------------------------|---------------|---------------|-------------|------------------------|-----------------|---------------|---------------|
| 71       | VSS      |      | GND                               |               |               | 86          | SD[6]                  | ю               | TTL           | 24            |
| 72       | КСМ      |      | l <sup>(3)</sup>                  | ΠL            |               | 87          | SD[5]                  | ю               | TTL           | 24            |
| 73       | KI5      |      | 10 <sup>(3)</sup>                 | TTL           | 4             | 88          | SD[4]                  | Ю               | TTL           | 24            |
| 74       | КІЗ      |      | 10 <sup>(3)</sup>                 | ΠL            | 4             | 89          | VDD                    | PWR             |               |               |
| 75       | VSS      |      | GND                               |               |               | 90          | SD[3]                  | ю               | ΠL            | 24            |
| 76       | KI2/TRI# |      | l <sup>(3)</sup>                  | TTL           |               | 91          | SD[2]                  | 10              | ΠL            | 24            |
| 77       | KDAT     |      | IO <sup>(1)</sup>                 | TTL           | 12            | 92          | SD[1]                  | ю               | TTL           | 24            |
| 78       | KCLK     |      | 10 <sup>(1)</sup>                 | TTL           | 12            | 93          | SD[0]                  | 10              | ΠL            | 24            |
| 79       | XTALOUT  |      | 0                                 |               |               | 94          | VSS                    | GND             |               |               |
| 80       | XTALIN   |      | <u> </u>                          | CMOS          | 8             | 95          | SA[19]                 | 10              | TTL           | 24            |
| 81       | VBAT     |      | <u> </u>                          | ΠL            |               | 96          | IOW#                   | <u> </u>        | TTL           |               |
| 82       | PS       |      | 1                                 | TTL-S         |               | 97          | SA[18]                 | 10              | ΠL            | 24            |
| 83       | VSS      |      | GND                               |               |               | 98          | IOR#                   | <u> </u>        | ΠL            |               |
| 84       | RSTDRV   |      |                                   | TTL           |               | 99          | SA[17]                 | ю               | TTL           | 24            |
| 85       | SD[7]    |      | ю                                 | ΠL            | 24            | 100         | SA[16]                 | ю               | ΠL            | 24            |
| Notes:   | (1)      | Dur  | ing PS/2 Mod                      | le, these IO  | pins are T    | L level w   | ith an open drain outp | out/Schmitt-tri | igger input.  |               |
|          | (2)      |      | cates a high-i<br>stor on pin).   | mpedance      | with approx   | imately 1   | 0 KΩ minimum resista   | ance to VSS (   | (internal pul | l-down        |
|          | (3)      |      | cates a high-i<br>resistor on pir |               | with approx   | imately 1   | 0 KΩ minimum resista   | ance to VDD     | (internal 30l | K ohm pull-   |
| Legend   | I: CMOS  | CM   | OS-compatibl                      | le input      |               |             |                        |                 |               |               |
|          | 1        | Inpu | ıt pin                            |               |               |             |                        |                 |               |               |
|          | 10       | Bidi | rectional pin                     |               |               |             |                        |                 |               |               |
|          | GND      | Gro  | und pin                           |               |               |             |                        |                 |               |               |
|          | 0        | Out  | put pin                           |               |               |             |                        |                 |               |               |
|          | OD       |      | n drain                           |               |               |             |                        |                 |               |               |
|          | PWR      | •    | ver supply pin                    | ł             |               |             |                        |                 |               |               |
|          | S        |      |                                   |               | out with by   | staracie fi | or noise immunity.     |                 |               |               |
|          | πL       |      |                                   | •••           | por min ny    |             | in noise annung.       |                 |               |               |
|          | 116      | 116  | -compatible i                     | nput          |               |             |                        |                 |               |               |

4



VL82C114

#### SIGNAL DESCRIPTIONS

| Signal<br>Name     | Pin<br>Number                                | Signal<br>Type | Signal Description                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------|----------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | CE SIGNALS                                   |                |                                                                                                                                                                                                                                                                                                                                                                                    |
| HLDA               | 61                                           | I-TTL          | Hold Acknowledge - This is the hold acknowledge signal directly from the CPU. It is used to control direction on address bus (A bus) and to enable the DACK# decoder signals.                                                                                                                                                                                                      |
| <b>A[23</b> :1]    | 33:37,<br>39:50, 52,<br>53, 55:58            | 10-TTL         | Address bus bits 23 through 1 - The address bus signals are outputs when HLDA is high, MASTER# is low, and REFRESH# is high. They are inputs at all other times.                                                                                                                                                                                                                   |
| BHE#               | 60                                           | 10-TTL         | Byte High Enable - During Master Mode non-refresh cycles, this pin is an output and it tracks the SBHE# input. It is an input at all other times.                                                                                                                                                                                                                                  |
| ISA BUS INTEI      | RFACE SIGNAL                                 | S              |                                                                                                                                                                                                                                                                                                                                                                                    |
| RSTDRV             | 84                                           | I-TTL          | System Reset - This active high input is a system reset generated from the<br>POWERGOOD input.                                                                                                                                                                                                                                                                                     |
| IOR#               | 98                                           | I-TTL          | I/O Read Command                                                                                                                                                                                                                                                                                                                                                                   |
| IOW#               | 96                                           | I-TTL          | I/O Write Command                                                                                                                                                                                                                                                                                                                                                                  |
| MASTER#            | 32                                           | I-TTL          | Master - An active low input that is used by an external device to disable the DMA controllers and obtain access to the system bus. When asserted, it indicates that an external Bus Master has control of the bus.                                                                                                                                                                |
| REFRESH#           | 6                                            | I-TTL          | Refresh - This active low input signal is pulled low whenever a refresh cycle is initi-<br>ated.                                                                                                                                                                                                                                                                                   |
| L <b>A[23</b> :17] | 24:30                                        | io-ttl         | Latchable Address bus bits 23 through 17 - The LA bus signals are inputs when HLDA is high, REFRESH# is high, and MASTER# is low. They are output signals driven by values from the A bus when HLDA is low and REFRESH# is high. If HLDA is high and REFRESH# is low, they are three-stated.                                                                                       |
|                    |                                              |                | In Non-486 Mode, the LA bus is latched internally with the EALE# input. In 486<br>Mode, the LA bus is not latched (flow-through) during CPU initiated cycles and is<br>latched when IOR# or IOW# is active during DMA cycles.                                                                                                                                                      |
| SA[19-9]           | 95, 97, 99,<br>100, 2, 4, 5,<br>7, 8, 10, 11 | io-ttl         | System Address bus bits 19 through 9 - The SA[19:9] bus signals are inputs when HLDA is high, REFRESH# is high, and MASTER# is low. They are output signals and driven by values from the A bus when HLDA is low and REFRESH# is high. SA[16:9] are three-stated when REFRESH# is low. SA[19:17] are driven low when REFRESH# is driven low.                                       |
|                    |                                              |                | In Non-486 Mode, SA[19:9] are registered internally with the EALE# input. In 486<br>Mode, S[19:9] are not latched (flow-through) during CPU initiated cycles and are<br>latched with IOR# or IOW# active during DMA cycles.                                                                                                                                                        |
| SA[8:1]            | 12:16,<br>18:20                              | io-ttl         | System Address bus bits 8 through 1 - The SA[8:1] bus signals are inputs when HLDA is high, REFRESH# is high, and MASTER# is low. They are outputs driven by values from the A bus at all other times.                                                                                                                                                                             |
|                    |                                              |                | In Non-486 Mode, SA[8:1] are registered internally with the EALE# input. In 486<br>Mode, SA[8:1] are not latched (flow-through) during CPU initiated cycles and are<br>latched with IOR# or IOW# active during DMA cycles. If the EALE# pin is grounded,<br>486 Mode, SA[1] is always an input and is used only in the address decode of inter-<br>nal peripheral registers/ports. |
| SA[0]              | 21                                           | I-TTL          | System Address bus bit 0 (least significant bit, LSB) - This signal is an input at all times and is used in the address decode of internal peripheral registers/ports.                                                                                                                                                                                                             |
| SBHE#              | 22                                           | 10-TTL         | System Byte High Enable - This pin is controlled the same way as the SA bus.<br>SBHE# is latched internally with the EALE# input in Non-486 Mode.                                                                                                                                                                                                                                  |
| OSCI               | 62                                           | I-TTL-S        | Oscillator Input - The input for the 14.318 MHz oscillator.                                                                                                                                                                                                                                                                                                                        |



### SIGNAL DESCRIPTIONS (Cont.)

| Signal<br>Name | Pin<br>Number   | Signal<br>Typ <del>e</del> | Signal<br>Description                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                |                        |                           |  |
|----------------|-----------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------|---------------------------|--|
| KEYBOARD       | CONTROLLE       | R SIGNALS                  |                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                |                        | <u> </u>                  |  |
|                |                 |                            |                                                                                                                                                                                                                                                                                                                                                                                                            | •                                                                                              | rd Controller Mode     |                           |  |
|                |                 |                            |                                                                                                                                                                                                                                                                                                                                                                                                            | PC/AT Mode<br>KBDCTRL1 = 1                                                                     |                        | PS/2 Mode<br>KBDCTRL1 = 0 |  |
| KCLK           | 78              | Ю-TTL <sup>(1)</sup>       | T0/-P26                                                                                                                                                                                                                                                                                                                                                                                                    | Kbd Clock                                                                                      | T0/-P26                | Kbd Clock                 |  |
| KDAT           | 77              | IO-TTL <sup>(1)</sup>      | T1/P27                                                                                                                                                                                                                                                                                                                                                                                                     | Kbd Data                                                                                       | P10/-P27               | Kbd Data                  |  |
| КСМ            | 72              | I-TTL <sup>(3)</sup>       | P16                                                                                                                                                                                                                                                                                                                                                                                                        | Color Input                                                                                    | P16                    | Input                     |  |
| KKSW           | 70              | I-TTL <sup>(3)</sup>       | P17                                                                                                                                                                                                                                                                                                                                                                                                        | Key Switch                                                                                     | P17                    | Input                     |  |
| KHSE           | 63              | IO-OD-TTL-S                | P22                                                                                                                                                                                                                                                                                                                                                                                                        | High Speed                                                                                     | P11/-P22               | Mouse Data                |  |
| KSRE           | 69              | IO-OD-TTL-S                | P23                                                                                                                                                                                                                                                                                                                                                                                                        | Shadow RAM                                                                                     | T1/-P23                | Mouse Clock               |  |
| KIRQ           | 64              | IO-TLL <sup>(3)</sup>      | P24                                                                                                                                                                                                                                                                                                                                                                                                        | Kbd Int Req                                                                                    | P24                    | Kbd Int Req               |  |
|                |                 |                            | board function                                                                                                                                                                                                                                                                                                                                                                                             | npled on the high-to-low tran<br>within the VL82C114 is disa<br>pin is internally pulled up to | abled. If KIRQ is hig  |                           |  |
| MIRQ           | 66              | 0                          | P25                                                                                                                                                                                                                                                                                                                                                                                                        | General Purpose Output                                                                         | P25                    | Mouse Int Req             |  |
| KRSEL          | 68              | I-TTL                      | P14                                                                                                                                                                                                                                                                                                                                                                                                        | RAM SIct                                                                                       | P14                    | Input                     |  |
| KI2/TRI#       | 76              | I-TTL <sup>(3)</sup>       | P12                                                                                                                                                                                                                                                                                                                                                                                                        | Input                                                                                          | P12                    | Fuse Input                |  |
|                |                 |                            | outputs will be                                                                                                                                                                                                                                                                                                                                                                                            | npled on the high-to-low trar<br>three-stated. If KI2/TRI# is<br>y pulled up to VDD.           |                        |                           |  |
| КІЗ            | 74              | Ю-ТТL <sup>(3)</sup>       | P13<br>MISC0                                                                                                                                                                                                                                                                                                                                                                                               | Input<br>Output                                                                                | P13<br>MISC0           | Input<br>Output           |  |
| Ki5            | 73              | io-ttl <sup>(3)</sup>      | P15<br>MISC1                                                                                                                                                                                                                                                                                                                                                                                               | Input<br>Output                                                                                | P15<br>MISC1           | Input<br>Output           |  |
| SD DATA BU     | S SIGNALS       |                            |                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                |                        |                           |  |
| SD[7:0]        | 85:88,<br>90:93 | Ю-TTL                      |                                                                                                                                                                                                                                                                                                                                                                                                            | bus bits 7 through 0 - This b<br>ansfer data to/from the low b                                 |                        |                           |  |
| PERIPHERA      | L INTERFACE     | SIGNALS                    |                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                |                        |                           |  |
| XTALIN         | 80              | I-CMOS                     |                                                                                                                                                                                                                                                                                                                                                                                                            | scillator input for real-time cl<br>al or stand-alone oscillator.                              | ock crystal. It requir | es a 32.768 KHz           |  |
| XTALOUT        | 79              | 0                          |                                                                                                                                                                                                                                                                                                                                                                                                            | scillator input for real-time cl<br>n an external oscillator is use                            | •                      | ALIN. This pin is a "no   |  |
| PS             | 82              | I-TTL-S                    | Power-Sense - An active high input used to reset the status of the Valid RAM and<br>Time (VRT) bit. This bit is used to indicate that the power has failed, and the con-<br>tents of the real-time clock may not be valid. This pin is connected to an external RC<br>network.                                                                                                                             |                                                                                                |                        |                           |  |
| VBAT           | 81              | I-TTL                      | Connected to                                                                                                                                                                                                                                                                                                                                                                                               | the real-time clock's hold up                                                                  | battery between 2.4    | 4 and 5 volts.            |  |
| RTCIRQ#        | 65              | io-od-ttl <sup>(2)</sup>   | Connected to the real-time clock's hold up battery between 2.4 and 5 volts.<br>Real-Time Clock Interrupt Request output (active low) - This pin is an input when<br>RSTDRV is high. It is sampled on the high-to-low transition of RSTDRV. If RTCIRQ#<br>is low, the real-time clock's function within the VL82C114 is disabled. If RTCIRQ# is<br>high, the real-time clock is enabled. Open drain output. |                                                                                                |                        |                           |  |



#### SIGNAL DESCRIPTIONS (Cont.)

| Signal<br>Name             | Pin<br>Number                       | Signal<br>Type | Signal<br>Description                                                                                                                                                                                                                                |  |  |  |  |  |  |
|----------------------------|-------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| ADDRESS BUS CONTROL SIGNAL |                                     |                |                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| EALE#                      | 59                                  | ŀŦŦĿ           | Early Address Latch Enable - An active low pulse that is generated at the beginning<br>of any bus cycle initiated from the CPU which is not directed at the on-board DRAM.                                                                           |  |  |  |  |  |  |
|                            |                                     |                | EALE# is used to select the 486 Mode. To select the 486 Mode, EALE# should be tied low. During the 486 Mode, SA[1] is an input only and the path from the CPU's A Bus to the SA and LA pins is flow through (no address latching) during CPU cycles. |  |  |  |  |  |  |
| POWER AN                   | D GROUND PINS                       |                |                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| VDD                        | 1, 3, 17,<br>31, 51, 67,<br>89      | PWR            | Power Connection, nominally +5 volts.                                                                                                                                                                                                                |  |  |  |  |  |  |
| VSS                        | 9, 23, 38,<br>54, 71, 75,<br>83, 94 | GND            | Ground Connection, 0 volts.                                                                                                                                                                                                                          |  |  |  |  |  |  |

Note: Refer to the Notes and Legend on page 4 for details on the Signal Type.



# AC CHARACTERISTICS: TA = 0°C TO +70°C, VDD = 5 V $\pm$ 5%, VSS = 0 V

| Symbol   | Parameter                                    | Min      | Max  | Unit | Fig | Conditions  |
|----------|----------------------------------------------|----------|------|------|-----|-------------|
| IO READ  | WRITE TIMING                                 | <b>t</b> |      |      | -   |             |
| t5       | Command Pulse Width                          | 125      | -    | ns   | 1   |             |
| tSU6     | Write Data Setup                             | 60       |      | ns   | 1   |             |
| tH7      | Write Data Hold                              | 20       |      | ns   | 1   |             |
| tD8      | Read Data Delay                              | 0        | 130  | ns   | 3   | CL = 200 pF |
| tH9      | Read Data Hold                               | 13       | 60   | ns   | 3   | CL = 50     |
| WC       | Write Cycle                                  | 280      |      | ns   | 1   |             |
| RC       | Read Cycle                                   | 280      |      | ns   | 3   |             |
| tSU1     | Address Valid to EALE# Rising                | 23       |      | ns   | 2   |             |
| tSA      | SA Valid from EALE# Rising                   |          | 35   | ns   | 2   | CL = 200 pF |
| tLA      | Address Valid to LA Valid                    |          | 36   | ns   | 2   | CL = 200 pF |
| tSALA    | Sddress Valid to SA and LA valid in 486 mode |          | 36   | ns   | 2   | CL = 200 pF |
| tSU10    | CPU A Bus setup to IOR# or IOW# active       | 10       |      | ns   | 2   |             |
| MASTER I | MODE TIMING                                  |          | ···· |      |     |             |
| tAM      | A Bus Valid from SA/LA Input (Master Mode)   |          | 15   | ns   | 4   | CL = 200 pF |
| REAL-TIM | E CLOCK TIMING                               |          |      |      |     |             |
| tPSPW    | Power Sense Pulse Width                      | 2        |      | μs   | 5   |             |
| tPSD     | Power Sense Delay                            | 2        |      | μs   | 5   |             |
| tVRTD    | VRT Bit Delay                                |          | 2    | μs   | 5   |             |

#### FIGURE 1. WRITE CYCLE TIMING (1)





# VL82C114

#### FIGURE 2. WRITE CYCLE TIMNG (2)



FIGURE 3. READ CYCLE TIMING



9 : MM 9388347 0011208 111 mm



VL82C114

#### FIGURE 4. MASTER MODE BUS TIMING







(1) The VRT bit is set a '1 by reading Register D. The VRT bit can only be cleared by pulling the PS pin low (see REGISTER D (\$0D)).



#### FIGURE 6. CRYSTAL OSCILLATOR CONFIGURATION



Notes: Frequency = 32.768 kHz CIN = COUT = 10-22 pF (CIN may be a trimmer for precision timekeeping applications.)

Recommended Crystal Parameters: Rs (max)  $\leq$  40 k $\Omega$ Co (max)  $\leq$  1.7 pF Ci (max)  $\leq$  12.5 pF Parallel Resonance



## ABSOLUTE MAXIMUM RATINGS

| Ambient Temperature                        | -10°C to +70°C    |
|--------------------------------------------|-------------------|
| Storage Temperature                        | -65°C to +150°C   |
| Supply Voltage to<br>Ground Potential -0.5 | V to VDD + 0.3 V  |
| Applied Output<br>Voltage -0.5             | V to VDD + 0.3 V  |
| Applied Input Voltage                      | -0.5 V to + 7.0 V |
| Power Dissipation                          | 500 mW            |

Stresses above those listed may cause permanent damage to the device. These are stress ratings only, functional operation of this device at these or any other conditions above those indicated in this data sheet is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol | Parameter                    | Min  | Max       | Unit | Condition                   |
|--------|------------------------------|------|-----------|------|-----------------------------|
| VIL    | Input Low Voltage            | -0.5 | 0.8       | V    | TTL Level Inputs            |
| VIH    | Input High Voltage           | 2.0  | VDD + 0.5 | V    | TTL Level Inputs, Note 1    |
|        |                              | 2.4  | VDD + 0.5 | V    | TTL Level Inputs, Note 2    |
| VOL    | Output Low Voltage           |      | 0.4       | V    | IOL = 4 mA, Note 3A         |
|        |                              |      | 0.4       | V    | IOL = 8.0 mA, Note 4A       |
|        |                              |      | 0.4       | V V  | IOL = 12.0 mA, Note 5       |
|        |                              |      | 0.4       | V    | IOL = 24.0 mA, Note 6       |
| VOH    | Output High Voltage          | 2.4  |           | V    | IOH =0.8 mA, Note 3B        |
|        |                              | 2.4  |           | V    | IOH = 1.4 mA, Note 4B       |
|        |                              | 2.4  |           | í v  | IOH = 2.4 mA, Note 6        |
| IIH    | Input High Current           |      | 10        | μΑ   | VIN = VDD, Note 7           |
|        | Input Low Current            | -10  |           | μA   | VIN = VSS + 0.2 V, Note 8   |
|        |                              | -500 | 50        | μΑ   | VIN = 0.8 V, Note 9         |
| ILOL   | Three-state Leakage Current  | -50  | 1         | μA   | VOUT = VSS + 0.2 V, Note 10 |
|        |                              |      | 50        | μΑ   | VOUT = VDD, Note 11         |
| со     | Output Capacitance           |      | 8         | pF   |                             |
| CI     | Input Capacitance            |      | 8         | pF   |                             |
| CIO    | Input/Output Capacitance     |      | 16        | pF   |                             |
| IDD    | Operating Supply Current     |      | 40        | mA   |                             |
| IBAT   | Supply Current, Standby Mode |      | 5.0       | μΑ   | VBAT = 2.4 V                |
|        |                              |      | 5.0       | μΑ   | VBAT = 3.0 V                |
|        |                              |      | 50.0      | μΑ   | VBAT = 5.0 V                |
| IDDQ   | Static Supply Current        |      | 5.0       | mA   |                             |

Notes: 1. Pins: REFRESH#, SA[0], SBHE#, MASTER#, EALE#, BHE#, HLDA, OSCI, KRSEL, KKSW, KCM, KI2/TRI#, IOW#, IOR#, SA[19:1], A[23:1], LA[23:17], SD[7:0], KIRQ, RTCIRQ#, KI3, KI5.

- 2. Pins: KHSE, KSRE, KDAT, KCLK, RSTDRV, PS.
- 3A. Pins: KIRQ, MIRQ, KI5, KI3.
- 3B. Pins: KIRQ, MIRQ, KI5, KI3, RTCIRQ#.
- 4A. Pins: A[23:1], BHE#.
- 4B. Pins: A[23:1], BHE#, KHSE/MDAT (PC/AT Mode only), KSRE/MCLK (PC/AT Mode Only).
- 5. Pins: KHSE, RTCIRQ#, KSRE, KDAT, KCLK.
- 6. Pins: SBHE#, SA[19:1], LA[23:17], SD[7:0].



Notes (Cont.)

- 7. Pins: REFRESH#, SA[0], MASTER#, EALE#, HLDA, OSCI, KRSEL, KKSW, KCM, KI2/TRI#, PS, RSTDRV, IOW#, KOR#.
- 8. Pins: REFRESH#, SA[0], MASTER#, EALE#, HLDA, OSCI, KRSEL, PS, RSTDRV, IOW#, IOR#.
- 9. Pins: KIRQ, KKSW, KCM, KI5, KI3, KI2/TRI#.
- 10. Pins: SA[19:1], SBHE#, LA[23:17], A[23:1], SD[7:0], KHSE/MDAT, KSRE/MCLK, MIRQ, KDAT, KCLK, BHE#.

- ----

11. Pins: SA[19:1], SBHE#, LA[23:17], A[23:1], BHE#, KIRQ, KI5, KI3, SD[7:0], RTCIRQ#, MIRQ, KHSE/MDAT, KSRE/MCLK, KDAT, KCLK.

.



#### MECHANICAL PACKAGE OUTLINES 100 Lead Metric Quad Flat Pack (MQFP, Dwg No. 25-90007\*\*)



Notes: 1. Controlling dimension is mm.

2. Dimensions are shown in inches (millimeters).

Ξ

14