# Linear Data Manuai A

### Signetics

# Linear Data Manual Volume 2 Industrial





**Linear Products** 

| 1989 Linear | Data Manual | Volume 2: | Industrial Signetics reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Signetics assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Applications that are described herein for any of these products are for illustrative purposes only. Signetics makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### LIFE SUPPORT APPLICATIONS

Signetics Products are not designed for use in life support appliances, devices, or systems where malfunction of a Signetics Product can reasonably be expected to result in a personal injury. Signetics customers using or selling Signetics' Product for use in such applications do so at their own risk and agree to fully indemnify Signetics for any damages resulting from such improper use or sale.

Signetics registers eligible circuits under the Semiconductor Chip Protection Act.

© Copyright 1988 Signetics Company a division of North American Philips Corporation

All rights reserved.

#### Preface

#### Linear Products

The Linear Division, one of four Signetics product divisions, is a major supplier of a broad line of linear integrated circuits ranging from high performance application specific designs to many of the more popular industry standard devices.

A fifth Signetics division, the Military Division, provides military-grade integrated circuits, including Linear. Please consult the Signetics Military data book for information on such devices.

Employing Signetics' high quality processing and screening standards, the Linear Division is dedicated to providing high-quality linear products to our customers worldwide.

The three 1989 Linear Data and Applications Manuals provide extensive technical data and application information for a broad range of products serving the needs of a wide variety of markets.

#### Volume 1 — Communications:

Contains data and application information concerning our radio and audio circuits, compandors, phase-locked loops, compact disk circuits, and ICs for RF communication, fiber optic communication, telephony and modem applications.

#### Volume 2 — Industrial:

Contains data and application information concerning our data conversion products (analog-to-digital and digital-toanalog), sample-and-hold circuits, comparators, driver/receiver ICs, amplifiers, position measurement devices, power conversion and control ICs and music/ speech synthesizers.

#### Volume 3 - Video:

Contains data and application information concerning our video products. This includes tuning, video IF and audio IF circuits, sync processors/generators, color decoders and encoders, video processing ICs, vertical deflection circuits, and power supply controllers for video applications.

Each volume contains extensive product-specific application information. In addition there are selector guides and product-specific symbols and definitions to facilitate the selection and understanding of Linear products. A functional Table of Contents for each of the three volumes and a complete product and application note listing is also included.

Although every effort has been made to ensure the accuracy of information in these manuals, Signetics assumes no liability for inadvertent errors.

Your suggestions for improvement in future editions are welcome.

#### **Product Status**

**Linear Products** 

| DEFINITIONS                          |                        |                                                                                                                                                                                                                                              |  |
|--------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Data Sheet Product Status Definition |                        |                                                                                                                                                                                                                                              |  |
| Objective Specification              | Formative or in Design | This data sheet contains the design target or goal specifications for product development. Specifications may change in any manner without notice.                                                                                           |  |
| Preliminary Specification            | Preproduction Product  | This data sheet contains preliminary data and supplementary data will be published at a later date. Signetics reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |  |
| Product Specification                | Full Production        | This data sheet contains Final Specifications. Signetics reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                      |  |

## Volume 2 Industrial

**Linear Products** 

Preface

**Product Status** 

Section 1: GENERAL INFORMATION

Section 2: QUALITY AND RELIABILITY

Section 3: I2C SMALL AREA NETWORKS

Section 4: AMPLIFIERS

Operational High Frequency Transconductance Fiber Optics

Section 5: DATA CONVERSION

Analog-to-Digital Digital-to-Analog Comparators Sample-and-Hold

Position Measurement

Section 6: INTERFACE

Line Drivers/Receivers Peripheral Drivers Display Drivers

Serial-to-Parallel Converters

Section 7: TIMERS AND CLOCKS

Section 8: POWER CONVERSION/CONTROL

Section 9: SYSTEM CONTROL

Section 10: PACKAGE INFORMATION

Section 11: SALES OFFICES



#### Section 1 General Information

**Linear Products** 

#### INDEX

| Contents of Volume 2, INDUSTRIAL                | 1-3  |
|-------------------------------------------------|------|
| Alphanumeric Listing of all Linear Products     | 1-8  |
| Application Note Listing                        |      |
| — by Product Group                              | 1-14 |
| by Part Number                                  | 1-17 |
| Outline of Contents of Volume 1, COMMUNICATIONS | 1-20 |
| Outline of Contents of Volume 3, VIDEO          | 1-21 |
| Cross Reference Guide by Manufacturer           | 1-22 |
| Cross Reference Guide by Numeric List           | 1-25 |
| SO Availability List                            | 1-31 |
| Ordering Information                            | 1-33 |



#### Volume 2: Industrial Contents

#### **Linear Products**

| Preface               |                                                                                                 | iii   |
|-----------------------|-------------------------------------------------------------------------------------------------|-------|
| <b>Product Status</b> |                                                                                                 | . iv  |
| Outline of Con        | tents                                                                                           | . v   |
| Section 1 — 0         | General Information                                                                             |       |
|                       | ume 2, INDUSTRIAL                                                                               | 1-3   |
|                       | sting of all Linear Products                                                                    |       |
| Application Note      |                                                                                                 |       |
|                       | aroup                                                                                           | 1-14  |
| •                     | ber                                                                                             |       |
|                       | ents of Volume 1, COMMUNICATIONS                                                                |       |
|                       | ents of Volume 3, VIDEO                                                                         |       |
|                       | e Guide by Manufacturer                                                                         |       |
|                       | e Guide by Numeric List                                                                         |       |
|                       | ist                                                                                             |       |
| •                     | ation                                                                                           |       |
| ŭ                     |                                                                                                 | . 00  |
|                       | Quality and Reliability                                                                         |       |
| Quality and Reli      | ability                                                                                         | . 2-3 |
| Section 3 - S         | small Area Networks                                                                             |       |
| SMALL AREA I          |                                                                                                 |       |
|                       | <sup>2</sup> C                                                                                  | 3-3   |
|                       | ations                                                                                          |       |
| AN168                 | The Inter-Integrated Circuit (I <sup>2</sup> C) Serial Bus: Theory and Practical Considerations |       |
| PCF2100               | 4-Segment LCD Duplex Driver                                                                     |       |
| PCF2111               | 64-Segment LCD Duplex Driver                                                                    |       |
| PCF2112               | 32-Segment LCD Static Driver                                                                    |       |
| PCF8200               | Single-Chip CMOS Male/Female Speech Synthesizer                                                 |       |
| PCF8570               | 256 × 8 Static RAM                                                                              |       |
| PCF8571               | 1k Serial RAM                                                                                   |       |
| PCF8573               | Clock/Timer With I <sup>2</sup> C Interface                                                     |       |
| PCF8574               | 8-Bit Remote I/O Expandor                                                                       |       |
| PCF8576               | Universal LCD Driver for Low Multiplex Rates                                                    |       |
| PCF8577               | 32-/64-Segment LCD Driver for Automotive                                                        |       |
| PCF8583               | 256 × 8-Bit Static RAM with Alarm Clock/Calendar.                                               |       |
| PCF8591               | 8-Bit A/D and D/A Converter                                                                     |       |
| SAA1057               | PLL Radio Tuning Circuit                                                                        |       |
| SAA3028               | IR Receiver                                                                                     |       |
| SAB3035               | FLL TV Tuning Circuit (Eight D/A Converters)                                                    |       |
| SAB3036               | FLL TV Tuning Circuit                                                                           |       |
| SAB3037               | FLL TV Tuning Circuit (Four D/A Converters)                                                     |       |
| TDA8440               | Audio/Video Switch (V                                                                           |       |
| TDA8442               | I/O Expandor                                                                                    | . ,   |
| TDAGAAG               | DCD /VIIV Matrix Cuitab                                                                         |       |

#### Volume 2: Industrial

#### Contents

| Section 4 — Ampl     |                                                                      |       |
|----------------------|----------------------------------------------------------------------|-------|
|                      | ilde                                                                 |       |
| •                    | ons for Amplifiers                                                   |       |
| AN164                | Explanation of Noise                                                 | 4-8   |
| OPERATIONAL          |                                                                      |       |
| AN165                | Integrated Operational Amplifier Theory                              | 4-19  |
| AN166                | Basic Feedback Theory                                                |       |
| AU2902               | Low Power Quad Operational Amplifier                                 |       |
| AU2904               | Low Power Dual Operational Amplifier                                 |       |
| LM124/224/324/       | Low Power Buai Operational Ampliner                                  | 4-00  |
| 324A/SA534/          |                                                                      |       |
| LM2902               | Low Power Quad Operational Amplifier                                 | 4 40  |
| MC/SA1458/MC1558     | General Purpose Operational Amplifier                                |       |
| MC3303/3403/3503     | Quad Low Power Operational Amplifier                                 |       |
| AN160                | Applications for the MC3403                                          |       |
| NE/SE4558            | Dual General-Purpose Operational Amplifier                           |       |
| NE/SE530             | High Slew Rate Operational Amplifier                                 |       |
|                      |                                                                      |       |
| NE/SE531<br>NE/SE538 | High Slew Rate Operational Amplifier                                 |       |
|                      | High Slew Rate Operational Amplifier                                 |       |
| NE/SE5512            | Dual High Performance Operational Amplifier                          |       |
| AN144                | Applications for the NE5512                                          |       |
| NE/SE5514            | Quad High Performance Operational Amplifier                          |       |
| AN1441               | Applications for the NE5514                                          |       |
| NE/SE5532/A          | Internally-Compensated Dual Low Noise Operational Amp                | 4-100 |
| NE5533/A/NE/SA/      |                                                                      |       |
| SE5534A              | Dual and Single Low Noise Operational Amp                            |       |
| AN142                | Audio Circuits Using the NE5532/33/34                                |       |
| NE/SA/5230           | Low Voltage Operational Amplifier                                    |       |
| AN1511               | Low Voltage Gated Generator: NE5230                                  |       |
| AN1512               | All in One: NE5230                                                   | 4-136 |
| NE/SA/SE532/         |                                                                      |       |
| LM158/258/358/       |                                                                      |       |
| A/LM2904             | Low Power Dual Operational Amplifier                                 |       |
| NE/SE5535            | Dual High Slew Rate Op Amp                                           |       |
|                      | General Purpose Operational Amplifier                                |       |
| μ747/747C/SA747C     | Dual Operational Amplifier                                           | 4-163 |
| HIGH FREQUENCY       |                                                                      |       |
| NE5204               | Wide-band High Frequency Amplifier                                   | 4-170 |
| NE/SA/SE5205         | Wide-band High Frequency Amplifier                                   |       |
| NE604A               | Low Power FM IF System (Independent IF Amp)                          |       |
| AN1991               | Audio Decibel Level Detector With Meter Driver (NE604A)              |       |
| AN1993               | High Sensitivity Applications of Low-Power RF/IF Integrated Circuits |       |
| NE/SA614A            | Low Power FM IF System (Independent IF Amp)                          |       |
|                      | -,,                                                                  |       |
| VIDEO                | MEDITAL PROPERTY AND PROPERTY.                                       |       |
| NE5204               | Wide-band High Frequency Amplifier                                   |       |
| NE/SA/SE5205         | Wide-band High Frequency Amplifier                                   |       |
| NE/SE5539            | Ultra High Frequency Operational Amplifier                           |       |
| AN140                | Compensation Techniques for Use With the NE/SE5539                   |       |
| NE5592               | Video Amplifier                                                      |       |
| NE/SE592             | Video Amplifier                                                      |       |
| AN141                | Using the NE/SE592/5592 Video Amplifier                              |       |
| μ <b>Α733/C</b>      | Differential Video Amplifier                                         | 4-257 |
| TRANSCONDUCTAN       | CE .                                                                 |       |
| NE5517/A             | Dual Operational Transconductance Amplifier                          | 4-263 |
| AN145                | NE5517/A Transconductance Amplifier Applications                     |       |
|                      |                                                                      |       |
| FIBER OPTICS         |                                                                      |       |
| NE5210               | Transimpedance Amplifier(280MHz)                                     |       |
| NE/SA5211            | Transimpedance Amplifier (180MHz)                                    |       |
| NE/SA/SE5212         | Transimpedance Amplifier (140MHz)                                    |       |
| NE/SA5214            | Postamplifier with Link Status Indicator                             |       |
| NE/SA5217            | Postamplifier with Link Status Indicator                             | 4-328 |

#### Contents

#### Volume 2: Industrial

|                        | ata Conversion                                                                                      | 5-3   |
|------------------------|-----------------------------------------------------------------------------------------------------|-------|
| AN100                  | An Overview of Data Converters                                                                      | 5-3   |
|                        | GITAL CONVERTERS                                                                                    | - 0   |
| •                      | Selector Guide                                                                                      |       |
|                        | finitions for Analog-to-Digital Converters                                                          |       |
| ADC0803/4/5<br>ADC0820 | 8-Bit CMOS A/D Converter                                                                            |       |
| NE5034                 | 8-Bit High-Speed A/D Converter                                                                      |       |
| NE5034                 | 6-Bit A/D Converter (Serial Output)                                                                 |       |
| NE5037                 | 6-Bit A/D Converter (Serial Outputs)                                                                |       |
| PCF8591                | 8-Bit A/D and D/A Converter                                                                         |       |
| PNA7509                | 7-Bit A/D Converter                                                                                 |       |
| AN108                  | An Amplifying, Level Shifting Interface for the PNA7509 Video A/D Converter                         |       |
| TDA1534                | 14-Bit Analog-to-Digital Converter                                                                  |       |
| DICITAL TO AA          | ALOG CONVERTERS                                                                                     |       |
|                        | Selector Guide                                                                                      | . 500 |
|                        | finitions for Digital-to-Analog Converters.                                                         |       |
| AN101                  | Applying the DAC08.                                                                                 |       |
| AN105                  | Digital Attenuator                                                                                  |       |
| AM6012                 | 12-Bit Multiplying D/A Converter                                                                    |       |
| DAC08 Series           | 8-Bit High-Speed Multiplying D/A Converter                                                          |       |
| AN106                  | Using the DAC08 Without Negative Supply                                                             |       |
| MC1508-8/1408          | • '''                                                                                               | O ILL |
| 1408-7                 | 8-Bit Multiplying D/A Converter                                                                     | 5-123 |
| MC3410/3510/3          |                                                                                                     |       |
| NE/SE5018              | 8-Bit Microprocessor-Compatible D/A Converter                                                       |       |
| NE/SE5019              | 8-Bit Microprocessor-Compatible D/A Converter                                                       |       |
| NE5020                 | 10-Bit Microprocessor-Compatible D/A Converter                                                      | 5-149 |
| NE/SE5118/5119         | 8-Bit Microprocessor-Compatible D/A Converter — Current Output                                      | 5-157 |
| AN109                  | Microprocessor Compatible DACs                                                                      | 5-162 |
| NE5150/51/52           | Triple 4-Bit RGB D/A Converter With and Without Memory                                              | 5-169 |
| AN1081                 | NE5150/51/52 Family of Video D/A Converters                                                         | 5-176 |
| NE/SE5410              | 10-Bit High-Speed Multiplying D/A Converter                                                         | 5-196 |
| PCF8591                | 8-Bit A/D and D/A Converter                                                                         |       |
| TDA1541A               | 16-Bit Dual D/A Converter, Serial Output                                                            |       |
| TDA8444                | Octal 6-Bit D/A Converter With I <sup>2</sup> C Bus                                                 | 5-222 |
| COMPARATOR             |                                                                                                     |       |
| Comparator Sele        | ctor Guide                                                                                          | 5-226 |
| Symbols and De         | finitions for Comparators                                                                           | 5-228 |
| AU2901                 | Quad Voltage Comparator                                                                             | 5-229 |
| AU2903                 | Low Power Dual Voltage Comparator                                                                   | 5-234 |
| LM111/211/311          | Voltage Comparator                                                                                  |       |
| LM119/219/319          | Dual Voltage Comparator                                                                             | 5-242 |
| LM139/A/239/A          |                                                                                                     |       |
| 339/A/LM290            |                                                                                                     |       |
| MC3302                 | Quad Voltage Comparator                                                                             | 5-248 |
| LM193/A/293/           |                                                                                                     | r 0rr |
| 393/A/LM290            | · ·                                                                                                 |       |
| NE/SA/SE5105           |                                                                                                     |       |
| AN1161<br>NE/SE521     | 12-Bit A/D Converter Using the NE5105 Comparator                                                    |       |
| NE/SE521<br>NE/SE522   | High-Speed Dual Differential Comparator/Sense Amp High-Speed Dual Differential Comparator/Sense Amp |       |
| NE/SE522<br>NE/SE527   | Voltage Comparator                                                                                  |       |
| NE/SE527<br>NE/SE529   | Voltage Comparator  Voltage Comparator                                                              |       |
| AN116                  | Applications for the NE521/522/527/529                                                              |       |
| 711110                 | Application of the 14-021/022/021/020                                                               | J-233 |

#### Volume 2: Industrial

#### Contents

| SAMPLE AND HOLD        | )                                                                      |       |
|------------------------|------------------------------------------------------------------------|-------|
| Symbols and Definition | ons for Sample-and-Hold Circuits                                       | 5-304 |
| LF198/298/398          | Sample-and-Hold Amplifiers                                             | 5-306 |
| NE/SE5060              | Precision High-Speed Sample-and-Hold Amplifier                         | 5-311 |
| NE/SE5537              | Sample-and-Hold Amplifier                                              | 5-316 |
| DOOLTION MEAGUE        |                                                                        |       |
| POSITION MEASURI       |                                                                        | - 00  |
| NE5520                 | LVDT Signal Conditioner                                                |       |
| AN118                  | Using the LVDT Signal Conditioner                                      |       |
| AN1180                 | A Microprocessor-Based Servo-Loop for Linear Position Control          |       |
| SE/NE5521              | LVDT Signal Conditioner                                                |       |
| AN1181                 | NE/SE5521 Simplifies Modulated Light Source Design                     |       |
| AN1182                 | Using the NE5521 Signal Conditioner in Multi-Faceted Application       | 5-363 |
| Section 6 — Interf     | dace                                                                   |       |
| LINE DRIVERS/REC       |                                                                        |       |
|                        | ons for Line Drivers                                                   | 6-3   |
| MC1488                 | Quad Line Driver.                                                      |       |
| MC1489/A               | Quad Line Beceivers.                                                   |       |
| AN113                  |                                                                        |       |
| NE5170                 | Using the MC1488/1489 Line Drivers and Receivers                       |       |
|                        | Octal Line Driver                                                      |       |
| NE5180/81              | Octal Differential Line Receivers                                      | 0-21  |
| PERIPHERAL DRIVE       | RS                                                                     |       |
|                        | ons for Peripheral and Display Drivers                                 | 6-26  |
| NE5090                 | Addressable Relay Driver                                               |       |
| NE590/NE591            | Addressable Peripheral Drivers                                         |       |
| PCF8574/A              | 8-Bit Remote I/O Expandor                                              |       |
|                        |                                                                        | 0 .0  |
| DISPLAY DRIVERS        |                                                                        |       |
| Symbols and Definition | ons for Peripheral and Display Drivers                                 | 6-51  |
| NE587                  | LED Decoder/Driver                                                     | 6-53  |
| NE589                  | LED Decoder/Driver                                                     | 6-63  |
| AN112                  | LED Decoder Drivers: Using the NE587 and NE589                         | 6-72  |
| NE/SA594               | Vacuum Fluorescent Display Driver                                      | 6-78  |
| PCF2100                | LCD Duplex Driver                                                      |       |
| PCF2111                | LCD Duplex Driver                                                      | €-90  |
| PCF2112                | LCD Driver                                                             |       |
| PCF8566                | Universal LCD Driver for Low Multiplex Rates                           |       |
| PCF8576                | Universal LCD Driver for Low Multiplex Rates                           |       |
| PCF8577                | 32/64 Segment LCD Driver for Automotive                                |       |
| SAA1064                | 4-Digit LED Driver with I <sup>2</sup> C Bus Interface                 |       |
|                        |                                                                        | 0-100 |
| Section 7 — Timei      |                                                                        |       |
| ICM7555                | General Purpose CMOS Timer                                             | 7-3   |
| PCF8573                | Clock/Calendar With Serial I/O                                         | 7-12  |
| PCF8583                | 256 $	imes$ 8-Bit Static RAM with Alarm Clock/Calendar and BCD-Counter | 7-23  |
| NE/SA/SE556/-1/        |                                                                        |       |
| SE556 - 1C             | Dual Timer                                                             | 7-33  |
| NE/SA/SE558            | Quad Timer                                                             | 7-39  |
| AN171                  | NE558 Applications                                                     | 7-43  |
| NE/SE555/SE555C        | Timer                                                                  |       |
| AN170                  | NE555 and NE556 Applications                                           |       |
|                        |                                                                        |       |
|                        | r Conversion and Control                                               |       |
|                        | AND SENSOR CIRCUITS                                                    |       |
|                        | ons for Voltage Regulators                                             |       |
| NE5044                 | Programmable Seven-Channel RC Encoder                                  |       |
| AN131                  | Applications Using the NE5044 Encoder                                  |       |
| AN1311                 | Low Cost A/D Conversion Using the NE5044                               |       |
| NE5045                 | Seven-Channel RC Decoder                                               | 8-15  |
| AN132                  | Applications Using the NE5045 Decoder                                  |       |
| AN1341                 | Control System For Home Computer and Robotics Applications             | 8-22  |
| NE544                  | Servo Amplifier                                                        |       |
| AN133                  | Applications Using the NE544 Servo Amplifier                           |       |
| NE/SA/SE5570           | Brushless DC Motor Driver                                              |       |
| AN1281                 | NE5570: A Theory of Operation and Applications                         |       |
| TDA5040                | Brushless DC Motor Driver                                              |       |
| 70070                  | 2.00.000 20                                                            | 3-00  |

#### Volume 2: Industrial

| SWITCHED-MODE P      | OWER SUPPLY CIRCUITS                                                       |       |
|----------------------|----------------------------------------------------------------------------|-------|
| AN120                | An Overview of Switched-Mode Power Supplies                                | 8-68  |
| NE/SE5560            | Switched-Mode Power Supply Control Circuits                                | 8-73  |
| AN1211               | A Microprocessor Controlled Switched-Mode Power Supply                     | 8-88  |
| AN122                | NE5560 Push-Pull Regulator Application                                     | 8-94  |
| AN1221               | Switched-Mode Drives for DC Motors                                         | 8-97  |
| NE/SE5561            | Switched-Mode Power Supply Control Circuit                                 | 8-102 |
| AN123                | NE5561 Applications                                                        | 8-107 |
| AN124                | External Synchronization for the NE5561                                    | 8-112 |
| NE/SA/SE5562         | SMPS Control Circuit, Single Output                                        | 8-113 |
| NE5568               | Switched-Mode Power Supply Controller                                      | 8-145 |
| SG1524C/2524C/       |                                                                            |       |
| 3524C                | Switched-Mode Power Supply Control Circuits                                | 8-147 |
| AN1261               | High Frequency Ferrite Power Transformer and Choke                         | 8-154 |
| AN1262               | Theory of Operational and Applications for SG1524C/2524C/3524C             | 8-200 |
| SG3524               | SMPS Control Circuit                                                       | 8-208 |
| AN126                | Applications Using the SG3524                                              | 8-214 |
| SG3526               | SMPS Control Circuit.                                                      | 8-216 |
| TEA1039              | Control Circuit for Switched-Mode Power Supply                             | 8-227 |
| μA723/C/SA723C       | Precision Voltage Regulator                                                | 8-235 |
| UC1842/2842/3842     | Current Mode PWM Controller                                                | 8-241 |
| AN125                | Progress in SMPS Magnetic Component Optimization                           |       |
| AN128                | Introduction to the Series-Resonant Power Supply                           |       |
| T                    |                                                                            |       |
| Triac Control Circui | <del></del>                                                                |       |
| TDA1023              | Time-Proportional Triac Trigger                                            |       |
| AN1291               | Design of Time-Proportional Temperature Controls Using the TDA1023         | 8-276 |
| Section 9 - Syste    | em Control                                                                 |       |
| PCD3343              | CMOS Microcontroller for Telephone Sets.                                   | 9-3   |
| PCF8570              | 256 × 8 Static RAM                                                         | 9-30  |
| PCF8571              | 1K Serial RAM                                                              | 9-38  |
| PCF8573              | Clock/Calendar With Serial I/O                                             | 9-46  |
| PCF8574              | 8-Bit Remote I/O Expander                                                  | 9-57  |
| PCF8582A             | $^{12}\text{C CMOS EEPROM}$ (256 $	imes$ 8)                                | 9-65  |
| 0 1 - 1 - 1 - 1 - 1  | Control Astronomy                                                          |       |
|                      | kaging Information                                                         |       |
|                      | idelines for Surface Mounted Devices                                       |       |
|                      |                                                                            |       |
|                      |                                                                            |       |
|                      | ns for Surface-Mounted Devices                                             |       |
|                      | Prefixes ADC, AM, AU, CA, DAC, ICM, LF, LM, MC, NE, SA, SE, SG, μA, and UC |       |
| Package Outlines for | Prefixes HEF, OM, PCD, PCF, PNA, SAA, SAB, TDA, TDD and TEA                | 10-51 |
| Section 11 - Sale    | s Office Listinas                                                          |       |
|                      | · · · · · · · · · · · · · · · · · · ·                                      | 11-3  |
|                      |                                                                            |       |

#### Alphanumeric Product List

#### **Linear Products**

|                |                                                                          | Vol 1 | Vol 2          | Vol 3 |
|----------------|--------------------------------------------------------------------------|-------|----------------|-------|
| ADC0803/4/5    | 8-Bit CMOS A/D Converter                                                 |       | 5-11           |       |
| ADC0820        | 8-Bit CMOS A/D Converter                                                 |       | 5-24           |       |
| AM26LS30       | Dual Differential RS-422 Party Line Quad Single-Ended RS-423 Line Driver | 5-4   |                |       |
| AM26LS31       | Quad High-Speed Differential Line Driver                                 | 5-12  |                |       |
| AM26LS32/33    | Quad High-Speed Differential Line Receivers                              | 5-18  |                |       |
| AM6012         | 12-Bit Multiplying D/A Converter                                         |       | 5-99           |       |
| AU2901         | Quad Voltage Comparator                                                  |       | 5-229          |       |
| AU2902         | Low Power Quad Operational Amplifier                                     |       | 4-29           |       |
| AU2903         | Low Power Dual Voltage Comparator                                        |       | 5-234          |       |
| AU2904         | Low Power Dual Operational Amplifier                                     |       | 4-35           |       |
| CA3089         | FM IF System                                                             | 4-99  | , 55           |       |
| DAC-08 Series  | 8-Bit High-Speed Multiplying D/A Converter                               | . 55  | 5-90           |       |
| HEF4750V       | Frequency Synthesizer                                                    | 4-163 | 0 00           |       |
| HEF4751V       | Universal Divider                                                        | 4-173 |                |       |
| ICM7555        | CMOS Timer                                                               | 4-175 | 7-3            |       |
| LF198          | Sample-and-Hold Amplifier                                                |       | 5-306          |       |
| LF298          | Sample-and-Hold Amplifier                                                |       | 5-306          |       |
| LF398          | Sample-and-Hold Amplifier                                                |       | 5-306          |       |
| LM111          | Voltage Comparator                                                       |       | 5-239          |       |
| LM119          | Dual Voltage Comparator                                                  |       | 5-242          |       |
| LM119<br>LM124 | Low Power Quad Operational Amplifier                                     |       | 4-40           |       |
| LM139/A        | Quad Voltage Comparator                                                  |       | 5-248          |       |
| LM158          | Low Power Dual Operational Amplifier                                     |       | 4-141          |       |
| LM193/A        | Low Power Dual Operational Ampliner  Low Power Dual Voltage Comparator   |       | 5-255          |       |
|                |                                                                          |       | 5-255<br>5-239 |       |
| LM211          | Voltage Comparator                                                       |       |                |       |
| LM219          | Dual Voltage Comparator                                                  |       | 5-242<br>4-40  |       |
| LM224          | Low Power Quad Operational Amplifier                                     |       |                |       |
| LM239/A        | Quad Voltage Comparator                                                  |       | 5-248          |       |
| LM258          | Low Power Dual Operational Amplifier                                     |       | 4-141          |       |
| LM293/A        | Low Power Dual Voltage Comparator                                        |       | 5-255          |       |
| LM311          | Voltage Comparator                                                       |       | 5-239          |       |
| LM319          | Dual Voltage Comparator                                                  |       | 5-242          |       |
| LM324          | Low Power Quad Operational Amplifier                                     |       | 4-40           |       |
| LM339/A        | Quad Voltage Comparator                                                  |       | 5-248          |       |
| LM358          | Low Power Dual Operational Amplifier                                     |       | 4-141          |       |
| LM393/A        | Low Power Dual Voltage Comparator                                        |       | 5-255          |       |
| LM2901         | Quad Voltage Comparator                                                  |       | 5-248          |       |
| LM2902         | Low Power Quad Operational Amplifier                                     |       | 4-40           |       |
| LM2903         | Low Power Dual Voltage Comparator                                        |       | 5-255          |       |
| LM2904         | Low Power Dual Operational Amplifiers                                    |       | 4-141          |       |
| MC1408-7       | 8-Bit Multiplying D/A Converter                                          |       | 5-123          |       |
| MC1408-8       | 8-Bit Multiplying D/A Converter                                          |       | 5-123          |       |
| MC1458         | General Purpose Operational Amplifier                                    |       | 4-47           |       |
| MC1488         | Quad Line Driver                                                         | 5-22  | 6-4            |       |
| MC1489/A       | Quad Line Receivers                                                      | 5-26  | 6-8            |       |
| MC1496         | Balanced Modulator/Demodulator                                           | 4-57  |                |       |
| MC1508-8       | 8-Bit Multiplying D/A Converter                                          |       | 5-123          |       |
| MC1558         | General Purpose Operational Amplifier                                    |       | 4-47           |       |
| MC3302         | Quad Voltage Comparator                                                  |       | 5-248          |       |
| MC3303         | Quad Low Power Operational Amplifier                                     |       | 4-53           |       |
| MC3361         | Low Power FM IF                                                          | 4-105 |                |       |
| MC3403         | Quad Low Power Operational Amplifier                                     |       | 4-53           |       |
| MC3410         | 10-Bit High-Speed Multiplying D/A Converter                              |       | 5-129          |       |
| MC3410C        | 10-Bit High-Speed Multiplying D/A Converter                              |       | 5-129          |       |
|                |                                                                          |       |                |       |

1-8

December 1988

|                     |                                                                               | Vol 1 | Vol 2          | Vol 3 |
|---------------------|-------------------------------------------------------------------------------|-------|----------------|-------|
| MC3503              | Quad Low Power Operational Amplifier                                          |       | 4-53           |       |
| MC3510              | 10-Bit High-Speed Multiplying D/A Converter                                   |       | 5-129          |       |
| NE/SE521            | High-Speed Dual Differential Comparator/Sense Amp                             |       | 5-274          |       |
| NE/SE522            | High-Speed Dual Differential Comparator/Sense Amp                             |       | 5-279          |       |
| NE/SE527            | Voltage Comparator                                                            |       | 5-285          |       |
| NE/SE529            | Voltage Comparator                                                            |       | 5-290          |       |
| NE/SE530            | High Slew Rate Operational Amplifier                                          |       | 4-66           |       |
| NE/SE531            | High Slew Rate Operational Amplifier                                          |       | 4-73           |       |
| NE/SA532            | Low Power Dual Operational Amplifier                                          |       | 4-141          |       |
| NE/SE538            | High Slew Rate Operational Amplifier                                          |       | 4-81           |       |
| NE542               | Dual Low-Noise Preamplifier                                                   | 7-131 |                |       |
| NE544               | Servo Amplifier                                                               |       | 8-33           |       |
| NE/SE555            | Timer                                                                         |       | 7-48           |       |
| NE/SA/SE556/1       | Dual Timer                                                                    |       | 7-33           |       |
| NE/SA/SE558         | Quad Timer                                                                    |       | 7-39           |       |
| NE/SE564            | Phase-Locked Loop                                                             | 4-243 |                |       |
| NE/SE565            | Phase-Locked Loop                                                             | 4-277 |                |       |
| NE/SE566            | Function Generator                                                            | 4-290 |                |       |
| NE/SE567            | Tone Decoder/Phase-Locked Loop                                                | 4-299 |                |       |
| NE568               | 150MHz Phase-Locked Loop                                                      | 4-319 |                | 11-3  |
| NE570               | Compandor                                                                     | 4-341 |                |       |
| NE/SA571            | Compandor                                                                     | 4-341 |                |       |
| NE/SA572            | Programmable Analog Compandor                                                 | 4-348 |                |       |
| NE575               | Low Voltage Compandor                                                         | 4-357 |                |       |
| NE587               | LED Decoder/Driver                                                            |       | 6-53           |       |
| NE589               | LED Decoder/Driver                                                            |       | 6-63           |       |
| NE590               | Addressable Peripheral Drivers                                                |       | 6-34           |       |
| NE591               | Addressable Peripheral Drivers                                                |       | 6-34           |       |
| NE/SE592            | Video Amplifier                                                               | 4-44  | 4-244          | 11-93 |
| NE/SA594            | Vacuum Fluorescent Display Driver                                             |       | 6-78           |       |
| NE602               | Low Power VHF Mixer/Oscillator                                                | 4-66  |                |       |
| NE/SA604A           | High-Performance Low-Power FM IF System                                       | 4-114 |                |       |
| NE605               | Low Power FM IF System                                                        | 4-137 |                |       |
| NE612               | Low Power VHF Mixer/Oscillator                                                | 4-83  |                |       |
| NE/SA614A           | Low Power FM IF System                                                        | 4-141 | 4-214          |       |
| NE/SA615            | High-Performance Low Power Mixer FM IF System                                 | 4-151 |                |       |
| NE645               | Dolby Noise Reduction Circuit                                                 | 7-182 |                |       |
| NE646               | Dolby Noise Reduction Circuit                                                 | 7-182 |                |       |
| NE648               | Low Voltage Dolby Noise Reduction Circuit                                     | 7-187 |                |       |
| NE649               | Low Voltage Dolby Noise Reduction Circuit                                     | 7-187 |                |       |
| NE650               | Dolby B-Type Noise Reduction Circuit                                          | 7-192 | 4.04           |       |
| NE/SE4558           | Dual General Purpose Operational Amplifier                                    |       | 4-61           |       |
| NE/SE5018           | 8-Bit Microprocessor-Compatible D/A Converter                                 |       | 5-137          |       |
| NE/SE5019<br>NE5020 | 8-Bit Microprocessor-Compatible D/A Converter                                 |       | 5-143          |       |
| NE5020<br>NE5034    | 10-Bit Microprocessor-Compatible D/A Converter 8-Bit High-Speed A/D Converter |       | 5-149<br>5-37  |       |
| NE5036              | • •                                                                           |       | 5-37<br>5-44   |       |
| NE5037              | 6-Bit A/D Converter (Serial Output) 6-Bit A/D Converter (Parallel Outputs)    |       | 5-44<br>5-51   |       |
| NE5044              | Programmable Seven-Channel RC Encoder                                         |       | 8-4            |       |
| NE5045              | Seven-Channel RC Decoder                                                      |       | 8-15           |       |
| NE5050              | Power Line Modem                                                              | 5-44  | 0-13           |       |
| NE5060              | Sample-and-Hold Circuit                                                       | 3-44  | 5-311          |       |
| NE5080              | High-Speed FSK Modem Transmitter                                              | 5-78  | 5-511          |       |
| NESSO               |                                                                               |       |                |       |
| NE5081<br>NE5090    | High-Speed FSK Modern Receiver Addressable Relay Driver                       | 5-82  | 6-28           |       |
| NE/SA/SE5105/A      | 12-Bit High-Speed Comparator                                                  |       | 5-261          |       |
| NE/SE5118           | 8-Bit Microprocessor-Compatible D/A Converter                                 |       | 5-261          |       |
| NE/SE5119           | 8-Bit Microprocessor-Compatible D/A Converter                                 |       | 5-157<br>5-157 |       |
| NE5150              | RGB Video D/A Converter                                                       |       | 5-157<br>5-169 | 11-19 |
| NE5151              | RGB Video D/A Converter                                                       |       | 5-169          | 11-19 |
| NE5152              | RGB Video D/A Converter                                                       |       | 5-169          | 11-19 |
| NE5170              | Octal Line Driver                                                             | 5-32  | 6-14           | 11-10 |
| NE5170              | Octal Line Receiver                                                           | 5-39  | 6-14           |       |
| 0.00                | 33ta. 23 (1000)01                                                             | 3-03  | 0-21           |       |

|              |                                                       | Vol 1 | Vol 2 | Vol 3 |
|--------------|-------------------------------------------------------|-------|-------|-------|
| NE5181       | Octal Line Receiver                                   | 5-39  | 6-21  |       |
| NE5204       | Wideband High Frequency Amplifier                     | 4-3   | 4-170 | 11-52 |
| NE/SA/SE5205 | Wideband High Frequency Amplifier                     | 4-13  | 4-180 | 11-62 |
| NE5210       | Transimpedance Amplifier (280MHz)                     | 5-97  | 4-279 |       |
| NE/SA5211    | Transimpedance Amplifier (180MHz)                     | 5-111 | 4-293 |       |
| NE/SA5212    | Transimpedance Amplifier (140MHz)                     | 5-125 | 4-307 |       |
| NE/SA5214    | Postamplifier with Link Status Indicator              | 5-139 | 4-321 |       |
| NE/SA5217    | Fiber Optic Postamplifier with Link Status Indicator  | 5-146 | 4-328 |       |
| NE/SA5230    | Low Voltage Operational Amplifier                     |       | 4-122 |       |
| NE5240       | Dolby Digital Audio Decoder                           | 7-178 |       |       |
| NE/SE5410    | 10-Bit High-Speed Multiplying D/A Converter           |       | 5-196 |       |
| NE/SE5512    | Dual High Performance Operational Amplifier           |       | 4-88  |       |
| NE/SE5514    | Quad High Performance Operational Amplifier           |       | 4-94  |       |
| NE5517/A     | Dual Operational Transconductance Amplifier           |       | 4-263 |       |
| NE5520       | LVDT Signal Conditioner                               |       | 5-324 |       |
| NE/SE5521    | LVDT Signal Conditioner                               |       | 5-354 |       |
| NE/SE5532/A  | Internally-Compensated Dual Low-Noise Operational Amp |       | 4-100 |       |
| NE5533/A     | Single and Dual Low-Noise Operational Amp             |       | 4-106 |       |
| NE5534A      | Single and Dual Low-Noise Operational Amp             |       | 4-106 |       |
| NE/SE5535    | Dual High Slew Rate Op Amp                            |       | 4-148 |       |
| NE/SE5537    | Sample-and-Hold Amplifier                             |       | 5-316 |       |
| NE/SE5539    | Ultra High Frequency Operational Amplifier            | 4-24  | 4-224 | 11-73 |
| NE/SE5560    | Switched-Mode Power Supply Control Circuit            |       | 8-73  |       |
| NE/SE5561    | Switched-Mode Power Supply Control Circuit            |       | 8-102 |       |
| NE/SA/SE5562 | SMPS Control Circuit, Single Output                   |       | 8-113 |       |
| NE5568       | Switched-Mode Power Supply Controller                 |       | 8-145 |       |
| NE/SA/SE5570 | Three-Phase Brushless DC Motor Driver                 |       | 8-44  |       |
| NE5592       | Video Amplifier                                       | 4-40  | 4-238 | 11-87 |
| NE5900       | Call Progress Decoder                                 | 6-3   |       |       |
| OM8210       | Speech Encoding and Editing System                    | 8-3   |       |       |
| PCD3310      | Pulse and DTMF Dialer With Redial                     | 6-10  |       |       |
| PCD3311      | DTMF/Modem/Musical Tone Generator                     | 6-25  |       |       |
| PCD3312      | DTMF/Modem/Musical Tone Generator                     | 6-25  |       |       |
| PCD3315      | CMOS Redial and Repertory Dialer                      | 6-37  |       |       |
| PCD3341      | CMOS Repertory Telephone Set Controller               | 6-45  |       |       |
| PCD3343      | CMOS Microcontroller for Telephone Sets               | 6-55  | 9-3   |       |
| PCD3360      | Programmable Multi-Tone Telephone Ringer              | 6-82  |       |       |
| PCD4415      | Pulse and DTMF Dialer with Redial                     | 6-90  |       |       |
| PCF2100      | LCD Duplex Driver                                     |       | 6-83  |       |
| PCF2111      | LCD Duplex Driver                                     |       | 6-90  |       |
| PCF2112      | LCD Driver                                            |       | 6-95  |       |
| PCF8200      | Single-Chip CMOS Male/Female Speech Synthesizer       | 8-6   |       |       |
| PCF8566      | Universal LCD Driver for Low Multiplex Rates          |       | 6-100 |       |
| PCF8570      | 256 × 8 Static RAM                                    |       | 9-30  | 4-3   |
| PCF8571      | 1K Serial RAM                                         |       | 9-38  | 4-11  |
| PCF8573      | Clock/Calendar With Serial I/O                        |       | 9-46  | 4-19  |
| PCF8574      | 8-Bit Remote I/O Expandor                             |       | 9-57  | 4-30  |
| PCF8576      | Universal LCD Driver for Low Multiplex Rates          |       | 6-120 |       |
| PCF8577      | 32/64 Segment LCD Driver for Automotive               |       | 6-141 |       |
| PCF8582A     | $^{12}C$ CMOS EPROM (256 $\times$ 8)                  |       | 9-65  | 4-38  |
| PCF8583      | 256 × 8-Bit Static RAM with Alarm Clock/Calendar      | 7-23  |       |       |
| PCF8591      | 8-Bit A/D and D/A Converter                           |       | 5-59  |       |
| PNA7509      | 7-Bit A/D Converter                                   |       | 5-72  | 11-9  |
| SA532        | Low Power Dual Operational Amplifier                  |       | 4-100 |       |
| SA534        | Low Power Quad Operational Amplifier                  |       | 4-40  |       |
| SA556/1      | Dual Timer                                            |       | 7-33  |       |
| SA558        | Quad Timer                                            |       | 7-39  |       |
| SA571        | Compandor                                             | 4-341 |       |       |
| SA572        | Programmable Analog Compandor                         | 4-348 | 0.70  |       |
| SA594        | Vacuum Fluorescent Display Driver                     |       | 6-78  |       |
| SA604A       | 4-114                                                 | 4-191 |       |       |
| SA614A       | 4-141                                                 | 4-214 |       |       |
| SA615        | High-Performance Low Power Mixer FM IF System         | 4-151 |       |       |
|              |                                                       |       |       |       |

December 1988 1-10

|                  |                                                                          | Vol 1         | Vol 2          | Vol 3 |
|------------------|--------------------------------------------------------------------------|---------------|----------------|-------|
|                  |                                                                          | VOI 1         |                | VOIS  |
| SA723C           | Precision Voltage Regulator                                              |               | 8-235          |       |
| SA741C           | General Purpose Operational Amplifier                                    |               | 4-157          |       |
| SA747C           | Dual Operational Amplifier                                               |               | 4-163          |       |
| SA1458<br>SA5205 | General Purpose Operational Amplifier Wide-band High Frequency Amplifier | 4-13          | 4-47<br>4-180  | 11-62 |
| SA5205<br>SA5211 | Transimpedance Amplifier                                                 | 5-111         | 4-160          | 11-02 |
| SA5211           | Transimpedance Amplifier  Transimpedance Amplifier                       | 5-115         | 4-293<br>4-307 |       |
| SA5214           | Transimpedance Amplifier                                                 | 5-139         | 4-321          |       |
| SA5217           | Transimpedance Amplifier                                                 | 5-146         | 4-328          |       |
| SA5230           | Low Voltage Operational Amplifier                                        | 0 140         | 4-122          |       |
| SA5534A          | Single and Dual Low-Noise Operational Amp                                |               | 4-106          |       |
| SA5562           | SMPS Control Circuit, Single Output                                      |               | 8-113          |       |
| SA5570           | Three-Phase Brushless DC Motor Driver                                    |               | 8-44           |       |
| SAA1057          | PLL Radio Tuning Circuit                                                 | 4-182         |                |       |
| SAA1064          | 4-Digit LED Driver with I <sup>2</sup> C Bus Interface                   |               | 6-153          |       |
| SAA1099          | Stereo Sound Generator for Sound Effects and Music                       | 8-16          |                |       |
| SAA3004          | IR Transmitter (448 Commands)                                            |               |                | 5-3   |
| SAA3006          | IR Transmitter (2K Commands, Low Voltage)                                |               |                | 5-19  |
| SAA3027          | IR Transmitter                                                           |               |                | 5-28  |
| SAA3028          | IR Remote Control Transcoder With I <sup>2</sup> C                       |               |                | 5-37  |
| SAA7210          | Compact Disk Decoder                                                     | 7-284         |                |       |
| SAA7220          | Digital Filter and Interpolator for Compact Disk                         | 7-298         |                |       |
| SAB3035          | FLL Tuning and Control Circuit (Eight D/A Converters)                    |               |                | 4-50  |
| SAB3036          | FLL Tuning and Control Circuit                                           |               |                | 4-65  |
| SAB3037          | FLL Tuning and Control Circuit (Four D/A Converters)                     |               | F 074          | 4-75  |
| SE521            | High-Speed Dual Differential Comparator/Sense Amp                        |               | 5-274          |       |
| SE522<br>SE527   | High-Speed Dual Differential Comparator/Sense Amp Voltage Comparator     |               | 5-279<br>5-285 |       |
| SE529            | Voltage Comparator  Voltage Comparator                                   |               | 5-265<br>5-190 |       |
| SE530            | High Slew Rate Operational Amplifier                                     |               | 4-66           |       |
| SE531            | High Slew Rate Operational Amplifier                                     |               | 4-73           |       |
| SE532            | Low Power Dual Operational Amplifier                                     |               | 4-141          |       |
| SE538            | High Slew Rate Operational Amplifier                                     |               | 4-81           |       |
| SE555            | Timer                                                                    |               | 7-48           |       |
| SE555C           | Timer                                                                    |               | 7-48           |       |
| SE556-1C         | Dual Timer                                                               |               | 7-33           |       |
| SE556/-1         | Dual Timer                                                               |               | 7-33           |       |
| SE558            | Quad Timer                                                               |               | 7-39           |       |
| SE564            | Phase-Locked Loop                                                        | 4-243         |                |       |
| SE565            | Phase-Locked Loop                                                        | 4-277         |                |       |
| SE566            | Function Generator                                                       | 4-290         |                |       |
| SE567            | Tone Decoder/Phase-Locked Loop                                           | 4-299         |                |       |
| SE592            | Video Amplifier                                                          | 4-44          | 4-244          | 11-93 |
| SE4558           | Dual General Purpose Operational Amplifier                               |               | 4-61           |       |
| SE5018           | 8-Bit Microprocessor-Compatible D/A Converter                            |               | 5-137          |       |
| SE5019           | 8-Bit Microprocessor-Compatible D/A Converter                            |               | 5-143          |       |
| SE5118           | 8-Bit Microprocessor-Compatible D/A Converter                            |               | 5-157          |       |
| SE5119<br>SE5205 | 8-Bit Microprocessor-Compatible D/A Converter                            | 4.10          | 5-157          | 11-62 |
| SE5205<br>SE5212 | Wide-band High Frequency Amplifier Transimpedance Amplifier              | 4-13<br>5-125 | 4-180<br>4-267 | 11-02 |
| SE5410           | 10-Bit High-Speed Multiplying D/A Converter                              | 5-125         | 5-208          |       |
| SE5512           | Dual High Performance Operational Amplifier                              |               | 4-88           |       |
| SE5514           | Quad High Performance Operational Amplifier                              |               | 4-94           |       |
| SE5521           | LVDT Signal Conditioner                                                  |               | 5-354          |       |
| SE5532/A         | Internally-Compensated Dual Low-Noise Operational Amp                    |               | 4-100          |       |
| SE5534A          | Single and Dual Low-Noise Operational Amp                                |               | 4-106          |       |
| SE5535           | Dual High Slew Rate Op Amp                                               |               | 4-148          |       |
| SE5537           | Sample-and-Hold Amplifier                                                |               | 5-316          |       |
| SE5539           | Ultra High-Frequency Operational Amplifier                               | 4-24          | 4-224          | 11-73 |
| SE5560           | Switched-Mode Power Supply Control Circuit                               |               | 8-73           |       |
| SE5561           | Switched-Mode Power Supply Control Circuit                               |               | 8-102          |       |
| SE5562           | SMPS Control Circuit, Single Output                                      |               | 8-113          |       |
| SE5570           | Three-Phase Brushless DC Motor Driver                                    |               | 8-44           |       |
|                  |                                                                          |               |                |       |

|            |                                                                  | Vol 1 | Vol 2 | Vol 3  |
|------------|------------------------------------------------------------------|-------|-------|--------|
| SG1524C    | Improved CMDS Duch Dull Controller                               |       | 8-147 |        |
|            | Improved SMPS Push-Pull Controller                               |       |       |        |
| SG2524C    | Improved SMPS Push-Pull Controller                               |       | 8-147 |        |
| SG3524     | SMPS Control Circuit                                             |       | 8-200 |        |
| SG3524C    | Improved SMPS Push-Pull Controller                               |       | 8-147 |        |
| SG3526     | Switched-Mode Power Supply Control Circuits                      |       | 8-216 |        |
| TDA1001B   | Interference Suppressor                                          | 7-35  |       |        |
| TDA1010A   | 6W Audio Amplifier With Preamplifier                             | 7-198 |       |        |
| TDA1011A   | 2 to 6W Audio Power Amplifier With Preamplifier                  | 7-203 |       |        |
| TDA1013A   | 4W Audio Amplifier With DC Volume Control                        | 7-207 |       |        |
| TDA1015    | 1 to 4W Audio Amplifier With Preamplifier                        | 7-219 |       |        |
| TDA1020    | 12W Audio Amplifier With Preamplifier                            | 7-224 |       |        |
| TDA1023    | Time-Proportional Triac Trigger                                  |       | 8-268 |        |
| TDA1029    | Stereo Audio Switch                                              | 7-138 |       |        |
| TDA1072A   | AM Receiver Circuit                                              | 7-3   |       |        |
| TDA1074A   | DC-Controlled Dual Potentiometers                                | 7-147 |       |        |
| TDA1510    | 2 × 12W Audio Amplifier                                          | 7-228 |       |        |
| TDA1512    | 12 to 20W Audio Amplifier                                        | 7-240 |       |        |
| TDA1514A   | 40W High-Performance Hi-Fi Amplifier                             | 7-245 |       |        |
| TDA1515A   | 24W BTL Audio Amplifier                                          | 7-248 |       |        |
| TDA1520B   | 20W Hi-Fi Audio Amplifier                                        | 7-259 |       |        |
| TDA1521    | 2 × 12W Hi-Fi Audio Power Amplifier                              | 7-269 |       |        |
| TDA1524A   | Stereo-Tone/Volume Control Circuit                               | 7-154 |       |        |
| TDA1534    | 14-Bit A/D Converter, Serial Output                              |       | 5-82  |        |
| TDA1541    | 16-Bit Dual D/A Converter, Serial Output                         | 7-310 | 5-217 |        |
| TDA1574    | FM Front End IC (VHF Mixer and Oscillator)                       | 4-89  |       |        |
| TDA1576    | FM IF System                                                     | 4-156 |       |        |
| TDA1578A   | PLL Stereo Decoder                                               | 7-96  |       |        |
| TDA2545A   | Quasi-Split Sound IF System                                      |       |       | 8-3    |
| TDA2546A   | Quasi-Split Sound IF and Sound Demodulator                       |       |       | 8-6    |
| TDA2577A   | Sync Circuit With Vertical Oscillator and Driver                 |       |       | 9-3    |
| TDA2578A   | Sync Circuit With Vertical Oscillator and Driver                 |       |       | 9-14   |
| TDA2579    | Synchronization Circuit                                          |       |       | 9-31   |
| TDA2582    | Control Circuit for Power Supplies                               |       |       | 13-3   |
| TDA2593    | Horizontal Combination                                           |       |       | 9-41   |
| TDA2594    | Horizontal Combination                                           |       |       | 9-46   |
| TDA2595    | Horizontal Combination                                           |       |       | 9-51   |
| TDA2611A   | 5W Audio Output Amplifier                                        | 7-274 |       |        |
| TDA2653A   | Vertical Deflection Circuit With Oscillator                      |       |       | 12-3   |
| TDA3047    | IR Preamplifier                                                  |       |       | 5-42   |
| TDA3048    | IR Preamplifier                                                  |       |       | 5-46   |
| TDA3505    | Chroma Control Circuit                                           |       |       | 10-11  |
| TDA3566    | PAL/NTSC Decoder With RGB Inputs                                 |       |       | 10-18  |
| TDA3567    | NTSC Color Decoder                                               |       |       | 10-60  |
| TDA3654    | Vertical Deflection                                              |       |       | 12-9   |
| TDA4501    | Small Signal Subsystem IC for Color TV                           |       |       | 6-3    |
| TDA4502    | Complete Video IF IC With Vertical and Horizontal Sync           |       |       | 6-13   |
| TDA4503    | Small Signal Subsystem for Monochrome TV                         |       |       | 6-15   |
| TDA4505    | Small Signal Subsystem IC for Color TV                           |       |       | 6-24   |
| TDA4555    | Multistandard Color Decoder                                      |       |       | 10-38  |
| TDA4565    | Color Transient Improvement Circuit (CTI)                        |       |       | 10-53  |
| TDA4570    | NTSC Color Difference Decoder                                    |       |       | 10-57  |
| TDA4580    | Video Control Combination Circuit With Automatic Cut-Off Control |       |       | 10-62  |
| TDA5030A   | VHF Mixer-Oscillator (VHF Tuner IC)                              | 4-95  |       | 4-80   |
| TDA5040    | Brushless DC Motor Driver                                        |       | 8-63  |        |
| TDA7000    | Single-Chip FM Radio Circuit                                     | 7-41  |       |        |
| TDA7010    | Single-Chip FM Radio Circuit (SO Package)                        | 7-77  |       |        |
| TDA7021    | Single Chip FM Radio Circuit                                     | 7-82  |       |        |
| TDA7040    | PLL Stereo Decoder (Low Voltage)                                 | 7-105 |       |        |
| TDA7050    | Low Voltage Mono/Stereo Power Amplifier                          | 7-278 |       |        |
| TDA7052    | 1 Watt Low Voltage Audio Power Amplifier                         | 7-281 |       |        |
| TDA8340/41 | Television IF Amplifier and Demodulator                          |       |       | 7-3    |
| TDA8440    | Video/Audio Switch                                               | 7-210 |       | 11-46  |
| TDA8442    | Quad DAC With 12C Interface                                      |       |       | 10-101 |
|            |                                                                  |       |       |        |

1-12

|                |                                                              | Vol 1 | Vol 2 | Vol 3  |
|----------------|--------------------------------------------------------------|-------|-------|--------|
|                |                                                              | ¥01 1 | VOI 2 |        |
| TDA8443/A      | RGB/YUV Switch Inputs                                        |       |       | 10-107 |
| TDA8444        | Octuple 6-Bit D/A Converter With I <sup>2</sup> C Bus        |       | 5-222 |        |
| TDD1742        | CMOS Frequency Synthesizer                                   | 4-209 |       |        |
| TEA1039        | Control Circuit for Switched-Mode Power Supply               |       | 8-227 | 13-12  |
| TEA1060        | Telephone Transmission Circuit With Dialer Interface         | 6-102 |       |        |
| TEA1061        | Telephone Transmission Circuit With Dialer Interface         | 6-102 |       |        |
| TEA1067        | Low Voltage Transmission IC With Dialer Interface            | 6-113 |       |        |
| TEA1068        | Low Voltage Transmission IC With Dialer Interface            | 6-151 |       |        |
| TEA5560        | FM IF System                                                 | 7-88  |       |        |
| TEA5570        | AM/FM Radio Receiver Circuit                                 | 7-26  |       |        |
| TEA5581        | PLL Stereo Decoder                                           | 7-111 |       |        |
| TEA6300        | Digitally-Controlled Tone, Volume, and Fader Control Circuit | 7-168 |       |        |
| UC1842         | Current Mode PWM Controller                                  |       | 8-241 |        |
| UC2842         | Current Mode PWM Controller                                  |       | 8-241 |        |
| UC3842         | Current Mode PWM Controller                                  |       | 8-241 |        |
| μA723          | Precision Voltage Regulator                                  |       | 8-235 |        |
| μA723C         | Precision Voltage Regulator                                  |       | 8-235 |        |
| μΑ733          | Differential Video Amplifier                                 |       | 4-257 | 11-106 |
| μA733/C        | Differential Video Amplifier                                 |       | 4-257 | 11-106 |
| μA741          | General Purpose Operational Amplifier                        |       | 4-157 |        |
| μΑ741C         | General Purpose Operational Amplifier                        |       | 4-157 |        |
| μ <b>Α74</b> 7 | Dual Operational Amplifier                                   |       | 4-163 |        |
| μΑ747C         | Dual Operational Amplifier                                   |       | 4-163 |        |
| μA758          | FM Stereo Multiplex Decoder Phase-Locked Loop                | 7-118 |       |        |

#### Application Notes by Product Group

#### **Linear Products**

|                | en e                               | Vol 1 | Vol 2 | Vol 3  |
|----------------|------------------------------------------------------------------------|-------|-------|--------|
| Signal Process | sing                                                                   |       |       |        |
| AN140          | Compensation Techniques for Use With the NE/SE5539                     | 4-32  | 4-232 | 11-81  |
| AN141          | Using the NE592/5592 Video Amplifier                                   | 4-53  | 4-253 | 11-102 |
| AN1981         | New Low Power Single Sideband Circuits (NE602)                         | 4-72  |       |        |
| AN1982         | Applying the Oscillator of the NE602 in Low Power Mixer Applications   | 4-80  |       |        |
| AN1991         | Audio Decibel Level Detector With Meter Driver                         | 4-124 | 4-201 |        |
| Frequency Syr  | nthesis                                                                |       |       |        |
| AN196          | Single-Chip Synthesizer For Radio Tuning                               | 4-190 |       |        |
| AN197          | Analysis and Basic Application of the SAA1057 (VBA8101)                | 4-197 |       |        |
| Phase-Locked   | Loops                                                                  |       |       |        |
| AN177          | An Overview of Phase-Locked Loops (PLL)                                | 4-222 |       |        |
| AN178          | Modeling the PLL                                                       | 4-227 |       |        |
| AN179          | Circuit Description of the NE564                                       | 4-252 |       |        |
| AN180          | The NE564: Frequency Synthesis                                         | 4-259 |       |        |
| AN1801         | 10.8MHz FSK Decoder With the NE564                                     | 4-263 |       |        |
| AN181          | A 6MHz FSK Converter Design Example for the NE564                      | 4-266 |       |        |
| AN182          | Clock Regenerator With Crystal Controlled Phase-Locked VCO             | 4-268 |       |        |
| AN183          | Circuit Description of the NE565                                       | 4-283 |       |        |
| AN184          | Typical Applications With NE565                                        | 4-287 |       |        |
| AN185          | Circuit Description of the NE566                                       | 4-295 |       |        |
| AN186          | Waveform Generators With the NE566                                     | 4-296 |       |        |
| AN187          | Circuit Description of the NE567 Tone Decoder                          | 4-311 |       |        |
| AN188          | Selected Circuits Using the NE567                                      | 4-316 |       |        |
| Compandors     |                                                                        |       |       |        |
| AN174          | Applications for Compandors: NE570/571/SA571                           | 4-325 |       |        |
| AN175          | Automatic Level Control: NE572                                         | 4-356 |       |        |
| AN176          | Compandor Cookbook                                                     | 4-334 |       |        |
| Line Drivers/F | deceivers                                                              |       |       |        |
| AN113          | Applications Using the MC1488/1489 Line Drivers and Receivers          | 5-29  | 6-11  |        |
| AN195          | Applications Using the NE5080/5081                                     | 5-86  |       |        |
| AN1950         | Application of NE5080 and NE5081 with Frequency Deviation Reduction    | 5-94  |       |        |
| AN1951         | NE5050: Power Line Modern Application Board Cookbook                   | 5-50  |       |        |
| Telephony      |                                                                        |       |       |        |
| AN1942         | TEA1067: Application of the Low Voltage Versatile Transmission Circuit | 6-125 |       |        |
| AN1943         | TEA1067: Supply of Peripheral Circuits With the TEA1067 Speech Circuit | 6-145 |       |        |
| Radio Circuits |                                                                        |       |       |        |
| AN1961         | TDA1072A: Integrated AM Receiver                                       | 7-15  |       |        |
| AN1981         | New Low Power Single Sideband Circuits (NE602)                         | 4-72  |       |        |
| AN1982         | Applying the Oscillator of the NE602 in Low Power Mixer Applications   | 4-80  |       |        |
| AN191          | Stereo Decoder Applications Using the µA758                            | 7-123 |       |        |
| AN192          | A Complete FM Radio on a Chip                                          | 7-46  |       |        |
| AN193          | TDA7000 for Narrow-Band FM-Reception                                   | 7-61  |       |        |
| AN1991         | Audio Decibel Level Detector With Meter Driver (NE604A)                | 4-124 | 4-201 |        |
| AN1992         | Using the Signetics MC3361 Demonstration Board                         | 4-108 |       |        |
| AN1993         | High Sensitivity Applications of Low-Power RF/IF Integrated Circuits   | 4-126 | 4-203 |        |
|                |                                                                        |       |       |        |

December 1988 1-14

#### Application Notes by Product Group

|                                                                                  | •                                                                                                                                                                                                                                                                              |                                           |                                                                        |                 |
|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------------|-----------------|
|                                                                                  |                                                                                                                                                                                                                                                                                | Vol 1                                     | Vol 2                                                                  | Vol 3           |
| Audio Circuit                                                                    | 5                                                                                                                                                                                                                                                                              |                                           |                                                                        |                 |
| AN148<br>AN1481<br>AN149<br>AN1491<br>AN190                                      | Audio Amplifier With TDA1013 Car Radio Audio Power Amplifiers up to 20W With the TDA1515 20W Hi-Fi Power Amplifier With the TDA1520A Car Radio Audio Power Amplifiers up to 24W With the TDA1510 Applications of Low Noise Stereo Amplifiers: NE542                            | 7-210<br>7-252<br>7-264<br>7-232<br>7-171 |                                                                        |                 |
| Operational A                                                                    | Amplifiers                                                                                                                                                                                                                                                                     |                                           |                                                                        |                 |
| AN142<br>AN144<br>AN1441<br>AN1511<br>AN1512<br>AN160<br>AN164<br>AN165<br>AN166 | Audio Circuits Using the NE5532/33/34 Applications for the NE5512 and NE5514 Applications for the NE5514 Low Voltage Gated Generator: NE5230 All in One: NE5230 Applications for the MC3403 Explanation of Noise Integrated Operational Amplifier Theory Basic Feedback Theory |                                           | 4-114<br>4-91<br>4-97<br>4-134<br>4-136<br>4-58<br>4-8<br>4-18<br>4-25 |                 |
| High Frequen                                                                     | •                                                                                                                                                                                                                                                                              |                                           |                                                                        |                 |
| AN1991                                                                           | Audio Decibel Level Detector With Meter Driver                                                                                                                                                                                                                                 | 4-124                                     | 4-210                                                                  |                 |
| Video Amps                                                                       |                                                                                                                                                                                                                                                                                |                                           |                                                                        |                 |
| AN140<br>AN141                                                                   | Compensation Techniques for Use With the NE/SE5539<br>Using the NE592/5592 Video Amplifier                                                                                                                                                                                     | 4-32<br>4-53                              | 4-232<br>4-253                                                         | 11-81<br>11-102 |
| Transconduct                                                                     | ance                                                                                                                                                                                                                                                                           |                                           |                                                                        |                 |
| AN145                                                                            | NE5517: General Description and Applications for Use With the NE5517/A<br>Transconductance Amplifier                                                                                                                                                                           |                                           | 4-276                                                                  |                 |
| Data Convers                                                                     | ion                                                                                                                                                                                                                                                                            |                                           |                                                                        |                 |
| AN100<br>AN101<br>AN105<br>AN106<br>AN108<br>AN1081<br>AN109                     | An Overview of Data Converters Basic DACs Digital Attenuator Using the DAC08 Without a Negative Supply An Ampliftying, Level Shifting Interface for the PNA7509 Video D/A Converter NE5150/51/52: Family of Video D/A Converters Microprocessor-Compatible DACs                |                                           | 5-3<br>5-90<br>5-97<br>5-122<br>5-81<br>5-176<br>5-162                 | 11-18<br>11-26  |
| Comparators                                                                      |                                                                                                                                                                                                                                                                                |                                           |                                                                        |                 |
| AN116<br>AN1161                                                                  | Applications for the NE521/522/527/529<br>12-Bit A/D Converter Using the NE5105 Comparator                                                                                                                                                                                     |                                           | 5-295<br>5-269                                                         |                 |
| Position Meas                                                                    | surement                                                                                                                                                                                                                                                                       |                                           |                                                                        |                 |
| AN118<br>AN1180<br>AN1181<br>AN1182                                              | LVDT Signal Conditioner: Applications Using the NE5520<br>A Microprocessor-Based Servo-Loop for Linear Position Control<br>NE5521 in a Modulated Light Source Design Application<br>NE5521 in Multi-faceted Applications                                                       |                                           | 5-329<br>5-344<br>5-359<br>5-363                                       |                 |
| Line Drivers/                                                                    | Receivers                                                                                                                                                                                                                                                                      |                                           |                                                                        |                 |
| AN113                                                                            | Applications Using the MC1488/1489 Line Drivers and Receivers                                                                                                                                                                                                                  | 5-29                                      | 6-11                                                                   |                 |
| Display Drive                                                                    | rs                                                                                                                                                                                                                                                                             |                                           |                                                                        |                 |
| AN112                                                                            | LED Decoder Drivers: Using the NE587 and NE589                                                                                                                                                                                                                                 |                                           | 6-72                                                                   |                 |
| Timers                                                                           |                                                                                                                                                                                                                                                                                |                                           |                                                                        |                 |
| AN170<br>AN171                                                                   | NE555 and NE556 Applications<br>NE558 Applications                                                                                                                                                                                                                             |                                           | 7-54<br>7-43                                                           |                 |

#### Application Notes by Product Group

|             |                                                                  |  | Vol 1 | Vol 2 | Vol 3         |
|-------------|------------------------------------------------------------------|--|-------|-------|---------------|
| Motor Con   | trol and Sensor Circuits                                         |  |       |       |               |
| AN1281      | NE5570: A Theory of Operation and Applications                   |  |       | 8-49  |               |
| AN131       | Applications Using the NE5044 Encoder                            |  |       | 8-11  |               |
| AN1311      | Low Cost A/D Conversion Using the NE5044                         |  |       | 8-13  |               |
| AN132       | Applications Using the NE5045 Decoder                            |  |       | 8-21  |               |
| AN133       | Applications Using the NE544 Servo Amplifier                     |  |       | 8-39  |               |
| AN1341      | Control System for Home Computer Robotics                        |  |       | 8-22  |               |
| Switched-N  | lode Power Supply                                                |  |       |       |               |
| AN120       | An Overview of SMPS                                              |  |       | 8-68  |               |
| AN1211      | A Microprocessor Controlled Switched-Mode Power Supply           |  |       | 8-88  |               |
| AN122       | NE5560 Push-Pull Regulator Application                           |  |       | 8-94  |               |
| AN1221      | Switched-Mode Drives for DC Motors                               |  |       | 8-97  |               |
| AN123       | NE5561 Applications                                              |  |       | 8-107 |               |
| AN124       | External Synchronization for the NE5561                          |  |       | 8-112 |               |
| AN125       | Progress in SMPS Magnetic Component Optimization                 |  |       | 8-250 |               |
| AN126       | Applications Using the SG3524                                    |  |       | 8-214 |               |
| AN1261      | High Frequency Ferrite Power Transformer and Choke               |  |       | 8-154 |               |
| AN1262      | Theory of Operation and Applications for SG1524C/2524C/3524C     |  |       | 8-200 |               |
| AN128       | Introduction to the Series-Resonant Power Supply                 |  |       | 8-260 |               |
| AN1291      | TDA1023: Design of Time-Proportional Temperature Controls        |  |       | 8-276 |               |
| Tuning Circ | cuits                                                            |  |       |       |               |
| AN157       | Microcomputer Peripheral IC Tunes and Controls a TV Set: SAB3035 |  |       |       | 4-55          |
| Remote Co   | ontrol System                                                    |  |       |       |               |
| AN172       | Circuit Description of the Infrared Receiver TDA3047/TDA3048     |  |       |       | 5-50          |
| AN173       | Low Power Preamplifiers for IR Remote Control Systems            |  |       |       | 5-52          |
| AN1731      | SAA3004: Low Power Remote Control IR Transmitter and Receiver    |  |       |       | 5-10          |
|             | Preamplifiers                                                    |  |       |       |               |
| Synch Pro   | cessing and Generator                                            |  |       |       |               |
| AN158       | Features of the TDA2595 Synchronization Processor                |  |       |       | 9-57          |
| AN162       | A Versatile High-Resolution Monochrome Data and Graphics         |  |       |       | 9-25          |
| AN1621      | Directives for a Print Layout Design on Behalf of the            |  |       |       | 7.77          |
|             | IC Combination TDA2578A and TDA3651                              |  |       |       | 9-30          |
| Color Deco  | oding and Encoding                                               |  |       |       |               |
|             |                                                                  |  |       |       | 10.0          |
| AN155/A     | Multi-Standard Color Decoder With Picture Improvement            |  |       |       | 10-3<br>10-44 |
| AN1551      | Single-Chip Multi-Standard Color Decoder TDA4555/4556            |  |       |       | 10-44         |

December 1988 1-16

# Application Notes by Part Numbers

#### **Linear Products**

|                |         |                                                                                                      | Vol 1 | Vol 2 | Vol 3 |
|----------------|---------|------------------------------------------------------------------------------------------------------|-------|-------|-------|
| DAC08          | AN101:  | Applying the DAC08                                                                                   |       | 5-90  |       |
| 27.000         | AN106:  | Using the DAC08 Without a Negative Supply                                                            |       | 5-122 |       |
| MC1488         | AN113:  | Using the MC1488/89 Line Drivers and Receivers                                                       | 5-29  | 6-11  |       |
| MC1489/A       | AN113:  | Using the MC1488/89 Line Drivers and Receivers                                                       | 5-29  | 6-11  |       |
| MC1496/1596    | AN189:  | Balanced Modulator/Demodulator Applications Using                                                    |       |       |       |
|                |         | the MC1496/1596                                                                                      | 4-61  |       |       |
| MC3361         | AN1992  | Using the Signetics MC3361 Demonstration Board                                                       | 4-108 |       |       |
| MC3403         | AN160:  | Applications for the MC3403                                                                          |       | 4-58  |       |
| NE5044         | AN131:  | Applications Using the NE5044 Encoder                                                                |       | 8-11  |       |
|                | AN1311: | Low Cost A/D Conversion Using the NE5044                                                             |       | 8-13  |       |
|                | AN1341: | Control System for Home Computer and Robotics                                                        |       | 8-22  |       |
| NE5045         | AN132:  | Applications Using the NE5045 Decoder                                                                |       | 8-21  |       |
| NE5050         | AN1951: | NE5050: Power Line Modern Application Board<br>Cookbook                                              | 5-50  | 02.   |       |
| NE5080/5081    | AN195:  | Applications Using the NE5080, NE5081                                                                | 5-86  |       |       |
|                |         |                                                                                                      | 5-86  | E 000 |       |
| NE/SA/SE5105/A | AN1161  | 12-Bit A/D Converter Using the NE5105 Comparator                                                     | 5.04  | 5-269 |       |
| NE5450/54/50   | AN1950: | Exploring the Possibilities in Data Communications                                                   | 5-94  | F 470 | 44.00 |
| NE5150/51/52   | AN1081: | NE5150/51/52 Family of Video D/A Converters                                                          |       | 5-176 | 11-26 |
| NE521          | AN116:  | Applications for the NE521/522/527/529                                                               |       | 5-295 |       |
| NE522          | AN116:  | Applications for the NE521/522/527/529                                                               |       | 5-295 |       |
| NE5230         | AN1511: | Low Voltage Gated Generator: NE5230                                                                  |       | 4-134 |       |
|                | AN1512: | All in One: NE5230                                                                                   |       | 4-136 |       |
| NE527          | AN116:  | Applications for the NE521/522/527/529                                                               |       | 5-295 |       |
| NE529          | AN116:  | Applications for the NE521/522/527/529                                                               |       | 5-295 |       |
| NE531          | AN1511: | Low Voltage Gated Generator: NE5230                                                                  |       | 4-134 |       |
| NE542          | AN190:  | Applications of Low Noise Stereo Amplifiers: NE542                                                   | 7-135 |       |       |
| NE544          | AN133:  | Applications Using the NE544 Servo Amplifier                                                         |       | 8-39  |       |
| NE5512/5514    | AN144:  | Applications for the NE5512                                                                          |       | 4-91  |       |
|                | AN1441: | Applications for the NE5514                                                                          |       | 4-97  |       |
| NE5517         | AN145:  | NE5517: General Description and Applications for<br>Use With the NE5517/A Transconductance Amplifier |       | 4-276 |       |
| NE5520         | AN118:  | LVDT Signal Conditioner: Applications Using the NE5520                                               |       |       |       |
|                | AN1180  |                                                                                                      |       | 5-329 |       |
|                | AN1180  | A Microprocessor-Based Servo-Loop for Linear<br>Position Control                                     |       | 5-344 |       |
| NE5521         | AN1181: | NE5521 in a Modulated Light Source Design                                                            |       | 0011  |       |
|                | ,       | Application                                                                                          |       | 5-359 |       |
|                | AN1182: | NE5521 in Multi-faceted Applications                                                                 |       | 5-363 |       |
| NE5532/33/34   | AN142:  | Audio Circuits Using the NE5532/33/34                                                                |       | 4-114 |       |
| NE5539         | AN140:  | Compensation Techniques for Use With the                                                             |       |       |       |
| 1425555        | 711170. | SE/NE5539                                                                                            | 4-32  | 4-232 | 11-81 |
| NE555          | AN170:  | NE555 and NE556 Applications                                                                         | 4-02  | 7-54  | 11.01 |
| NE556          | AN170:  | NE555 and NE556 Applications                                                                         |       | 7-54  |       |
| NE/SE5560      | AN1211  | A Microprocessor Controlled Switched-Mode Power                                                      |       | 7-54  |       |
|                |         | Supply                                                                                               |       | 8-88  |       |
|                | AN122:  | NE5560 Push-Pull Regulator Application                                                               |       | 8-94  |       |
|                | AN1221  | Switched-Mode Drives for DC Motors                                                                   |       | 8-97  |       |
|                | AN125:  | Progress in SMPS Magnetic Component                                                                  |       | 0-01  |       |
|                | AN125.  | Optimization                                                                                         |       | 8-250 |       |
| NE/SE5561      | AN123:  | NE5561 Applications                                                                                  |       | 8-107 |       |
| 1427 020001    | AN124:  | External Synchronization for the NE5561                                                              |       | 8-112 |       |
|                | AN125:  | Progress in SMPS Magnetic Component                                                                  |       |       |       |
|                |         | Optimization                                                                                         |       | 8-250 |       |
| NE/SE5562      | AN125:  | Progress in SMPS Magnetic Component                                                                  |       |       |       |
| 115 (05555)    | ****    | Optimization                                                                                         |       | 8-250 |       |
| NE/SE5568      | AN125:  | Progress in SMPS Magnetic Component Optimization                                                     |       | 8-250 |       |
|                |         | Оринигация                                                                                           |       | 0-250 |       |

#### Application Notes by Part Numbers

|                 |             |                                                                             | Val 1 | Val 0                | Val 3  |
|-----------------|-------------|-----------------------------------------------------------------------------|-------|----------------------|--------|
| NE/SA/SE5570    | AN1281      | NE5570: A Theory of Operation and Applications                              | Vol 1 | <b>Vol 2</b><br>8-49 | Vol 3  |
| NE558           | AN171:      | NE558 Applications                                                          |       | 7-43                 |        |
| NE564           | AN179:      | Circuit Description of the NE564                                            | 4-252 |                      |        |
| .1255 /         | AN180:      | The NE564: Frequency Synthesis                                              | 4-259 |                      |        |
|                 | AN1801:     | 10.8MHz FSK Decoder With the NE564                                          | 4-263 |                      |        |
|                 | AN181:      | A 6MHz FSK Converter Design Example for the                                 |       |                      |        |
|                 |             | NE564                                                                       | 4-266 |                      |        |
| NE564           | AN182:      | Clock Regenerator With Crystal Controlled                                   |       |                      |        |
|                 |             | Phase-Locked VCO                                                            | 4-268 |                      |        |
| NE565           | AN183:      | Circuit Description of the NE565                                            | 4-283 |                      |        |
|                 | AN184:      | FSK Demodulator With NE565                                                  | 4-287 |                      |        |
| NE566           | AN185:      | Circuit Description of the NE566                                            | 4-295 |                      |        |
|                 | AN186:      | Waveform Generators With the NE566                                          | 4-296 |                      |        |
| NE567           | AN187:      | Circuit Description of the NE567 Tone Decoder                               | 4-311 |                      |        |
|                 | AN188:      | Selected Circuits Using the NE567                                           | 4-316 |                      |        |
| NE570/571/SA571 | AN174:      | Applications for Compandors: NE570/571/SA571                                | 4-325 |                      |        |
| NE572           | AN175:      | Automatic Level Control: NE572                                              | 4-356 |                      |        |
| NE587/589       | AN112:      | LED Decoder Drivers: Using the NE587 and NE589                              |       | 6-72                 |        |
| NE592/5592      | AN141:      | Using the NE592/5592 Video Amplifier                                        | 4-53  | 4-253                | 11-102 |
| NE/SA602        | AN1981:     | New Low Power Single Sideband Circuits (NE602)                              | 4-72  |                      |        |
|                 | AN1982:     | Applying the Oscillator of the NE602 in Low Power                           |       |                      |        |
| 115 (0.100 ) 1  | *****       | Mixer Applications                                                          | 4-80  | 4 004                |        |
| NE/SA604A       | AN1991:     | Audio Decibel Level Detector With Meter Driver                              | 4-124 | 4-201                |        |
| NE/SA604A       | AN1993      | High Sensitivity Applications of Low-Power RF/IF                            | 4.400 | 4.000                |        |
| DNIA 7500       | A \$ 14.00: | Integrated Circuits                                                         | 4-126 | 4-203                |        |
| PNA7509         | AN108:      | An Amplifying, Level Shifting Interface for the                             |       | 5.04                 | 11-18  |
| 0444057         | A \$14.00   | PNA7509 Video D/A Converter                                                 | 4.400 | 5-81                 | 11-18  |
| SAA1057         | AN196:      | Single-Chip Synthesizer for Radio Tuning                                    | 4-190 |                      |        |
| CA 40004        | AN197:      | Analysis and Basic Application of the SAA1057                               | 4-197 |                      |        |
| SAA3004         | AN1731:     | SAA3004: Low Power Remote Control IR Transmitter and Receiver Preamplifiers |       |                      | 5-10   |
| SAB3035         | AN157:      | Microcomputer Peripheral IC Tunes and Controls a                            |       |                      | 5-10   |
| 3AB3033         | ANTOT.      | TV Set                                                                      |       |                      | 4-55   |
| SG1524C         | AN1261:     | High Frequency Ferrite Power Transformer and                                |       |                      | 4-00   |
| 3015240         | AN1201.     | Choke Design                                                                |       | 8-154                |        |
| SG3524C         | AN125:      | Progress in SMPS Magnetic Component                                         |       | 0-154                |        |
| 3433240         | AN125.      | Optimization                                                                |       | 8-250                |        |
|                 | AN126:      | Applications Using the SG3524                                               |       | 8-214                |        |
|                 | AN1261:     | High Frequency Ferrite Power Transformer and                                |       | 0-214                |        |
|                 | 7111201.    | Choke Design                                                                |       | 8-154                |        |
|                 | AN1262:     | Theory of Operation and Applications for SG1524C/                           |       | 0.01                 |        |
|                 | 7111202.    | 2524C/3524C                                                                 |       | 8-200                |        |
| TDA1013A        | AN148:      | Audio Amplifier With TDA1013A                                               | 7-120 |                      |        |
| TDA1023         | AN1291:     | Design of Time-Proportional Temperature Controls                            |       | 8-276                |        |
| TDA1072A        | AN1961:     | TDA1072A: Integrated AM Receiver                                            | 7-15  |                      |        |
| TDA1510         | AN1491:     | Car Radio Audio Power Amplifiers Up to 24W With                             |       |                      |        |
|                 |             | the TDA1510                                                                 | 7-232 |                      |        |
| TDA1515         | AN1481:     | Car Radio Audio Power Amplifiers Up to 20W With                             |       |                      |        |
|                 |             | the TDA1515                                                                 | 7-252 |                      |        |
| TDA1520A        | AN149:      | 20W Hi-Fi Power Amplifier With the TDA1520A                                 | 7-264 |                      |        |
| TDA2578         | AN1621:     | Directives for a Print Layout Design on Behalf of                           |       |                      |        |
|                 |             | the IC Combination TDA2578A and TDA3651                                     |       |                      | 9-30   |
| TDA2595         | AN158:      | Features of the TDA2595 Synchronization Processor                           |       |                      | 9-57   |
|                 | AN162:      | A Versatile High-Resolution Monochrome Data and                             |       |                      |        |
|                 |             | Graphics Display Unit                                                       |       |                      | 9-25   |
| TDA2653         | AN162       | A Versatile High-Resolution Monochrome Data and                             |       |                      |        |
|                 |             | Graphics Display Unit                                                       |       |                      | 9-25   |
| TDA3047         | AN172:      | Circuit Description of the Infrared Receiver                                |       |                      | 5-50   |
|                 | AN173:      | Low Power Preamplifiers for IR Remote Control                               |       |                      |        |
|                 |             | Systems                                                                     |       |                      | 5-52   |
| TDA3048         | AN172:      | Circuit Description of the Infrared Receiver                                |       |                      | 5-50   |
|                 | AN173:      | Low Power Preamplifiers for IR Remote Control                               |       |                      |        |
|                 |             | Systems                                                                     |       |                      | 5-52   |
|                 |             |                                                                             |       |                      |        |

December 1988 1-18

#### Application Notes by Part Numbers

|         |          |                                                   | Vol 1 | Vol 2 | Vol 3 |
|---------|----------|---------------------------------------------------|-------|-------|-------|
| TDA3505 | AN155/A: | Multi-Standard Color Decoder With Picture         |       |       |       |
|         |          | Improvement                                       |       |       | 10-3  |
| TDA3651 | AN1621:  | Directives for a Print Layout Design on Behalf of |       |       |       |
|         |          | the IC Combination TDA2578A and TDA3651           |       |       | 9-30  |
| TDA4555 | AN155/A: | Multi-Standard Color Decoder With Picture         |       |       |       |
|         |          | Improvement                                       |       |       | 10-3  |
|         | AN1551:  | Single-Chip Multi-Standard Color Decoder TDA4555/ |       |       |       |
|         |          | 4556                                              |       |       | 10-44 |
| TDA7000 | AN192:   | A Complete FM Radio on a Chip                     | 7-46  |       |       |
|         | AN193:   | TDA7000 for Narrowband FM Reception               | 7-61  |       |       |
| TEA1067 | AN1942:  | TEA1067: Application of the Low Voltage Versatile |       |       |       |
|         |          | Transmission Circuit                              | 6-125 |       |       |
|         | AN1943:  | TEA1067: Supply of Peripheral Circuits With the   |       |       |       |
|         |          | TEA1067 Speech Circuit                            | 6-145 |       |       |
| μΑ758   | AN191:   | Stereo Decoder Applications Using the $\mu$ A758  | 7-123 |       |       |

# Volume 1 Communications

**Linear Products** 

#### Preface

**Product Status** 

Section 1: GENERAL INFORMATION

Section 2: QUALITY AND RELIABILITY

Section 3: I<sup>2</sup>C SMALL AREA NETWORKS

Section 4: RF COMMUNICATIONS

Signal Processing Frequency Synthesis Phase-Locked Loops

Compandors

Section 5: DATA COMMUNICATIONS

Line Drivers/Receivers

Modems Fiber Optics

Section 6: TELECOMMUNICATIONS

Compandors

Phase-Locked Loops

Telephony

Section 7: RADIO/AUDIO

Radio Circuits Audio Circuits Compact Disk

Section 8: SPEECH/AUDIO SYNTHESIS

Section 9: PACKAGE INFORMATION

Section 10: SALES OFFICES

#### Volume 3 Video

**Linear Products** 

**Preface** 

**Product Status** 

Section 1: GENERAL INFORMATION

Section 2: QUALITY AND RELIABILITY

Section 3: I2C SMALL AREA NETWORKS

Section 4: TUNING SYSTEMS

Tuner Control Peripherals

Tuning Circuits Prescalers

Tuner IC

Section 5: REMOTE-CONTROL SYSTEMS

Section 6: TELEVISION SUBSYSTEMS

Section 7: VIDEO IF

Section 8: SOUND IF AND SPECIAL AUDIO PROCESSING

Section 9: SYNCH PROCESSING AND GENERATION

Section 10: COLOR DECODING AND ENCODING

Section 11: SPECIAL-PURPOSE VIDEO PROCESSING

Video Modulator/Demodulator

A/D Converters

D/A Converters

Switching

High Frequency Amplifiers

CCD Memory

Section 12: VERTICAL DEFLECTION

Section 13: SWITCHED-MODE POWER SUPPLIES FOR TV/MONITOR

Section 14: PACKAGE INFORMATION

Section 15: SALES OFFICES

# Cross Reference Guide by Manufacturer

Pin-for-Pin Functionally-Compatible\*
Cross Reference by Manufacturer

#### **Linear Products**

|              | Manufacturer | Signetics   | Temperature   |           |
|--------------|--------------|-------------|---------------|-----------|
| Manufacturer | Part Number  | Part Number | Range (°C)    | Package   |
| AMD          | AM26LS30PC   | AM26LS30CN  | 0 to +70      | Plastic   |
|              | AM26LS31PC   | AM26LS31CN  | 0  to  + 70   | Plastic   |
|              | AM26LS32PC   | AM26LS32CN  | 0  to  +70    | Plastic   |
|              | AM25LS33PC   | AM26LS33CN  | 0 to +70      | Plastic   |
|              | AM6012DC     | AM6012F     | 0  to  + 70   | Ceramic   |
|              | DAC-08AQ     | DAC-08AF    | -55 to +125   | Ceramic   |
|              | DAC-08CN     | DAC-08CN    | 0 to +70      | Plastic   |
|              | DAC-08CQ     | DAC-08CF    | 0  to  + 70   | Ceramic   |
|              | DAC-08EN     | DAC-08EN    | 0 to +70      | Plastic   |
|              | DAC-08EQ     | DAC-08EF    | 0 to +70      | Ceramic   |
|              | DAC-08HN     | DAC-08HN    | 0  to  + 70   | Plastic   |
|              | DAC-08HQ     | DAC-08HF    | 0 to +70      | Ceramic   |
|              | DAC-08Q      | DAC-08F     | -55 to $+125$ | Ceramic   |
|              | LF198H       | LF198H      | -55 to $+125$ | Metal Can |
|              | LF198H       | SE5537H     | -55 to $+125$ | Metal Can |
|              | LF398H       | LF398H      | 0 to +70      | Metal Can |
|              | LF398H       | NE5537H     | 0 to +70      | Metal Can |
|              | LF398L       | LF398D      | 0  to  + 70   | Plastic   |
|              | LF398L       | NE5537D     | 0  to  + 70   | Plastic   |
|              | LF398N       | LF398N      | 0 to +70      | Plastic   |
|              | LF398N       | NE5537N     | 0 to +70      | Plastic   |
| Datel        | AM-453-2     | NE5534/AF   | 0 to +70      | Ceramic   |
|              | AM-453-2C    | NE5534/AF   | 0 to +70      | Ceramic   |
|              | AM-453-2M    | SE5534/AF   | -55 to $+125$ | Ceramic   |
|              | DAC-UP10BC   | NE5020N     | 0 to +70      | Plastic   |
|              | DAC-UP8BC    | NE5018N     | 0 to +70      | Plastic   |
|              | DAC-UP8BM    | SE5019F     | -55 to $+125$ | Ceramic   |
|              | DAC-UP8BQ    | SE5018F     | -55 to 125    | Ceramic   |
| Exar         | XR-558CN     | NE558F      | 0 to +70      | Ceramic   |
|              | XR-558CP     | NE558N      | 0 to +70      | Plastic   |
|              | XR-558M      | SE558F      | -55 to +125   | Ceramic   |
|              | XR-L567CN    | NE567F      | 0 to +70      | Ceramic   |
|              | XR-L567CP    | NE567N      | 0 to +70      | Plastic   |
|              | XR-1488CP    | MC1488N     | 0 to +70      | Plastic   |
|              | XR-1489/ACP  | MC1489/AN   | 0 to +70      | Plastic   |
|              | XR-1524N     | SG3524F     | 0 to +70      | Ceramic   |
|              | XR-1524P     | SG3524N     | 0 to +70      | Plastic   |
|              | XR-2524P     | SG3524N     | 0 to +70      | Plastic   |
|              | XR-3524N     | SG3524F     | 0 to +70      | Ceramic   |
|              | XR-3524P     | SG3524N     | 0 to +70      | Plastic   |
|              | XR-4558CP    | NE4558N     | 0 to +70      | Plastic   |
|              | XR-5532/A N  | NE5532/AF   | 0 to +70      | Ceramic   |
|              | XR-5532/A P  | NE5532/AN   | 0 to +70      | Plastic   |
|              | XR-5534/A CN | NE5534/AF   | 0 to +70      | Ceramic   |
|              | XR-5534/A CP |             | 0 to +70      | Plastic   |
|              | XR-5534/A M  | SE5534/AF   | -55 to $+125$ | Ceramic   |
|              | XR-6118CP    | NE594N      | 0 to +70      | Plastic   |
|              | XR-13600CP   | NE5517N     | 0 to +70      | Plastic   |
| Harris       | HA-2539N     | NE5539N     | 0 to +70      | Plastic   |
|              | HA-2420-2/8B | SE5060F     | -55 to +125   | Ceramic   |
|              | HA-2425N     | NE5060N     | 0 to +70      | Plastic   |
|              | HA-2425B     | NE5060F     | 0 to +70      | Ceramic   |
|              |              | NE5060F     | 0 to +70      | Ceramic   |

|              | Manufacturer             | Signetics              | Temperature          |                    |
|--------------|--------------------------|------------------------|----------------------|--------------------|
| Manufacturer | Part Number              | Part Number            | Range (°C)           | Package            |
|              | HA1-5102-2               | SE5532/AF              | -55 to +125          | Ceramic            |
|              | HA1-5135-2               | SE5534/AF              | -55 to $+125$        | Ceramic            |
|              | HA1-5135-5               | NE5534/AF              | 0 to +70             | Ceramic            |
|              | HA1-5202-5               | NE5532/AF              | 0 to +70             | Ceramic            |
|              | HA3-5102-5               | NE5532/AN              | 0 to +70             | Plastic            |
| Intersil     | ADC0803LCD               | ADC0803-1 LCF          |                      | Ceramic            |
|              | ADC0804                  | ADC0804-1 CN           |                      | Plastic            |
|              | ADC0805                  | ADC0805-1 LCN          |                      | Plastic            |
|              | ICM7555CBA               | ICM7555CD              | 0 to +70             | Plastic            |
|              | ICM7555IPA               | ICM7555IN              | -40 to +85           | Plastic            |
|              | ACM7555CP                | ICM7555CN              | 0 to +70             | Plastic            |
| Motorola     | AM26LS31PCD              |                        | 0 to +70             | Plastic            |
|              | AM26LS31PC               | AM26LS31CN             | 0 to +70             | Plastic            |
|              | AM26LS32PC               | AM26LS32CN             | 0 to +70             | Plastic            |
|              | AM26LS32PCD              | AM26LS32CD             | 0 to +70             | Plastic            |
|              | DAC-08CD                 | DAC-08CN               | 0 to +70             | Plastic            |
|              | DAC-08CQ                 | DAC-08CF               | 0 to +70             | Ceramic            |
|              | DAC-08ED                 | DAC-08EN               | 0 to +70             | Plastic            |
|              | DAC-08EF                 | DAC-08EF               | 0 to +70             | Ceramic            |
|              | DAC-08HQ                 | DAC-08HF               | 0 to +70             | Ceramic            |
|              | DAC-08Q                  | DAC-08F                | -55 to +125          | Ceramic            |
|              | LM2901N                  | LM2901N                | -40 to +85           | Plastic            |
|              | LM311J-8                 | LM311F                 | 0 to +70             | Ceramic            |
|              | LM311N                   | LM311N                 | 0 to +70             | Plastic            |
|              | LM324J                   | LM324F                 | 0 to +70             | Ceramic            |
|              | LM324N                   | LM324N                 | 0 to +70             | Plastic            |
|              | LM339/A J                | LM339/AF               | 0 to +70             | Ceramic            |
|              | LM339/A N                | LM339/AN               | 0 to +70             | Plastic            |
|              | LM358N                   | LM358N                 | 0 to +70             | Plastic            |
|              | LM393A/J                 | LM393/AF               | 0 to +70             | Ceramic            |
|              | LM393A/N                 | LM393/AN               | 0 to +70             | Plastic            |
|              | MC1408L                  | MC1408F                | 0 to +70             | Ceramic            |
|              | MC1408P                  | MC1408N                | 0 to +70             | Plastic            |
|              | MC1488L                  | MC1488F                | 0 to +70             | Ceramic            |
|              | MC1488P                  | MC1488N                | 0 to +70             | Plastic            |
|              | MC1489/A L<br>MC1489/A P | MC1489/AF<br>MC1489/AN | 0 to +70<br>0 to +70 | Ceramic<br>Plastic |
|              | MC1489/A P               | MC14897AN<br>MC1496F   |                      |                    |
|              | MC1496L<br>MC1496P       | MC1496F<br>MC1496N     | 0 to +70<br>0 to +70 | Ceramic<br>Plastic |
|              | MC3302L                  | MC3302F                | -40 to +85           |                    |
|              | MC3302L<br>MC3302P       | MC3302F<br>MC3302N     | -40 to +85           | Ceramic<br>Plastic |
|              | MC3361D                  | MC3361D                | -40 to +85           | Plastic            |
|              | MC3361P                  | MC3361D<br>MC3361N     | 0 to +70             | Plastic            |
|              | MC3403L                  | MC3361N<br>MC3403F     | 0 to +70             | Ceramic            |
|              | MC3403E                  | MC3403P                | 0 to +70             | Plastic            |
|              | MC3410CL                 | MC3410CF               | 0 to +70             | Ceramic            |
|              | MC3410CL                 | MC3410F                | 0 to +70             | Ceramic            |
|              | WICOM TOL                | NE5410F                | 0 to +70             | Ceramic            |
|              | MC3510L                  | MC5410F                | -55 to +125          |                    |
|              | NE565N                   | NE565N                 | 0 to +70             | Plastic            |
|              | NE592F                   | NE592F-8               | 0 to +70             | Ceramic            |
|              | NE592F                   | NE592F-14              | 0 to +70             | Ceramic            |
|              | NE592N                   | NE592N-14              | 0 to +70             | Plastic            |
|              | 11200211                 | 11200211-17            | 0.0 170              | , idolic           |

#### Cross Reference Guide by Manufacturer

| Manufacturer | Manufacturer<br>Part Number | Signetics<br>Part Number   | Temperature<br>Range (°C) | Package              |
|--------------|-----------------------------|----------------------------|---------------------------|----------------------|
|              | SE592F                      | SE592F-8                   | -55 to +125               | Ceramic              |
|              | SE592F                      | SE592F-14                  | -55 to +125               |                      |
|              | SE592H                      | SE592H                     | -55 to +125               | Metal Can            |
| National     | ADC0803F                    | ADC0803-1 LCF              |                           | Ceramic              |
|              | ADC0803N                    | ADC0803-1 LCN              |                           | Plastic              |
|              | ADC0805                     | ADC0805-1 LCN              |                           | Plastic              |
|              | ADC0820CCN<br>ADC0820CCD    | ADC0820CNEN<br>ADC0820CSAN |                           | Plastic<br>Plastic   |
|              | ADC0820CCD                  | ADC0820CSAN                | -40 to +85                |                      |
|              | DAC0800LCJ                  | DAC-08EF                   | 0 to +70                  | Ceramic              |
|              | DAC0800LJ                   | DAC-08F                    | -55 to +125               |                      |
|              | DAC0800LCN                  | DAC-08EN                   | 0 to +70                  | Plastic              |
|              | DAC0801LCJ                  | DAC-08CF                   | 0 to +70                  | Ceramic              |
|              | DAC0801LCN                  | DAC-08CN                   | 0 to +70                  | Plastic              |
|              | DAC0802LJ                   | DAC-08AF                   | -55 to $+125$             | Ceramic              |
|              | DAC0802LCJ                  | DAC-08HF                   | 0 to +70                  | Ceramic              |
|              | DAC0802LCN                  | DAC-08HN                   | 0 to +70                  | Plastic              |
|              | DAC0806LCJ                  | MC1408-6F                  | 0 to +70                  | Ceramic              |
|              | DAC0806LCN                  | MC1408-6N                  | 0 to +70                  | Plastic              |
|              | DAC0807LCJ                  | MC1408-7F                  | 0 to +70                  | Ceramic              |
|              | DACOSOFI CI                 | MC1408-7N                  | 0 to +70                  | Plastic              |
|              | DAC0808LCJ                  | MC1408F                    | 0 to +70                  | Ceramic              |
|              | DAC0808LCN<br>DAC0808LD     | MC1408N<br>MC1408F         | 0 to +70                  | Plastic              |
|              | DS3691N                     | AM26LS30CN                 | 0 to +70<br>0 to +70      | Ceramic<br>Plastic   |
|              | DS3691M                     | AM26LS30CD                 | 0 to +70                  | Plastic              |
| ,            | LF198H                      | SE5537H                    | -55 to +125               |                      |
|              | LF398H                      | NE5537H                    | 0 to +70                  | Metal Can            |
|              | LF398N                      | NE5537N                    | 0 to +70                  | Plastic              |
|              | LM13600AN                   | NE5517N                    | 0 to +70                  | Plastic              |
|              | LM13600N                    | NE5517N                    | 0 to +70                  | Plastic              |
|              | LM1458N                     | MC1458N                    | 0 to +70                  | Plastic              |
|              | LM161H                      | SE529H                     | -55 to +125               |                      |
|              | LM161J                      | SE529F                     | -55 to +125               |                      |
|              | LM2524J                     | SG3524F                    | 0 to +70                  | Ceramic              |
|              | LM2524N                     | SG3524N                    | 0 to +70                  | Plastic              |
|              | LM2901N<br>LM2903N          | LM2901N<br>LM2903N         | -40 to +85                | Plastic<br>Plastic   |
|              | LM3089                      | CA3089N                    | -55 to +125               |                      |
|              | LM319J                      | LM319F                     | 0 to +70                  | Ceramic              |
|              | LM319N                      | LM319N                     | 0 to +70                  | Plastic              |
|              | LM324J                      | LM324F                     | 0 to +70                  | Ceramic              |
|              | LM324N                      | LM324N                     | 0 to +70                  | Plastic              |
|              | LM324AD                     | LM324AD                    | 0 to +70                  | Plastic              |
|              | LM324AN                     | LM324AN                    | 0 to +70                  | Plastic              |
|              | LM339/AJ                    | LM339/AF                   | 0 to +70                  | Ceramic              |
|              | LM339/AN                    | LM339/AN                   | 0 to +70                  | Plastic              |
|              | LM3524J                     | SG3524F                    | 0 to +70                  | Ceramic              |
|              | LM3524N<br>LM358H           | SG3524N<br>LM358H          | 0 to +70<br>0 to +70      | Plastic<br>Metal Can |
|              | LM358N                      | LM358N                     | 0 to +70                  | Plastic              |
|              | LM361H                      | NE529H                     | 0 to +70                  | Metal Can            |
|              | LM361J                      | NE529D                     | 0 to +70                  | o.a. oan             |
|              | LM361N                      | NE529N                     | 0 to +70                  | Plastic              |
|              | LM393/AN                    | LM393/AN                   | 0 to +70                  | Plastic              |
|              | LM555J                      | NE555F                     | 0 to +70                  | Ceramic              |
|              | LM555N                      | NE555N                     | 0 to +70                  | Plastic              |
|              | LM556J                      | SE556-1F                   | -55 to +125               |                      |
|              | LM556N                      | SE556-1N                   | -55 to +125               |                      |
|              | LM556CJ                     | NE556-1F                   | 0 to +70                  | Ceramic              |
|              | LM556CN                     | NE556-1N                   | 0 to +70                  | Plastic              |

| Manufacturer | Manufacturer<br>Part Number | Signetics<br>Part Number | Temperature<br>Range (°C) | Package   |
|--------------|-----------------------------|--------------------------|---------------------------|-----------|
|              | LM565CN                     | NE565N                   | 0 to +70                  | Plastic   |
|              | LM566N                      | SE566N                   | -55 to $+125$             | Plastic   |
|              | LM566CN                     | NE566N                   | 0 to +70                  | Plastic   |
|              | LM567CN                     | NE567N                   | 0 to +70                  | Plastic   |
|              | LM733CN                     | μΑ733CN                  | 0 to +70                  | Plastic   |
|              | LM741CJ                     | μA741CF                  | 0 to +70                  | Ceramic   |
|              | LM741CN                     | μΑ741CN                  | 0 to +70                  | Plastic   |
|              | LM741J                      | μA741F                   | -55 to +125               | Ceramic   |
|              | LM741N                      | μΑ741N                   | -55 to +125               |           |
|              | LM747CJ                     | μΑ747CF                  | 0 to +70                  | Ceramic   |
|              | LM747CN                     | μΑ747CN                  | 0 to +70                  | Plastic   |
|              | LM747J                      | μ747F                    | -55 to +125               |           |
|              | LM747N                      | μA747N                   | -55 to +125               |           |
|              | LMC555CN                    | ICM7555CN                | 0 to +70                  | Plastic   |
|              | LMC555CM                    | ICM7555CD                | 0 to +70                  | Plastic   |
|              | μA080/DA                    | DAC-08F                  | 0 to +70                  | Ceramic   |
|              | μA0801CDC                   | MC1408F                  | 0 to +70                  | Ceramic   |
|              | μΑ0801CDC<br>μΑ0801CPC      | MC1408N                  | 0 to +70                  | Plastic   |
|              | μΑ0801CPC<br>μΑ0801EDC      | DAC-08EF                 | 0 to +70                  | Ceramic   |
|              | •                           |                          | 0 to +70                  |           |
|              | μA0801EPC                   | DAC-08AF                 |                           | Ceramic   |
|              | μΑ124J                      | LM124F                   | -55 to +125               |           |
|              | μΑ1458TC                    | MC1458N<br>MC1488F       | 0 to +70                  | Plastic   |
|              | μA1488DC                    |                          | 0 to +70                  | Ceramic   |
|              | μA1488PC                    | MC1488N                  | 0 to +70                  | Plastic   |
|              | μA1489/A PC                 | MC1489/AF                | 0 to +70                  | Ceramic   |
|              | μA1489/A PC                 | MC1489/AN                | 0 to +70                  | Plastic   |
|              | μA198HM                     | NE5537H                  | 0 to +70                  | Metal Can |
|              | μA198RM                     | NE5537N                  | 0 to +70                  | Plastic   |
|              | μA2901DC                    | LM2901F                  | -40 to +85                | Ceramic   |
|              | μA2901PC                    | LM2901N                  | -40 to +85                | Plastic   |
|              | μA311RC                     | LM311F                   | 0 to +70                  | Ceramic   |
|              | μA324DC                     | LM324F                   | 0 to +70                  | Ceramic   |
|              | μΑ324PC                     | LM324N                   | 0 to +70                  | Plastic   |
|              | μA3302DC                    | MC3302F                  | -40 to +85                | Ceramic   |
|              | μA3302PC                    | MC3302N                  | -40 to +85                | Plastic   |
|              | μA339/ADC                   | LM339/AF                 | 0 to +70                  | Ceramic   |
|              | μA339/APC                   | LM339/AN                 | 0 to +70                  | Plastic   |
|              | μA3403DC                    | MC3403F                  | 0 to +70                  | Ceramic   |
|              | μA3403PC                    | MC3403N                  | 0 to +70                  | Plastic · |
|              | μA398HC                     | SE5537H                  | -55 to +125               |           |
|              | μA398RC                     | SE5537N                  | -55 to +125               |           |
|              | μΑ555TC                     | NE555N                   | 0 to +70                  | Plastic   |
|              | μA555TC<br>μA556PC          | NE556-1N,                | 0 to +70                  | Plastic   |
|              | μποσοίτο                    | NE556N                   | 5 10 170                  | i lastic  |
|              | A722DC                      |                          | 0 to +70                  | Ceramic   |
|              | μΑ723DC                     | μΑ723CF<br>μΑ723F        | -55 to +125               |           |
|              | μΑ723DM                     |                          |                           |           |
|              | μΑ723PC                     | μΑ723CN                  | 0 to +70                  | Plastic   |
|              | μΑ733DC                     | μA733F                   | 0 to +70                  | Ceramic   |
|              | μΑ733DM                     | μA733F                   | -55 to +125               |           |
|              | μA733PC                     | μΑ733Ν                   | 0 to +70                  | Plastic   |
|              | μA741NM                     | μΑ741Ν                   | -55 to +125               |           |
|              | μA741RC                     | μA741CF                  | 0 to +70                  | Ceramic   |
|              | μA741TC                     | μA741CN                  | 0 to +70                  | Plastic   |
|              | μA747DC                     | μA747CF                  | 0 to +70                  | Ceramic   |
|              | μA747PC                     | μΑ747CN                  | 0 to +70                  | Plastic   |
|              | UC3842D                     | UC3842D                  | 0 to +70                  | Plastic   |
|              | UC3842J                     | UC3842FE                 | 0 to +70                  | Ceramic   |
|              | UC3842N                     | UC3842N                  | 0 to +70                  | Plastic   |
|              | UC2842D                     | UC2842D                  | 0 to +70                  | Plastic   |
|              | UC2842J                     | UC2842FE                 | 0 to +70                  | Ceramic   |
|              | UC2842N                     | UC2842N                  | 0 to +70                  | Plastic   |
|              |                             |                          |                           |           |

#### Cross Reference Guide by Manufacturer

| Manufacturer | Manufacturer<br>Part Number | Signetics<br>Part Numbe | Temperature<br>r Range (°C) | Package |
|--------------|-----------------------------|-------------------------|-----------------------------|---------|
|              | UC1842J                     | UC1842FE                | -55 to +125                 | Ceramic |
|              | UC1842N                     | UC1842N                 | -55 to +125                 | Plastic |
| NEC          | μPC1571C                    | NE571N                  | 0 to +70                    | Plastic |
| PMI          | CMP-05GP                    | NE5105N                 | 0 to +70                    | Plastic |
|              | CMP-05CZ                    | SE5105F                 | -55 to +125                 | Ceramic |
|              | CMP-05BZ                    | SE5105F                 | -55 to +125                 | Ceramic |
|              | CMP-05GZ                    | SA5105N                 | -40 to +85                  | Plastic |
|              | CMP-05FZ                    | SA5105N                 | -40 to +85                  | Plastic |
|              | DAC1408A-6P                 | MC1408-6N               | 0 to +70                    | Plastic |
|              | DAC1408A-6Q                 |                         | 0 to +70                    | Ceramic |
|              | DAC1408A-7N                 |                         | 0 to +70                    | Plastic |
|              | DAC1408A-7Q                 |                         | 0 to +70                    | Ceramic |
|              | DAC1408A-8N                 |                         | 0 to +70                    | Plastic |
|              | DAC1408A-8Q                 |                         | 0 to +70                    | Ceramic |
|              | DAC1508A-8Q                 |                         | -55 to +125                 |         |
|              | DAC312FR                    | AM6012F                 | 0 to +70                    | Ceramic |
|              | OP27BZ                      | SE5534AFE               | -55 to +125                 |         |
|              | OP27CZ                      | SE5534FE                | -55 to +125                 |         |
|              | PM747Y                      | μA747N                  | -55 to +125                 |         |
|              | SMP-10AY                    | SE5060F                 | -55 to +125                 |         |
|              | SMP-10EY                    | NE5060N                 | 0 to +70                    | Plastic |
|              | SMP-10E1                    | SE5060F                 | -55 to +125                 |         |
|              | SMP-11EY                    | NE5060N                 | 0 to +70                    | Plastic |
|              | SIVIF-11ET                  | INEOCOUN                |                             | Plastic |
| Raytheon     | RC4805DE                    | NE5105N                 | 0 to +70                    | Plastic |
|              | RC4805EDE                   | NE5105AN                | 0 to +70                    | Plastic |
|              | RM4805DE                    | SE5105F                 | -55 to +125                 | Ceramic |
|              | RM4805ADE                   | SE5105AF                | -55 to +125                 | Ceramic |
|              | RC5532/A DE                 | NE5532/AF               | 0  to  + 70                 | Ceramic |
|              | RC5532/A NB                 | NE5532/AN               | 0 to +70                    | Plastic |
|              | RC5534/A DE                 | NE5534/AF               | 0 to +70                    | Ceramic |
|              | RC5534/A NB                 | NE5534/AN               | 0  to  + 70                 | Plastic |
|              | RM5532/A DE                 | SE5532/AF               | -55 to +125                 | Ceramic |
|              | RM5534/A DE                 | SE5534/AF               | -55 to +125                 | Ceramic |
| Silicon      | SG3524J                     | SG3524F                 | 0 to +70                    | Ceramic |
| General      | SG3526N                     | SG3526N                 | 0 to +70                    | Plastic |
|              |                             |                         |                             |         |
| Sprague      | UDN6118A                    | SA594N                  | -40 to +85                  | Plastic |
|              | UDN6118R                    | SA594F                  | -40 to +85                  | Ceramic |
|              | ULN3524A                    | SG3524                  | 0 to +70                    | Plastic |
|              | ULN8142M                    | UC3842N                 | 0 to +70                    | Plastic |
|              | ULN8160A                    | NE5560N                 | 0 to +70                    | Plastic |
|              | ULN8160R                    | NE5560F                 | 0  to  + 70                 | Ceramic |
|              | ULN8161M                    | NE5561N                 | 0  to  + 70                 | Plastic |
|              | ULN8168M                    | NE5568N                 | 0  to  + 70                 | Plastic |
|              | ULN8564A                    | NE564N                  | 0 to +70                    | Plastic |
|              | ULN8564R                    | NE564F                  | 0 to +70                    | Ceramic |
|              | ULS8564R                    | SE564F                  | -55 to +125                 | Ceramic |
| TI           | ADC0803N                    | ADC0803-1               | LCN-40 to +85               | Plastic |
|              | ADC0804CN                   |                         | CN 0 to +70                 | Plastic |
|              | ADC0805N                    |                         | LCN-40 to +85               | Plastic |
|              | LM111J                      | LM111F                  | -55 to +125                 |         |

| Manufacturer | Manufacturer | Signetics Part Number | Temperature   | D- elect  |
|--------------|--------------|-----------------------|---------------|-----------|
| Manutacturer | Part Number  | Part Number           | Range (°C)    | Package   |
|              | LM311D       | LM311D                | 0 to +70      | Plastic   |
|              | LM311J       | LM311F                | 0 to +70      | Ceramic   |
|              | LM311JG      | LM311FE               | 0 to +70      | Ceramic   |
|              | LM324D       | LM324N                | 0 to +70      | Plastic   |
| ,            | LM324J       | LM324F                | 0 to +70      | Ceramic   |
|              | LM339/AJ     | LM339/AF              | 0 to +70      | Ceramic   |
|              | LM339/AN     | LM339/AN              | 0 to +70      | Plastic   |
|              | LM358P       | LM358N                | 0 to +70      | Plastic   |
|              | LM393/A P    | LM393/AN              | 0 to +70      | Plastic   |
|              | MC1458P      | MC1458N               | 0 to +70      | Plastic   |
|              | NE5532/A JG  | NE5532/AF             | 0 to +70      | Ceramic ) |
|              | NE5532/A P   | NE5532/AN             | 0 to +70      | Plastic   |
|              | NE5534/A JG  | NE5534/AF             | 0 to +70      | Ceramic   |
|              | NE5534/A P   | NE5534/AN             | 0 to +70      | Plastic   |
|              | NE555JG      | NE555N                | 0 to +70      | Plastic   |
|              | NE555P       | NE555N                | 0 to +70      | Plastic   |
|              | NE556P       | NE556N                | 0 to +70      | Plastic   |
|              | NE556J       | NE556-1F              | 0 to +70      | Ceramic   |
|              | NE556N       | NE556-1N              | 0 to +70      | Plastic   |
|              | NE592        | NE592N14              | 0 to +70      | Plastic   |
|              | NE592A       | NE592F14              | 0 to +70      | Ceramic   |
|              | NE592J       | NE592F                | 0 to +70      | Ceramic   |
|              | NE592N       | NE592N-14             | 0 to +70      | Plastic   |
|              | SA556P       | SA556N                | -40 to +85    | Plastic   |
|              | SE5534/A JG  | SE5534/AF             | -55 to +125   | Ceramic   |
| ,            | SE555JG      | SE555N                | -55 to +125   | Plastic   |
|              | SE556J       | SE556-1F              | -55 to $+125$ | Ceramic   |
|              | SE556N       | SE556-1N              | -55 to $+125$ | Plastic   |
| * *          | SE592        | SE592N14              | -55 to +125   | Plastic   |
|              | SE592J       | SE592F-14             | -55 to $+125$ | Ceramic   |
|              | SE592N       | SE592N-14             | -55 to $+125$ | Plastic   |
|              | SN55107AJ    | NE521F                | 0 to +70      | Plastic   |
|              | SN55108AJ    | SE522F                | -55 to +125   | Ceramic   |
|              | SN75107AJ    | NE521F                | 0 to +70      | Plastic   |
|              | SN75107AN    | NE521N                | 0 to +70      | Plastic   |
|              | SN75108AJ    | NE522F                | 0 to +70      | Ceramic   |
|              | SN75108AN    | NE522N                | 0 to +70      | Plastic   |
|              | SN75188J     | MC1488F               | 0 to +70      | Ceramic   |
|              | SN75188N     | MC1488N               | 0 to +70      | Plastic   |
|              | SN75189AJ    | MC1489AF              | 0 to +70      | Ceramic   |
|              | SN75189AN    | MC1489AN              | 0 to +70      | Plastic   |
|              | SN75189J     | MC1489F               | 0 to +70      | Ceramic   |
|              | SN75189N     | MC1489A               | 0 to +70      | Plastic   |
|              | TL592A       | NE592F14              | 0 to +70      | Ceramic   |
|              | TL592P       | NE592NB               | 0 to +70      | Plastic   |
|              | μΑ723CJ      | μA723CF               | 0 to +70      | Ceramic   |
|              | μA723CN      | μΑ723CN               | 0 to +70      | Plastic   |
| 1.0          | μΑ723MJ      | μA723F                | -55 to +125   | Ceramic   |
| Unitrode     | UC3524J      | SG3524F               | 0 to +70      | Ceramic   |
| Official     | UC3524J      | SG3524F<br>SG3524N    | 0 to +70      | Plastic   |
|              | UU3524N      | 3G35Z4N               | 0 (0 + /0     | riasuc    |

<sup>\*</sup>THERE MAY BE PARAMETRIC DIFFERENCES BETWEEN SIGNETICS' PARTS AND THOSE OF THE COMPETITION.

Cross Reference Guide

by Numeric Listing

#### Cross Reference Guide by Numeric Listing

| NUMERIC                | DESCRIPTION                                 | SIGNETICS                                                                                                                  | ANALOG<br>DEVICES | EXAR         | FAIRCHILD           | HITACHI | LINEAR<br>TECH | MOTOROLA         | NATIONAL                         | NEC    | PMI             | RAY-<br>THEON | RCA    | SGS/<br>THOMSON | SILICON<br>GENERAL | SPRAGUE | ті                            | OTHERS                                                           |
|------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|---------------------|---------|----------------|------------------|----------------------------------|--------|-----------------|---------------|--------|-----------------|--------------------|---------|-------------------------------|------------------------------------------------------------------|
| DAC-08                 | 8-Bit D/A<br>Converter                      | DAC-08F<br>DAC-08CF, CN<br>NE5007F, N<br>DAC-08ED, EN<br>NE5008D, F, N<br>SE5008F<br>DAC-08HF, HN<br>NE5009F, N<br>SE5009F | ADDAC-08          |              | μΑ080/DA<br>μΑ0801E | HA17008 |                | DAC-08           | DAC-0800<br>DAC-0801<br>DAC-0802 | μPC624 | DAC-08          |               |        |                 |                    |         |                               | DATEL DAC-08<br>AMD DAC-08<br>Harris-HI5618                      |
| 08031<br>0804/<br>0805 | 8-Bit A/D<br>Converter                      | ADC0803LCF, LCN<br>ADC0804CN, LCD,<br>LCF, LCN,<br>ADC0805 LCN                                                             | -                 |              |                     |         |                |                  | ADC0803<br>ADC0804<br>ADC0805    |        |                 |               |        |                 |                    |         | ADC0803<br>ADC0804<br>ADC0805 | Intersil<br>ADC0803<br>0840<br>0805                              |
| 0820                   | 8-Bit CMOS<br>A/D Converter                 | ADC0820 CNED<br>ADC0820CNEN                                                                                                | AD7820            |              |                     |         |                |                  | ADC0820                          |        |                 |               |        |                 |                    |         |                               | Maxim<br>Max150                                                  |
| 111                    | Voltage<br>Comparator                       | LM111FE                                                                                                                    | AD111             |              | μ <b>A</b> 111      |         | LM111          | LM111            | LM111                            |        | PM111           | LM111         |        |                 | SG111              |         | LM111                         |                                                                  |
| 119                    | Dual<br>Comparator                          | LM119F                                                                                                                     |                   |              |                     |         | LT119<br>LM119 |                  | LM119                            |        | PM119           |               |        |                 |                    |         |                               |                                                                  |
| 124                    | Quad OP Amp                                 | LM124F, N                                                                                                                  |                   |              | LM124               |         | LT1014         | LM124            | LM124                            |        |                 |               | CA124  |                 | SG124              |         | LM124                         |                                                                  |
| 13600                  | High<br>Performance<br>Dual Transcon<br>Amp | NE5517AN<br>NE5517D, N                                                                                                     |                   | XR13600      |                     |         |                |                  | LM13600/A                        |        |                 |               |        |                 |                    | -       |                               |                                                                  |
| 139                    | Quad<br>Comparator                          | LM139AF<br>LM139F, N                                                                                                       |                   |              | μA139               |         |                | LM139            | LM139                            |        | PM139<br>CMP-04 | LM139         |        | CA139           |                    |         | LM139                         |                                                                  |
| 1408/<br>1508          | 8-Bit D/A<br>Converter                      | MC1408-6F, N<br>MC1408-7F, N<br>MC1408-8D, F, N<br>MC1508-8F                                                               | AD1408            |              | µА0801С             | HA17408 |                | MC1408/<br>1508  | DAC0806<br>0807<br>0808          |        | DAC-1408        | DAC-1408      |        |                 |                    |         |                               | Harris<br>HI5618                                                 |
| 1458/<br>1558          | Dual Op Amp                                 | MC1458D, N<br>MC1558N<br>SA1458N                                                                                           |                   |              | μ <b>Α1458</b>      |         |                | MC1458<br>MC1558 | LM1458<br>LM1558                 | μPC251 | OP-14           |               | CA1458 | MC1458          |                    |         | MC1458                        | Harris<br>CM1458<br>Samsung<br>MC1458<br>Micro Power<br>MP OP-14 |
| 1488                   | Quad Line<br>Driver                         | MC1488D, F, N                                                                                                              |                   | XR1488       | μA1488              |         |                | MC1488           | DS1488                           |        |                 |               |        | MC1488          |                    |         | SN75188<br>MC1488             |                                                                  |
| 1489                   | Quad Line<br>Receiver                       | MC1489A, D, F, N<br>MC1489D, F, N                                                                                          |                   | XR1489/<br>A | μA1489/A            |         |                | MC1489/A         | DS1489/A                         |        |                 |               |        | MC1489          | SG1489/A           |         | SN75189/A<br>MC1489/A         |                                                                  |
| 1496/<br>1596          | Balanced<br>Modulator/<br>Demodulator       | MC1496F, N<br>MC1596F, N                                                                                                   |                   |              | μΑ796               |         |                | MC1496<br>MC1596 | LM1496<br>LM1596                 |        |                 |               |        |                 | SG1496             |         |                               | Plessey<br>SL1496                                                |
| 1524                   | Improved SMPS<br>Control Circuit            | SG1524CF, CN                                                                                                               |                   | XR1524       |                     |         | LT1524         |                  |                                  |        |                 |               | CA1524 | SG1524          | SG1524             | ULN8124 | SG1524                        | Cherry<br>CS1524<br>Unitrode<br>UC1524                           |
| 158                    | Dual Op Amp                                 | LM158FE, N<br>NE532FE, N                                                                                                   |                   |              |                     |         |                | LM158            | LM158                            |        |                 |               |        | LM158           |                    |         | LM158                         | Intersil<br>CA158                                                |
| 193                    | Dual Comparator                             | LM193AFE<br>LM193FE                                                                                                        |                   |              | μΑ193               |         |                | LM193/A          | LM193/A                          |        |                 |               |        |                 |                    |         | LM193/A                       |                                                                  |

1-25

| NUMERIC       | DESCRIPTION                      | SIGNETICS                     | ANALOG<br>DEVICES | EXAR   | FAIRCHILD      | HITACHI | LINEAR<br>TECH | MOTOROLA         | NATIONAL | NEC    | PMI             | RAY-<br>THEON | RCA    | SGS/<br>THOMSON  | SILICON<br>GENERAL | SPRAGUE | TI               | OTHERS                                 |
|---------------|----------------------------------|-------------------------------|-------------------|--------|----------------|---------|----------------|------------------|----------|--------|-----------------|---------------|--------|------------------|--------------------|---------|------------------|----------------------------------------|
| 198           | Sample-and-<br>Hold Amp          | LF198FE, H<br>SE5537FE, H     | -                 |        | μ <b>A198</b>  |         | LF198          |                  | LF198    |        | -               |               |        |                  | ,                  |         |                  | AMD<br>LF198<br>Harris<br>HA2430       |
| 211           | Voltage<br>Comparator            | LM211D, FE, N                 | AD211             |        |                |         |                | LM211            | LM211    |        | PM211           |               |        |                  | SG211              |         | LM211            |                                        |
| 219           | Dual Comparator                  | LM219D, F, N                  |                   |        |                |         |                |                  | LM219    |        |                 |               |        | TDE0119          |                    |         |                  |                                        |
| 224           | Quad Op Amp                      | LM224D, F, N<br>SA534D, F, N  |                   |        | μ <b>A224</b>  | HA17224 |                | LM224            | LM224    |        |                 |               |        | LM224            |                    |         | LM224            |                                        |
| 239           | Quad Voltage<br>Comparator       | LM239AN<br>LM239F, N          |                   |        | μA239          |         |                | LM239            | LM239    |        | PM239<br>CMP-04 | LM239         | CA239  |                  |                    |         | LM239            |                                        |
| 2524          | Improved SMPS<br>Control IC      | SG2524CN                      |                   |        |                |         |                |                  | ,        |        |                 |               |        |                  | SG2524             |         |                  | Cherry<br>CS2524<br>Unitrode<br>UC2524 |
| 258           | Dual Op Amp                      | LM258N<br>SA532D, N           |                   |        | μA258          | HA17258 |                | LM258            | LM258    | μPC258 |                 |               | CA258  | LM258            |                    |         | LM258            |                                        |
| 2577          | Sync with Vert Osc<br>and Driver | TDA2577A                      |                   |        |                |         |                |                  |          |        |                 |               |        | TDA2577          |                    |         |                  |                                        |
| 2593          | Horizontal<br>Combination        | TDA2593                       |                   |        |                |         |                |                  |          |        |                 |               |        | TDA2593          |                    |         |                  | Plessey<br>TA2593                      |
| 26LS31        | Quad Hi-Speed<br>Line Driver     | AM26LS31<br>CD, CN, IN, MN    |                   |        | AM26LS31       |         |                | AM26LS31         | DS26LS31 |        | :               |               |        |                  |                    |         | AM26LS31         | AMD<br>AM26LS31                        |
| 2901          | Quad Voltage<br>Comparator       | LM2901D, F, N                 |                   |        | μA2901         |         |                | LM2901           | LM2901   |        |                 |               |        |                  |                    |         | LM2901           |                                        |
| 2902          | Quad Op Amp                      | LM2902D, N<br>SA534D, F, N    |                   |        | μA2902         |         |                | LM2902           | LM2902   | -      |                 |               |        |                  |                    |         | LM2902           |                                        |
| 2903          | Dual Voltage<br>Comparator       | LM2903D, FE, N                |                   |        | μA2903         |         |                | LM2903           | LM2903   |        |                 |               |        |                  |                    |         | LM2903           |                                        |
| 2904          | Dual Op Amp                      | LM2904D, N                    |                   |        | μA2904         |         |                | LM2904           | LM2904   |        |                 |               |        |                  |                    |         | LM2904           |                                        |
| 293           | Dual Comparator                  | LM293AFE, AN<br>LM293FE, N    |                   |        |                |         |                | LM293/A          | LM293/A  |        |                 |               |        |                  |                    |         | LM293/A          |                                        |
| 3089          | FM IF System                     | CA3089N                       |                   |        |                |         |                |                  | LM3089   |        |                 |               | CA3089 |                  |                    |         |                  |                                        |
| 311           | Voltage Comparator               | LM311D, FE, N                 |                   |        | μA311          |         |                | LM311            | LM311    |        |                 |               |        |                  |                    |         | LM311            |                                        |
| 319           | High-Speed<br>Dual Comparator    | LM319D, F, N                  |                   |        |                |         |                |                  | LM319    | μPC319 |                 |               |        | LM319            |                    |         |                  |                                        |
| 324           | Quad Op Amp                      | LM324AD, AN<br>LM324D, F, N   |                   |        | μ <b>A</b> 324 | HA17324 |                | LM324/A          | LM324/A  |        |                 |               |        | LM324            |                    |         | LM324            | Samsung<br>LM324                       |
| 3302          | Quad Voltage<br>Comparator       | MC3302D, F, N                 |                   |        | μA3303         |         |                | MC3302           |          |        |                 |               |        |                  |                    |         |                  |                                        |
| 3303          | Quad Op Amp                      | MC3303F, N                    |                   |        | μA3303         |         |                | MC3303           |          |        |                 |               |        | MC3303           |                    |         | M3303            |                                        |
| 3361          | Low Power FM IF                  | MC3361D, N                    |                   |        |                |         |                | MC3361           |          |        |                 |               |        |                  |                    |         |                  | Samsung<br>MC3361                      |
| 339           | Quad Voltage<br>Comparator       | LM339AF, AN<br>LM339D, F, N   |                   |        | μ <b>A</b> 339 |         |                | LM339/A          | LM339/A  | μPC339 | PM339           | LM339         | CA339  | LM339            |                    |         | LM339            |                                        |
| 3403/<br>3503 | Quad Op Amp                      | MC3403D, F, N<br>MC3505, F, N |                   | μA3403 |                |         |                | MC3403<br>MC3503 |          |        |                 | RM4137        |        | MC3403<br>MC3503 |                    |         | MC3403<br>MC3503 |                                        |

| NUMERIC       | DESCRIPTION                                        | SIGNETICS                                               | ANALOG<br>DEVICES | EXAR   | FAIRCHILD | HITACHI | LINEAR<br>TECH | MOTOROLA           | NATIONAL | NEC    | PMI              | RAY-<br>THEON | RCA     | SGS/<br>THOMSON | SILICON<br>GENERAL | SPRAGUE | TI      | OTHERS                                     |
|---------------|----------------------------------------------------|---------------------------------------------------------|-------------------|--------|-----------|---------|----------------|--------------------|----------|--------|------------------|---------------|---------|-----------------|--------------------|---------|---------|--------------------------------------------|
| 3410/<br>3510 | 10-Bit D/A<br>Converter                            | MC3410F<br>MC3410CF<br>MC3510F                          |                   |        |           |         |                | MC3410/C<br>MC3510 |          |        |                  |               |         |                 |                    |         |         | Harris<br>HI-5610                          |
| 3524          | SMPS Control<br>Circuit                            | SG3524D, F, N                                           |                   | XR3524 |           |         | LT3524         |                    | LM3524   |        |                  |               | CA3524  | SG3524          | SG3524             | ULN3524 | SG3524  | Cherry<br>CS3524<br>Unitrode<br>UC3524     |
| 3524C         | Improved SMPS<br>Control Circuit                   | SG3524C, D, N                                           |                   |        |           |         |                |                    |          |        |                  |               |         |                 |                    | SG3524B |         | Unitrode<br>UC3524A                        |
| 3526          | SMPS                                               | SG3526F, N                                              |                   |        |           |         |                | SG3526             |          |        |                  |               |         |                 | SG3526             | ULN8126 |         | Unitrode<br>UC3526                         |
| 358           | Dual Op Amp                                        | LM358AD, AN<br>LM358D, N<br>NE532D, N                   |                   |        |           | HA17358 |                | LM358/A            | LM358/A  | μPC358 | OP-221           |               | CA358/A | LM358           |                    |         | LM358/A | Sanyo<br>LA6358                            |
| 361           | See 529                                            |                                                         |                   |        |           |         |                |                    |          |        |                  |               |         |                 |                    |         |         |                                            |
| 3842          | SMPS<br>IC                                         | UC3842N, D                                              |                   |        |           |         |                | UC3842AN           |          |        |                  |               |         |                 | SG3842M            |         |         | Unitrode<br>UC3842N/<br>Cherry<br>CS3842AN |
| 387           | See 542                                            |                                                         |                   |        |           |         |                |                    |          |        |                  |               |         |                 |                    |         |         |                                            |
| 393           | Dual Comparator                                    | LM393AFE, AN<br>LM393D, N<br>LM393FE-Sole<br>Source     |                   |        |           | HA17393 |                | LM393/A            | LM393/A  |        |                  |               |         | LM393           |                    |         | LM393/A | Sanyo<br>LA6393                            |
| 398           | Sample-and-Hold<br>Amp                             | LF398D, FE, H, N<br>NE5537D, FE, H, N                   |                   |        | μΑ398     |         | LF398          |                    | LF398    |        | SMP-10           |               |         |                 |                    |         |         | AMD<br>LF398<br>Harris<br>HA2425           |
| 4558          | Dual General<br>Purpose Op Amp                     | NE4558D, FE, N<br>SA4558FE, N<br>SE4558FE, N            |                   | XR4588 |           |         |                | MC4558             |          |        |                  |               | RC4558  |                 |                    |         |         |                                            |
| 5007          | See DAC-08C                                        |                                                         |                   |        |           |         |                |                    |          |        |                  |               |         |                 |                    |         |         |                                            |
| 5008          | See DAC-08E                                        |                                                         |                   |        |           |         |                |                    |          |        |                  |               |         |                 |                    |         |         |                                            |
| 5009          | See DAC-08H                                        |                                                         |                   |        |           |         |                |                    |          |        |                  |               |         |                 |                    |         |         |                                            |
| 5018          | 8-Bit Converter<br>Voltage Out                     | NE5018D, F, N<br>SE5018F                                |                   |        |           |         |                |                    |          |        |                  |               |         |                 |                    |         |         | AMD AM6081 Datel DAC µP88                  |
| 5019          | 8-Bit D/A<br>Converter<br>Voltage Out              | NE5019F, N<br>SE5019F                                   |                   |        |           |         |                |                    |          |        |                  |               |         |                 |                    |         |         | Datel<br>DAC<br>µP8BM                      |
| 5020          | 10-Bit D/A<br>Converter<br>Voltage Out             | NE5020F, N                                              |                   |        |           |         |                |                    |          |        |                  |               |         |                 |                    |         |         | Datel<br>DAC μP10                          |
| 5060          | High-Speed<br>Precision<br>Sample-<br>and-Hold Amp | NE5060F                                                 | AD583             |        |           |         |                |                    |          |        | SMP-10<br>SMP-11 |               |         |                 |                    |         |         | Harris<br>HA2420<br>HA2425<br>HA5320       |
| 5105          | High-Speed<br>Precision<br>Comparator              | NE5105D, N<br>SA5105AN<br>(NE5105AD,<br>AN-sole source) |                   |        |           |         |                |                    |          |        | CMP-05           | RCA805        |         |                 |                    |         |         |                                            |

| NUMERIC | DESCRIPTION                           | SIGNETICS                                                                                                               | ANALOG<br>DEVICES | EXAR         | FAIRCHILD | HITACHI | LINEAR<br>TECH | MOTOROLA        | NATIONAL       | NEC    | PMI   | RAY-<br>THEON | RCA   | SGS/<br>THOMSON | SILICON<br>GENERAL | SPRAGUE          | TI       | OTHERS                                                                |
|---------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|--------------|-----------|---------|----------------|-----------------|----------------|--------|-------|---------------|-------|-----------------|--------------------|------------------|----------|-----------------------------------------------------------------------|
| 5118    | 8-Bit D/A<br>Converter<br>Current Out | NE5118F, N<br>SE5118F                                                                                                   |                   |              |           |         |                |                 |                |        |       |               |       |                 |                    |                  |          | Datel<br>DAC-UP                                                       |
| 5170    | Octal Line Driver                     | NE5170A, N                                                                                                              |                   |              |           |         |                |                 |                |        |       |               |       |                 |                    |                  |          | Unitrode<br>UC5170                                                    |
| 5180    | Octal Line<br>Receiver                | NE5180A, N                                                                                                              |                   |              |           |         |                |                 |                |        |       |               |       |                 |                    |                  |          | Unitrode<br>UC5180                                                    |
| 529     | High-Speed<br>Comparator              | NE529D, F, H, N<br>SE529F, H                                                                                            |                   |              |           |         |                |                 | LM161<br>LM361 |        |       |               |       |                 |                    |                  |          |                                                                       |
| 531     | High Slew Rate Op<br>Amp              | NE531FE, H, N                                                                                                           |                   |              |           |         |                |                 |                |        |       | RC4531        |       |                 |                    |                  |          | Harris<br>HA2515                                                      |
| 532     | See 358                               |                                                                                                                         |                   |              |           |         |                |                 |                |        |       |               |       |                 |                    |                  |          |                                                                       |
| 542     | Low Noise Dual<br>PreAmp              | NE542N                                                                                                                  |                   |              |           |         |                |                 | LM387          |        |       |               |       |                 |                    |                  |          |                                                                       |
| 5517    | See 13600                             |                                                                                                                         |                   |              |           |         |                |                 |                |        |       |               |       |                 |                    |                  |          |                                                                       |
| 5532    | Dual Low Noise Op<br>Amp              | NE5532AFE, AN<br>NE5532D, FE, N<br>SE5532AFE, FE                                                                        |                   | XR5532/<br>A |           |         | ·              |                 |                |        |       | RC5532/A      |       |                 |                    |                  | NE5532/A | Harris<br>HA35102-5                                                   |
| 5533    | Dual Low Noise Op<br>Amp              | NE5533AN<br>NE5533D, N                                                                                                  |                   | XR5533       |           |         |                |                 |                |        |       |               |       |                 |                    |                  | NE5533/A |                                                                       |
| 5534    | Low Noise Op Amp                      | NE5534AD, AN<br>(NE5534AFE-sole<br>source)<br>NE5534D, FE, N<br>SA5534AD, AN<br>SA5534A<br>SE5534AFE, AN<br>SE5534FE, N |                   | XR5534       |           |         |                |                 |                |        | OP-27 | RC5534/A      |       |                 |                    |                  | NE5534/A | Analog<br>Systems<br>MA332<br>Datel<br>AM453-2C<br>Harris<br>HA5101/1 |
| 5537    | See 398                               |                                                                                                                         |                   |              |           |         |                |                 |                |        |       |               |       |                 |                    |                  |          |                                                                       |
| 5539    | Fast Op Amp                           | NE5539D, F, N<br>SE5539, F, H                                                                                           | AD5539            |              |           |         |                |                 |                |        |       |               |       |                 |                    |                  |          | Harris<br>HA2539                                                      |
| 555     | Timer                                 | NE555D, FE, N<br>SA555D, N<br>SE555CN, FE, N                                                                            |                   | XR555        | μA555     | HA17555 |                | NE555<br>MC1455 | LM555          | μPC555 |       | RC555         | CA555 | NE555           |                    |                  | NE555    | Intersil<br>NE555                                                     |
| 556     | Dual Timer                            | NE556D, F, N<br>SA556N<br>SE556CN, F, N                                                                                 |                   |              | μA556     |         |                | NE556<br>MC1456 | LM556          |        |       |               |       | NE556           |                    |                  | NE556    | Samsung<br>NE556                                                      |
| 5560    | SMPS Control<br>Circuit               | NE5560D, F, N<br>SE5560F, N                                                                                             |                   |              |           |         |                |                 | ·              |        |       |               |       |                 |                    | ULN8160<br>*disc |          | Cherry<br>CS5560C<br>IPS *disc<br>IP5560C                             |
| 5561    | SMPS Control<br>Circuit               | NE5561D, FE, N<br>SE5561FE, N                                                                                           |                   | -            |           |         |                |                 |                |        |       |               |       |                 |                    | ULN8161<br>*disc |          | Cherry<br>CS5561<br>IPS *disc<br>IP5561C                              |
| 5568    | SMPS Control<br>Circuit               | NE5568D; N                                                                                                              |                   |              |           |         |                |                 |                |        |       |               |       |                 |                    | ULN8168<br>*disc |          | Cherry<br>CS5568<br>IPS *disc<br>IP5568C                              |

| NUMERIC | DESCRIPTION                           | SIGNETICS                                                                                                          | ANALOG<br>DEVICES | EXAR            | FAIRCHILD       | HITACHI | LINEAR<br>TECH | MOTOROLA | NATIONAL | NEC      | PMI    | RAY-<br>THEON | RCA            | SGS/<br>THOMSON | SILICON<br>GENERAL | SPRAGUE | TI             | OTHERS                                                        |
|---------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|-----------------|---------|----------------|----------|----------|----------|--------|---------------|----------------|-----------------|--------------------|---------|----------------|---------------------------------------------------------------|
| 558     | Quad Timer                            | NE558D, F, N<br>SA558N<br>SE558F, N                                                                                |                   | XR558           |                 |         |                |          |          |          |        |               |                |                 |                    |         |                |                                                               |
| 564     | High Frequency<br>Phase-Locked Loop   | NE564N<br>(NE564D, F-sole<br>source)                                                                               |                   |                 |                 |         |                |          |          |          |        |               |                |                 |                    | ULN8564 |                |                                                               |
| 565     | Phase-Locked Loop                     | NE565D, F, N<br>SE565F, N                                                                                          |                   |                 |                 |         |                | NE565    | LM565    |          |        |               |                |                 |                    |         |                |                                                               |
| 566     | Function Generator                    | NE566D, F, N<br>SE566F, N                                                                                          |                   |                 |                 |         |                |          | LM566    |          |        |               |                |                 |                    |         |                |                                                               |
| 567     | Tone Decoder<br>Phase-Locked Loop     | NE567D, F, FE, N<br>SE567FE, F, N<br>(SE567D-sole<br>source)                                                       |                   | XR567<br>XR2567 |                 |         |                |          | LM567    |          |        |               |                |                 |                    |         |                | MCE<br>MCE-567<br>Samsung<br>LM567                            |
| 571     | Compandor                             | NE571D, F, N<br>(SA571D, F, N-sole<br>source)                                                                      |                   |                 |                 |         |                |          |          | μPC1571C |        |               |                |                 |                    |         |                |                                                               |
| 583     | See 5060                              |                                                                                                                    |                   |                 |                 |         |                |          |          |          |        |               |                |                 |                    |         |                |                                                               |
| 592     | Video Amplifier                       | NE592: D14, D8,<br>F14, F8, H, HD14,<br>HD8, HN14, HN8,<br>N14, N8<br>SA592D8, N8<br>SE592: F14, F8, H,<br>N14, N8 |                   |                 | μ <b>A</b> 592C |         |                | NE592    | LM592    |          |        |               |                |                 |                    |         | NE592<br>TL592 | Intersil<br>NE592                                             |
| 594     | Vacuum Fluorescent,<br>Display Driver | NE594D, F, N<br>SA594D, F, N<br>SE594F, N                                                                          |                   | XR6118          |                 |         |                |          |          |          |        |               |                |                 |                    | ULN6188 |                | Sanyo<br>LB1290<br>Toshiba<br>TD62781                         |
| 6012    | 12-Bit D/A<br>Converter               | AM6012F<br>(AM6012D-sole<br>source)                                                                                |                   | XR3464          |                 |         |                |          | NS8464   |          | DAC312 |               |                |                 |                    |         |                | AMD<br>AM6012<br>Harris<br>HI562A                             |
| 6081    | See 5018                              |                                                                                                                    |                   |                 |                 |         |                |          |          |          |        |               |                |                 |                    |         |                |                                                               |
| 6456    | 1GHz Prescaler                        | SAB6456PN, TD                                                                                                      |                   |                 |                 |         |                |          |          |          |        |               |                |                 |                    |         |                | Siemens<br>SD4211                                             |
| 723     | Precision<br>Voltage<br>Regulator     | μΑ723CD, CF, CN<br>μΑ723F, N<br>SA723CN                                                                            |                   |                 | μA723           | HA17723 |                | MC1723   | LM723    |          |        |               | CA723<br>LM723 | LM723           | SG723              |         | μA723          | Intersil<br>LM723                                             |
| 733     | Differential<br>Video<br>Amp          | μΑ733CF, CN<br>μΑ733F, N                                                                                           |                   |                 | μΑ733           | HA17733 |                | MC1733   | LM733    |          |        |               |                |                 |                    |         | μΑ733          | Intersil<br>µA733                                             |
| 741     | General Purpose<br>Op Amp             | μΑ741CD, CFE, CN<br>μΑ741FE, N<br>SA741CFE, CN                                                                     |                   |                 | μΑ741           | HA17741 |                | MC1741   | LM741    |          | OP-02  |               |                | LM741           | SG741              |         | μÄ741          | Micropower<br>MPOP-02<br>Plessey<br>SL562<br>Samsung<br>LM741 |

Cross Reference Guide by Numeric Listing

#### Cross Reference Guide by Numeric Listing (Continued)

| NUMERIC | DESCRIPTION   | SIGNETICS                                   | ANALOG<br>DEVICES | EXAR | FAIRCHILD | HITACHI | LINEAR<br>TECH | MOTOROLA | NATIONAL | NEC     | PMI            | RAY-<br>THEON | RCA   | SGS/<br>THOMSON | SILICON<br>GENERAL | SPRAGUE | TI     | OTHERS                |
|---------|---------------|---------------------------------------------|-------------------|------|-----------|---------|----------------|----------|----------|---------|----------------|---------------|-------|-----------------|--------------------|---------|--------|-----------------------|
| 747     | Dual Op Amp   | μΑ747CD, CF, CN<br>μΑ747F, N<br>SA747CN     |                   |      | μΑ747     | HA17747 |                | MC1747   | LM747    | μPC1418 | OP-04<br>PM747 | RC747         | CA747 |                 |                    |         | µА747  | Micropower<br>MPOP-04 |
| 75188   | See 1488      |                                             |                   |      |           |         |                |          |          |         |                |               |       |                 |                    |         |        |                       |
| 75189   | See 1489      |                                             |                   |      |           |         |                |          |          |         |                |               |       |                 |                    |         |        |                       |
| 7555    | CMOS<br>TIMER | ICM7555CN, CD<br>ICM7555IN, ID<br>ICM7555MN |                   |      |           |         |                |          | LMC555   |         |                |               |       |                 |                    |         | TLC555 | Intersil-<br>ICM7555  |
| 7820    | See 0820      |                                             |                   |      |           |         |                |          |          |         |                |               |       |                 |                    |         |        |                       |
| 8126    | See 3526      |                                             |                   |      |           |         |                |          |          |         |                |               |       |                 |                    |         |        |                       |
| 8160    | See 5560      |                                             |                   |      |           |         |                |          |          |         |                |               |       |                 |                    |         |        |                       |
| 8161    | See 5561      |                                             |                   |      |           |         |                |          |          |         |                |               |       |                 |                    |         |        |                       |
| 8168    | See 5568      |                                             |                   |      |           |         |                |          |          |         |                |               |       |                 |                    |         |        |                       |
| 8464    | See 6012      |                                             |                   |      |           |         |                |          |          |         |                |               |       |                 |                    |         |        |                       |
| 8564    | See 564       |                                             |                   |      |           |         |                |          |          |         |                |               |       |                 |                    |         |        |                       |

### SO Availability List

#### **Linear Products**

|                |                | <del></del>                   |
|----------------|----------------|-------------------------------|
| PART<br>NUMBER | SMD<br>PACKAGE | DESCRIPTION                   |
| ADC0820D       | SOL-20         | 8-Bit CMOS A/D                |
| *DAC08ED       | SO-16          | 8-Bit D/A Converter           |
| *LF398D        | SO-14          | Sample-and-Hold Amp           |
| LM1870D        | SOL-20         | Stereo Demodulator            |
| LM2901D        | SO-14          | Quad Volt Comparator          |
| LM2903D        | SO-8           | Dual Volt Comparator          |
| LM311D         | SO-8           | Voltage Comparator            |
| LM319D         | SO-14          | High-Speed Dual<br>Comparator |
| LM324AD        | SO-14          | Quad Op Amp                   |
| LM324D         | SO-14          | Quad Op Amp                   |
| LM339D         | SO-14          | Quad Volt Comparator          |
| LM358AD        | SO-8           | Dual Op Amp                   |
| LM358D         | SO-8           | Dual Op Amp                   |
| LM393D         | SO-8           | Dual Comparator               |
| *MC1408-8D     | SO-16          | 8-Bit D/A Converter           |
| MC1458D        | SO-8           | Dual Op Amp                   |
| MC1488D        | SO-14          | Quad Line Driver              |
| MC1489D        | SO-14          | Quad Line Receiver            |
| MC1489AD       | SO-14          | Quad Line Receiver            |
| MC3302D        | SO-14          | Quad Volt Comparator          |
| MC3361D        | SOL-16         | Low Power FM IF               |
| MC3403D        | SO-14          | Quad Low Power Op             |
| 11100-1002     | 00 14          | Amp                           |
| NE4558D        | SO-8           | Dual Op Amp                   |
| *NE5018D       | SOL-24         | 8-Bit D/A Converter           |
| *NE5019D       | SOL-24         | 8-Bit D/A Converter           |
| *NE5036D       | SO-14          | 6-Bit A/D Converter           |
| NE5037D        | SO-16          | 6-Bit A/D Converter           |
| NE5044D        | SO-16          | Prog 7-Channel                |
|                |                | Encoder                       |
| NE5045D        | SO-16          | 7-Channel Decoder             |
| NE5090D        | SOL-16         | Address Relay Driver          |
| NE5105/AD      | SO-8           | High-Speed                    |
|                |                | Comparator                    |
| NE5170A        | PLCC-28        | Octal Line Driver             |
| NE5180A        | PLCC-28        | Octal Line Receiver           |
| NE5204D        | SO-8           | High-Frequency Amp            |
| NE5205D        | SO-8           | High-Frequency Amp            |
| NE521D         | SO-14          | High-Speed Dual               |
|                |                | Comparator                    |
| NE5212D8       | SO-8           | Transimedance                 |
|                |                | Amplifier                     |
| NE522D         | SO-14          | High-Speed Dual               |
|                |                | Comparator                    |
| NE5230D        | SO-8           | Low Voltage Op Amp            |
| NE527D         | SO-14          | High-Speed                    |
|                |                | Comparator                    |
| NE529D         | SO-14          | High-Speed                    |
|                |                | Comparator                    |
| *              |                | ·                             |

| PART<br>Number | SMD<br>PACKAGE | DESCRIPTION                   |
|----------------|----------------|-------------------------------|
| NE532D         | SO-8           | Dual Op Amp                   |
| *NE544D        | SOL-16         | Servo Amp                     |
| *NE5512D       | SO-8           | Dual Hi-Perf Op Amp           |
| *NE5514D       | SOL-16         | Quad Hi-Perf Op Amp           |
| NE5517D        | SO-16          | Dual Hi-Perf Amp              |
| NE5520D        | SOL-16         | LVDT Signal Cond Ckt          |
| *NE5532D       | SOL-16         | Dual Low-Noise Op<br>Amp      |
| *NE5533D       | SOL-16         | Low-Noise Op Amp              |
| NE5534AD       | SO-8           | Low-Noise Op Amp              |
| NE5534D        | SO-8           | Low-Noise Op Amp              |
| NE5537D        | SO-14          | Sample-and-Hold Amp           |
| NE5539D        | SO-14          | Hi-Freq Amp                   |
|                |                | Wideband                      |
| NE555D         | SO-8           | Single Timer                  |
| NE556D         | SO-14          | Dual Timer                    |
| NE5560D        | SO-16          | SMPS Control Ckt              |
| NE5561D        | SO-8           | SMPS Control Ckt              |
| NE5562D        | SOL-20         | SMPS Control Ckt              |
| NE5568D        | SO-8           | SMPS Control Ckt              |
| NE558D         | SOL-16         | Quad Timer                    |
| NE5592D        | SO-14          | Dual Video Amp                |
| NE564D         | SO-16          | Hi-Frequency PLL              |
| *NE565D        | SO-14          | Phase Locked Loop             |
| NE566D         | SO-8           | Function Generator            |
| NE567D         | SO-8           | Tone Decoder PLL              |
| NE568D         | SOL-20         | PLL                           |
| NE571D         | SOL-16         | Compandor                     |
| NE572D         | SOL-16         | Prog Compandor                |
| *NE587D        | SOL-20         | 7 Seq LED Driver              |
| NEGOTE         | 002.20         | (Anode)                       |
| *NE589D        | SOL-20         | 7 Seg LED Driver              |
| 1453095        | 30L-20         | (Cath)                        |
| NE5900D        | SOL-16         | Call Progress Decoder         |
| NE592D14       | SO-14          | Video Amp                     |
| NE592D14       | SO-14<br>SO-8  | Video Amp                     |
| NE592HD14      | SO-14          | Hi-Gain Video Amp             |
| NE592HD8       | SO-8           | Hi-Gain Video Amp             |
| *NE594D        | SOL-20         | Vac Fluor Disp Driver         |
| NE602D         | SO-8           | Double Bal Mixer/             |
| NEGOZE         | 30-0           | Oscillator                    |
| NE604D         | SO-16          | Low Power FM IF               |
| NE605          | SOL-20         | System EM IF System           |
|                |                | FM IF System  Double Balanced |
| NE612D         | SO-8           | Mixer/Oscillator              |
| NE614D         | SO-16          | Low Power FM IF               |
| *PCD3311TD     | SO-16          | System DTMF/Melody            |
| . 32002        |                | Generator                     |

### SO Availability List

| PART<br>NUMBER | SMD<br>PACKAGE | DESCRIPTION           |
|----------------|----------------|-----------------------|
| PCD3312TD      | SO-8           | DTMF/Melody           |
|                |                | Generator With ICC    |
| PCD3315TD      | SOL-28         | Repertory Pulse Dial  |
| PCD3360TD      | SO-16          | Progress Tone Ringer  |
| PCF2100TD      | SOL-28         | LCD Duplex Driver     |
|                |                | (40)                  |
| PCF2111TD      | VSO-40         | LCD Duplex Driver     |
|                |                | (64)                  |
| PCF2112TD      | VSO-40         | LCD Duplex Driver     |
|                |                | (32)                  |
| PCF8570TD      | SO-8           | Static RAM (256 × 8)  |
| PCF8571TD      | SO-8           | 1K Serial RAM         |
| PCF8573TD      | SO-16          | Clock/Timer           |
| PCF8574TD      | SO-16          | Remote I/O Expander   |
| PCF8576TD      | VSO-56         | MUX/Static Driver     |
| PCF8577TD      | VSO-40         | 32-/64-Segment LCD    |
|                |                | Driver                |
| SA5105/AD      | SO-8           | High-Speed            |
|                |                | Comparator            |
| SA5230D        | SO-8           | Low Voltage Op Amp    |
| SA5212D8       | SO-8           | Transimpedance Amp    |
| SA532D         | SO-8           | Dual Op Amp           |
| SA534D         | SO-14          | Dual Op Amp           |
| SA555D         | SO-8           | Single Timer          |
| SA571D         | SOL-16         | Compandor             |
| SA572D         | SOL-16         | Compandor             |
| *SA594D        | SOL-20         | Vac Fluor Disp Driver |
| SA602D         | SO-8           | Double Bal Mixer/     |
|                |                | Oscillator            |
| SA604D         | SO-16          | Lower Power FM IF     |
|                |                | System                |

| PART<br>NUMBER | SMD<br>PACKAGE | DESCRIPTION           |
|----------------|----------------|-----------------------|
| SAA3004TD      | SOL-20         | R/C Transmitter       |
| SG3524D        | SO-16          | SMPS Control Circuit  |
| TDA1001BTD     | SO-16          | Noise Suppressor      |
| TDA1005ATD     | SO-16          | Stereo Decoder        |
| TDA3047TD      | SO-16          | IR Preamp             |
| TDA3048TD      | SO-16          | IR Preamp             |
| TDA5040TD      | SO-8           | Brushless DC Motor    |
|                | 1              | Driver                |
| TDA7010TD      | SO-16          | FM Radio Circuit      |
| TDA7050TD      | SO-8           | Mono/Stereo Amp       |
| TDD1742TD      | SOL-28         | Frequency Synthesizer |
| ULN2003D       | SO-16          | Transistor Array      |
| ULN2004D       | SO-16          | Transistor Array      |
| μA723CD        | SO-14          | Voltage Regulator     |
| μA741CD        | SO-8           | Single Op Amp         |
| μΑ747CD        | SO-14          | Dual Op Amp           |
|                |                |                       |

#### NOTE:

For information regarding additional SO products released since the publication of this document, contact your local Signetics Sales Office.

NOTE:
\*Non-standard pinout.

Ordering Information for Prefixes ADC, AM, AU, CA, DAC, ICM, LF, LM, MC, NE, SA, SE, SG,  $\mu$ A, UC

#### Linear Products

Signetics' Linear integrated circuit products may be ordered by contacting either the local Signetics sales office, Signetics representatives and/or Signetics authorized distributors. A complete listing is located in the back of this manual.

#### Minimum Factory Order:

Commercial Product:

\$1000 per order \$250 per line item per order

#### Military Product:

\$250 per line item per order

Table 1 provides part number information concerning Signetics originated products.

Table 2 is a cross reference of both the old and new package suffixes for all presently existing types, while Tables 3 and 4 provide appropriate explanations on the various prefixes employed in the part number descriptions.

As noted in Table 3, Signetics defines device operating temperature range by the appropriate prefix. It should be noted, however, that an SE prefix (-55°C to +125°C) indicates only the operating temperature range of a device and *not* its military qualification status. The military qualification status of any Linear product can be determined by either looking in the Military Data Manual and/or contacting your local sales office.

Table 1. Part Number Description



1-33

### Ordering Information

**Table 2. Package Descriptions** 

| OLD    | NEW      | PACKAGE<br>DESCRIPTION             |  |  |
|--------|----------|------------------------------------|--|--|
| A, AA  | N        | 14-lead plastic DIP                |  |  |
| A      | N-14     | 14-lead plastic DIP                |  |  |
|        |          | (selected analog                   |  |  |
|        |          | products only)                     |  |  |
| B, BA  | N .      | 16-lead plastic DIP                |  |  |
|        | D        | Microminiature                     |  |  |
|        |          | package (SO)                       |  |  |
| F      | F        | 14-, 16-, 18-, 22-,                |  |  |
|        |          | and 24-lead                        |  |  |
|        |          | ceramic DIP                        |  |  |
|        |          | (Cerdip)                           |  |  |
| I, IK  | 1        | 14-, 16-, 18-, 22-,                |  |  |
|        |          | 28-, and 4-lead ceramic DIP        |  |  |
| к      | н        | 10-lead TO-100                     |  |  |
| L      | Н        | 10-lead high-profile               |  |  |
| -      | ' '      | TO-100 can                         |  |  |
| NA. NX | N        | 24-lead plastic DIP                |  |  |
| Q, R   | o        | 10-, 14-, 16-, and                 |  |  |
| _,     | ~        | 24-lead ceramic                    |  |  |
|        |          | flat                               |  |  |
| T, TA  | Н        | 8-lead TO-99                       |  |  |
| U      | U        | SIP plastic power                  |  |  |
| ٧      | N        | 8-lead plastic DIP                 |  |  |
| XA     | N        | 18-lead plastic DIP                |  |  |
| XC     | N        | 20-lead plastic DIP                |  |  |
| XC     | N        | 22-lead plastic DIP                |  |  |
| XL, XF | N        | 28-lead plastic DIP                |  |  |
|        | A        | PLCC                               |  |  |
|        | EC<br>FE | TO-46 header<br>8-lead ceramic DIP |  |  |
|        | FE       | 8-lead ceramic DIP                 |  |  |

Table 3. Signetics Prefix and Device Temperature

| PREFIX | DEVICE TEMPERATURE<br>RANGE |  |
|--------|-----------------------------|--|
| NE     | 0 to +70°C                  |  |
| SE     | -55°C to +125°C             |  |
| SA     | -40°C to +85°C              |  |

Table 4. Industry Standard Prefix

| Table 4. Illustry Standard Frenk |                          |  |  |  |  |
|----------------------------------|--------------------------|--|--|--|--|
| PREFIX                           | DEVICE FAMILY            |  |  |  |  |
| ADC                              | Linear Industry Standard |  |  |  |  |
| AM                               | Linear Industry Standard |  |  |  |  |
| CA                               | Linear Industry Standard |  |  |  |  |
| DAC                              | Linear Industry Standard |  |  |  |  |
| ICM                              | Linear Industry Standard |  |  |  |  |
| LF                               | Linear Industry Standard |  |  |  |  |
| LM                               | Linear Industry Standard |  |  |  |  |
| MC                               | Linear Industry Standard |  |  |  |  |
| NE                               | Linear Industry Standard |  |  |  |  |
| SA                               | Linear Industry Standard |  |  |  |  |
| SE                               | Linear Industry Standard |  |  |  |  |
| SG                               | Linear Industry Standard |  |  |  |  |
| μΑ                               | Linear Industry Standard |  |  |  |  |
| UC                               | Linear Industry Standard |  |  |  |  |

December 1988 1-34

### Sianetics

### Ordering Information for Prefixes HE, OM, PC, PN, SA, TD, TE

#### **Linear Products**

Signetics' integrated circuit products may be ordered by contacting either the local Signetics sales office, Signetics representatives and/or Signetics authorized distributors.

#### Minimum Factory Order:

Commercial Product:

- \$ 1000 per order
- \$ 250 per line item per order

Table 1 provides part number information concerning Signetics/Philips integrated circuits.

Table 2 provides package suffixes and descriptions for all presently existing types. Letters following the device number not used in Table 2 are considered to be part of the device number.

Table 3 provides explanations on the various prefixes employed in the part number descriptions. As noted in Table 3. Signetics/Philips device operating temperature is defined by the appropriate prefix.

#### **OPERATING TEMPERATURE:**

The third letter of the prefix, in a threeletter prefix, is the temperature designa-

The letters A to F give information about the operating temperature:

- A: Temperature range not specified. See data sheet.
  - e.g. TDA2541N
- B: 0 to +70°C
- e.g. PCB8573PN C: -55°C to +125°C
- e.g. PCC2111PN
- D: -25°C to +70°C
- e.g. PCD8571PN E: -25°C to +85°C
  - e.g. PCE2111PN
- F: -40°C to +85°C
  - e.g. PCF2111PN

#### Table 1. Part Number Description



Table 2. Package Description

| SUFFIX | PACKAGE DESCRIPTION                                   |  |  |
|--------|-------------------------------------------------------|--|--|
| PN     | 8-, 14-, 16-, 18-, 20-, 24-, 28-, 40-lead plastic DIP |  |  |
| TD     | Microminiature Package (SO)                           |  |  |
| DF     | 14-, 16-, 18-, 22-, 24-lead ceramic DIP               |  |  |
| U      | Single in-line plastic (SIP) and SIP power packages   |  |  |

Table 3. Device Prefix

| PREFIX | DEVICE FAMILY   |
|--------|-----------------|
| HEx    | CMOS circuit    |
| OM     | Linear circuit  |
| PCx    | CMOS circuit    |
| PNx    | NMOS circuit    |
| SAx    | Digital circuit |
| TDx    | Linear circuit  |
| TEx    | Linear circuit  |



# Signetics Section 2 Quality and Reliability

**Linear Products** 

2

#### INDEX

| Signetics Zero Defects Program      | 2-3 |
|-------------------------------------|-----|
| Linear Division Linear Process Flow | 2-7 |



### Quality and Reliability

**Linear Products** 

### SIGNETICS' ZERO DEFECTS PROGRAM

In recent years, American industry has demanded increased product quality of its IC suppliers in order to meet growing international competitive pressures. As a result of this quality focus, it is becoming clear that what was once thought to be unattainable — zero defects — is, in fact, achievable.

The IC supplier committed to a standard of zero defects provides a competitive advantage to today's electronics OEM. That advantage can be summed up in four words: reduced cost of ownership. As IC customers look beyond purchase price to the total cost of doing business with a vendor, it is apparent that the quality-conscious supplier represents a viable cost reduction resource. Consistently high quality circuits reduce requirements for expensive test equipment and personnel, and allow for smaller inventories, less rework, and fewer field failures.

#### REDUCING THE COST OF OWNERSHIP THROUGH TOTAL QUALITY PERFORMANCE

Quality involves more than just IC's that work. It also includes cost-saving advantages that come with error-free service — on-time delivery of the right quantity of the right product at the agreed-upon price. Beyond the product, you want to know you can place an order and feel confident that no administrative problems will arise to tie up your time and personnel.

Today, as a result of Signetics' growing appreciation of the concern with cost of ownership, our quality improvement efforts extend out from the traditional areas of product conformance into every administrative function, including order entry, scheduling, delivery, shipping, and invoicing. Driving this process is a Corporate Quality Improvement Team, comprised of the president and his staff, which oversees the activities of 30 other Quality Improvement Teams throughout the company.

#### LINEAR PRODUCT QUALITY

Signetics has put together a winning process for the manufacturing of Linear Integrated Circuits. The circuits produced by our Linear Division must meet rigid criteria as defined in our design rules and as evaluated through product characterization over the device operating temperature range.

December 1988

Product conformance to specification is measured throughout the manufacturing cycle. Signetics calls the first submittal to a Product or Quality Assurance gate our Estimated Process Quality or EPQ. It is an internal measure used to drive our Quality Improvement Programs toward our goal of Zero Defects. All product acceptance sampling plans have zero as their acceptance criteria. Only shipments that demonstrate zero defects during these acceptance tests may be shipped to our customers. This is in accordance with our commitment to our Zero Defect policy.

Our standard is Zero Defects and our customers' statistics and awards for outstanding product quality demonstrate our advance toward this goal. Nowhere is this more evident than at our Electrical and Visual-Mechanical Outgoing Product Assurance inspection gates. Over the past eight years, the measured defect level at the first submission to Electrical Product Assurance for Linear products has dropped from over 4000PPM (0.4%) to under 50PPM (0.005%) (See Figure 1a). Similarly our Visual-Mechanical (body defects, lead bend, etc.) defect level has improved remarkably (see Figure 1b). The results from our Quality Improvement Program have allowed Signetics to take the industry leadership position with its Zero Defects Limited Warranty policy. No longer is it necessary to negotiate a mutually acceptable AQL between buyer and Signetics. Signetics will replace any lot in which a customer finds one verified defective part.

### QUALITY DATABASE REPORTING SYSTEM — QA05

The capabilities of our manufacturing process are measured and the results are recorded through our corporate-wide QA05 database system. The QA05 system collects the results on all finished lots and feeds this data back to concerned organizations where appropriate corrective actions can be taken. The QA05 reports Estimated Process Quality (EPQ) data which are the sample inspection results for first submittal lots to Quality Assurance inspection for electrical, visual/mechanical, hermeticity, and documentation. Data from this system is available upon request and is distributed routinely to our customers who have formally adopted our Ship-to-Stock program.

# CUSTOMER/VENDOR COOPERATION IS AT THE HEART OF ZERO DEFECTS AND REDUCED COSTS

Working to a zero defects standard requires that emphasis be consistently placed, not on "catching" defects, but on preventing them from ever occurring. This strong preventive focus, which demands that quality be "built-in" rather than "inspected in," includes a much greater attention to ongoing communication on quality-related issues. At Signetics, a focus on this cooperative approach has resulted in better service to all customers and the development of two innovative customer/vendor programs: Ship-to-Stock and Self-Qual.

#### Signetics' Ship-to-Stock Program

Ship-to-Stock is a joint program between Signetics and a customer which formally certifies specific parts to go directly into inventory or to the assembly line from the customer's receiving dock without incoming inspection. This program was developed at the request of several major customers after they had worked with us and had a chance to experience the data exchange and joint corrective action that occurs as part of our quality improvement program.

The key elements of the Ship-to-Stock program are:

- Signetics and customer agree on a list of products to be certified, complete device correlation, and sign a specification
- The product Estimated Product Quality (EPQ) must be 300ppm or less for the past 3 months
- Signetics will share Quality (QA05) and Reliability data on a regular basis.
- Signetics will alert Ship-to-Stock customers of any changes in quality or reliability which could adversely impact their product.

Any customer interested in the benefits of the Ship-to-Stock program should contact his local Signetics sales office for a brochure and further details.

As a result of their participation in the Ship-to-Stock Program, many of our customers have eliminated costly incoming testing on selected ICs. We will work together with any customer interested to establish a Ship-to-Stock Program, and identify the products to be included in the program and finalize all neces-





sary terms and conditions. From that point, the specified products can go directly from the receiving dock to the assembly line or into inventory. Signetics then provides, free of charge, monthly reports on those products.

In our efforts to continually reduce cost of ownership, we are now using the experience we have gained with Ship-to-Stock to begin developing a Just-in-Time Program. With Just-in-Time, products will be delivered to the receiving dock just as they are needed, permit-

ting continuous-flow manufacturing and eliminating the need for expensive inventories.

#### Signetics Self-Qual Program

Like Ship-to-Stock, our Self-Qual Program employs a cooperative approach based on ongoing information exchange. At Signetics, formal qualification procedures are required for all new or changed materials, processes, products, and facilities. Prior to 1983, we created our qualification programs independently. Our major customers would then test samples to confirm our findings. Now, under the new Self-Qual Program, customers can be directly involved in the pregualification stage. When we feel we have a promising enhancement to offer, customers will be invited to participate in the development of the qualification plan. This eliminates the need to duplicate expensive qualification testing and also adds another dimension to our ongoing efforts to build in quality.

### WE WANT TO WORK WITH YOU

At Signetics, we know that our success depends on our ability to support all our customers with the defect-free, higher density, higher performance products needed to compete effectively in today's demanding business environment. To achieve this goal, quality in another arena — that of communications — is vital. Here are some specific ways we can maintain an ongoing dialogue and information exchange between your company and ours on the quality issue:

- Periodical face-to-face exchanges of data and quality improvement ideas between the customer and Signetics can help prevent problems before they occur.
- Test correlation data is very useful. Line pull information and field failure reports also help us improve product performance.
- When a problem occurs, provide us as soon as possible with whatever specific data you have. This will assist us in taking prompt corrective action.

Quality products are, in large measure, the result of quality communication. By working together, by opening up channels through which we can talk openly to each other, we will insure the creation of the innovative, reliable, cost effective products that help insure a competitive edge.

### QUALITY AND RELIABILITY ASSURANCE

Signetics' Linear Division Quality and Reliability Assurance Department is involved in all stages of the production of our Linear ICs:

- Product Design and Process Development
- Wafer Fabrication
- Assembly
- Inspection and Test
- Product Reliability Monitoring
- Customer liaison

The result of this continual involvement at all stages of production enables us to provide feedback to refine present and future designs, manufacturing processes, and test methodology to enhance both the quality and reliability of the products delivered to our customers.

### RELIABILITY BEGINS WITH THE DESIGN

Quality and reliability must begin with design. No amount of extra testing or inspection will produce reliable ICs from a design that is inherently unreliable. Signetics follows very strict design and layout practices with its circuits. To eliminate the possibility of metal migration, current density in any path cannot exceed 5 × 10<sup>5</sup> amps/cm<sup>2</sup>. Layout rules are followed to minimize the possibility of shorts, circuit anomalies, and SCR type latch-up effects. All circuit designs are computerchecked using the latest CAD software for adherence to design rules. Simulations are performed for functionality and parametric performance over the full operating ranges of voltage and temperature before going to production. These steps allow us to meet device specifications not only the first time, but also every time thereafter.

#### PRODUCT CHARACTERIZATION

Before a new design is released, the characterization phase is completed to insure that the distribution of parameters resulting from lot-to-lot variations is well within specified limits. Such extensive characterization data also provides a basis for identifying unique application-related problems which are not part of normal data sheet guarantees.

### RELIABILITY MEASUREMENT PROGRAMS

Signetics has developed comprehensive product and process qualification programs to assure that its customers are receiving highly reliable products for their critical applications. Additionally, ongoing reliability monitoring programs, SURE III and Product Monitor, sample standard production product on a regularly established basis (see Table I below).

#### **DESCRIPTION OF STRESSES**

SHTL — Static High Temperature Life: SHTL stressing applies static DC bias to the device. This has specific merit in detecting ionic contamination problems which require continuous uninterrupted bias to drive contaminants to the silicon surface. DHTL stressing is not as effective in detecting such problems because the bias continuously

changes, intermittently generating and healing the problem.

HTSL — High Temperature Storage Life: This stress exposes the parts to elevated temperatures (150°C – 175°C) with no applied bias.

THBS — Biased Temperature-Humidity, Static: This accelerated temperature and humidity bias stress is performed at 85°C and 85% relative humidity (85°C/85% RH).

TMCL — Temperature Cycling, Air-to-Air: The device is cycled between the specified upper and lower temperature without power in an air or nitrogen environment. Normal temperature extremes are -65°C and +150°C with a minimum 10 minute dwell and 5 minute transition per Mil-STD-883C, Method 1010.5, Condition C. This is a good test to measure the overall package to die mechanical compatibility, because the thermal expansion coefficients of the plastic are normally very much higher than those of the die and leadframe.

PPOT — Pressure Pot: This stress exposes the devices to saturated steam at elevated temperature and pressure. The standard condition is 20 PSIG which occurs at a temperature of 127°C and 100% RH. The stress is used to test the moisture resistance of plastic encapsulated devices. Because the steam environment has an unlimited supply of moisture and ample temperature to catalyze thermally activated events, it is effective at detecting corrosion problems, contamination in-

Table I. RELIABILITY ASSURANCE PROGRAMS

| RELIABILITY FUNCTION      | TYPICAL STRESS                                                                                                                                                            | FREQUENCY                                                                  |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| New Process Qualification | High Temperature Operating Life Biased Temperature-Humidity, Static High Temperature Storage Life Pressure Pot Temperature Cycle                                          | Each new wafer fab process                                                 |
| New Product Qualification | High Temperature Operating Life Biased Temperature-Humidity, Static High Temperature Storage Life Pressure Pot Temperature Cycle Electrostatic Discharge Characterization | Each new product                                                           |
| SURE III                  | High Temperature Operating Life Biased Temperature-Humidity, Static High Temperature Storage Life Pressure Pot Temperature Cycle Thermal Shock                            | Each fab process family, every four weeks                                  |
| Product Monitor           | Pressure Pot<br>Thermal Shock                                                                                                                                             | Each package type and technology family at each assembly plant, every week |

duced leakage problems, and general glassivation stability and integrity.

TMSK — Thermal Shock, Liquid-to-Liquid: Similar to TMCL, however, heating and cooling are done by immersing the units in hot and cold inert liquid. Temperature extremes are -65°C to +150°C with a minimum 5 minute dwell and less than 10 second transition per Mil-STD-883C, Method 1011.4, Condition C. Since heat transfer by conduction is generally much faster than by convection, the liquid-based thermal shock causes more rapid temperature changes in the part.

#### PRODUCT QUALIFICATION

Linear products are subjected to rigorous qualification procedures for all new products or redesigns to current products. Qualification testing consists of:

- High Temperature Operating Life:
   T<sub>J</sub> = 150°C, 1000 hours, static bias
- High Temperature Storage Life:
   T<sub>.I</sub> = 175°C, 1000 hours, unbiased
- Temperature Humidity Biased Life: 85°C, 85% relative humidity, 1000 hours, static bias
- Pressure Cooker:
   20 psig, 127°C, 168 hours, unbiased
- Temperature Cycle:

   65°C to +150°C, 500 cycles, 10
   minute dwell, air to air, unbiased

Formal qualification procedures are required for all new or changed products, processes, and facilities. These procedures ensure the high level of product reliability our customers expect. New facilities are qualified by corporate groups as well as by the quality organizations of specific units that will operate in the facility. After qualification, products manufactured by the new facility are subjected to highly accelerated environmental stresses to ensure that they can meet rigorous failure rate requirements. New or changed processes are similarly qualified.

### ONGOING RELIABILITY ASSESSMENT PROGRAMS

#### The SURE Program

The SURE (Systematic and Uniform Reliability Evaluation) program audits products from each of Signetics Linear Division's process families: Bipolar Junction, Single Layer Metal, Dual Layer Metal, Gold-Doped and Schottky; Oxide Isolated and ACMOS, under a variety of accelerated stress conditions. This program, first introduced in 1964, has evolved to suit changing product complexities and performance requirements.

#### The Audit Program

Samples are selected from each process family every four weeks and are subjected to each of the following stresses:

- High Temperature Operating Life:
   T<sub>J</sub> = 150°C, 1000 hours, static bias
- Temperature Humidity Biased Life: 85°C, 85% relative humidity, 1000 hours, static bias
- Pressure Cooker:
   20 psig, 127°C, 72 hours, unbiased
- Thermal Shock:

   65°C to +150°C, 300 cycles, 5 minute
   dwell, liquid-to-liquid, unbiased
- Temperature Cycling:
   -65°C to +150°C, 1000 cycles, 10 minute dwell, air-to-air, unbiased

#### The Product Monitor Program

In addition, each Signetics assembly plant performs Pressure Cooker and Thermal Shock SURE Product Monitor stresses on a weekly basis on each molded package by pin count per the same conditions as the SURE Program.

#### **Product Reliability Reports**

The data from these test matrices provides a basic understanding of product capability, an indication of major failure mechanisms, and an estimated failure rate resulting from each stress. This data is compiled periodically and is available to customers upon request.

Many customers use this information in lieu of running their own qualification tests, thereby eliminating time-consuming and costly additional testing.

#### Reliability Engineering

In addition to the product performance monitors encompassed in the Linear SURE program, Signetics' Corporate and Division Reliability Engineering departments sustain a broad range of evaluation and qualification activities.

Included in the engineering process are:

- Evaluation and qualification of new or changed materials, assembly/wafer-fab processes and equipment, product designs, facilities, and subcontractors.
- Device or generic group failure rate studies.
- Advanced environmental stress development.
- Failure mechanism characterization and corrective action/prevention reporting.

The environmental stresses utilized in the engineering programs are similar to those utilized for the SURE monitor; however, more highly-accelerated conditions and extended durations typify these engineering projects. Additional stress systems such as biased pressure pot, power-temperature cycling, and cycle-biased temperature-humidity, are also included in some evaluation programs.

#### Failure Analysis

The SURE Program and the Reliability Engineering Program both include failure analysis activities and are complemented by corporate, divisional, and plant failure analysis departments. These engineering units provide a service to our customers who desire detailed failure analysis support, who in turn provide Signetics with the technical understanding of the failure modes and mechanisms actually experienced in service. This information is essential in our ongoing effort to accelerate and improve our understanding of product failure mechanisms and their prevention.

#### LINEAR DIVISION LINEAR PROCESS FLOW



### SIGNETICS' MANUFACTURING FACILITIES

Signetics, as part of a multinational corporation, utilizes manufacturing facilities for wafer fabrication, package assembly, and test in three states and three overseas countries as shown in Table II. All wafer fabrication is performed in Signetics operated fabs which report to the Vice President of Die Manufacturing Operations (DMO) in Sunnyvale. Similarly, Signetics Assembly operations in Utah, Korea, and Thailand, report to the Vice President of Assembly Manufacturing Operations (AMO). Assembly subcontractors, Pebei and Anam, are scheduled and controlled through the AMO organization. Assembly subcontractors process all product to Signetics' specifications and materials. Signetics has on-site

quality assurance personnel at each subcontractor to audit assembly processes and procedures.

All Signetics Linear products are electrically tested in Signetics operated facilities. These facilities report to the manufacturing organization (DMO or AMO) operating the facility at which they are located.

Table II. Signetics' Linear Product Manufacturing Facilities

| WAFER FABRICATION FACILITIES |                             |                                              |                          |  |  |
|------------------------------|-----------------------------|----------------------------------------------|--------------------------|--|--|
| Designation                  | Location                    | Process Families                             |                          |  |  |
| Fab 01                       | ab 01 Sunnyvale, California |                                              | 01 Sunnyvale, California |  |  |
| Fab 09                       | Orem, Utah                  | Bipolar Gold Doped                           |                          |  |  |
| Fab 16                       | Sunnyvale, California       | Oxide Isolated                               |                          |  |  |
| Fab 21                       | Orem, Utah                  | Bipolar Schottky                             |                          |  |  |
| Fab 22                       | Albuquerque, New Mexico     | ACMOS                                        |                          |  |  |
| ASSEMBLY FACILITY            | IES                         |                                              |                          |  |  |
| Designation                  | Location                    | Package                                      |                          |  |  |
| SigKor                       | Seoul, Korea                | DIP, SO, and PLCC                            |                          |  |  |
| SigThai                      | Bangkok, Thailand           | DIP and CERDIP                               |                          |  |  |
| Orem                         | Orem, Utah                  | Military "Jan" Hermetic                      |                          |  |  |
| Pebei                        | Kaohsiung, Taiwan           | so                                           |                          |  |  |
| Anam                         | Seoul, Korea                | SO and Metal Can                             |                          |  |  |
| TEST FACILITIES              |                             |                                              |                          |  |  |
| Designation                  | Location                    | Package                                      |                          |  |  |
| TA03                         | Sunnyvale, California       | Wafer Sort, Final Test and Quality Assurance |                          |  |  |
| SigKor                       | Seoul, Korea                | Final Test and Quality Assurance             |                          |  |  |
| SigThai                      | Bangkok, Thailand           | Final Test and Quality<br>Assurance          |                          |  |  |
| Sacto                        | Sacramento, California      | Military Final Test and<br>Quality Assurance |                          |  |  |

#### SYMBOLIZATION INFORMATION

Signetics' Linear Division products are symboled with the following information on each package:

- Signetics' Logo
- Product Identification and Package Designator
- Traceability Code\*
- Assembly Date and Plant Codes\*
- Product Revision Level\*
- SUPR II B Processing Code (if applicable)
- \* May appear on the backside of SO 8, 14 & 16 lead packages due to space limitations on topside symbol.

#### Example:

S NF5534N line 1 FBW5491 line 2 8901VCB line 3

Line 1:

S = Signetics' Logo

NE5534 = Product type designation

N = Package type:

N = Dual-in-Line Plastic

F = Dual-in-Line CerDip

D = Small Outline (SO) Surface Mount

A = Plastic Leaded Chip Carrier (PLCC)

E or H = Metal Header

Line 2:

FBW5491 = 7 character Traceability Code assigned to each

Assembly Lot which maintains product

traceability back to the Wafer Fabrication.

(May be truncated on SO-8 and metal headers.)

Line 3:

8901 = Assembly Date Code (YYWW) specifies the year (YY)

(YYWW) and week number (WW) that begins the 4 week

assembly period during which the product was

manufactured. Thus, 8901 indicates that the

product was packaged during the first four weeks of 1989. The first digit of the year may be

omitted on some packages: 901.

V = Assembly Plant Code which indicates the assembly facility in which the finished product was packaged.

Assembly Plants Codes are:

V = Signetics Bangkok, Thailand

K = Signetics Seoul, Korea

B = Philips Kaohsiung, Taiwan

L = Anam Seoul, Korea C = Product Revision Level

B = SUPR II B Burn-in Processing Code (if present)

indicates that the product was processed through 100% SUPR II B Burn-in for 21 hours

under biased operation at a junction temperature (Tj) of 155°C



**Linear Products** 

### Section 3 Small Area Networks

#### **INDEX**

| Introduction to I <sup>2</sup> C I <sup>2</sup> C Bus Specification                                   |  |
|-------------------------------------------------------------------------------------------------------|--|
| AN168 The Inter-Integrated Circuit (I <sup>2</sup> C) Serial Bus: Theory and Practical Considerations |  |

### Introduction to I<sup>2</sup>C

#### **Linear Products**

#### THE I2C CONCEPT

The Inter-IC bus (I<sup>2</sup>C) is a 2-wire serial bus designed to provide the facilities of a small area network, not only between the circuits of one system, but also between different systems; e.g., teletext and tuning.

Philips/Signetics manufactures many devices with built-in I<sup>2</sup>C interface capability, any of which can be connected in a system by simply "clipping" it to the I<sup>2</sup>C bus. Hence, any collection of these devices around the I<sup>2</sup>C bus is known as "clips."

The I<sup>2</sup>C bus consists of two bidirectional lines: the Serial Data (SDA) line and the Serial Clock (SCL) line. The output stages of devices connected to the bus (these devices could be NMOS, CMOS, I<sup>2</sup>C, TTL, ...) must have an open-drain or open-collector in order to perform the wired-AND function. Data on

the I<sup>2</sup>C bus can be transferred at a rate up to 100kbits/sec. The physical bus length is limited to 13 feet and the number of devices connected to the bus is solely dependent on the limiting bus capacitance of 400pF.

The inherent synchronization process, built into the  $\rm I^2C$  bus structure using the wired-AND technique, not only allows fast devices to communicate with slower ones, but also eliminates the "Carrier Sense Multiple Access/Collision Detect" (CSMA/CD) effect found in some local area networks, such as Ethernet

Master-slave relationships exist on the I<sup>2</sup>C bus; however, there is no central master. Therefore, a device addressed as a slave during one data transfer could possibly be the master for the next data transfer. Devices are

also free to transmit or receive data during a transfer

To summarize, the I<sup>2</sup>C bus eliminates interfacing problems. Since any peripheral device can be added or taken away without affecting any other devices connected to the bus, the I<sup>2</sup>C bus enables the system designer to build various configurations using the same basic architecture.

Application areas for the i<sup>2</sup>C bus include: Video Equipment

Audio Equipment Computer Terminals Home Appliances Telephony Automotive

Instrumentation Industrial Control

### I<sup>2</sup>C Bus Specification

#### **Linear Products**

#### INTRODUCTION

For 8-bit applications, such as those requiring single-chip microcomputers, certain design criteria can be established:

- A complete system usually consists of at least one microcomputer and other peripheral devices, such as memories and I/O expanders.
- The cost of connecting the various devices within the system must be kept to a minimum.
- Such a system usually performs a control function and does not require high-speed data transfer.
- Overall efficiency depends on the devices chosen and the interconnecting bus structure.

In order to produce a system to satisfy these criteria, a serial bus structure is needed. Although serial buses don't have the throughput capability of parallel buses, they do require less wiring and fewer connecting pins. However, a bus is not merely an interconnecting wire, it embodies all the formats and procedures for communication within the system.

Devices communicating with each other on a serial bus must have some form of protocol which avoids all possibilities of confusion, data loss and blockage of information. Fast devices must be able to communicate with slow devices. The system must not be dependent on the devices connected to it, otherwise modifications or improvements would be impossible. A procedure has also to be resolved to decide which device will be in control of the bus and when. And if different devices with different clock speeds are connected to the bus, the bus clock source must be defined.

All these criteria are involved in the specification of the I<sup>2</sup>C bus.

#### THE I2C BUS CONCEPT

Any manufacturing process (NMOS, CMOS, I<sup>2</sup>L) can be supported by the I<sup>2</sup>C bus. Two wires (SDA – serial data, SCL – serial clock) carry information between the devices connected to the bus. Each device is recognized by a unique address – whether it is a microcomputer, LCD driver, memory or keyboard interface – and can operate as either a transmitter or receiver, depending on the function of the device. Obviously an LCD driver is only

a receiver, while a memory can both receive and transmit data. In addition to transmitters and receivers, devices can also be considered as masters or slaves when performing data transfers (see Table 1). A master is the device which initiates a data transfer on the bus and generates the clock signals to permit that transfer. At that time, any device addressed is considered a slave.

The I<sup>2</sup>C bus is a multi-master bus. This means that more than one device capable of controlling the bus can be connected to it. As masters are usually microcomputers, let's consider the case of a data transfer between two microcomputers connected to the I<sup>2</sup>C bus (Figure 1). This highlights the master-slave and receiver-transmitter relationships to be found on the I<sup>2</sup>C bus. It should be noted that these relationships are not permanent, but only depend on the direction of data transfer at that time. The transfer of data would follow in this way:

- Suppose microcomputer A wants to send information to microcomputer B
  - microcomputer A (master) addresses microcomputer B (slave)
  - microcomputer A (master transmitter) sends data to microcomputer B (slave receiver)
  - microcomputer A terminates the transfer.
- If microcomputer A wants to receive information from microcomputer B

- microcomputer A (master) addresses microcomputer B (slave)
- microcomputer A (master receiver) receives data from microcomputer B (slave transmitter)
- microcomputer A terminates the transfer.

Even in this case, the master (microcomputer A) generates the timing and terminates the transfer.

The possibility of more than one microcomputer being connected to the <sup>12</sup>C bus means that more than one master could try to initiate a data transfer at the same time. To avoid the chaos that might ensue from such an event, an arbitration procedure has been developed. This procedure relies on the wired-AND connection of all devices to the <sup>12</sup>C bus.

If two or more masters try to put information on to the bus, the first to produce a one when the other produces a zero will lose the arbitration. The clock signals during arbitration are a synchronized combination of the clocks generated by the masters using the wired-AND connection to the SCL line (for more detailed information concerning arbitration see Arbitration and Clock Generation).

Generation of clock signals on the I<sup>2</sup>C bus is always the responsibility of master devices; each master generates its own clock signals when transferring data on the bus. Bus clock signals from a master can only be altered when they are stretched by a slow slave



Table 1. Definition of I<sup>2</sup>C Bus Terminology

| TERM            | DESCRIPTION                                                                                                                                             |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transmitter     | The device which sends data to the bus                                                                                                                  |
| Receiver        | The device which receives data from the bus                                                                                                             |
| Master          | The device which initiates a transfer, generates clock signals and terminates a transfer                                                                |
| Slave           | The device addressed by a master                                                                                                                        |
| Multi-master    | More than one master can attempt to control the bus at the same time without corrupting the message                                                     |
| Arbitration     | Procedure to ensure that if more than one master simultaneously tries to control the bus, only one is allowed to do so and the message is not corrupted |
| Synchronization | Procedure to synchronize the clock signals of two or more devices                                                                                       |







3-5

device holding down the clock line or by another master when arbitration takes place.

#### **GENERAL CHARACTERISTICS**

Both SDA and SCL are bidirectional lines, connected to a positive supply voltage via a pull-up resistor (see Figure 2). When the bus is free, both lines are High. The output stages of devices connected to the bus must have an open-drain or open-collector in order to perform the wired-AND function. Data on the I<sup>2</sup>C bus can be transferred at a rate up to 100kbit/s. The number of devices connected to the bus is solely dependent on the limiting bus capacitance of 400pF.

#### **BIT TRANSFER**

Due to the variety of different technology devices (CMOS, NMOS, I²L) which can be connected to the I²C bus, the levels of the logical 0 (Low) and 1 (High) are not fixed and depend on the appropriate level of V<sub>DD</sub> (see Electrical Specifications). One clock pulse is generated for each data bit transferred.

#### **Data Validity**

The data on the SDA line must be stable during the High period of the clock. The High or Low state of the data line can only change when the clock signal on the SCL line is Low (Figure 3).

#### Start and Stop Conditions

Within the procedure of the I<sup>2</sup>C bus, unique situations arise which are defined as start and stop conditions (see Figure 4).

A High-to-Low transition of the SDA line while SCL is High is one such unique case. This situation indicates a start condition.

A Low-to-High transition of the SDA line while SCL is High defines a stop condition.

Start and stop conditions are always generated by the master. The bus is considered to be busy after the start condition. The bus is considered to be free again a certain time after the stop condition. This bus free situation will be described later in detail.

Detection of start and stop conditions by devices connected to the bus is easy if they possess the necessary interfacing hardware. However, microcomputers with no such interface have to sample the SDA line at least twice per clock period in order to sense the transition.

#### TRANSFERRING DATA

#### **Byte Format**

Every byte put on the SDA line must be 8 bits long. The number of bytes that can be transmitted per transfer is unrestricted. Each byte must be followed by an acknowledge bit.





Data is transferred with the most significant bit (MSB) first (Figure 5). If a receiving device cannot receive another complete byte of data until it has performed some other function, for example, to service an internal interrupt, it can hold the clock line SCL Low to force the transmitter into a wait state. Data transfer then continues when the receiver is ready for another byte of data and releases the clock line SCL.

In some cases, it is permitted to use a different format from the I<sup>2</sup>C bus format, such as CBUS compatible devices. A message which starts with such an address can be terminated by the generation of a stop condition, even during the transmission of a byte. In this case, no acknowledge is generated.

#### Acknowledge

Data transfer with acknowledge is obligatory. The acknowledge-related clock pulse is generated by the master. The transmitting device releases the SDA line (High) during the acknowledge clock pulse.

The receiving device has to pull down the SDA line during the acknowledge clock pulse so that the SDA line is stable Low during the high period of this clock pulse (Figure 6). Of course, setup and hold times must also be taken into account and these will be described in the Timing section.

Usually, a receiver which has been addressed is obliged to generate an acknowledge after each byte has been received (except when the message starts with a CBUS address.

When a slave receiver does not acknowledge on the slave address, for example, because it is unable to receive while it is performing some real-time function, the data line must be left High by the slave. The master can then generate a STOP condition to abort the transfer.

If a slave receiver does acknowledge the slave address, but some time later in the transfer cannot receive any more data bytes, the master must again abort the transfer. This is indicated by the slave not generating the acknowledge on the first byte following. The

slave leaves the data line High and the master generates the STOP condition.

In the case of a master receiver involved in a transfer, it must signal an end of data to the slave transmitter by not generating an acknowledge on the last byte that was clocked out of the slave. The slave transmitter must release the data line to allow the master to generate the STOP condition.

### ARBITRATION AND CLOCK GENERATION

#### Synchronization

All masters generate their own clock on the SCL line to transfer messages on the I<sup>2</sup>C bus. Data is only valid during the clock High period on the SCL line; therefore, a defined clock is needed if the bit-by-bit arbitration procedure is to take place.

Clock synchronization is performed using the wired-AND connection of devices to the SCL LINE. This means that a High-to-Low transi-





tion on the SCL line will affect the devices concerned, causing them to start counting off their Low period. Once a device clock has gone Low it will hold the SCL line in that state until the clock High state is reached (Figure 7). However, the Low-to-High change in this device clock may not change the state of the SCL line if another device

clock is still within its Low period. Therefore, SCL will be held Low by the device with the longest Low period. Devices with shorter Low periods enter a High wait state during this time.

When all devices concerned have counted off their Low period, the clock line will be released and go High. There will then be no difference between the device clocks and the state of the SCL line and all of them will start counting their High periods. The first device to complete its High period will again pull the SCL line Low.

In this way, a synchronized SCL clock is generated for which the Low period is determined by the device with the longest clock Low period while the High period on SCL is determined by the device with the shortest clock High period.

#### Arbitration

Arbitration takes place on the SDA line in such a way that the master which transmits a High level, while another master transmits a Low level, will switch off its DATA output stage since the level on the bus does not correspond to its own level.

Arbitration can carry on through many bits. The first stage of arbitration is the comparison of the address bits. If the masters are each trying to address the same device, arbitration continues into a comparison of the data. Because address and data information is used on the I<sup>2</sup>C bus for the arbitration, no information is lost during this process.

A master which loses the arbitration can generate clock pulses until the end of the byte in which it loses the arbitration.

If a master does lose arbitration during the addressing stage, it is possible that the winning master is trying to address it. Therefore, the losing master must switch over immediately to its slave receiver mode.

Figure 8 shows the arbitration procedure for two masters. Of course more may be involved, depending on how many masters are connected to the bus. The moment there is a difference between the internal data level of the master generating DATA 1 and the actual level on the SDA line, its data output is switched off, which means that a High output level is then connected to the bus. This will not affect the data transfer initiated by the winning master. As control of the I<sup>2</sup>C bus is decided solely on the address and data sent by competing masters, there is no central master, nor any order of priority on the bus.

#### Use of the Clock Synchronizing Mechanism as a Handshake

In addition to being used during the arbitration procedure, the clock synchronization mechanism can be used to enable receiving devices to cope with fast data transfers, either on a byte or bit level.

On the byte level, a device may be able to receive bytes of data at a fast rate, but needs more time to store a received byte or prepare another byte to be transmitted. Slave devices can then hold the SCL line Low, after reception and acknowledge of a byte, to force the master into a wait state until the slave is ready for the next byte transfer in a type of handshake procedure.

On the bit level, a device such as a microcomputer without a hardware I<sup>2</sup>C interface on-chip can slow down the bus clock by extending each clock Low period. In this way, the speed of any master is adapted to the internal operating rate of this device.

#### **FORMATS**

Data transfers follow the format shown in Figure 9. After the start condition, a slave address is sent. This address is 7 bits long; the eighth bit is a data direction bit (R/\vec{W}). A zero indicates a transmission (WRITE); a one indicates a request for data (READ). A data transfer is always terminated by a stop condition generated by the master. However, if a

master still wishes to communicate on the bus, it can generate another start condition, and address another slave without first generating a stop condition. Various combinations of read/write formats are then possible within such a transfer.

At the moment of the first acknowledge, the master transmitter becomes a master receiv-

er and the slave receiver becomes a slave transmitter. This acknowledge is still generated by the slave.

The stop condition is generated by the master.

During a change of direction within a transfer, the start condition and the slave address are both repeated, but with the  $R/\overline{W}$  bit reversed.



#### Possible Data Transfer Formats are:



#### NOTES:

- 1. Combined formats can be used, for example, to control a serial memory. During the first data byte, the internal memory location has to be written. After the start condition is repeated, data can then be transferred.
- 2. All decisions on auto-increment or decrement of previously accessed memory locations, etc., are taken by the designer of the device.
- Each byte is followed by an acknowledge as indicated by the A blocks in the sequence.
   I<sup>2</sup>C devices have to reset their bus logic on receipt of a start condition so that they all anticipate the sending of a slave address.

#### **ADDRESSING**

The first byte after the start condition determines which slave will be selected by the master. Usually, this first byte follows that start procedure. The exception is the general call address which can address all devices. When this address is used, all devices should, in theory, respond with an acknowledge, although devices can be made to ignore this address. The second byte of the general call address then defines the action to be taken

### Definition of Bits in the First Byte

The first seven bits of this byte make up the slave address (Figure 10). The eighth bit (LSB – least significant bit) determines the direction of the message. A zero on the least significant position of the first byte means that the master will write information to a selected slave; a one in this position means that the master will read information from the slave.



When an address is sent, each device in a system compares the first 7 bits after the start condition with its own address. If there is a match, the device will consider itself adressed by the master as a slave receiver or slave transmitter, depending on the  $\mathbb{R}/\overline{\mathbb{W}}$  bit.

The slave address can be made up of a fixed and a programmable part. Since it is expected that identical ICs will be used more than once in a system, the programmable part of the slave address enables the maximum possible number of such devices to be connected to the I<sup>2</sup>C bus. The number of programmable address bits of a device depends on the number of pins available. For example, if a device has 4 fixed and 3 programmable address bits, a total of eight identical devices can be connected to the same bus.

The I<sup>2</sup>C bus committee is available to coordinate allocation of I<sup>2</sup>C addresses.

The bit combination 1111XXX of the slave address is reserved for future extension purposes.

The address 1111111 is reserved as the extension address. This means that the addressing procedure will be continued in the next byte(s). Devices that do not use the extended addressing do not react at the reception of this byte. The seven other possi-



Figure 11. General Call Address Format

H'06'

S H'00' A H'02' A ABCD000 X A ABCD001 X A ABCD010 X A P

AF005000

Figure 12. Sequence of a Programming Master

bilities in group 1111 will also only be used for extension purposes but are not yet allocated.

The combination 0000XXX has been defined as a special group. The following addresses have been allocated:

| FIR                                     | ST BY            | TE          |                                           |
|-----------------------------------------|------------------|-------------|-------------------------------------------|
| • • • • • • • • • • • • • • • • • • • • | Slave<br>Address |             |                                           |
| 0000                                    | 000              | 0           | General call address                      |
| 0000                                    | 000              | 1           | Start byte                                |
| 0000                                    | 001              | ×           | CBUS address                              |
| 0000                                    | 010              | Х           | Address reserved for different bus format |
| 0000                                    | 011              | x           | _                                         |
| 0000                                    | 100              | X<br>X<br>X |                                           |
| 0000                                    | 101              | ×           | To be defined                             |
| 0000                                    | 110              |             |                                           |
| 0000                                    | 111              | Х           |                                           |

No device is allowed to acknowledge at the reception of the start byte.

The CBUS address has been reserved to enable the intermixing of CBUS and I<sup>2</sup>C devices in one system. I<sup>2</sup>C bus devices are not allowed to respond at the reception of this address.

The address reserved for a different bus format is included to enable the mixing of I<sup>2</sup>C and other protocols. Only I<sup>2</sup>C devices that are able to work with such formats and protocols are allowed to respond to this address.

#### General Call Address

The general call address should be used to address every device connected to the  $\rm I^2C$  bus. However, if a device does not need any of the data supplied within the general call structure, it can ignore this address by not acknowledging. If a device does require data from a general call address, it will acknowl-

edge this address and behave as a slave receiver. The second and following bytes will be acknowledged by every slave receiver cannot process one of these bytes must ignore it by not acknowledging.

The meaning of the general call address is always specified in the second byte (Figure 11).

There are two cases to consider:

When the least significant bit B is a zero.
 When the least significant bit B is a one.

When B is a zero, the second byte has the following definition:

00000110 (H'06') Reset and write the programmable part of slave address by software and hardware. On receiving this two-byte sequence, all devices (designed to respond to the general call address) will reset and take in the programmable part of their

address

Precautions must be taken to ensure that a device is not pulling down the SDA or SCL line after applying the supply voltage, since these low levels would block the bus.

00000010 (H'02') Write slave address by software only. All devices which obtain the programmable part of their address by software (and which have been designed to respond to the general call address) will enter a mode in which they can be programmed. The device will not reset

An example of a data transfer of a programming master is shown in Figure 12 (ABCD represents the fixed part of the address).

00000100 (H'04') Write slave address by hardware only. All devices which define the programmable part of their address by hardware (and which respond to the general call address) will latch this programmable part at the reception of this two-byte sequence. The device will not

00000000 (H'00') This code is not allowed to be used as the second byte.

reset.

Sequences of programming procedure are published in the appropriate device data sheets

The remaining codes have not been fixed and devices must ignore these codes.

When B is a one, the two-byte sequence is a hardware general call. This means that the sequence is transmitted by a hardware master device, such as a keyboard scanner, which cannot be programmed to transmit a desired slave address. Since a hardware master does not know in advance to which device the message must be transferred, it can only generate this hardware general call and its own address, thereby identifying itself to the system (Figure 13).

The seven bits remaining in the second byte contain the device address of the hardware master. This address is recognized by an intelligent device, such as a microcomputer, connected to the bus which will then direct the information coming from the hardware master. If the hardware master can also act as a slave, the slave address is identical to the master address.

In some systems an alternative could be that the hardware master transmitter is brought in the slave receiver mode after the system reset. In this way, a system configuring master can tell the hardware master transmitter (which is now in slave receiver mode) to which address data must be sent (Figure 14). After this programming procedure, the hardware master remains in the master transmitter mode.

#### Start Byte

Microcomputers can be connected to the I<sup>2</sup>C bus in two ways. If an on-chip hardware I2C bus interface is present, the microcomputer can be programmed to be interrupted only by requests from the bus. When the device possesses no such interface, it must constantly monitor the bus via software. Obvious-



Figure 13. Data Transfer From Hardware Master Transmitter



b. Hardware master dumps data to selected slave device

Figure 14. Data Transfer of Hardware Master Transmitter Capable of Dumping Data Directly to Slave Devices



ly, the more times the microcomputer monitors, or polls, the bus, the less time it can spend carrying out its intended function.

Therefore, there is a difference in speed between fast hardware devices and the relatively slow microcomputer which relies on software polling.

In this case, data transfer can be preceded by a start procedure which is much longer than normal (Figure 15). The start procedure consists of:

- a) A start condition, (S)
- b) A start byte 00000001
- c) An acknowledge clock pulse
- d) A repeated start condition, (Sr)

After the start condition (S) has been transmitted by a master requiring bus access, the start byte (00000001) is transmitted. Another microcomputer can therefore sample the SDA line on a low sampling rate until one of the seven zeros in the start byte is detected. After detection of this Low level on the SDA line, the microcomputer is then able to switch to a higher sampling rate in order to find the second start condition (Sr) which is then used for synchronization.

A hardware receiver will reset at the reception of the second start condition (Sr) and will therefore ignore the start byte.

After the start byte, an acknowledge-related clock pulse is generated. This is present only to conform with the byte handling format used on the bus. No device is allowed to acknowledge the start byte.



#### **CBUS Compatibility**

Existing CBUS receivers can be connected to the I<sup>2</sup>C bus. In this case, a third line called DLEN has to be connected and the acknowledge bit omitted. Normally, I<sup>2</sup>C transmissions are multiples of 8-bit bytes; however, CBUS devices have different formats.

In a mixed bus structure, I<sup>2</sup>C devices are not allowed to respond on the CBUS message. For this reason, a special CBUS address (0000001X) has been reserved. No I<sup>2</sup>C device will respond to this address. After the transmission of the CBUS address, the DLEN line can be made active and transmission, according to the CBUS format, can be performed (Figure 16).

After the stop condition, all devices are again ready to accept data.

Master transmitters are allowed to generate CBUS formats after having sent the CBUS address. Such a transmission is terminated by a stop condition, recognized by all devices. In the low speed mode, full 8-bit bytes must always be transmitted and the timing of the DLEN signal adapted.

If the CBUS configuration is known and no expansion with CBUS devices is foreseen, the user is allowed to adapt the hold time to the specific requirements of device(s) used.

# ELECTRICAL SPECIFICATIONS OF INPUTS AND OUTPUTS OF I<sup>2</sup>C DEVICES

The I<sup>2</sup>C bus allows communication between devices made in different technologies which might also use different supply voltages.

For devices with fixed input levels, operating on a supply voltage of  $\pm 5V \pm 10\%$ , the following levels have been defined:

V<sub>ILmax</sub> = 1.5V (maximum input Low voltage)





V<sub>IHmin</sub> = 3V (minimum input High voltage)

Devices operating on a fixed supply voltage different from +5V (e.g.  $I^2L$ ), must also have these input levels of 1.5V and 3V for  $V_{IL}$  and  $V_{IH}$ , respectively.

For devices operating over a wide range of supply voltages (e.g. CMOS), the following levels have been defined:

 $V_{ILmax} = 0.3V_{DD}$  (maximum input Low voltage)

 $V_{IHmin} = 0.7V_{DD}$  (minimum input High voltage)

For both groups of devices, the maximum output Low value has been defined:

V<sub>OLmax</sub> = 0.4V (max. output voltage Low) at 3mA sink current The maximum low-level input current at  $V_{\rm CLmax}$  of both the SDA pin and the SCL pin of an  $I^2{\rm C}$  device is  $-10\mu{\rm A}$ , including the leakage current of a possible output stage.

The maximum high-level input current at  $0.9V_{DD}$  of both the SDA pin and SCL pin of an  $1^{2}$ C device is  $10\mu A$ , including the leakage current of a possible output stage.

The maximum capacitance of both the SDA pin and the SCL pin of an I<sup>2</sup>C device is 10pF.

Devices with fixed input levels can each have their own power supply of  $+5V \pm 10\%$ . Pullup resistors can be connected to any supply (see Figure 17).

However, the devices with input levels related to  $V_{\rm DD}$  must have one common supply line to which the pull-up resistor is also connected (see Figure 18).

When devices with fixed input levels are mixed with devices with  $V_{DD}$ -related levels, the latter devices have to be connected to one common supply line of + 5V  $\pm$  10% along with the pull-up resistors (Figure 19).

Input levels are defined in such a way that:

- 1. The noise margin on the Low level is 0.1  $\ensuremath{V_{DD}}.$
- 2. The noise margin on the High level is 0.2  $\ensuremath{V_{DD}}.$
- Series resistors (R<sub>S</sub>) up to 300Ω can be used for flash-over protection against high voltage spikes on the SDA and SCL line (due to flash-over of a TV picture tube, for example) (Figure 20).

The maximum bus capacitance per wire is 400pF. This includes the capacitance of the wire itself and the capacitance of the pins connected to it.

#### TIMING

The clock on the  $I^2C$  bus has a minimum Low period of  $4.7\mu$ s and a minimum High period of  $4\mu$ s. Masters in this mode can generate a bus clock with a frequency from 0 to 100kHz.

All devices connected to the bus must be able to follow transfers with frequencies up to 100kHz, either by being able to transmit or receive at that speed or by applying the clock synchronization procedure which will force the master into a wait state and stretch the Low periods. In the latter case the frequency is reduced.

Figure 21 shows the timing requirements in detail. A description of the abbreviations used is shown in Table 2. All timing references are at  $V_{ILmax}$  and  $V_{ILmin}$ .



#### LOW-SPEED MODE

As explained previously, there is a difference in speed on the I<sup>2</sup>C bus between fast hardware devices and the relatively slow microcomputer which relies on software polling. For this reason a low speed mode is available on the I<sup>2</sup>C bus to allow these microcomputers to poll the bus less often.

#### Start and Stop Conditions

In the low-speed mode, data transfer is preceded by the start procedure.

#### **Data Format and Timing**

The bus clock in this mode has a Low period of  $130\,\mu\text{s}\pm25\,\mu\text{s}$  and a High period of  $390\,\mu\text{s}\pm25\,\mu\text{s}$ , resulting in a clock frequency of approx. 2kHz. The duty cycle of the clock has this Low-to-High ratio to allow for more efficient use of microcomputers without an on-chip hardware I²C bus interface. In this mode also, data transfer with acknowledge is obligatory. The maximum number of bytes transferred is not limited (Figure 22).



Table 2. Timing Requirement for the I<sup>2</sup>C Bus

|                      |                                                                                      |         | LIMITS  |          |
|----------------------|--------------------------------------------------------------------------------------|---------|---------|----------|
| SYMBOL               | PARAMETER                                                                            | Min     | Min Max |          |
| f <sub>SCL</sub>     | SCL clock frequency                                                                  | 0       | 100     | kHz      |
| t <sub>BUF</sub>     | Time the bus must be free before a new transmission can start                        | 4.7     |         | μs       |
| t <sub>HD; STA</sub> | Hold time start condition. After this period the first clock pulse is generated      | 4       |         | μs       |
| t <sub>LOW</sub>     | The Low period of the clock                                                          | 4.7     |         | μs       |
| t <sub>HIGH</sub>    | The High period of the clock                                                         | 4       |         | μs       |
| t <sub>SU;</sub> STA | U; STA Setup time for start condition (Only relevant for a repeated start condition) |         |         | μs       |
| t <sub>HD; DAT</sub> | Hold time DATA<br>for CBUS compatible masters<br>for I <sup>2</sup> C devices        | 5<br>0* |         | μs<br>μs |
| tsu; dat             | Setup time DATA                                                                      | 250     |         | ns       |
| t <sub>R</sub>       | Rise time of both SDA and SCL lines                                                  |         | 1       | μs       |
| t <sub>F</sub>       | Fall time of both SDA and SCL lines                                                  |         | 300     | ns       |
| t <sub>su;</sub> sто | Setup time for stop condition                                                        |         |         | μs       |

#### NOTES:

All values referenced to  $V_{\text{IH}}$  and  $V_{\text{IL}}$  levels.

<sup>\*</sup> Note that a transmitter must internally provide a hold time to bridge the undefined region (300ns max.) of the falling edge of SCL.





#### LOW SPEED MODE

CLOCK **DUTY CYCLE**  :  $t_{LOW} = 130 \mu s \pm 25 \mu s$ 

:  $t_{HIGH} = 390 \mu s \pm 25 \mu s$ 

: 1:3 Low-to-High (Duty cycle of clock generator)

: 0000 0001

START BYTE MAX. NO. OF BYTES

: UNRESTRICTED PREMATURE TERMINATION OF TRANSFER: NOT ALLOWED

ACKNOWLEDGE CLOCK BIT

: ALWAYS PROVIDED

ACKNOWLEDGEMENT OF SLAVES

: OBLIGATORY

In this mode, a transfer cannot be terminated during the transmission of a byte.

The bus is considered busy after the first start condition. It is considered free again one minimum clock Low period, 105 µs, after the detection of the stop condition. Figure 23 shows the timing requirements in detail, Table 3 explains the abbreviations.

#### Table 3. Timing Low Speed Mode

|                                    |                                                                                             |     | LIMITS  |          |
|------------------------------------|---------------------------------------------------------------------------------------------|-----|---------|----------|
| SYMBOL                             | PARAMETER                                                                                   | Min | Min Max |          |
| t <sub>BUF</sub>                   | Time the bus must be free before a new transmission can start                               | 105 |         | μs       |
| thd; sta                           | Hold time start condition. After this period the first clock pulse is generated             | 365 |         | μs       |
| thd; sta                           | Hold time (repeated start condition only)                                                   | 210 |         | μs       |
| t <sub>LOW</sub>                   | The Low period of the clock                                                                 | 105 | 155     | μs       |
| tHIGH                              | H The High period of the clock                                                              |     | 415     | μs       |
| t <sub>SU; STA</sub>               | Setup time for start condition (Only relevant for a repeated start condition)               |     | 155     | μs       |
| t <sub>HD</sub> ; t <sub>DAT</sub> | o; t <sub>DAT</sub> Hold time DATA for CBUS compatible masters for I <sup>2</sup> C devices |     |         | μs<br>μs |
| t <sub>SU; DAT</sub>               | Setup time DATA                                                                             | 250 |         | ns       |
| t <sub>R</sub>                     | Rise time of both SDA and SCL lines                                                         |     | 1       | μs       |
| t <sub>F</sub>                     | Fall time of both SDA and SCL lines                                                         |     | 300     | ns       |
| tsu; sто                           | Setup time for stop condition                                                               |     | 155     | μs       |

#### NOTES:

All values referenced to VIH and VIL levels.

<sup>\*</sup> Note that a transmitter must internally provide a hold time to bridge the undefined region (300ns max.) of the falling edge of SCL.

#### APPENDIX A

Maximum and minimum values of the pull-up resistors  $\mathsf{R}_\mathsf{P}$  and series resistors  $\mathsf{R}_\mathsf{S}$  (See Figure 20).

In a I<sup>2</sup>C bus system these values depend on the following parameters:

- Supply voltage
- Bus capacitance
- Number of devices (input current + leakage current)
  - The supply voltage limits the minimum value of the R<sub>P</sub> resistor due to the specified 3mA as minimum sink current of the output stages, at 0.4V as maximum low voltage. In Graph 1, V<sub>DD</sub> against R<sub>Pmin</sub> is shown



The desired noise margin of 0.1  $V_{DD}$  for the low level limits the maximum value of  $R_{S}. \label{eq:definition}$ 

- In Graph 2,  $R_{\mbox{\scriptsize Smax}}$  against  $R_{\mbox{\scriptsize P}}$  is shown.
  - 2) The bus capacitance is the total capacitance of wire, connections, and pins. This capacitance limits the maximum value of R<sub>P</sub> because of the specified rise time of 1μs.





- In Graph 3, the bus capacitance  $R_{Pmax}$  relationship is shown.
  - 3) The maximum high-level input current of each input/output connection has a specified value of 10µA max. Due to the desired noise margin of 0.2 V<sub>DD</sub> for the high level, this input current limits the maximum value of R<sub>P</sub>. This limit is dependent on V<sub>DD</sub>.

In Graph 4 the total high-level input current - R<sub>Pmax</sub> relationship is shown.



#### I2C LICENSE

Purchase of Signetics or Philips I<sup>2</sup>C components conveys a license under the Philips I<sup>2</sup>C patent rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C standard specification as defined by Philips.

#### **Linear Products**

Author: Carl Fenger

#### INTRODUCTION

The I2C (Inter-IC) bus is becoming a popular concept which implements an innovative serial bus protocol that needs to be understood. On the hardware level I2C is a collection of microcomputers (MAB8400, PCD3343, 83C351, 84CXX) and peripherals (LCD/LED drivers, RAM, ROM, clock/timer, A/D, D/A, IR transcoder, I/O, DTMF generator, and various tuning circuits) that communicate serially over a two-wire bus, serial data (SDA) and serial clock (SCL). The I<sup>2</sup>C structure is optimized for hardware simplicity. Parallel address and data buses inherent in conventional systems are replaced by a serial protocol that transmits both address and bidirectional data over a 2-line bus. This means that interconnecting wires are reduced to a minimum; only V<sub>CC</sub>, ground and the two-wire bus are required to link the controller(s) with the peripherals or other controllers. This results in reduced chip size, pin count, and interconnections. An I<sup>2</sup>C system is therefore smaller, simpler, and cheaper to implement than its parallel counterpart.

The data rate of the I<sup>2</sup>C bus makes it suited for systems that do not require high speed. An I<sup>2</sup>C controller is well suited for use in systems such as television controllers, telephone sets, appliances, displays or applications involving human interface. Typically an I<sup>2</sup>C system might be used in a control function where digitally-controllable elements are adjusted and monitored via a central processor.

The I2C bus is an innovative hardware interface which provides the software designer the flexibility to create a truly multi-master environment. Built into the serial interface of the controllers are status registers which monitor all possible bus conditions: bus free/ busy, bus contention, slave acknowledgement, and bus interference. Thus an I2C system might include several controllers on the same bus each with the ability to asynchronously communicate with peripherals or each other. This provision also provides expandability for future add-on controllers. (The I2C system is also ideal for use in environments where the bus is subject to noise. Distorted transmissions are immediately detected by the hardware and the information presented to the software.) A slave acknowl-

# AN168 The Inter-Integrated Circuit (I<sup>2</sup>C) Serial Bus: Theory and Practical Consideration

Application Note

edgement on every byte also facilitates data integrity.

An I<sup>2</sup>C system can be as simple or sophisticated as the operating environment demands. Whether in a single master or multimaster system, noisy or 'safe', correct system operation can be insured under software control

#### **CONTROLLERS**

Currently the family of I<sup>2</sup>C controllers include the MAB8400, and the PCD 3343 (the PCD3343 is basically a CMOS version of the MAB8400). The MAB8400 is based on the 8048 architecture with the I<sup>2</sup>C interface built-in. The instruction set for the MAB8400 is similar to the 8048, with a few instructions added and a few deleted. Tables 1 and 2 summarize the differences.

Programs for the MAB8400 and PCD 3343 may be assembled on an 8048-assembler using the macros listed in Appendix A. The serial I/O instructions involve moving data to and from the S0, S1, and S2 serial I/O control registers. The block diagram of the I<sup>2</sup>C interface is shown in Figure 1.

#### SERIAL I/O INTERFACE

A block diagram of the Serial Input/Output (SIO) is shown in Figure 1. The clock line of the serial bus (SCL) has exclusive use of Pin 3, while the Serial Data (SDA) line shares Pin

2 with parallel I/O signal P23 of port 2. Consequently, only three I/O lines are available for port 2 when the I<sup>2</sup>C interface is enabled

Communication between the microcomputer and interface takes place via the internal bus of the microcomputer and the Serial Interrupt Request line. Four registers are used to store data and information controlling the operation of the interface:

- data shift register S0
- address register S0'
- status register S1
- clock control register S2.

#### THE I<sup>2</sup>C BUS INTERFACE: SERIAL CONTROL REGISTERS SO, S1

All serial 1<sup>2</sup>C transfers occur between the accumulator and register S0. The 1<sup>2</sup>C hardware takes care of clocking out/in the data, and receiving/generating an acknowledge. In addition, the state of the 1<sup>2</sup>C bus is controlled and monitored via the bus control register S1. A definition of the registers is as follows:

Data Shift Register S0 — S0 is the data shift register used to perform the conversion between serial and parallel data format. All transmissions or receptions take place through register S0 MSB first. All I<sup>2</sup>C bus receptions or transmissions involve moving data to/from the accumulator from/to S0.

Table 1. MAB8400 Family Instructions not in the MAB8048 Instruction Set

| SERIAL I/O                                              | REGISTER                   | CONTROL            | CONDITIONAL<br>BRANCH |
|---------------------------------------------------------|----------------------------|--------------------|-----------------------|
| MOV A,Sn<br>MOV Sn,A<br>MOV Sn,#data<br>EN SI<br>DIS SI | DEC @ Rr<br>DJNZ @ Rr,addr | SEL MB2<br>SEL MB3 | JNTF addr             |

Table 2. MAB8048 Instructions not in the MAB8400 Family Instruction Set

| DATA MOVES             | FLAGS            | BRANCH                | CONTROL |
|------------------------|------------------|-----------------------|---------|
| MOVX A,@R<br>MOVX @R,A | CLR F0<br>CPL F0 | *JNI addr<br>JF0 addr | ENTOCLK |
| MOVP3 A,@A             | CLR F1           | JF1 addr              |         |
| MOVD A,P<br>MPVD P.A   | CPL F1           |                       |         |
| ANLD P,A               |                  | *replaced by          |         |
| ORLD P,A               |                  | JTO, JNTO             | 1       |

# The Inter-Integrated Circuit ( $I^2C$ ) Serial Bus: Theory and Practical Consideration

**AN168** 



Address Register S0' — In multi-master systems, this register is loaded with a controller's slave address. When activated, (ALS = 0), the hardware will recognize when it is being addressed by setting the AAS (Addressed As Slave) flag. This provision allows a master to be treated as a slave by other masters on the bus.

Status Register S1 — S1 is the bus status register. To control the SIO interface, information is written to the register. The lower 4 bits in S1 serve dual purposes; when written to, the control bits ES0, BC2, BC1, BC0 are programmed (Enable Serial Output and a 3-bit counter which indicates the current number of bits left in a serial transfer). When reading the lower four bits, we obtain the

status information AL, AAS, ADO, LRB (Arbitration Lost, Addressed As Slave, Address Zero (the general call has been received), the Last Received Bit (usually the acknowledge bit)). The upper 4 bits are the MST, TRX, BB. and PIN control bits (Master, Transmitter, Bus Busy, and Pending Interrupt Not). These bits define what role the controller has at any particular time. The values of the master and transmitter bits define the controller as either a master or slave (a master initiates a transfer and generates the serial clock; a slave does not), and as a transmitter or receiver. Bus Busy keeps track of whether the bus is free or not, and is set and reset by the 'Start' and 'Stop' conditions which will be defined. Pending Interrupt Not is reset after the completion of a byte transfer + acknowledge, and can be polled to indicate when a serial transfer has been completed. An alternative to polling the PIN bit is to enable the serial interrupt; upon completion of a byte transfer, an interrupt will vector program control to location 07H.

### SERIAL CLOCK/ACKNOWLEDGE CONTROL REGISTER S2

Register S2 contains the clock-control register and acknowledge mode bit. Bits S20 – S24 program the bus clock speed. Bit S26 programs the acknowledge or not-acknowledge mode (1/0). The various I<sup>2</sup>C bus clock speed possibilities are shown in Table 3.

**AN168** 

Table 3. Clock Pulse Frequency Control When Using a 4.43MHz Crystal

|                                                    |         | · , · · · ·                |  |  |  |  |
|----------------------------------------------------|---------|----------------------------|--|--|--|--|
| HEX<br>S20 - S24<br>CODE                           | DIVISOR | APPROX.<br>fcLock<br>(kHz) |  |  |  |  |
| 0                                                  | Not A   | llowed                     |  |  |  |  |
| 1                                                  | 39      | 114                        |  |  |  |  |
| 2                                                  | 45      | 98                         |  |  |  |  |
| 3                                                  | 51      | 87                         |  |  |  |  |
| 4                                                  | 63      | 70                         |  |  |  |  |
| 5                                                  | 75      | 59                         |  |  |  |  |
| 6                                                  | 87      | 51                         |  |  |  |  |
| 7                                                  | 99      | 45                         |  |  |  |  |
| 8                                                  | 123     | 36                         |  |  |  |  |
| 9                                                  | 147     | 30                         |  |  |  |  |
| A                                                  | 171     | 26                         |  |  |  |  |
| В                                                  | 195     | 23                         |  |  |  |  |
| С                                                  | 243     | 18                         |  |  |  |  |
| D                                                  | 291     | 15                         |  |  |  |  |
| E                                                  | 339     | 13                         |  |  |  |  |
| F                                                  | 387     | 11                         |  |  |  |  |
| 10                                                 | 483     | 9.2                        |  |  |  |  |
| 11                                                 | 579     | 7.7                        |  |  |  |  |
| 12                                                 | 675     | 6.6                        |  |  |  |  |
| 13                                                 | 771     | 5.8                        |  |  |  |  |
| 14                                                 | 963     | 4.6                        |  |  |  |  |
| 15                                                 | 1155    | 3.8                        |  |  |  |  |
| 16                                                 | 1347    | 3.3                        |  |  |  |  |
| 17                                                 | 1539    | 2.9                        |  |  |  |  |
| 18*                                                | 1923    | 2.3                        |  |  |  |  |
| 19*                                                | 2307    | 1.9                        |  |  |  |  |
| 1A*                                                | 2691    | 1.7                        |  |  |  |  |
| 1B*                                                | 3075    | 1.4                        |  |  |  |  |
| 1C                                                 | 3843    | 1.2                        |  |  |  |  |
| 1D                                                 | 4611    | 1.0                        |  |  |  |  |
| 1E                                                 | 5379    | 0.8                        |  |  |  |  |
| 1F                                                 | 6147    | 0.7                        |  |  |  |  |
| *only values that may be used in the low speed mor |         |                            |  |  |  |  |

\*only values that may be used in the low speed mode (ASC = 1).

These speeds represent the frequency of the serial clock bursts and do not reflect the speed of the processor's main clock (i.e. it controls the bus speed and has no effect on the CPU's execution speed).

#### **BUS ARBITRATION**

Due to the wire-AND configuration of the I<sup>2</sup>C bus, and the self-synchronizing clock circuitry of I<sup>2</sup>C masters, controllers with varying clock speeds can access the bus without clock contention. During arbitration, the resultant clock on the bus will have a low period equal to the longest of the low periods; the high period will equal the shortest of the high period will equal the shortest of the high periods. Similarly, when two masters attempt to drive the data line simultaneously, the data is 'ANDed', the master generating a low while the other is driving a high will win arbitration. The resultant bus level will be low, and the loser will withdraw from the bus and set its 'Arbitration Lost' flag (S1 bit 3).

The losing Master is now configured as a slave which could be addressed during this very same cycle. These provisions allow for a number of microcomputers to exist on the same bus. With properly written subroutines, software for any one of the controllers may regard other masters as transparent.

#### I<sup>2</sup>C PROTOCOL AND ASSEMBLY LANGUAGE EXAMPLES

I<sup>2</sup>C data transfers follow a well-defined protocol. A transfer always takes place between a master and a slave. Currently a microcomputer can be master or slave, while the 'CLIPS' peripherals are always slaves. In a 'bus-free' condition, both SCL and SDA lines are kept logical high by external pull-up resistors. All bus transfers are bounded by a 'Start' and a 'Stop' condition, A 'Start' condition is defined as the SDA line making a high-to-low transition while the SCL line is high. At this point, the internal hardware on all slaves are activated and are prepared to clock-in the next 8 bits and interpret it as a 7-bit address and a R/W control bit (MSB first). All slaves have an internal address (most have 2-3 programmable address bits) which is then compared with the received address. The slave that recognized its address will respond by pulling the data line low during a ninth clock generated by the master (all I2C byte transfers require the master to generate 8 clock pulses plus a ninth acknowledge-related clock pulse). The slave-acknowledge will be registered by the master as a '0' appearing in the LRB (Last Received Bit) position of the S1 serial I/O status register. If this bit is high after a transfer attempt, this indicates that a slave did not acknowledge, and that the transfer should be repeated.

After the desired slave has acknowledged its address, it is ready to either send or receive data in response to the master's driving clock. All other slaves have withdrawn from the bus. In addition, for multi-master systems, the start condition has set the 'Bus Busy' bit of the serial I/O register S1 on all masters on the bus. This gives a software indication to other masters that the bus is in use and to wait until the bus is free before attempting an access.

There are two types of I2C peripherals that now must be defined: there are those with only a chip address such as the I/O expander, PCF8574, and those with a chip address plus an internal address such as the static RAM, PCF8570. Thus after sending a start condition, address, and R/W bit, we must take into account what type of slave is being addressed. In the case of a slave with only a chip address, we have already indicated its address and data direction (R/W) and are therefore ready to send or receive data. This is performed by the master generating bursts of 9 clock pulses for each byte that is sent or received. The transaction for writing one byte to a slave with a chip address only is shown in Figure 3.

In this transfer, all bus activity is invoked by writing the appropriate control byte to the serial I/O control register S1, and by moving data to/from the serial bus buffer register S0. Coming from a known state (MOV S1,#18H-Slave, Receiver, Bus not Busy) we first load the serial I/O buffer S0 with the desired



# The Inter-Integrated Circuit ( $I^2C$ ) Serial Bus: Theory and Practical Consideration

**AN168** 



slave's address (MOV S0, #40H). To transmit this preceded by a start condition, we must first examine the control register S1, which, after initialization, looks like this:

| MAS-<br>TER | TRANS | BUS<br>BUSY | PIN | ES0 | BC2 | BC1 | BC0 |  |
|-------------|-------|-------------|-----|-----|-----|-----|-----|--|
| 0           | 0     | 0           | 1   | 1   | 0   | 0   | 0   |  |

To transmit to a slave, the Master, Transmitter, Bus Busy, PIN (Pending Interrupt Not), and ESO (Enable Serial Output) must be set to a 1. This results in an 'F8H' being written to S1. This word defines the controller as a Master Transmitter, invokes the transfer by setting the 'Bus Busy' bit, clears the Pending Interrupt Not (an inverted flag indicating the completion of a complete byte transfer), and activates the serial output logic by setting the Enable Serial Output (ESO) bit.

#### **BIT COUNTER S12, S11, S10**

BC2, BC1, and BC0 comprise a bit-counter which indicates to the logic how long the word is to be clocked out over the serial data line. By setting this to a 000H, we are telling it

to produce 9 clocks (8 bits plus an acknowledge clock) for this transfer. The bit counter will then count off each bit as it is transmitted. The bit counter possibilities are shown in Table 4.

Thus the bit counter keeps track of the number of clock pulses remaining in a serial transfer. Additionally, there is a not-acknowledge mode (controlled through bit 6 of clock control register S2) which inhibits the acknowledge clock pulse, allowing the possibility of straight serial transfer. We may thus define the word size for a serial transfer (by

preloading BC2, BC1, BC0 with the appropriate control number), with or without an acknowledge-related clock pulse being generated. This makes the controller able to transmit serial data to most any serial device regardless of its protocol (e.g., C-bus devices).

### CHECKING FOR SLAVE ACKNOWLEDGE

After a 'Start' condition and address have been issued, the selected slave will have recognized and acknowledged its address by

Table 4. Binary Numbers in Bit-Count Locations BC2, BC1 and BC0

| BC2 | BC1 | BC0 | BITS/BYTE<br>WITHOUT ACK | BITS/BYTE<br>WITH ACK |
|-----|-----|-----|--------------------------|-----------------------|
| 0   | 0   | 1   | 1                        | 2                     |
| 0   | 1   | 0   | 2                        | 3                     |
| 0   | 1   | 1   | 3                        | 4                     |
| 1   | 0   | 0   | 4                        | 5                     |
| 1   | 0   | 1   | 5                        | 6                     |
| 1   | 1   | 0   | 6                        | 7                     |
| 1   | 1   | 1   | 7                        | 8                     |
| 0   | 0   | 0   | 8                        | 9                     |

# The Inter-Integrated Circuit ( $I^2$ C) Serial Bus: Theory and Practical Consideration

**AN168** 

pulling the data line low during the ninth clock pulse. During this period, the software (which runs on the processor's 4MHz clock) will have been either waiting for the transfer to be completed by polling the PIN bit in S1 which goes low on completion of a transfer/reception (whose length is defined by the preloaded Bit-counter value), or by the hardware in Serial Interrupt mode. The serial interrupt (vectored to 07H) is enabled via the EN SI (enable serial interrupt) instruction.

At the point when PIN goes low (or the serial interrupt is received) the 9-bit transfer has been completed. The acknowledgement bit will now be in the LRB position of register S1, and may be checked in the routine 'ACKWT' (Wait for Acknowledge) as shown in Figure 4.

This routing must go one step further in multimaster systems; the possibility of an Arbitration Lost situation may occur if other masters are present on the bus. This condition may be detected by checking the 'AL' bit (bit 3). If arbitration has been lost, provisions for reattempting the transmission should be taken. If arbitration is lost, there is the possibility that the controller is being addressed as a Slave. If this condition is to be recognized, we must test on the 'AAS' bit (bit 2). A 'General Call' address (00H) has also been defined as an 'all-call' address for all slaves; bit 1, ADO, must be tested if this feature is to be recognized by a Master.

After a successful address transfer/acknowledge, the slave is ready to be sent its data. The instruction MOV SO,A will now automatically send the contents of the accumulator out on the bus. After calling the ACKWT routine once more, we are ready to terminate the transfer. The Stop condition is created by the instruction 'MOV S1, #008H'. This resets the bus-busy bit, which tells the hardware to generate a Stop—the data line makes a low-to-high transition while the clock remains high. All bus-busy flags on other masters on the bus are reset by this signal.

The transfer is now complete — PCF8574 I/O Expandor will transfer the serial data stream to its 8 output pins and latch them until further update.

ACKWT: MOV A.S1 :Get bus status word :from S1. JB4 ACKWT :Poll the PIN bit until it goes low indicating transfer ;completed JBO BUSERR Jump to BUSERR ;routine if acknowledge :not received. RET transfer complete. acknowledge received - return.

#### Figure 4

## MASTER READS ONE BYTE FROM SLAVE

A read operation is a similar process; the address, however, will be 41H, the LSB indicating to the I/O device that a read is to be performed. During the data portion of a read, the I/O port 8574 will transmit the contents of its latches in response to the clock generated by the master. The Master/ Receiver in this case generates a low-level acknowledge on reception of each byte (a 'positive' acknowledge). Upon completion of a read, the master must generate a 'negative' acknowledge during the ninth clock to indicate to the slaves that the read operation is finished. This is necessary because an arbitrary number of bytes may be read within the same transfer. A negative acknowledge consists of a high signal on the data line during the ninth clock of the last byte to be read. To accomplish this, the master 8400 must leave the acknowledge mode just before the final byte, read the final byte (producing only 8 clock pulses), program the bit-counter with 001 (preparing for a one-bit negative acknowledge pulse), and simply move the contents of S0 to the accumulator. This final instruction accomplishes two things simultaneously: it transfers the final byte to the accumulator and produces one clock pulse on the SCL line. The structure of the serial I/O register S0 is such that a read from it causes a double-buffered transfer from the I<sup>2</sup>C bus to S0, while the original contents of S0 are transferred to the accumulator, Because the number of clocks produced on the bus is determined by the control number in the Bit Counter, by presetting it to 001, only

one clock is generated. At this point in time the slave is still waiting for an acknowledge; the bus is high due to the pull-up, as single clock pulse in this condition is interpreted as a 'negative' acknowledge. The slave has now been informed that reading is completed; a Stop condition is now generated as before. The read process (one byte from a slave with only a chip address) is shown in Figure 5.

# The Inter-Integrated Circuit (I<sup>2</sup>C) Serial Bus: Theory and Practical Consideration

**AN168** 





MOV S1, #18H Initialize bus-status register ;Master, Transmitter, ;Bus-not-Busy, Enable SIO. MOV S0, #0A0H ;Load S0 with RAM's chip :address MOV S1, #0F8H Start cond. and transmit :address. CALL ACKWT :Wait until address received. MOV A.#00H :Set up for transmitting RAM :location address. :Transmit first RAM address. MOV SO,A CALL ACKWT ·Wait ;Set up for a repeated Start MOV S1, #18H :condition. :Get RAM chip address & RD bit. MOV A,#0A1H MOV SO.A ;Send out to bus MOV S1,#0F8H ;preceded by repeated Start. CALL ACKWT :Wait. ;First data byte to S0. MOV A,S0 CALL ACKWT :Wait. MOV A,SO ;Second data byte to S0. ;And First data byte to Acc. CALL ACKWT ·Wait MOV RO,A ;Save first byte in R0. MOV A,S0 :Third data byte to S0 ;and second data byte to Acc. CALL ACKWT :Wait MOV R1.A Save second data byte in R1. MOV S2.#01H :Leave ack. mode. :Bit Counter=001 for neg ack. MOV A,S0 ;Third data byte to acc ;negative ack. generated. MOV R2.A ;Save third data byte in R2. WAIT1: MOV A,S1 Get bus status. JB4 WAIT1 ;Wait until transfer complete. MOV S1,#0D8H :Stop condition. MOV S2,#41H ;Restore acknowledge mode. Figure 7

These examples apply to a slave with a chip address — more than one byte can be written/read within the same transfer; however, this option is more applicable to I<sup>2</sup>C devices with sub-addresses such as the static RAMs or Clock/Calendar. In the case of these types of devices, a slightly different protocol is used. The RAM, for example, requires a chip address and an internal memory location before it can deliver or accept a byte of information. During a write operation, this is

done by simply writing the secondary address right after the chip address — the peripheral is designed to interpret the second byte as an internal address. In the case of a Read operation, the slave peripheral must send data back to the Master after it has been addressed and sub-addressed. To accomplish this, first the Start, Address, and Sub-address is transmitted. Then we have a repeated start condition to reverse the direction of the data transfer, followed by the chip

address and RD, then a data string (w/acknowledges). This repeated Start does not affect other peripherals—they have been deactivated and will not reactivate until a Stop condition is detected. I<sup>2</sup>C peripherals are equipped with auto-incrementing logic which will automatically transmit or receive data in consecutive (increasing) locations. For example, to read 3 consecutive bytes to PCB8571 RAM locations 00, 01 and 02, we use the following format as shown in Figure 7.

### 3

# The Inter-Integrated Circuit ( $I^2C$ ) Serial Bus: Theory and Practical Consideration

**AN168** 

This routine reads the contents of location 00, 01 and 02 of the PCB8571 128-byte RAM and puts them in registers R0, R1, and R2. The auto-incrementing feature allows the programmer to indicate only a starting location, then read an arbitrary block of consecutive memory addresses. The WAIT 1 loop is required to poll for the completion of the final byte because the ACKWT routine will not recognize the negative acknowledge as a valid condition.

# BUS ERROR CONDITIONS: ACKNOWLEDGE NOT RECEIVED

In the above routines, should a slave fail to acknowledge, the condition is detected during the 'ACKWT' routine. The occurrence may indicate one of two conditions: the slave has failed to operate, or a bus disturbance has occurred. The software response to either event is dependent on the system application. In either case, the 'BusErr' routine should reinitialize the bus by issuing a 'Stop' condition. Provision may then be taken to

repeat the transfer an arbitrary number of times. Should the symptom persist, either an error condition will be entered, or a backup device can be activated.

These sample routines represent single-master systems. A more detailed analysis of multi-master/noisy environment systems will be treated in further application notes. Examples of more complex systems can be found in the 'Software Examples' manual; publication 9398 615 70011.

# The Inter-Integrated Circuit ( $I^2C$ ) Serial Bus: Theory and Practical Consideration

**AN168** 

#### APPENDIX A

Only the 8048 assembler is capable of assembling MAB8400 source code when it has at least a "DATA" or "Define Byte" assembler directive, possibly in combination with a MACRO facility.

The new instructions can be simply defined by MACROs. The instructions which are not in the MAB8400 should not be in the MAB8400 source program.

An example of a macro definitions list is given here for the Intel Macro Assembler.

This list can be copied in front of a MAB8400 source program; the new instructions are added to the MAB8400 source program by calling the MACRO via its name in the opcode field and (if required) followed by an operand in the operand field.

#### MACRO DEFINITIONS

| LINE      | SOURCE S                       | STATEMENT   |                                         |
|-----------|--------------------------------|-------------|-----------------------------------------|
| 1 \$MACR  | LE                             |             |                                         |
| 2 ;MACRO  | FOR 8048 ASSEMBLER RECOGNITION |             |                                         |
| 3 ;OF 840 | COMMANDS                       |             |                                         |
| 4         | MOVS0A                         | MACRO       | ;MOV SO,A                               |
| 5         | DB 3CH                         |             |                                         |
| 6         | ENDM                           |             |                                         |
| 7         | MOVAS0                         | MACRO       | ;MOV A,S0                               |
| 8         | DB 0CH                         |             | ,                                       |
| 9         | ENDM                           |             |                                         |
| 10        | MOVS1A                         | MACRO       | ;MOV S1,A                               |
| 11        | DB 3DH                         |             | ,                                       |
| 12        | ENDM                           |             |                                         |
| 13        | MOVAS1                         | MACRO       | ;MOV A,S1                               |
| 14        | DB 0DH                         | 1111 101 10 | ,                                       |
| 15        | ENDM                           |             |                                         |
| 16        | MOVS2A                         | MACRO       | ;MOV S2,A                               |
| 17        | DB 3EH                         | WIAGITO     | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
| 18        | ENDM                           |             |                                         |
| 19        | MOVS0                          | MACRO L     | ;MOV SO,#DATA                           |
| 20        | DB 9CH,L                       | WACHO L     | ,NOV 30,#DATA                           |
| 21        | ENDM                           |             |                                         |
|           |                                | MACRO       | MOV S1 #DATA                            |
| 22        | MOVS1                          | MACRO L     | ;MOV S1,#DATA                           |
| 23        | DB 9DH,L                       |             |                                         |
| 24        | ENDM                           | *******     | 1401/ 00 // 0474                        |
| 25        | MOVS2                          | MACRO L     | ;MOV S2,#DATA                           |
| 26        | DB 9EH,L                       |             |                                         |
| 27        | ENDM                           |             |                                         |
| 28        | ENSI                           | MACRO       | ;EN SI                                  |
| 29        | DB 85H                         |             |                                         |
| 30        | ENDM                           |             |                                         |
| 31        | DISSI                          | MACRO       | ;DIS SI (Disable serial<br>interrupt)   |
| 32        | DB                             | 95H         |                                         |
| 33        | ENDM                           |             |                                         |
| 34;       |                                |             |                                         |
| 35; PORT  | NSTRUCTIONS:                   |             |                                         |
| 36;       | INAP0                          | MACRO       | ;IN A,P0                                |
| . 37      | DB                             | 08H         |                                         |
| 38        | ENDM                           |             |                                         |
| 39;       |                                |             |                                         |
| 40        | OUTP0A                         | MACRO       | OUTL PO,A                               |
| 41        | DB                             | 38H         |                                         |
| 42        | ENDM                           |             |                                         |
| 43;       |                                |             |                                         |
| 44        | ORLP0                          | MACRO L     | ;ORL P0,#DATA                           |
| 45        | DB                             | 88H,L       | · · ·                                   |
| 46        | ENDM                           | *           |                                         |
| 47;       |                                |             |                                         |
| 48        | ANLP0                          | MACRO L     | ;ANL PO,#DATA                           |
| 49        | DB                             | 98H,L       |                                         |
| 50        | ENDM                           |             |                                         |
| 51;       | 2.12                           |             |                                         |
| ,         |                                |             |                                         |

December 1988 3-24

# The Inter-Integrated Circuit (I<sup>2</sup>C) Serial Bus: Theory and Practical Consideration

### **AN168**

### **MACRO DEFINITIONS (Continued)**

| LINE |                                  | SOURCE STATEM | IENT            |                                   |
|------|----------------------------------|---------------|-----------------|-----------------------------------|
| 52;  | DATA MEMORY INSTRUCTIONS:        |               |                 |                                   |
| 53   |                                  | DECARO        | MACRO           | ;DEC @R0                          |
| 54   |                                  | DB            | 0C0H            |                                   |
| 55   |                                  | ENDM          |                 |                                   |
| 56;  |                                  |               |                 |                                   |
| 57   |                                  | DECAR1        | MACRO           | ;DEC @R1                          |
| 58   |                                  | DB            | OC1H            |                                   |
| 59   |                                  | ENDM          |                 |                                   |
| 60;  |                                  |               |                 |                                   |
| 61;  | SELECT MEMORY BANK INSTRUCTIONS: |               |                 |                                   |
| 62   |                                  | SELMB2        | MACRO           | ;SEL MB2                          |
| 63   |                                  | DB            | 0A5H            |                                   |
| 64   |                                  | ENDM          |                 |                                   |
| 65;  |                                  |               |                 |                                   |
| 66   |                                  | SELMB3        | MACRO           | ;SEL MB3                          |
| 67   |                                  | DB            | 0B5H            |                                   |
| 68   |                                  | ENDM          |                 |                                   |
| 69;  |                                  |               |                 |                                   |
| 70;  | CONDITIONAL JUMP INSTRUCTIONS:   |               |                 |                                   |
| 71   |                                  | DJNZA0        | MACRO L         | ;DJNZ @R0,ADDR                    |
| 72   |                                  | DB            | 0E0H,L AND 0FFH |                                   |
| 73   |                                  | ENDM          |                 |                                   |
| 74;  |                                  |               |                 |                                   |
| 75   |                                  | DJNZA1        | MACRO L         | ;DJNZ @R1,ADDR                    |
| 76   |                                  | DB            | 0E1H,L AND 0FFH |                                   |
| 77   |                                  | ENDM          |                 |                                   |
| 78;  |                                  |               |                 |                                   |
| 79   |                                  | JNTF          | MACRO L         | ;JUMP IF TIMERFLAG IS<br>NON ZERO |
| 80   |                                  | DB            | 06H,L AND 0FFH  |                                   |
| 81   |                                  | ENDM          | *               | ļ                                 |
| 82   |                                  |               |                 |                                   |
| 83;  | END OF MACRO DEFINITIONS         |               |                 |                                   |

# The Inter-Integrated Circuit (I<sup>2</sup>C) Serial Bus: Theory and Practical Consideration

**AN168** 

THE 8400 INSTRUCTIONS BUILT FROM THE MACRO LIST

| LOC/OBJ | LINE | SOURCE STATEMENT |                |                          |
|---------|------|------------------|----------------|--------------------------|
| 0000    | 1    | ORG 0            |                |                          |
|         | 2    | MOVAS0           |                | ;MACRO for MOV A,S0      |
| 0000 OC | 3+   |                  | OCH            | ,                        |
| 0000 00 | =    |                  | 0011           | MACDO for MOV A C4       |
|         | 4    | MOVAS1           |                | ;MACRO for MOV A,S1      |
| 0001 0D | 5 +  | DB               | 0DH            |                          |
|         | 6    | MOVS0A           |                | ;MACRO for MOV S0,A      |
| 0002 3C | 7 +  |                  | 3CH            |                          |
| 0002 00 | 8    |                  |                | ;MACRO For MOV S1,A      |
|         |      | MOVS1A           |                | , INIACHO FOI INIOV ST,A |
| 0003 3D | 9 +  |                  | 3DH            |                          |
|         | 10   | MOVS2A           |                | ;MACRO For MOV S2,A      |
| 0004 3E | 11 + | DB :             | 3EH            |                          |
|         | 12   |                  | 56H            | ;MACRO For MOV S0,       |
|         | 12   | WOVSO            | 5011           |                          |
|         |      |                  |                | #56H                     |
| 0005 9C | 13 + | DB :             | 9CH,56H        |                          |
| 0006 56 |      |                  |                |                          |
|         | 14   | MOVS1            | 9FH            | ;MACRO for MOV S1,       |
|         | • •  | 1110101          | 51.11          |                          |
|         |      |                  |                | #9FH                     |
| 0007 9D | 15 + | DB               | 9DH,9FH        |                          |
| 0008 9F |      |                  |                |                          |
|         | 16   | MOVS2            | 0E8H           | ;MACRO for MOV S2,       |
|         |      |                  |                | #0E8H                    |
| 0000 05 | 17.  | DD.              | 000            | TH OLDI I                |
| 0009 9E | 17 + | DB               | 9EH,0E8H       |                          |
| 000A E8 |      |                  |                |                          |
|         | 18   | ENS1             |                | ;MACRO for EN S1         |
| 000B 85 | 19 + |                  | 85H            |                          |
| 0000 00 |      |                  | 5511           | 144.0DQ (                |
|         | 20   | DISSI            |                | ;MACRO for DIS SI        |
| 000C 95 | 21 + | DB               | 95H            |                          |
|         | 22   | INAPO            |                | ;MACRO for IN A,P0       |
| 000D 08 | 23 + |                  | 08H            | , 151 151 114 11,11 0    |
| 0000 06 |      |                  | UBH            |                          |
|         | 24   | OUTP0A           |                | ;MACRO for OUTL P0,A     |
| 000E 38 | 25 + | DB               | 38H            |                          |
|         | 26   | ORLP0            | 5AH            | ;MACRO for ORL P0,A      |
| 000F 88 |      |                  |                | , with come for one rope |
|         | 27 + | DB               | 88H,5AH        |                          |
| 0010 5A |      |                  |                |                          |
|         | 28   | ANLP0            | 2FH            | ;MACRO for ANL P0,A      |
| 0011 98 | 29 + | DB               | 98H,2FH        |                          |
| 0012 2F |      | 55               |                |                          |
| 0012 21 | 30   | DECARO           |                | MACRO 4 DEC - DO         |
|         |      | DECAR0           |                | ;MACRO for DEC @R0       |
| 0013 C0 | 31 + | DB               | 0C0H           |                          |
|         | 32   | DECAR1           |                | ;MACRO for DEC @R1       |
| 0014 C1 | 33 + |                  | 0C1H           |                          |
| 0014 01 |      |                  | 00111          | MACDO 4 051 M5-          |
|         | 34   | SELMB2           |                | ;MACRO for SEL MB2       |
| 0015 A5 | 35 + | DB               | 0A5H           |                          |
|         | 36   | SELMB3           |                | ;MACRO for SEL MB3       |
| 0016 B5 | 37 + |                  | 0B5H           | ,                        |
| 0010 00 |      |                  |                | MACDO 4 DINZ @DO         |
|         | 38   | DJNZA0           | 567H           | ;MACRO for DJNZ @R0,     |
|         |      |                  |                | 567H                     |
| 0017 E0 | 39 + | DB               | 0E0H,567H AND  |                          |
|         |      |                  | 0FFH           |                          |
| 0019 67 |      |                  |                |                          |
| 0019 01 | 40   | D.101744         | 055511         | MANORO ( DINIZ SE:       |
|         | 40   | DJNZA1           | 0EFEH          | ;MACRO for DJNZ @R1,     |
|         |      |                  |                | 0EFEH                    |
| 0019 E1 | 41 + | DB               | 0E1H,0EFEH AND |                          |
|         |      |                  | 0FFH           |                          |
| 001A FE |      |                  |                |                          |
| JUIA FE |      | 44.77            |                |                          |
|         | 42   |                  | 789H           | ;MACRO for JNTF 789H     |
| 001B 06 | 43 + | DB               | 06H, 789H AND  |                          |
|         |      |                  | 0FFH           |                          |
| 001C 89 |      |                  |                |                          |
| 2010 09 | 44   | END              |                |                          |
|         |      | FINI I           |                |                          |

# **Signetics**

# Section 4 Amplifiers

**Linear Products** 

#### INDEX

|                   | or Guideefinitions for Amplifiers                           | 4-3<br>4-6<br>4-8 |
|-------------------|-------------------------------------------------------------|-------------------|
| AN 104            | Explanation of Noise                                        | 4-8               |
| ODEDATIONAL       |                                                             |                   |
| OPERATIONAL       |                                                             | 4.10              |
| AN165<br>AN166    | Integrated Operational Amplifier Theory                     | 4-18              |
|                   | Low Power Quad Operational Amplifier                        | 4-25              |
| AU2902            |                                                             | 4-29              |
| AU2904            | Low Power Dual Operational Amplifier                        | 4-35              |
| LM124/224<br>324/ |                                                             |                   |
| 324/<br>SA534/    |                                                             |                   |
| SA534/<br>LM2902  | Low Power Quad Operational Amplifier                        | 4-40              |
| MC/SA1458/        | Low Fower Quad Operational Ampliner                         | 4-40              |
| MC1558            | General Purpose Operational Amplifier                       | 4-47              |
| MC3303/           | General Furpose Operational Ampliner                        | 4-47              |
| 3403/3503         | Quad Low Power Operational Amplifier                        | 4-53              |
| AN160             | Applications for the MC3403                                 | 4-58              |
| NE/SA/            | Applications to the Mico403                                 | 4-30              |
| SE4558            | Dual General-Purpose Operational Amplifier                  | 4-61              |
| NE/SE530          | High Slew Rate Operational Amplifier                        | 4-66              |
| NE/SE531          | High Slew Rate Operational Amplifier                        | 4-73              |
| NE/SE538          | High Slew Rate Operational Amplifier                        | 4-81              |
| NE/SA/            | , ng, , c.o., , t.a.c operational , t.n.p.met               |                   |
| SE5512            | Dual High-Performance Operational Amplifier                 | 4-88              |
| AN144             | Applications for the NE5512                                 | 4-91              |
| NE/SE5514         | Quad High-Performance Operational Amplifier                 | 4-94              |
| AN1441            | Applications for the NE5514                                 | 4-97              |
| NE/SE5532/A       | Internally-Compensated Dual Low Noise Operational Amplifier | 4-100             |
| NE5533/A/         |                                                             |                   |
| NE/SA/            |                                                             |                   |
| SE5534A           | Dual and Single Low Noise Operational Amplifier             | 4-106             |
| AN142             | Audio Circuits Using the NE5532/33/34                       | 4-114             |
| NE/SA/5230        | Low Voltage Operational Amplifier                           | 4-122             |
| AN1511            | Low Voltage Gated Generator: NE5230                         | 4-134             |
| AN1512            | All in One: NE5230                                          | 4-136             |
| NE/SA/            |                                                             |                   |
| SE532/            |                                                             |                   |
| LM158/            |                                                             |                   |
| 258/358/A         |                                                             |                   |
| /2904             | Low Power Dual Operational Amplifier                        |                   |
| NE/SE5535         | Dual High Slew Rate Op Amp                                  | 4-148             |

| μΑ741/                    |                                                             |         |
|---------------------------|-------------------------------------------------------------|---------|
| μ741C/                    | Concret Burness Operational Amplifier                       | 4 157   |
| SA741C<br>μ <b>A</b> 747/ | General Purpose Operational Amplifier                       | 4-157   |
| 747C/                     |                                                             |         |
| SA747C                    | Dual Operational Amplifier                                  | 4-163   |
|                           |                                                             |         |
| HIGH FREQUE               | NCY                                                         |         |
| NE/SA5204                 | Wide-band High Frequency Amplifier                          | 4-170   |
| NE/SA/                    |                                                             |         |
| SE5205                    | Wide-band High Frequency Amplifier                          |         |
| NE/SA604A<br>AN1991       | Low Power FM IF System (Independent IF Amp)                 |         |
| AN 1993                   | High Sensitivity Applications of Low-Power RF/IF Integrated | 4-201   |
| 7                         | Circuits                                                    | 4-203   |
| NE/SA614A                 | Low Power FM IF System (Independent IF Amp)                 |         |
|                           |                                                             |         |
| VIDEO                     |                                                             |         |
| NE5204                    | Wide-band High Frequency Amplifier                          | 4-170   |
| NE/SA/                    |                                                             |         |
| SE5205                    | Wide-band High Frequency Amplifier                          | 4-180   |
| NE/SE5539                 | Ultra High Frequency Operational Amplifier                  | 4-224   |
| AN140                     | Compensation Techniques for Use With the NE/SE5539          |         |
| NE5592                    | Video Amplifier                                             | 4-238   |
| NE/SA/                    | Video Association                                           | 4 0 4 4 |
| SE592<br>AN141            | Video Amplifier                                             |         |
| μ <b>A733/C</b>           | Differential Video Amplifier                                |         |
| ,                         |                                                             |         |
| TRANSCONDUC               | CTANCE                                                      |         |
|                           | D 10 11 17 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                    |         |
| NE5517/A<br>AN145         | Dual Operational Transconductance Amplifier                 |         |
| AN 145                    | NESSTITA Transconductance Ampliner Applications             | 4-270   |
| FIBER OPTICS              |                                                             |         |
| NE5210                    | Transimpedance Amplifier(280MHz)                            | 4-279   |
| NE/SA5211                 | Transimpedance Amplifier (180MHz)                           |         |
| NE/SA/                    |                                                             |         |
| SE5212                    | Transimpedance Amplifier (140MHz)                           |         |
| NE/SA5214                 | Postamplifier with Link Status Indicator                    |         |
| NE/SA5217                 | Fiber Optic Postamplifier with Link Status Indicator        | 4-328   |

**Linear Products** 

| December |                                                       |                                                  |                                                     |                       | X. INPUT<br>DLTAGE <sup>2</sup> | MAX.<br>CURI                              |                                                | R <sub>L</sub> = 2kΩ<br>MIN.             | TYP.<br>BW                                              | TYP.<br>SLEW                                   | MAX.<br>DIFF.<br>INP.       | MIN.<br>CMRR                     | MIN.                             | SUPPLY<br>VOLTAGE                   | MAX.<br>SUPPLY                       | MIN.<br>OUTPUT<br>VOLTAGE<br>SWING                                  | INTERNAL                                                                | INPUT<br>NOISE<br>VOLTAGE                          |
|----------|-------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------|-----------------------|---------------------------------|-------------------------------------------|------------------------------------------------|------------------------------------------|---------------------------------------------------------|------------------------------------------------|-----------------------------|----------------------------------|----------------------------------|-------------------------------------|--------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------|----------------------------------------------------|
| r 1988   | DEVICE                                                | COM-<br>PLEXITY                                  | TEMP<br>RANGE <sup>1</sup>                          | OFFSET<br>(mV)        | DRIFT<br>(μV/°C TYP.)           | OFFSET<br>(nA)                            | BIAS<br>(nA)                                   | A <sub>VOL</sub><br>(V/mV)               | A <sub>V</sub> = 1<br>(MHz)                             | RATE<br>(V/μs)                                 | VOLT <sup>3</sup><br>(V)    | RATIO<br>(dB)                    | PSRR<br>(dB)                     | MAX.<br>(V)                         | CURR.<br>(mA)                        | (V) $R_L = 2k\Omega$                                                | COMPEN-<br>SATION                                                       | $ (nV\sqrt{Hz}) $ $ f_0 = 1kHz $                   |
| w        | NE530<br>SE530<br>NE531                               | Single<br>Single<br>Single                       | Comm.<br>Mil.<br>Comm.                              | 6<br>4<br>6           | 6°<br>6°<br>10°                 | 40<br>20<br>200                           | 150<br>80<br>1500                              | 50<br>50<br>20 <sup>5</sup>              | 3<br>3<br>1                                             | 35<br>35<br>35                                 | 30<br>30<br>15              | 70<br>70<br>70                   | 76<br>76<br>76                   | ± 18<br>± 22<br>± 21                | 3<br>3<br>10                         | ± 10<br>± 10<br>± 10 <sup>5</sup>                                   | Yes<br>Yes<br>No                                                        |                                                    |
|          | SE531<br>NE538<br>SE538<br>μΑ741                      | Single<br>Single<br>Single<br>Single             | Mil.<br>Comm.<br>Mil.<br>Mil.                       | 5<br>6<br>4<br>5      | 10°<br>6°<br>15<br>10°          | 20<br>40<br>20<br>200                     | 500<br>150<br>80<br>500                        | 50 <sup>5</sup><br>50<br>50<br>50        | 1<br>6<br>6<br>1                                        | 35<br>60<br>60<br>0.5                          | 15<br>30<br>30<br>30        | 70<br>70<br>70<br>70             | 76<br>76<br>76<br>76             | ± 22<br>± 18<br>± 22<br>± 22        | 7<br>3<br>3<br>2.8                   | ± 10 <sup>5</sup><br>± 10<br>± 10<br>± 10                           | No<br>Yes <sup>7</sup><br>Yes<br>Yes                                    |                                                    |
|          | μ741C<br>NE5534/A<br>SE5534/A<br>NE5539<br>NE5205     | Single<br>Single<br>Single<br>Single<br>Single   | Comm.<br>Comm.<br>Mil.<br>Comm.<br>Comm.            | 6<br>4<br>2<br>5      | 12°<br>5°<br>5°                 | 200<br>300<br>200<br>2.000                | 500<br>1500<br>800<br>20.000                   | 20<br>25 <sup>6</sup><br>50 <sup>6</sup> | 1<br>10<br>10<br>1200 <sup>4</sup><br>500 <sup>12</sup> | 0.5<br>13<br>13<br>600<br>2000                 | 30<br>0.5<br>0.5            | 70<br>80<br>70                   | 76<br>80<br>86<br>60             | ± 18<br>± 22<br>± 22<br>± 12<br>8   | 2.8<br>8<br>6.5<br>33<br>30          | ±10<br>±12 <sup>6</sup><br>±12 <sup>6</sup><br>2.3 <sup>9</sup>     | Yes<br>Yes <sup>8</sup><br>Yes <sup>8</sup><br>Yes <sup>10</sup><br>Yes | 4.5<br>4 <b>m</b><br>4 <b>m</b><br>6 <sup>13</sup> |
|          | SE5539<br>NE5230<br>AU2904<br>LM158<br>LM258<br>LM358 | Single<br>Single<br>Dual<br>Dual<br>Dual<br>Dual | Mil.<br>Comm.<br>Auto Exp.<br>Mil.<br>Ind.<br>Comm. | 3<br>4<br>7<br>5<br>5 | 7<br>7°<br>7°<br>7°             | 1.000<br>30 - 100<br>50<br>30<br>30<br>50 | 13.000<br>60 – 200<br>250<br>150<br>150<br>250 | 150<br>25<br>50<br>50<br>25              | 1200 <sup>4</sup> 0.2 - 0.6 1 1 1 1                     | 600<br>0.09 - 0.25<br>0.3<br>0.3<br>0.3<br>0.3 | ± 9<br>76<br>32<br>32<br>32 | 70<br>80<br>65<br>70<br>70<br>65 | 60<br>75<br>65<br>65<br>65<br>65 | ± 12<br>± 9<br>36<br>32<br>32<br>32 | 31<br>0.15 – 0.8<br>3<br>2<br>2<br>2 | 2.5<br>± 0.7<br>26<br>26<br>26<br>26<br>26                          | Yes <sup>10</sup> Yes Yes Yes Yes Yes Yes Yes                           | 4■<br>23<br>40■<br>50<br>50■<br>50■                |
| 4-4      | NE532<br>SA532<br>SE532<br>μΑ747                      | Dual<br>Dual<br>Dual<br>Dual                     | Comm.<br>Auto<br>Mil.<br>Mil.                       | 7<br>7<br>5<br>5      | 7°<br>7.5°<br>7°<br>10°         | 50<br>50<br>30<br>200                     | 250<br>250<br>150<br>500                       | 25<br>25<br>50<br>50                     | 1<br>1<br>1                                             | 0.3<br>0.3<br>0.3<br>0.5                       | 32<br>32<br>32<br>30        | 65<br>65<br>70<br>70             | 65<br>65<br>65<br>76             | 32<br>32<br>32<br>± 22              | 2<br>2<br>2<br>2.8                   | 26<br>26<br>26<br>± 10                                              | Yes<br>Yes<br>Yes<br>Yes                                                | 50■<br>50■<br>50■                                  |
|          | μΑ747C<br>MC1458<br>SA1458<br>MC1558                  | Dual<br>Dual<br>Dual<br>Dual                     | Comm.<br>Comm.<br>Auto<br>Mil.                      | 6<br>6<br>5           | 12°<br>12°<br>12°<br>10°        | 200<br>200<br>200<br>200                  | 500<br>500<br>500<br>500                       | 25<br>25<br>20<br>50                     | 1<br>1<br>1                                             | 0.5<br>0.8<br>0.8<br>0.8                       | 30<br>30<br>30<br>30        | 70<br>70<br>70<br>70             | 76<br>76<br>76<br>76             | ± 18<br>± 18<br>± 18<br>± 22        | 2.8<br>5.6▲<br>5.6<br>5▲             | ± 10<br>± 10<br>± 10<br>± 10                                        | Yes<br>Yes<br>Yes<br>Yes                                                | 30■                                                |
|          | NE4558<br>SA4558<br>SE4558<br>NE5512                  | Dual<br>Dual<br>Dual<br>Dual                     | Comm.<br>Auto<br>Mil.<br>Comm.                      | 6<br>6<br>5<br>5      | 4°<br>4°<br>4°<br>5°            | 200<br>200<br>200<br>20                   | 500<br>500<br>500<br>20                        | 20<br>50<br>50<br>50                     | 3<br>3<br>3<br>3                                        | 1<br>1<br>1                                    | 30<br>30<br>30<br>32        | 70<br>70<br>70<br>70             | 76<br>76<br>76<br>80             | ± 18<br>± 18<br>± 22<br>± 16        | 5.6<br>5.6<br>5.6<br>5               | ± 10<br>± 10<br>± 10<br>± 13                                        | Yes<br>Yes<br>Yes<br>Yes                                                | 30=<br>30=<br>30=<br>30=                           |
|          | SE5512<br>NE5532/A<br>SE5532/A<br>NE5533              | Dual<br>Dual<br>Dual<br>Dual                     | Mil.<br>Comm.<br>Mil.<br>Comm.                      | 2<br>4<br>2<br>4      | 4°<br>5°<br>5°                  | 10<br>150<br>100<br>300                   | 10<br>800<br>400<br>1500                       | 50<br>25<br>50<br>25                     | 3<br>10<br>10<br>10                                     | 1<br>9<br>9<br>13                              | 32<br>0.5<br>0.5<br>0.5     | 70<br>70<br>80<br>70             | 80<br>80<br>86<br>80             | ± 16<br>± 22<br>± 22<br>± 22        | 5<br>16<br>13<br>16                  | ± 13<br>± 12 <sup>6</sup><br>± 12 <sup>6</sup><br>± 12 <sup>6</sup> | Yes<br>Yes<br>Yes<br>Yes <sup>8</sup>                                   | 30■<br>6<br>5■<br>4.5▲                             |
|          | NE5535<br>SE5535<br>AU2902<br>LM124<br>LM224          | Dual<br>Dual<br>Quad<br>Quad<br>Quad             | Comm.<br>Mil.<br>Auto Exp.<br>Mil.<br>Ind.          | 6<br>4<br>7<br>5<br>5 | 6°<br>15<br>7<br>7°<br>7°       | 40<br>20<br>50<br>30<br>30                | 150<br>80<br>250<br>150                        | 50<br>50<br>25<br>50<br>50               | 1<br>1<br>1<br>1                                        | 15<br>15<br>0.3<br>0.3<br>0.3                  | 30<br>30<br>76<br>32<br>32  | 70<br>70<br>65<br>70<br>70       | 76<br>76<br>65<br>65<br>65       | ± 18<br>± 22<br>36<br>32<br>32      | 5.6<br>5.6<br>3<br>3                 | ± 10<br>± 10<br>26<br>26<br>26                                      | Yes<br>Yes<br>Yes<br>Yes<br>Yes                                         | 50■<br>40■<br>50■<br>50■                           |
|          | LM324<br>SA534<br>MC3303<br>MC3403                    | Quad<br>Quad<br>Quad<br>Quad                     | Comm.<br>Auto<br>Auto<br>Comm.                      | 7<br>7<br>8<br>10     | 7°<br>7°<br>10<br>10            | 50<br>50<br>75<br>50                      | 250<br>250<br>500<br>500                       | 25<br>25<br>20<br>20                     | 1<br>1<br>1<br>1                                        | 0.3<br>0.3<br>0.6<br>0.6                       | 32<br>32<br>36<br>36        | 65<br>65<br>70<br>70             | 65<br>65<br>76<br>76             | 32<br>32<br>± 18<br>± 18            | 3<br>3<br>7<br>7                     | 26<br>26<br>± 10<br>± 10                                            | Yes<br>Yes<br>Yes<br>Yes                                                | 50 <b>≡</b><br>50 <b>≡</b>                         |
|          | MC3503<br>NE5514<br>SE5514                            | Quad<br>Quad<br>Quad                             | Mil.<br>Comm.<br>Mil.                               | 5<br>5<br>2           | 10<br>5°<br>4°                  | 50<br>20<br>10                            | 500<br>20<br>10                                | 50<br>50<br>50                           | 1<br>3<br>3                                             | 0.6<br>1<br>1                                  | 36<br>32<br>32              | 70<br>70<br>70                   | 76<br>80<br>80                   | ± 18<br>± 16<br>± 16                | 4<br>10<br>10                        | ± 10<br>± 13<br>± 13                                                | Yes<br>Yes<br>Yes                                                       | 30m<br>30m                                         |

See notes on next page

### **Amplifier Selector Guide**

#### NOTES:

- 1. Military: -55°C to +125°C Industrial: -25°C to +85°C
  - Commercial: 0°C to +70°C

Automotive: -40°C to +85°C

Extended Automotive: -40°C to +125°C

- 2. Specifications guaranteed at 25°C unless otherwise indicated by the following marks:
  - ° Typical over full temperature range
  - ▲ Guaranteed over full temperature range
  - Typical at 25°C
- 3. Unless otherwise stated, maximum negative input voltage cannot exceed negative power supply voltage.
- 4.  $A_V = 7$ 5.  $R = 10k\Omega$
- 6. R<sub>L</sub> = 600Ω 7. A<sub>V</sub> ≥ 5

- 8.  $A_V \ge 3$ 9.  $R_L = 150\Omega$ 10.  $A_V \ge 7$
- 11. Fixed gain, stated in dB.
- 12. Bandwidth to -0.5dB pt.
- 13. Noise specification in dB, not volts.

# **Signetics**

# Symbols and Definitions for Amplifiers

**Linear Products** 

#### **Absolute Maximum Rating**

Operating safe zones exceeding these limits could cause permanent damage to the device and are not meant to imply that devices can operate at these limits.

### Average Input Offset Current Temperature Coefficient (TCl<sub>OS</sub>)

The change in input offset current divided by the change to ambient temperature producing it.

#### Average Input Offset Voltage Temperature Coefficient (TCV<sub>OS</sub>)

The change in input offset voltage divided by the change in ambient temperature producing it.

#### Bandwidth

The frequency at which the gain is down 3dB from its DC value. It's measured with a small-signal sine wave that doesn't exceed the slew rate limit.

#### Common-Mode Input Resistance The resistance looking into both inputs, with inputs tied together.

# Common-Mode Rejection Ratio (CMRR)

The ratio of the change of input offset voltage to the input common-mode voltage change producing it.

#### **Full Power Bandwidth**

The maximum frequency at which the full sine wave output might be obtained.

# 1dB Gain Compression and Saturated Output Power

The 1dB gain compression is a measurement of the output power level where the small-signal insertion gain magnitude decreases 1dB from its low power value. The decrease is due to nonlinearities in the amplifier, an indication of the point of transition between small-signal operation and the large-signal mode.

The saturated output power is a measure of the amplifier's ability to deliver power into an external load. It is the value of the amplifier's output power when the input is heavily overdriven.

This includes the sum of the power in all harmonics.

#### Input Bias Current (IR)

The average of the two input currents at zero output voltage. In some cases, the input current is measured for either input independently.

#### Input Capacitance

The capacitance looking into either input terminal with the other grounded.

#### **Input Current**

The current into an input terminal.

#### Input Noise Voltage

The square root of the mean square narrow-band noise voltage referred to the input.

#### **Input Offset Current**

The difference in the currents into the two input terminals with the output at 0V.

#### Input Offset Voltage

That voltage which must be applied between the input terminals to obtain zero output voltage. The input offset voltage may also be defined for the case where two equal resistances are inserted in series with the input leads.

#### Input Resistance

The resistance looking into either input terminal with the other grounded.

#### Input Voltage Range

The range of voltages on the input terminals for which the amplifier operates within specifications. In some cases, the input offset specifications apply over the input voltage range.

#### Intermodulation Intercept Tests

The intermodulation intercept is an expression of the low level linearity of the amplifier. The intermodulation ratio is the difference in dB between the fundamental output signal level and the generated distortion product level.

The intercept point for either product is the intersection of the extensions of the product curve with the fundamental output.

The intercept point is determined by measuring the intermodulation ratio at a single output level and projecting along the appropriate product slope to the point of intersection with the fundamental. When the intercept point is known, the intermodulation ratio can be determined by the reverse process. The second order IMR is equal to the difference between the second order intercept and the fundamental output level. The third order IMR is equal to twice the difference between the third order intercept and the fundamental output level. These are expressed as:

$$IP_2 = P_{OUT} + IMR_2$$

$$IP_3 = P_{OUT} + IMR_3/2$$

where POUT is the power level in dBm of each of a pair of equal level fundamental output signals, IP2 and IP3 are the second and third order output intercepts in dBm, and IMR2 and IMR3 are the second and third order intermodulation ratios in dB. The intermodulation intercept is an indicator of intermodulation performance only in the small signal operating range of the amplifier. Above some output level which is below the 1dB compression point, the active device moves into large-signal operation. At this point the intermodulation products no longer follow the straight line output slopes, and the intercept description is no longer valid. It is therefore important to measure IP2 and IP3 at output levels well below 1dB compression. One must be careful, however, not to select levels that are too low because the test equipment may not be able to recover the signal from the noise.

#### Large-Signal Voltage Gain

The ratio of the maximum output voltage swing to the change in input voltage required to drive the output to this voltage.

#### **Output Resistance**

The resistance seen looking into the output terminal with the output at null. This parameter is defined only under small signal conditions at frequencies above a few hundred cycles to eliminate the influence of drift and thermal feedback.

#### **Output Short-Circuit Current**

The maximum output current available from the amplifier with the output shorted to ground or to either supply.

### Symbols and Definitions for Amplifiers





#### **Output Voltage Swing**

The peak output swing, referred to zero, that can be obtained.

#### Package Type Designation

See full package designations in Appendix.

#### Phase Margin

180° minus the absolute value of the phase shift measured at the frequency at which the gain is unity.

#### **Power Consumption**

The DC power required to operate the amplifier with the input at zero and with the output at zero and with no load current.

#### **Power Dissipation**

The power that the device can safely handle at 25°C. The dissipation must be derated as indicated for the individual package type.

#### **Power Supply Rejection Ratio**

The ratio of the change in input offset voltage to the change in supply voltages producing it.

#### Rise Time

The time required for an output voltage step to change from 10% to 90% of its final value.

#### **Scattering Parameters**

S-parameters are measurements of incident and reflected currents and voltages between the source, amplifier, and load as well as transmission losses. The parameters for a two-port network are defined in Figures 1 and 2

Relationships exist between the input and output return losses and the voltage standing wave ratios. These relationships are as follows:

INPUT RETURN LOSS =  $S_{11}dB$  $S_{11}dB = 20 \text{ Log } |S_{11}|$ 

OUTPUT RETURN LOSS = S22dB

 $S_{22}dB = 20 \text{ Log } |S_{22}|$ 

INPUT VSWR = 
$$\frac{|1 + S_{11}|}{|1 - S_{11}|} \le 1.5$$
  
OUTPUT VSWR =  $\frac{|1 + S_{22}|}{|1 - S_{23}|} \le 1.5$ 

#### Additional Reading on Scattering Parameters

For more information regarding S-parameters, please refer to *High-Frequency Amplifiers* by Ralph S. Carson of the University of Missouri, Rolla, Copyright 1985; published by John Wiley & Sons, Inc.

S-Parameter Techniques for Faster, More Accurate Network Design, HP App Note 95-1, Richard W. Anderson, 1967, HP Journal.

S-Parameter Design, HP App Note 154, 1972.

#### Slew Rate

The maximum rate of change of output voltage under large-signal conditions.

#### **Supply Current**

The current required from the power supply to operate the amplifier with no load and the output at zero.

#### TΑ

Ambient temperature range. Range of the surrounding environment of the operating device.

### Τj

Junction temperature. The maximum temperature of the device. 150°C is standard for silicon devices.

#### TSTG

Storage temperature range. Temperature range that the device can be stored in a non-operating condition.

### TSOLD

Soldering temperature. The temperature which can be applied to the lead frame of the device for short periods of time (normally specified for a duration of 10s).

## Temperature Stability of Voltage Gain

The maximum variation of the voltage gain over the specified temperature range.

#### V<sub>CC</sub> (-V<sub>CC</sub>)

Supply voltage. The range of power supply voltage over which the device will operate safely.

# **Signetics**

# AN164 Explanation of Noise

Application Note

**Linear Products** 

#### INTRODUCTION TO NOISE

Since fabrication techniques in the integrated circuit industry have improved so tremendously in the past few years, input offset voltages and bias currents are being minimized and noise parameters (whether measured at the output or referred to the input) have become a major source of concern. Reducing noise by improved process techniques and by use of peripheral component control will be the thrust of this application as a secondary effort, in understanding the noise components themselves.

An inspection of industry specifications show several methods of rating amplifier noise performance.

- 1. Output signal-to-noise ratio.
- 2. Output noise level (with specified loads and bandwidth).
- Output noise level referenced to normal operating level.
- Equivalent input noise (at a specified gain, source impedance and bandwidth).
- 5. Noise figure.

#### BASIC NOISE PROPERTIES

Noise, for purposes of this discussion, is defined as any signal appearing in an op amp's output that could not have been predicted by DC and AC input error analysis. Noise can be random or repetitive, internally or externally generated, current or voltage type, narrow-band or wide-band, high frequency or low frequency; whatever its nature, it can be minimized.

The first step in minimizing noise is source identification in terms of bandwidth and location in the frequency spectrum; some of the more common sources are shown in Figure 1. Some observations to be made from Figure 1 are that noise is present from DC to VHF from sources which may be identified in terms of bandwidth and frequency; noise source bandwidths overlap, making noise a composite quantity at any given frequency. Most externally-caused noise is repetitive rather than random and can be found at a definite frequency. Noise effects from external sources must be reduced to insignificant levels to realize the full performance available from a low noise op amp.

#### **EXTERNAL NOISE SOURCES**

Since noise is a composite signal, the individual sources must be identified to minimize their effects. For example, 60Hz power line pickup is a common interference noise appearing at an op amp's output as a 16ms sine wave. In this and most other situations, the basic tool for external noise source frequency characterization is the oscilloscope sweep rate setting. Recognizing the oscilloscope's potential in this area, there are several preamplifiers available with variable bandwidth and frequency which allow quick noise source frequency identification. Another basic identification tool is the simple low-pass filter, as shown in Figure 2, where the bandpass is calculated by:

$$f_{O} = \frac{1}{2\pi RC} \tag{1}$$

With such a filter, measurement bandpass can be changed from 10Hz to 100Hz (C = 4.7  $\mu$ F to 470pF), attenuating higher frequency components while passing frequencies of interest. Once identified, noise from an external source may be minimized by the methods outlined in Table 1, the external noise chart.



AN164

# O. V.



Figure 2. Noise Frequency Analysis RC Low-Pass Filter

#### POWER SUPPLY RIPPLE

Power supply ripple at 120Hz is not usually thought of as noise, but it should be. In an actual op amp application, it is quite possible to have a 120Hz noise component that is equal in magnitude to all other noise sources combined, and, for this reason, it deserves a special discussion.

To be negligible, 120Hz ripple noise should be between 10nV and 100nV referred to the input of an op amp. Achieving these low levels requires consideration of three factors: the op amp's 120Hz power supply rejection ratio (PSRR), the regulator's ripple rejection ratio, and, finally, the regulator's input capacitor size.

PSRR at 120Hz for a given op amp may be found in the manufacturer's data sheet curves of PSRR versus frequency as shown in Figure 3. For the amplifier shown, 120Hz PSRR is about 74dB, and to attain a goal of 100nV referred to the input, ripple at the power terminals must be less than 5mV. Today's IC regulators provide about 60dB of ripple rejection; in this case the regulator input capacitor must be made large enough to limit input ripple to 0.5V.

Externally-compensated low noise op amps can provide improved 120Hz PSRR in high close-loop gain configurations. The PSRR versus frequency curves of such an op amp are shown in Figure 5. When compensated for a closed-loop gain of 1000, 120Hz PSRR is 115dB. PSRR is still excellent at much higher frequencies, allowing low ripple noise operation in exceptionally severe environments.

#### POWER SUPPLY DECOUPLING

Usually, 120Hz ripple is not the only power supply associated noise. Series regulator outputs typically contain at least 150µV of noise in the 100Hz to 10kHz range, switching types contain even more. Unpredictable amounts of induced noise can also be present on power leads from many sources. Since high frequency PSRR decreases at 20dB/decade, these higher frequency supply noise components must not be allowed to reach the op amp's power terminals. RC decoupling, as shown in Figure 6, will adequately filter most wide-band

noise. Some caution must be exercised with this type of decoupling, as load current changes will modulate the voltage as the op amb's supply pins.

#### POWER SUPPLY REGULATION

Any change in power supply voltage will have a resultant effect referred to an op amp's inputs. For the op amp of Figure 3, PSRR at DC is 110dB (3µV/V) which may be considered as a potential low frequency noise source. Power supplies for low noise op amp applications should, therefore, be both low in ripple and well-regulated. Inadequate supply regulation is often mistaken to be low frequency op amp noise.

When noise from external sources has been effectively minimized, further improvements in low noise performance are obtained by specifying the right op amp, and through careful selection and application of the peripheral components.

Noise voltage,  $e_n$ , or more properly, equivalent short-circuit input RMS noise voltage, is simply that noise voltage which would appear to originate at the input of a noiseless amplifier (referring to Figure 4) if the input terminals were shorted. It is expressed in nanovolts per root Hertz (nVV/Hz) at specified frequency, or in microvolts ( $\mu V$ ) for a given frequency band. It is determined, or measured, by short-



Figure 3. PSRR vs Frequency



Figure 4. Noise Characterization of Amplifier



Figure 5. PSRR vs Frequency (Externally-Compensated Device)





Figure 7. Noise Voltage and Current for an Op Amp

ing the input terminals, measuring the output rms noise, dividing by amplifier gain, and referencing to the input. Hence the term, equivalent noise voltage. An output bandpass filter of known characteristics is used in

Table 1. External Noise Chart

| SOURCE                              | NATURE                                               | CAUSES                                                                                                           | MINIMIZATION METHODS                                                                                         |
|-------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| 60Hz Power                          | Repetitive Interference                              | Power lines physically close to op amp inputs. Poor CMRR at 60Hz.                                                | Reorientation of power wiring. Shielded transformers.                                                        |
| 120Hz Ripple                        | Repetitive                                           | Inadequate ripple consideration. Poor RSRR at 120Hz.                                                             | Thorough design to minimize ripple. RC decoupling at the op amp.                                             |
| 180Hz                               | Repetitive EMI                                       | 180Hz radiated from saturated 60Hz transformers.                                                                 | Physical reorientation of components. Shielding. Battery power.                                              |
| Radio stations                      | Standard AM broadcast through FM                     | Antenna action anyplace in system.                                                                               | Shielding. Output filtering. Limited circuit bandwidth.                                                      |
| Relay & switch arcing               | High frequency burst at switching rate.              | Proximity to amplifier inputs, power lines, compensation terminals, or nulling terminals.                        | Filtering of HF components. Shielding.<br>Avoidance of ground loops. Arc<br>suppressors at switching source. |
| Printed circuit board contamination | Random low frequency                                 | Dirty boards or sockets.                                                                                         | Thorough cleaning and humidity sealant.                                                                      |
| Radar transmitters                  | High frequency gated at radar pulse repetition rate. | Radar transmitters from long<br>range surface search to short<br>range navigational especially<br>near airports. | Shielding. Output filtering of frequencies >>PRR.                                                            |
| Mechanical vibration                | Random < 100Hz                                       | Loose connections, intermittent metallic contact in mobile equipment.                                            | Attention to connectors and cable conditions. Shock mounting in severe environments.                         |
| Chopper frequency noise             | Common-mode input current at chopping frequency      | Abnormally high noise chopper amplifier in system                                                                | Balanced source resistors. Use bipolar input op amps instead.                                                |

measurements, and the measured value is divided by the square root of the bandwidth  $\sqrt{B}$ , if data is to be expressed per unit bandwidth or per root Hertz. The level of  $\overline{e}_n$  is not constant over the frequency band; typically it increases at lower frequencies as shown in Figure 7. This increase is  $1/f_{NOISE}$  (flicker).

Noise current, in, or more properly, equivalent open-circuit RMS noise current, is that noise which occurs apparently at the input of a noiseless amplifier due only to noise currents. It is expressed in picoamps per root Hertz  $(pA/\sqrt{Hz})$  at a specified frequency or in nanoamps (nA) in a given frequency band. It is measured by shunting a capacitor or resistor across the input terminals such that the noise current will give rise to an additional noise voltage which is  $i_n \times R_{IN}$  (or  $X_{CIN}$ ). The output is measured, divided by amplifier gain, referenced to input, and that contribution known to be due to en and resistor noise is appropriately subtracted from the total measured noise. If a capacitor is used at the input, there is only  $\overline{e}_n$  and  $\overline{i}_n$   $X_{CIN}$ . The  $\overline{i}_n$  is measured with a bandpass filter and converted to  $pA/\sqrt{Hz}$ , if appropriate; typically, it increases at lower frequencies for bipolar op amps and transistors, but it increases at higher frequencies for field-effect transistors and Bi-FET/Bi-MOS op amps.

Noise Figure, NF, is the logarithm of the ratio of input signal-to-noise and output signal-to-noise.

NF = 10 
$$\log \frac{(S/N)_{in}}{(S/N)_{out}}$$
 (2)

where: S and N are power or (voltage)<sup>2</sup> levels

This is measured by determining the S/N at the input with no amplifier present, and then dividing by the measured S/N at the output with signal source present.

The values of R<sub>GEN</sub> and any X<sub>GEN</sub> as well as frequency must be known to properly express NF in meaningful terms. This is because the amplifier  $i_n \times Z_{GEN}$  as well as R<sub>GEN</sub> itself produces input noise. The signal source contains some noise. However,  $e_{SIG}$  is generally considered to be noise-free and input noise is present as the thermal noise of the resistive component of the signal generator impedance R<sub>GEN</sub>. This thermal noise is white in nature as it contains constant noise power density per unit bandwidth. It is easily seen that the  $\overline{e}_n^2$  has the units V²/Hz and that  $(\overline{e}_n)$  has the units V/ $\sqrt{\text{Hz}}$ 

$$\bar{e}_B^2 = 4kTRB$$
 (3

where: T is temperature in °K

R is resistor value in  $\Omega$ 

B is bandwidth in Hz

k is Boltzman's constant

#### OPERATIONAL AMPLIFIER INTERNAL NOISE OP AMP NOISE SPECIFICATIONS

Most completely specified low noise op amp data sheets specify current and voltage noises in a 1Hz bandwidth and low frequency noise over a range of 0.1Hz to 10Hz. To minimize total noise, a knowledge of the derivation of these specifications is useful. In this section, the reader is provided with an explanation of basic op amp associated random noise mechanisms and introduced to a simplified method for calculating total input-referred noise in typical applications.

## RANDOM NOISE CHARACTERISTICS

Op amp associated noise currents and voltages are random. They are aperiodic, not correlated to each other, and have Gaussian amplitude distributions; the highest noise amplitudes having the lowest probability. Gaussian amplitude distribution allows random noises to be expressed as RMS quantities;

### AN164





multiplying a Gaussian RMS quantity by six results in a peak-to-peak value that will not be exceeded 99.73% of the time.

The two basic types of op amp associated noises are white noise and flicker noise (I/f). White noise contains equal amounts of power in each Hertz of bandwidth. Flicker noise is different in that it contains equal amounts of power in each decade of bandwidth. This is best illustrated by spectral noise density plots such as in Figures 8 and 9. Above a certain corner frequency, white noise dominates; below that frequency, flicker (I/f) noise is dominant. Low noise corner frequencies distinguish low noise op amps from general purpose devices.

#### SPECTRAL NOISE DENSITY

To utilize Figures 8 and 9, let us consider the definition of spectral noise density: the square root of the rate of change of mean-square noise voltage (or current) with frequency (Equation 4a).

$$e_n^2 = \frac{d}{df} (E_n)^2 \tag{4a}$$

$$i_n^2 = \frac{d}{df} (1_n)^2$$
 (4b)

$$E_n = \sqrt{\int_{f_1}^{f_H} e_n^2 dF}$$
 (5a)

$$I_{N} = \sqrt{\int_{f_{l}}^{f_{H}} i_{n}^{2} dF}$$
 (5b)

where  $e_n$ ,  $i_n$  = Spectral noise density  $E_n$ ,  $I_n$  = Total RMS noise  $f_H$  = Upper frequency limit  $f_I$  = Lower frequency limit

Conversely, the RMS noise value within a given frequency band is the square root of the definite integral of the spectral noise density over the frequency band (Equation 5b). This means that three things must be known to evaluate total voltage noise (E<sub>n</sub>) or current noise (I<sub>n</sub>): f<sub>In</sub>, f<sub>L</sub>, and a knowledge of noise behavior over frequency.

#### WHITE NOISE

White noise sources are defined to have a noise content that is equal in each Hertz of bandwidth, and Equation 5b may be rewritten for white noise sources as:

$$E_{n}(\omega) = e_{n} \sqrt{f_{H} - f_{L}}$$

$$I_{n}(\omega) = i_{n} \sqrt{f_{H} - f_{L}}$$
(6)

It is therefore convenient to express spectral noise density in  $V/\sqrt{Hz}$  or  $A/\sqrt{Hz}$  where  $f_H - f_L = 1Hz$ . When  $f_H \geqslant 10f_L$ , the white noise expressions may be further reduced to:

$$E_{n}(\omega) = e_{n} \sqrt{f_{H}}$$

$$I_{n}(\omega) = i_{n} \sqrt{f_{H}}$$
(7)

## FLICKER NOISE & WHITE NOISE

Since flicker noise content is equal in each decade of bandwidth, total flicker noise may be calculated if noise in one decade is known. The 0.1Hz to 1Hz decade noise content (K) is widely used for this purpose because the white noise contribution below 10Hz is usually negligible.

$$E_n(f) \cong K \sqrt{\frac{1}{f}}, \quad I_n(f) \cong K \sqrt{\frac{1}{f}}$$
 (8)

When substituted in Equation 3, the expressions may be rewritten to:

$$E_{n}(f) = K \sqrt{I_{n} \left(\frac{f_{H}}{f_{L}}\right)}$$
(9)

$$I_n(f) = K \sqrt{I_n \left(\frac{f_H}{f_L}\right)}$$

When corner frequencies are known, simplified expressions for total voltage and current noise, ( $E_N$  and  $I_N$ ), may be written:

$$E_{N}(f_{H} - f_{L}) = e_{n} \sqrt{f_{CE} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$
(10)

$$I_{N}(f_{H} - f_{L}) = i_{n} \sqrt{f_{CI} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$
(11)

where:

en = White noise voltage in a 1Hz bandwidth

i<sub>n</sub> = White noise current in a 1Hz bandwidth

f<sub>CE</sub> = Voltage noise corner frequency

f<sub>Cl</sub> = Current noise corner frequency

f<sub>H</sub> = Upper frequency limit

f<sub>L</sub> = Lower frequency limit

The two most important internally-generated noise minimization rules are: limit the circuit bandwidth, and use operational amplifiers with low corner frequencies.

#### **NOISE SUMMATION**

In the spectral density discussions, the concepts of white noise and flicker noise were introduced. In Figure 10, the complete input-referred op amp noise model, internal white and flicker noise sources are combined into three equivalent input noise generators,  $E_{\rm n.}$   $I_{\rm N1}$  and  $I_{\rm N2}$ . The noise current generators produce noise voltage drops across their respective source resistors,  $R_{\rm S1}$  and  $R_{\rm S2}$ . The source resistors themselves generate thermal noise voltages,  $E_{\rm t1}$  and  $E_{\rm t2}$ . Total RMS input-referred voltage noise, over a given bandwidth, is the square root of the sum of the squares of the five noise voltage sources over that bandwidth.

$$E_{NT}(f_H - f_L) =$$
(8) 
$$\sqrt{E_N^2 + (I_{N1} \cdot R_{S1})^2 + (I_{N2} \cdot R_{S2})^2 + E_{t1}^2 + E_{t2}^2}$$
(12)



#### THERMAL NOISE

Thermal (Johnson) noise is a white noise voltage generated by random movement of thermally-charged carriers in a resistance; in op amp circuits this is the type of noise produced by the source resistances in series with each input. Its RMS value over a given bandwidth is calculated by:

$$E_{t} = \sqrt{4kTR(f_{H} - f_{L})}$$
 (13)

Where:

k = Boltzman's constant = 1.38 × 10<sup>-23</sup> ioules/°K

T = Absolute temperature, °K

R = Resistance in  $\Omega$ 

f<sub>H</sub> = Upper frequency limit in Hz

f<sub>L</sub> = Lower frequency limit in Hz

At room temperature, Equation 13 simplifies to:

$$E_t = 1.28 \times 10^{-10} \sqrt{R(f_H - f_L)}$$
 (14)

To minimize thermal noise ( $E_{t1}$  and  $E_{t2}$ ) from  $R_{S1}$  and  $R_{S2}$ , large source resistors and excessive system bandwidth should be avoided.

Thermal noise is also generated inside the op amp, principally from r<sub>bb</sub>, the base-spreading resistances in the input stage transistors. These noises are included in E<sub>N</sub>, the total equivalent input voltage noise generator.

#### SHOT NOISE

Shot noise (Shottky noise) is a white noise current associated with the fact that current flow is actually a movement of discrete charged particles (electrons). In Figure 10, I<sub>N1</sub> and I<sub>N2</sub> above the 1/f frequency are shot

noise currents which are related to the amplifier's DC input bias currents:

$$I_{SH} = \sqrt{2qI_{BIAS}(f_H - f_L)}$$
 (15)

where:

I<sub>SH</sub> = RMS shot noise value in amps

q = charge of an electron

=  $1.602 \times 10^{-19}$  Coulombs

I<sub>BIAS</sub> = Bias current in amps

f<sub>H</sub> = Upper frequency limit in Hz f<sub>L</sub> = Lower frequency limit in Hz

 $I_{SH} = 5.64 \times 10^{-10} \sqrt{I_{BIA S} (f_h - f_I)}$ 

At room temperature. Equation 15 simplifies

Shot noise currents also flow in the input stage emitter dynamic resistances, (r<sub>e</sub>), producing input noise voltages. These voltages, along with the r<sub>bb</sub>, thermal noise, make up the white noise portion of E<sub>N</sub>, the total equivalent input noise voltage generator.

#### **FLICKER NOISE**

In limited bandwidth applications, flicker (1/f) noise is the most critical noise source. An op amp designer minimizes flicker noise by keeping current noise components in the input and second stages from contributing to input voltages noise. Equation 17 illustrates this relationship:

$$\frac{i_n \text{ second stage}}{g_M \text{ first stage}} = e_n \text{ input}$$
 (17)

Another critical factor is corner frequency. For minimum noise, the current and voltage noise corner frequencies must be low; this is crucial. As shown in Figure 11, low noise corner frequencies distinguish low noise op amps from ordinary industry-standard 741 types.

#### POPCORN NOISE

Popcorn noise (burst noise) is a momentary change in input bias current usually occurring below 100Hz, and is caused by imperfect semiconductor surface conditions incurred during wafer processing. Minimization of this problem can be accomplished through careful surface treatment, general cleanliness, and a special three-step process known as "Triple Passivation".

Op amp manufacturers face a difficult decision in dealing with popcorn noise. Through careful low noise processing, it can be significantly reduced in almost all devices; alternatively, the processing may be relaxed, and finished devices must be individually tested for this parameter. Special noise testing takes valuable labor time, adds significant amounts to manufacturing cost, and ultimately increases the price a customer has to pay.

#### TOTAL NOISE CALCULATION

With data sheet curves and specifications, and a knowledge of source resistance values, total input-referred noise may be calculated



Figure 11. Noise Voltage Comparison



AN164

for a given application. To illustrate the method, noise information from a data sheet is reproduced in Figure 12. The first step is to determine the current and voltage noise corner frequencies so that the E<sub>N</sub> and I<sub>N</sub> terms of Equation 12 may be calculated using Equations 10 and 11

## CORNER FREQUENCY DETERMINATION

In the input shot noise versus frequency curves of Figure 12, it may be seen that voltage noise (Rs = 0) begins to rise at about 10Hz. Lines projected from the horizontal (white noise) portion and sloped (flicker noise) portion intersect at 6Hz, the voltage noise corner frequency (fCE). In the center curve, excluding thermal noise multiplied by  $200\Omega$  is plotted as a voltage noise. Lines projected from the horizontal portion and sloped portions intersect at 60Hz, the current noise corner frequency (fci). Equations 10 and 11 also require en and in for calculation of EN and IN. To find en and in, use the data sheet specification a decade or more above the respective corner frequencies; in this case  $e_n$  is 9.6 nV/ $\sqrt{\text{Hz}}$  (1000Hz), and in is 0.12 pA/√Hz (1000Hz).

#### **BANDWIDTH OF INTEREST**

To be summed correctly, each of the five noise quantities must be expressed over the same bandwidth,  $(f_H - f_L)$ . At this time, assume  $f_H$  to be the highest frequency component that must be amplified without distortion. Note that  $e_n$ ,  $i_n$ , corner frequencies and bandwidth are independent of actual circuit component values. When doing noise calculations for a large number of circuits using the same op amp, these numbers only have to be calculated once.

# TYPICAL APPLICATION EXAMPLE

Figure 13a shows a typical  $\times$ 10 gain stage with a 10k $\Omega$  source resistance. In Figure 13b, the circuit is redrawn to show five noise voltage sources. To evaluate total input-referred noise, the values of each of the five sources must be determined.

$$e_n = 9.6 \text{nV} / \sqrt{\text{Hz}}$$

 $I_n = 0.12pA/\sqrt{Hz}$ 

f<sub>CE</sub> = 6Hz

 $f_{Cl} = 60Hz$ 

Using Equation 14:  $E_t = \sqrt{4kTR(f_H - f_L)}$ 

$$E_{t1} = 1.28 \times 10^{10} \sqrt{(900\Omega)(100 \text{Hz})}$$

 $= 0.4 \mu V_{RMS}$ 

 $E_{t2} = 1.28 \times 10^{10} \sqrt{(10k\Omega)(100Hz)}$ 

 $= 0.128 \mu V_{RMS}$ 



Next, Calculate IN Using Equation 11

$$I_{N} = I_{n} \sqrt{f_{CI} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$

$$= 0.12pA \sqrt{60 I_{n} \left(\frac{100Hz}{0.01Hz}\right) + (100 - 0.01)}$$

$$= 3.066pA_{RMS}$$

and

 $I_{N1} \cdot R_{S1} \ge 3.066 pA (900 \Omega) = 0.0027 \mu V_{RMS}$ 

 $I_{N2} \cdot R_{S2} = 3.066 pA (10 k\Omega) = 0.0306 \mu V_{RMS}$ 

Finally, EN from Equation 10

$$E_{N} = e_{n} \sqrt{f_{CE} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$

$$= 9.6 \text{nV} \sqrt{6 I_{n} \left(\frac{100 \text{Hz}}{0.01 \text{Hz}}\right) + (100 - 0.01)}$$

$$= 0.120 \mu V_{BMS}$$

Substituting in Equation 12

$$E_{NT} (f_H - f_L) =$$

$$\sqrt{E_N^2 + I_{N1}^2 R_{S1}^2 + (I_{N2} R_{S2})^2 + E_{t1}^2 + E_{t2}^2}$$

$$= \sqrt{(0.120 \mu V)^2 + (0.0027 \mu V)^2 + (0.0306 \mu V)^2 + (0.04 \mu V)^2 + (0.128 \mu V)^2}$$

 $= 0.183 \mu V_{RMS}$ 

Using the factor of 6, total input-referred noise =  $1.1 \mu V_{P-P}$  (0.01Hz to 100Hz).

#### 741 CALCULATION EXAMPLE

The preceding calculation determined total noise in a given bandwidth using a low noise op amp. To place this level of performance into perspective, a calculation using the industry-standard 741 op amp in the circuit of Figure 13 is useful. Once again the starting point is corner frequency determination, using the data sheet curves:

$$f_{CE} = 200Hz; \quad f_{CI} = 2kHz;$$

 $e_n = 20 nV/\sqrt{Hz}$ ;  $i_n = 0.5 pA/\sqrt{Hz}$ .

Using these corner frequencies and noise

Using these corner frequencies and noise magnitudes,  $E_N$  and  $I_N$  are calculated to be  $0.88\mu V_{RMS}$  and  $68pA_{RMS}$ , respectively. Multiplying this noise current by the source resistance gives terms 2 and 3 of Equation 12 as shown below.

$$E_{NT} (f_H - f_L) = \sqrt{E_N^2 + I_{N1}^2 R_{S1}^2 + I_{N2}^2 R_{S2}^2 + E_{t1}^2 + E_{t2}^2}$$
(12)

Substituting in Equation 12

$$= \frac{\sqrt{(0.88\mu\text{V})^2 + (0.061\mu\text{V})^2 + (0.68\mu\text{V})^2}}{+ (0.4\mu\text{V})^2 + (0.128\mu\text{V})^2}$$

= 1.12µV<sub>BMS</sub>

Total input-referred noise =  $6.7\mu V_{P-P}$  (0.01Hz to 100Hz).



This is 5.9 times that of the low noise op amp example.

The calculation examples illustrate three rules for minimizing noise in operational amplifier applications:

RULE 1. Use an op amp with low corner frequencies.

RULE 2. Keep source resistances as low as possible.

RULE 3. Limit circuit bandwidth to signal bandwidth.

#### **NOISE PERFORMANCE**

This segment shall be concerned with determining the signal-to-noise characteristics and the noise figure of amplifiers.

The amplifier noise is composed of thermal noise generated in the base resistance shot noise caused by the arrival of discrete charges at diode junction and 1/f noise.

For simplification, these noise sources can be combined and the amplifier modeled by a noise source and a noiseless amplifier as in Figure 14.

 $e_n$  = Amplifier's equivalent mean square noise voltage/ $\sqrt{Hz}$ 

 $i_n$  = Amplifier's equivalent mean square noise current/ $\sqrt{Hz}$ 

The total output noise can now be computed by Equation 8:

$$e_t = (e_n^2 + i_n^2 R_S^2 + 4kTR_S)^{1/2}B^{1/2}A_{RMS}Volts$$

Assuming R<sub>S</sub> small compared to amplifier input.

\* See Note 1.

If we now compare the total output noise to the output signal,  $A - E_S$ , we find the output signal-to-noise ratio.

$$S/N = \frac{E_s}{(e_n^2 + i_n^2 R_S^2 + 4kTR_S)^{\frac{1}{2}}B1^{\frac{1}{2}}}(13)$$

The denominator of the S/N ratio is the total output noise divided by the midband gain or the equivalent input noise as shown on the NE542 specification sheet.

$$E_{IN} = (e_n^2 + i_n^2 R_S^2 + 4kTR_S)^{1/2}B^{1/2}RMS$$
  
Volts

(14)

The S/N ratio may now be computed independently of the amplifier gain. However, the gain should be chosen to maintain linear operation of the amplifier. For example, if the input signal to the NE542 is  $400\mu V_{RMS}$  from a source resistance of  $680\Omega$  with a bandwidth of 100Hz to 10kHz, the S/N ratio becomes, in dB:

$$S/N = 20 \log \frac{400 \mu V}{0.77 \mu V} = 54.3 dB$$

An amplifier gain of 68dB yields an output signal voltage of 1V<sub>RMS</sub>.

For an input signal of 10mV  $_{RMS}$ , 40dB of gain, and 1V  $_{RMS}$  output, the NE542 gives a S/N ratio:

$$S/N = 20 \log \frac{10,000}{0.77} = 82.3dB$$

Another popular figure of merit for measuring the noise performance of an amplifier is noise figure. We first define noise factor (F) as

Thermal noise power In terms of voltage this can be expressed as:

$$F = \frac{4kTR_S + (e_n^2 + i_n^2 R_S^2)}{4kTR_S} = 5.34,$$

$$R_S = 680\Omega$$
 (15)

The noise figure is now defined as:

$$NF = 10 \log F (dB)$$

r  
NF = 10 log 
$$\frac{4kTR_S + e_n^2 + i_n^2R_S^2}{4kTR_S}$$
 (dB)  
(16)

Table 2. Spectral Voltage and Current Noise Densities

|                                     | μΑ741 | 5534 | LF357 | NE542 | LM387 |
|-------------------------------------|-------|------|-------|-------|-------|
| $e_n (nV/\sqrt{Hz})$                | 40    | 4    | 12    | 7     | . 9   |
| i <sub>n</sub> (pA/√Hz)             | 0.25  | 0.6  | 0.01  | 0.25  | 0.7   |
| en fce (Hz)                         | 200   | 90   | 50    | 800   | 850   |
| i <sub>n</sub> f <sub>Cl</sub> (Hz) | 1.5k  | 200  | 1     | 700   | 2     |

#### NOTES:

- The current spectral noise is omitted for the LF series since current noise levels in JFET devices are insignificant.
- The spectral current noise for the LM387 is relatively linear over the frequency spectrum of 100Hz to 10kHz and is not specified below 100Hz.

noise is in this bandwidth.

### **Explanation of Noise**

**AN164** 

A noiseless amplifier will, therefore, have a noise figure of "0" dB. Although the bandwidth has been eliminated from this calculation, it is still an influencing factor on the noise figure since the value of en and in will be dependent on the bandwidth of interest.

This is especially true if 1/f or high frequency

From Figures 15 and 16 we can calculate the noise figure. For the NE542, the noise figure for 100Hz to 10Hz, 3dB bandwidth (15.7kHz equivalent noise bandwidth) and a source resistance of  $5k\Omega$  is.

NF = 10 log 
$$\left(1 + \frac{e_n^2 + i_n^2 R_S^2}{4kTR_S}\right)$$
 (17)

NF = 10 log

$$\left(1 + \frac{(7)^2 \times 10^{-18} + (0.25)^2 \times 10^{-24} \times R_S^2}{75 \times 10^{-18}}\right)$$

$$4 \times 1.38 \times 10^{-23} \times 300^{\circ} \,\mathrm{K} \times \mathrm{R}_\mathrm{S}$$
  
= 10 log

= 7.27 @  $R_S = 680\Omega$ 

= 2.07 @  $R_S = 5k\Omega$ 

= 1.25 @  $R_S = 10k\Omega$ 

To this point, the discussion has been limited to flat band response and no mention of the effect of equalization networks has been made. In instances where the gain of the amplifier is changing significantly across the frequency band of interest, as is the case for NAB and RIAA equalization, the noise performance is significantly improved.

The following table lists the spectral voltage and current noise densities and the respective corner frequencies for several different operational amplifiers and low noise pream-

#### where

IN = total current noise over a specified handwidth

E<sub>N</sub> = total voltage noise over a specified bandwidth.

Eti = thermal (Johnson) noise of the source resistance.

\*R<sub>S</sub> = equivalent input source (or generator) resistance. NOTE:

 If R<sub>S</sub> is a complex function, Z<sub>S</sub>, then this function must be calculated for the R<sub>SS</sub> mean of each bandwidth considered. For example, the input is a capacitor in parallel with a resistor; the input impedance is therefore:

$$Z_{IN} = \frac{R}{1 + jwCR}$$

Therefore as the frequency varies, the absolute value of  $Z_{\text{IN}}$  will vary and will affect the INRs\*, input noise value.

#### **GENERAL EQUATIONS**

#### **Total Spectral Voltage Noise**

$$E_{N} (f_{H} - f_{L}) = e_{n} \sqrt{f_{CE} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$
(18)

#### Total Spectral Noise Current

$$I_{N}(f_{H} - f_{L}) = i_{n} \sqrt{f_{CI} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$
 (19)

#### Thermal

$$E_t = 4 \text{ kTR} (f_H - f_L)$$

$$k = 1.38 \times 10^{-23} \text{ joules/}^{\circ}\text{K}$$

T = absolute temp in °K

$$f_t = 1.28 \times 10^{-10} \sqrt{R(f_H - f_L)}$$
 at room temperature (20)

#### Shot at Room Temperature

$$I_{SH} = 5.64 \times 10^{-10} \sqrt{I_{BIAS} (f_H - f_L)}$$
 (21)

#### Total Noise\*

$$\left| \text{ENT} \right|_{f_L}^{f_H} = \frac{\sqrt{E_n^2 + (I_N R_{S1})^2 + I_{N2} R_{S2}^2}}{+ E_{t1}^2 + E_{t2}^2}$$

#### Example:

In order to determine the total noise of any device the following basic procedures can be

1. Determine the spectral voltage noise value en and the 3dB corner frequency. (If the value is not listed, but a curve given, the spectral noise value will be that value above the 3dB corner frequency on the flat portion of the curve.)





AN164

- Determine the spectral current noise value in and the 3dB corner frequency. (The same note holds true as for the spectral voltage noise, except that the corner frequencies are generally not the same.)
- 3. Determine the thermal noise of the input port source resistances by using the basic equal at room temperature of  $E_T = 1.28 \times 10^{-10} \ \sqrt{R}/\sqrt{Hz}$
- 4. Using Equations 1, 2, and 4 and using Figure 1 as a basic block, we then can determine the total current and voltage noise at the input ports.
- Employing Equation 5 we can then determine the total R<sub>SS</sub> voltage noise referred to the input of the amplifier.
- If the closed-loop gain of the system is known, then the total output noise is then E<sub>Nout</sub> = E<sub>Nin</sub> × A<sub>CL</sub>

Given: From Table 2, the NE5534 operating over the range of 10Hz to 1kHz and 1kHz to 10kHz, with  $R_S=10k\Omega$ : determine total input noise over each bandwidth.

$$E_{N}(f_{H} - f_{L}) = e_{n} \sqrt{f_{CE} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$

$$I_{N}(f_{H} - f_{L}) = I_{n} \sqrt{f_{CI} I_{n} \left(\frac{f_{H}}{f_{L}}\right) + (f_{H} - f_{L})}$$

$$(19)$$

$$E_t = 1.28 \times 10^{-10} \sqrt{R(f_H - f_I)}$$
 (20)

ENT 
$$\begin{cases} f_{H} = \sqrt{(E_{n})^{2} + (I_{N1} R_{S1})^{2} + (E_{0})^{2}} \\ f_{1} = (21) \end{cases}$$

For the first band (10Hz to 1kHz):

$$E_n = 4 \times 10^{-9} \sqrt{90 \text{ ln } (100) + (990)}$$
  
= 0.15 $\mu$ V<sub>RMS</sub>

$$I_NR_S = 0.6 \times 10^{-12}$$
  
 $\sqrt{200 \text{ 1n (100) + (990)} \times (10^4)}$   
= 0.26 $\mu$ V<sub>RMS</sub>

$$E_T = 1.28 \times 10^{-8} \sqrt{990} = 0.4 \mu V_{RMS}$$

$$\mathsf{E_{TH}}_{10}^{1000} = \sqrt{(\mathsf{E_N})^2 + (\mathsf{I_NR_S})^2 + \mathsf{E_T}^2} \\ = 0.50 \mu \mathsf{V_{RMS}}$$

Using the factor of 6:

 $f_{NOISE\ P-P} = 3.00 \mu V_{P-P}$  will never be exceeded in 99.73% of all cases.

For the second band (1kHz to 10kHz):

$$^*E_N = 4 \times 10^{-9} \sqrt{9000} = 0.38 \mu V_{BMS}$$

$$^{*}I_{N}R_{S} = 0.6 \times 10^{-12} \sqrt{9000 \times (10^{4})}$$
  
=  $0.58 \mu V_{RMS}$ 

$$E_T = 1.28 \times 10^{-10} \sqrt{10^4 (9000)}$$
  
= 1.21  $\mu$ V<sub>BMS</sub>

NOTE:

 For frequencies above 1kHz only WHITE noise is a consideration.

$$E_{TH} = \begin{cases} f_{10\text{kHz}} & = \sqrt{(0.38)^2 + (0.57)^2 + (1.21)^2 \mu V_{\text{RMS}}} \\ f_{1\text{kHz}} & = \sqrt{(0.38)^2 + (0.57)^2 + (1.21)^2 \mu V_{\text{RMS}}} \end{cases}$$

RSS 
$$E_{TH}$$
  $f_{10kHz} = \sqrt{1.39 \mu V_{RMS}}$ 

 $E_{THmax} = 8.34 \mu V_{P-P}$ 

#### CONCLUSION

The designer should look at the previous application note as a reasonable approach to determine system noise levels. The variations of parameters, such as resistance values, temperature and bandwidth, are controllable by design procedure; however, the parametric variations of the monolithic op amps are controlled by the IC manufacturer. Signetics manufactures a wide variety of operational amplifiers designed to meet all contingencies.

AN164



# **Signetics**

# AN165 Integrated Operational Amplifier Theory

Application Note

#### **Linear Products**

#### INTRODUCTION

The operational amplifier was first introduced in the early 1940s. Primary usage of these vacuum tube forerunners of the ideal gain block was in computational circuits. They were fed back in such a way as to accomplish addition, subtraction, and other mathematical

Expensive and extremely bulky, the operational amplifier found limited use until new technology brought about the integrated version, solving both size and cost drawbacks.

Volumes upon volumes have been and could be written on the subject of op amps. In the interest of brevity, this application note will cover the basic op amp as it is defined, along with test methods and suggestive applications. Also, included is a basic coverage of the feedback theory from which all configurations can be analyzed.

#### THE PERFECT AMPLIFIER

The ideal operational amplifier possesses several unique characteristics. Since the device will be used as a gain block, the ideal amplifier should have infinite gain. By definition also, the gain block should have an infinite input impedance in order not to draw any power from the driving source. Additionally, the output impedance would be zero in order to supply infinite current to the load being driven. These ideal definitions are illustrated by the ideal amplifier model of Figure 1.



Figure 1. Ideal Operational Amplifier

Further desirable attributes would include infinite bandwidth, zero offset voltage, and complete insensitivity to temperature, power supply variations, and common-mode input signals.

Keeping these parameters in mind, further contemplation produces two very powerful analysis tools. Since the input impedance is infinite, there will be no current flowing at the amplifier input nodes. In addition, when feed-

back is employed, the differential input voltage reduces to zero. These two statements are used universally as beginning points for any network analysis and will be explored in detail later on.

#### THE PRACTICAL AMPLIFIER

Tremendous strides have been made by modern technology with respect to the ideal amplifier. Integrated circuits are coming closer and closer to the ideal gain block. In bipolar devices, for instance, input bias currents are in the pA range for FET input amplifiers while offset voltages have been reduced to less than 1mV in many cases.

Any device has limitations however, and the integrated circuit is no exception. Modern op amps have both voltage and current limitations. Peak-to-peak output voltage, for instance, is generally limited to one or two base-emitter voltage drops below the supply voltage, while output current is internally limited to approximately 25mA. Other limitations such as bandwidth and slew rates are also present, although each generation of devices improves over the previous one.

#### **DEFINITION OF TERMS**

Earlier, the ideal operational amplifier was defined. No circuit is ideal, of course, so practical realizations contain some sources of error. Most sources of error are very small and therefore can usually be ignored. It should be noted that some applications require special attention to specific sources of error.

Before the internal circuitry of the op amp is further explored, it would be beneficial to define those parameters commonly referenced.

#### INPUT OFFSET VOLTAGE

Ideal amplifiers produce 0V out for 0V input. But, since the practical case is not perfect, a small DC voltage will appear at the output, even though no differential voltage is applied. This DC voltage is called the input offset voltage, with the majority of its magnitude being generated by the differential input stage pictured in Figure 2.

An operational amplifier's performance is, in large part, dependent upon the first stage. It is the very high gain of the first stage that amplifies small signal levels to drive remain-



ing circuitry. Coincidentally, the input current, a function of beta, must be as small as possible. Collector current levels are thus made very low in the input stage in order to gain low bias currents. It is this input stage which also determines DC parameters such as offset voltage, since the amplified output of this stage is of sufficient voltage levels to eclipse most subsequent error terms added by the remaining circuitry. Under balanced conditions, the collector currents of Q1 and Q2 are perfectly matched, hence we may say:

$$E_{OS} = I_{C2}R_L - I_{C1}R_L = 0$$
 (1)

In practice, small differences in geometries of the base-emitter regions of Q1 and Q2 will cause  $E_{OS}$  not to equal 0. Thus, for balance to be restored, a small DC voltage must be added to one  $V_{BE}$  or

$$V_{OS} = V_{BE}1 - V_{BE}2 \tag{2}$$

where the  $V_{\mbox{\footnotesize{BE}}}$  of the transistor is found by

$$V_{BE} = \frac{kT}{q} I_n \left( \frac{I_E}{I_s} \right)$$
 (3)

Reference is made to the input when talking of offset voltage. Thus, the classic definition of input offset voltage is 'that differential DC voltage required between inputs of an amplifier to force its output to zero volts.'

**AN165** 

Offset voltage becomes a very useful quantity for the designer because many other sources of error can be expressed in terms of V<sub>OS</sub>. For instance, the error contribution of input bias current can be expressed as offset voltages appearing across the input resistors.

#### INPUT OFFSET VOLTAGE DRIFT

Another related parameter to offset voltage is  $V_{OS}$  drift with temperature. Present-day amplifiers usually possess  $V_{OS}$  drift levels in the range of  $5\mu V/^{\circ}C$  to  $40\mu V/^{\circ}C$ . The magnitude of  $V_{OS}$  drift is directly related to the initial offset voltage at room temperature. Amplifiers exhibiting larger initial offset voltages will also possess higher drift rates with temperature. A rule of thumb often applied is that the drift per  $^{\circ}C$  will be  $3.3\mu V$  for each millivolt of initial offset. Thus, for tighter control of thermal drift, a low offset amplifier would be selected.



#### INPUT BIAS CURRENT

Referring to Figure 3, it is apparent that the input pins of this op amp are base inputs. They must, therefore, possess a DC current path to ground in order for the input to function. Input bias current, then, is 'the DC current required by the inputs of the amplifier to properly drive the first stage.'

The magnitude of  $I_{\text{BIAS}}$  is calculated as the average of both currents flowing into the inputs and is calculated from

$$I_{B} = \frac{I_{1} + I_{2}}{2} \tag{4}$$

Bias current requirements are made as small as possible by using high beta input transistors and very low collector currents in the first stage. The trade-off for bias current is lower stage gain due to low collector current levels and lower slew rates. The effect upon slew rate is covered in detail under the compensation section.

#### INPUT OFFSET CURRENT

The ideal case of the differential amplifier and its associated bias current does not possess an input offset current. Circuit realizations always have a small difference in bias currents from one input to the other, however. This difference is called the input offset

current. Actual magnitudes of offset current are usually at least an order of magnitude below the bias current. For many applications this offset may be ignored but very high gain, high input impedance amplifiers should possess as little  $I_{OS}$  as possible because the difference in currents flowing across large impedances develops substantial offset voltages. Output voltage offset due to  $I_{OS}$  can be calculated by

$$V_{OUT} = A_{CI}(I_{OS}R_S)$$
 (5)

Hence, high gain and high input impedances magnify directly to the output, the error created by offset current. Circuits capable of nulling the input voltage and current errors are available and will be covered later in this chapter.

## INPUT OFFSET CURRENT DRIFT

Of considerable importance is the temperature coefficient of input offset current. Even though the effects of offset are nulled at room temperature, the output will drift due to changes in offset current over temperature. Many popular models now include a typical specification for los drift with values ranging in the 0.5nA/°C area. Obviously, those applications requiring low input offset currents also require low drift with temperature.

#### INPUT IMPEDANCE

Differential and common-mode impedances looking into the input are often specified for integrated op amps. The differential impedance is the total resistance looking from one input to the other, while common-mode is the common impedance as measured to ground. Differential impedances are calculated by measuring the change of bias current caused by a change in the input voltage.

#### COMMON-MODE RANGE

All input structures have limitations as to the range of voltages over which they will operate properly. This range of voltages impressed upon both inputs which will not cause the output to misbehave is called the commonmode range. Most amplifiers possess common-mode ranges of ± 12V with supplies of

## COMMON-MODE REJECTION RATIO

The ideal operational amplifier should have no gain for an input signal common to both inputs. Practical amplifiers do have some gain to common-mode signals. The classic defini-



tion for common-mode rejection ratio of an amplifier is the ratio of the differential signal gain to the common-mode signal gain expressed in dB as shown in equation 6a.

CMRR(dB) = 20 
$$log \frac{e_O/e_I}{e_O/e_{CM}}$$
 (6a)

The measurement CMRR as in 6a requires 2 sets of measurements. However, note that if eo in equation 6a is held constant, CMRR becomes:

CMRR(dB) = 20 log 
$$\frac{e_{CM}}{e_l}$$
 (6b)

A new alternate definition of CMRR based on 6b is the ratio of the change of input offset voltage to the input common-mode voltage change producing it.

Figure 4 illustrates the application of the equivalent common-mode error generator to the voltage-follower circuit. The gain of the voltage-follower with error contributions caused by both finite gain and finite common-mode rejection ratio is shown in equation 7.

$$\frac{e_{O}}{e_{IN}} = \frac{1 \pm 1/CMRR}{1 + 1/A}$$
 (7)

where A equals open-loop gain and is frequency-dependent.

#### **AC PARAMETERS**

Parameter definition has, up to this point, been dealing primarily with DC quantities of voltages currents, etc. Several important AC, or frequency-dependent parameters will now be discussed.

An ideal gain block was defined earlier as one which would provide infinite gain and bandwidth. Real circuits approximate infinite open-loop gain with low frequency gains in excess of 100dB. The very high gains achieved with present designs are possible only by cascading stages. Although providing very high open-loop gain, the cascading of stages results in the need for frequency compensation in closed-loop configurations and reduces the open-loop.

#### LARGE-SIGNAL BANDWIDTH

The large-signal or power bandwidth of an amplifier refers to its ability to provide its maximum output voltage swing with increasing frequency. At some frequency the output will become slew rate limited and the output will begin to degrade. This point is defined by

$$f_{PL} = \frac{\text{Slew Rate}}{2\pi \cdot E_{OUT}}$$
 (8)

where  $f_{PL}$  is the upper power bandwidth frequency and  $E_{OUT}$  is the peak output swing of the amplifier.

#### SLEW RATE

The maximum rate of change of the output in response to a step input signal is termed slew rate. Deviation from the ideal is caused by the limitation in frequency response of the amplifier stages and the phase compensation technique used. Summing node and amplifier output capacitances must be kept to a minimum to guarantee getting the maximum slew rate of the operational amplifier. Circuit board layout must also be of high frequency quality. Power supplies should be adequately by-

passed at the pins, with both low and high frequency components, to avoid possible ringing. A selection of a proper capacitor in parallel with the feedback resistor may be necessary. Too small a value could result in excessive ringing and too large a value will decrease frequency response. In general, the worst case slew rate is in the unity gain non-inverting mode (see Figure 5a). Specifications of slew rate should always reflect this worst case condition with the maximum required compensation network.

#### FREQUENCY RESPONSE

Distributed capacitances and transit times in semiconductors cause an upper frequency limit or pole for each gain stage. Monolithic PNP transistors, used for level shifting, possess poor upper frequency characteristics. Cascaded gain stages, used to approach the highest gain, subtract from the maximum frequency response. As shown in Figure 6, the open-loop frequency response of the op amps shown crosses unity gain at approximately 10MHz. Closed-loop response is unstable without compensation, however, so typical unity gain frequencies are readjusted



Figure 6. Open-Loop Voltage Gain as a Function of Frequency

by the effects of phase compensation, in this case 1MHz.

From Figure 6, it is also apparent that an amplifier has a trade-off between gain and bandwidth. Higher gains are achieved at the expense of bandwidth. This trade-off is a constant figure called the gain bandwidth product.





NOTE:

All resistor values are in ohms.

Figure 8. Circuit Diagram Used for Average Bias Current Measurement

### AN165







4-21

AN165

#### **TEST METHODS**

Product testing of integrated circuits uses automatic test equipment. Large computer-controlled test decks test all data sheet limits in a matter of milliseconds. Each parameter is tested in a specific circuit configuration defined by the test hardware.

A typical simplified op amp test configuration is depicted by Figure 9. Units may be classed in several categories according to selected parameters. Even failures may be classified categorically, depending upon their mode of failure.

Figures 7, 8, 10 and 11 illustrate the general test setups commonly used to measure CMRR, average bias current, offset voltage and current, and open-loop gain, respectively.

In general, the following parameters are tested under the following conditions.

#### **COMMON-MODE REJECTION**

The test setup for CMRR is given in Figure 7. Resistor values are chosen to provide sufficient sensitivity and accuracy for the device type being tested and the voltage measuring equipment being used.

The positive common-mode input voltage within the range  $V_{CM1}$  is algebraically subtracted from all supply voltages and from  $V_O$ . Then  $V_1$  is measured  $(V_{11})$ . The most negative common-mode voltage within the range,  $V_{CM2}$ , is then subtracted from all the supply voltages and  $V_O$ , and  $V_1$  is again measured  $(V_{12})$ .

Then

CMRR = 
$$(R1 + R2)/R1(V_{CM1} - V_{CM2})/V_{11} - V_{12}$$

This operation is equivalent to swinging both inputs over the full common-mode range, and holding the output voltage constant, but it makes the V<sub>1</sub> measurement much simpler.

#### **BIAS CURRENT**

Bias current is measured in the configuration of Figure 8.

With switches at position 1 and  $V_O = 0V$ , measure  $V_{11}$ . Move switches to position 2

and again measure V<sub>12</sub>. Calculate I<sub>BIAS</sub> (average). by

$$I_{B1} = \frac{R1}{R1 + R2} \left( \frac{V1}{R3} \right)$$
 (10a)

$$I_{B2} = \frac{R1}{R1 + R2} \left( \frac{V1}{R3} \right)$$
 (10b)

$$I_{BIAS}(avg) = \frac{I_{B1} + I_{B2}}{2} = \frac{R1}{R1 + R2} \frac{V_{11} - V_{12}}{2R3}$$
(10c)

#### OFFSET VOLTAGE

Figure 10 is used for both offset voltage and current. With  $V_O$  at 0V and the switches selecting the source impedance of  $100\Omega$ , the offset voltage is measured at  $V_1$  and is equal to

$$V_{OS} = \frac{R1V_1}{R1 + R2} \tag{11}$$

#### OFFSET CURRENT

Offset current is measured by calculation of offset voltage change with a change in source impedance. With switches in position 1, measure V<sub>12</sub>. Calculate the contribution of los by

$$I_{OS} = \frac{V_{12} - V_{1}}{B3} \tag{12}$$

#### SIGNAL GAIN

The signal gain of operational amplifiers is most commonly specified for the full output swing.

This is referred to as large signal voltage gain and can be measured by the circuit of Figure 11. Usually specified under a specific load determined by  $R_{\rm L}$ , a signal equal to the maximum swing of the output voltage is applied to  $V_{\rm O}$  in both positive and negative directions.  $V_{11}$  and  $V_{12}$  are measured values of  $V_{1}$  and  $V_{0}$  = maximum positive and maximum negative signals, respectively. The gain of the device under test then becomes

$$A_{VO} = \left(\frac{R1 + R2}{R1}\right) \left(\frac{V_{O1} - V_{O2}}{V_{11} - V_{12}}\right)$$
 (13)

#### SLEW RATE

Many other parameters are checked automatically by similar means. Only the most important ones have been covered here. Of great interest to the designer are other parameters which do not necessarily carry minimum or maximum limits. One such parameter



is slew rate. The configuration used to measure slew rate depends upon the intended application. Worst case conditions arise in the unity gain non-inverting mode.

Figure 12 shows a typical bench setup for measuring the response of the output to a step input. The input step frequency should be of a frequency low enough for the output of the op amp to have sufficient time to slew from limit to limit. In addition, V<sub>IN</sub> must be less



AN165



than absolute maximum input voltage and the waveform should have good rise and fall times. The slew rate is then calculated from the slope of the output voltage versus time or

$$SR = \frac{\Delta V_{OUT}}{\Delta T} \text{ in } V/\mu s$$
 (14)

#### OP AMP CURVE TRACER

Two of the most important parameters of linear integrated circuits having differential inputs are voltage gain and input offset voltage. These parameters may be read directly from a plot of the transfer characteristic of the device. This memo will describe a very simple curve tracer which, when used with an oscilloscope, will display the transfer characteristic of most Signetics linear devices.

Figure 13 shows the transfer characteristics of a typical linear device, the Signetics NE531. Note that the unit saturates at approximately +12V and -12V and exhibits a linear transfer characteristic between -10V and +10V.

From the slope of this linear portion of the transfer characteristic, and from the point and

+10V where it crosses the E<sub>IN</sub> axis, the voltage gain and offset voltage may be determined. It can be seen that the voltage gain of the device under test, (DUT), is 50,000 and its input offset voltage is 1.0mV.

A simple circuit to display the curves of Figure 13 on an oscilloscope is shown in Figure 14. A 60Hz, 44Vp.p sinewave is applied to the horizontal input of oscilloscope and an attenuated version of the sinewave is applied to the input of the DUT.

The output of the DUT drives the vertical input of the scope. For providing V+ and V- to the DUT, the tester uses two simple adjustable regulators, both current-limited at 25mA. Input drive to the DUT may be selected by means of S-2 as shown.

To use the curve tracer, first preset the V+ and V- supplies with an accurate meter. The supply voltages are somewhat dependent on AC line regulation and should be checked periodically. The horizontal gain of the scope may be set to give a convenient readout of the peak-to-peak DUT input signal corresponding to the setting of S-2. As some devices have two outputs, a second output line (vertical 2) has been provided for these

devices. The transfer function of such devices will be inverted to that of Figure 13.

Simplicity and low cost are the two major attributes of this tester. It is not intended to perform highly rigorous tests for all devices. It is, however, a reasonably accurate means of determining the gains and offset voltages of most amplifiers. It will, in addition, indicate the transfer curves of comparators and sense amplifiers with equivalent accuracies.

#### **AMPLIFIER DESIGN**

Linear operational amplifier ICs were introduced soon after the appearance of the first digital integrated circuits. The performance of these early devices, however, left much to be desired until the introduction of the 709 device. Even with its lack of short-circuit protection and its complicated compensation requirements, the 709 gained real acceptance for the IC op amp. The 709 was designed using a three-stage approach requiring both input and output stage compensation. In addition, the output stage was not short-circuit proof and the input stage latched-up under certain conditions, requiring external protection.

Much better designs soon were introduced. Among the contenders were the 741, 748, 101, and 107 devices. All were general purpose devices with single capacitor compensation, (some were internally-compensated), and all heralded input and output overstress protection. The basic design has two gain stages. By rolling off the frequency response of one of these (the second stage), so that the overall gain is unity at a frequency below the point where excess phase becomes significant, the device can be stabilized for all feedback configurations. Further, by making the first stage a voltage-to-current converter, with a small g<sub>M</sub> and the second stage a current-to-voltage converter with a high r<sub>M</sub>, the second stage can be rolled off at 6dB octave with a small value capacitor in the order of 30pF, which can then be built into the device itself. This concept is shown in Figure



Design

The frequency and phase response of the PNP devices in the first stage dictate a roll-off in the second stage to give a loop gain of unity at about 1.0MHz. For the unity gain

feedback configuration, this implies an openloop gain of unity at this frequency. The capacitor C<sub>C</sub> controls this parameter by looking much smaller than r<sub>M</sub> at frequencies above a few cycles, giving a clean 6dB/ octave roll-off over 5 decades.

The overall gain at frequencies where the impedance of C<sub>C</sub> dominates r<sub>m</sub> is given by

$$A_{V(\omega)} = \frac{ql_{S1}}{4kT} \cdot \frac{1}{\omega C_C}$$
 (15)

Substituting the value given, we find that a capacitance of  $C_C = 30 pF$  gives a unity gain frequency of about 1.0MHz.

First-stage large signal current also defines the slew rate for a specific compensation technique. It is this current which must charge and discharge the  $C_{\rm C}$  by the expression

$$SR = \frac{dV}{dT} = \frac{I_{LS}}{C_C}$$
 (16)

where I<sub>LS</sub> is the largest signal current of the input stage. Obviously, the slew rate can be improved by increasing the first-stage collector current. This would, however, reflect directly upon the bias current by increasing it.

Two serious limitations, then, of these devices for diverse applications are input bias current and slew rate. Both may be overcome with small changes of the input structure to yield higher performance devices.

Reducing the input bias current becomes a matter of raising the transistor beta of the first

stage. Several current designs boasting very low input currents use what is termed super beta input devices. These transistors have betas of 1,500 to 7,000. Bias currents under 2nA can be achieved in this way. Even though the B<sub>VCEO</sub> of such transistors can be as low as 1V, the lower breakdowns are accounted for in the input stage by rearranging the bias technique. Bandwidths and slew rates suffer only slightly as a result of the lower current levels.

The second limitation of 741 devices is slew rate. As previously mentioned, the rate of change is dictated by the compensation capacitance as charged by the large signal current of the first stage. By altering the large signal  $g_{\rm M}$  of the first stage as depicted by Figure 18, the slew rate can be dramatically increased.

The additional current supplied during large signal swings by current source I<sub>4</sub> causes the first-stage transfer function to change as shown in Figure 19. The compensation capacitor is returned to the output of the NE531 structure because the output driving source must be capable of supplying the increased current to charge the capacitor.

Large-signal bandwidths with this input structure will be essentially the same as the small-signal response. Full bandwidth possibilities of this configuration are still limited by the beta and ft of the lateral PNP devices used for collector loads in the first stage. Even so, the slew rate of the NE531 and NE538 is a factor of 40 better than general purpose devices.





# Sianetics

## **AN166** Basic Feedback Theory

Application Note

Linear Products

#### BASIC FEEDBACK THEORY

In AN165, the ideal op amp was defined. The ideal parameters are never fully realized but they present a very convenient method for the preliminary analysis of circuitry. So important are these ideal definitions that they are repeated here. The ideal amplifier possesses

- 1. Infinite gain
- 2. Infinite input impedance
- 3. Infinite bandwidth
- 4. Zero output impedance

From these definitions two important theorems are developed.

- 1. No current flows into or out of the input terminals
- 2. When negative feedback is applied, the differential input voltage is reduced to zero.

Keeping these rules in mind, the basic concept of feedback can be explored.

#### VOLTAGE-FOLLOWER

Perhaps the most often used and simplest circuit is that of a voltage-follower. The circuit of Figure 1 illustrates the simplicity.



Applying the zero differential input theorem. the voltages of Pins 2 and 3 are equal, and since Pins 2 and 6 are tied together, their voltage is equal; hence, EOUT = EIN. Trivial to analyze, the circuit nevertheless does illustrate the power of the zero differential voltage theorem. Because the input impedance is multiplied and the output impedance divided by the loop gain, the voltage-follower is extremely useful for buffering voltage sources and for impedance transformation.

The basic configuration in Figure 1 has a gain of 1 with extremely high input impedance. Setting the feedback resistor equal to the source impedance will cancel the effects of bias current if desired.

However, for most applications, a direct connection from output to input will suffice. Errors arise from offset voltage, common-mode rejection ratio, and gain. The circuit can be used with any op amp with the required unity gain compensation, if it is required.

#### NON-INVERTING AMPLIFIER

Only slightly more complicated is the noninverting amplifier of Figure 2.



The voltage appearing at the inverting input is defined by

$$E_2 = \frac{E_{OUT} \cdot R_{IN}}{R_F + R_{IN}}$$
 (1a)

Since the differential voltage is zero,  $E_2 = E_S$ , and the output voltage becomes

$$E_{OUT} = E_S \left( 1 + \frac{R_F}{R_{IN}} \right)$$
 (1b)

It should be noted that as long as the gain of the closed-loop is small compared to openloop gain, the output will be accurate, but as the closed-loop gain approaches the openloop value more error will be introduced.

The signal source is shown in Figure 2 in series with a resistor equal in size to the parallel combination of RIN and RF. This is desirable because the voltage drops due to bias currents to the inputs are equal and cancel out even over temperature. Thus overall performance is much improved.

The amplifier does not phase-invert and possesses high input impedance. Again the impedances of the two inputs should be equal to reduce offsets due to bias currents.

#### **INVERTING AMPLIFIER**

By slightly rearranging the circuit of Figure 2, the non-inverting amplifier is changed to an inverting amplifier. The circuit gain is found by applying both theorems; hence, the voltage at

the inverting input is 0 and no current flows into the input. Thus the following relationships

$$\frac{E_S}{R_{IN}} + \frac{E_O}{R_E} = 0 \tag{2a}$$

Solving for the output Eo

 $E_O = -E_S \frac{R_F}{R_{IN}}$ (2b)



As opposed to the non-inverting circuits the input impedance of the inverting amplifier is not infinite but becomes essentially equal to RIN. This circuit has found widespread acceptance because of the ease with which input impedance and gain can be controlled to advantage, as in the case of the summing amplifier.

With the inverting amplifier of Figure 3, the gain can be set to any desired value defined by R divided by RIN. Input impedance is defined by the value of RIN and R should equal the parallel combination of RIN and R to cancel the effect of bias current. Offset voltage, offset current, and gain contribute most of the errors. The ground may be set anywhere within the common-mode range and any op amp will provide satisfactory response.

#### **CURRENT-TO-VOLTAGE** CONVERTER

The transfer function of the current-to-voltage converter is

$$V_{OUT} = I_{IN} R_1 \tag{3}$$

December 1988

Evaluation of the circuit depends upon the virtual ground theorem developed earlier. The current flowing into the input must be the same as that flowing across R1, hence, the output voltage is the IR drop of R1.

Limitations, of course, are output saturation voltage and output current capability. The inputs may be biased anywhere within the common-mode range.

#### DIFFERENTIAL AMPLIFIER

This circuit of Figure 5 has a gain with respect to differential signals of R2/R1.

The common-mode rejection is dominated by the accuracy of the resistors. Other errors arise from the offset voltage, input offset current, gain and common-mode rejection. The circuit can be used with any op amp discussed in this chapter with the proper compensation.

#### **SUMMING AMPLIFIER**

The summing amplifier is a variation of the inverting amplifier. The output is the sum of the input voltages, each being weighed by  $R_{\rm E}/R_{\rm IN}$ .

The value of R4 may be chosen to cancel the effects of bias current and is selected equal to the parallel combination of  $R_{\text{F}}$  and all the input resistors.



Figure 4. Current-to-Voltage Converter

#### INTEGRATOR

Integration can be performed with a variation of the inverting amplifier by replacing the feedback resistor with a capacitance. The transfer function is defined by

$$V_{OUT} = -\frac{1}{RC} \int_{0}^{t} V_{IN} \cdot dt$$
 (4)

The gain of the circuit falls at 6dB per octave over the range in which strays and leakages are small.

Since the gain at DC is very high a method for resetting initial conditions is necessary. Switch S1 removes the charge on the capacitor. A relay or FET may be used in the practical circuit. Bias and offset currents and offset voltage of the switch should be low in such an application.







#### DIFFERENTIATOR

The differentiator of Figure 8 is another variation of the inverting amplifier. The gain increases at 6dB per octave until it intersects the amplifier open-loop gain, then decreases because of the amplifier bandwidth. This characteristic can lead to instability and high frequency noise sensitivity.



A more practical circuit is shown in Figure 9. The gain has been reduced by R3 and the high frequency gain reduced by C2, allowing better phase control and less high frequency noise. Compensation should be for unity gain.



#### COMPENSATION

Present-day operational amplifiers are comprised of multiple stages, each of which has a 3dB point or pole associated with it. Referring to Figure 10, the 3dB breakpoints of a twostage amplifier are approximated by the Bode plot.

### **Basic Feedback Theory**

AN166

As with any feedback loop, the op amp must be protected from phase shifts in excess of 360°. A steady 180° phase shift is developed by the amplifier from output to inverting input. In addition, the sum of all additional shifts due to amplifier poles or feedback component poles will cause the necessary additional 180° to sustain oscillation if the gain of the amplifier is greater than one for the frequency at which the 180° phase shift is reached. By adding poles and zeros to the amplifier response externally, the phase shift can be controlled to insure stability.

Many op amps now include internal compensation. These are single capacitors of 30pF. typically, and the amplifier will remain stable for all gains. However, since they are unconditionally stable, the compensation is larger than required for most applications. The resultant loss of bandwidth and slew rate may be acceptable in the general case, but selection of an externally-compensated device can add a great deal to the amplifier response if the compensation is handled properly.

In order to fully develop the point at which instability occurs, a fuller understanding of phase response is necessary.

The diagram of Figure 11 depicts the phase shift of a single pole. Note that at the pole position the phase shift is 45° and that phase shift becomes 0° for a decade below the pole and -90° for a decade above the pole location. This is a Bode approximation which possesses a 5.7° error at 0° and 90°, but this error is usually considered small enough to be ignored. The single pole produces a maximum of 90° phase shift and also produces a frequency roll-off of 20dB per decade. The addition of the second pole of Figure 12 produces an additional 90° phase shift and increases the roll-off slope to -40dB per decade





Figure 11. Single-Pole Amplitude and Phase Response



At this point, phase shift could exceed 180° because unity gain is reached, causing stability. For gain levels equal to A1 or  $1/\beta$ , the phase shift is only 90° and the amplifier is stable. However, the gain of A2 the phase shift is 180° and the loop is unstable. Gains in between A1 and A2 are marginally stable.

However, as shown in Figure 13, the phase shift as it approaches 180° causes increasing frequency peaking and overshoot until sustained oscillations occur.

It is generally accepted in the interest of minimized frequency peaking to limit the phase shift of the amplifier to 135° or a phase margin of 45°. At this margin the secondorder response of the system is critically damped and oscillation is prevented.



Referring to Figure 14, the required compensation can be determined. Given the openloop response of the amplifier, the desired gain is plotted until it intercepts the open-loop curve as shown.



Figure 14. Frequency Compensation

The phase shift for minimum peaking is 135°. Remembering that phase shift is 45° at the frequency pole, the example of Figure 14 will be unstable at gains less than 20dB where phase shift exceeds 180°, and will possess excessive overshoot and ringing at gains Iss than 60dB where phase shift exceeds 135°. Thus, the desired compensation will move the second pole of the amplifier out in frequency until the closed-loop gain intersects the openloop response before the second break of the amplifier occurs. Selecting only enough compensation to do the job assures the maximum

### Basic Feedback Theory

AN166

bandwidths and slew rates of the amplifier. Additional in-depth information on compensation can be found in the reference material.

### FEED-FORWARD COMPENSATION

External compensation has been shown to improve amplifier bandwidth over internal compensation in the preceding section. Additional bandwidth can be realized if feedforward compensation is used. Bandwidth is limited in monolithic design by the poor frequency response of the PNP level shifters of the first stage.



Figure 15. Technique of Feed-Forward Around 1st Stage

The concept of feed-forward compensation bypasses the input stage at high frequencies driving the higher frequency second stage directly as pictured by Figure 15. The Bode plot of Figure 16 shows the additional response added by the feed-forward technique. The response of the original amplifier requires less compensation at lower frequencies allowing an order of magnitude improvement in bandwidth. Standard compensation and feed-forward are both plotted to illustrate the bandwidth improvement. Unfortunately, the use of feed-forward compensation is restricted to the inverting amplifier mode.



#### REFERENCES

 OPERATIONAL AMPLIFIERS-Design & Applications, Jerald Graeme and Gene Tobey, McGraw Hill Book Company.

#### 1

# **Signetics**

# AU2902 Low Power Quad Operational Amplifier

Preliminary Specification

#### **Linear Products**

#### DESCRIPTION

The AU2902 consists of four independent, high-gain, internally frequency-compensated operational amplifiers designed specifically to operate from a single power supply over a wide range of voltages.

#### **UNIQUE FEATURES**

In the linear mode, the input commonmode voltage range includes ground and the output voltage can also swing to ground, even though operated from only a single power supply voltage.

The unity gain crossover frequency and the input bias current are temperaturecompensated.

#### **FEATURES**

- Internally frequency-compensated for unity gain
- Large DC voltage gain: 100dB
- Wide bandwidth (unity gain):
   1MHz (temperature-compensated)
- Wide power supply range
   Single supply: 3V<sub>DC</sub> to 30V<sub>DC</sub>
   or dual supplies: ± 1.5V<sub>DC</sub> to
   ± 15V<sub>DC</sub>
- Very low supply current drain: essentially independent of supply voltage (1mW/op amp at +5V<sub>DC</sub>)
- Low input bias current: 45nA<sub>DC</sub> (temperature-compensated)
- Low input offset voltage: 2mV<sub>DC</sub> and offset current: 5nA<sub>DC</sub>
- Differential input voltage range equal to the power supply voltage
- Large output voltage: 0V<sub>DC</sub> to V<sub>CC</sub> - 1.5V<sub>DC</sub> swing

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic DIP | -40°C to +125°C   | AU2902N    |
| 14-Pin Plastic SO  | -40°C to +125°C   | AU2902D    |

AU2902

# **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                                                                                                                       | RATING                     | UNIT            |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------|
| V <sub>CC</sub>   | Supply voltage                                                                                                                                                                                  | 32 or ± 16                 | V <sub>DC</sub> |
| V <sub>IN</sub>   | Differential input voltage                                                                                                                                                                      | 32                         | V <sub>DC</sub> |
| V <sub>IN</sub>   | Input voltage                                                                                                                                                                                   | -0.3 to +32                | V <sub>DC</sub> |
| P <sub>DMAX</sub> | Maximum power dissipation, $T_A = 25^{\circ}C \text{ (still-air)}^1$ N package  D package  Output short-circuit to GND one amplifier <sup>2</sup> $V_{CC} \le 15V_{DC}$ and $T_A = 25^{\circ}C$ | 1420<br>1040<br>Continuous | mW<br>mW        |
| I <sub>IN</sub>   | Input current (V <sub>IN</sub> < -0.3V) <sup>3</sup>                                                                                                                                            | 50                         | mA              |
| T <sub>A</sub>    | Operating ambient temperature range AU2902                                                                                                                                                      | -40 to +125                | °C              |
| T <sub>STG</sub>  | Storage temperature range                                                                                                                                                                       | -65 to +150                | °C              |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                                                                                                          | 300                        | °C              |

#### NOTES:

1. Derate above 25°C, at the following rates:

N package at 11.4mW/°C

D package at 8.3mW/°C

- 2. Short-circuits from the output to V<sub>CC</sub>+ can cause excessive heating and eventual destruction. The maximum output current is approximately 40mA, independent of the magnitude of V<sub>CC</sub>. At values of supply voltage in excess of + 15V<sub>DC</sub> continuous short-circuits can exceed the power dissipation ratings and cause eventual destruction.
- 3. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input bias clamps. In addition, there is also lateral NPN parasitic transistor action on the IC chip. This action can cause the output voltages of the op amps to go to the V+ rail (or to ground for a large overdrive) during the time that the input is driven negative.

AU2902

# DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = 5V, $T_A$ = 25°C, unless otherwise specified.

| SYMBOL                 | PARAMETER                                    | TEST CONDITIONS                                                               | AU2902 |      | -                     | UNIT  |
|------------------------|----------------------------------------------|-------------------------------------------------------------------------------|--------|------|-----------------------|-------|
|                        | FANAMETER                                    | TEST CONDITIONS                                                               | Min    | Тур  | Max                   | ONL   |
| V                      | Offset voltage <sup>1</sup>                  | $R_S = 0\Omega$                                                               |        | ± 2  | ± 7                   | mV    |
| Vos                    | Oliset voltage                               | $R_S = 0\Omega$ , over temp.                                                  |        |      | ± 9                   | mV    |
| ΔV <sub>OS</sub> /ΔT   | Temperature drift                            | $R_S = 0\Omega$ , over temp.                                                  |        | 7    |                       | μV/°C |
| 1                      | Input current <sup>2</sup>                   | l <sub>IN</sub> (+) or l <sub>IN</sub> (-)                                    |        | 45   | 250                   | nA    |
| IBIAS                  | input current                                | $l_{IN}(+)$ or $l_{IN}(-)$ , over temp.                                       |        | 40   | 500                   | nA    |
| ΔI <sub>BIAS</sub> /ΔT | Temperature drift                            | Over temp.                                                                    |        | 50   |                       | pA/°C |
| los                    | Offset current                               | l <sub>IN</sub> (+)-l <sub>IN</sub> (-)                                       |        | ± 5  | ± 50                  | nA    |
| ios                    | Onset current                                | $I_{IN}(+) - I_{IN}(-)$ , over temp.                                          |        |      | ± 150                 | nA    |
| ΔI <sub>OS</sub> /ΔT   | Temperature drift                            | Over temp.                                                                    |        | 10   |                       | pA/°C |
| V                      | Common-mode voltage range <sup>3</sup>       | V <sub>CC</sub> ≤ 30V                                                         | 0      |      | V <sub>CC</sub> - 1.5 | ٧     |
| V <sub>CM</sub>        | Common-mode voltage range                    | $V_{CC} \le 30V$ , over temp.                                                 | 0      |      | V <sub>CC</sub> - 2   | ٧     |
| CMRR                   | Common-mode rejection ratio                  | V <sub>CC</sub> = 30V                                                         | 65     | 70   |                       | dB    |
| V <sub>OUT</sub>       | Output voltage swing                         | $R_L = 2k\Omega$ , $V_{CC} = 30V$ , over temp.                                | 26     |      |                       | ٧     |
| V <sub>OH</sub>        | Output voltage high                          | $R_L \ge 10 k\Omega$ , $V_{CC} = 30V$ , over temp.                            | 27     | 28   |                       | ٧     |
| V <sub>OL</sub>        | Output voltage low                           | $R_L \le 10k\Omega$ , $V_{CC} = 5V$ , over temp.                              |        | 5    | 20                    | mV    |
| 1                      | Supply current                               | $R_L = \infty$ , $V_{CC} = 30V$ , over temp.                                  |        | 1.5  | 3                     | mA    |
| lcc                    |                                              | R <sub>L</sub> = ∞, V <sub>CC</sub> = 5V,<br>over temp.                       |        | 0.7  | 1.2                   | mA    |
|                        |                                              | $V_{CC}$ = 15V (for large $V_O$ swing),<br>$R_L \ge 2k\Omega$                 | 25     | 100  |                       | V/mV  |
| A <sub>VOL</sub>       | Large-signal voltage gain                    | $V_{CC}$ = 15V (for large $V_O$ swing),<br>$R_L \ge 2k\Omega$ ,<br>over temp. | 15     |      |                       | V/mV  |
|                        | Amplifier-to-amplifier coupling <sup>5</sup> | f = 1kHz to 20kHz,<br>input referred                                          |        | -120 |                       | dB    |
| PSRR                   | Power supply rejection ratio                 | $R_S = 0\Omega$                                                               | 65     | 100  |                       | dB    |
|                        | Output current                               | $V_{IN}+ = +1V$ , $V_{IN}- = 0V$ , $V_{CC} = 15V$                             | 20     | 40   |                       | mA    |
|                        | Source                                       | $V_{IN}$ + = +1V, $V_{IN}$ - = 0V, $V_{CC}$ = 15V, over temp.                 | 10     | 20   |                       | mA    |
| lout                   |                                              | V <sub>IN</sub> - = + 1V, V <sub>IN</sub> + = 0V, V+ = 15V                    | 10     | 20   |                       | mA    |
| .001                   | Sink                                         | $V_{IN}^- = +1V$ , $V_{IN}^+ = 0V$ , $V_{CC}^- = 15V$ , over temp.            | 5      | 8    |                       | mA    |
|                        |                                              | $V_{IN}-=+1V, \ V_{IN}+=0V, \ V_{O}=200mV$                                    | 12     | 50   |                       | μА    |
| Isc                    | Short-circuit current <sup>4</sup>           |                                                                               | 10     | 40   | 60                    | mA    |
| V <sub>DIFF</sub>      | Differential input voltage <sup>3</sup>      |                                                                               |        |      | Vcc                   | ٧     |
| GBW                    | Unity gain bandwidth                         |                                                                               |        | 1    |                       | MHz   |
| SR                     | Slew rate                                    |                                                                               |        | 0.3  |                       | V/µs  |
| V <sub>NOISE</sub>     | Input noise voltage                          | f = 1kHz                                                                      |        | 40   | T                     | nV/√I |

See notes on next page.

AU2902

#### NOTES:

- 1.  $V_O \cong 1.4 V_{DC}$ ,  $R_S = 0 \Omega$  with  $V_{CC}$  from 5V to 30V and over full input common-mode range (0 $V_{DC}$ + to  $V_{CC}$  -1.5V).
- 2. The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines.
- 3. The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V<sub>CC</sub> -1.5, but either or both inputs can go to +32V without damage.
- 4. Short-circuits from the output to V<sub>CC</sub> can cause excessive heating and eventual destruction. The maximum output current is approximately 40mA independent of the magnitude of V<sub>CC</sub>. At values of supply voltage in excess of +15V<sub>DC</sub>, continuous short-circuits can exceed the power dissipation ratings and cause eventual destruction. Destructive dissipation can result from simultaneous shorts on all amplifiers.
- 5. Due to proximity of external components, insure that coupling is not originating via stray capacitance between these external parts. This typically can be detected as this type of coupling increases at higher frequencies.

# **EQUIVALENT SCHEMATIC**



# AU2902

# TYPICAL PERFORMANCE CHARACTERISTICS



# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



# TYPICAL APPLICATIONS



Preliminary Specification

#### Linear Products

#### DESCRIPTION

The AU2904 consists of two independent, high-gain, internally frequencycompensated operational amplifiers designed specifically to operate from a single power supply over a wide range of voltages. Operation from dual power supplies is also possible, and the low power supply current drain is independent of the magnitude of the power supply voltage.

#### **UNIQUE FEATURES**

In the linear mode the input commonmode voltage range includes ground and the output voltage can also swing to ground, even though operated from only a single power supply voltage.

The unity gain crossover frequency and the input bias current are temperaturecompensated.

#### **FEATURES**

- Internally frequency-compensated for unity gain
- Large DC voltage gain: 100dB
- Wide bandwidth (unity gain): 1MHz (temperature-compensated)
- Wide power supply range Single supply: 3VDC to 30VDC or dual supplies: ± 1.5V<sub>DC</sub> to ± 15V<sub>DC</sub>
- Very low supply current drain (400 µA): essentially independent of supply voltage (1mW/op amp at  $+5V_{DC}$ )
- Low input bias current: 45nADC (temperature-compensated)
- Low input offset voltage: 2mV<sub>DC</sub> and offset current: 5nApc
- Differential input voltage range equal to the power supply voltage
- Large output voltage: 0VDC to V+ - 1.5V<sub>DC</sub> swing

# PIN CONFIGURATION



# **EQUIVALENT CIRCUIT**



AU2904

# **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic DIP | -40°C to +125°C   | AU2904N    |
| 8-Pin Plastic SO  | -40°C to +125°C   | AU2904D    |

# **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                              | RATING      | UNIT            |
|-------------------|--------------------------------------------------------------------------------------------------------|-------------|-----------------|
| Vs                | Supply voltage V+                                                                                      | 32 or ± 16  | V <sub>DC</sub> |
|                   | Differential input voltage                                                                             | 32          | $V_{DC}$        |
| V <sub>IN</sub>   | Input voltage                                                                                          | -0.3 to +32 | V <sub>DC</sub> |
| P <sub>DMAX</sub> | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>N package<br>D package | 1160<br>780 | mW<br>mW        |
|                   | Output short-circuit to $GND^5$<br>V+ < 15V <sub>DC</sub> and $T_A = 25$ °C                            | Continuous  |                 |
| T <sub>A</sub>    | Operating ambient temperature range<br>AU2904                                                          | -40 to +125 | °C              |
| T <sub>STG</sub>  | Storage temperature range                                                                              | -65 to +150 | °C              |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                 | 300         | °C              |

# NOTES:

<sup>1.</sup> Derate above 25°C, at the following rates:

N package at 9.3mW/°C D package at 6.2mW/°C

AU2904

# DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, V+ = +5V, unless otherwise specified.

| SYMBOL             | DADAMETED                                    | TEST CONDITIONS                                                                        |          | AU2904     |            | UNIT         |
|--------------------|----------------------------------------------|----------------------------------------------------------------------------------------|----------|------------|------------|--------------|
| SYMBUL             | PARAMETER                                    | TEST CONDITIONS                                                                        | Min      | Тур        | Max        | UNII         |
|                    | 041                                          | $R_S = 0\Omega$                                                                        |          | ± 2        | ±7         | mV           |
| Vos                | Offset voltage <sup>1</sup>                  | $R_S = 0\Omega$ , over temp.                                                           |          |            | ± 9        | m∨           |
| Vos                | Drift                                        | $R_S = 0\Omega$ , over temp.                                                           |          | 7          |            | μV/°C        |
| 1                  | 011-1                                        | $I_{IN}(+) - I_{IN}(-)$                                                                |          | ± 5        | ± 50       | nA           |
| los                | Offset current                               | Over temp.                                                                             |          |            | ± 150      | nA           |
| los                | Drift                                        | Over temp.                                                                             |          | 10         |            | pA/°C        |
| ,                  | Input current <sup>2</sup>                   | l <sub>IN</sub> (+) or l <sub>IN</sub> (-)                                             |          | 45         | 250        | nA           |
| BIAS               | Input current                                | Over temp., I <sub>IN</sub> (+) or I <sub>IN</sub> (-)                                 |          | 40         | 500        | nA           |
| IBIAS              | Drift                                        | Over temp.                                                                             |          | 50         |            | pA/°C        |
| .,                 |                                              | V+ = 30V                                                                               | 0        |            | V+ - 1.5   | V            |
| V <sub>CM</sub>    | Common-mode voltage range <sup>3</sup>       | Over temp., V+ = 30V                                                                   | 0        |            | V+ - 2.0   | V            |
| CMRR               | Common-mode rejection ratio                  | V+ = 30V                                                                               | 65       | 70         | 1          | dB           |
| V <sub>OH</sub>    | Output voltage swing                         | $R_L \ge 2k\Omega$ , V+ = 30V, over temp.                                              | 26       |            |            | ٧            |
|                    |                                              | $R_L \geqslant 10k\Omega$ , V+ = 30V, over temp.                                       | 27       | 26         |            | V            |
| V <sub>OL</sub>    | Output voltage swing                         | R <sub>L</sub> ≥ 10kΩ, Over temp.                                                      |          | 5          | 20         | mV           |
| Icc                | Supply current                               | $R_L = \infty$ , V+ = 30V<br>$R_L = \infty$ on all amplifiers,<br>Over temp., V+ = 30V |          | 0.5<br>0.6 | 1.0<br>1.2 | mA<br>mA     |
| A <sub>VOL</sub>   | Large-signal voltage gain                    | $R_L \ge 2k\Omega$ , $V_{OUT} \pm 10V$ ,<br>V+ = 15V<br>Over temp.                     | 25<br>15 | 100        |            | V/mV<br>V/mV |
| PSRR               | Supply voltage rejection ratio               | $R_S = 0\Omega$                                                                        | 65       | 100        |            | dB           |
|                    | Amplifier-to-amplifier coupling <sup>4</sup> | f = 1kHz to 20kHz<br>(input referred)                                                  |          | -120       |            | dB           |
| lout               | Output current<br>Source                     | $V_{IN+} = +1V_{DC}, V_{IN-} = 0V_{DC},$<br>$V+ = 15V_{DC}$                            | 20       | 40         |            | mA           |
|                    |                                              | $V_{IN+} = +1V_{DC}, V_{IN-} = 0V_{DC},$<br>$V+ = 15V_{DC}, \text{ over temp.}$        | 10       | 20         |            | mA           |
|                    | Sink                                         | $V_{IN-} = +1V_{DC}, V_{IN+} = 0V_{DC},$<br>$V+ = 15V_{DC}$                            | 10       | 20         |            | mA           |
|                    |                                              | $V_{IN-} = +1V_{DC}, V_{IN+} = 0V_{DC},$<br>$V_{IN-} = 15V_{DC}, \text{ over temp.}$   | 5        | 8          |            | mA           |
|                    |                                              | $V_{IN+} = 0V, V_{IN-} = +1V_{DC},$<br>$V_{O} = 200mV$                                 | 12       | 50         |            | μΑ           |
| Isc                | Short circuit current <sup>5</sup>           |                                                                                        |          | 40         | 60         | mA           |
|                    | Differential input voltage <sup>3</sup>      |                                                                                        |          |            | V+         | ٧            |
| GBW                | Unity gain bandwidth                         | T <sub>A</sub> = 25°C                                                                  |          | 1          |            | MHz          |
| SR                 | Slew rate                                    | T <sub>A</sub> = 25°C                                                                  |          | 0.3        |            | V/µs         |
| V <sub>NOISE</sub> | Input noise voltage                          | T <sub>A</sub> = 25°C, f = 1kHz                                                        | 1        | 40         | 1          | nV/√F        |

#### NOTES:

- $1. V_O \cong 1.4V$ ,  $R_S = 0\Omega$  with  $V_{CC}$  from 5V to 30V and over full input common-mode range (0 $V_{DC}$ + to  $V_{CC}$  1.5V).

  2. The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines.
- 3. The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V+ -1.5, but either or both inputs can go to +32V without damage.
- 4. Due to proximity of external components, insure that coupling is not originating via stray capacitance between these external parts. This typically can be detected as this type of coupling increases at higher frequencies.
- 5. Short-circuits from the output to V+ can cause excessive heating and eventual destruction. The maximum output current is approximately 40mA independent of the magnitude of V+. At values of supply voltage in excess of +15V<sub>DC</sub>, continuous short-circuits can exceed the power dissipation ratings and cause eventual destruction.

AU2904

# TYPICAL PERFORMANCE CHARACTERISTICS



# AU2904

# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



# TYPICAL APPLICATIONS



# **Signetics**

# LM124/224/324/324A/ SA534/LM2902 Low Power Quad Op Amps

**Product Specification** 

#### Linear Products

#### DESCRIPTION

The LM124/SA534/LM2902 series consists of four independent, high-gain, internally frequency-compensated operational amplifiers designed specifically to operate from a single power supply over a wide range of voltages.

#### **UNIQUE FEATURES**

In the linear mode, the input commonmode voltage range includes ground and the output voltage can also swing to ground, even though operated from only a single power supply voltage.

The unity gain crossover frequency and the input bias current are temperaturecompensated.

#### **FEATURES**

- Internally frequency-compensated for unity gain
- Large DC voltage gain: 100dB
- Wide bandwidth (unity gain):
   1MHz (temperature-compensated)
- Wide power supply range Single supply: 3V<sub>DC</sub> to 30V<sub>DC</sub> or dual supplies: ± 1.5V<sub>DC</sub> to ± 15V<sub>DC</sub>
- Very low supply current drain: essentially independent of supply voltage (1mW/op amp at +5V<sub>DC</sub>)
- Low input biasing current: 45nA<sub>DC</sub> (temperaturecompensated)
- Low input offset voltage: 2mV<sub>DC</sub> and offset current: 5nA<sub>DC</sub>
- Differential input voltage range equal to the power supply voltage
- Large output voltage: 0V<sub>DC</sub> to V<sub>CC</sub> - 1.5V<sub>DC</sub> swing

#### PIN CONFIGURATION



# ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic DIP | -55°C to +125°C   | LM124N     |
| 14-Pin Ceramic DIP | -55°C to +125°C   | LM124F     |
| 14-Pin Plastic DIP | -25°C to +85°C    | LM224N     |
| 14-Pin Ceramic DIP | -25°C to +85°C    | LM224F     |
| 14-Pin Plastic DIP | 0 to +70°C        | LM324N     |
| 14-Pin Ceramic DIP | 0 to +70°C        | LM324F     |
| 14-Pin Plastic SO  | 0 to +70°C        | LM324D     |
| 14-Pin Plastic DIP | 0 to +70°C        | LM324AN    |
| 14-Pin Plastic SO  | 0 to +70°C        | LM324AD    |
| 14-Pin Plastic DIP | -40°C to +85°C    | SA534N     |
| 14-Pin Ceramic DIP | -40°C to +85°C    | SA534F     |
| 14-Pin Plastic SO  | -40°C to +85°C    | SA534D     |
| 14-Pin Plastic SO  | -40°C to +85°C    | LM2902D    |
| 14-Pin Plastic DIP | -40°C to +85°C    | LM2902N    |

# LM124/224/324/324A/SA534/LM2902

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                                           | RATING                                              | UNIT            |
|-------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------|
| V <sub>CC</sub>   | Supply voltage                                                                                                      | 32 or ±16                                           | V <sub>DC</sub> |
| V <sub>IN</sub>   | Differential input voltage                                                                                          | 32                                                  | V <sub>DC</sub> |
| V <sub>IN</sub>   | Input voltage                                                                                                       | -0.3 to +32                                         | V <sub>DC</sub> |
| P <sub>D</sub>    | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>N package<br>F package<br>D package | 1420<br>1190<br>1040                                | mW<br>mW<br>mW  |
|                   | Output short-circuit to GND one amplifier <sup>2</sup> $V_{CC} < 15V_{DC} \text{ and } T_A = 25^{\circ}C$           | Continuous                                          |                 |
| IN                | Input current (V <sub>IN</sub> < -0.3V) <sup>3</sup>                                                                | 50                                                  | mA              |
| T <sub>A</sub>    | Operating ambient temperature range<br>LM324/A<br>LM224<br>SA534/LM2902<br>LM124                                    | 0 to +70<br>-25 to +85<br>-40 to +85<br>-55 to +125 | ဂံဂံဂံဂံ        |
| T <sub>STG</sub>  | Storage temperature range                                                                                           | -65 to +150                                         | °C              |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                              | 300                                                 | °C              |

#### NOTES:

- 1. Derate above 25°C, at the following rates:
  - F package at 9.5mW/°C
  - N package at 11.4mW/°C
  - D package at 8.3mW/°C
- 2. Short-circuits from the output to V<sub>CC</sub>+ can cause excessive heating and eventual destruction. The maximum output current is approximately 40mA, independent of the magnitude of V<sub>CC</sub>. At values of supply voltage in excess of +15V<sub>DC</sub> continuous short-circuits can exceed the power dissipation ratings and cause eventual destruction.
- 3. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input bias clamps. In addition, there is also lateral NPN parasitior transistor action on the IC chip. This action can cause the output voltages of the op amps to go to the V+ rail (or to ground for a large overdrive) during the time that the input is driven negative.

# LM124/224/324/324A/SA534/LM2902

# DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = 5V, $T_A$ = 25°C, unless otherwise specified.

| SYMBOL                     | DADAMETED                                    | TEST CONDITIONS                                                             | LM124/LM224 LM324/SA534/L |      | 4/LM2902              | 902<br>UNIT |      |                       |       |
|----------------------------|----------------------------------------------|-----------------------------------------------------------------------------|---------------------------|------|-----------------------|-------------|------|-----------------------|-------|
| STMBOL                     | PARAMETER                                    | TEST CONDITIONS                                                             | Min                       | Тур  | Max                   | Min         | Тур  | Max                   | UNIT  |
| V                          | Offset voltage <sup>1</sup>                  | $R_S = 0\Omega$                                                             |                           | ± 2  | ± 5                   |             | ± 2  | ± 7                   | mV    |
| Vos                        | Offset voltage                               | $R_S = 0\Omega$ , over temp.                                                |                           |      | ±7                    |             |      | ± 9                   | mV    |
| $\Delta V_{OS}/\Delta T$   | Temperature drift                            | $R_S = 0\Omega$ , over temp.                                                |                           | 7    |                       |             | 7    |                       | μV/°C |
|                            |                                              | l <sub>IN</sub> (+) or l <sub>IN</sub> (-)                                  |                           | 45   | 150                   |             | 45   | 250                   | nA    |
| IBIAS                      | Input current <sup>2</sup>                   | l <sub>IN</sub> (+) or l <sub>IN</sub> (-), over temp.                      |                           | 40   | 300                   |             | 40   | 500                   | nA    |
| $\Delta I_{BIAS}/\Delta T$ | Temperature drift                            | Over temp.                                                                  |                           | 50   |                       |             | 50   |                       | pA/°C |
| los                        | Offset current                               | l <sub>IN</sub> (+)-l <sub>IN</sub> (-)                                     |                           | ± 3  | ± 30                  |             | ±5   | ± 50                  | nA    |
|                            | Chock current                                | $l_{IN}(+) - l_{IN}(-)$ , over temp.                                        |                           |      | ± 100                 |             |      | ± 150                 | nA    |
| $\Delta I_{OS}/\Delta T$   | Temperature drift                            | Over temp.                                                                  |                           | 10   |                       |             | 10   |                       | pA/°C |
| V <sub>CM</sub>            | Common-mode voltage                          | V <sub>CC</sub> ≤ 30V                                                       | 0                         |      | V <sub>CC</sub> - 1.5 | 0           |      | V <sub>CC</sub> - 1.5 | ٧     |
| •CM                        | range <sup>3</sup>                           | $V_{CC} \le 30V$ , over temp.                                               | 0                         |      | V <sub>CC</sub> -2    | 0           |      | V <sub>CC</sub> -2    | ٧     |
| CMRR                       | Common-mode rejection ratio                  | V <sub>CC</sub> = 30V                                                       | 70                        | 85   |                       | 65          | 70   |                       | dB    |
| V <sub>OUT</sub>           | Output voltage swing                         | $R_L = 2k\Omega$ , $V_{CC} = 30V$ , over temp.                              | 26                        |      |                       | 26          |      |                       | ٧     |
| V <sub>OH</sub>            | Output voltage high                          | $R_L \le 10 k\Omega$ , $V_{CC} = 30V$ , over temp.                          | 27                        | 28   |                       | 27          | 28   |                       | ٧     |
| V <sub>OL</sub>            | Output voltage low                           | $R_L \le 10k\Omega$ , $V_{CC} = 5V$ , over temp.                            |                           | 5    | 20                    |             | 5    | 20                    | mV    |
|                            | Supply ourrent                               | $R_L = \infty$ , $V_{CC} = 30V$ , over temp.                                |                           | 1.5  | 3                     |             | 1.5  | 3                     | mA    |
| lcc                        | Supply current                               | $R_L = \infty$ , $V_{CC} = 5V$ , over temp.                                 |                           | 0.7  | 1.2                   |             | 0.7  | 1.2                   | mA    |
|                            |                                              | $V_{CC}$ = 15V (for large $V_O$ swing), $R_L \ge 2k\Omega$                  | 50                        | 100  |                       | 25          | 100  |                       | V/m\  |
| Avol                       | Large-signal voltage gain                    | $V_{CC}$ = 15V (for large $V_{O}$ swing), $R_{L} \ge 2k\Omega$ , over temp. | 25                        |      |                       | 15          |      |                       | V/m\  |
|                            | Amplifier-to-amplifier coupling <sup>5</sup> | f = 1kHz to 20kHz,<br>input referred                                        |                           | -120 |                       |             | -120 |                       | dB    |
| PSRR                       | Power supply rejection ratio                 | $R_S \leq 0\Omega$                                                          | 65                        | 100  |                       | 65          | 100  |                       | dB    |
|                            | Output current                               | $V_{IN}$ + = +1V, $V_{IN}$ - = 0V, $V_{CC}$ = 15V                           | 20                        | 40   |                       | 20          | 40   |                       | mA    |
|                            | source                                       | $V_{IN}+=+1V, \ V_{IN}-=0V, \ V_{CC}=15V, \ over \ temp.$                   | 10                        | 20   |                       | 10          | 20   |                       | mA    |
| I <sub>OUT</sub>           |                                              | $V_{IN}-=+1V, \ V_{IN}+=0V, \ V+=15V$                                       | 10                        | 20   |                       | 10          | 20   |                       | mA    |
|                            | sink                                         | $V_{IN}- = + 1V, V_{IN}+ = 0V,$<br>$V_{CC} = 15V, over temp.$               | 5                         | 8    |                       | 5           | 8    |                       | mA    |
|                            |                                              | $V_{IN}- = + 1V, V_{IN}+ = 0V,$<br>$V_{O} = 200mV$                          | 12                        | 50   |                       | 12          | 50   |                       | μА    |
| Isc                        | Short-circuit current <sup>4</sup>           |                                                                             | 10                        | 40   | 60                    | 10          | 40   | 60                    | mA    |
| V <sub>DIFF</sub>          | Differential input voltage <sup>3</sup>      |                                                                             |                           |      | V <sub>CC</sub>       |             |      | V <sub>CC</sub>       | ٧     |
| GBW                        | Unity gain bandwidth                         |                                                                             |                           | 1    |                       |             | 1    |                       | MHz   |
| SR                         | Slew rate                                    |                                                                             |                           | 0.3  |                       |             | 0.3  |                       | V/μ:  |
| V <sub>NOISE</sub>         | Input noise voltage                          | f = 1kHz                                                                    | T                         | 40   |                       |             | 40   |                       | nV/√  |

# LM124/224/324/324A/SA534/LM2902

# **DC ELECTRICAL CHARACTERISTICS** (Continued) $V_{CC} = 5V$ , $T_A = 25$ °C, unless otherwise specified.

| 0.44001                    | 0.00                                         | TEGT 001171710110                                                          | LM324A |      |                       |       |
|----------------------------|----------------------------------------------|----------------------------------------------------------------------------|--------|------|-----------------------|-------|
| SYMBOL                     | PARAMETER                                    | TEST CONDITIONS                                                            | Min    | Тур  | Max                   | UNIT  |
| \/                         | Offset voltage <sup>1</sup>                  | $R_S = 0\Omega$                                                            |        | ± 2  | ± 3                   | mV    |
| Vos                        | Offset Voltage                               | $R_S = 0\Omega$ , over temp.                                               |        |      | ± 5                   | mV    |
| $\Delta V_{OS}/\Delta T$   | Temperature drift                            | $R_S = 0\Omega$ , over temp.                                               |        | 7    | 30                    | μV/°C |
| 1                          | Input current <sup>2</sup>                   | l <sub>IN</sub> (+) or l <sub>IN</sub> (-)                                 |        | 45   | 100                   | nA    |
| IBIAS                      | mpat carrent                                 | $l_{IN}(+)$ or $l_{IN}(-)$ , over temp.                                    |        | 40   | 200                   | nA    |
| $\Delta I_{BIAS}/\Delta T$ | Temperature drift                            | Over temp.                                                                 |        | 50   |                       | pA/°C |
| los                        | Offset current                               | $I_{IN}(+) - I_{IN}(-)$                                                    |        | ± 5  | ± 30                  | nA    |
| 'OS                        | Onset current                                | $I_{IN}(+) - I_{IN}(-)$ , over temp.                                       |        |      | ± 75                  | nA    |
| $\Delta I_{OS}/\Delta T$   | Temperature drift                            | Over temp.                                                                 |        | 10   | 300                   | pA/°C |
| V <sub>CM</sub>            | Common-mode voltage range <sup>3</sup>       | V <sub>CC</sub> ≤ 30V                                                      | 0      |      | V <sub>CC</sub> - 1.5 | V     |
| •CM                        | Common-mode voltage range                    | $V_{CC} \le 30V$ , over temp.                                              | 0      |      | V <sub>CC</sub> - 2   | V     |
| CMRR                       | Common-mode rejection ratio                  | V <sub>CC</sub> = 30V                                                      | 65     | 85   |                       | dB    |
| V <sub>OUT</sub>           | Output voltage swing                         | $R_L = 2k\Omega$ , $V_{CC} = 30V$ , over temp.                             | 26     |      |                       | ٧     |
| V <sub>OH</sub>            | Output voltage high                          | $R_L \le 10 k\Omega$ , $V_{CC} = 30 V$ , over temp.                        | 27     | 28   |                       | ٧     |
| V <sub>OL</sub>            | Output voltage low                           | $R_L \le 10k\Omega$ , $V_{CC} = 5V$ , over temp.                           |        | 5    | 20                    | mV    |
| 1                          | Cumply current                               | $R_L = \infty$ , $V_{CC} = 30V$ , over temp.                               |        | 1.5  | 3                     | mA    |
| Icc                        | Supply current                               | $R_L = \infty$ , $V_{CC} = 5V$ , over temp.                                |        | 0.7  | 1.2                   | mA    |
| Δ                          | Large signal veltage gain                    | $V_{CC}$ = 15V (for large $V_O$ swing),<br>$R_L \ge 2k\Omega$              | 25     | 100  |                       | V/mV  |
| A <sub>VOL</sub>           | Large-signal voltage gain                    | $V_{CC}$ = 15V (for large $V_O$ swing),<br>$R_L \ge 2k\Omega$ , over temp. | 15     |      |                       | V/mV  |
|                            | Amplifier-to-amplifier coupling <sup>5</sup> | f = 1kHz to 20kHz,<br>input referred                                       |        | -120 |                       | dB    |
| PSRR                       | Power supply rejection ratio                 | $R_S \leq 0\Omega$                                                         | 65     | 100  |                       | dB    |
|                            | Output current                               | $V_{IN}+ = +1V$ , $V_{IN}- = 0V$ , $V_{CC} = 15V$                          | 20     | 40   |                       | mA    |
|                            | source                                       | $V_{IN}$ + = +1V, $V_{IN}$ - = 0V, $V_{CC}$ = 15V, over temp.              | 10     | 20   |                       | mA    |
| lout                       |                                              | $V_{IN}- = +1V, V_{IN}+ = 0V, V+ = 15V$                                    | 10     | 20   |                       | mA    |
| -001                       | sink                                         | $V_{IN}^{-} = +1V$ , $V_{IN}^{+} = 0V$ , $V_{CC}^{-} = 15V$ , over temp.   | 5      | 8    |                       | mA    |
|                            |                                              | $V_{IN}- = +1V, V_{IN}+ = 0V,$<br>$V_{O} = 200mV$                          | 12     | 50   |                       | μΑ    |
| I <sub>SC</sub>            | Short-circuit current <sup>4</sup>           |                                                                            | 10     | 40   | 60                    | mA    |
| V <sub>DIFF</sub>          | Differential input voltage <sup>3</sup>      |                                                                            |        |      | Vcc                   | ٧     |

# LM124/224/324/324A/SA534/LM2902

# DC ELECTRICAL CHARACTERISTICS (Continued) V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C, unless otherwise specified.

| 0,41001            |                      |                 | LM324A |     |     |        |
|--------------------|----------------------|-----------------|--------|-----|-----|--------|
| SYMBOL             | PARAMETER            | TEST CONDITIONS | Min    | Тур | Max | UNIT   |
| GBW                | Unity gain bandwidth |                 |        | 1   |     | MHz    |
| SR                 | Slew rate            |                 |        | 0.3 |     | V/µs   |
| V <sub>NOISE</sub> | Input noise voltage  | f = 1kHz        |        | 40  |     | nV/√Hz |

#### NOTES:

- 1.  $V_O\cong 1.4V_{DC},~R_S=0\Omega$  with  $V_{CC}$  from 5V to 30V and over full input common-mode range (0V $_{DC}+$  to  $V_{CC}-1.5V$ ).
- 2. The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines.
- The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V<sub>CC</sub> -1.5, but either or both inputs can go to +32V without damage.
- 4. Short-circuits from the output to V<sub>CC</sub> can cause excessive heating and eventual destruction. The maximum output current is approximately 40mA independent of the magnitude of V<sub>CC</sub>. At values of supply voltage in excess of + 15V<sub>DC</sub>, continuous short-circuits can exceed the power dissipation ratings and cause eventual destruction. Destructive dissipation can result from simultaneous shorts on all amplifiers.
- 5. Due to proximity of external components, insure that coupling is not originating via stray capacitance between these external parts. This typically can be detected as this type of coupling increases at higher frequencies.

# **EQUIVALENT SCHEMATIC**



# LM124/224/324/324A/SA534/LM2902

#### TYPICAL PERFORMANCE CHARACTERISTICS



# LM124/224/324/324A/SA534/LM2902

# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



#### TYPICAL APPLICATIONS



# **Signetics**

# MC/SA1458/MC1558 General-Purpose Operational Amplifier

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The MC1458 is a high-performance operational amplifier with high open-loop gain, internal compensation, high common-mode range and exceptional temperature stability. The MC1458 is short-circuit protected.

The MC1458/SA1458/MC1558 consists of a pair of 741 operational amplifiers on a single chip.

#### **FEATURES**

- Internal frequency compensation
- Short-circuit protection
- Excellent temperature stability
- High input voltage range
- No latch-up
- 1558/1458 are 2 "op amps" in space of one 741 package

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic SO  | 0 to +70°C        | MC1458D    |
| 8-Pin Plastic DIP | 0 to +70°C        | MC1458N    |
| 8-Pin Plastic SO  | -40°C to +85°C    | SA1458D    |
| 8-Pin Plastic DIP | -40°C to +85°C    | SA1458N    |
| 8-Pin Plastic DIP | -55°C to +125°C   | MC1558N    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                      | RATING                                | UNIT        |
|-------------------|------------------------------------------------------------------------------------------------|---------------------------------------|-------------|
| V <sub>S</sub>    | Supply voltage<br>MC1458<br>SA1458                                                             | ± 18<br>± 18                          | V           |
|                   | MC1558                                                                                         | ± 22                                  | v           |
| TJ                | Junction temperature                                                                           | + 150                                 | °C          |
| PD MAX            | Maximum power dissipation,  T <sub>A</sub> = 25°C (still-air) <sup>1</sup> N package D package | 1160<br>780                           | mW<br>mW    |
| V <sub>DIFF</sub> | Differential input voltage                                                                     | ± 30                                  | V           |
| V <sub>IN</sub>   | Input voltage <sup>2</sup>                                                                     | ± 15                                  | V           |
|                   | Output short-circuit duration                                                                  | Continuous                            |             |
| T <sub>A</sub>    | Operating ambient temperature range<br>MC1458<br>SA1458<br>MC1558                              | 0 to +70<br>-40 to +85<br>-55 to +125 | o<br>o<br>o |
| T <sub>STG</sub>  | Storage temperature range                                                                      | -65 to +150                           | °C          |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                         | 300                                   | °C          |

#### NOTES:

<sup>1.</sup> The following derating factors should be applied above 25°C:

N package at 9.3mW/°C

D package at 6.2mW/°C.

<sup>2.</sup> For supply voltages less than ± 15V, the absolute maximum input voltage is equal to the supply voltage.

# MC/SA1458/MC1558

# **EQUIVALENT SCHEMATIC**



# DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise specified.

|                   | PARAMETER                       |                                                                                    |              | MC1558       |             |              |  |  |
|-------------------|---------------------------------|------------------------------------------------------------------------------------|--------------|--------------|-------------|--------------|--|--|
| SYMBOL            |                                 | TEST CONDITIONS                                                                    | Min Typ      |              | Max         | UNIT         |  |  |
| Vos               | Offset voltage                  | $R_S = 10k\Omega$<br>$R_S = 10k\Omega$ , over temperature                          |              | 1.0          | 5.0<br>6.0  | mV<br>mV     |  |  |
| ΔVos              | Offset voltage                  | Over temperature                                                                   |              | 10           |             | μV/°C        |  |  |
| los               | Offset current                  | Over temperature                                                                   |              | 20           | 200<br>500  | nA<br>nA     |  |  |
| Δlos              | Offset current                  | Over temperature                                                                   |              | 0.10         |             | nA/°C        |  |  |
| BIAS              | Input bias current              | Over temperature                                                                   |              | 80           | 500<br>1500 | nA<br>nA     |  |  |
| $\Delta I_{BIAS}$ | Bias current                    | Over temperature                                                                   |              | 1.0          |             | nA/°C        |  |  |
| V <sub>OUT</sub>  | Output voltage swing            | $R_L = 10k\Omega$ , over temperature<br>$R_L = 2k\Omega$ , over temperature        | ± 12<br>± 10 | ± 14<br>± 13 |             | V<br>V       |  |  |
| A <sub>VOL</sub>  | Large-signal voltage gain       | $R_L = 2k\Omega, V_O = \pm 10V$<br>$R_L = 2k\Omega, V_O = \pm \text{ temperature}$ | 50<br>20     | 100          |             | V/mV<br>V/mV |  |  |
|                   | Offset voltage adjustment range |                                                                                    |              | ± 30         |             | mV           |  |  |
| PSRR              | Power supply rejection ratio    | R <sub>S</sub> ≤ 10kΩ                                                              |              | 30           | 150         | μV/V         |  |  |
| CMRR              | Common mode rejection ratio     |                                                                                    | 70           | 90           |             | dB           |  |  |
| lcc               | Supply current                  |                                                                                    |              | 2.3          | 5.0         | mA           |  |  |
| V <sub>IN</sub>   | Input voltage range             |                                                                                    | ± 12         | ± 13         |             | ٧            |  |  |
| P <sub>D</sub>    | Power consumption               |                                                                                    |              | 70           | 150         | mW           |  |  |
|                   | Channel separation              |                                                                                    |              | 120          |             | dB           |  |  |
| R <sub>OUT</sub>  | Output resistance               |                                                                                    |              | 75           |             | Ω            |  |  |
| Isc               | Output short-circuit current    |                                                                                    | 10           | 25           | 60          | mA.          |  |  |

# MC/SA1458/MC1558

# DC ELECTRICAL CHARACTERISTICS (Continued) $T_A = 25$ °C, $V_{CC} = \pm 15V$ , unless otherwise specified.

|                                      |                                 |                                                                                             |              | MC1458       | 3          |              | SA1458       |             |                   |
|--------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------|--------------|--------------|------------|--------------|--------------|-------------|-------------------|
| SYMBOL                               | PARAMETER                       | TEST CONDITIONS                                                                             | Min          | Тур          | Max        | Min          | Тур          | Max         | UNIT              |
| V <sub>OS</sub><br>ΔV <sub>OS</sub>  | Offset voltage Offset voltage   | $R_S = 10k\Omega$ $R_S = 10k\Omega$ , over temp. Over temperature                           |              | 2.0          | 6.0<br>7.5 |              | 2.0          | 6.0<br>7.5  | mV<br>mV<br>μV/°C |
| los<br>Δlos                          | Offset current Offset current   | Over temperature Over temperature                                                           |              | 20           | 200<br>300 |              | 20           | 200<br>500  | nA<br>nA<br>nA/°C |
| I <sub>BIAS</sub> ΔI <sub>BIAS</sub> | Input bias current Bias current | Over temperature Over temperature                                                           |              | 80<br>1.0    | 500<br>800 |              | 1.0          | 500<br>1500 | nA<br>nA<br>nA/°C |
| V <sub>OUT</sub>                     | Output voltage swing            | $R_L = 10k\Omega$ , over temp.<br>$R_L = 2k\Omega$ , over temp.                             | ± 12<br>± 10 | ± 14<br>± 13 |            | ± 12<br>± 10 | ± 14<br>± 13 |             | V<br>V            |
| A <sub>VOL</sub>                     | Large-signal voltage gain       | $R_L = 2k\Omega, \ V_O = \pm 10V$<br>$R_L = 2k\Omega, \ V_O = \pm 10V,$<br>Over temperature | 25<br>15     | 200          |            | 20<br>15     | 200          |             | V/mV<br>V/mV      |
|                                      | Offset voltage adjustment range |                                                                                             | 1            | ± 30         |            |              | ± 30         |             | mV                |
| PSRR                                 | Power supply rejection ratio    | $R_S \le 10k\Omega$                                                                         | 1            | 30           | 150        |              | 30           | 150         | μV/V              |
| CMRR                                 | Common-mode rejection ratio     |                                                                                             | 70           | 90           |            | 70           | 90           |             | dB                |
| Icc                                  | Supply current                  |                                                                                             |              | 2.3          | 5.6        |              | 2.3          | 5.6         | mA                |
| VIN                                  | Input voltage range             |                                                                                             | ± 12         | ± 13         |            | ± 12         | ± 13         |             | ٧                 |
| R <sub>IN</sub>                      | Input resistance                |                                                                                             | 0.3          | 1            |            | 0.3          | 1            |             | МΩ                |
| P <sub>D</sub>                       | Power consumption               |                                                                                             |              | 70           | 170        |              | 70           | 170         | mW                |
|                                      | Channel separation              |                                                                                             |              | 120          |            |              | 120          |             | dB                |
| Isc                                  | Output short-circuit current    | -                                                                                           |              | 25           |            |              | 25           |             | mA                |

# AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise specified.

| SYMBOL          | PARAMETER                                               | TEST CONDITIONS                                                        | MC1 | UNIT       |     |         |
|-----------------|---------------------------------------------------------|------------------------------------------------------------------------|-----|------------|-----|---------|
|                 | ·                                                       |                                                                        | Min | Тур        | Max | -       |
| R <sub>IN</sub> | Parallel input resistance                               | Open-loop, f = 20Hz                                                    | 0.3 |            |     | МΩ      |
|                 | Common-mode input impedance                             | f = 20Hz                                                               |     | 200        |     | МΩ      |
|                 | Equivalent input noise voltage                          | $A_V = 100, R_S = 10k\Omega, BW = 1.0kHz, f = 1.0kHz$                  |     | 30         |     | nV/√Hz  |
| BW              | Power bandwidth                                         | $A_V = 1$ , $R_L = 2.0k\Omega$ , $THD \le 5\%$ , $V_{OUT} = 20V_{P-P}$ |     | 14         |     | kHz     |
| •               | Phase margin                                            |                                                                        |     | 65         |     | degrees |
| A <sub>V</sub>  | Gain margin                                             |                                                                        |     | 11         |     | dB      |
|                 | Unity gain crossover frequency                          | Open loop                                                              |     | 1.0        |     | MHz     |
| t <sub>R</sub>  | Transient response unity gain<br>Rise time<br>Overshoot | $V_{IN} = 20$ mV, $R_L = 2$ k $\Omega$ , $C_L \le 100$ pF              |     | 0.3<br>5.0 |     | μs<br>% |
| SR              | Slew rate                                               | $C_L \le 100 pF$ , $R_L \ge 2k\Omega$ , $V_{IN} = \pm 10 V$            |     | 0.8        | 1   | V/μs    |

# TYPICAL PERFORMANCE CHARACTERISTICS



# MC/SA1458/MC1558

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



# MC/SA1458/MC1558

# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



# **Signetics**

# MC3303/3403/3503 Quad Low Power Operational Amplifiers

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The MC3403 is a quad operational amplifier with true differential inputs. The device has electrical characteristics similar to the popular  $\mu$ A741. However, the MC3403 has several distinct advantages over standard operational amplifier types in single supply applications. The MC3403 can operate at supply voltages as low as 3.0V or as high as 32V. The common-mode input range includes the negative supply, thereby eliminating the necessity for external biasing components in many applications. The output voltage range also includes the negative power supply voltage.

#### **FEATURES**

- Short-circuit protected outputs
- Class AB output stage for minimal crossover distortion
- True differential input stage
- Single supply operation: 3.0 to 32V
- Split supply operation: ± 1.5 to ± 16V
- Low input bias currents: 500nA max
- Four amplifiers per package
- Internally compensated

#### PIN CONFIGURATION



# ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic SO  | -40°C to +85°C    | MC3303D    |
| 14-Pin Ceramic DIP | -40°C to +85°C    | MC3303F    |
| 14-Pin Plastic DIP | -40°C to +85°C    | MC3303N    |
| 14-Pin Plastic SO  | 0 to +70°C        | MC3403D    |
| 14-Pin Ceramic DIP | 0 to +70°C        | MC3403F    |
| 14-Pin Plastic DIP | 0 to +70°C        | MC3403N    |
| 14-Pin Ceramic DIP | -55°C to +125°C   | MC3503F    |

# CIRCUIT SCHEMATIC (1/4 Shown)



# **Quad Low Power Operational Amplifiers**

MC3303/3403/3503

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                                                | PARAMETER                                                                                               | RATING                                | UNIT                                                  |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------|
| V <sub>CC</sub><br>V <sub>CC</sub><br>V <sub>EE</sub> | Power supply voltage <sup>3</sup><br>Single supply<br>Split supplies                                    | 36<br>+ 18<br>- 18                    | V <sub>DC</sub><br>V <sub>DC</sub><br>V <sub>DC</sub> |
| V <sub>IDR</sub>                                      | Input differential voltage range <sup>1</sup>                                                           | ± 36                                  | V <sub>DC</sub>                                       |
| V <sub>ICR</sub>                                      | Input common-mode voltage range <sup>1, 2</sup>                                                         | ± 18                                  | V <sub>DC</sub>                                       |
| P <sub>D</sub> MAX                                    | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>4</sup> F package D package N package | 1.20<br>1.04<br>1.45                  | &<br>&<br>&                                           |
| T <sub>STG</sub>                                      | Storage temperature range<br>Ceramic<br>Plastic                                                         | -65 to +150<br>-55 to +125            | . ℃                                                   |
| TA                                                    | Operating ambient temperature range<br>MC3503<br>MC3403<br>MC3303                                       | -55 to +125<br>0 to +70<br>-40 to +85 | ចំ កំ កំ                                              |
| TJ                                                    | Junction temperature                                                                                    | 150                                   | ပံ                                                    |

#### NOTES:

F package at 9.5mW/°C D package at 8.7mW/°C

N package at 11.6mW/°C

DC AND AC ELECTRICAL CHARACTERISTICS  $V_{CC} = +15V$ ,  $V_{EE} = -15V$  for MC3503, MC3403;  $V_{CC} = +14V$ ,  $V_{EE} = GND$  for MC3303.  $T_A = 25^{\circ}C$ , unless otherwise noted.

|                  |                                         |                                                                                                                                                        | MC3503               |                   |               |                      | MC3403         | ,            |                   | MC3303         | :             |      |
|------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------|---------------|----------------------|----------------|--------------|-------------------|----------------|---------------|------|
| SYMBOL           | PARAMETER                               | TEST CONDITIONS                                                                                                                                        | Min                  | Тур               | Max           | Min                  | Тур            | Max          | Min               | Тур            | Max           | UNIT |
| V <sub>IO</sub>  | Input offset voltage                    | T <sub>A</sub> = T <sub>HIGH</sub> to T <sub>LOW</sub>                                                                                                 |                      | 2.0               | 5.0<br>6.0    |                      | 2.0            | 10<br>12     |                   | 2.0            | 8.0<br>10     | mV   |
| I <sub>IO</sub>  | Input offset current                    | T <sub>A</sub> = T <sub>HIGH</sub> to T <sub>LOW</sub>                                                                                                 |                      | 10                | 50<br>200     |                      | 10             | 50<br>200    |                   | 30             | 75<br>250     | nA   |
| A <sub>VOL</sub> | Large-signal open-<br>loop voltage gain | $V_O = \pm 10V$ ,<br>$V_O = \pm 10V$ R <sub>L</sub> = 2.0k $\Omega$<br>$T_A = T_{HIGH}$ to $T_{LOW}$                                                   | 50<br>50<br>25       | 200<br>200<br>300 |               | 20<br>20<br>15       | 200<br>200     |              | 20<br>20<br>15    | 200<br>200     |               | V/mV |
| IBIAS            | Input bias current                      | T <sub>A</sub> = T <sub>HIGH</sub> to T <sub>LOW</sub>                                                                                                 |                      | -30<br>-40        | -500<br>-1200 |                      | -30            | -500<br>-800 |                   | -30            | -500<br>-1000 | nA   |
| Zo               | Output impedance                        | f = 20Hz                                                                                                                                               |                      | 75                |               |                      | 75             |              |                   | 75             |               | Ω    |
| Z <sub>I</sub>   | Input impedance                         | f = 20Hz                                                                                                                                               | 0.3                  | 1.0               |               | 0.3                  | 1.0            |              | 0.3               | 1.0            |               | МΩ   |
| V <sub>OR</sub>  | Output voltage range                    | $\begin{aligned} R_L &= 10k\Omega \\ R_L &= 2.0k\Omega \\ R_L &= 2.0k\Omega \\ R_L &= 2.0k\Omega \\ T_A &= T_{HIGH} \text{ to } T_{LOW} \end{aligned}$ | ± 12<br>± 10<br>± 10 | ± 13.5<br>± 13    |               | ± 12<br>± 10<br>± 10 | ± 13.5<br>± 13 |              | +12<br>+10<br>+10 | + 12.5<br>+ 12 |               | ٧    |

<sup>1.</sup> Split power supplies.

<sup>2.</sup> For supply voltages less than  $\pm$  15V, the absolute maximum input voltage is equal to the supply voltage.

<sup>3.</sup> Device not functional for single supply > 32V or split supply  $> \pm$  16V.

<sup>4.</sup> Derate above 25°C at the following rates:

# **Quad Low Power Operational Amplifiers**

# MC3303/3403/3503

# DC AND AC ELECTRICAL CHARACTERISTICS (Continued) V<sub>CC</sub> = +15V, V<sub>EE</sub> = -15V for MC3503, MC3403; V<sub>CC</sub> = +14V, V<sub>EE</sub> = GND for MC3303. T<sub>A</sub> = 25°C, unless otherwise noted

| OVMEDC:                  | DADAMETER                                                  | TEST COMPLETE:                                                                      |                          | MC3503                     | 3          |                          | MC3403                     | 3          | MC3303                   |                            |            | UNIT     |
|--------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------|----------------------------|------------|--------------------------|----------------------------|------------|--------------------------|----------------------------|------------|----------|
| SYMBOL                   | PARAMETER                                                  | TEST CONDITIONS                                                                     | Min                      | Тур                        | Max        | Min                      | Тур                        | Max        | Min                      | Тур                        | Max        | UNIT     |
| V <sub>ICR</sub>         | Input common-mode voltage range                            |                                                                                     | + 13<br>-V <sub>EE</sub> | + 13.5<br>-V <sub>EE</sub> |            | + 13<br>-V <sub>EE</sub> | + 13.5<br>-V <sub>EE</sub> |            | + 12<br>-V <sub>EE</sub> | + 12.5<br>-V <sub>EE</sub> |            | v        |
| CMRR                     | Common-mode rejection ratio                                | R <sub>S</sub> ≤ 10kΩ                                                               | 70                       | 90                         |            | 70                       | 90                         |            | 70                       | 90                         |            | dB       |
| ICC, IEE                 | Power supply current (V <sub>O</sub> = 0)                  | $R_L = \infty$ $T_A = T_{HIGH}$ to $T_{LOW}$                                        |                          | 2.5<br>3.5                 | 4.0<br>5.0 |                          | 2.5<br>3.5                 | 7.0<br>7.0 |                          | 2.5<br>3.5                 | 7.0<br>7.0 | mA<br>mA |
| los±                     | Individual output<br>short-circuit<br>current <sup>1</sup> | TA - THIGH TO TLOW                                                                  | ± 10                     | ± 30                       | ± 45       | ± 10                     | ± 20                       | ± 45       | ± 10                     | ± 30                       | ± 45       | mA       |
| PSSR+                    | Positive power supply rejection ratio                      |                                                                                     |                          | 30                         | 150        |                          | 30                         | 150        |                          | 30                         | 150        | μV/V     |
| PSSR-                    | Negative power supply rejection ratio                      |                                                                                     |                          | 30                         | 150        |                          | 30                         | 150        |                          |                            |            | μV/V     |
| $\Delta l_{B}/\Delta T$  | Average temperature coefficient of input bias current      | T <sub>A</sub> = T <sub>HIGH</sub> to T <sub>LOW</sub>                              |                          | 50                         |            |                          | 50                         |            |                          | 50                         |            | pA/°C    |
| ΔΙ <sub>ΙΟ</sub> /<br>ΔΤ | Average temperature coefficient of input offset current    | T <sub>A</sub> = T <sub>HIGH</sub> to T <sub>LOW</sub>                              |                          | 50                         |            |                          | 50                         |            |                          | 50                         |            | pA/°C    |
| ΔV <sub>IO</sub> /<br>ΔΤ | Average temperature coefficient of input offset voltage    | T <sub>A</sub> = T <sub>HIGH</sub> to T <sub>LOW</sub>                              |                          | 10                         |            |                          | 10                         |            |                          | 10                         |            | μV/°C    |
| BW <sub>P</sub>          | Power bandwidth                                            | $A_V = 1$ , $R_L = 2.0k\Omega$ , $V_O = 20V_{P-P}$<br>THD = 5%                      |                          | 9.0                        |            |                          | 9.0                        |            |                          | 9.0                        |            | kHz      |
| BW                       | Small-signal bandwidth                                     | $A_V = 1, R_L = 10k\Omega,$ $V_O = 50mV$                                            |                          | 1.0                        |            |                          | 1.0                        |            |                          | 1.0                        |            | MHz      |
| SR                       | Slew rate                                                  | $A_V = 1$ , $V_1 = -10V$ to $+10V$                                                  |                          | 0.6                        |            |                          | 0.6                        |            |                          | 0.6                        |            | V/µs     |
| t <sub>TLH</sub>         | Rise time                                                  | $A_V = 1$ , $R_L = 10k\Omega$ ,<br>$V_O = 50mV$                                     |                          | 0.35                       |            |                          | 0.35                       |            |                          | 0.35                       |            | μs       |
| t <sub>THL</sub>         | Fall time                                                  | $A_V = 1$ , $R_L = 10k\Omega$ ,<br>$V_O = 50mV$                                     |                          | 0.35                       |            |                          | 0.35                       |            |                          | 0.35                       |            | μs       |
| os                       | Overshoot                                                  | $A_V = 1$ , $R_L = 10k\Omega$ ,<br>$V_O = 50mV$                                     |                          | 20                         |            |                          | 20                         |            |                          | 20                         |            | %        |
| θm                       | Phase margin                                               | $A_V = 1$ , $R_L = 2.0k\Omega$ ,<br>$C_L = 200pF$                                   |                          | 50                         |            |                          | 50                         |            |                          | 50                         |            | Deg      |
|                          | Crossover distortion                                       | $V_{IN} = 30 \text{mV}_{P-P},$<br>$V_{OUT} = 2.0 \text{V}_{P-P}, f = 10 \text{kHz}$ |                          | 1.0                        |            |                          | 1.0                        |            |                          | 1.0                        |            | %        |

Signetics Linear Products Products Product Specification

# **Quad Low Power Operational Amplifiers**

MC3303/3403/3503

# DC AND AC ELECTRICAL CHARACTERISTICS $V_{CC} = 5.0V$ , $V_E = GND$ , $T_A = 25^{\circ}C$ , unless otherwise noted.

|                   |                                         | TEGT CONDITIONS                           |                         | MC3503                  | 3    |                         | MC3403                  | 3    |                         | MC3303                  | 3    |                |
|-------------------|-----------------------------------------|-------------------------------------------|-------------------------|-------------------------|------|-------------------------|-------------------------|------|-------------------------|-------------------------|------|----------------|
| SYMBOL            | PARAMETER                               | TEST CONDITIONS                           | Min                     | Тур                     | Max  | Min                     | Тур                     | Max  | Min                     | Тур                     | Max  | UNIT           |
| V <sub>IO</sub>   | Input offset<br>voltage                 |                                           |                         | 2.0                     | 5.0  |                         | 2.0                     | 10.0 |                         |                         | 10.0 | mV             |
| lio               | Input offset current                    |                                           |                         | 30                      | 50   |                         | 30                      | 50   |                         |                         | 75   | nA             |
| I <sub>BIAS</sub> | Input bias current                      |                                           |                         | -200                    | -500 |                         | -200                    | -500 |                         |                         | -500 | nA             |
| A <sub>VOL</sub>  | Large-signal open-<br>loop voltage gain | $R_L = 2.0 k\Omega$                       | 10                      | 200                     |      | 10                      | 200                     |      | 10                      | 200                     |      | V/mV           |
| PSRR              | Power supply rejection ratio            |                                           |                         |                         | 150  |                         |                         | 150  |                         |                         | 150  | μV/V           |
|                   | Outrot valence                          | $R_L = 10k\Omega$ , $V_{CC} = 5.0V$       | 3.3                     | 3.5                     |      | 3.3                     | 3.5                     |      | 3.3                     | 3.5                     |      |                |
| V <sub>OR</sub>   | Output voltage range <sup>2</sup>       | Output voltage                            | V <sub>CC</sub><br>-1.7 | V <sub>CC</sub><br>-1.5 |      | V <sub>CC</sub><br>-1.7 | V <sub>CC</sub><br>-1.5 |      | V <sub>CC</sub><br>-1.7 | V <sub>CC</sub><br>-1.5 |      | V <sub>p</sub> |
| lcc               | Power supply current                    |                                           |                         | 2.5                     | 4.0  |                         | 2.5                     | 7.0  |                         | 2.5                     | 7.0  | mA             |
|                   | Channel separation                      | f = 1.0kHz to 20kHz<br>(input referenced) |                         | -120                    |      |                         | -120                    |      |                         | -120                    |      | dB             |

#### NOTES

<sup>1.</sup> Not to exceed maximum package power dissipation.

<sup>2.</sup> Output will swing to ground.

# **Quad Low Power Operational Amplifiers**

# MC3303/3403/3503

#### TYPICAL PERFORMANCE CHARACTERISTICS



# **Signetics**

# AN160 Applications for the MC3403

Application Note

#### **Linear Products**

#### MC3403 DESCRIPTION

The MC3403 is a quad operational amplifier with true differential inputs. The device has electrical characteristics similar to the popular  $\mu$ A741. However, the MC3403 has several distinct advantages over standard operational amplifier types in single supply applications. The MC3403 can operate at supply voltages as low as 3.0V or as high as 36V. The common-mode input range includes the negative supply, thereby eliminating the necessity for external biasing components in many applications. The output voltage range also includes the negative power supply voltage.





#### **APPLICATIONS**



# Applications for the MC3403

# AN160

# **APPLICATIONS** (Continued)



# TYPICAL APPLICATIONS



# **Signetics**

# NE/SA/SE4558 Dual General-Purpose Operational Amplifier

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The 4558 is a dual operational amplifier that is internally compensated. Excellent channel separation allows the use of a dual device in a single amp application, providing the highest packaging density. The NE/SA/SE4558 is a pin-for-pin replacement for the RC/RM/RV4558.

#### **FEATURES**

- 2MHz unity gain bandwidth guaranteed
- Supply voltage ± 22V for SE4558 and ± 18V for NE4558
- Short-circuit protection
- No frequency compensation required
- No latch-up
- Large common-mode and differential voltage ranges
- Low power consumption

#### PIN CONFIGURATIONS



# 4

#### **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic SO  | 0 to +70°C        | NE4558D    |
| 8-Pin Ceramic DIP | 0 to +70°C        | NE4558FE   |
| 8-Pin Plastic DIP | 0 to +70°C        | NE4558N    |
| 8-Pin Plastic DIP | -40°C to +85°C    | SA4558N    |
| 8-Pin Ceramic DIP | -40°C to +85°C    | SA4558FE   |
| 8-Pin Plastic DIP | -55°C to +125°C   | SE4558N    |
| 8-Pin Ceramic DIP | -55°C to +125°C   | SE4558FE   |

#### **EQUIVALENT SCHEMATIC**



NE/SA/SE4558

# **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL             | PARAMETER                                                                                                   | RATING                                | UNIT           |
|--------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|
| V <sub>CC</sub>    | Supply voltage<br>SE4558<br>NE4558, SA4558                                                                  | ± 22<br>± 18                          | > >            |
| P <sub>D MAX</sub> | Maximum power dissipation,  T <sub>A</sub> = 25°C (Still air) <sup>1</sup> FE package  N package  D package | 780<br>1160<br>780                    | mW<br>mW<br>mW |
|                    | Differential input voltage                                                                                  | ± 30                                  | ٧              |
| VIN                | Input voltage <sup>2</sup>                                                                                  | ± 15                                  | ٧              |
| T <sub>STG</sub>   | Storage temperature range                                                                                   | -65 to +150                           | °C             |
| T <sub>A</sub>     | Operating ambient temperature range<br>SE4558<br>SA4558<br>NE4558                                           | -55 to +125<br>-40 to +85<br>0 to +70 | ڻڻڻ            |
| T <sub>SOLD</sub>  | Lead soldering temperature (10sec max)                                                                      | 300                                   | °C             |
|                    | Output short-circuit duration <sup>3</sup>                                                                  | Indefinite                            |                |

#### NOTES:

FE package at 6.2mW/°C

<sup>1.</sup> Derate above 25°C, at the following rates:

N package at 9.3mW/°C

D package at 6.2mW/°C

<sup>2.</sup> For supply voltages less than ± 15V, the absolute maximum input voltage is equal to the supply voltage.

Short-circuit may be to ground on one amp only. Rating applies to + 125°C case temperature or +75°C ambient temperature for NE4558 and to +85°C ambient temperature for SA4558.

# NE/SA/SE4558

# DC AND AC ELECTRICAL CHARACTERISTICS $V_{CC} = \pm 15V$ , $T_A = 25^{\circ}C$ , unless otherwise specified.

| OVMBOL             | 242445752                                            | TEST CONDITIONS                                                          |              | SE4558       |            |              | SA/NE        | 4558                  | LINUT      |
|--------------------|------------------------------------------------------|--------------------------------------------------------------------------|--------------|--------------|------------|--------------|--------------|-----------------------|------------|
| SYMBOL             | PARAMETER                                            | TEST CONDITIONS                                                          | Min          | Тур          | Max        | Min          | Тур          | Max                   | UNIT       |
| Vos                | Input offset voltage                                 | R <sub>S</sub> ≤10kΩ                                                     |              | 1.0          | 5.0        |              | 2.0          | 6.0                   | mV         |
|                    | ΔV <sub>OS</sub> /ΔΤ                                 | Over temp.                                                               |              | 4            |            |              | 4            |                       | μV/°C      |
| los                | Input offset current                                 |                                                                          |              | 50           | 200        |              | 30           | 200                   | nA         |
|                    | ΔI <sub>OS</sub> /ΔT                                 | Over temp.                                                               |              | 20           |            |              | 20           |                       | pA/°C      |
| IBIAS              | Input bias current                                   |                                                                          |              | 40           | 500        |              | 200          | 500                   | nA         |
|                    | $\Delta I_B/\Delta T$                                | Over temp.                                                               |              | 40           |            |              | 40           |                       | pA/°C      |
| RIN                | Input resistance                                     |                                                                          | 0.3          | 1.0          |            | 0.3          | 1.0          |                       | МΩ         |
| A <sub>V</sub>     | Large-signal voltage gain                            | $R_L \ge 2k\Omega$ $V_{OUT} = \pm 10V$                                   | 50,000       | 300,000      |            | 20,000       | 300,000      |                       | V/V        |
|                    | Output voltage swing                                 | $R_L \geqslant 10k\Omega$ $R_L \geqslant 2k\Omega$                       | ± 12<br>± 10 | ± 14<br>± 13 |            | ± 12<br>± 10 | ± 14<br>± 13 |                       | V          |
| V <sub>IN</sub>    | Input voltage range                                  |                                                                          | ± 12         | ± 13         |            | ± 12         | ± 13         |                       | ٧          |
| CMRR               | Common-mode rejection ratio                          | $R_S \leq 10k\Omega$                                                     | 70           | 100          |            | 70           | 100          |                       | dB         |
| PSRR               | Power supply rejection ratio                         | $R_S \leq 10k\Omega$                                                     |              | 10           | 150        |              | 10           | 150                   | μV/V       |
| Isc                | Short-circuit current                                |                                                                          | 5            | 25           | 60         | 5            | 25           | 60                    | mA         |
|                    | Power consumption (all amplifiers)                   | R <sub>L</sub> = ∞                                                       |              | 120          | 170        |              | 120          | 170                   | mW         |
| t <sub>R</sub>     | Transient response (unity gain)  Rise time Overshoot | $V_{IN} = 20 \text{mV}$ $R_L = 2 \text{k}\Omega$ $C_L \le 100 \text{pF}$ |              | 100<br>15.0  |            |              | 100<br>15.0  |                       | ns<br>%    |
| SR                 | Slew rate (unity gain)                               | $R_L \ge 2k\Omega$                                                       |              | 1.0          |            |              | 1.0          |                       | V/µs       |
|                    | Channel separation (gain = 100)                      | f = 10kHz<br>$R_S = 1k\Omega$                                            |              | 90           |            |              | 90           |                       | dB         |
| GBW                | Unity gain bandwidth (gain = 1)                      |                                                                          | 2.0          | 3.0          |            | 2.0          | 3.0          |                       | MHz        |
| $\theta_{M}$       | Phase margin                                         |                                                                          |              | 45           |            |              | 45           |                       | Degree     |
| V <sub>NOISE</sub> | Input noise voltage                                  | f = 1kΩ                                                                  |              | 25           |            |              | 25           |                       | nV/<br>√Hz |
| NOTE:              | The following specifications apply or                | ver operating temperat                                                   | ure rang     | e.           |            |              |              |                       |            |
| Vos                | Input offset voltage                                 | $R_S \leq 10k\Omega$                                                     |              |              | 6.0        |              |              | 7.5                   | mV         |
| los                | Input offset current                                 |                                                                          |              |              | 500        |              |              | 300/500 <sup>1</sup>  | nA         |
| IBIAS              | Input bias current                                   |                                                                          |              |              | 1500       |              |              | 800/1500 <sup>1</sup> | nA         |
| A <sub>V</sub>     | Large-signal voltage gain                            | $R_L \geqslant 2k\Omega$ $V_{OUT} = \pm 10V$                             | 25,000       |              |            | 15,000       |              |                       | V/V        |
|                    | Output voltage swing                                 | $R_L \ge 2k\Omega$                                                       | ± 10         |              |            | ± 10         |              |                       | ٧          |
| Pc                 | Power consumption                                    | T <sub>A</sub> = HIGH<br>T <sub>A</sub> = LOW                            |              | 105<br>125   | 150<br>200 |              | 115<br>120   | 150<br>200            | mW<br>mW   |

#### NOTE:

<sup>1.</sup> SA4558 only.

# NE/SA/SE4558

## **TYPICAL PERFORMANCE CURVES**



# NE/SA/SE4558

# TYPICAL PERFORMANCE CURVES (Continued)



# **Signetics**

# NE/SE530 High Slew Rate Operational Amplifier

**Product Specification** 

### **Linear Products**

### DESCRIPTION

The 530 is a new generation operational amplifier featuring a high slew rate combined with improved input characteristics. Internally compensated, the SE530 guarantees slew rates of 25V/µs with 2mV typical offset voltage. Industry standard pinout and internal compensation allow the user to upgrade system performance by directly replacing general purpose amplifiers such as the 741 and LF356 types.

### **FEATURES**

- Gain bandwidth product 3MHz
- $35V/\mu s$  slew rate (gain = -1)
- Internal frequency compensation
- Low input offset voltage 2mV typical
- Low input bias current 65nA typical
- Short-circuit protection
- Offset null capability
- Large common-mode and differential voltage ranges

### PIN CONFIGURATION



### **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic DIP | 0 to +70°C        | NE530N     |
| 8-Pin Ceramic DIP | 0 to +70°C        | NE530FE    |
| 8-Pin Plastic DIP | -55°C to +125°C   | SE530N     |
| 8-Pin Ceramic DIP | -55°C to +125°C   | SE530FE    |

### **EQUIVALENT SCHEMATIC EACH AMPLIFIER**



NE/SE530

### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL             | PARAMETER                                                                                    | RATING                  | UNIT     |
|--------------------|----------------------------------------------------------------------------------------------|-------------------------|----------|
| V <sub>CC</sub>    | Supply voltage<br>SE530<br>NE530                                                             | ± 22<br>± 18            | v<br>v   |
| P <sub>D MAX</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still air) <sup>1</sup> F package N package | 830<br>1200             | mW<br>mW |
| V <sub>DIFF</sub>  | Differential input voltage                                                                   | ± 30                    | V        |
| V <sub>IN</sub>    | Input voltage                                                                                | ± 15                    | V        |
| T <sub>A</sub>     | Operating temperature range<br>SE530<br>NE530                                                | -55 to +125<br>0 to +70 | °C       |
| T <sub>STG</sub>   | Storage temperature range                                                                    | -65 to +150             | °C       |
| T <sub>SOLD</sub>  | Lead soldering temperature (10sec max)                                                       | 300                     | °C       |
| I <sub>SC</sub>    | Output short circuit                                                                         | Indefinite              |          |

#### NOTE:

### DC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_{CC} = \pm 15V$ , unless otherwise specified.

|                                      |                                                 |                                                                |              | SE530        |            |              | NE530        |            |                   |
|--------------------------------------|-------------------------------------------------|----------------------------------------------------------------|--------------|--------------|------------|--------------|--------------|------------|-------------------|
| SYMBOL                               | PARAMETER                                       | TEST CONDITIONS                                                | Min          | Тур          | Max        | Min          | Тур          | Max        | UNIT              |
| Vos                                  | Input offset voltage                            | $R_S \leqslant 10 k\Omega$<br>Over temperature                 |              | 0.7          | 4.0<br>5.0 |              | 2.0          | 6.0<br>7.0 | mV<br>mV          |
| ΔV <sub>OS</sub>                     | Temperature coefficient of input offset voltage | Over temperature                                               |              | 3            | 15         |              | 6            |            | μV/°C             |
| l <sub>OS</sub><br>Δl <sub>OS</sub>  | Input offset current Input offset current       | Over temperature Over temperature                              |              | 5<br>25      | 20<br>40   |              | 15<br>40     | 40<br>80   | nA<br>nA<br>pA/°C |
| I <sub>BIAS</sub> ΔI <sub>BIAS</sub> | Input bias current Input current                | Over temperature Over temperature                              |              | 45<br>50     | 80<br>200  |              | 65<br>80     | 150<br>200 | nA<br>nA<br>pA/°C |
| R <sub>IN</sub>                      | Input resistance                                |                                                                | 3            | 10           |            | 1            | 6            |            | МΩ                |
| V <sub>CM</sub>                      | Input common mode voltage range                 |                                                                | ± 12         | ± 13         |            | ± 12         | ± 13         |            | V                 |
| A <sub>VOL</sub>                     | Large signal voltage gain                       | $R_L \geqslant 2k\Omega$ , $V_O = \pm 10V$<br>Over temperature | 50<br>25     | 200          |            | 50<br>25     | 200          |            | V/mV<br>V/mV      |
| V <sub>OUT</sub>                     | Output voltage swing                            | $R_L \geqslant 10 k\Omega$ $R_L \geqslant 2 k\Omega$           | ± 12<br>± 10 | ± 14<br>± 13 |            | ± 12<br>± 10 | ± 14<br>± 13 |            | V<br>V            |
| I <sub>SC</sub>                      | Output short-circuit current                    |                                                                | 10           | 25           | 50         | 10           | 25           | 50         | mA                |
| R <sub>OUT</sub>                     | Output resistance                               |                                                                |              | 100          |            |              | 100          |            | Ω                 |
| Icc                                  | Supply current                                  | Over temperature                                               |              | 2.0<br>2.2   | 3.0<br>3.6 |              | 2.0<br>2.2   | 3.0        | mA<br>mA          |
| CMRR                                 | Common-mode rejection ratio                     | $R_S \leqslant$ 10k $\Omega$<br>Over temperature               | 70           | 90           |            | 70           | 90           |            | dB                |
| PSRR                                 | Power supply rejection ratio                    | $R_S \le 10 k\Omega$<br>Over temperature                       |              | 30           | 150        |              | 30           | 150        | μV/V              |

<sup>1.</sup> Derate above 25°C, at the following rates:

F package at 6.7mW/°C

N package at 9.6mW/°C

**NE/SE530** 

# AC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_{CC} = \pm 15V$ , unless otherwise specified.

|                    |                                                                                         |                                                                                         | SE530    |                   |     | NE530    |                   |     |               |
|--------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------|-------------------|-----|----------|-------------------|-----|---------------|
| SYMBOL             | PARAMETER                                                                               | TEST CONDITIONS                                                                         | Min      | Тур               | Max | Min      | Тур               | Max | UNIT          |
| t <sub>R</sub>     | Transient Response<br>Small-signal rise time<br>Small-signal overshoot<br>Settling time | To 0.1% (10V step)                                                                      |          | 0.06<br>13<br>0.9 |     |          | 0.06<br>13<br>0.9 |     | μs<br>%<br>μs |
| SR                 | Slew rate Unity gain inverting Unity gain non-inverting                                 | $\pm 15$ V supply, V <sub>O</sub> = $\pm 10$ V, R <sub>L</sub> $\geqslant 2$ k $\Omega$ | 25<br>18 | 35<br>25          |     | 20<br>12 | 35<br>25          |     | V/μs<br>V/μs  |
| BW                 | Power bandwidth                                                                         | 5% THD, $V_O = \pm 10V$ , $R_L \ge 2k\Omega$                                            | 360      | 500               |     | 280      | 500               |     | kHz           |
|                    | Small-signal bandwidth                                                                  | Open-loop                                                                               |          | 3                 |     |          | 3                 |     | MHz           |
| V <sub>NOISE</sub> | Input noise voltage                                                                     | f = 1kHz                                                                                |          | 30                |     |          | 30                |     | nV/√Hz        |

NE/SE530

### TYPICAL PERFORMANCE CHARACTERISTICS



**NE/SE530** 

### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



### TYPICAL CIRCUIT CONNECTION



# NE/SE530

### **TEST LOAD CIRCUITS**



# **NE/SE530**

### **VOLTAGE WAVEFORMS**



# **NE/SE531** High Slew Rate Operational **Amplifier**

**Product Specification** 

### **Linear Products**

### DESCRIPTION

The 531 is a fast slewing high performance operational amplifier which retains DC performance equal to the best general purpose types while providing far superior large-signal AC performance. A unique input stage design allows the amplifier to have a largesignal response nearly identical to its small-signal response. The amplifier is compensated for truly negligible overshoot with a single capacitor. In applications where fast settling and superior large-signal bandwidths are required, the amplifier out-performs conventional designs which have much better smallsignal response. Also, because the small-signal response is not extended. no special precautions need be taken with circuit board layout to achieve stability. The high gain, simple compensation, and excellent stability of this amplifier allow its use in a wide variety of instrumentation applications.

### **FEATURES**

- 35V/µs slew rate at unity gain
- Pin-for-pin replacement for μA709, μA748, or LM101
- Compensated with a single capacitor
- · Same low drift offset null circuitry as µA741
- Small-signal bandwidth 1MHz
- Large-signal bandwidth 500kHz
- True op amp DC characteristics make the 531 the ideal answer to all slew rate limited operational amplifier applications

### PIN CONFIGURATIONS



#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL             | PARAMETER                                                                                               | RATING                  | UNIT           |
|--------------------|---------------------------------------------------------------------------------------------------------|-------------------------|----------------|
| Vs                 | Supply voltage                                                                                          | ± 22                    | V              |
| P <sub>D MAX</sub> | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> FE package N package H package | 780<br>1160<br>830      | mW<br>mW<br>mW |
|                    | Differential input voltage                                                                              | ± 15                    | V              |
| V <sub>CM</sub>    | Common-mode input voltage <sup>2</sup>                                                                  | ± 15                    | ٧              |
|                    | Voltage between offset null and V-                                                                      | ± 0.5                   | ٧              |
| T <sub>A</sub>     | Operating ambient temperature range<br>NE531<br>SE531                                                   | 0 to +70<br>-55 to +125 | °C             |
| T <sub>STG</sub>   | Storage temperature range                                                                               | -65 to +150             | °C             |
| T <sub>SOLD</sub>  | Lead soldering temperature (10sec max)                                                                  | 300                     | °C             |
|                    | Output short-circuit duration <sup>3</sup>                                                              | indefinite              |                |

- 1. The following derating factors should be applied above 25°C:
  - FE package at 6.2mW/°C
  - N package at 9.3mW/°C
  - H package at 6.7mW/°C.
- 2. For supply voltages less than ± 15V, the absolute maximum input voltage is equal to the supply voltage.
- 3. Short-circuit may be to ground or either supply. Rating applies to +125°C case temperature or to +75°C ambient temperature.

### **EQUIVALENT SCHEMATIC**



### ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic DIP | 0 to +70°C        | NE531N     |
| 8-Pin Ceramic DIP | 0 to +70°C        | NE531FE    |
| 8-Pin Metal Can   | 0 to +70°C        | NE531H     |
| 8-Pin Ceramic DIP | -55°C to +125°C   | SE531FE    |
| 8-Pin Metal Can   | -55°C to +125°C   | SE531H     |

**NE/SE531** 

### DC ELECTRICAL CHARACTERISTICS $V_S = \pm \, 15 V$ , unless otherwise specified.

|                                      |                                                          |                                                                                                                                                                            |          | SE531     |                    |            | NE531 |                      |                         |
|--------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|--------------------|------------|-------|----------------------|-------------------------|
| SYMBOL                               | PARAMETER                                                | TEST CONDITIONS                                                                                                                                                            | Min      | Тур       | Max                | Min        | Тур   | Max                  | UNIT                    |
| V <sub>OS</sub><br>ΔV <sub>OS</sub>  | Offset voltage                                           | $\begin{array}{c} {\rm R_S}\leqslant {\rm 10k}\Omega,\;{\rm T_A}=25^{\circ}{\rm C}\\ {\rm R_S}\leqslant {\rm 10k}\Omega,\;{\rm over\;temp}\\ {\rm Over\;temp} \end{array}$ |          | 2.0<br>10 | 5.0<br>6.0         |            | 2.0   | 6.0<br>7.5           | mV<br>mV<br>μV/°C       |
| los<br>Δl <sub>OS</sub>              | Offset current                                           | $T_A = 25^{\circ}C$ $T_A = High$ $T_A = Low$ Over temp                                                                                                                     |          | 30        | 200<br>200<br>500  |            | 50    | 200<br>200<br>300    | nA<br>nA<br>nA<br>nA/°C |
| I <sub>BIAS</sub> ΔΙ <sub>BIAS</sub> | Input bias current                                       | $T = 25^{\circ}C$ $T_A = High$ $T_A = Low$ Over temp                                                                                                                       |          | 300       | 500<br>500<br>1500 |            | 400   | 1500<br>1500<br>2000 | nA<br>nA<br>nA<br>nA/°C |
| V <sub>CM</sub><br>CMRR              | Common-mode voltage range<br>Common-mode rejection ratio | $T_A = 25^{\circ}C$<br>$T_A = 25^{\circ}C, R_S \le 10k\Omega$<br>Over temp $R_S \le 10k\Omega$                                                                             | ± 10     | 90        |                    | ± 10<br>70 | 100   |                      | V<br>dB<br>dB           |
| R <sub>IN</sub>                      | Input resistance                                         | T <sub>A</sub> = 25°C                                                                                                                                                      |          | 20        |                    |            | 20    |                      | МΩ                      |
| V <sub>OUT</sub>                     | Output voltage swing                                     | $R_L \geqslant 10k\Omega$ , over temp                                                                                                                                      | ± 10     | ± 13      |                    | ± 10       | ± 13  |                      | ٧                       |
| Icc                                  | Supply current                                           | T <sub>A</sub> = 25°C<br>T <sub>MAX</sub>                                                                                                                                  |          |           | 7.0<br>7.0         |            |       | 10<br>10             | mA<br>mA                |
| P <sub>D</sub>                       | Power consumption                                        | T <sub>A</sub> = 25°C                                                                                                                                                      |          |           | 210                |            |       | 300                  | mW                      |
| PSRR                                 | Power supply rejection ratio                             | $R_S \le 10k\Omega$ , $T_A = 25^{\circ}C$<br>$R_S \le 10k\Omega$ , over temp                                                                                               |          | 10        | 150                |            | 10    | 150                  | μV/V<br>μV/V            |
| R <sub>OUT</sub>                     | Output resistance                                        | T <sub>A</sub> = 25°C                                                                                                                                                      |          | 75        |                    |            | 75    |                      | Ω                       |
| A <sub>VOL</sub>                     | Large-signal voltage gain                                | $\begin{split} T_A &= 25^{\circ}C, \\ R_L \geqslant 10k\Omega, \ V_{OUT} = \pm \ 10V \\ R_L \geqslant 10k\Omega, \ V_{OUT} = \pm \ 10V, \\ over \ temp \end{split}$        | 50<br>25 | 100       |                    | 20<br>15   | 60    |                      | V/mV<br>V/mV            |
| V <sub>INN</sub>                     | Input noise voltage                                      | 25°C, f = 1kHz                                                                                                                                                             |          | 20        |                    |            | 20    |                      | nV/√Hz                  |
| Isc                                  | Short-circuit current                                    | 25°C                                                                                                                                                                       | 5        | 15        | 45                 | 5          | 15    | 45                   | mA                      |

# AC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_S = \pm 15V$ , unless otherwise specified.<sup>1</sup>

| ts             |                                                  | TEST CONDITIONS                                                                        |     | NE531                |     |          | SE531                |     |                              |
|----------------|--------------------------------------------------|----------------------------------------------------------------------------------------|-----|----------------------|-----|----------|----------------------|-----|------------------------------|
|                | PARAMETER                                        |                                                                                        | Min | Тур                  | Max | Min      | Тур                  | Max | UNIT                         |
| BW             | Full power bandwidth                             |                                                                                        |     | 500                  |     |          | 500                  |     | kHz                          |
| ts             | Settling time (1%) (0.1%)                        | $A_V = +1, \ V_{IN} = \pm 10V$                                                         |     | 1.5<br>2.5           |     |          | 1.5<br>2.5           |     | μs<br>μs                     |
|                | Large-signal overshoot<br>Small-signal overshoot | $A_V = +1, V_{IN} = \pm 10V$<br>$A_V = +1, V_{IN} = 400 \text{mV}$                     |     | 2<br>5               |     |          | 2<br>5               |     | %<br>%                       |
| t <sub>R</sub> | Small-signal rise time                           | $A_V = +1, \ V_{IN} = 400 \text{mV}$                                                   |     | 300                  |     |          | 300                  |     | ns                           |
| SR             | Slew rate                                        | $A_V = 100$ $A_V = 10$ $A_V = 1 \text{ (non-inverting)}$ $A_V = 1 \text{ (inverting)}$ |     | 35<br>35<br>30<br>35 |     | 20<br>25 | 35<br>35<br>30<br>35 |     | V/μs<br>V/μs<br>V/μs<br>V/μs |

NOTE:

<sup>1.</sup> All AC testing is performed in the transient response test circuit.

**NE/SE531** 

### **TEST LOAD CIRCUITS**



### TYPICAL PERFORMANCE CHARACTERISTICS $V_S = \pm 15V$ , $T_A = + 25^{\circ}C$ , unless otherwise specified.



**NE/SE531** 

**TYPICAL PERFORMANCE CHARACTERISTICS** (Continued)  $V_S = \pm 15V$ ,  $T_A = + 25$ °C, unless otherwise specified.



### TYPICAL APPLICATIONS



**NE/SE531** 

### TYPICAL APPLICATIONS (Continued)



### **NE/SE531**

### CYCLIC A-TO-D CONVERTER

One interesting, but much ignored, A/D converter is the cyclic converter. This consists of a chain of identical stages, each of which senses the polarity of the input. The stage then subtracts  $V_{\rm REF}$  from the input and doubles the remainder if the polarity was correct. In Figure 1, the signal is full-wave rectified and the remainder of  $V_{\rm IN}-V_{\rm REF}$  is doubled. A chain of these stages gives the gray code equivalent of the input voltage in digitized form related to the magnitude of  $V_{\rm REF}$ . Pos-

sessing high potential accuracy, the circuit using NE531 devices settles in  $5\mu$ s.

# TRIANGLE AND SQUARE WAVE GENERATOR

The circuit in Figure 2 will generate precision triangle and square waves. The output amplitude of the square wave is set by the output swing of op amp A-1, and R1/R2 sets the triangle amplitude. The frequency of oscillation in either case is:

$$f = \frac{1}{4RC} \cdot \frac{R2}{R1} \tag{1}$$

The square wave will maintain 50% duty cycle even if the amplitude of the oscillation is not symmetrical.

The use of the NE531 in this circuit will allow good square waves to be generated to quite high frequencies. Since the amplifier A1 runs open-loop, there is no need for compensation. The triangle-generating amplifier must be compensated. The NE5535 device can be used as well, except for the lower frequency response.





# **Signetics**

# NE/SE538 High Slew Rate Op Amp

**Product Specification** 

### **Linear Products**

#### DESCRIPTION

The NE/SE538 is a new generation operational amplifier featuring high slew rates combined with improved input characteristics. Internally-compensated for gains of 5 or larger, the SE538 offers guaranteed minimum slew rates of 40V/ $\mu s$  or larger. Industry standard pinout and internal compensation allow the user to upgrade system performance by directly replacing general purpose amplifiers, such as 748, 101A and 741.

#### **FEATURES**

- 2mV typical input offset voltage
- 80nA max input offset current
- Short-circuit protected
- · Offset null capability
- Large common-mode and differential voltage ranges
- 60V/μs typical slew rate (gain of +5, -4 min)
- 6MHz typical gain bandwidth product (gain +5, -4 minimum)
- Internal frequency compensation (gain of +5, -4 minimum)
- Pinout: standard single op amp (748, 101A, 741, etc).

### PIN CONFIGURATIONS



### **EQUIVALENT SCHEMATIC (EACH AMPLIFIER)**



# High Slew Rate Op Amp

**NE/SE538** 

### **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic SO  | 0 to +70°C        | NE538D     |
| 8-Pin Plastic DIP | 0 to +70°C        | NE538N     |
| 8-Pin Ceramic DIP | 0 to +70°C        | NE538FE    |
| 8-Pin Plastic DIP | -55°C to +125°C   | SE538N     |
| 8-Pin Ceramic DIP | -55°C to +125°C   | SE538FE    |

### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                                          | RATING                 | UNIT           |
|-------------------|--------------------------------------------------------------------------------------------------------------------|------------------------|----------------|
| V <sub>CC</sub>   | Supply voltage<br>SE military grade<br>NE commercial grade                                                         | ± 22<br>± 18           | V<br>V         |
| P <sub>D</sub>    | Maximum power dissipation,<br>T <sub>A</sub> =25°C (still air) <sup>1</sup><br>D package<br>F package<br>N package | 790<br>830<br>1200     | mW<br>mW<br>mW |
| V <sub>DIFF</sub> | Differential input voltage                                                                                         | ± 30                   | V              |
| VIN               | Input voltage <sup>2</sup>                                                                                         | ± 15                   | ٧              |
| T <sub>A</sub>    | Operating ambient temperature range<br>SE military grade<br>NE commercial grade                                    | -55 to +125<br>0 to 70 | °C<br>°C       |
|                   | Output short-circuit <sup>3</sup>                                                                                  | indefinite             |                |
| T <sub>STG</sub>  | Storage temperature range                                                                                          | -65 to +150            | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                             | 300                    | °C             |

### NOTES:

<sup>1.</sup> Derate above 25°C, at the following rates:

D package at 6.3mW/°C

F package at 6.7mW/°C

N package at 9.6mW/°C

<sup>2.</sup> For supply voltages less than ± 15V, the absolute maximum input voltage is equal to the supply voltage.

<sup>3.</sup> Short-circuit may be to ground or either supply. Rating applies to 125°C case temperature or 75°C ambient temperature.

# High Slew Rate Op Amp

**NE/SE538** 

### DC ELECTRICAL CHARACTERISTICS $T_A = 25 \, ^{\circ}\text{C}, \ V_S = \pm \, 15 \text{V}, \ \text{unless otherwise specified}.$

|                                     |                                           |                                                                                                                                                  |              | SE538        |            |              | NE538        |            |                   |
|-------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|------------|--------------|--------------|------------|-------------------|
| SYMBOL                              | PARAMETER                                 | TEST CONDITIONS                                                                                                                                  | Min          | Тур          | Max        | Min          | Тур          | Max        | UNIT              |
| Vos                                 | Input offset voltage                      | $R_S \le 10k\Omega$<br>$R_S \le 10k\Omega$ , over temp.                                                                                          |              | 0.7          | 4.0<br>5.0 |              | 2.0          | 6.0<br>7.0 | mV<br>mV          |
| ΔV <sub>OS</sub>                    | Input offset voltage drift                | $R_S = 0\Omega$ , over temp.                                                                                                                     |              | 4.0          |            |              | 6.0          |            | μV/°C             |
| l <sub>OS</sub><br>Δl <sub>OS</sub> | Input offset current Input offset current | Over temp.<br>Over temp.                                                                                                                         |              | 5<br>25      | 20<br>40   |              | 15<br>40     | 40<br>80   | nA<br>nA<br>pA/°C |
| l <sub>B</sub><br>Δl <sub>B</sub>   | Input current Input current               | Over temp.<br>Over temp.                                                                                                                         |              | 45<br>50     | 80<br>200  |              | 65<br>80     | 150<br>200 | nA<br>nA<br>pA/°C |
| V <sub>CM</sub>                     | Input common-mode voltage range           |                                                                                                                                                  | ± 12         | ± 13         |            | ± 12         | ± 13         |            | ٧                 |
| CMRR                                | Common-mode rejection ratio               | $R_S \le 10k\Omega$ , over temp.                                                                                                                 | 70           | 90           |            | 70           | 90           |            | dB                |
| PSRR                                | Power supply rejection ratio              | $R_S \le 10k\Omega$ , over temp.                                                                                                                 |              | 30           | 150        |              | 30           | 150        | μV/V              |
| R <sub>IN</sub>                     | Input resistance                          |                                                                                                                                                  | 3            | 10           |            | 1            | 6            |            | мΩ                |
| A <sub>VOL</sub>                    | Large-signal voltage gain                 | $\begin{aligned} R_L &\geq 2k\Omega, \ , \ V_{OUT} = \pm  10V \\ & \text{Over temp.,} \\ R_L &\geq 2k\Omega, \ V_{OUT} = \pm  10V \end{aligned}$ | 50<br>25     | 200          |            | 50<br>25     | 200          |            | V/mV<br>V/mV      |
| V <sub>OUT</sub>                    | Output voltage swing                      | Over temp., $R_L \ge 2k\Omega$<br>Over temp., $R_L \ge 10k\Omega$                                                                                | ± 10<br>± 12 | ± 13<br>± 14 |            | ± 10<br>± 12 | ± 13<br>± 14 |            | >>                |
| lcc                                 | Supply current                            | Over temp.                                                                                                                                       |              | 2<br>2.2     | 3<br>3.6   |              | 2<br>2.2     | 3<br>3.6   | mA<br>mA          |
| P <sub>D</sub>                      | Power dissipation                         | Over temp.                                                                                                                                       |              | 60<br>66     | 90<br>108  |              | 60<br>66     | 90<br>108  | mW<br>mW          |
| Isc                                 | Output short-circuit current              |                                                                                                                                                  | 10           | 25           | 50         | 10           | 25           | 50         | mA                |
| R <sub>OUT</sub>                    | Output resistance                         |                                                                                                                                                  |              | 100          |            |              | 100          |            | Ω                 |

### AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, unless otherwise specified.

| SYMBOL             | PARAMETER                                                              | TEGT COMPUTIONS                                     | SE538 |           |     | NE538 |           |        | UNIT    |
|--------------------|------------------------------------------------------------------------|-----------------------------------------------------|-------|-----------|-----|-------|-----------|--------|---------|
| SYMBOL             | PAHAMETER                                                              | TEST CONDITIONS                                     | Min   | Тур       | Max | Min   | Тур       | Max 55 | ONII    |
| GBW                | Gain bandwidth product (Gain +5, -4 minimum)                           |                                                     |       | 6         |     |       | 6         |        | MHz     |
| t <sub>R</sub>     | Transient response<br>Small-signal rise time<br>Small-signal overshoot |                                                     |       | 0.25<br>6 |     |       | 0.25<br>6 |        | μs<br>% |
| ts                 | Settling time                                                          | To 0.1%                                             |       | 1.2       |     |       | 1.2       |        | μs      |
| SR                 | Slew rate                                                              | Minimum gain = 5<br>Noninverting $R_L \ge 2k\Omega$ | 40    | 60        |     |       | 60        |        | V/µs    |
| V <sub>NOISE</sub> | Input noise voltage                                                    | f = 1kHz, T <sub>A</sub> = 25°C                     |       | 30        |     |       | 30        |        | nV/√Hz  |

### TYPICAL PERFORMANCE CHARACTERISTICS



# High Slew Rate Op Amp

# NE/SE538

### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



Signetics Linear Products Product Specification

# High Slew Rate Op Amp

**NE/SE538** 

### **TEST LOAD CIRCUITS**



4-86

### High Slew Rate Op Amp

### **NE/SE538**

#### **APPLICATIONS**

The internal frequency compensation is designed for a minimum inverting gain of 4 and a minimum non-inverting gain of 5. Below these gains the NE538 will be unstable and will need external compensation (see Figures 1 and 2).

The higher slew rate of the NE538 has made this device quite appealing for high-speed designs, and the fact that it has a standard pinout will allow it to be used to upgrade existing systems that now use the  $\mu$ A741 or  $\mu$ 748.

### Equations:

$$f_{LAG} = \frac{1}{10} \frac{(6MHz)}{10} = \frac{1}{2^{\pi} R_L C_L}$$

$$f_{LEAD} = 6MHz = \frac{1}{2^{\pi}R_{F}C_{F}}$$

### **VOLTAGE COMPARATOR**

Inexpensive voltage comparators with only modest parameters are often needed. The op amp is often used in the configuration because the high gain provides good selectivity. Figure 6 shows a circuit usable with most any op amp. The zener is selected for the output voltage required (5.1 volt for TTL), and the resistor provides some current protection to the op amp output structure. V<sub>REF</sub> can be any voltage within the wide common-mode range of the amplifier — another advantage of using op amps for comparators.



Figure 3. Voltage-Follower With Single Power Source



Figure 4. Inverting Amp With Single Power Supply



Figure 1. Non-Inverting Configuration





NOTE:
All resistor values are in ohms.

Figure 6. Voltage Comparator

# **Signetics**

# NE/SA/SE5512 Dual High-Performance Operational Amplifier

Product Specification

#### Linear Products

#### DESCRIPTION

The 5512 series of high-performance operational amplifiers provides very good input characteristics. These amplifiers feature low input bias and voltage characteristics such as a 108 op amp with improved CMRR and a high differential input voltage limit achieved through the use of a bias cancellation and PNP input circuits with collector-to-emitter clamping. The output characteristics are like those of a 741 op amp with improved slew rate and drive capability, yet have low supply quiescent current.

### **APPLICATIONS**

- AC amplifiers
- RC active filters
- Transducer amplifiers
- DC gain block
- Battery operation
- Instrumentation amplifiers

#### **FEATURES**

- Low input bias < ± 20nA</li>
- Low input offset current < ± 20nA
- Low input offset voltage < 1mV</li>
- Low V<sub>OS</sub> temperature drift 5μV/°C
- Low input bias temperature drift 40pA/°C
- Low input voltage noise 30nV/ \/Hz
- Low supply current 1.5mA/amp
- High slew rate 1.0V/μs
- High CMRR 100dB
- High input impedance 100MΩ
- High PSRR 110dB
- High differential input voltage
- No crossover distortion
- Indefinite output short circuit protection
- Internally-compensated for unity gain
- ullet 600 $\Omega$  drive capability
- MIL-STD processing available

#### PIN CONFIGURATIONS



### **EQUIVALENT SCHEMATIC**



# **Dual High-Performance Operational Amplifier**

# NE/SA/SE5512

### ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic SO  | 0°C to +70°C      | NE5512D    |
| 8-Pin Ceramic DIP | 0°C to +70°C      | NE5512FE   |
| 8-Pin Plastic DIP | 0°C to +70°C      | NE5512N    |
| 8-Pin Plastic SO  | -40°C to +85°C    | SA5512D    |
| 8-Pin Plastic DIP | -40°C to +85°C    | SA5512N    |
| 8-Pin Ceramic DIP | -55°C to +125°C   | SE5512FE   |
| 8-Pin Plastic DIP | -55°C to +125°C   | SE5512N    |

### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                                            | RATING                                | UNIT           |
|-------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|
| V <sub>CC</sub>   | Supply voltage                                                                                                       | ± 16                                  | ٧              |
| PD MAX            | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still air) <sup>1</sup><br>FE package<br>N package<br>D package | 850<br>1212<br>800                    | mW<br>mW<br>mW |
| T <sub>A</sub>    | Operating ambient temperature range<br>NE5512<br>SA5512<br>SE5512                                                    | 0 to +70<br>-40 to +85<br>-55 to +125 | သံ<br>သံ       |
| T <sub>STG</sub>  | Storage temperature range                                                                                            | -65 to +150                           | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                               | 300                                   | °C             |

The following derating factors should be applied above 25°C: FE package at 6.8mW/°C

N package at 9.7mW/°C

D package at 6.4mW/°C

Signetics Linear Products Product Specification

# **Dual High-Performance Operational Amplifier**

NE/SA/SE5512

# **ELECTRICAL PERFORMANCE CHARACTERISTICS** $V_{CC} = \pm 15V$ , $T_A = 25^{\circ}C$ over temperature range, unless otherwise specified.

| SYMBOL                                      | DADAMETED                         |                                                                                           |                | SE5512           |          | NI             | E/SA55           | 12       | UNIT        |
|---------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------|----------------|------------------|----------|----------------|------------------|----------|-------------|
| SYMBOL                                      | PARAMETER                         | TEST CONDITIONS                                                                           | Min            | Тур              | Max      | Min            | Min Typ Ma       | Max      | UNII        |
| V <sub>OS</sub><br>ΔV <sub>OS</sub> /ΔT     | Input offset voltage              | $R_S = 100\Omega$<br>$T_A = +25^{\circ}C$<br>Over temp.                                   |                | 0.7<br>1<br>4    | 2        |                | 1<br>1.5<br>5    | 5<br>6   | mV<br>μV/°C |
| l <sub>OS</sub><br>Δl <sub>OS</sub> /ΔT     | Input offset current              | $R_S = 100k\Omega$<br>$T_A = +25^{\circ}C$<br>Over temp.                                  |                | 3<br>4<br>30     | 10<br>20 |                | 6<br>8<br>40     | 20<br>30 | nA<br>pA/°C |
| I <sub>BIAS</sub><br>ΔΙ <sub>ΒΙΑS</sub> /ΔΤ | Input bias current                | $R_S = 100k\Omega$<br>T = +25°C<br>Over temp.                                             |                | 3<br>4<br>30     | 10<br>20 | .·             | 6<br>8<br>40     | 20<br>30 | nA<br>pA/°C |
| R <sub>IN</sub>                             | Input resistance differential     | T <sub>A</sub> = 25°C                                                                     |                | 100              |          |                | 100              |          | мΩ          |
| V <sub>CM</sub>                             | Input common mode range           | $T_A = 25^{\circ}C$<br>Over temp.                                                         | ± 13.5<br>± 13 | ± 13.7<br>± 13.2 |          | ± 13.5<br>± 13 | ± 13.7<br>± 13.2 |          | ٧           |
| CMRR                                        | Input common-mode rejection ratio | $V_{CC} = \pm 15V$ $V_{ N} = \pm 13.5V$ $T_A = 25^{\circ}C$ $V_{ N} = \pm 13V$ Over temp. | 70             | 100              |          | 70             | 100              |          | dB          |
| A <sub>V</sub>                              | Large-signal voltage gain         | $R_L = 2k\Omega$ $T_A = 25^{\circ}C$<br>$V_O = \pm 10V$ over temp.                        | 50<br>25       | 200              |          | 50<br>25       | 200              |          | V/mV        |
| SR                                          | Slew rate                         | T <sub>A</sub> = 25°C                                                                     | 0.6            | 1                |          |                | 1                |          | V/μs        |
| GBW                                         | Small-signal unity gain bandwidth | T <sub>A</sub> = 25°C                                                                     |                | 3                |          |                | 3                |          | MHz         |
| $\theta_{M}$                                | Phase margin                      | T <sub>A</sub> = 25°C                                                                     |                | 45               |          |                | 45               |          | degree      |
| V <sub>OUT</sub>                            | Output voltage swing              | $R_L = 2k\Omega$<br>$T_A = 25^{\circ}C$<br>Over temp.                                     | ± 13<br>± 12.5 | ± 13.5<br>± 13   |          | ± 13<br>± 12.5 | ± 13.5<br>± 13   |          | ٧           |
| V <sub>OUT</sub>                            | Output voltage swing              | $R_L = 600\Omega^1$<br>$T_A = 25$ °C<br>Over temp.                                        | ± 10<br>± 7.5  | ± 11.5<br>± 9    |          | ± 10<br>± 8    | ± 11.5<br>± 9    |          | ٧           |
| Icc                                         | Power supply current              | $R_L = Open$<br>$T_A = 25^{\circ}C$<br>Over temp.                                         |                | 3.4<br>3.6       | 5<br>5.5 |                | 3.4<br>3.6       | 5<br>5.5 | mA          |
| PSRR                                        | Power supply rejection ratio      | $T_A = 25$ °C<br>Over temp.                                                               | 80<br>80       | 110<br>100       |          | 80<br>80       | 110<br>100       |          | dB          |
| AA                                          | Amplifier-to-amplifier coupling   | f = 1kHz to 20kHz,<br>T <sub>A</sub> = 25°C                                               |                | -120             |          |                | -120             |          | dB          |
| THD                                         | Total harmonic distortion         | $f = 10kHz$ $T_A = 25^{\circ}C$ $V_O = 7V_{RMS}$                                          |                | 0.01             |          |                | 0.01             |          | %           |
| V <sub>NOISE</sub>                          | Input noise voltage               | f = 1kHz<br>T <sub>A</sub> = 25°C                                                         |                | 30               |          |                | 30               |          | nV/√Hz      |
| INOISE                                      | Input noise current               | f = 1kHz<br>T <sub>A</sub> = 25°C                                                         |                | 0.2              |          |                | 0.2              |          | pA/√Hz      |
| Isc                                         | Short-circuit current             | ± 15V, T <sub>A</sub> = 25°C                                                              |                | 40               |          |                | 40               |          | mA          |

<sup>1.</sup> Not to exceed maximum package power dissipation.

# **Signetics**

# AN144 Applications for the NE/SA/SE5512

**Application Note** 

### **Linear Products**

### **DESCRIPTION**

The NE/SA/SE5512 series of high-performance operational amplifiers provides very good input characteristics. These amplifiers feature low input bias and voltage characteristics such as a 108 op amp with improved CMRR and a high differential input voltage limit achieved through the use of a bias cancellation and PNP input circuits with collector-to-emitter clamping. The output characteristics are like those of a 741 op amp with improved slew rate and drive capability, yet have low supply quiescent current.

# BRIDGE TRANSDUCER AMPLIFIER

In applications involving strain gauges, accelerometers and thermal sensors, a bridge transducer is often used. Frequently the sensor elements are high resistance units requiring equally high bridge resistance for good sensitivity. This type of circuit then demands an amplifier with high input impedance, low bias current and low drift. The circuit shown represents a solution to these general requirements (Figure 1).

For  $V_S$  = 10V, the common-mode voltage is approximately +5V, well within the common-mode limits of the NE5512.

The sensitivity of the input stage is approximately

$$\frac{R_F \cdot V_S}{2R}$$

to a change in transducer resistance  $\Delta R$ . This gives a gain factor of  $\cong 50$  for  $V_S = 10V$  and  $R = 25k\Omega$ . The second stage gain is  $\times 100$  giving a total gain of  $\cong 5000$ .

Noise is minimized by shielding the transducer leads and taking special care to determine a good signal ground. Common-mode noise rejection is particularly important, making matched differential impedance critical. The NE5512 typically provides 100dB of commonmode rejection and will considerably reduce this undesirable effect.

The following are sensitivity figures for the transducer circuits.

|       | $\Delta \cap$         | ∆EOUT  |
|-------|-----------------------|--------|
| Leg 1 | $\overline{10\Omega}$ | -2.6V  |
|       | $5\Omega$             | -1.3V  |
| Leg 2 | 10 $\Omega$           | + 2.4V |
|       | $5\Omega$             | + 1.2V |
|       |                       |        |





Temperature compensation of the bridge element is accomplished by using low drift metal film resistors and also by providing a complimentary non-active sensor element to thermally track the offset in the active element.

High frequency roll-off provides attenuation of unwanted noise above the pass band of the transducer. The shunt capacitors across both stage feedback resistors are for this purpose.

# CURRENT-TO-VOLTAGE CONVERTER

Taking advantage of the very low bias current and offset of the NE5512 is demonstrated in its adaptation to a current-to-voltage converter as shown in Figure 2.

The lower limit of measuring accuracy is determined by I<sub>B</sub> (inverting), which is typically

6nA. In order to attain a measurement accuracy of 1%, the following inequality must hold:

$$I_B \leq (0.01) I_{Smin}$$

Where  $I_B=$  input bias current and  $I_{Smin}=$  minimum measured current. For  $I_B=$  6nA and  $I_{Smin}=$  1 $\mu$ A,

 $6nA \le (0.01) \ 1\mu A = 10nA$  and the inequality hold.

DC offset and current noise gain is determined by

$$\frac{R_F + R_S}{R_S}$$

which  $\cong$  1 for R<sub>S</sub>>>R<sub>E</sub>.

The measured results for this circuit appear below ( $V_{CC} = \pm 15V$ ).

| INPUT CURRENT | OUTPUT VOLTAGE |
|---------------|----------------|
| 1μΑ           | 1.008V         |
| 5μΑ           | 5.00V          |
| 10.00μA       | 10.00V         |

# NE5512 OPERATIONAL DIFFERENTIATOR

By utilizing the very high input impedance characteristic of the NE5512, an excellent active differentiator can be realized. Using the circuit shown (Figure 3), good results were obtained as shown by the waveforms in Figures 4, 5 and 6. One of the primary problems with such circuits is the tendency towards instability and distortion either due to loading caused by input bias currents or amplifier non-linearity. In addition, gain increases with frequency, requiring low input noise in the amplifier.

The relative stability is shown by the output signal waveforms mentioned above. Adding  $R_1$  provides added compensation in the form of a zero near the amplifier unity gain frequency. Frequency range is 100Hz to 10kHz.

In order to obtain good differentiation, the network time constant, RC, must be small relative to the period of the highest frequency present at the input. Since the differentiator will attenuate the signal by a factor of  $\omega RC$ , which may be 100:1 in the operating region, the second amplifier stage is used to compensate for this loss. Various circuits are easily interfaced with the differentiator block due to the inherently low output impedance of the NE5512.



### **DIFFERENTIATOR WAVEFORMS**





### Applications for the NE/SA/SE5512

### **AN144**

# THE OPERATIONAL INTEGRATOR

The operational complement of the active differentiator is the active integrator. The NE5512 is easily adapted to this function as shown in the circuit below (Figure 7). To obtain satisfactory integration, the time constant must fulfill the following requirement:

Where T is the period of the input waveform. For the ideal integrator

$$e_{out} = \frac{1}{RC} \int e_{in} dt$$

The factor 1/RC represents an attenuation of the input signal. The low signal level is increased by using the second half of the NE5512 as a gain stage following the operational integration. The waveforms in Figures 8 and 9 show the input-output relationship for both a sine wave and a square wave function. A good integrator must exhibit a phase shift of  $\geqslant$ 89° for sine wave input over the active frequency range. For a square wave, the resultant output must be a linear ramp. The circuit shown fulfills this requirement (see Figure 7). No external compensation is required since the amplifier is unity gain stable.

### DIFFERENTIATOR WAVEFORMS





### INTEGRATOR WAVEFORMS



# **Signetics**

# NE/SE5514 Quad High-Performance Operational Amplifier

**Product Specification** 

**Linear Products** 

### DESCRIPTION

The NE/SE5514 family of quad operational amplifiers sets new standards in bipolar quad amplifier performance. The amplifiers feature low input bias current and low offset voltages. Pinout is identical to LM324/LM348 which facilitates direct product substitution for improved system performance. Output characteristics are similar to a  $\mu$ A741 with improved slew and drive capability.

### **FEATURES**

- Low input bias current: < ± 3nA</li>
- Low input offset current: < ± 3nA</li>
- Low input offset voltage: < 1mV
- Low supply current: 1.5mA/A
- 1V/μs slew rate
- High input impedance: 100MΩ
- High common-mode impedance:
- Fight common-mode impedance  $10G\Omega$
- Internal compensation for unity gain
- 600 $\Omega$  drive capability (7V<sub>RMS</sub>)

### **APPLICATIONS**

- AC amplifiers
- RC active filters
- Transducer amplifiers
- DC gain block
- Instrumentation amplifier

### ORDERING INFORMATION

| DESCRIPTION                | TEMPERATURE RANGE | ORDER CODE |
|----------------------------|-------------------|------------|
| 16-Pin Plastic SOL package | 0 to +70°C        | NE5514D    |
| 14-Pin Ceramic DIP         | 0 to +70°C        | NE5514F    |
| 14-Pin Plastic DIP         | 0 to +70°C        | NE5514N    |
| 14-Pin Ceramic DIP         | -55°C to +125°C   | SE5514F    |
| 14-Pin Plastic DIP         | -55°C to +125°C   | SE5514N    |

### PIN CONFIGURATIONS



# **Quad High-Performance Operational Amplifier**

NE/SE5514

### **EQUIVALENT SCHEMATIC**



### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                         | RATING                 | UNIT     |
|-------------------|-----------------------------------------------------------------------------------|------------------------|----------|
| Vcc               | Supply voltage                                                                    | ± 16                   | ٧        |
| V <sub>DIFF</sub> | Differential input voltage                                                        | 32                     | ٧        |
| V <sub>IN</sub>   | Input voltage                                                                     | 0 to 32                | ٧        |
|                   | Output short to ground                                                            | Continuous             |          |
| T <sub>STG</sub>  | Storage temperature range                                                         | -65 to +150            | °C       |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                            | 300                    | °C       |
| T <sub>A</sub>    | Operating ambient temperature range<br>NE5514<br>SE5514                           | 0 to 70<br>-55 to +125 | ဗ္       |
| P <sub>MAX</sub>  | Maximum power disspation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package | 1190                   | mW       |
|                   | N package<br>D package                                                            | 1420<br>1250           | mW<br>mW |

### NOTE:

- 1. The following derating factors should be applied above 25°C:
  - F package at 9.5mW/°C
  - N package at 11.4mW/°C
  - D package at 10.0mW/°C.

# **Quad High-Performance Operational Amplifier**

NE/SE5514

# **ELECTRICAL CHARACTERISTICS** $V_{CC} = \pm 15V$ , $T_A = 25^{\circ}C$ , unless otherwise specified.

|                                         | BOL PARAMETER TEST CONDITIONS     |                                                                                                      | SE5514         |                  |          | NE5514         |                  |          |             |
|-----------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------|----------------|------------------|----------|----------------|------------------|----------|-------------|
| SYMBOL                                  |                                   | Min                                                                                                  | Тур            | Max              | Min      | Тур            | Max              | UNIT     |             |
| V <sub>OS</sub><br>ΔV <sub>OS</sub>     | Input offset voltage              | $R_S$ = 100 $\Omega$ , $T_A$ = +25°C,<br>Over temp.<br>Over temp.                                    |                | 0.7<br>1<br>4    | 2<br>3   |                | 1<br>1.5<br>5    | 5<br>6   | mV<br>μV/°C |
| l <sub>OS</sub><br>Δl <sub>OS</sub>     | Input offset current              | $R_S = 100 k \Omega$ , $T_A = +25 ^{\circ} C$ ,<br>Over temp.<br>Over temp.                          |                | 3<br>4<br>30     | 10<br>20 |                | 6<br>8<br>40     | 20<br>30 | nA<br>pA/°C |
| I <sub>BIAS</sub><br>ΔI <sub>BIAS</sub> | Input bias current                | $R_S = 100 k \Omega$ , $T_A = +25 ^{\circ} C$ ,<br>Over temp.<br>Over temp.                          |                | 3<br>4<br>30     | 10<br>20 |                | 6<br>8<br>40     | 20<br>30 | nA<br>pA/°C |
| R <sub>IN</sub>                         | Input resistance differential     | T <sub>A</sub> = 25°C                                                                                |                | 100              |          |                | 100              |          | мΩ          |
| V <sub>CM</sub>                         | Input common mode range           | T <sub>A</sub> = 25°C,<br>Over temp.                                                                 | ± 13.5<br>± 13 | ± 13.7<br>± 13.2 |          | ± 13.5<br>± 13 | ± 13.7<br>± 13.2 |          | v           |
| CMRR                                    | Input common-mode rejection ratio | $V_{CC} = \pm 15V$ , c, $V_{IN} = \pm 13.5V$ @ $T_A = 25^{\circ}C$ , $V_{IN} = \pm 13V$ @ Over temp. | 70             | 100              |          | 70             | 100              |          | dB          |
| A <sub>V</sub>                          | Large-signal voltage gain         | $R_L = 2k\Omega$ , $T_A = 25$ °C<br>$V_C = \pm 10V$ , Over temp.                                     | 50<br>25       | 200              |          | 50<br>25       | 200              |          | V/mV        |
| SR                                      | Slew rate                         | T <sub>A</sub> = 25°C                                                                                | 0.6            | 1                |          | 0.6            | 1                |          | V/μs        |
| GBW                                     | Small-signal unity gain bandwidth | T <sub>A</sub> = 25°C                                                                                |                | 3                |          |                | 3                |          | MHz         |
| $\theta_{M}$                            | Phase margin                      | T <sub>A</sub> = 25°C                                                                                |                | 45               |          |                | 45               |          | Degr        |
| V <sub>OUT</sub>                        | Output voltage swing              | $R_L = 2k\Omega$ , $T_A = 25$ °C,<br>Over temp.                                                      | ± 13<br>± 12.5 | ± 13.5<br>± 13   |          | ± 13<br>± 12.5 | ± 13.5<br>± 13   |          | ٧           |
| V <sub>OUT</sub>                        | Output voltage swing              | $R_L = 600\Omega$ , $T_A = 25$ °C,<br>Over temp.                                                     | ± 10<br>± 7.5  | ± 11.5<br>± 9    |          | ±10<br>±8      | ± 11.5<br>± 9    |          | ٧           |
| Icc                                     | Power supply current              | R <sub>L</sub> = Open, T <sub>A</sub> = 25°C,<br>Over temp.                                          |                | 6<br>7           | 10<br>12 |                | 6<br>7           | 10<br>12 | mA          |
| PSRR                                    | Power supply rejection ratio      | Over temp.                                                                                           | 80             | 110              |          | 80             | 110              |          | dB          |
| AA                                      | Amplifier to amplifier coupling   | f = 1kHz to 20kHz, T <sub>A</sub> = 25°C                                                             |                | -120             |          |                | -120             |          | dB          |
| THD                                     | Total harmonic distortion         | $f = 10kHz$ , $T_A = 25$ °C,<br>$V_O = 7V_{RMS}$                                                     |                | 0.01             |          |                | 0.01             |          | %           |
| V <sub>NOISE</sub>                      | Input noise voltage               | f = 1kHz, T <sub>A</sub> = 25°C                                                                      |                | 30               |          |                | 30               |          | nV/√H       |
| Isc                                     | Short-circuit current             | T <sub>A</sub> = 25°C                                                                                | 10             | 40               | 60       | 10             | 40               | 60       | mA          |

# **Signetics**

# AN1441 Applications for the NE5514

Application Note

### **Linear Products**

### **NE5514 DESCRIPTION**

The SE/NE5514 family of Quad Operational Amplifiers sets new standards in Bipolar Quad Amplifier Performance. The amplifier feature low input bias current and low offset voltages. Pinout is identical to LM324/LM348, which facilitates direct product substitution for improved system performance. Output characteristics are similar to a  $\mu$ A741 with improved slew and drive capability.

### FOUR-QUADRANT PHOTO-CONDUCTIVE DETECTOR AMPLIFIER

When operating a photo diode in the photoconductive mode (reverse-biased) very small currents in the microampere range must be sensed in the photo active operating region. Dark currents in the nanoamperes are common. Generally, for this reason, JFET input preamps are used to prevent interaction and accuracy degradation due to input bias currents.

The 5514 has sufficiently low input bias current (6nA) to allow its use under these circuit constraints as shown in a possible design used to sense four-quadrant motion of a light source. By proper summing of the signals from the X and Y axes, four-quadrant output may be fed to an X-Y plotter, oscilloscope or computer for simulation (see Figure 1).

The wide input common-mode voltage range of the device allows a +10V supply to be used to drive the signal bridge giving high sensitivity and improved signal-to-noise. Obviously, input balancing is critical to achieving common-mode signal rejection in addition to adequate shielding of the sensor leads. The sensor head itself must be shielded and the shield grounded to signal common to avoid unwanted noise pick-up from power line and other local noise sources. Amplifier response may be shaped to aid in noise reduction by more complex filter configurations. If possible the 5514 should be located in close proximity to the sensor head.

System balance may be done under dark field conditions if adequate photo detector tracking results. However, for high accuracy systems, a bipolar balance adjust added to the non-inverting output stage is more desirable. With this latter method, the signal bridge is balanced for a null output under uniform light field conditions using the bridge balance pot

1MFG 1MEC .0014 X-OUT (2) Y-AYIS 1 MEG NE5514 1MEG 1MEG .001µF Y.OUT Y-AXIS ID(ACTIVE) 👼 5µA TC10271S Figure 1. Four-Quadrant Photo Detector

as shown. DC offset is then adjusted using the balance pot on the output amplifier under dark field conditions.

### MULTI-TONE BANDPASS FILTER FOR PLL TONE DECODER

In the design of a multiple tone signaling system, particularly where signals are transmitted over long lines, noise and adjacent channel interference may be a significant barrier to reliable communications.

By the use of narrow-band active pre-filters to attain selectivity and gain, the effective signal to noise ratio is greatly improved. The NE/SE5514 is easily adapted to such filter configurations due to its inherent stability. In addition, its very high input impedance drastically reduces loading to the passive networks and allows for increased "Q" and large value resistors.

The circuit in Figure 2 demonstrates multiple feedback filters operating at four of the standard signaling frequencies. More channels may be added to increase the capacity of the system.

Test results obtained from the filter configuration were as follows:

 Wide-band signal-to-noise
 63dB

 Gain (Mid band)
 30dB

 Q (effective)
 ≈ 30

 Output
 0dBM

 (0.775V<sub>RMS</sub>)

Note that the amplifiers are operated from a single +12V supply and are biased to half  $V_{CC}$  by a simple resistive divider at point B which connects to all non-inverting inputs.

# 4-STATION 0 - 50° TEMPERATURE SENSOR

By using an NPN transistor as a temperature sensing element, the NE5514 forms the basis for a multi-station temperature sensor as shown in Figure 3. The principle used is fundamental to the current voltage relationship of a forward-biased junction. The current flow across the base-emitter junction is determined by absolute temperature in the following way:

$$\begin{array}{ccc} & I_E = -(I_C + I_B) \\ \text{and} & I_E \infty I_S \exp{(V_{BE}/V_T)}; \ V_T = \frac{kt}{q} \\ \text{therefore,} & V_{BE} \infty V_T \ In \ I_E/I_S \end{array}$$

Where I<sub>E</sub> is the forward current and I<sub>S</sub> is the saturation current inherent in the junction, I<sub>E</sub> must be high enough such that the I<sub>S</sub> variation with temperature is small relative to I<sub>E</sub> (I<sub>E</sub> >> I<sub>S</sub>). I<sub>S</sub> is typically 0.05pA, therefore, setting I<sub>E</sub> to 1 or  $2\mu A$  gives the desired condition.

Diode  $D_1$  serves to substantially reduce error due to power supply variation by giving a fixed voltage reference. To calibrate the sensor adjust  $R_4$  for "0" volts output from the NE5514 at 0°C. Adjust  $R_6$  tracking resistor for a scale factor of  $100 \text{mV}/^\circ\text{C}$  output.

Only the transistor need be placed in the temperature-controlled environment. Figure 4 shows the addition of an A/D converter and display to give a digital thermometer.



# Applications for the NE5514

# AN1441





# **Signetics**

# NE/SE5532/5532A Internally-Compensated Dual Low Noise Operational Amplifier

**Product Specification** 

### **Linear Products**

### DESCRIPTION

The 5532 is a dual high-performance low noise operational amplifier. Compared to most of the standard operational amplifiers, such as the 1458, it shows better noise performance, improved output drive capability and considerably higher small-signal and power bandwidths.

This makes the device especially suitable for application in high-quality and professional audio equipment, instrumentation and control circuits, and telephone channel amplifiers. The op amp is internally compensated for gains equal to one. If very low noise is of prime importance, it is recommended that the 5532A version be used because it has guaranteed noise voltage specifications.

#### **FEATURES**

- Small-signal bandwidth: 10MHz
- Output drive capability: 600Ω, 10V<sub>RMS</sub>
- Input noise voltage: 5nV/√Hz (typical)
- DC voltage gain: 50000
- AC voltage gain: 2200 at 10kHz
- Power bandwidth: 140kHz
- Slew rate: 9V/us
- Large supply voltage range: ±3
  - to ± 20V
- Compensated for unity gain

### PIN CONFIGURATIONS



### **EQUIVALENT SCHEMATIC (EACH AMPLIFIER)**



### 4

# Internally-Compensated Dual Low Noise Operational Amplifier

NE/SE5532/5532A

### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 8-Pin Plastic DIP  | 0 to 70°C         | NE5532N    |
| 8-Pin Ceramic DIP  | 0 to 70°C         | NE5532FE   |
| 8-Pin Plastic DIP  | 0 to 70°C         | NE5532AN   |
| 8-Pin Ceramic DIP  | 0 to 70°C         | NE5532AFE  |
| 8-Pin Ceramic DIP  | -55°C to +125°C   | SE5532FE   |
| 8-Pin Ceramic DIP  | -55°C to +125°C   | SE5532AFE  |
| 16-Pin Plastic SOL | 0 to 70°C         | NE5532D    |

### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                                            | RATING                 | UNIT           |
|-------------------|----------------------------------------------------------------------------------------------------------------------|------------------------|----------------|
| Vs                | Supply voltage                                                                                                       | ± 22                   | ٧              |
| ViN               | Input voltage                                                                                                        | ± V <sub>SUPPLY</sub>  | ٧              |
| V <sub>DIFF</sub> | Differential input voltage <sup>1</sup>                                                                              | ± 0.5                  | ٧              |
| T <sub>A</sub>    | Operating temperature range<br>NE5532/A<br>SE5532/A                                                                  | 0 to 70<br>-55 to +125 | °C<br>°C       |
| T <sub>STG</sub>  | Storage temperature                                                                                                  | -65 to +150            | °C             |
| TJ                | Junction temperature                                                                                                 | 150                    | °C             |
| P <sub>D</sub>    | Maximum power dissipation,<br>T <sub>A</sub> = 25°C, (still-air) <sup>2</sup><br>N package<br>F package<br>D package | 1200<br>1000<br>1200   | mW<br>mW<br>mW |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                               | 300                    | °C             |

### NOTES:

Diodes protect the inputs against over-voltage. Therefore, unless current-limiting resistors are used, large currents will flow if the differential input voltage exceeds 0.6V. Maximum current should be limited to +10mA

<sup>2.</sup> Thermal resistances of the above packages are as follows:

N package at 100°C/W.

F package at 135°C/W.

D package at 105°C/W.

# Internally-Compensated Dual Low Noise Operational Amplifier

## NE/SE5532/5532A

### DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise specified. 1, 2, 3

|                                         |                              |                                                                                                                                                                                                     | SE                                           | 5532/55                                          | 32A        | NE                                     | 5532/55                                          | 32A         | UNIT                         |
|-----------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------|------------|----------------------------------------|--------------------------------------------------|-------------|------------------------------|
| SYMBOL                                  | PARAMETER                    | TEST CONDITIONS                                                                                                                                                                                     | Min                                          | Тур                                              | Max        | Min                                    | Тур                                              | Max         | UNIT                         |
| V <sub>OS</sub><br>ΔV <sub>OS</sub> /ΔT | Offset voltage               | Over temperature                                                                                                                                                                                    |                                              | 0.5<br>5                                         | 2<br>3     |                                        | 0.5<br>5                                         | 4<br>5      | mV<br>mV<br>μV/°C            |
| l <sub>OS</sub><br>Δl <sub>OS</sub> /ΔT | Offset current               | Over temperature                                                                                                                                                                                    |                                              | 200                                              | 100<br>200 |                                        | 10<br>200                                        | 150<br>200  | nA<br>nA<br>pA/°C            |
| l <sub>B</sub><br>Δl <sub>B</sub> /ΔΤ   | Input current                | Over temperature                                                                                                                                                                                    |                                              | 200<br>5                                         | 400<br>700 |                                        | 200<br>5                                         | 800<br>1000 | nA<br>nA<br>nA/°C            |
| Icc                                     | Supply current               | Over temperature                                                                                                                                                                                    |                                              | 8                                                | 10.5<br>13 |                                        | 8                                                | 16          | mA<br>mA                     |
| V <sub>CM</sub>                         | Common-mode input range      |                                                                                                                                                                                                     | ± 12                                         | ± 13                                             |            | ± 12                                   | ± 13                                             |             | ٧                            |
| CMRR                                    | Common-mode rejection ratio  |                                                                                                                                                                                                     | 80                                           | 100                                              |            | 70                                     | 100                                              |             | dB                           |
| PSRR                                    | Power supply rejection ratio |                                                                                                                                                                                                     |                                              | 10                                               | 50         |                                        | 10                                               | 100         | μV/V                         |
| A <sub>VOL</sub>                        | Large-signal voltage gain    | $R_L \ge 2k\Omega$ , $V_O = \pm 10V$<br>Over temperature<br>$R_L \ge 600\Omega$ , $V_O = \pm 10V$<br>Over temperature                                                                               | 50<br>25<br>40<br>20                         | 100<br>50                                        |            | 25<br>15<br>15<br>10                   | 100<br>50                                        |             | V/mV<br>V/mV<br>V/mV<br>V/mV |
| V <sub>OUT</sub>                        | Output swing                 | $\begin{array}{c} R_L\geqslant 600\Omega\\ \text{Over temperature}\\ R_L\geqslant 600\Omega,\ V_S=\pm\ 18V\\ \text{Over temperature}\\ R_L\geqslant 2k\Omega\\ \text{Over temperature} \end{array}$ | ± 12<br>± 10<br>± 15<br>± 12<br>± 13<br>± 12 | ± 13<br>± 12<br>± 16<br>± 14<br>± 13.5<br>± 12.5 |            | ±12<br>±10<br>±15<br>±12<br>±13<br>±10 | ± 13<br>± 12<br>± 16<br>± 14<br>± 13.5<br>± 12.5 |             | V<br>V<br>V<br>V             |
| R <sub>IN</sub>                         | Input resistance             |                                                                                                                                                                                                     | 30                                           | 300                                              |            | 30                                     | 300                                              |             | kΩ                           |
| Isc                                     | Output short circuit current |                                                                                                                                                                                                     | 10                                           | 38                                               | 60         | 10                                     | 38                                               | 60          | mA                           |

### NOTES:

Diodes protect the inputs against overvoltage. Therefore, unless current-limiting resistors are used, large currents will flow if the differential input voltage exceeds 0.6V. Maximum current should be limited to ±10mA.

<sup>2.</sup> For operation at elevated temperature, derate packages based on the package thermal resistance.

Output may be shorted to ground at V<sub>S</sub> = ± 15V, T<sub>A</sub> = 25°C. Temperature and/or supply voltages must be limited to ensure dissipation rating is not exceeded.

# Internally-Compensated Dual Low Noise Operational Amplifier

## NE/SE5532/5532A

### AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise specified.

|                  |                        |                                                                                         | NE/S | NE/SE5532/5532A |     |            |
|------------------|------------------------|-----------------------------------------------------------------------------------------|------|-----------------|-----|------------|
| SYMBOL           | PARAMETER              | TEST CONDITIONS                                                                         | Min  | Тур             | Max | UNIT       |
| R <sub>OUT</sub> | Output resistance      | $A_V = 30$ dB Closed-loop<br>f = 10kHz, $R_L = 600\Omega$                               |      | 0.3             |     | Ω          |
|                  | Overshoot              | Voltage-follower $V_{IN} = 100 \text{mV}_{P.P}$ $C_L = 100 \text{pF}, R_L = 600 \Omega$ |      | 10              |     | %          |
| A <sub>V</sub>   | Gain                   | f = 10kHz                                                                               |      | 2.2             |     | V/mV       |
| GBW              | Gain bandwidth product | $C_{L} = 100 pF, R_{L} = 600 \Omega$                                                    |      | 10              |     | MHz        |
| SR               | Slew rate              |                                                                                         |      | 9               |     | V/μs       |
|                  | Power bandwidth        | $V_{OUT} = \pm 10V$ $V_{OUT} = \pm 14V, R_L = 600\Omega,$ $V_{CC} = \pm 18V$            |      | 140<br>100      |     | kHz<br>kHz |

### **ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_S = \pm 15V$ , unless otherwise specified.

| SYMBOL             |                     |                                            | N   | NE/SE5532 NE/SE5532A |     |     |            |         |                                          |
|--------------------|---------------------|--------------------------------------------|-----|----------------------|-----|-----|------------|---------|------------------------------------------|
|                    | PARAMETER           | TEST CONDITIONS                            | Min | Тур                  | Max | Min | Тур        | Max     | UNIT                                     |
| V <sub>NOISE</sub> | Input noise voltage | $f_O = 30Hz$<br>$f_O = 1kHz$               |     | 8<br>5               |     |     | 8<br>5     | 12<br>6 | nV/√ <del>Hz</del><br>nV/√ <del>Hz</del> |
| I <sub>NOISE</sub> | Input noise current | $f_O = 30Hz$<br>$f_O = 1kHz$               |     | 2.7<br>0.7           |     |     | 2.7<br>0.7 |         | pA/√Hz<br>pA/√Hz                         |
|                    | Channel separation  | $f = 1 \text{kHz}, R_S = 5 \text{k}\Omega$ |     | 110                  |     |     | 110        |         | dB                                       |

# Internally-Compensated Dual Low Noise Operational Amplifier

NE/SE5532/5532A

### TYPICAL PERFORMANCE CHARACTERISTICS



### Л

# Internally-Compensated Dual Low Noise Operational Amplifier

NE/SE5532/5532A

### **TEST CIRCUITS**



## Signetics

## NE5533/5533A NE/SA/SE5534/5534A Dual and Single Low Noise Op Amp

Product Specification

#### Linear Products

### DESCRIPTION

The 5533/5534 are dual and single highperformance low noise operational amplifiers. Compared to other operational amplifiers, such as TL083, they show better noise performance, improved output drive capability and considerably higher small-signal and power bandwidths.

This makes the devices especially suitable for application in high quality and professional audio equipment, in instrumentation and control circuits and telephone channel amplifiers. The op amps are internally compensated for gain equal to, or higher than, three. The frequency response can be optimized with an external compensation capacitor for various applications (unity gain amplifier, capacitive load, slew rate, low overshoot, etc.) If very low noise is of prime importance, it is recommended that the 5533A/5534A version be used which has guaranteed noise specifications.

### **FEATURES**

- Small-signal bandwidth: 10MHz
- Output drive capability: 600 $\Omega$ , 10V<sub>RMS</sub> at V<sub>S</sub> =  $\pm$  18V
- Input noise voltage: 4nV/√Hz
- DC voltage gain: 100000
- AC voltage gain: 6000 at 10kHz
- Power bandwith: 200kHz
- Slew rate: 13V/μs
- Large supply voltage range: ±3 to ±20V
- 5534 MIL-STD processing available

### **APPLICATIONS**

- Audio equipment
- Instrumentation and control circuits
- Telephone channel amplifiers
- Medical equipment

### ORDERING INFORMATION

| DESCRIPTION               | TEMPERATURE RANGE | ORDER CODE |
|---------------------------|-------------------|------------|
| 14-Pin Plastic DIP        | 0 to +70°C        | NE5533N    |
| 16-Pin Plastic SO package | 0 to +70°C        | NE5533AD   |
| 14-Pin Plastic DIP        | 0 to +70°C        | NE5533AN   |
| 16-Pin Plastic SO package | 0 to +70°C        | NE5533D    |
| 8-Pin Plastic SO package  | 0 to +70°C        | NE5534D    |
| 8-Pin Hermetic Cerdip     | 0 to +70°C        | NE5534FE   |
| 8-Pin Plastic DIP         | 0 to +70°C        | NE5534N    |
| 8-Pin Plastic SO package  | 0 to +70°C        | NE5534AD   |
| 8-Pin Hermetic Cerdip     | 0 to +70°C        | NE5534AFE  |
| 8-Pin Plastic DIP         | 0 to +70°C        | NE5534AN   |
| 8-Pin Plastic DIP         | -40°C to +85°C    | SA5534N    |
| 8-Pin Plastic SO package  | -40°C to +85°C    | SA5534AD   |
| 8-Pin Plastic DIP         | -40°C to +85°C    | SA5534AN   |
| 8-Pin Hermetic Cerdip     | -55°C to +125°C   | SE5534AFE  |
| 8-Pin Plastic DIP         | -55°C to +125°C   | SE5534N    |
| 8-Pin Hermetic Cerdip     | -55°C to +125°C   | SE5534AFE  |
| 8-Pin Plastic DIP         | -55°C to +125°C   | SE5534AN   |

### PIN CONFIGURATIONS



NE5533/5533A NE/SA/SE5534/5534A

### **EQUIVALENT SCHEMATIC**



NE5533/5533A NE/SA/SE5534/5534A

### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                             | RATING                                | UNIT                 |
|-------------------|-----------------------------------------------------------------------|---------------------------------------|----------------------|
| Vs                | Supply voltage                                                        | ± 22                                  | ٧                    |
| V <sub>IN</sub>   | Input voltage                                                         | ± V supply                            | ٧                    |
| V <sub>DIFF</sub> | Differential input voltage <sup>1</sup>                               | ± 0.5                                 | ٧                    |
| TA                | Operating temperature range<br>SE<br>SA<br>NE                         | -55 to +125<br>-40 to +85<br>0 to +70 | ပ္                   |
| T <sub>STG</sub>  | Storage temperature range                                             | -65 to +150                           | °C                   |
| TJ                | Junction temperature                                                  | 150                                   | °C                   |
| P <sub>D</sub>    | Power dissipation at 25°C <sup>2</sup> 5533D 5533N 5534D 5534FE 5534N | 1350<br>1500<br>750<br>800<br>1150    | mW<br>mW<br>mW<br>mW |
|                   | Output short-circuit duration <sup>3</sup>                            | Indefinite                            |                      |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                | 300                                   | °C                   |

#### NOTES:

- 1. Diodes protect the inputs against over voltage. Therefore, unless current-limiting resistors are used, large currents will flow if the differential input voltage exceeds 0.6V. Maximum current should be limited to  $\pm 10$ mA.
- For operation at elevated temperature, derate packages based on the following junction-to-ambient thermal resistance:

8-pin ceramic DIP 150°C/W 8-pin plastic DIP 105°C/W 8-pin plastic SO 160°C/W 14-pin plastic DIP 80°C/W 16-pin plastic SO 90°C/W

3. Output may be shorted to ground at  $V_S = \pm 15V$ ,  $T_A = 25^{\circ}C$ . Temperature and/or supply voltages must be limited to ensure dissipation rating is not exceeded.

NE5533/5533A NE/SA/SE5534/5534A

### DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise specified. 1, 2, 3

| SYMBOL                                  | PARAMETER                                                                              | TEST CONDITIONS                                                                                                                              | SE                                   | SE5534/5534A                             |             |                                      | NE5533/5533A<br>NE/SA5534/5534A          |              |                   |
|-----------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------|-------------|--------------------------------------|------------------------------------------|--------------|-------------------|
|                                         |                                                                                        |                                                                                                                                              | Min                                  | Тур                                      | Max         | Min                                  | Тур                                      | Max          |                   |
| V <sub>OS</sub><br>ΔV <sub>OS</sub> /ΔT | Offset voltage                                                                         | Over temperature                                                                                                                             |                                      | 0.5<br>5                                 | 2<br>3      |                                      | 0.5<br>5                                 | 4<br>5       | mV<br>mV<br>μV/°C |
| l <sub>OS</sub><br>Δl <sub>OS</sub> /ΔT | Offset current                                                                         | Over temperature                                                                                                                             |                                      | 10<br>200                                | 200<br>500  |                                      | 20<br>200                                | 300<br>400   | nA<br>nA<br>pA/°C |
| l <sub>B</sub><br>Δl <sub>B</sub> /ΔT   | Input current                                                                          | Over temperature                                                                                                                             |                                      | 400<br>5                                 | 800<br>1500 |                                      | 500<br>5                                 | 1500<br>2000 | nA<br>nA<br>nA/°C |
| lcc                                     | Supply current per op amp                                                              | Over temperature                                                                                                                             |                                      | 4                                        | 6.5<br>9    |                                      | 4                                        | 8<br>10      | mA<br>mA          |
| V <sub>CM</sub><br>CMRR<br>PSRR         | Common mode input range<br>Common mode rejection ratio<br>Power supply rejection ratio |                                                                                                                                              | ± 12<br>80                           | ± 13<br>100<br>10                        | 50          | ± 12<br>70                           | ± 13<br>100<br>10                        | 100          | V<br>dB<br>μV/V   |
| A <sub>VOL</sub>                        | Large-signal voltage gain                                                              | $R_L \ge 600\Omega$ , $V_O = \pm 10V$<br>Over temperature                                                                                    | 50<br>25                             | 100                                      |             | 25<br>15                             | 100                                      |              | V/mV<br>V/mV      |
| V <sub>OUT</sub>                        | Output swing                                                                           | $R_L \geqslant 600\Omega$<br>Over temperature<br>$R_L \geqslant 600\Omega$ , $V_S = \pm 18V$<br>$R_L \geqslant 2k\Omega$<br>Over temperature | ± 12<br>± 10<br>± 15<br>± 13<br>± 12 | ± 13<br>± 12<br>± 16<br>± 13.5<br>± 12.5 |             | ± 12<br>± 10<br>± 15<br>± 13<br>± 12 | ± 13<br>± 12<br>± 16<br>± 13.5<br>± 12.5 |              | ><br>><br>>       |
| R <sub>IN</sub>                         | Input resistance                                                                       |                                                                                                                                              | 50                                   | 100                                      |             | 30                                   | 100                                      |              | kΩ                |
| I <sub>SC</sub>                         | Output short circuit current                                                           |                                                                                                                                              |                                      | 38                                       |             |                                      | 38                                       |              | mA                |

#### NOTES:

<sup>1.</sup> For NE5533/5533A/5534/5534A, T<sub>MIN</sub> = 0°C, T<sub>MAX</sub> = 70°C. 2. For SE5534/5534A, T<sub>MIN</sub> = -55°C, T<sub>MAX</sub> = +125°C. 3. For SA5534/5534A, T<sub>MIN</sub> = -40°C, T<sub>MAX</sub> = +125°C.

## NE5533/5533A NE/SA/SE5534/5534A

### AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise specified.

| SYMBOL           | PARAMETER              | TEST CONDITIONS                                                                                                                                                                                                                                  | SE5534/5534A |                 |     |     | 5533/55<br><b>A</b> 5534/5 | UNIT |                   |
|------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|-----|-----|----------------------------|------|-------------------|
|                  |                        |                                                                                                                                                                                                                                                  | Min          | Тур             | Max | Min | Тур                        | Max  |                   |
| R <sub>OUT</sub> | Output resistance      | $\begin{aligned} \text{A}_{\text{V}} &= 30 \text{dB closed-loop} \\ \text{f} &= 10 \text{kHz}, \ \text{R}_{\text{L}} = 600 \Omega, \\ \text{C}_{\text{C}} &= 22 \text{pF} \end{aligned}$                                                         |              | 0.3             |     |     | 0.3                        |      | Ω                 |
|                  | Transient response     | $\label{eq:Voltage-follower} \begin{split} & \text{Voltage-follower,} \\ & \text{V}_{\text{IN}} = 50 \text{mV} \\ & \text{R}_{\text{L}} = 600 \Omega, \text{ C}_{\text{C}} = 22 \text{pF,} \\ & \text{C}_{\text{L}} = 100 \text{pF} \end{split}$ |              |                 |     |     |                            |      | ·                 |
| t <sub>R</sub>   | Rise time              |                                                                                                                                                                                                                                                  |              | 20              |     |     | 20                         |      | ns                |
|                  | Overshoot              |                                                                                                                                                                                                                                                  |              | 20              |     |     | 20                         |      | %                 |
|                  | Transient response     | $V_{IN} = 50 \text{mV}, R_L = 600 \Omega$<br>$C_C = 47 \text{pF}, C_L = 500 \text{pF}$                                                                                                                                                           |              |                 |     |     |                            |      |                   |
| t <sub>R</sub>   | Rise time              |                                                                                                                                                                                                                                                  |              | 50              |     |     | 50                         |      | ns                |
|                  | Overshoot              |                                                                                                                                                                                                                                                  |              | 35              |     |     | 35                         |      | %                 |
| A <sub>V</sub>   | Gain                   | $f = 10kHz, C_C = 0$<br>$f = 10kHz, C_C = 22pF$                                                                                                                                                                                                  |              | 6<br>2.2        |     |     | 6<br>2.2                   |      | V/mV<br>V/mV      |
| GBW              | Gain bandwidth product | C <sub>C</sub> = 22pF, C <sub>L</sub> = 100pF                                                                                                                                                                                                    |              | 10              |     |     | 10                         |      | MHz               |
| SR               | Slew rate              | $C_C = 0$<br>$C_C = 22pF$                                                                                                                                                                                                                        |              | 13<br>6         |     |     | 13<br>6                    |      | V/μs<br>V/μs      |
|                  | Power bandwidth        | $V_{OUT} = \pm 10V, \ C_C = 0$<br>$V_{OUT} = \pm 10V, \ C_C = 22pF$<br>$V_{OUT} = \pm 14V, \ R_L = 600\Omega$<br>$C_C = 22pF, \ V_{CC} = \pm 18V$                                                                                                |              | 200<br>95<br>70 |     |     | 200<br>95<br>70            |      | kHz<br>kHz<br>kHz |

### **ELECTRICAL CHARACTERISTICS** $T_A = 25$ °C, $V_S = 15$ V, unless otherwise specified.

| SYMBOL             |                        |                                                |     | 5533/553   | 4   | 5533A/5534A |            |          |                  |  |
|--------------------|------------------------|------------------------------------------------|-----|------------|-----|-------------|------------|----------|------------------|--|
|                    | PARAMETER              | TEST CONDITIONS                                | Min | Тур        | Max | Min         | Тур        | Max      | UNIT             |  |
| V <sub>NOISE</sub> | Input noise voltage    | f <sub>O</sub> = 30Hz<br>f <sub>O</sub> = 1kHz |     | 7 4        |     |             | 5.5<br>3.5 | 7<br>4.5 | nV/√Hz<br>nV/√Hz |  |
| I <sub>NOISE</sub> | Input noise current    | f <sub>O</sub> = 30Hz<br>f <sub>O</sub> = 1kHz |     | 2.5<br>0.6 |     |             | 1.5<br>0.4 |          | pA/√Hz<br>pA/√Hz |  |
|                    | Broadband noise figure | f = 10Hz - 20kHz,<br>$R_S = 5k\Omega$          |     |            |     |             | 0.9        |          | dB               |  |
|                    | Channel separation     | $f = 1kHz, R_S = 5k\Omega$                     |     | 110        |     |             | 110        |          | dB               |  |

## NE5533/5533A NE/SA/SE5534/5534A

### TYPICAL PERFORMANCE CHARACTERISTICS



NE5533/5533A NE/SA/SE5534/5534A

### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



### **TEST LOAD CIRCUITS**



NE5533/5533A NE/SA/SE5534/5534A

### NOISE TEST BLOCK DIAGRAM



## **Signetics**

## AN142 Audio Circuits Using the NE5532/33/34

Application Note

Linear Products

## AUDIO CIRCUITS USING THE NE5532/33/34

The following will explain some of Signetics' low noise op amps and show their use in some audio applications.

### DESCRIPTION

The 5532 is a dual high-performance low noise operational amplifier. Compared to most of the standard operational amplifiers, such as the 1458, it shows better noise performance, improved output drive capability and considerably higher small-signal and power bandwidths.

This makes the device especially suitable for application in high quality and professional audio equipment, instrumentation and control circuits, and telephone channel amplifiers. The op amp is internally-compensated for gains equal to one. If very low noise is of prime importance, it is recommended that the 5532A version be used which has guaranteed noise voltage specifications.

### **APPLICATIONS**

The Signetics 5532 High-Performance Op Amp is an ideal amplifier for use in high quality and professional audio equipment which requires low noise and low distortion. The circuit included in this application note has been assembled on a PC board, and tested with actual audio input devices (Tuner and Turntable). It consists of an RIAA (Recording Industry Association of America) preamp, input buffer, 5-band equalizer, and mixer. Although the circuit design is not new, its performance using the 5532 has been improved.

The RIAA preamp section is a standard compensation configuration with low frequency boost provided by the Magnetic cartridge and the RC network in the op amp feedback loop. Cartridge loading is accomplished via R1. 47k was chosen as a typical value, and may differ from cartridge to cartridge.

The Equalizer section consists of an input buffer, 5 active variable band pass/notch (depending on R9's setting) filters, and an output summing amplifier. The input buffer is a standard unity gain design providing impedance matching between the preamplifier and the equalizer section. Because the 5532 is internally-compensated, no external compensation is required. The 5-band active filter section is actually five individual active filters

with the same feedback design for all five. The main difference in all five stages is the values of C5 and C6, which are responsible for setting the center frequency of each stage. Linear pots are recommended for R9. To simplify use of this circuit, a component value table is provided, which lists center frequencies and their associated capacitor values. Notice that C5 equals (10) C6, and that the Value of R8 and R10 are related to R9 by a factor of 10 as well. The values listed in the table are common and easily found standard values.

## RIAA EQUALIZATION AUDIO PREAMPLIFIER USING NE5532A

With the onset of new recording techniques with sophisticated playback equipment, a new breed of low noise operational amplifiers was developed to complement the state-of-the-art in audio reproduction. The first ultra-low noise op amp introduced by Signetics was called the NE5534A. This is a single operational amplifier with less than 4nV/ $\sqrt{\text{Hz}}$  input noise voltage. The NE5534A is internally-compensated at a gain of three. This device has been used in many audio preamp and equalizer (active filter) applications since its introduction early last year.



**AN142** 

#### COMPONENT VALUES FOR FIGURE 1

| R7      | R8 = 25k<br>7 = 2.4k R9 = 2 | 40k      | R7      | R8 = 50k<br>' = 5.1k R9 = | 510k           | R8 = 100k<br>R7 = 10k R9 = 1meg |               |                |
|---------|-----------------------------|----------|---------|---------------------------|----------------|---------------------------------|---------------|----------------|
| fo      | C5                          | C6       | fo      | C5                        | C6             | fo                              | C5            | C6             |
| 23Hz    | 1μF                         | 0.1μF    | 25Hz    | 0.47μF                    | 0.047μF        | 12Hz                            | 0.47μF        | 0.047μF        |
| 50Hz    | 0.47μF                      | 0.047μF  | 36Hz    | 0.33µF                    | 0.033μF        | 18Hz                            | 0.33μF        | 0.033μF        |
| 72Hz    | 0.33μF                      | 0.033μF  | 54Hz    | 0.22μF                    | 0.022µF        | 27Hz                            | 0.22µF        | 0.022µF        |
| 108Hz   | 0.22μF                      | 0.022µF  | 79Hz    | 0.15μF                    | 0.015μF        | 39Hz                            | 0.15μF        | 0.015μF        |
| 158Hz   | 0.15μF                      | 0.015μF  | 119Hz   | 0.1μF                     | 0.01 µF        | 59Hz                            | 0.1μF         | 0.01μF         |
| 238Hz   | 0.1μF                       | 0.01μF   | 145Hz   | 0.082µF                   | 0.0082μF       | 72Hz                            | 0.082μF       | $0.0082 \mu F$ |
| 290Hz   | 0.082μF                     | 0.0082μF | 175Hz   | 0.068µF                   | 0.0068µF       | 87Hz                            | 0.068μF       | 0.0068µF       |
| 350Hz   | 0.068µF                     | 0.0068µF | 212Hz   | 0.056µF                   | 0.0056 μF      | 106Hz                           | 0.056μF       | 0.0056μF       |
| 425Hz   | 0.056µF                     | 0.0056μF | 253Hz   | 0.047µF                   | $0.0047 \mu F$ | 126Hz                           | $0.047 \mu F$ | $0.0047 \mu F$ |
| 506Hz   | 0.047µF                     | 0.0047µF | 360Hz   | 0.033µF                   | 0.0033μF       | 180Hz                           | 0.033μF       | 0.0033µF       |
| 721Hz   | 0.033µF                     | 0.0033µF | 541Hz   | 0.022µF                   | 0.0022µF       | 270Hz                           | 0.022μF       | 0.0022µF       |
| 1082Hz  | 0.022µF                     | 0.0022µF | 794Hz   | 0.015μF                   | 0.0015µF       | 397Hz                           | 0.015μF       | 0.0015μF       |
| 1588Hz  | 0.015µF                     | 0.0015µF | 1191Hz  | 0.01µF                    | 0.001μF        | 595Hz                           | 0.01 µF       | 0.001 µF       |
| 2382Hz  | 0.01µF                      | 0.001μF  | 1452Hz  | 0.0082μF                  | 820pF          | 726Hz                           | 0.0082µF      | 820pF          |
| 2904Hz  | 0.0082µF                    | 820pF    | 1751Hz  | 0.0068µF                  | 680pF          | 875Hz                           | 0.0068μF      | 680pF          |
| 3502Hz  | 0.0068µF                    | 680pF    | 2126Hz  | 0.0056μF                  | 560pF          | 1063Hz                          | 0.0056μF      | 560pF          |
| 4253Hz  | 0.0056μF                    | 560pF    | 2534Hz  | 0.0047μF                  | 470pF          | 1267Hz                          | 0.0047µF      | 470pF          |
| 5068Hz  | 0.0047μF                    | 470pF    | 3609Hz  | 0.0033µF                  | 330pF          | 1804Hz                          | 0.0033µF      | 330pF          |
| 7218Hz  | 0.0033μF                    | 330pF    | 5413Hz  | 0.0022µF                  | 220pF          | 2706Hz                          | 0.0022µF      | 220pF          |
| 10827Hz | 0.0022µF                    | 220pF    | 7940Hz  | 0.0015μF                  | 150pF          | 3970Hz                          | 0.0015μF      | 150pF          |
| 15880Hz | 0.0015μF                    | 150pF    | 11910Hz | 0.001 µF                  | 100pF          | 5955Hz                          | 0.001μF       | 100pF          |
| 23820Hz | 0.001μF                     | 100pF    | 14524Hz | 820pF                     | 82pF           | 7262Hz                          | 820pF         | 82pF           |
|         | •                           | ·        | 17514Hz | 680pF                     | 68pF           | 8757Hz                          | 680pF         | 68pF           |
|         |                             |          | 21267Hz | 560pF                     | 56pF           | 10633Hz                         | 560pF         | 56pF           |
|         |                             |          |         | •                         | •              | 12670Hz                         | 470pF         | 47pF           |
|         |                             |          |         |                           |                | 18045Hz                         | 330pF         | 33pF           |

Many of the amplifiers that are being designed today are DC-coupled. This means that very low frequencies (2 – 15Hz) are being amplified. These low frequencies are common to turntables because of rumble and tone arm resonancies. Since the amplifiers can reproduce these sub-audible tones, they become quite objectionable because the speakers try to reproduce these tones. This causes non-linearities when the actual recorded material is amplified and converted to sound waves.

The RIAA has proposed a change in its standard playback response curve in order to alleviate some of the problems that were previously discussed. The changes occur primarily at the low frequency range with a slight modification to the high frequency range (See Figure 2). Note that the response peak for the bass section of the playback curve now occurs at 31.5Hz and begins to roll off below that frequency. The roll-off occurs by introducing a fourth RC network with a 7950 µs time constant to the three existing networks that make up the equalization circuit. The high end of the equalization curve is extended to 20kHz, because recordings at these frequencies are achievable on many current discs.

#### NE5533/34 DESCRIPTION

the 5533/5534 are dual and single highperformance low noise operational amplifiers. Compared to other operational amplifiers, such as TL083, they show better noise performance, improved output drive capability and considerably higher small-signal and power bandwidths.

This makes the devices especially suitable for application in high quality and professional audio equipment, instrumentation and control circuits, and telephone channel amplifiers.





Figure 3. RIAA Phonograph Preamplifier Using the NE5532A

The op amps are internally-compensated for gain equal to, or higher than, three. The frequency response can be optimized with an external compensation capacitor for various applications (unity gain amplifier, capacitive load, slew rate, low overshoot, etc.) If very low noise is of prime importance, it is recommended that the 5533A/5534A version be used which has guaranteed noise specifications.

### **APPLICATIONS**

### **Diode Protection of Input**

The input leads of the device are protected from differential transients above  $\pm\,0.6V$  by internal back-to-back diodes. Their presence imposes certain limitations on the amplifier dynamic characteristics related to closed-loop gain and slew rate.

Consider the unity gain follower as an example:



Assume a signal input square wave with dV/dt of 250V/ $\mu$ s and 2V peak amplitude as shown. If a 22pF compensation capacitor is inserted and the R<sub>1</sub> C<sub>1</sub> circuit deleted, the device slew rate falls to approximately 7V/ $\mu$ s. The input waveform will reach 2V/250V/ $\mu$ s or 8ns, while the output will have changed (8  $\times$  10<sup>-3</sup>) only 56mV. The differential input signal is then (V<sub>IN</sub> – V<sub>O</sub>) R<sub>I</sub>/R<sub>I</sub> + R<sub>F</sub> or approximately 1V.

The diode limiter will definitely be active and output distortion will occur; therefore,  $V_{IN} < 1V$  as indicated.

Next, a sine wave input is used with a similar circuit.



The slew rate of the input waveform now depends on frequency and the exact expression is

$$\frac{dv}{dt} = 2\omega \cos \omega t$$

The upper limit before slew rate distortion occurs for small-signal ( $V_{IN}$  < 100mV) conditions is found by setting the slew rate to 7V/ $\mu$ s. That is:

$$7 \times 10^{6} \text{V/}\mu\text{s} = 2\omega \cos \omega \text{t}$$
at  $\omega \text{t} = 0$ 

$$\omega_{\text{LIMIT}} = \frac{7 \times 10^{6}}{2} = 3.5 \times 10^{6} \text{ rad/s}$$

$$f_{\text{LIMIT}} = \frac{3.5 \times 10^{6}}{2\pi} \cong 560 \text{kHz}$$



AN142

### External Compensation Network Improves Bandwidth

By using an external lead-lag network, the follower circuit slew rate and small-signal bandwidth can be increased. This may be useful in situations where a closed-loop gain less than 3 to 5 is indicated. A number of examples are shown in subsequent figures. The principle benefit of using the network approach is that the full slew rate and bandwidth of the device is retained, while impulse-related parameters such as damping and phase margin are controlled by choosing the appropriate circuit constants. For example, consider the following configuration:



The major problem to be overcome is poor phase margin leading to instability.





By choosing the lag network break frequency one decade below the unity gain crossover frequency (30 – 50MHz), the phase and gain margin are improved. An appropriate value for R is  $270\Omega$ . Setting the lag network break frequency at 5MHz, C may be calculated

$$C = \frac{1}{2\pi \cdot 270 \cdot 5 \times 10^6}$$
= 118pF

### **RULES AND EXAMPLES**

## Compensation Using Pins 5 and 8 (Limited Bandwidth and Slew Rate)

A single-pole and zero inserted in the transfer function will give an added 45° of phase margin, depending on the network values.

### Calculating the Lead-Lag Network

$$C_1 = \frac{1}{2\pi F_1 R_1} \text{ Let } R_1 = \frac{R_{IN}}{10}$$

where  $F_1 = \frac{1}{10} \text{ (UGBW)}$ 

UGBW = 30MHz

## External Compensation for Wide-Band Voltage-Follower

**Shunt Capacitance Compensation** 

$$C_F = \frac{1}{2\pi F_F R_F}$$
,  $F_F \cong 30MHz$ 

or
$$C_F \cong \frac{C_{DIST}}{A_{CI}}$$

 $C_{DIST} \cong Distributed Capacitance \cong 2-3pF$ 

Many audio circuits involve carefully-tailored frequency responses. Pre-emphasis is used in all recording mediums to reduce noise and produce flat frequency response. The most often used de-emphasis curves for broadcast and home entertainment systems are shown in Figure 7. Operational amplifiers are well suited to these applications because of their high gain and easily-tailored frequency response.

## RIAA PREAMP USING THE NE5534

The preamplifier for phono equalization is shown in Figure 8 with the theoretical and actual circuit response.

Low frequency boost is provided by the inductance of the magnetic cartridge with the





AN142



RC network providing the necessary break points to approximate the theoretical RIAA curve.

### **RUMBLE FILTER**

Following the amplifier stage, rumble and scratch filters are often used to improve overall quality. Such a filter designed with op amps uses the 2-pole Butterworth approach and features switchable break points. With the circuit of Figure 9, any degree of filtering from fairly sharp to none at all is switch-selectable.



**AN142** 



Figure 8. Preamplifier — RIAA/NAB Compensation







### TONE CONTROL

Tone control of audio systems involves altering the flat response in order to attain more low frequencies or more high ones, dependent upon listener preference. The circuit of Figure 10 provides 20dB of bass or treble boost or cut as set by the variable resistance. The actual response of the circuit is shown also.

## BALANCE AND LOUDNESS AMPLIFIER

Figure 11 shows a combination of balance and loudness controls. Due to the non-linearity of the human hearing system, the low frequencies must be boosted at low listening levels. Balance, level, and loudness controls provide all the listening controls to produce the desired music response.



Figure 12. Universal Offset Null for Inverting Amplifiers

4-120

**AN142** 

### **VOLTAGE AND CURRENT OFFSET ADJUSTMENTS**

Many IC amplifiers include the necessary pin connections to provide external offset adjustments. Many times, however, it becomes necessary to select a device not possessing external adjustments. Figures 12, 13, and 14 suggest some possible arrangements for offset voltage adjust and bias current nulling circuitry. The circuitry of Figure 14 provides sufficient current into the input to cancel the bias current requirement. Although more simplified arrangements are possible, the addition of Q2 and Q3 provide a fixed current level to Q1, thus, bias cancellation can be provided without regard to input voltage level.



Figure 13. Universal Offset Null for Non-Inverting Amplifiers



## **Signetics**

## NE/SA5230 Low Voltage Operational Amplifier

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE5230 is a very low voltage operational amplifier that can perform with a voltage supply as low as 1.8V or as high as 15V. In addition, split or single supplies can be used, and the output will swing to ground when applying the latter. There is a bias adjusting pin which controls the supply current required by the device and thereby controls its power consumption. If the part is operated at ±0.9V supply voltages, the current required is only 110 µA when the current control pin is left open. Even with this low power consumption, the device obtains a typical unity gain bandwidth of 180kHz. When the bias adjusting pin is connected to the negative supply, the unity gain bandwidth is typically 600kHz while the supply current is increased to  $600\mu A$ . In this mode, the part will supply full power output beyond the audio range.

The NE5230 also has a unique input stage that allows the common-mode input range to go above the positive and below the negative supply voltages by 250mV. This provides for the largest possible input voltages for low voltage applications. The part is also internally-compensated to reduce external component count.

The NE5230 has a low input bias current of typically ± 40nA, and a large open-loop gain of 125dB. These two specifications are beneficial when using the device in transducer applications. The large open-loop gain gives very accurate signal processing because of the large "excess" loop gain in a closed-loop system.

The output stage is a class AB type that can swing to within 100mV of the supply voltages for the largest dynamic range that is needed in many applications. The NE5230 is ideal for portable audio equipment and remote transducers because of its low power consumption, unity gain bandwidth, and 30nV/√Hz noise specification.

### **FEATURES**

- Works down to 1.8V supply voltages
- Adjustable supply current
- Low noise
- Common-mode includes both rails
- V<sub>OUT</sub> within 100mV of both rails

### **APPLICATIONS**

- Portable precision instruments
- Remote transducer amplifier
- Portable audio equipment
- Rail-to-rail comparators
- Half-wave rectification without diodes
- Remote temperature transducer with 4 to 20mA output transmission

### PIN CONFIGURATION



### ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic SO  | 0 to +70°C        | NE5230D    |
| 8-Pin Ceramic DIP | 0 to +70°C        | NE5230FE   |
| 8-Pin Plastic DIP | 0 to +70°C        | NE5230N    |
| 8-Pin Plastic SO  | -40°C to +85°C    | SA5230D    |
| 8-Pin Ceramic DIP | -40°C to +85°C    | SA5230FE   |
| 8-Pin Plastic DIP | -40°C to +85°C    | SA5230N    |

NE/SA5230

### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                | RATING                | UNIT |
|-------------------|--------------------------------------------------------------------------|-----------------------|------|
| V <sub>CC</sub>   | Single supply voltage                                                    | 18                    | ٧    |
| Vs                | Dual supply voltage                                                      | ±9                    | ٧    |
| V <sub>IN</sub>   | Input voltage <sup>1</sup>                                               | ±9 (18)               | ٧    |
|                   | Differential input voltage <sup>1</sup>                                  | ± V <sub>S</sub>      | ٧    |
| V <sub>CM</sub>   | Common-mode voltage (positive)                                           | V <sub>CC</sub> + 0.5 | ٧    |
| V <sub>CM</sub>   | Common-mode voltage (negative)                                           | V <sub>EE</sub> - 0.5 | ٧    |
| P <sub>D</sub>    | Power dissipation <sup>2</sup>                                           | 500                   | mW   |
| TJ                | Operating junction temperature <sup>2</sup>                              | 150                   | °C   |
|                   | Output short-circuit duration to either power supply pin <sup>2, 3</sup> | Indefinite            | s    |
| T <sub>STG</sub>  | Storage temperature                                                      | -65 to 150            | °C   |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                   | 300                   | °C   |

### NOTES:

- 1. Can exceed the supply voltages when  $V_{\text{S}} \! \leqslant \! \pm \, 7.5 \text{V}$  (15V).
- 2. The maximum operating junction temperature is 150°C. At elevated temperatures, devices must be derated according to the package thermal resistance and device mounting conditions. Derate above 25°C at the following rates:

FE package at 6.7mW/°C

N package at 9.5mW/°C

D package at 6.25mW/°C

Momentary shorts to either supply are permitted in accordance to transient thermal impedance limitations determined by the package and device mounting conditions.

### RECOMMENDED OPERATING CONDITIONS

| PARAMETER                           | RATING                 | UNIT |
|-------------------------------------|------------------------|------|
| Single supply voltage               | 1.8 to 15              | ٧    |
| Dual supply voltage                 | ±0.9 to ±7.5           | ٧    |
| Common-mode voltage (positive)      | V <sub>CC</sub> + 0.25 | ٧    |
| Common-mode voltage (negative)      | V <sub>EE</sub> - 0.25 | ٧    |
| Temperature<br>NE grade<br>SA grade | 0 to 70<br>-40 to 85   | °C   |

NE/SA5230

DC AND AC ELECTRICAL CHARACTERISTICS Unless otherwise specified,  $\pm 0.9V \le V_S \le \pm 7.5V$  or equivalent single supply,  $R_L = 10k\Omega$ , full input common-mode range, over full operating temperature range.

| SYMBOL          | PARAMETER                    |        | TEST CONDITIONS                              |                                                              | BIAS | NE/SA5230            |     |                       |       |
|-----------------|------------------------------|--------|----------------------------------------------|--------------------------------------------------------------|------|----------------------|-----|-----------------------|-------|
|                 |                              |        |                                              |                                                              |      | Min                  | Тур | Max                   | UNIT  |
| Vos             | Offset voltage               |        | T <sub>A</sub> = 25°C                        |                                                              | Any  |                      | 0.4 | 3                     | mV    |
|                 |                              |        |                                              |                                                              | Any  |                      | 3   | 4                     | mV    |
| Vos             | Drift                        |        |                                              | Any                                                          |      | 2                    | 5   | μV/°C                 |       |
| los             | Offset current               |        | T <sub>A</sub> = 25°C                        |                                                              | High |                      | 3   | 50                    | nA    |
|                 |                              |        | T <sub>A</sub> = 25°C                        |                                                              | Low  |                      | 3   | 30                    | nA    |
|                 |                              |        |                                              |                                                              | High |                      |     | 100                   | nA    |
|                 |                              |        |                                              |                                                              | Low  |                      |     | 60                    | nA    |
| los             | Drift                        |        |                                              |                                                              | High |                      | 0.5 | 1.4                   | nA/°C |
|                 |                              |        |                                              |                                                              | Low  |                      | 0.3 | 1.4                   | nA/°C |
| l <sub>B</sub>  | Bias current                 |        | T <sub>A</sub> = 25°C                        |                                                              | High |                      | 40  | 150                   | nA    |
|                 |                              |        | T <sub>A</sub> = 25°C                        |                                                              | Low  |                      | 20  | 60                    | nA    |
|                 |                              |        |                                              | ·                                                            | High |                      |     | 200                   | nA    |
|                 |                              |        |                                              |                                                              | Low  |                      |     | 150                   | nA    |
| l <sub>B</sub>  | Drift                        |        |                                              |                                                              | High |                      | 2   | 4                     | nA/°C |
|                 |                              |        |                                              |                                                              | Low  |                      | 2   | 4                     | nA/°C |
| Is              | Supply current               |        | V <sub>S</sub> = ± 0.9V                      | T <sub>A</sub> = 25°C                                        | Low  |                      | 110 | 160                   | μΑ    |
|                 |                              |        |                                              | T <sub>A</sub> = 25°C                                        | High |                      | 600 | 750                   | μΑ    |
|                 |                              |        |                                              |                                                              | Low  |                      |     | 250                   | μΑ    |
|                 |                              |        |                                              |                                                              | High |                      |     | 800                   | μΑ    |
|                 |                              |        | V <sub>S</sub> = ± 7.5V                      | T <sub>A</sub> = 25°C                                        | Low  |                      | 320 | 550                   | μΑ    |
|                 |                              |        |                                              | T <sub>A</sub> = 25°C                                        | High |                      | 1.1 | 1.6                   | mA    |
|                 |                              |        |                                              |                                                              | Low  |                      |     | 600                   | μΑ    |
|                 |                              |        |                                              |                                                              | High |                      |     | 1.7                   | mA    |
| V <sub>CM</sub> | Common-mode input range      |        | V <sub>OS</sub> ≤ 6mV, T <sub>A</sub> = 25°C |                                                              | Any  | V <sup>-</sup> -0.25 |     | V <sup>+</sup> + 0.25 | ٧     |
|                 |                              |        |                                              |                                                              | Any  | ν-                   |     | V <sup>+</sup>        | ٧     |
| CMRR            | Common-mode rejection ratio  |        | $V_{S} = \pm 7.5V$                           | $R_S = 10k\Omega, V_{CM} = \pm 7.5V,$<br>$T_A = 25^{\circ}C$ | Any  | 85                   | 95  |                       | dB    |
|                 |                              |        |                                              | $R_S = 10k\Omega, \ V_{CM} = \pm 7.5V$                       | Any  | 80                   |     |                       | dB    |
| PSRR            | Power supply rejection ratio |        | T <sub>A</sub> = 25°C                        |                                                              | High | 90                   | 105 |                       | dB    |
|                 |                              |        | T <sub>A</sub> = 25°C                        |                                                              | Low  | 85                   | 95  |                       | dB    |
|                 |                              |        |                                              |                                                              | High | 75                   |     |                       | dB    |
|                 |                              |        |                                              |                                                              | Low  | 80                   |     |                       | dB    |
| IL.             | Load current                 | source | V <sub>S</sub> = ± 7.5V                      |                                                              | Any  | 4                    | 10  |                       | mA    |
|                 |                              | sink   | V <sub>S</sub> = ± 7.5V                      |                                                              | Any  | 5                    | 15  |                       | mA    |
|                 |                              | source | V <sub>S</sub> = ± 0.9V                      |                                                              | Any  | 1                    | 5   |                       | mA    |
|                 |                              | sink   | $V_{S} = \pm 0.9V$                           |                                                              | Any  | 2                    | 6   |                       | mA    |
|                 |                              | source | $V_S = \pm 0.9V, T_A = 25^{\circ}C$          |                                                              | High | 4                    | 6   |                       | mA    |
|                 |                              | sink   | $V_S = \pm 0.9V, T_A = 25^{\circ}C$          |                                                              | High | 5                    | 7   |                       | mA    |
|                 |                              | source | $V_S = \pm 7.5V, T_A = 25^{\circ}C$          |                                                              | High |                      | 16  |                       | mA    |
|                 | sink                         |        | $V_S = \pm 7.5V, T_A = 25^{\circ}C$          |                                                              | High |                      | 32  |                       | mA    |

NE/SA5230

DC AND AC ELECTRICAL CHARACTERISTICS (Continued) Unless otherwise specified,  $\pm 0.9V \leqslant V_S \leqslant \pm 7.5V$  or equivalent single supply,  $R_L = 10k\Omega$ , full input common-mode range, over full operating temperature range.

| SYMBOL           |                                | TEST CONDITIONS                                                         |                                   | BIAS | NE/SA5230 |       |     |        |
|------------------|--------------------------------|-------------------------------------------------------------------------|-----------------------------------|------|-----------|-------|-----|--------|
|                  | PARAMETER                      |                                                                         |                                   |      | Min       | Тур   | Max | UNIT   |
| A <sub>VOL</sub> | Large-signal open-loop gain    | V <sub>S</sub> = ± 7.5V                                                 | $R_L = 10k\Omega$ , $T_A = 25$ °C | High | 120       | 2000  |     | V/mV   |
|                  |                                |                                                                         | $R_L = 10k\Omega$ , $T_A = 25$ °C | Low  | 60        | 750   |     | V/mV   |
|                  |                                |                                                                         |                                   | High | 100       |       |     | V/mV   |
|                  |                                |                                                                         |                                   | Low  | 50        |       |     | V/mV   |
| V <sub>OUT</sub> | Output voltage swing           | $V_S = \pm 0.9V$                                                        | $T_A = 25$ °C, +SW                | Any  | 750       | 800   |     | mV     |
|                  |                                |                                                                         | $T_A = 25^{\circ}C, -SW$          | Any  | 750       | 800   |     | mV     |
|                  |                                |                                                                         | +SW                               | Any  | 700       |       |     | mV     |
|                  |                                |                                                                         | -SW                               | Any  | 700       |       |     | mV     |
|                  |                                | $V_S = \pm 7.5V$                                                        | $T_A = 25$ °C, +SW                | Any  | 7.30      | 7.35  |     | V      |
|                  |                                |                                                                         | $T_A = 25$ °C, $-SW$              | Any  | -7.32     | -7.35 |     | V      |
|                  |                                |                                                                         | +SW                               | Any  | 7.25      | 7.30  |     | V      |
|                  |                                |                                                                         | -SW                               | Any  | -7.30     | -7.35 |     | V      |
| SR               | Slew rate                      | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = 25°C                          |                                   | High |           | 0.25  |     | V/µs   |
|                  |                                |                                                                         |                                   | Low  |           | 0.09  |     | V/µs   |
| BW               | Inverting unity gain bandwidth | $C_L = 100 pF, T_A = 25 °C$                                             |                                   | High |           | 0.6   |     | MHz    |
|                  |                                | C <sub>L</sub> = 100pF, T <sub>A</sub> = 25°C                           |                                   | Low  |           | 0.25  |     | MHz    |
| $\theta_{M}$     | Phase margin                   | C <sub>L</sub> = 100pF, T <sub>A</sub> = 25°C                           |                                   | Any  |           | 70    |     | Deg.   |
| ts               | Settling time                  | C <sub>L</sub> = 100pF, 0.1%                                            |                                   | High |           | 2     |     | μs     |
|                  |                                | C <sub>L</sub> = 100pF, 0.1%                                            |                                   | Low  | !         | 5     |     | μs     |
| V <sub>INN</sub> | Input noise                    | $R_S = 0\Omega$ , $f = 1kHz$                                            |                                   | High |           | 30    |     | nV/√Hz |
|                  |                                | $R_S = 0\Omega$ , $f = 1kHz$                                            |                                   | Low  |           | 60    |     | nV/√Hz |
| THD              | Total Harmonic Distortion      | $V_S = \pm 7.5V$<br>$A_V = 1$ , $V_{IN} = 500$ mV, $f = 1$ kHz          |                                   | High |           | 0.003 |     | %      |
|                  |                                | $V_S = \pm 0.9V$<br>$A_V = 1, V_{IN} = 500 \text{mV}, f = 1 \text{kHz}$ |                                   | High |           | 0.002 |     | %      |

### THEORY OF OPERATION

### Input Stage

Operational amplifiers which are able to function at minimum supply voltages should have input and output stage swings capable of reaching both supply voltages within a few millivolts in order to achieve ease of quiescent biasing and to have maximum input/output signal handling capability. The input stage of the NE5230 has a common-mode voltage range that not only includes the entire supply voltage range, but also allows either supply to be exceeded by 250mV without increasing the input offset voltage by more than 6mV. This is unequalled by any other operational amplifier today.

In order to accomplish the feat of rail-to-rail input common-mode range, two emitter-coupled differential pairs are placed in parallel so that the common-mode voltage of one can reach the positive supply rail and the other can reach the negative supply rail. The simplified schematic of Figure 1 shows how the complementary emitter-coupler transistors are configured to form the basic input stage cell. Common-mode input signal voltages in the range from 0.8V above VFF to VCC are handled completely by the NPN pair, Q3 and Q4, while common-mode input signal voltages in the range of VEE to 0.8V above VEE are processed only by the PNP pair, Q1 and Q2. The intermediate range of input voltages requires that both the NPN and PNP pairs are

operating. The collector currents of the input transistors are summed by the current combiner circuit composed of transistors Q8 through Q11 into one output current. Transistor Q8 is connected as a diode to ensure that the outputs of Q2 and Q4 are properly subtracted from those of Q1 and Q3.

The input stage was designed to overcome two important problems for rail-to-rail capability. As the common-mode voltage moves from the range where only the NPN pair was operating to where both of the input pairs were operating, the effective transconductance would change by a factor of two. Frequency compensation for the ranges where one input pair was operating would, of course, not be optimal for the range where both pairs were operating. Secondly, fast changes in the common-mode voltage would abruptly saturate and restore the emitter current sources, causing transient distortion. These problems were overcome by assuring that only the input transistor pair which is able to function properly is active. The NPN pair is normally activated by the current source IR1 through Q5 and the current mirror Q6 and Q7, assuming the PNP pair is non-conducting. When the common-mode input voltage passes below the reference voltage, VB1 = 0.8V at the base of Q5, the emitter current is gradually steered toward the PNP pair, away from the NPN pair. The transfer of the emitter currents between the complementary input pairs occurs in a voltage range of about 120mV around the reference voltage V<sub>B1</sub>. In this way the sum of the emitter currents for each of the NPN and PNP transistor pairs is kept constant; this ensures that the transconductance of the parallel combination will be constant, since the transconductance of bipolar transistors is proportional to their emitter currents

An essential requirement of this kind of input stage is to minimize the changes in input offset voltage between that of the NPN and PNP transistor pair which occurs when the input common-mode voltage crosses the internal reference voltage, V<sub>B1</sub>. Careful circuit layout with a cross-coupled quad for each input pair has yielded a typical input offset voltage of less than 0.3mV and a change in the input offset voltage of less than 0.1mV.

### **Output Stage**

Processing output voltage swings that nominally reach to less than 100mV of either supply voltage can only be achieved by a pair of complementary common-emitter connected transistors. Normally, such a configuration causes complex feed-forward signal paths that develop by combining biasing and driving which can be found in previous low supply voltage designs. The unique output stage of the NE5230 separates the functions of driving and biasing, as shown in the simplified schematic of Figure 2, and has the advantage of a shorter signal path which leads to increasing the effective bandwidth.



4-126

NE/SA5230

This output stage consists of two parts: the Darlington output transistors and the class AB control regulator. The output transistor Q3 connected with the Darlington transistors Q4 and Q5 can source up to 10mA to an output load. The output of NPN Darlington connected transistors Q1 and Q2 together are able to sink an output current of 10mA. Accurate and efficient class AB control is necessary to insure that none of the output transistors are ever completely cut off. This is accomplished by the differential amplifier (formed by Q8 and Q9) which controls the biasing of the output transistors. The differential amplifier compares the summed voltages across two diodes, D1 and D2, at the base of Q8 with the summed voltages across the base-emitter diodes of the output transistors Q1 and Q3. The base-emitter voltage of Q3 is converted into a current by Q6 and R6 and reconverted into a voltage across the base-emitter diode of Q7 and R7. The summed voltage across the base-emitter diodes of the output transistors Q3 and Q1 is proportional to the logarithm of the product of the push and pull currents IOP and ION, respectively. The combined voltages across diodes D1 and D2 are proportional to the logarithm of the square of the reference current IB1. When the diode characteristics and temperatures of the pairs Q1, D1 and Q3, Q2 are equal, the relation  $I_{OP} \times I_{ON} = I_{B1} \times I_{B1}$  is satisfied.

Separating the functions of biasing and driving prevents the driving signals from becoming delayed by the biasing circuit. The output Darlington transistors are directly accessible for in-phase driving signals on the bases of Q5 and Q2. This is very important for simple high-frequency compensation. The output transistors can be high-frequency compensated by Miller capacitors CM1A and CM1B connected from the collectors to the bases of the output Darlington transistors.

A general-purpose op amp of this type must have enough open-loop gain for applications when the output is driving a low resistance load. The NE5230 accomplishes this by inserting an intermediate common-emitter stage between the input and output stages. The three stages provide a very large gain, but the op amp now has three natural dominant poles - one at the output of each common-emitter stage. Frequency compensation is implemented with a simple scheme of nested, pole-splitting Miller integrators. The Miller capacitors CM1A and CM1B are the first part of the nested structure, and provide compensation for the output and intermediate stages. A second pair of Miller integrators provide pole-splitting compensation for the pole from the input stage and the pole resulting from the compensated combination of poles from the intermediate and output stages. The result is a stable, internallycompensated op amp with a phase margin of 70 degrees.

### THERMAL CONSIDERATIONS

When using the NE5230, the internal power dissipation capabilities of each package should be considered. Signetics does not recommend operation at die temperatures above 110°C in the SO package because of its inherently smaller package mass. Die temperatures of 150°C can be tolerated in all the other packages. With this in mind, the following equation can be used to estimate the die temperature:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA}) \tag{1}$$

Where  $T_A \equiv Ambient Temperature$ 

T<sub>J</sub> = Die Temperature

P<sub>D</sub> ≡ Power Dissipation

 $= (I_{CC} \times V_{CC})$ 

θ<sub>JA</sub> ≡ Package thermal resistance

= 270°C/W for SO-8 in PC board mounting

See the packaging section for information regarding other methods of mounting.

 $\theta_{JA} = 100$  °C/W for the plastic DIP;  $\theta_{JA} = 110$  °C/W for the ceramic DIP.

The maximum supply voltage for the part is 15V and the typical supply current is 1.1mA (1.6mA max). For operation at supply voltages other than the maximum, see the data



sheet for  $I_{CC}$  versus  $V_{CC}$  curves. The supply current is somewhat proportional to temperature and varies no more than  $100\mu$ A between 25°C and either temperature extreme.

Operation at higher junction temperatures than that recommended is possible but will result in lower MTBF (Mean Time Between Failures). This should be considered before operating beyond recommended die temperature because of the overall reliability degradation.

## DESIGN TECHNIQUES AND APPLICATIONS

The NE5230 is a very user-friendly amplifier for an engineer to design into any type of system. The supply current adjust pin (Pin 5) can be left open or tied through a pot or fixed resistor to the most negative supply (i.e., ground for single supply or to the negative supply for split supplies). The minimum supply current is achieved by leaving this pin open. In this state it will also decrease the bandwidth and slew rate. When tied directly to the most negative supply, the device has full bandwidth, slew rate and Icc. The programming of the current-control pin depends on the trade-offs which can be made in the designer's application. The graph in Figure 3 will help by showing bandwidth versus ICC. As can be seen, the supply current can be varied anywhere over the range of 100 µA to 600 µA for a supply voltage of 1.8V. An external resistor can be inserted between the current control pin and the most negative supply. The resistor can be selected between  $1\Omega$  to 100k $\Omega$  to provide any required supply current over the indicated range. In addition, a small varying voltage on the bias current control pin could be used for such exotic things as changing the gain-bandwidth for voltage controlled low pass filters or amplitude modulation. Furthermore, control over the slew rate and the rise time of the amplifier can be obtained in the same manner. This control over the slew rate also changes the settling time and overshoot in pulse response applications. The settling time to 0.1% changes from  $5\mu s$  at low bias to  $2\mu s$  at high bias. The supply current control can also be utilized for wave-shaping applications such as for pulse or triangular waveforms. The gain-bandwidth can be varied from between 250kHz at low bias to 600kHz at high bias current. The slew rate range is  $0.08V/\mu s$  at low bias and 0.25V/μs at high bias.

The full output power bandwidth range for  $V_{CC}$  equals 2V, is above 40kHz for the maximum bias current setting and greater than 10kHz at the minimum bias current setting.

If extremely low signal distortion ( < 0.05%) is required at low supply voltages, exclude the common-mode crossover point (V<sub>B1</sub>) from the common-mode signal range. This can be accomplished by proper bias selection or by using an inverting amplifier configuration.

Most single supply designs necessitate that the inputs to the op amp be biased between V<sub>CC</sub> and ground. This is to assure that the input signal swing is within the working common-mode range of the amplifier. This leads to another helpful and unique property of the NE5230 that other CMOS and bipolar low voltage parts cannot achieve. It is the simple fact that the input common-mode voltage can go beyond either the positive or negative supply voltages. This benefit is made very clear in a non-inverting voltage-follower configuration. This is shown in Figure 4 where the input sine wave allows an undistorted output sine wave which will swing less than 100mV of either supply voltage. Many competitive parts will show severe clipping caused by input common-mode limitations. The NE5230 in this configuration offers more freedom for quiescent biasing of the inputs close to the

positive supply rail where similar op amps would not allow signal processing.

There are not as many considerations when designing with the NE5230 as with other devices. Since the NE5230 is internally-compensated and has a unity gain-bandwidth of 600kHz, board layout is not so stringent as for very high frequency devices such as the NE5205. The output capability of the NE5230 allows it to drive relatively high capacitive loads and small resistive loads. The power supply pins should be decoupled with a lowpass RC network as close to the supply pins as possible to eliminate 60Hz and other external power line noise, although the power supply rejection ratio (PSRR) for the part is very high. The pinout for the NE5230 is the same as the standard single op amp pinout with the exception of the bias current adjusting pin.

## REMOTE TRANSDUCER WITH CURRENT TRANSMISSION

There are many ways to transmit information along two wires, but current transmission is



### Analysis and Basic Application of the SAA1057



automatically switched on. It is switched off again as described in section 2.5, i.e. if the analog PD's operating range has not been exceeded during three consecutive sampling periods. For the in-lock condition it is recommended to switch the digital PD permanently off in order to improve the digital PD permanently off in order to improve the VCO's spectral purity. Otherwise, induced disturbances could cause a temporary out-of-lock condition and, thus, an audible noise.

Control bit BRM — With this control bit the bus receiver mode is selected, i.e. whether the bus receiver is permanently switched on (BRM = '0') or automatically switched off after each data transmission (BRM = '1') in order to reduce the current drain.

Control bits T3 to T0 — These bits are test bits. T3 and T1 must always be programmed low. With T2 and T0 a few internal signals can be put out at Pin 18 (TEST) as shown in Table 6.

### **Software Considerations**

After power has been applied to the SAA 1057, an initialization must be performed before any meaningful data transmission takes place. This initialization can either consist of a train of at least 10 clock pulses on the CLCK line and afterwards a transmission of control information (word B) or by transmiting that control information twice, as it contains a sufficient number of clock pulses.

A number of radio tuning operations is executed with the audio part being mute in order to suppress any tuning noise. This applies to recalling of stored stations, executing numerical frequency inputs, changing of wave bands and to automatic search tuning. During manual tuning undistorted listening should be possible. From the above there result a few different sequences of data transmissions from a  $\mu$ C to the SAA1057, as shown in Figure 12.

It is assumed that at power-up the receiver is silent. Therefore, no SILT signal need be output to operate switching or squelch circuitry.

In Table 7 a proposal is made for a few control bits which are not dictated by tuner characteristics or test signals.

FM and REFH depend on the current waveband and the desired VCO step size. CP3 to CP0 depend on the tuner characteristics and tuning time specification, their programming need not be the same for each control word. The word "control 3" sets the synthesizer to synchronous loading of frequency data, i.e. no extra control information is required in case of manual tuning, and switches the digital phase detector off for best spectral purity of the tuner's VCO.

The different delays shown in Figure 12 serve for the following purposes. 'Delay 1' is intended to permit the audio squelch circuitry to reach a certain muting depth before tuning changes. The time is typically in the range between 0 and 50 milliseconds. 'Delay 2' is to adjust search tuning sweep speed to a specified value. The time depends largely on the frequency step size and on receiver time constants. In case of the minimum step size there might be no delay allowed at all. Time is typically between 0 and 50 milliseconds. During 'delay 3' the actual tuning process takes place. In order to permit any frequency to be tuned to, this time is normally between 200 and 500 milliseconds.

The path for manual tuning in Figure 12 depends on the type of actuator, e.g. tuning knob or plus/minus buttons. In case of a tuning knob the tuning speed depends on the user's action. In case of plus/minus buttons and one step per operation it is nearly the same. But in case of an auto-repeat function some time delay is required to adjust the speed, as shown for the path of automatic search tuning.

Please note, that between consecutive transmissions to the SAA1057 there has to be a minimum time delay of 1.3 milliseconds (SLA = '1'). This need not necessarily be a restriction, as processing of data in the microcomputer, e.g. BCD to binary conversion or operating a display driver, also takes time.

### **Power Supply Requirements**

As shown in Figure 2, two different supply voltages are required for the SAA1057.  $V_{CC1/2}$  is between 3.6 and 12 volts and  $V_{CC3}$  between  $V_{CC2}$  and 31 volts, depending on the varactor diodes used in the tuner. If the full programming range of the gain-programmable current amplifier is to be used,  $V_{CC1/2}$  should, however, not be less than 5 volts.

Power supply ripple cannot be neglected because of the limited ripple rejection of the SAA1057. For the calculation of permissible power supply ripple let us assume the following:

- we use an FM tuner
- the maximum slope is S<sub>VCO</sub> = 3MHz/V
- the desired signal-to-noise ratio is SNR = 75dB
- SNR is based on a deviation of Δf = ± 40kHz
- SNR depends on supply ripple only

From the data sheet it can be seen that the rejection of  $V_{\rm CC2}$  and  $V_{\rm CC3}$  ripple is dominating. If we assume both voltages to be of equal influence each of them has to give an SNR which is 3dB better than specified. The permissible supply ripple voltage (peak-to-peak) can be calculated from

$$V_{r, VCCi} = \frac{2 \cdot \Delta f}{S_{VCO}} \cdot 10 \frac{(r_{VCCi} - SNR - 3dB)}{20}$$
 (25)

with i = 2 or 3, indicating V<sub>CC2</sub>, V<sub>CC3</sub> r<sub>VCCi</sub> = ripple rejection of V<sub>CCi</sub> in dB

For the data assumed above we will get  $V_{r,VCC2} = 0.6 \text{mV}$  peak-to-peak  $V_{r,VCC3} = 6 \text{mV}$  peak-to-peak

In other words, if the power supply ripple in the basic application of Figure 2 is not greater than indicated above, an overall signal-tonoise ratio of 75dB can be achieved with a VCO slope of 3MHz/V and no other noise sources being present.

If, however, the actual power supply ripple is larger than the limit calculated for a desired SNR, additional filtering has to be used. The design of a filter circuit depends on the permitted voltage drop. If a drop of several volts is acceptable, a circuit as given in Figure 13a can be used. If the drop should be less than 1V, Figure 13b could be used.

### NE/SA5230



Figure 5

with exception of a resistor across the input and line ground to convert the current back to voltage. Again, the current sensing resistor will set up the transconductance and the part will receive power from the line.

### **TEMPERATURE TRANSDUCER**

A variation on the previous circuit makes use of the supply current control pin. The voltage present at this pin is proportional to absolute temperature (PTAT) because it is produced by the amplifier bias current through an internal resistor divider in a PTAT cell. If the control pin is connected to the input pin, the NE5230 itself can be used as a temperature transducer. If the center tap of a resistive pot is connected to the control pin with one side to ground and the other to the inverting input, the voltage can be changed to give different temperature versus output current conditions (see Figure 6). For additional control, the output current is still proportional to the input voltage differential divided by the current sense resistor.

When using the NE5230 as a temperature transducer, the thermal considerations in the previous section must be kept in mind.



Figure 6. NE5230 Remote Temperature Transducer Utilizing 4 - 20mA Current Transmission. This Application Shows the use of the Accessibility of the PTAT Cell in the Device to Make the Part, Itself, a Transducer

NE/SA5230

# HALF-WAVE RECTIFIER WITH RAIL-TO-GROUND OUTPUT SWING

Since the NE5230 input common-mode range includes both positive and negative supply rails and the output can also swing to either supply, achieving half-wave rectifier functions in either direction becomes a simple task. All that is needed are two external resistors: there is no need for diodes or matched resistors. Moreover, it can have either positive- or negative-going outputs, depending on the way the bias is arranged. This can be seen in Figure 7. Circuit (a) is biased to ground, while circuit (b) is biased to the positive supply. This rather unusual biasing does not cause any problems with the NE5230 because of the unique internal saturation detectors incorporated into the part to keep the PNP and NPN output transistors out of "hard" saturation. It is therefore relatively quick to recover from a saturated output condition. Furthermore, the device does not have parasitic current draw when the output is biased to either rail. This makes it possible to bias the NE5230 into "saturation" and obtain half-wave rectification with good recovery. The simplicity of biasing and the railto-ground half-sine wave swing are unique to

this device. The circuit gain can be changed by the standard op amp gain equations for an inverting configuration.

It can be seen in these configurations that the op amp cannot respond to one-half of the incoming waveform. It cannot respond because the waveform forces the amplifier to swing the output beyond either ground or the positive supply rail, depending on the biasing, and, also, the output cannot disengage during this half cycle. During the other half cycle, however, the amplifier achieves a half-wave that can have a peak equal to the total supply voltage. The photographs in Figure 8 show the effect of the different biasing schemes, as well as the wide bandwidth (it works over the full audio range), that the NE5230 can achieve in this configuration.

By adding another NE5230 in an inverting summer configuration at the output of the half-wave rectifier, a full-wave can be realized. The values for the input and feedback resistors must be chosen so that each peak will have equal amplitudes. A table for calculating values is included in Figure 9. The summing network combines the input signal at the half-wave and adds it to double the half-wave's output, resulting in the full-wave. The output waveform can be referenced to

the supply or ground, depending on the halfwave configuration. Again, no diodes are needed to achieve the rectification.

This circuit could be used in conjunction with the remote transducer to convert a received AC output signal into a DC level at the full-wave output for meters or chart recorders that need DC levels.

### CONCLUSION

The NE5230 is a versatile op amp in its own right. The part was designed to give low voltage and low power operation without the limitations of previously available amplifiers that had a multitude of problems. The previous application examples are unique to this amplifier and save the user money by excluding various passive components that would have been needed if not for the NE5230's special input and output stages.

The NE5230 has a combination of novel specifications which allows the designer to implement it easily into existing low-supply voltage designs and to enhance their performance. It also offers the engineer the freedom to achieve greater amplifier system design goals. The low input referenced noise voltage eases the restrictions on designs



NE/SA5230

where S/N ratios are important. The wide fullpower bandwidth and output load handling capability allow it to fit into portable audio applications. The truly ample open-loop gain and low power consumption easily lend themselves to the requirements of remote transducer applications. The low, untrimmed typical offset voltage and low offset currents help to reduce errors in signal processing designs. The amplifier is well isolated from changes on the supply lines by its typical power supply rejection ratio of 105dB.



WF17870S

WE170000

500mV/DIV 200 $\mu$ S/DIV Biased to Ground

500mV/DIV 20μS/DIV Biased to Ground



WF17890

500mV/DIV 20µS/DIV Biased to Positive Rail

Figure 8. Performance Waveforms for the Circuits in Figure 7. Good Response is Shown at 1 and 10kHz for Both Circuits Under Full Swing With a 2V Supply

### NE/SA5230



### REFERENCES

Johan H. Huijsing, "Multi-stage Amplifier with Capacitive Nesting for Frequency Compensation," U.S. Patent Application Serial No. 602.234, filed April 19, 1984. Bob Blauschild, "Differential Amplifier with Rail-to-Rail Capability," U.S. Patent Application Serial No. 525.181, filed August 23, 1983.

Operational Amplifiers — Characteristics and Applications, Robert G. Irvine, Prentice-Hall, Inc., Englewood Cliffs, NJ 07632, 1981.

Transducer Interface Handbook — A Guide to Analog Signal Conditioning, Edited by Daniel H. Sheingold, Analog Devices, Inc., Norwood, MA 02062, 1981.

## **Signetics**

## AN1511 Low-Voltage Gated Function Generator: NE5230

Application Note

### **Linear Products**

Author: Tony Aquilar

### INTRODUCTION

Described herein is a low-voltage, gated function generator using the NE5230 and two AA batteries. The outputs are a square, triangular and sine wave. The sine wave-generating circuit and the square and triangular circuits are independent. Some ideas for refinement of the circuits are also presented.

### **APPLICATIONS**

The use of signal sources is universal. Over the years, a great many practical circuits have been developed which have numerous desirable features. These circuits are typified by high power outputs, or speed, or precision, or combinations of these. They are housed in rugged, handsome cases and are available for a few hundred dollars. Most require AC line cords and are somewhat cumbersome to use. With the advent of low-voltage op amps such as the NE5230, it is now possible to design good, stable, battery-operated signal sources.

### SINE WAVE GENERATOR

The circuit used is a Wien bridge sine wave oscillator. This circuit has been used since the days of vacuum tubes (see Figure 1). It is simple, stable and requires few components. The circuit utilizes both positive and negative feedback to achieve balanced operation. The oscillator will stop working if too much negative feedback is used and will saturate in both states if too much positive feedback is used. In the practical implementation, some nonlinear element must be employed to realize this stable condition. The gain of the amplifier must be large enough at the frequency of oscillation to make the input excursions small enough to be compensable by this non-linear element. Among others, diodes and FETs have been used to accomplish this. One of the most popular is the lamp; small, inexpensive and readily available, its voltage variable resistance makes it an ideal candidate for this application. It works like this: as the negative feedback voltage increases across the lamp. its resistance increases, and thereby reduces the output voltage. When the output voltage decreases, the amount of negative feedback voltage across the lamp decreases and thereby increases the resistance of the lamp. This balancing act continues until a stable condition is achieved. It is important to note



that the lamp resistance is changing due to the thermal effects caused by the changing voltage across it. The frequency of oscillation is determined by:

$$f_{OSC} = \frac{1}{2\pi RC}$$

#### VCO

Another classic oscillator circuit uses a comparator and an integrator. The output of the comparator is fed back to the input of the integrator. The output of the integrator. The output of the integrator is connected to the input of the comparator. Upon application of power, the comparator output goes into one state or the other. This comparator output voltage is fed back into the input of the integrator which begins ramping up or down, depending on the polarity of the first pulse from the comparator. When the voltage threshold of the comparator is reached, the output changes state. The cycle then repeats.

If an inversion in the feedback loop can be achieved, and external energy can be introduced at the right time, some interesting modifications of the previously described circuit will result — namely, a voltage-controlled oscillator. It works as follows: the transistor inverts the output of the comparator. This voltage is presented to the inverting input of the integrator to begin the cycle. When the

comparator threshold is reached, the comparator changes state as before. This time. however, because the external applied voltage to the same inverting input is present, the amount of current available to the input is controlled by the external voltage and not by the feedback voltage. Once the component values are selected, the applied voltage, V<sub>C</sub>, sets the frequency of oscillation because the current available to the integrating capacitor determines the charging time constant and, therefore, the frequency. The more positive the V<sub>C</sub>, the more current that is available and the higher the frequency of oscillation. The converse is also true with minor differences. It is interesting to note here that other lowvoltage amplifiers are not able to perform as well as the NE5230 in this circuit. One reason is that the NE5230 input voltage swing is able to exceed the rails by 250mV and still operate within its linear region. For a given set of conditions, then, the frequency range of the NE5230 is wider than conventional low-voltage op amps. The frequency of this circuit can also be changed by changing the value of the integrating capacitor. The smaller the capacitor, the higher the frequency for a given set of conditions.

### **PERFORMANCE**

The circuit in Figure 2 is the complete lowvoltage function generator. The measurements were taken at room temperature with

### Low-Voltage Gated Function Generator: NE5230

AN1511



only two AA batteries supplying the power. The outputs were loaded with  $200\Omega$  for the sine and triangular wave outputs and  $50\Omega$  for the square wave output. The output voltage for the sine wave was ± 1V. The square wave output swung from rail to rail while the output voltage of the triangular wave varied with the input voltage,  $V_{\rm C}$ . This was due, of course, to the collector-emitter voltage requirements of the transistor.

The distortion of the Wien bridge was 0.015% at the lowest frequency and 0.09% at the highest. Using the different capacitor values, the frequency was varied from minimum to maximum using the ganged  $10k\Omega$  pot. The frequencies could be changed from 20Hz to 2.5kHz. It was necessary to include a 500 $\Omega$  resistor in each leg of the bridge to prevent

the complete saturation of the amplifier when the potentiometer was in one extreme of its travel. In addition, a small adjustment resistor was used in the negative feedback loop to adjust the gain and to compensate for the slow thermal time constant of the lamp.

The maximum frequency obtained by the VCO was 9.7kHz with  $V_C=1.65V$  with  $\pm 1.4V$  batteries. The frequency varied from 8.4kHz to 1.6kHz with  $\pm 1$  ( $V_C$ ) applied with a 0.001 $\mu$ F integrating capacitor.

#### CONCLUSIONS

Some things could have been done differently to improve the operation of these circuits. The thermal time constant of the non-linear elements was an inhibiting factor in the low-

frequency operation of the Wien bridge. A diode or FET will work better here. Extreme ambient temperature will change the operating point of the lamp and, therefore, the output amplitude. Some non-symmetrical output was seen when operating the VCO at the lower frequencies. This is due to the influence of the transistor, as described previously.

Finally, the NE5230 has yet another feature: the bias adjust pin. This pin is intended to be used to control the power supply current. The power supply current is controlled by decreasing the internal bias current of the op amp. When the bias current is decreased, the transconductance, g<sub>M</sub>, of the input stage is reduced; this, in turn, lowers the -3dB bandwidth. In addition, this pin can be used to turn the op amp on or off. If the voltage at the bias adjust pin is moved to 50mV above the voltage at the V<sub>EE</sub> pin, the output becomes severely attenuated. The op amp, for all intents and purpose, is off, If, on the other hand, the bias adjust pin is moved to 50mV below the voltage at the VFF pin, the band width and the slew rate are increased. The user should exercise care when doing this.

The NE5230 is a versatile, low-voltage op amp. It has been demonstrated that the device can be used in a variety of different ways. Its ability to swing within 100mV of the output, its input voltage which can exceed the power supply voltage, and its programmable power supply current, make it a leader of low-voltage op amps.

### **REFERENCES:**

Modern Electronic Circuit Reference Manual, John Markus

Raytheon 1984 Data Manual

## **Signetics**

AN1512 All in One: NE5230

Application Note

### **Linear Products**

Author: Tony Aguilar

### **ABSTRACT**

Recent improvements in low voltage operational amplifier design have resulted in novel applications formerly thought impossible. Design improvements include rail-to-rail operation at both the input and output, programmable bandwidth, full swing capability to  $\pm\,0.8V$  with  $\pm\,9V\,\,V_{CC}$  and availability in surface mount packages. These unique features combine to make possible applications such as voltage-to-current conversion down to zero; a low voltage, full-swing, instrumentation amplifier; a solar-powered, gated function generator; active filters and many more applications. A circuit for increased output power is also presented.

#### INTRODUCTION

The name of the game in low voltage op amps is: MAX HEADROOM. For a given range of voltage, how much of that voltage can be utilized by the op amp's output? Traditionally, not very much, especially on the positive side. Among other important concerns are input voltage range, drive capability. speed, input bias current and power supply current. Trade-offs are part of every design. But with each new design, fewer trade-offs are tolerated. For example, drive capability and speed were not available in the same amplifier. Now, they are not only offered together but expected in precision designs. And so it is with low voltage and input and output rail-to-rail operation. The NE5230 is the first to offer this combination. Moreover, the device offers power supply current programmability. This feature allows variable bandwidth, slew rate and, to some degree, input bias current. This unique combination of features makes the device useful in a great many applications. What this means to the user is outlined below.

### INPUT AND OUTPUT RAIL-TO-RAIL OPERATION

Figure 1 illustrates input and output rail-to-rail operation. The amplifier's common-mode voltage includes both input rails, and its output swings up to both rails. The NE5230 is unique in this regard. Figure 1 demonstrates the usefulness of this feature. The voltage-to-current converter shown in Figure 2 can



deliver current down to zero for a zero input voltage. With minor changes, this circuit can also be configured to sink as well as source current by simply using an NPN connected to the negative supply instead of the PNP connected to the positive supply. The output current is a function of the input voltage divided by the value of the load resistor. Selection of the resistor value is limited, on the one hand, by the maximum power capability of the amplifier, which is outlined in the data sheet. While many amplifiers can swing to the negative rail, no other can accomplish this at both output rails under load. Applications range from transducer interfaces to level-shift circuits



Figure 2. Voltage-to-Current Converter

#### INSTRUMENTATION AMPLIFIER

Another useful application for rail-to-rail operation is the instrumentation amplifier shown in Figure 3. Along with its other practical features of high common-mode rejection ratio, high input impedance, and low offset drift, this familiar amplifier's capability has now been enhanced. Signal swing beyond both input

rails and swing up to both output rails is now possible. With equal value resistors, the gain configuration is a non-inverting gain of three. With the power supply voltage of ±2.00V, with no load at room temperature, the performance was predictable. The photographs in Figure 4 show the input and output of the waveforms of the circuit used. Among its other applications, remote transducers, portable precision instrumentation and any low voltage, low power application are included in this amplifier's repertoire.

## LOW VOLTAGE, GATED FUNCTION GENERATOR

Another useful application is as solar-powered, gated function generator. Although it can be powered conventionally, circuit performance is not significantly different with solar cells. This circuit uses a Wien Bridge sine wave oscillator. The Wien Bridge has been used since the vacuum tube era. It is simple, stable, and requires few external components. The circuit utilizes both positive and negative feedback to achieve balanced operation. The oscillator will stop working if too much negative feedback is used and will saturate in both states if too much positive feedback is used. In a practical implementation, some non-linear element must be employed to realize this stable condition. The gain of the amplifier must be large enough at the frequency of oscillation to make the input excursions small enough to be compensatable by this non-linear element. Diodes and FETs have been used to accomplish this. One of the most popular is the lamp; small, inexpensive and readily available, its voltage variable resistance makes it an ideal candidate for this application. It works like this: as the negative feedback voltage increases

### All in One: NE5230

### AN1512





across the lamp, its resistance increases, and thereby reduces the output voltage. When the output voltage decreases, the amount of negative feedback voltage across the lamp decreases, thereby decreasing the resistance of the lamp. This balancing act continues until a stable oscillation is achieved. It is important to note that the lamp resistance is changing due to the thermal effects caused by the changing voltage across it. The frequency of oscillation is determined by

$$f_{OSC} = \frac{1}{2 \pi RC}$$

Another classic oscillator uses a comparator and an integrator. The output of the comparator is fed back to the input of the integrator. The output of the integrator is connected to the input of the comparator. Upon application of power, the comparator goes into one state

or the other. This comparator output voltage is fed back into the input of the integrator which begins ramping up or down, depending on the polarity of the first pulse from the comparator. When the voltage threshold of the comparator is reached, the output changes state. The cycle then repeats.

### vco

If an inversion in the feedback loop can be introduced and external energy applied at the right time, some interesting modifications of the previously described circuit will result—namely, a voltage-controlled oscillator. It works like this: the transistor inverts the output of the comparator. This voltage is presented to the inverting input of the integrator to begin the ramp cycle. When the comparator threshold is reached, the comparator changes state as before. This time, however,

because the external applied voltage to the same inverting input is present, the amount of current available to the input is controlled by the external voltage and not by the feedback voltage. Once the component values are selected, the applied voltage, V<sub>C</sub>, sets the frequency of oscillation because the current available to the integrating capacitor determines the charging time constant and, therefore, the frequency. The more positive the V<sub>C</sub>, the more current is available and the higher the frequency of oscillation. The converse is also true with minor differences. It is interesting to note here that other low voltage op amps are not able to perform as well as the NE5230 in this circuit. This is because the NE5230 input voltage swing is able to exceed the rails by 250mV and still operate within its linear region. For a given set of conditions, then, the frequency range of the NE5230 is wider than conventional low voltage amplifiers. The frequency range of this circuit can also be changed by changing the value of the integrating capacitor. The smaller the value, the higher the frequency of oscillation for a given set of conditions.

The circuit in Figure 5 is the complete function generator. The measurements were taken at room temperature with only two AA batteries supplying the power. The outputs were loaded with  $200\Omega$  for the sine and triangular wave outputs and  $50\Omega$  for the square wave output. The output voltage for the sine wave was  $\pm$  1V. The square wave output swung from rail-to-rail while the output voltage of the triangular wave varied with the input voltage, V<sub>C</sub>. This was due, of course, to the voltage requirements of the transistor.

All in One: NE5230 AN1512



#### **PERFORMANCE**

The distortion of the Wien Bridge output was 0.015% at the lowest frequency and 0.09% at the highest. Using the different capacitor values, the frequency was varied from minimum to maximum using the ganged  $10k\Omega$  pot. The frequencies could be changed from 20Hz to 2.5kHz. It was necessary to include a  $500\Omega$  resistor in the positive feedback loop to prevent the complete saturation of the amplifier when the potentiometer was in one extreme of its travel. In addition, a small adjustment resistor was used in the negative feedback loop to adjust the gain and to compensate for the slow response of the lamp.

The maximum frequency obtained by the VCO was 9.7kHz with a V<sub>C</sub> of 1.65V with  $\pm 1.4V$  batteries. The frequency varied from 8.4kHz to 1.6kHz with  $\pm$  1V (V<sub>C</sub>) applied with 0.001  $\mu F$  integrating capacitor.

## CONCLUSIONS: FUNCTION GENERATOR

The thermal time constant of the lamp was an inhibiting factor in the low frequency operation of the Wien Bridge. A diode or a FET will work better here. Extreme ambient temperature will change the operating point of the lamp and, therefore, the output amplitude. Some non-symmetrical output was seen when operating the VCO at the lower frequencies. This was due to influence of the transistor as described previously.

#### **BIAS ADJUST PIN**

The NE5230 has another feature: the bias adjust pin. This pin is intended to control the

power supply current. The power supply current is controlled by decreasing the internal bias current of the op amp. When the bias current is decreased, the transconductance (g<sub>M</sub>) of the input stage is reduced; this, in turn, lowers the -3dB bandwidth. In addition, this pin can be used to turn the op amp on or off. If the voltage at the bias adjust pin is moved to 50mV above the voltage at the V<sub>EE</sub> pin, the output becomes severely attenuated. The op amp, for all intents and purposes, is off. If, on the other hand, the bias adjust pin is moved to 50mV below the voltage at the V<sub>EE</sub> pin, the bandwidth and slew rate are increased. The user should exercise care when doing this.

Utilized as a frequency-controlling element, this pin can be employed as a filter for upper band suppression. By carefully selecting the value, a single resistor connected to the + V<sub>CC</sub> pin can be used to determine the upper cutoff frequency of this filter. Values below 1.0M $\Omega$  should not be used because the total power supply current is too low for useful operation. The drive capability of the output is limited to approximately  $100k\Omega$ . This is an unconventional way to use this pin and this method of using the pin is not characterized. The user is cautioned to use care when employing the pin as outlined. The portion of the band which lends itself to this use is approximately the top half of the audio range. Below and beyond that range some problems become apparent. For the lower frequencies. the amplifier is operating far below its designed operating values and is not optimum in its performance. See Figure 6. For example, the drive capability of the amplifier is severely limited. The common-mode rejection ratio, power supply rejection ratio, as well as the input parameters go out of the data sheetspecified values at the higher frequencies; the slope of the suppression is less than desirable. At the frequencies in question, however, the method is unsurpassed in simplicity and ease of use.



#### **AUDIO EQUALIZER**

A useful application which takes advantage of the bias adjust pin is an audio equalizer circuit in Figure 7. An audio equalizer is a circuit which divides the audio frequency spectrum into equal parts. Adjustments of the frequency response of each band are possible. The equalizer circuit replaces a tone control in conventional audio equipment. Used in conjunction with a series capacitor filter, the NE5230 can be configured as a band pass filter. With one amplifier for each band, significant cost savings can be realized. The RC network in front of the circuit is used to remove the out-of-band response beyond the audio spectrum.

All in One: NE5230 AN1512

#### LOW FREQUENCY

These circuits are unity gain Sallen-Key filters. For the lower frequency band, the NE5230 can be configured to attenuate all but the lowest frequencies. Because the input parameters are compromised to the point where system performance is severely affected, the aforementioned unconventional method of upper band suppression is not used for the lowest frequency range of the equalizer. Instead, the upper end of this frequency band is attenuated using a second-order unity gain low-pass filter. The lower end is DC. The upper end cutoff was chosen to be about 1000Hz.

#### MIDBAND FREQUENCY

The midband frequencies can be selected as described earlier. The upper frequency of this band can be determined by connecting a resistor from Pin 5 to Pin 4. The value of this resistor can be determined by using the graph shown as Figure 6. The lower end of this frequency is selected by using a second-

order high-pass filter with the upper band suppression done by using the bias adjust pin. The lower end frequency was chosen to be about 500Hz and the upper band was selected to be about 7.6kHz.

#### UPPER BAND FREQUENCY

The upper band lower frequencies were tailored using the same filters. The upper band upper frequencies can be tailored by using the bias adjust pin in the unconventional manner described earlier. The lower end cutoff frequency was chosen to be about 3kHz and the upper end band was selected to be about 26kHz.

#### PERFORMANCE

Clearly one other band could have been used to bolster the response between the lowest and midband frequencies. See Figure 8. The outputs of each of the circuits were fed into a summing amplifier. The photograph shows the composite bandwidth of the three circuits.

The potentiometers are intended to serve as an interfacing adjustment element and not as a gain adjustment. However, some interaction was seen when adjusting these potentiometers. Adjustment of one changes the relative attenuation of the other bands. Because of this, it may be desirable to include a buffer with gain for each band. Certainly more than three bands can be designed using this technique. In this case, cascading would be required to increase the slope of each band to provide better separation.

#### **BRIDGE-TIED LOAD**

One of the concerns found when using low voltage op amps is deliverable power to the load. Although the NE5230 has excellent drive capability, the Bridge-Tied Load (BTL) configuration can be used to increase the output power of the NE5230. Figure 9 shows the outputs arranged in a push-pull configuration; output power can thereby be doubled. This circuit finds applications in the audio field where low distortion power is critical. A 0.1%



All in One: NE5230

AN1512

THD was measured with a  $1k\Omega$  load at 10kHz at room temperature. The single NE5230 amplifier is specified to drive a  $10k\Omega$  load. While a lighter load will improve the distortion figures, the intention here is to demonstrate the concept.

#### CONCLUSIONS

The NE5230 is a versatile precision, low voltage op amp. Its rail-to-rail capabilities coupled with its low voltage operating range

and power supply current programmability make this op amp stand out among the competition. While other op amps have individual features which, on paper, seem to be better, the NE5230 shines on its combined merits. Its unique combination of features makes it the new leader in low voltage op amps.

#### REFERENCES:

Lancaster, Don, Active Filter Cook Book, 1985

Markus, John, Modern Electronic Circuits Reference Manual, 1980

Pelser, F. A., Car Radio Audio Power Amplifiers up to 24 Watts with the TDA1015; Philips, Elcoma Applications Laboratory, Philips, The Netherlands.

Sheingold, Daniel H., Transducer Interfacing Handbook, 1980

Raytheon Data Manual, 1984





# **Signetics**

#### Linear Products

#### DESCRIPTION

The 532/358/LM2904 consists of two independent, high gain, internally frequency-compensated operational amplifiers internally frequency-compensated operational amplifiers designed specifically to operate from a single power supply over a wide range of voltages. Operation from dual power supplies is also possible, and the low power supply current drain is independent of the magnitude of the power supply voltage.

#### **UNIQUE FEATURES**

In the linear mode the input commonmode voltage range includes ground and the output voltage can also swing to includes ground and the output voltage can also swing to ground, even though operated from only a single power supply voltage. The unity gain cross frequency is temperature-compensated. The input bias current is also temperature-compensated.

## NE/SA/SE532/ LM158/258/358/A/2904 Low Power Dual Operational Amplifiers

Product Specification

#### **FEATURES**

- Internally frequency-compensated for unity gain
- Large DC voltage gain 100dB
- Wide bandwidth (unity gain) —
   1MHz (temperature-compensated)
- Wide power supply range single supply — 3V<sub>DC</sub> to 30V<sub>DC</sub> or dual supplies — ± 1.5V<sub>DC</sub> to ± 15V<sub>DC</sub>
- Very low supply current drain (400 μA) — essentially independent of supply voltage (1mW/op amp at +5V<sub>DC</sub>)
- Low input biasing current 45nA<sub>DC</sub> temperaturecompensated
- Low input offset voltage 2mV<sub>DC</sub> and offset current — 5nApc
- Differential input voltage range equal to the power supply voltage
- Large output voltage 0V<sub>DC</sub> to V+ 1.5V<sub>DC</sub> swing

#### PIN CONFIGURATIONS





#### **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic SO  | 0 to +70°C        | NE532D     |
| 8-Pin Plastic DIP | 0 to +70°C        | NE532N     |
| 8-Pin Ceramic DIP | 0 to +70°C        | NE532FE    |
| 8-Pin Plastic SO  | -40°C to +85°C    | SA532D     |
| 8-Pin Plastic DIP | -40°C to +85°C    | SA532N     |
| 8-Pin Ceramic DIP | -40°C to +85°C    | SA532FE    |
| 8-Pin Plastic SO  | -40°C to +85°C    | LM2904D    |
| 8-Pin Plastic DIP | -40°C to +85°C    | LM2904N    |
| 8-Pin Ceramic DIP | -55°C to +125°C   | LM158FE    |
| 8-Pin Plastic DIP | -25°C to +85°C    | LM258N     |
| 8-Pin Plastic SO  | -25°C to +85°C    | LM258D     |
| 8-Pin Plastic SO  | 0 to +70°C        | LM358D     |
| 8-Pin Plastic DIP | 0 to +70°C        | LM358N     |
| 8-Pin Plastic DIP | 0 to +70°C        | LM358AN    |
| 8-Pin Plastic SO  | 0 to +70°C        | LM358AD    |
| 8-Pin Plastic DIP | -55°C to +125°C   | SE532N     |
| 8-Pin Ceramic DIP | -55°C to +125°C   | SE532FE    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                               | RATING                                              | UNIT            |
|-------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------|
| Vs                | Supply voltage, V+                                                                                      | 32 or ±16                                           | V <sub>DC</sub> |
|                   | Differential input voltage                                                                              | 32                                                  | V <sub>DC</sub> |
| V <sub>IN</sub>   | Input voltage                                                                                           | -0.3 to +32                                         | V <sub>DC</sub> |
| P <sub>D</sub>    | Maximum power dissipation T <sub>A</sub> = 25°C (Still air) <sup>1</sup> FE package N package D package | 780<br>1160<br>780                                  | mW<br>mW<br>mW  |
|                   | Output short-circuit to $GND^5$<br>V+ < 15 V <sub>DC</sub> and $T_A = 25^{\circ}C$                      | Continuous                                          |                 |
| TA                | Operating ambient temperature range<br>NE532/LM358/LM358A<br>LM258<br>SA532/LM2904<br>SE532/LM158       | 0 to +70<br>-25 to +85<br>-40 to +85<br>-55 to +125 | ဂံဂံဂံ          |
| T <sub>STG</sub>  | Storage temperature range                                                                               | -65 to +150                                         | °C              |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                  | 300                                                 | •c              |

#### NOTE:

1. Derate above 25°C, at the following rates:

FE package at 6.2mW/°C

N package at 9.3mW/°C

D package at 6.2mW/°C

### NE/SA/SE532/ LM158/258/358/A/2904

### **DC ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , V+ = +5V, unless otherwise specified.

| SYMBOL             | PARAMETER                                    | TEST CONDITIONS                                                                                             | SE5      | 32, LM15   | 8/258                | NE/      | SA532/L<br>LM290 |                      | UNIT         |
|--------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------|------------|----------------------|----------|------------------|----------------------|--------------|
|                    |                                              |                                                                                                             | Min      | Тур        | Max                  | Min      | Тур              | Max                  |              |
| Vos                | Offset voltage <sup>1</sup>                  | $R_S = 0\Omega$<br>$R_S = 0\Omega$ , over temp.                                                             |          | ± 2        | ±5<br>±7             |          | ±2               | ± 7<br>± 9           | mV<br>mV     |
| Vos                | Drift                                        | $R_S = 0\Omega$ , over temp.                                                                                |          | 7          |                      |          | 7                |                      | μV/°C        |
| los                | Offset current                               | l <sub>IN</sub> (+) – l <sub>IN</sub> (–)<br>Over temp.                                                     |          | ± 3        | ± 30<br>± 100        |          | ±5               | ± 50<br>± 150        | nA<br>nA     |
| los                | Drift                                        | Over temp.                                                                                                  |          | 10         |                      |          | 10               |                      | pA/°C        |
| IBIAS              | Input current <sup>2</sup>                   | l <sub>IN</sub> (+) or l <sub>IN</sub> (-)<br>Over temp., l <sub>IN</sub> (+) or l <sub>IN</sub> (-)        |          | 45<br>40   | 150<br>300           |          | 45<br>40         | 250<br>500           | nA<br>nA     |
| IB                 | Drift                                        | Over temp.                                                                                                  |          | 50         |                      |          | 50               |                      | pA/°C        |
| V <sub>CM</sub>    | Common-mode voltage range <sup>3</sup>       | V+ = 30V<br>Over temp., V+ = 30V                                                                            | 0        |            | V+ - 1.5<br>V+ - 2.0 | 0        |                  | V+ - 1.5<br>V+ - 2.0 | V<br>V       |
| CMRR               | Common-mode rejection ratio                  | V+ = 30V                                                                                                    | 70       | 85         |                      | 65       | 70               |                      | dB           |
| V <sub>OH</sub>    | Output voltage swing                         | $R_L \ge 2k\Omega$ , V+ = 30V,<br>over temp.<br>$R_1 \ge 10k\Omega$ , V+ = 30V,                             | 26       |            |                      | 26       | 00               |                      | ٧            |
|                    |                                              | over temp.                                                                                                  | 27       | 28         |                      | 27       | 28               |                      | V            |
| V <sub>OL</sub>    | Output voltage swing                         | $R_L \ge 10 k\Omega$ , over temp.                                                                           |          | 5          | 20                   |          | 5                | 20                   | mV           |
| lcc                | Supply current                               | $R_L = \infty$ , V+ = 30V<br>$R_L = \infty$ on all amplifiers,<br>over temp., V+ = 30V                      |          | 0.5<br>0.6 | 1.0<br>1.2           |          | 0.5<br>0.6       | 1.0<br>1.2           | mA<br>mA     |
| Avol               | Large-signal voltage gain                    | R <sub>L</sub> ≥ 2kΩ, V <sub>OUT</sub> ± 10V,<br>V+ = 15V<br>(for large V <sub>O</sub> swing)<br>over temp. | 50<br>25 | 100        |                      | 25<br>15 | 100              |                      | V/mV<br>V/mV |
| PSRR               | Supply voltage rejection ratio               | $R_S = 0\Omega$                                                                                             | 65       | 100        |                      | 65       | 100              |                      | dB           |
|                    | Amplifier-to-amplifier coupling <sup>4</sup> | f = 1kHz to 20kHz<br>(input referred)                                                                       |          | -120       |                      |          | -120             |                      | dB           |
| Гоит               | Output current<br>Source                     | $V_{IN+} = +1V_{DC}, V_{IN-} = 0V_{DC},$<br>$V+ = 15V_{DC}$                                                 | 20       | 40         |                      | 20       | 40               |                      | mA           |
|                    |                                              | $V_{IN+} = +1V_{DC}, V_{IN-} = 0V_{DC},$<br>$V+ = 15V_{DC}, \text{ over temp.}$                             | 10       | 20         |                      | 10       | 20               |                      | mA           |
|                    | Sink                                         | $V_{IN-} = +1V_{DC}, V_{IN+} = 0V_{DC},$<br>$V+ = 15V_{DC}$                                                 | 10       | 20         |                      | 10       | 20               |                      | mA           |
|                    |                                              | $V_{IN-} = +1V_{DC}, V_{IN+} = 0V_{DC},$<br>$V+ = 15V_{DC}, \text{ over temp.}$                             | 5        | 8          |                      | 5        | 8                |                      | mA           |
|                    |                                              | $V_{IN+} = 0V, V_{IN-} = +1V_{DC},$<br>$V_{O} = 200mV$                                                      | 12       | 50         |                      | 12       | 50               |                      | μΑ           |
| Isc                | Short circuit current <sup>5</sup>           |                                                                                                             |          | 40         | 60                   |          | 40               | 60                   | mA           |
|                    | Differential input voltage <sup>6</sup>      |                                                                                                             |          |            | V+                   |          |                  | V+                   | ٧            |
| GBW                | Unity gain bandwidth                         | T <sub>A</sub> = 25°C                                                                                       |          | 1          |                      |          | 1                |                      | MHz          |
| SR                 | Slew rate                                    | T <sub>A</sub> = 25°C                                                                                       |          | 0.3        |                      |          | 0.3              |                      | V/μs         |
| V <sub>NOISE</sub> | Input noise voltage                          | T <sub>A</sub> = 25°C, f = 1kHz                                                                             |          | 40         |                      |          | 40               | <u></u>              | nV/√Hz       |

### NE/SA/SE532/ LM158/258/358/A/2904

### DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, V+ = +5V, unless otherwise specified.

|                  |                                              |                                                                                                      |          | LM358A     |                      |              |
|------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------|----------|------------|----------------------|--------------|
| SYMBOL           | PARAMETER                                    | TEST CONDITIONS                                                                                      | Min      | Тур        | Max                  | UNIT         |
| V <sub>OS</sub>  | Offset voltage <sup>1</sup>                  | $R_S = 0\Omega$<br>$R_S = 0\Omega$ , over temp.                                                      |          | ±2         | ±3<br>±5             | mV<br>mV     |
| Vos              | Drift                                        | $R_S = 0\Omega$ , over temp.                                                                         |          | 7          | 20                   | μV/°C        |
| los              | Offset current                               | l <sub>IN</sub> (+) – l <sub>IN</sub> (–)<br>Over temp.                                              |          | 5          | ± 30<br>± 75         | nA<br>nA     |
| los              | Drift                                        | Over temp.                                                                                           |          | 10         | 300                  | pA/°C        |
| IBIAS            | Input current <sup>2</sup>                   | l <sub>IN</sub> (+) or l <sub>IN</sub> (-)<br>Over temp., l <sub>IN</sub> (+) or l <sub>IN</sub> (-) |          | 45<br>40   | 100<br>200           | nA<br>nA     |
| l <sub>B</sub>   | Drift                                        | Over temp.                                                                                           |          | 50         |                      | pA/°C        |
| V <sub>CM</sub>  | Common-mode voltage range <sup>3</sup>       | V+ = 30V<br>Over temp., V+ = 30V                                                                     | 0        |            | V+ - 1.5<br>V+ - 2.0 | V<br>V       |
| CMRR             | Common-mode rejection ratio                  | V+ = 30V                                                                                             | 65       | 85         |                      | dB           |
| V <sub>OH</sub>  | Output voltage swing                         | $R_L \ge 2k\Omega$ , V+ = 30V,<br>over temp.<br>$R_L \ge 10k\Omega$ , V+ = 30V,<br>over temp.        | 26<br>27 | 28         |                      | v<br>v       |
| V <sub>OL</sub>  | Output voltage swing                         | $R_{\rm I} \ge 10 {\rm k}\Omega$ , over temp.                                                        | +        | 5          | 20                   | mV           |
| lcc              | Supply current                               | $R_L = \infty$ , V+ = 30V<br>$R_L = \infty$ on all amplifiers,<br>over temp., V+ = 30V               |          | 0.5<br>0.6 | 1.0                  | mA<br>mA     |
| A <sub>VOL</sub> | Large-signal voltage gain                    | $R_L \ge 2k\Omega$ , $V_{OUT} \pm 10V$ ,<br>V+=15V<br>(for large $V_O$ swing)<br>over temp.          | 25<br>15 | 100        |                      | V/mV<br>V/mV |
| PSRR             | Supply voltage rejection ratio               | $R_S = 0\Omega$                                                                                      | 65       | 100        |                      | dB           |
|                  | Amplifier-to-amplifier coupling <sup>4</sup> | f = 1kHz to 20kHz<br>(input referred)                                                                |          | -120       |                      | dB           |
| Гоит             | Output current<br>Source                     | $V_{IN+} = +1V_{DC}, V_{IN-} = 0V_{DC},$<br>$V+ = 15V_{DC}$                                          | 20       | 40         |                      | mA           |
|                  |                                              | $V_{IN+} = +1V_{DC}, V_{IN-} = 0V_{DC},$<br>$V+ = 15V_{DC}, \text{ over temp.}$                      | 10       | 20         |                      | mA           |
|                  | Sink                                         | $V_{IN-} = +1V_{DC}, V_{IN+} = 0V_{DC},$<br>$V+ = 15V_{DC}$                                          | 10       | 20         |                      | · mA         |
|                  |                                              | $V_{IN-} = +1V_{DC}, V_{IN+} = 0V_{DC},$<br>V+ = 15V <sub>DC</sub> , over temp.                      | 5        | 8          |                      | mA           |
|                  |                                              | $V_{IN+} = 0V, V_{IN-} = +1V_{DC},$<br>$V_{O} = 200mV$                                               | 12       | 50         |                      | μΑ           |

### NE/SA/SE532/ LM158/258/358/A/2904

#### DC ELECTRICAL CHARACTERISTICS (Continued) T<sub>A</sub> = 25°C, V+ = +5V, unless otherwise specified.

| SYMBOL             | DADAUFTED                               |                            |     |     |     |        |
|--------------------|-----------------------------------------|----------------------------|-----|-----|-----|--------|
|                    | PARAMETER                               | TEST CONDITIONS            | Min | Тур | Max | UNIT   |
| I <sub>SC</sub>    | Short circuit current <sup>5</sup>      |                            |     | 40  | 60  | mA     |
|                    | Differential input voltage <sup>6</sup> |                            |     |     | V+  | V      |
| GBW                | Unity gain bandwidth                    | T <sub>A</sub> = 25°C      |     | 1   |     | MHz    |
| SR                 | Slew rate                               | T <sub>A</sub> = 25°C      |     | 0.3 |     | V/μs   |
| V <sub>NOISE</sub> | Input noise voltage                     | $T_A = 25$ °C, $f = 1$ kHz |     | 40  |     | nV/√Hz |

#### NOTES:

- 1.  $V_O \cong 1.4V$ ,  $R_S = 0\Omega$  with V+ from 5V to 30V; and over the full input common-mode range (0V to V+ -1.5V).
- 2. The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines.
- 3. The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V+ -1.5V, but either or both inputs can go to +32V without damage.
- 4. Due to proximity of external components, insure that coupling is not originating via stray capacitance between these external parts. This typically can be detected as this type of capacitance coupling increases at higher frequencies.
- 5. Short-circuits from the output to V+ can cause excessive heating and eventual destruction. The maximum output current is approximately 40mA independent of the magnitude of V+. At values of supply voltage in excess of +15V<sub>DC</sub>, continuous short-circuits can exceed the power dissipation ratings and cause eventual destruction.
- 6. The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V+ -1.5V, but either or both inputs can go to +32V<sub>DC</sub> without damage.

NE/SA/SE532/ LM158/258/358/A/2904

#### TYPICAL PERFORMANCE CHARACTERISTICS



NE/SA/SE532/ LM158/258/358/A/2904

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



#### TYPICAL APPLICATIONS



# **Signetics**

## NE/SE5535 Dual High Slew Rate Op Amp

**Product Specification** 

#### **Linear Products**

#### **DESCRIPTION**

The NE/SE5535 is a new generation operational amplifier featuring high slew rates combined with improved input characteristics. The 5535 is a dual configuration. Internally compensated for unity gain, the SE5535 features a guaranteed unity gain slew rate of  $10V/\mu s$  with 4mV maximum offset voltage. Industry standard pinout and internal compensation allow the user to upgrade system performance by directly replacing general purpose amplifiers, such as 747 and 1558.

#### **FEATURES**

- 15V/µs unity gain slew rate
- Internal frequency compensation
- Low input offset voltage 2mV
- Low input bias current 80nA max
- Short-circuit protected
- Large common-mode and differential voltage ranges
- Pin compatibility  $\frac{5535}{747,1558}$
- Dual configuration
- Low noise current 0.15pA/√Hz typ.

#### PIN CONFIGURATION



#### **EQUIVALENT SCHEMATIC** (one amplifier)



NE/SE5535

#### **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic DIP | 0 to +70°C        | NE5535N    |
| 8-Pin Plastic DIP | -55°C to +125°C   | SE5535N    |
| 14-Pin Cerdip     | 0 to +70°C        | NE5535F    |
| 14-Pin Cerdip     | -55 to +125°C     | SE5535F    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                   | SE5535       | NE5535       | UNIT     |
|-------------------|-------------------------------------------------------------|--------------|--------------|----------|
| Vs                | Supply voltage                                              | ± 22         | ± 18         | ٧        |
| P <sub>D</sub>    | Internal power dissipation <sup>1</sup> N package F package | 1275<br>1250 | 1275<br>1250 | mW<br>mW |
| V <sub>IN</sub>   | Differential input voltage                                  | ± 30         | ± 30         | ٧        |
| V <sub>IN</sub>   | Input voltage <sup>2</sup>                                  | ± 15         | ± 15         | ٧        |
| T <sub>A</sub>    | Operating temperature range                                 | -55 to +125  | 0 to +70     | °C       |
| T <sub>STG</sub>  | Storage temperature range                                   | -65 to +150  | -65 to +150  | °C       |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                      | 300          | 300          | °C       |
| Isc               | Output short-circuit <sup>3</sup>                           | Indefinite   | Indefinite   |          |

#### NOTES:

- Rating applies at T<sub>A</sub> = 25°C for thermal resistances junction to ambient of 98°C/W and 100°C/W for N and F packages, respectively. Maximum junction temperature is 150°C.
- 2. For supply voltages less than  $\pm\,15\text{V}$ , the absolute maximum input voltage is equal to the supply voltage.
- 3. Short-circuit may be to ground or either supply. Rating applies to 125°C case temperature or 75°C ambient temperature.

## NE/SE5535

### DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise specified.\*

|                         |                              |                                                                                                    | SE5535 NE5535 |              |            |              |              |            |              |
|-------------------------|------------------------------|----------------------------------------------------------------------------------------------------|---------------|--------------|------------|--------------|--------------|------------|--------------|
| SYMBOL                  | PARAMETER                    | TEST CONDITIONS                                                                                    | Min           | Тур          | Max        | Min          | Тур          | Max        | UNIT         |
| Vos                     | Input offset voltage         | $R_S \le 10k\Omega$<br>$R_S \le 10k\Omega$ , over temp.                                            |               | 0.7          | 4.0<br>5.0 |              | 2.0          | 6.0<br>7.0 | mV<br>mV     |
| ΔV <sub>OS</sub> /ΔT    |                              | $R_S = 0\Omega$ , over temp.                                                                       |               | 4.0          |            |              | 6.0          |            | μV/°C        |
| los                     | Input offset current         | Over temp.                                                                                         |               | 5            | 20<br>40   |              | 15           | 40<br>80   | nA<br>nA     |
| ΔΙ <sub>ΟS</sub> /ΔΤ    |                              | Over temp.                                                                                         |               | 25           |            |              | 40           |            | pA/°C        |
| l <sub>B</sub>          | Input bias current           | Over temp.                                                                                         |               | 45           | 80<br>200  | ,            | 65           | 150<br>200 | nA<br>nA     |
| $\Delta I_{B}/\Delta T$ |                              | Over temp.                                                                                         |               | 50           |            |              | 80           |            | pA/°C        |
| V <sub>CM</sub>         | Common-mode voltage range    |                                                                                                    | ± 12          | ± 13         |            | ± 12         | ± 13         |            | ٧            |
| CMRR                    | Common-mode rejection ratio  | $R_S \le 10k\Omega$ , over temp.                                                                   | 70            | 90           |            | 70           | 90           |            | dB           |
| PSRR                    | Power supply rejection ratio | $R_S \le 10k\Omega$ , over temp.                                                                   |               | 30           | 150        |              | 30           | 150        | μV/V         |
| R <sub>IN</sub>         | Input resistance             |                                                                                                    | 3             | 10           |            | 1            | 6            |            | МΩ           |
| A <sub>VOL</sub>        | Large-signal voltage gain    | $R_L \ge 2k\Omega$ , $V_{OUT} = \pm 10V$<br>$R_L = 2k\Omega$ , $V_{OUT} = \pm 10V$ ,<br>over temp. | 50<br>25      | 500          |            | 50<br>25     | 500          |            | V/mV<br>V/mV |
| V <sub>OUT</sub>        | Output voltage               | $R_L \ge 2k\Omega$ , over temp. $R_L \ge 10k\Omega$ , over temp.                                   | ± 10<br>± 12  | ± 13<br>± 14 |            | ± 10<br>± 12 | ± 13<br>± 14 |            | V            |
| Icc                     | Supply current               | Per amplifier Per amplifier, over temp.                                                            |               | 1.8<br>2     | 2.8<br>3.3 |              | 1.8          | 2.8        | mA<br>mA     |
| P <sub>D</sub>          | Power dissipation            | Per amplifier Per amplifier, over temp.                                                            |               | 54<br>60     | 84<br>99   |              | 54<br>60     | 84         | mW<br>mW     |
| Isc                     | Output short-circuit current |                                                                                                    | 10            | 25           | 50         | 10           | 25           | 50         | mA           |
| R <sub>OUT</sub>        | Output resistance            |                                                                                                    |               | 100          |            |              | 100          |            | Ω            |

\* Temperature range: SE types -55°C ≤ T<sub>A</sub> ≤ 125°C NE types 0°C ≤ T<sub>A</sub> ≤ 70°C

### AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, unless otherwise specified.

| 0/450          |                                                                  | TEST CONDITIONS                                        | SE5535 |           | NE5535 |     |           |      |         |
|----------------|------------------------------------------------------------------|--------------------------------------------------------|--------|-----------|--------|-----|-----------|------|---------|
| SYMBOL         | SYMBOL PARAMETER TEST CONDITIONS                                 | Min                                                    | Тур    | Max       | Min    | Тур | Max       | UNIT |         |
| GBW            | Gain bandwidth product                                           |                                                        |        | 1         |        |     | 1         |      | MHz     |
| t <sub>R</sub> | Transient response Small-signal rise time Small-signal overshoot |                                                        |        | 0.25<br>6 |        |     | 0.25<br>6 |      | μs<br>% |
| ts             | Settling time                                                    | To 0.1%                                                | 1      | 3         | }      | 1   | 3         |      | μs      |
| SR             | Slew rate                                                        | $R_L \geqslant 10 k\Omega$ , unity gain, non-inverting | 10     | 15        |        | 10  | 15        |      | V/μs    |
|                | Input noise voltage                                              | f = 1kHz, T <sub>A</sub> = 25°C                        |        | 30        |        |     | 30        |      | nV/√Hz  |

### NE/SE5535

#### TYPICAL PERFORMANCE CHARACTERISTICS



NE/SE5535

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



### NE/SE5535

#### **VOLTAGE WAVEFORMS**



#### **TEST CIRCUITS**



**Settling Time** 

#### INTRODUCTION

The NE5535 is a new generation monolithic op amp which features improved input characteristics. The device is compensated to unity gain and has a minimum guaranteed unity gain slew rate of  $10V\mu s$ . This is achieved by employing a clamped super beta input stage which has lower input bias current.



APPLICATIONS

These improved parameters can be put to good use in applications such as sample and hold circuits which require low input current and in voltage-follower circuits which require high slew rates. The circuit that follows will yield maximum small-signal transient response and slew rate for the NE5535 at unity gain.

It is always good practice in designing a system to use dual tracking regulators to power the dual-supply op amps. This will





guarantee the positive and negative supply voltage will be equal during power-up. With the NE5535, it is possible to degrade the input circuit characteristics by not applying the power supplies simultaneously. The NE5535 is capable of directly replacing the  $\mu$ A741 with higher input resistance which will improve such designs as active filters, sample and hold, as well as voltage-followers.

The NE5535 can be used either with single or split power supplies.

#### Capacitance Multiplier

The circuit in Figure 1 can be used to simulate large capacitances using small value components. With the values shown and C =  $10\mu F$ , an effective capacitance of  $10,000\mu F$  was obtained. The Q available is limited by the effective series resistance. So R1 should be as large as practical.

#### Simulated Inductor

With a constant current excitation, the voltage dropped across an inductance increases with frequency. Thus, an active device whose output increases with frequency can be characterized as an inductance. The circuit of Figure 2 yields such a response with the effective inductance being equal to:  $L=R_1R_2C$ 

The Q of this inductance depends upon  $R_1$  being equal to  $R_2$ . At the same time, however, the positive and negative feedback paths of the amplifier are equal leading to the distinct

possibility of instability at high frequencies.  $R_1$  should therefore always be slightly smaller than  $R_2$  to assure stable operation.

#### **Power Amplifier**

For most applications, the available power from op amps is sufficient. There are times when more power handling capability is necessary. A simple power booster capable of driving moderate loads is offered in Figure 3.

The circuit as shown uses an NE5535 device. Other amplifiers may be substituted only if  $R_1$  values are changed because of the  $I_{CC}$  current required by the amplifier.  $R_1$  should be calculated from the expression

$$R_1 = \frac{600 \text{mV}}{I_{CC}}$$



### NE/SE5535



O - (V CLAMP -0.6) = -2.4 V

O + (V CLAMP -0.6) = +2.4 V

VOUT

TC10860S

Figure 6. Active Clamp-Limiting Amplifier



#### **Voltage-to-Current Converters**

A simple voltage-to-current converter is shown in Figure 4. The current out is  $l_{OUT} \cong V_{IN}/R$ . For negative currents, a PNP can be used and, for better accuracy, a Darlington pair can be substituted for the transistor. With careful design, this circuit can be used to control currents of many amps. Unity gain compensation is necessary.

The circuit in Figure 5 has a different input and will produce either polarity of output current. The main disadvantages are the error current flowing in  $\rm R_2$  and the limited current available.

#### **Active Clamp-Limiting Amplifier**

The modified inverting amplifier in Figure 6 uses an active clamp to limit the output swing with precision. Allowance must be made for the  $V_{\rm BE}$  of the transistors. The swing is limited by the base-emitter breakdown of the transistors. A simple circuit uses two back-to-back zener diodes across the feedback resistor, but tends to give less precise limiting and cannot be easily controlled.

#### **Absolute Value Amplifier**

The circuit in Figure 7 generates a positive output voltage for either polarity of input. For positive signals, it acts as a noninverting amplifier and for negative signals, as an inverting amplifier. The accuracy is poor for input voltages under 1V, but for less stringent applications, it can be effective.

#### Half-Wave Rectifier

Figure 8 provides a circuit for accurate half-wave rectification of the incoming signal. For positive signals, the gain is 0; for negative signals, the gain is -1. By reversing both diodes, the polarity can be inverted. This circuit provides an accurate output, but the output impedance differs for the two input polarities and buffering may be needed. The output must slew through two diode drops when the input polarity reverses. The NE5535 device will work up to 10kHz with less than 5% distortion.

### NE/SE5535







#### Precision Full-Wave Rectifier

The circuit in Figure 9 provides accurate fullwave rectification. The output impedance is low for both input polarities, and the errors are small at all signal levels. Note that the output will not sink heavy currents, except a small amount through the  $10k\Omega$  resistors. Therefore, the load applied should be referenced to ground or a negative voltage. Reversal of all diode polarities will reverse the polarity of the output. Since the outputs of the amplifiers must slew through two diode drops when the input polarity changes, 741 type devices give 5% distortion at about 300Hz.

#### Two-Phase Sine Wave Oscillator

The circuit (refer to Figure 10) uses a 2-pole pass Butterworth, followed by a phase-shifting single-pole stage, fed back through a voltage limiter to achieve sine and cosine outputs. The values shown using the µA741 amplifiers give about 1.5% distortion at the sine output and about 3% distortion at the cosine output. By careful trimming of C<sub>G</sub> and/ or the limiting network, better distortion figures are possible. The component values shown give a frequency of oscillation of about 2kHz. The values can be readily selected for other frequencies. The NE5535 should be used at higher frequencies to reduce distortion due to slew limiting.

# **Signetics**

## $\mu$ A741/ $\mu$ A741C/SA741C General Purpose Operational Amplifier

Product Specification

#### **Linear Products**

#### DESCRIPTION

The  $\mu$ A741 is a high performance operational amplifier with high open-loop gain, internal compensation, high common mode range and exceptional temperature stability. The  $\mu$ A741 is short-circuit-protected and allows for nulling of offset voltage.

#### **FEATURES**

- Internal frequency compensation
- Short circuit protection
- Excellent temperature stability
- · High input voltage range

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic DIP | -55°C to +125°C   | μΑ741N     |
| 8-Pin Plastic DIP | 0 to +70°C        | μΑ741CN    |
| 8-Pin Plastic DIP | -40°C to +85°C    | SA741CN    |
| 8-Pin Cerdip      | -55°C to +125°C   | μΑ741F     |
| 8-Pin Cerdip      | 0 to +70°C        | μΑ741CF    |
| 8-Pin SO          | 0 to +70°C        | μΑ741CD    |

#### **EQUIVALENT SCHEMATIC**



### μΑ741/μΑ741C/SA741C

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                | RATING                                | UNIT           |
|-------------------|----------------------------------------------------------|---------------------------------------|----------------|
| V <sub>S</sub>    | Supply voltage<br>μΑ741C<br>μΑ741                        | ± 18<br>± 22                          | V              |
| P <sub>D</sub>    | Internal power dissipation D package N package F package | 780<br>1170<br>800                    | mW<br>mW<br>mW |
| V <sub>IN</sub>   | Differential input voltage                               | ± 30                                  | ٧              |
| V <sub>IN</sub>   | Input voltage <sup>1</sup>                               | ± 15                                  | ٧              |
| I <sub>SC</sub>   | Output short-circuit duration                            | Continuous                            |                |
| T <sub>A</sub>    | Operating temperature range<br>μΑ741C<br>SA741C<br>μΑ741 | 0 to +70<br>-40 to +85<br>-55 to +125 | ပံ့<br>သံ့     |
| T <sub>STG</sub>  | Storage temperature range                                | -65 to +150                           | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                   | 300                                   | °C             |

#### NOTE:

### DC ELECTRICAL CHARACTERISTICS ( $\mu$ A741, $\mu$ A741C) T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15V, unless otherwise specified.

|                          |                                 |                                                                     |                                                  | μ <b>Α741</b> |      | μ <b>Α741C</b> |             |     |             |
|--------------------------|---------------------------------|---------------------------------------------------------------------|--------------------------------------------------|---------------|------|----------------|-------------|-----|-------------|
| SYMBOL                   | PARAMETER                       | TEST CONDITIONS                                                     | Min                                              | Тур           | Max  | Min            | Тур         | Max | UNIT        |
| Vos                      | Offset voltage                  | $R_S = 10k\Omega$                                                   |                                                  | 1.0           | 5.0  |                | 2.0         | 6.0 | mV          |
| A)/ /A=                  |                                 | $R_S = 10k\Omega$ , over temp.                                      |                                                  | 1.0           | 6.0  |                | 40          | 7.5 | mV          |
| $\Delta V_{OS}/\Delta T$ |                                 |                                                                     | ļ                                                | 10            |      |                | 10          | ļ   | μV/°C       |
| los                      | Offset current                  |                                                                     |                                                  | 20            | 200  |                | 20          | 200 | nA          |
|                          | 1                               | Over temp. $T_A = +125$ °C                                          |                                                  | 7.0           | 200  |                | 1           | 300 | nA<br>nA    |
|                          |                                 | $T_A = -55^{\circ}C$                                                |                                                  | 20            | 500  |                | 1           |     | nA          |
| $\Delta I_{OS}/\Delta T$ |                                 | ,,                                                                  |                                                  | 200           |      |                | 200         |     | pA/°C       |
| IBIAS                    | Input bias current              |                                                                     |                                                  | 80            | 500  |                | 80          | 500 | nA          |
|                          | i                               | Over temp.                                                          | -                                                | 1             |      |                |             | 800 | nA          |
|                          |                                 | $T_A = +125^{\circ}C$                                               |                                                  | 30            | 500  |                |             |     | nA          |
| $\Delta I_B/\Delta T$    |                                 | $T_A = -55^{\circ}C$                                                |                                                  | 300           | 1500 |                | 1           |     | nA<br>nA/°C |
| 718/ A1                  |                                 | 5 400                                                               | <del>                                     </del> | <del> </del>  |      |                | <del></del> |     |             |
| $V_{OUT}$                | Output voltage swing            | $R_L = 10k\Omega$<br>$R_I = 2k\Omega$ , over temp.                  | ± 12<br>± 10                                     | ± 14<br>± 13  | l    | ± 12<br>± 10   | ±14<br>±13  |     | V<br>V      |
|                          |                                 |                                                                     | <b>├</b> ──                                      | <del> </del>  |      |                |             | ļ   |             |
| A <sub>VOL</sub>         | Large-signal voltage gain       | $R_L = 2k\Omega, V_O = \pm 10V$<br>$R_L = 2k\Omega, V_O = \pm 10V,$ | 50                                               | 200           |      | 20             | 200         |     | V/mV        |
| AVOL                     | Large-signal voltage gain       | over temp.                                                          | 25                                               |               |      | 15             |             |     | V/mV        |
|                          | Offset voltage adjustment range |                                                                     |                                                  | ± 30          |      |                | ± 30        |     | mV          |
| PSRR                     | Supply voltage rejection ratio  | R <sub>S</sub> ≤10kΩ                                                |                                                  |               |      |                | 10          | 150 | μV/V        |
| ronn                     | Supply voltage rejection ratio  | $R_S \le 10k\Omega$ , over temp.                                    |                                                  | 10            | 150  |                |             |     | μV/V        |
| CMRR                     | Common-mode rejection ratio     |                                                                     |                                                  |               |      | 70             | 90          |     | dB          |
|                          | Tallott Mode Tojosach Tallo     | Over temp.                                                          | 70                                               | 90            |      |                |             |     | dB          |
|                          |                                 |                                                                     |                                                  | 1.4           | 2.8  |                | 1.4         | 2.8 | mA          |
| Icc                      | Supply current                  | $T_A = +125^{\circ}C$                                               | 1                                                | 1.5           | 2.5  |                |             |     | mA          |
|                          |                                 | T <sub>A</sub> = -55°C                                              | <u> </u>                                         | 2.0           | 3.3  |                |             | L   | mA          |

<sup>1.</sup> For supply voltages less than  $\pm$  15V, the absolute maximum input voltage is equal to the supply voltage.

### μA741/μA741C/SA741C

### DC ELECTRICAL CHARACTERISTICS (Continued) (μΑ741, μΑ741C) T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15V, unless otherwise specified.

| SYMBOL                             | PARAMETER                               |                                                   | μ <b>Α741</b> |                | μ <b>Α741C</b>  |             |             |     |                |
|------------------------------------|-----------------------------------------|---------------------------------------------------|---------------|----------------|-----------------|-------------|-------------|-----|----------------|
|                                    |                                         | TEST CONDITIONS                                   | Min           | Тур            | Max             | Min         | Тур         | Max | UNIT           |
| V <sub>IN</sub><br>R <sub>IN</sub> | Input voltage range<br>Input resistance | (μA741, over temp.)                               | ± 12<br>0.3   | ± 13<br>2.0    |                 | ± 12<br>0.3 | ± 13<br>2.0 |     | V<br>ΩM        |
| P <sub>D</sub>                     | Power consumption                       | T <sub>A</sub> = +125°C<br>T <sub>A</sub> = -55°C |               | 50<br>45<br>45 | 85<br>75<br>100 |             | 50          | 85  | mW<br>mW<br>mW |
| R <sub>OUT</sub>                   | Output resistance                       |                                                   |               | 75             |                 |             | 75          |     | Ω              |
| Isc                                | Output short-circuit current            |                                                   | 10            | 25             | 60              | 10          | 25          | 60  | mA             |

### DC ELECTRICAL CHARACTERISTICS (SA741C) $T_A = 25$ °C, $V_S = \pm 15$ V, unless otherwise specified.

|                          | PARAMETER                       |                                                                                       | SA741C       |              |            |              |
|--------------------------|---------------------------------|---------------------------------------------------------------------------------------|--------------|--------------|------------|--------------|
| SYMBOL                   |                                 | TEST CONDITIONS                                                                       | Min          | Тур          | Max        | UNIT         |
| Vos                      | Offset voltage                  | $R_S = 10k\Omega$<br>$R_S = 10k\Omega$ , over temp.                                   |              | 2.0          | 6.0<br>7.5 | mV<br>mV     |
| ΔV <sub>OS</sub> /ΔT     |                                 |                                                                                       | ļ            | 10           | ļ          | μV/°C        |
| los                      | 0//                             | 0                                                                                     |              | 20           | 200        | nA           |
| $\Delta I_{OS}/\Delta T$ | Offset current                  | Over temp.                                                                            |              | 200          | 500        | nA<br>pA/°C  |
| IBIAS                    |                                 |                                                                                       |              | 80           | 500        | nA           |
| $\Delta I_{B}/\Delta T$  | Input bias current              | Over temp.                                                                            |              | 1            | 1500       | nA<br>nA/°C  |
| V <sub>OUT</sub>         | Output voltage swing            | $R_L = 10k\Omega$<br>$R_L = 2k\Omega$ , over temp.                                    | ± 12<br>± 10 | ± 14<br>± 13 |            | V V          |
| A <sub>VOL</sub>         | Large-signal voltage gain       | $R_L = 2k\Omega$ , $V_O = \pm 10V$<br>$R_L = 2k\Omega$ , $V_O = \pm 10V$ , over temp. | 20<br>15     | 200          |            | V/mV<br>V/mV |
|                          | Offset voltage adjustment range |                                                                                       |              | ± 30         |            | mV           |
| PSRR                     | Supply voltage rejection ratio  | R <sub>S</sub> ≤ 10kΩ                                                                 |              | 10           | 150        | μV/V         |
| CMRR                     | Common mode rejection ration    | ·                                                                                     | 70           | 90           |            | dB           |
| V <sub>IN</sub>          | Input voltage range             | Over temp.                                                                            | ± 12         | ± 13         |            | V            |
| R <sub>IN</sub>          | Input resistance                |                                                                                       | 0.3          | 2.0          |            | МΩ           |
| P <sub>d</sub>           | Power consumption               |                                                                                       |              | 50           | 85         | mW           |
| Rout                     | Output resistance               |                                                                                       |              | 75           |            | Ω            |
| I <sub>SC</sub>          | Output short-circuit current    |                                                                                       |              | 25           |            | mA           |

### AC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $V_S = \pm 15V$ , unless otherwise specified.

| SYMBOL          |                                                         | T-07 00101710110                                          | μ <b>Α741</b> , μ <b>Α741</b> C |            |     |         |
|-----------------|---------------------------------------------------------|-----------------------------------------------------------|---------------------------------|------------|-----|---------|
|                 | PARAMETER                                               | TEST CONDITIONS                                           | Min                             | Тур        | Max | UNIT    |
| R <sub>IN</sub> | Parallel input resistance                               | Open-loop, f = 20Hz                                       | 0.3                             |            |     | МΩ      |
| C <sub>IN</sub> | Parallel input capacitance                              | Open-loop, f = 20Hz                                       |                                 | 1.4        |     | pF      |
|                 | Unity gain crossover frequency                          | Open-loop                                                 |                                 | 1.0        |     | MHz     |
| t <sub>R</sub>  | Transient response unity gain<br>Rise time<br>Overshoot | $V_{IN} = 20$ mV, $R_L = 2$ k $\Omega$ , $C_L \le 100$ pF |                                 | 0.3<br>5.0 |     | μs<br>% |
| SR              | Slew rate                                               | $C \le 100 pF$ , $R_L \ge 2k\Omega$ , $V_{IN} = \pm 10V$  |                                 | 0.5        |     | V/µs    |

4-159

### $\mu$ A741/ $\mu$ A741C/SA741C

#### TYPICAL PERFORMANCE CHARACTERISTICS



### $\mu$ A741/ $\mu$ A741C/SA741C

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



### μΑ741/μΑ741C/SA741C

### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



# **Signetics**

# $\mu$ A747/747C/SA747C Dual Operational Amplifier

Product Specification

#### **Linear Products**

#### DESCRIPTION

The 747 is a pair of high-performance monolithic operational amplifiers constructed on a single silicon chip. High common-mode voltage range and absence of "latch-up" make the 747 ideal for use as a voltage-follower. The high gain and wide range of operating voltage provides superior performance in integrator, summing amplifier, and general feedback applications. The 747 is shortcircuit protected and requires no external components for frequency compensation. The internal 6dB/octave roll-off insures stability in closed-loop applications. For single amplifier performance, see  $\mu$ A741 data sheet.

#### **FEATURES**

- No frequency compensation required
- Short-circuit protection
- Offset voltage null capability
- Large common-mode and differential voltage ranges
- Low power consumption
- No latch-up

#### PIN CONFIGURATION



#### **EQUIVALENT SCHEMATIC**



4-163

### μΑ747/747C/SA747C

#### **ORDERING INFORMATION**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic DIP | -55°C to +125°C   | μΑ747Ν     |
| 14-Pin Plastic DIP | 0 to +70°C        | μΑ747CN    |
| 14-Pin Plastic DIP | -45°C to +85°C    | SA747CN    |
| 14-Pin Cerdip      | -55°C to +125°C   | μΑ747F     |
| 14-Pin Cerdip      | 0 to +70°C        | μΑ747CF    |
| 14-Pin SO          | 0 to +70°C        | μΑ747CD    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL             | PARAMETER                                                                                         | RATING                                | UNIT           |
|--------------------|---------------------------------------------------------------------------------------------------|---------------------------------------|----------------|
| Vs                 | Supply voltage<br>μΑ747<br>μΑ747C<br>SA747C                                                       | ± 22<br>± 18<br>± 18                  | V<br>V         |
| P <sub>D MAX</sub> | Maximum power dissipation $T_A = 25^{\circ}C \text{ (still air)}^1$ D package F package N package | 1000<br>1200<br>1500                  | mW<br>mW<br>mW |
| V <sub>IN</sub>    | Differential input voltage                                                                        | ± 30                                  | ٧              |
| V <sub>IN</sub>    | Input voltage <sup>2</sup>                                                                        | ± 15                                  | ٧              |
|                    | Voltage between offset null and V-                                                                | ± 0.5                                 | ٧              |
| T <sub>STG</sub>   | Storage temperature range                                                                         | -65 to +150                           | °C             |
| T <sub>A</sub>     | Operating temperature range<br>μΑ747<br>μΑ747C<br>SA747C                                          | -55 to +125<br>0 to +70<br>-40 to +85 | ဂံဂံဂံ         |
| T <sub>SOLD</sub>  | Lead temperature<br>(soldering, 10sec)                                                            | 300                                   | °C ,           |
| I <sub>SC</sub>    | Output short-circuit duration                                                                     | Indefinite                            |                |

Derate above 25°C at the following rates:
 D package at 8.3mW/°C

F package at 9.7mW/°C

N package at 12mW/°C

<sup>2.</sup> For supply voltages less than  $\pm$  15V, the absolute maximum input voltage is equal to the supply voltage.

## μΑ747/747C/SA747C

### DC ELECTRICAL CHARACTERISTICS ( $\mu$ A747, $\mu$ 747C) T<sub>A</sub> = 25°C, V<sub>CC</sub> = ±15V unless otherwise specified.

|                          | PARAMETER                       | TEST CONDITIONS                                                                                          |                  | μ <b>Α747</b>     |                    |                  | μ <b>Α747C</b> |            |                      |
|--------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------|------------------|-------------------|--------------------|------------------|----------------|------------|----------------------|
| SYMBOL                   |                                 |                                                                                                          | Min              | Тур               | Max                | Min              | Тур            | Max        | UNIT                 |
| Vos                      | Offset voltage                  | $\begin{aligned} R_S \leqslant 10 k\Omega \\ R_S \leqslant 10 k\Omega, \text{ over temp.} \end{aligned}$ |                  | 2.0<br>3.0        | 5.0<br>6.0         |                  | 2.0<br>3.0     | 6.0<br>7.5 | mV<br>mV             |
| $\Delta V_{OS}/\Delta T$ |                                 |                                                                                                          |                  | 10                |                    |                  | 10             |            | μV/°C                |
| los                      | Offset current                  | $T_A = +125$ °C<br>$T_A = -55$ °C<br>Over temperature                                                    |                  | 20<br>7.0<br>85   | 200<br>200<br>500  |                  | 20<br>7.0      | 200<br>300 | nA<br>nA<br>nA<br>nA |
| $\Delta I_{OS}/\Delta T$ |                                 |                                                                                                          |                  | 200               |                    |                  | 200            |            | pA/°C                |
| I <sub>BIAS</sub>        | Input current                   | $T_A = +125^{\circ}C$ $T_A = -55^{\circ}C$ Over temperature                                              |                  | 80<br>30<br>300   | 500<br>500<br>1500 |                  | 80             | 500<br>800 | nA<br>nA<br>nA<br>nA |
| $\Delta l_B/\Delta T$    |                                 | Over temperature                                                                                         |                  | 1                 | ļ                  | -                | 1              | 000        | nA/°C                |
| V <sub>OUT</sub>         | Output voltage swing            | $R_L \ge 2k\Omega$ , over temp.<br>$R_L \ge 10k\Omega$ , over temp.                                      | ± 10<br>± 12     | ± 13<br>± 14      |                    | ± 10<br>± 12     | ± 13<br>± 14   |            | V<br>V               |
| Icc                      | Supply current each side        | $T_A = +125$ °C<br>$T_A = -55$ °C<br>Over temperature                                                    |                  | 1.7<br>1.5<br>2.0 | 2.8<br>2.5<br>3.3  |                  | 1.7            | 2.8        | mA<br>mA<br>mA       |
| P <sub>d</sub>           | Power consumption               | $T_A = +125$ °C<br>$T_A = -55$ °C<br>Over temperature                                                    |                  | 50<br>45<br>60    | 85<br>75<br>100    |                  | 50<br>60       | 85<br>100  | mW<br>mW<br>mW       |
| C <sub>IN</sub>          | Input capacitance               |                                                                                                          |                  | 1.4               |                    |                  | 1.4            |            | pF                   |
|                          | Offset voltage adjustment range |                                                                                                          |                  | ± 15              |                    |                  | ± 15           |            | mV                   |
| R <sub>OUT</sub>         | Output resistance               |                                                                                                          |                  | 75                |                    |                  | 75             |            | Ω                    |
|                          | Channel separation              |                                                                                                          |                  | 120               |                    |                  | 120            |            | dB                   |
| PSRR                     | Supply voltage rejection ratio  | $R_S \le 10k\Omega$ , over temp.                                                                         |                  | 30                | 150                |                  | 30             | 150        | μV/V                 |
| A <sub>VOL</sub>         | Large-signal voltage gain (DC)  | $R_L \geqslant 2k\Omega$ , $V_{OUT} = \pm 10V$<br>Over temperature                                       | 50,000<br>25,000 |                   |                    | 25,000<br>15,000 |                |            | V/V<br>V/V           |
| CMRR                     | Common-mode rejection ratio     | $R_S \le 10k\Omega$ , $V_{CM} = \pm 12V$<br>Over temperature                                             | 70               |                   |                    | 70               |                |            | dB                   |

## μΑ747/747C/SA747C

### DC ELECTRICAL CHARACTERISTICS (SA747C) $T_A = 25^{\circ}C$ , $V_S = \pm 15V$ unless otherwise specified.

| 0.01001                  |                                 |                                                                                          |              | SA747C       |             |          |
|--------------------------|---------------------------------|------------------------------------------------------------------------------------------|--------------|--------------|-------------|----------|
| SYMBOL                   | PARAMETER                       | TEST CONDITIONS                                                                          | Min          | Тур          | Max         | UNIT     |
| Vos                      | Offset voltage                  | $R_S \le 10\Omega$<br>$R \le 10k\Omega$ , over temperature                               |              | 2.0<br>3.0   | 6.0<br>7.5  | mV<br>mV |
| $\Delta V_{OS}/\Delta T$ |                                 |                                                                                          |              | 10           |             | μV/°C    |
| los                      | Offset current                  | Over temperature                                                                         |              | 20           | 200<br>500  | mA<br>mA |
| $\Delta l_{OS}/\Delta T$ |                                 |                                                                                          |              | 300          |             | pA/°C    |
| I <sub>BIAS</sub>        | Input bias current              | Over temperature                                                                         |              | 80           | 500<br>1500 | mA<br>mA |
| $\Delta l_{B}/\Delta T$  |                                 |                                                                                          |              | 1            |             | mA/°C    |
| V <sub>OUT</sub>         | Output voltage swing            | $R_L \geqslant 2k\Omega$ , over temperature $R_L \geqslant 10k\Omega$ , over temperature | ± 10<br>± 12 | ± 13<br>± 14 |             | V<br>V   |
| Icc                      | Supply current, each side       | Over temperature                                                                         |              | 1.7<br>2.0   | 2.8<br>3.3  | mA<br>mA |
| P <sub>d</sub>           | Power consumption               | Over temperature                                                                         |              | 50<br>60     | 85<br>100   | mW<br>mW |
| C <sub>IN</sub>          | Input capacitance               |                                                                                          |              | 1.4          |             | pF       |
|                          | Offset voltage adjustment range |                                                                                          |              | ± 15         |             | mV       |
| R <sub>OUT</sub>         | Output resistance               |                                                                                          |              | 75           |             | Ω        |
|                          | Channel separation              |                                                                                          |              | 120          |             | dB       |
| PSRR                     | Supply voltage rejection ratio  | $R_S \le 10k\Omega$ , over temperature                                                   |              | 30           | 150         | μV/V     |
| A <sub>VOL</sub>         | Large signal voltage gain (DC)  | $R_L \geqslant 2k\Omega$ , $V_{OUT} = \pm 10V$                                           | 25,000       |              |             | V/V      |
| CMRR                     | Common-mode rejection ratio     | $R_S \le 10k\Omega$ , $V_{CM} = \pm 12V$<br>Over temperature                             | 70           |              |             | dB       |
| Isc                      | Output short-circuit current    |                                                                                          | 10           | 25           | 60          | mA       |

### AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm 15$ V unless otherwise specified.

| SYMBOL         | PARAMETER                                    |                                                                                                                                                                   |     | μΑ747/μΑ747C/<br>SA747C |     | UNIT    |
|----------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------|-----|---------|
|                |                                              |                                                                                                                                                                   | Min | Тур                     | Max |         |
| t <sub>R</sub> | Transient response<br>Rise time<br>Overshoot | $V_{\text{IN}}$ = 20mV, R <sub>L</sub> = 2k $\Omega$ , C <sub>L</sub> < 100pF<br>Unity gain C <sub>L</sub> $\leq$ 100pF<br>Unity gain C <sub>L</sub> $\leq$ 100pF |     | 0.3<br>5.0              |     | μs<br>% |
| SR             | Slew rate                                    | $R_L > 2k\Omega$                                                                                                                                                  |     | 0.5                     |     | V/µs    |

### μΑ747/747C/SA747C

#### TYPICAL PERFORMANCE CHARACTERISTICS



### μΑ747/747C/SA747C

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



### μΑ747/747C/SA747C

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



### TEST CIRCUITS



# **Signetics**

## NE/SA5204 Wide-band High-Frequency Amplifier

**Product Specification** 

**Linear Products** 

#### DESCRIPTION

The NE/SA5204 is a high-frequency amplifier with a fixed insertion gain of 20dB. The gain is flat to  $\pm\,0.5\text{dB}$  from DC to 200MHz. The -3dB bandwidth is greater than 350MHz. This performance makes the amplifier ideal for cable TV applications. The NE/SA5204 operates with a single supply of 6V, and only draws 25mA of supply current, which is much less than comparable hybrid parts. The noise figure is 4.8dB in a 75 $\Omega$  system and 6dB in a 50 $\Omega$  system.

The NE/SA5204 is a relaxed version of the NE5205. Minimum guaranteed bandwidth is relaxed to 350MHz and the "S" parameter Min/Max limits are specified as typicals only.

Until now, most RF or high-frequency designers had to settle for discrete or hybrid solutions to their amplification problems. Most of these solutions required trade-offs that the designer had to accept in order to use high-frequency gain stages. These include high power consumption, large component count, transformers, large packages with heat sinks, and high part cost. The NE/SA5204 solves these problems by incorporating a wideband amplifier on a single monolithic chip.

The part is well matched to 50 or  $75\Omega$  input and output impedances. The standing wave ratios in 50 and  $75\Omega$  systems do not exceed 1.5 on either the input or output over the entire DC to 350MHz operating range.

Since the part is a small, monolithic IC die, problems such as stray capacitance are minimized. The die size is small enough to fit into a very cost-effective 8-pin small-outline (SO) package to further reduce parasitic effects.

No external components are needed other than AC-coupling capacitors because the NE/SA5204 is internally compensated and matched to 50 and  $75\Omega$ . The amplifier has very good distortion specifications, with second and third-order intermodulation intercepts of +24dBm and +17dBm, respectively, at 100MHz.

The part is well matched for  $50\Omega$  test equipment such as signal generators, oscilloscopes, frequency counters, and all kinds of signal analyzers. Other applications at  $50\Omega$  include mobile radio, CB radio, and data/video transmission in fiber optics, as well as broadband LANs and telecom systems. A gain greater than 20dB can be achieved by cascading additional NE/SA5204s in series as required, without any degradation in amplifier stability.

#### **FEATURES**

- Bandwidth (min.)
   200 MHz, ± 0.5dB
   350 MHz, 3dB
- 20dB insertion gain
- 4.8dB (6dB) noise figure
   Z<sub>O</sub> = 75Ω (Z<sub>O</sub> = 50Ω)
- No external components required
- Input and output impedances matched to 50/75Ω systems
- Surface-mount package available
- Cascadable

#### PIN CONFIGURATION



#### **APPLICATIONS**

- Antenna amplifiers
- Amplified splitters
- Signal generators
- Frequency counters
- Oscilloscopes
- Signal analyzers
- Broadband LANs
- Networks
- Modems
- Mobile radio
- Security systems
- Telecommunications

#### ORDERING INFORMATION

| DESCRIPTION              | TEMPERATURE RANGE | ORDER CODE |
|--------------------------|-------------------|------------|
|                          | 0 to +70°C        | NE5204N    |
| 8-Pin Plastic DIP        | -40 to +85°C      | SA5204N    |
|                          | 0 to +70°C        | NE5204D    |
| 8-Pin Plastic SO package | -40 to +85°C      | SA5204D    |

### Wide-band High-Frequency Amplifier

NE/SA5204

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                       | RATING                 | UNIT             |
|-------------------|-------------------------------------------------------------------------------------------------|------------------------|------------------|
| V <sub>CC</sub>   | Supply voltage                                                                                  | 9                      | ٧                |
| V <sub>IN</sub>   | AC input voltage                                                                                | 5                      | V <sub>P-P</sub> |
| T <sub>A</sub>    | Operating ambient temperature range<br>NE grade<br>SA grade                                     | 0 to +70<br>-40 to +85 | °C               |
| P <sub>DMAX</sub> | Maximum power dissipation <sup>1, 2</sup> T <sub>A</sub> = 25°C (still-air) N package D package | 1160<br>780            | mW<br>mW         |
| TJ                | Junction temperature                                                                            | 150                    | °C               |
| T <sub>STG</sub>  | Storage temperature range                                                                       | -55 to +150            | °C               |
| T <sub>SOLD</sub> | Lead temperature (soldering 60s)                                                                | 300                    | °C               |

- Derate above 25°C, at the following rates
   N package at 9.3mW/°C

  - D package at 6.2mW/°C.
- 2. See "Power Dissipation Considerations" section.

#### **EQUIVALENT SCHEMATIC**



### Wide-band High-Frequency Amplifier

### NE/SA5204

**DC ELECTRICAL CHARACTERISTICS** at  $V_{\rm CC}$  = 6V,  $Z_{\rm S}$  =  $Z_{\rm L}$  =  $Z_{\rm O}$  = 50 $\Omega$  and  $T_{\rm A}$  = 25°C, in all packages, unless otherwise specified.

| SYMBOL          | PARAMETER TEST CONDITIONS                       |                              | LIMITS |      |     |      |
|-----------------|-------------------------------------------------|------------------------------|--------|------|-----|------|
|                 |                                                 | TEST CONDITIONS              | Min    | Тур  | Max | UNIT |
| V <sub>CC</sub> | Operating supply voltage range                  | Over temperature             | 5      |      | 8   | ٧    |
| lcc             | Supply current                                  | Over temperature             | 19     | 24   | 31  | mA   |
| S21             | Insertion gain                                  | f = 100MHz, over temperature | 16     | 19   | 22  | dB   |
| 044             |                                                 | f = 100MHz                   |        | 25   |     | dB   |
| S11             | Input return loss                               | DC -550MHz                   |        | 12   |     | dB   |
|                 |                                                 | f = 100MHz                   |        | 27   |     | dB   |
| S22             | Output return loss                              | DC -550MHz                   |        | 12   |     | dB   |
| 0.40            | Isolation                                       | f = 100MHz                   |        | -25  |     | dB   |
| S12             |                                                 | DC -550MHz                   |        | -18  |     | dB   |
| BW              | Bandwidth                                       | ± 0.5dB                      | 200    | 350  |     | MHz  |
| BW              | Bandwidth                                       | -3dB                         | 350    | 550  |     | MHz  |
|                 | Noise figure (75Ω)                              | f = 100MHz                   |        | 4.8  |     | dB   |
|                 | Noise figure (50Ω)                              | f = 100MHz                   |        | 6.0  |     | dB   |
|                 | Saturated output power                          | f = 100MHz                   |        | +7.0 |     | dBm  |
|                 | 1dB gain compression                            | f = 100MHz                   |        | +4.0 |     | dBm  |
|                 | Third-order intermodulation intercept (output)  | f = 100MHz                   |        | +17  |     | dBm  |
|                 | Second-order intermodulation intercept (output) | f = 100MHz                   |        | +24  |     | dBm  |
| t <sub>R</sub>  | Rise time                                       |                              |        | 5    |     | ps   |
|                 | Propagation delay                               |                              |        | 5    |     | ps   |

































NE/SA5204

#### THEORY OF OPERATION

The design is based on the use of multiple feedback loops to provide wide-band gain together with good noise figure and terminal impedance matches. Referring to the circuit schematic in Figure 15, the gain is set primarily by the equation:

$$\frac{V_{OUT}}{V_{IN}} = (R_{F1} + R_{E1})/R_{E1} \tag{1}$$

which is series-shunt feedback. There is also shunt-series feedback due to  $R_{F2}$  and  $R_{E2}$  which aids in producing wide-band terminal impedances without the need for low value input shunting resistors that would degrade the noise figure. For optimum noise performance,  $R_{E1}$  and the base resistance of  $Q_1$  are kept as low as possible, while  $R_{E2}$  is maximized.

The noise figure is given by the following equation:

NF = 10Log 
$$\left\{ 1 + \frac{\left[ r_b + R_{E1} + \frac{KT}{2ql_{C1}} \right]}{R_0} \right\} dB$$
 (2)

where I<sub>C1</sub> = 5.5mA, R<sub>E1</sub> =  $12\Omega$ , r<sub>b</sub> =  $130\Omega$ , KT/q = 26mV at  $25^{\circ}\text{C}$  and R<sub>0</sub> = 50 for a  $50\Omega$  system and 75 for a  $75\Omega$  system.

The DC input voltage level V<sub>IN</sub> can be determined by the equation:

$$V_{IN} = V_{BE1} + (I_{C1} + I_{C3}) R_{E1}$$
 (3)

where  $R_{E1}$  = 12 $\Omega$ ,  $V_{BE}$  = 0.8V,  $I_{C1}$  = 5mA and  $I_{C3}$  = 7mA (currents rated at  $V_{CC}$  = 6V).

Under the above conditions,  $V_{\text{IN}}$  is approximately equal to 1V.

Level shifting is achieved by emitter-follower  $Q_3$  and diode  $Q_4$ , which provide shunt feedback to the emitter of  $Q_1$  via  $R_{F1}$ . The use of an emitter-follower buffer in this feedback loop essentially eliminates problems of shuntfeedback loading on the output. The value of  $R_{F1} = 140\Omega$  is chosen to give the desired nominal gain. The DC output voltage  $V_{OUT}$  can be determined by:

$$V_{OUT} = V_{CC} - (I_{C2} + I_{C6})R2,$$
 (4)

where  $V_{CC}$  = 6V,  $R_2$  = 225 $\Omega$ ,  $I_{C2}$  = 7mA and  $I_{C6}$  = 5mA.

From here, it can be seen that the output voltage is approximately 3.3V to give relatively equal positive and negative output swings. Diode  $Q_5$  is included for bias purposes to allow direct coupling of  $R_{\rm F2}$  to the base of  $Q_1$ . The dual feedback loops stabilize the DC operating point of the amplifier.

The output stage is a Darlington pair ( $Q_6$  and  $Q_2$ ) which increases the DC bias voltage on the input stage ( $Q_1$ ) to a more desirable value, and also increases the feedback loop gain. Resistor  $R_0$  optimizes the output VSWR (Voltage Standing Wave Ratio). Inductors  $L_1$  and  $L_2$  are bondwire and lead inductances which are roughly 3nH. These improve the high-frequency impedance matches at input and output by partially resonating with 0.5pF of pad and package capacitance.

# POWER DISSIPATION CONSIDERATIONS

When using the part at elevated temperature, the engineer should consider the power dissipation capabilities of each package.

At the nominal supply voltage of 6V, the typical supply current is 25mA (30mA max). For operation at supply voltages other than 6V, see Figure 1 for I<sub>CC</sub> versus V<sub>CC</sub> curves. The supply current is inversely proportional to temperature and varies no more than 1mA between 25°C and either temperature extreme. The change is 0.1% per °C over the range.

The recommended operating temperature ranges are air-mount specifications. Better heat-sinking benefits can be realized by mounting the SO and N package bodies against the PC board plane.



NE/SA5204

#### PC BOARD MOUNTING

In order to realize satisfactory mounting of the NE5204 to a PC board, certain techniques need to be utilized. The board must be double-sided with copper and all pins must be soldered to their respective areas (i.e., all GND and V<sub>CC</sub> pins on the package). The power supply should be decoupled with a capacitor as close to the V<sub>CC</sub> pins as possible, and an RF choke should be inserted between the supply and the device. Caution should be exercised in the connection of input and output pins. Standard microstrip should be observed wherever possible. There should be no solder bumps or burrs or any obstructions in the signal path to cause launching problems. The path should be as straight as possible and lead lengths as short as possible from the part to the cable connection. Another important consideration is that the input and output should be AC-coupled.

This is because at  $V_{\rm CC}$  = 6V, the input is approximately at 1V while the output is at 3.3V. The output must be decoupled into a low-impedance system, or the DC bias on the output of the amplifier will be loaded down, causing loss of output power. The easiest way to decouple the entire amplifier is by soldering a high-frequency chip capacitor directly to the input and output pins of the device. This circuit is shown in Figure 16. Follow these recommendations to get the best frequency response and noise immunity. The board design is as important as the integrated circuit design itself.

#### SCATTERING PARAMETERS

The primary specifications for the NE5204 are listed as S-parameters. S-parameters are measurements of incident and reflected currents and voltages between the source, am-



plifier, and load as well as transmission losses. The parameters for a two-port network are defined in Figure 17.



# NE/SA5204



Actual S-parameter measurements, using an HP network analyzer (model 8505A) and an HP S-parameter tester (models 8503A/B), are shown in Figure 18.

Values for Figure 20 are measured and specified in the data sheet to ease adaptation and comparison of the NE5204 to other high-frequency amplifiers. The most important parameter is  $S_{21}$ . It is defined as the square root of the power gain, and, in decibels, is equal to voltage gain as shown below:

$$Z_D = Z_{IN} = Z_{OUT} \text{ for the NE5204}$$

$$P_{IN} = \frac{V_{IN}^2}{Z_D} \stackrel{\bigcirc}{\smile} \frac{NE5204}{Z_D} \stackrel{\bigcirc}{\smile} P_{OUT} = \frac{V_{OUT}^2}{Z_D}$$

$$\therefore \frac{P_{OUT}}{P_{IN}} = \frac{\frac{V_{OUT}^2}{Z_D}}{\frac{V_{IN}^2}{Z_D}} = \frac{V_{OUT}^2}{V_{IN}^2} = P_{ID}$$

 $P_1 = V_1^2$ 

 $P_1$  = Insertion Power Gain  $V_1$  = Insertion Voltage Gain

Measured value for the NE5204 =  $|S_{21}|^2 = 100$ 

$$\begin{split} & ... P_{I} = \frac{P_{OUT}}{P_{IN}} = |S_{21}|^{2} = 100 \\ & \text{and} \ \, V_{I} = \frac{V_{OUT}}{V_{IN}} = \sqrt{P_{I}} = S_{21} = 10 \end{split}$$

In decibels:

 $P_{I(dB)} = 10Log |S_{21}|^2 = 20dB$ 

 $V_{I(dB)} = 20 \text{Log } S_{21} = 20 \text{dB}$ 

$$P_{I(dB)} = V_{I(dB)} = S_{21(dB)} = 20dB$$

Also measured on the same system are the respective voltage standing-wave ratios. These are shown in Figure 19. The VSWR can be seen to be below 1.5 across the entire operational frequency range.

Relationships exist between the input and output return losses and the voltage standing wave ratios. These relationships are as follows:

INPUT RETURN LOSS = 
$$S_{11}dB$$
  
 $S_{11}dB = 20Loq |S_{11}|$ 

OUTPUT RETURN LOSS = 
$$S_{22}dB$$
  
 $S_{22}dB = 20Log |S_{22}|$ 

INPUT VSWR = 
$$\frac{|1 + S_{11}|}{|1 - S_{11}|} \le 1.5$$

OUTPUT VSWR = 
$$\frac{|1 + S_{22}|}{|1 - S_{22}|} \le 1.5$$

# 1dB GAIN COMPRESSION AND SATURATED OUTPUT POWER

The 1dB gain compression is a measurement of the output power level where the small-signal insertion gain magnitude decreases 1dB from its low power value. The decrease is due to non-linearities in the amplifier, an indication of the point of transition between small-signal operation and the large-signal mode.

The saturated output power is a measure of the amplifier's ability to deliver power into an external load. It is the value of the amplifier's output power when the input is heavily over-driven. This includes the sum of the power in all harmonics.

# INTERMODULATION INTERCEPT

The intermodulation intercept is an expression of the low level linearity of the amplifier. The intermodulation ratio is the difference in dB between the fundamental output signal level and the generated distortion product level. The relationship between intercept and intermodulation ratio is illustrated in Figure

20, which shows product output levels plotted versus the level of the fundamental output for two equal strength output signals at different frequencies. The upper line shows the fundamental output plotted against itself with a 1dB to 1dB slope. The second and third order products lie below the fundamentals and exhibit a 2:1 and 3:1 slope, respectively.

The intercept point for either product is the intersection of the extensions of the product curve with the fundamental output.

The intercept point is determined by measuring the intermodulation ratio at a single output level and projecting along the appropriate product slope to the point of intersection with the fundamental. When the intercept point is known, the intermodulation ratio can be determined by the reverse process. The second-order IMR is equal to the difference between the second-order intercept and the fundamental output level. The third-order IMR is equal to twice the difference between the third-order intercept and the fundamental output level. These are expressed as:

$$IP_2 = P_{OUT} + IMR_2$$

$$IP_3 = P_{OUT} + IMR_3/2$$

where POUT is the power level in dBm of each of a pair of equal level fundamental output signals, IP2 and IP3 are the second- and thirdorder output intercepts in dBm, and IMR2 and IMR<sub>2</sub> are the second- and third- order intermodulation ratios in dB. The intermodulation intercept is an indicator of intermodulation performance only in the small-signal operating range of the amplifier. Above some output level which is below the 1dB compression point, the active device moves into largesignal operation. At this point, the intermodulation products no longer follow the straightline output slopes, and the intercept description is no longer valid. It is therefore important to measure IP2 and IP3 at output levels well below 1dB compression. One must be care-



a. Input VSWR vs Frequency

1.9 1.8 TA = 25°C 1.7 **OUTPUT VSWR** 1.6 1.5 1.4 1.3  $Z_{\Omega} = 75\Omega$ 1 2 Z<sub>O</sub> = 50Ω 1.1 1.0 8 102 FREQUENCY-MHz

b. Output VSWR vs Frequency

Figure 19. Input/Output VSWR vs Frequency

NE/SA5204

ful, however, not to select levels which are too low, because the test equipment may not be able to recover the signal from the noise. For the NE5204, an output level of –10.5dBm was chosen with fundamental frequencies of 100.000 and 100.01MHz, respectively.

# ADDITIONAL READING ON SCATTERING PARAMETERS

For more information regarding S-parameters, please refer to *High-Frequency Amplifiers*; by Ralph S. Carson of the University of Missouri, Rolla, Copyright 1985, published by John Wiley & Sons, Inc.

S-Parameter Techniques for Faster, More Accurate Network Design, HP App Note 95-1, Richard W. Anderson, 1967, HP Journal.

S-Parameter Design, HP App Note 154, 1972.



# **Signetics**

# NE/SA/SE5205 Wide-band High-Frequency Amplifier

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE/SA/SE5205 is a high-frequency amplifier with a fixed insertion gain of 20dB. The gain is flat to  $\pm$  0.5dB from DC to 450MHz, and the -3dB bandwidth is greater than 600MHz in the EC package. This performance makes the amplifier ideal for cable TV applications. For lower frequency applications, the part is also available in industrial standard dual inline and small outline packages. The NE/SA/SE5205 operates with a single supply of 6V, and only draws 24mA of supply current, which is much less than comparable hybrid parts. The noise figure is 4.8dB in a 75 $\Omega$  system and 6dB in a  $50\Omega$  system.

Until now, most RF or high-frequency designers had to settle for discrete or hybrid solutions to their amplification problems. Most of these solutions required trade-offs that the designer had to accept in order to use high-frequency gain stages. These include high-power consumption, large component count, transformers, large packages with heat sinks, and high part cost. The NE/SA/SE5205 solves these problems by incorporating a wide-band amplifier on a single monolithic chip.

The part is well matched to 50 or  $75\Omega$  input and output impedances. The Standing Wave Ratios in 50 and  $75\Omega$  systems do not exceed 1.5 on either the input or output from DC to the -3dB bandwidth limit.

Since the part is a small monolithic IC die, problems such as stray capacitance are minimized. The die size is small enough to fit into a very cost-effective 8-pin small-outline (SO) package to further reduce parasitic effects. A TO-46 metal can is also available that has a case connection for RF grounding which increases the –3dB frequency to 600MHz. The Cerdip package is hermetically sealed, and can operate over the full –55°C to +125°C range.

No external components are needed other than AC coupling capacitors because the NE/SA/SE5205 is internally compensated and matched to 50 and  $75\Omega$ . The amplifier has very good distortion specifications, with second and third-order intermodulation intercepts of +24dBm and +17dBm respectively at 100MHz.

The device is ideally suited for  $75\Omega$  cable television applications such as decoder boxes, satellite receiver/decoders, and front-end amplifiers for TV receivers. It is also useful for amplified solitters and antenna amplifiers.

The part is matched well for  $50\Omega$  test equipment such as signal generators, oscilloscopes, frequency counters and all kinds of signal analyzers. Other applications at  $50\Omega$  include mobile radio, CB radio and data/video transmission in fiber optics, as well as broad-band LANs and telecom systems. A gain greater than 20dB can be achieved by cascading additional NE/SA/SE5205s in series as required, without any degradation in amplifier stability.

#### **FEATURES**

- 600MHz bandwidth
- 20dB insertion gain
- 4.8dB (6dB) noise figure
   Z<sub>O</sub> = 75Ω (Z<sub>O</sub> = 50Ω)
- No external components required
- Input and output impedances matched to 50/75Ω systems
- Surface mount package available
- MIL-STD processing available

#### **APPLICATIONS**

- ullet 75 $\Omega$  cable TV decoder boxes
- Antenna amplifiers
- Amplified splitters
- Signal generators
- Frequency counters
- Oscilloscopes
- Signal analyzers
- Broad-band LANs
- Fiber-optics
- Modems
- Mobile radio
- Security systems
- Telecommunications

#### PIN CONFIGURATIONS



# NE/SA/SE5205

#### **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic SO  | 0 to +70°C        | NE5205D    |
| 4-Pin Metal can   | 0 to +70°C        | NE5205EC   |
| 8-Pin Cerdip      | 0 to +70°C        | NE5205FE   |
| 8-Pin Plastic DIP | 0 to +70°C        | NE5205N    |
| 8-Pin Plastic SO  | -40°C to +85°C    | SA5205D    |
| 8-Pin Plastic DIP | -40°C to +85°C    | SA5205N    |
| 8-Pin Cerdip      | -40°C to +85°C    | SA5205FE   |
| 8-Pin Cerdip      | -55°C to +125°C   | SE5205FE   |
| 8-Pin Plastic DIP | -55°C to +125°C   | SE5205N    |

#### **EQUIVALENT SCHEMATIC**



NE/SA/SE5205

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                                              | RATING                                | UNIT             |
|-------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------|
| V <sub>CC</sub>   | Supply voltage                                                                                                         | . 9                                   | V .              |
| V <sub>AC</sub>   | AC input voltage                                                                                                       | 5                                     | V <sub>P-P</sub> |
| T <sub>A</sub>    | Operating ambient temperature range<br>NE grade<br>SA grade<br>SE grade                                                | 0 to +70<br>-40 to +85<br>-55 to +125 | ိုင္             |
| P <sub>DMAX</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1, 2</sup> FE package N package D package EC package | 780<br>1160<br>780<br>1250            | mW<br>mW<br>mW   |

#### NOTES:

1. Derate above 25°C, at the following rates:

FE package at 6.2mW/°C

N package at 9.3mW/°C

D package at 6.2mW/°C

EC package at 10.0mW/°C

2. See "Power Dissipation Considerations" section.

DC ELECTRICAL CHARACTERISTICS at  $V_{CC}$  = 6V,  $Z_S$  =  $Z_L$  =  $Z_O$  = 50 $\Omega$  and  $T_A$  = 25°C, in all packages, unless otherwise specified.

|                |                                |                                |            | SE5205 |            | NI         | E/SA52 | :05        | UNIT     |
|----------------|--------------------------------|--------------------------------|------------|--------|------------|------------|--------|------------|----------|
| SYMBOL         | PARAMETER                      | TEST CONDITIONS                | Min        | Тур    | Max        | Min        | Тур    | Max        |          |
|                | Operating supply voltage range | Over temperature               | 5<br>5     |        | 6.5<br>6.5 | 5<br>5     |        | 8<br>8     | V<br>V   |
| lcc            | Supply current                 | Over temperature               | 20<br>19   | 24     | 30<br>31   | 20<br>19   | 24     | 30<br>31   | mA<br>mA |
| S21            | Insertion gain                 | f = 100MHz<br>Over temperature | 17<br>16.5 | 19     | 21<br>21.5 | 17<br>16.5 | 19     | 21<br>21.5 | dB       |
| S11            | Input return loss              | f = 100MHz D, N, FE            |            | 25     |            |            | 25     |            | dB       |
|                |                                | DC-f <sub>MAX</sub> D, N, FE   | 12         |        |            | 12         |        |            | dB       |
| S11            | Input return loss              | f = 100MHz EC package          |            |        |            |            | 24     |            | dB       |
|                | •                              | DC - f <sub>MAX</sub> EC       |            |        |            | 10         |        |            | dB       |
| S22            | Output return loss             | f = 100MHz D, N, FE            |            | 27     |            |            | 27     |            | dB       |
|                |                                | DC - f <sub>MAX</sub>          | 12         |        |            | 12         |        |            | dB       |
| S22            | Output return loss             | f = 100MHz EC package          |            |        |            |            | 26     |            | dB       |
|                |                                | DC - F <sub>MAX</sub>          |            |        |            | 10         |        |            | dB       |
| S12            | Isolation                      | f = 100MHz                     |            | -25    |            |            | -25    |            | dB       |
|                |                                | DC - f <sub>MAX</sub>          | -18        |        |            | -18        |        |            | dB       |
| t <sub>R</sub> | Rise time                      |                                |            | 5      |            |            | 5      |            | ps       |
|                | Propagation delay              |                                |            | 5      |            |            | 5      |            | ps       |

**DC ELECTRICAL CHARACTERISTICS** at  $V_{CC}=6V$ ,  $Z_S=Z_L=Z_O=50\Omega$  and  $T_A=25^{\circ}C$ , in all packages, unless otherwise specified.

| 0.44001          |                                                 |                 |     | SE5205 | N   |     |      |     |      |
|------------------|-------------------------------------------------|-----------------|-----|--------|-----|-----|------|-----|------|
| SYMBOL           | PARAMETER                                       | TEST CONDITIONS | Min | Тур    | Max | Min | Тур  | Max | UNIT |
| BW               | Bandwidth                                       | ± 0.5dB D, N    |     |        |     |     | 450  |     | MHz  |
| f <sub>MAX</sub> | Bandwidth                                       | ± 0.5dB EC      |     |        |     |     | 500  |     | MHz  |
| f <sub>MAX</sub> | Bandwidth                                       | ± 0.5dB FE      |     | 300    |     |     | 300  |     | MHz  |
| f <sub>MAX</sub> | Bandwidth                                       | -3dB D, N       |     |        |     | 550 |      |     | MHz  |
| f <sub>MAX</sub> | Bandwidth                                       | -3dB EC         |     |        |     | 600 |      |     | MHz  |
| f <sub>MAX</sub> | Bandwidth                                       | -3dB FE         | 400 |        |     | 400 |      |     | MHz  |
|                  | Noise figure (75 $\Omega$ )                     | f = 100MHz      |     | 4.8    |     |     | 4.8  |     | dB   |
|                  | Noise figure (50Ω)                              | f = 100MHz      |     | 6.0    |     |     | 6.0  |     | dB   |
|                  | Saturated output power                          | f = 100MHz      |     | +7.0   |     |     | +7.0 |     | dBm  |
|                  | 1dB gain compression                            | f = 100MHz      |     | +4.0   |     |     | +4.0 |     | dBm  |
|                  | Third-order intermodulation intercept (output)  | f = 100MHz      |     | +17    |     |     | +17  |     | dBm  |
|                  | Second-order intermodulation intercept (output) | f = 100MHz      |     | +24    |     |     | +24  |     | dBm  |





























#### THEORY OF OPERATION

The design is based on the use of multiple feedback loops to provide wide-band gain together with good noise figure and terminal impedance matches. Referring to the circuit schematic in Figure 15, the gain is set primarily by the equation:

$$\frac{V_{OUT}}{V_{IN}} = (R_{F1} + R_{E1})/R_{E1}$$
 (1)

which is series-shunt feedback. There is also shunt-series feedback due to  $R_{\rm F2}$  and  $R_{\rm E2}$  which aids in producing wideband terminal impedances without the need for low value input shunting resistors that would degrade the noise figure. For optimum noise performance,  $R_{\rm E1}$  and the base resistance of  $Q_1$  are kept as low as possible while  $R_{\rm F2}$  is maximized.

The noise figure is given by the following equation:

NF =
10 Log 
$$\left\{ 1 + \frac{\left[ r_b + R_{E1} + \frac{KT}{2ql_{C1}} \right]}{R_0} \right\} dB$$
 (2)

where I<sub>C1</sub> = 5.5mA, R<sub>E1</sub> =  $12\Omega$ , r<sub>b</sub> =  $130\Omega$ , KT/q = 26mV at  $25^{\circ}\text{C}$  and R<sub>0</sub> = 50 for a  $50\Omega$  system and 75 for a  $75\Omega$  system.

The DC input voltage level V<sub>IN</sub> can be determined by the equation:

$$V_{IN} = V_{BE1} + (I_{C1} + I_{C3}) R_{E1}$$

where R<sub>E1</sub> = 12 $\Omega$ , V<sub>BE</sub> = 0.8V, I<sub>C1</sub> = 5mA and I<sub>C3</sub> = 7mA (currents rated at V<sub>CC</sub> = 6V).

Under the above conditions,  $V_{\text{IN}}$  is approximately equal to 1V.

Level shifting is achieved by emitter-follower  $Q_3$  and diode  $Q_4$  which provide shunt feedback to the emitter of  $Q_1$  via  $R_{F1}$ . The use of an emitter-follower buffer in this feedback loop essentially eliminates problems of shunt feedback loading on the output. The value of  $R_{F1} = 140\Omega$  is chosen to give the desired nominal gain. The DC output voltage  $V_{OUT}$  can be determined by:

$$V_{OUT} = V_{CC} - (I_{C2} + I_{C6})R2,$$
 (4)

where  $V_{CC}$  = 6V,  $R_2$  = 225 $\Omega$ ,  $I_{C2}$  = 7mA and  $I_{C6}$  = 5mA.

From here it can be seen that the output voltage is approximately 3.3V to give relatively equal positive and negative output swings. Diode  $Q_5$  is included for bias purposes to allow direct coupling of  $R_{\rm F2}$  to the base of  $Q_1$ . The dual feedback loops stabilize the DC operating point of the amplifier.

The output stage is a Darlington pair ( $Q_6$  and  $Q_2$ ) which increases the DC bias voltage on the input stage ( $Q_1$ ) to a more desirable value, and also increases the feedback loop gain. Resistor  $R_0$  optimizes the output VSWR (Voltage Standing Wave Ratio). Inductors  $L_1$  and  $L_2$  are bondwire and lead inductances which are roughly 3nH. These improve the high-frequency impedance matches at input and output by partially resonating with 0.5pF of pad and package capacitance.

# POWER DISSIPATION CONSIDERATIONS

When using the part at elevated temperature, the engineer should consider the power dissipation capabilities of each package.

At the nominal supply voltage of 6V, the typical supply current is 25mA (30mA Max). For operation at supply voltages other than 6V, see Figure 1 for  $I_{\rm CC}$  versus  $V_{\rm CC}$  curves. The supply current is inversely proportional to temperature and varies no more than 1mA between 25°C and either temperature extreme. The change is 0.1% per °C over the range.

The recommended operating temperature ranges are air-mount specifications. Better heat sinking benefits can be realized by mounting the D and EC package body against the PC board plane.



## NE/SA/SE5205

#### PC BOARD MOUNTING

In order to realize satisfactory mounting of the NE5205 to a PC board, certain techniques need to be utilized. The board must be double-sided with copper and all pins must be soldered to their respective areas (i.e., all GND and V<sub>CC</sub> pins on the SO package). In addition, if the EC package is used, the case should be soldered to the ground plane. The power supply should be decoupled with a capacitor as close to the V<sub>CC</sub> pins as possible and an RF choke should be inserted between the supply and the device. Caution should be exercised in the connection of input and output pins. Standard microstrip should be observed wherever possible. There should be no solder bumps or burrs or any obstructions in the signal path to cause launching problems. The path should be as straight as possible and lead lengths as short as possible from the part to the cable connection. Another important consideration is that the

input and output should be AC coupled. This is because at  $V_{\rm CC}=6V$ , the input is approximately at 1V while the output is at 3.3V. The output must be decoupled into a low impedance system or the DC bias on the output of the amplifier will be loaded down causing loss of output power. The easiest way to decouple the entire amplifier is by soldering a high frequency chip capacitor directly to the input and output pins of the device. This circuit is shown in Figure 16. Follow these recommendations to get the best frequency response and noise immunity. The board design is as important as the integrated circuit design itself

#### SCATTERING PARAMETERS

The primary specifications for the NE/SA/ SE5205 are listed as S-parameters. S-parameters are measurements of incident and reflected currents and voltages between the source, amplifier and load as well as transmission losses. The parameters for a two-port network are defined in Figure 17.



Figure 16. Circuit Schematic for Coupling and Power Supply Decoupling





Actual S-parameter measurements using an HP network analyzer (model 8505A) and an HP S-parameter tester (models 8503A/B) are shown in Figure 18.

Values for the figures below are measured and specified in the data sheet to ease adaptation and comparison of the NE/SA/SE5205 to other high-frequency amplifiers.



# NE/SA/SE5205

The most important parameter is  $S_{21}$ . It is defined as the square root of the power gain, and, in decibels, is equal to voltage gain as shown below:

$$Z_D = Z_{IN} = Z_{OUT}$$
 for the NE/SA/SE5205  
 $P_{IN} = \frac{V_{IN}^2}{Z_D} \stackrel{\bigcirc}{\bigcirc} \frac{NE/SA/}{SE5205} \stackrel{\bigcirc}{\bigcirc} \frac{V_{OUT}^2}{Z_D}$ 

$$\frac{P_{OUT}}{P_{IN}} = \frac{\frac{V_{OUT}^2}{Z_D}}{\frac{V_{IN}^2}{Z_D}} = \frac{V_{OUT}^2}{V_{IN}^2} = P$$

$$P_I = V_I^2$$

P<sub>I</sub> = Insertion Power Gain

Vi = Insertion Voltage Gain

Measured value for the NE/SA/SE5205 =  $|S_{21}|^2 = 100$ 

$$\therefore \ P_{I} = \frac{P_{OUT}}{P_{IN}} = |S_{21}|^{2} = 100$$
 and  $V_{I} = \frac{V_{OUT}}{V_{IN}} = \sqrt{|P_{I}|} = S_{21} = 10$ 

In decibels:

$$P_{I(dB)} = 10 \text{ Log } |S_{21}|^2 = 20dB$$
  
 $V_{I(dB)} = 20 \text{ Log } S_{21} = 20dB$ 

$$P_{I(dB)} = V_{I(dB)} = S_{21(dB)} = 20dB$$

Also measured on the same system are the respective voltage standing wave ratios. These are shown in Figure 19. The VSWR can be seen to be below 1.5 across the entire operational frequency range.

Relationships exist between the input and output return losses and the voltage standing wave ratios. These relationships are as follows:

INPUT RETURN LOSS =  $S_{11}dB$  $S_{11}dB = 20 \text{ Log } |S_{11}|$ 

OUTPUT RETURN LOSS =  $S_{22}dB$  $S_{22}dB = 20 \text{ Log } |S_{22}|$ 

INPUT VSWR = 
$$\frac{|1 + S_{11}|}{|1 - S_{11}|} \le 1.5$$

OUTPUT VSWR = 
$$\frac{|1 + S_{22}|}{|1 - S_{22}|} \le 1.5$$

# 1dB GAIN COMPRESSION AND SATURATED OUTPUT POWER

The 1dB gain compression is a measurement of the output power level where the small-signal insertion gain magnitude decreases 1dB from its low power value. The decrease is due to nonlinearities in the amplifier, an indication of the point of transition between small-signal operation and the large signal mode.

The saturated output power is a measure of the amplifier's ability to deliver power into an external load. It is the value of the amplifier's output power when the input is heavily over-driven. This includes the sum of the power in all harmonics.

# INTERMODULATION INTERCEPT TESTS

The intermodulation intercept is an expression of the low level linearity of the amplifier. The intermodulation ratio is the difference in dB between the fundamental output signal level and the generated distortion product level. The relationship between intercept and intermodulation ratio is illustrated in Figure 20, which shows product output levels plotted versus the level of the fundamental output for two equal strength output signals at different frequencies. The upper line shows the fundamental output plotted against itself with a 1dB

to 1dB slope. The second and third order products lie below the fundamentals and exhibit a 2:1 and 3:1 slope, respectively.

The intercept point for either product is the intersection of the extensions of the product curve with the fundamental output.

The intercept point is determined by measuring the intermodulation ratio at a single output level and projecting along the appropriate product slope to the point of intersection with the fundamental. When the intercept point is known, the intermodulation ratio can be determined by the reverse process. The second order IMR is equal to the difference between the second order intercept and the fundamental output level. The third order IMR is equal to twice the difference between the third order intercept and the fundamental output level. These are expressed as:

$$IP_2 = P_{OUT} + IMR_2$$

$$IP_3 = P_{OUT} + IMR_3/2$$

where POUT is the power level in dBm of each of a pair of equal level fundamental output signals, IP2 and IP3 are the second and third order output intercepts in dBm, and IMR2 and IMR3 are the second and third order intermodulation ratios in dB. The intermodulation intercept is an indicator of intermodulation performance only in the small signal operating range of the amplifier. Above some output level which is below the 1dB compression point, the active device moves into largesignal operation. At this point the intermodulation products no longer follow the straight line output slopes, and the intercept description is no longer valid. It is therefore important to measure IP2 and IP3 at output levels well below 1dB compression. One must be careful, however, not to select too low levels because the test equipment may not be able to recover the signal from the noise. For the NE/SA/SE5205 we have chosen an output level of -10.5dBm with fundamental frequencies of 100.000 and 100.01MHz, respectively.





b. Output VSWR vs Frequency

Figure 19. Input/Output VSWR vs Frequency

# ADDITIONAL READING ON SCATTERING PARAMETERS

For more information regarding S-parameters, please refer to *High-Frequency Amplifiers* by Ralph S. Carson of the University of Missouri, Rolla, Copyright 1985; published by John Wiley & Sons, Inc.

"S-Parameter Techniques for Faster, More Accurate Network Design", HP App Note 95-1, Richard W. Anderson, 1967, HP Journal.

"S-Parameter Design", HP App Note 154, 1972.



# **Signetics**

# NE/SA604A High-Performance Low-Power FM IF System

**Preliminary Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE/SA604A is an improved monolithic low-power FM IF system incorporating two limiting intermediate frequency amplifiers, quadrature detector, muting, logarithmic received signal strength indicator, and voltage regulator. The NE/SA604A features higher IF bandwidth (25MHz) and temperature compensated RSSI and limiters permitting higher performance application compared with the NE/SA604. The NE/SA604A is available in a 16-lead dual-inline plastic and 16-lead SO (surface-mounted miniature package).

#### **FEATURES**

- Low-power consumption 3.3mA typical
- Temperature compensated logarithmic Received Signal Strength Indicator (RSSI) with a dynamic range in excess of 90dB

# Two audio outputs – muted and unmuted

- Low external component count; suitable for crystal/ceramic filters
- Excellent sensitivity: 1.5μV across input pins (0.22μV into 50Ω matching network) for 12dB SINAD (Signal to Noise and Distortion ratio) at 455kHz
- SA604A meets cellular radio specifications

#### **APPLICATIONS**

- Cellular Radio FM IF
- High performance communications receivers
- Intermediate frequency amplification and detection up to 21MHz
- RF level meter
- Spectrum analyzer
- Instrumentation
- FSK and ASK data receivers

#### PIN CONFIGURATION



#### **BLOCK DIAGRAM**



NE/SA604A

#### **ORDERING INFORMATION**

| DESCRIPTION                                               | TEMPERATURE RANGE | ORDER CODE |
|-----------------------------------------------------------|-------------------|------------|
| 16-Pin Plastic DIP                                        | 0 to +70°C        | NE604AN    |
| 16-Pin Plastic SO (Surface-<br>mounted miniature package) | 0 to +70°C        | NE604AD    |
| 16-Pin Plastic DIP                                        | -40 to +85°C      | SA604AN    |
| 16-Pin Plastic SO (Surface-<br>mounted miniature package) | -40 to +85°C      | SA604AD    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                                 | RATING                | UNIT |
|------------------|-------------------------------------------|-----------------------|------|
| Vcc              | Maximum operating voltage                 | 9                     | ٧    |
| T <sub>STG</sub> | Storage temperature                       | -65 to +150           | °C   |
| T <sub>A</sub>   | Operating temperature<br>NE604A<br>SA604A | 0 to 70<br>-40 to +85 | င့   |

## DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C; $V_{CC} = +6V$ unless otherwise stated

| avarac: | PARAMETER                              | TEST       | NE604A |     |     | - : |     |     |        |
|---------|----------------------------------------|------------|--------|-----|-----|-----|-----|-----|--------|
| SYMBOL  |                                        | CONDITIONS | Min    | Тур | Max | Min | Тур | Max | UNIT   |
|         | Power supply voltage range             |            | 4.5    |     | 8.0 | 4.5 |     | 8.0 | ٧      |
|         | DC current drain                       |            | 2.5    | 3.3 | 4.0 | 2.5 | 3.3 | 4.0 | mA     |
|         | Mute switch input threshold (on) (off) |            | 1.7    |     | 1.0 | 1.7 |     | 1.0 | V<br>V |

NE/SA604A

AC ELECTRICAL CHARACTERISTICS Typical reading at  $T_A = 25^{\circ}C$ ;  $V_{CC} = +6V$  unless otherwise stated. IF frequency = 455kHz; IF level = -47dBm; FM modulation = 1kHz with ± 8kHz peak deviation. Audio output with C-message weighted filter and de-emphasis capacitor. Test circuit Figure 1. The parameters listed below are tested using automatic test equipment to assure consistent electrical characteristics. The limits do not represent the ultimate performance limits of the device. Use of an optimized RF layout will improve many of the listed parameters.

|        |                                 | TEST                        |      | NE604A |     |      | SA604A |     |                   |
|--------|---------------------------------|-----------------------------|------|--------|-----|------|--------|-----|-------------------|
| SYMBOL | PARAMETER                       | CONDITIONS                  | Min  | Тур    | Max | Min  | Тур    | Max | UNIT              |
|        | Input limiting-3dB              | Test at Pin 16              |      | -92    |     |      | -92    |     | dBm/50 $\Omega$   |
|        | AM rejection                    | 80% AM 1kHz                 | 30   | 34     |     | 30   | 34     |     | dB                |
|        | Recovered audio level           | 15nF de-emphasis            | 110  | 175    | 250 | 80   | 175    | 260 | mV <sub>rms</sub> |
|        | Recovered audio level           | 150pF de-emphasis           |      | 530    |     |      | 530    |     | mV <sub>rms</sub> |
|        | SINAD sensitivity               | RF level -97dBm             |      | 16     |     |      | 16     |     | dB                |
|        | THD                             |                             | -35  | -42    |     | -34  | -42    |     | dB                |
|        | Signal-to-noise ratio           | No modulation for noise     |      | 73     |     |      | 73     |     | dB                |
|        |                                 | RF level = -118dBm          | 0    | 160    | 550 | 0    | 160    | 650 | mV                |
|        | RSSI output1                    | RF level = -68dBm           | 2.0  | 2.65   | 3.0 | 1.09 | 2.65   | 3.1 | V                 |
|        |                                 | RF level = -18dBm           | 4.1  | 4.85   | 5.5 | 4.0  | 4.85   | 5.6 | V                 |
|        | RSSI range                      | R <sub>4</sub> = 100k Pin 5 |      | 90     |     |      | 90     |     | dB                |
|        | RSSI accuracy                   | R <sub>4</sub> = 100k Pin 5 |      | ± 1.5  |     |      | ± 1.5  |     | dB                |
|        | IF input impedance              |                             | 1.4  | 1.6    |     | 1.4  | 1.6    |     | kΩ                |
|        | IF output impedance             |                             | 0.85 | 1.0    |     | 0.85 | 1.0    |     | kΩ                |
|        | Limiter input impedance         |                             | 1.4  | 1.6    |     | 1.4  | 1.6    |     | kΩ                |
|        | Unmuted audio output resistance |                             |      | 58     |     |      | 58     |     | kΩ                |
|        | Muted audio output resistance   |                             |      | 58     |     |      | 58     |     | Ω                 |

#### NOTE:

NE604(50) -97dBm

NE604A (1.5k)/NE605 (1.5k)

-47dBm

-118dBm

+ 3 dBm

-68dBm -18dBm

<sup>1.</sup> NE604 data sheets refer to power at  $50\Omega$  input termination; about 21dB less power actually enters the internal 1.5k input.

<sup>2.</sup> The NE605 and NE604A are both derived from the same basic die. The NE605 performance plot NE604A.

## NE/SA604A



## NE/SA604A



#### CIRCUIT DESCRIPTION

The NE/SA604A is a very high gain, high frequency device. Correct operation is not possible if good RF layout and gain stage practices are not used. The NE/SA604A can not be evaluated independent of circuit, components, and board layout. A physicial layout which correlates to the electrical limits is shown in Figure 1. The configuration can be used as the basis for production layout.

The NE/SA604A is an IF signal processing system suitable for IF frequencies as high as 21.4MHz. The device consists of two limiting amplifiers, quadrature detector, direct audio output, muted audio output, and signal strength indicator (with log output characteristic). The sub-systems are shown in Figure 2. A typical application with 45MHz input and 455kHz IF is shown in Figure 3.

#### IF AMPLIFIERS

The IF amplifier section consists of two log-limiting stages. The first consists of two differential amplifiers with 39dB of gain and a small signal bandwidth of 41MHz (when driven from a  $50\Omega$  source). The output of the first limiter is a low impedance emitter follower with  $1k\Omega$  of equivalent series resistance. The second limiting stage consists of three differential amplifiers with a gain of 62dB and a small signal AC bandwidth of 28MHz. The outputs of the final differential stage are buffered to the internal quadrature detector. One of the outputs is available at Pin 9 to drive an external quadrature capacitor and L/C quadrature tank.

Both of the limiting amplifier stages are DC biased using feedback. The buffered output of the final differential amplifier is fed back to the input through  $42k\Omega$  resistors. As shown in Figure 2 the input impedance is established

for each stage by tapping one of the feedback resistors 1.6k $\Omega$  from the input. This requires one additional decoupling capacitor from the tap point to ground.

Because of the very high gain, bankwidth and input impedance of the limiters, there is a very real potential for instability at IF frequencies above 455kHz. The basic phenomenon is shown in Figure 6. Distributed feedback (capacitance, inductance and radiated fields) forms a divider from the output of the limiters back to the inputs (including the RF input). If this feedback divider does not cause attenuation greater than the gain of the forward path, then oscillation or low level regeneration is likely. If regeneration occurs, two symptoms may be present; (1)The RSSI output will be high with no signal input (should nominally be 250mV or lower), and (2) the demodulated output will demonstrate a threshold. Above a certain input level, the limited signal will begin

## NE/SA604A





to dominate the regeneration, and the demodulator will begin to operate in a "normal" manner. There are three primary ways to deal with regeneration: (1) Minimize the feedback by gain stage isolation, (2) lower the stage input impedances, thus increasing the feedback

attenuation factor, and (3) reduce the gain. Gain reduction can effectively be accomplished by adding attenuation between stages. This can also lower the input impedance if well planned. Examples of impedance/gain adjustment are shown in Figure 7. Reduce gain will result in reduced limiting sensitivity.

A feature of the NE604A IF amplifiers, which is not specified, is low phase shift. The NE604A is fabricated with a 10GHz process with very small collector capacitance. It is advantageous in some applications that the phase shift changes only a few degrees over a wide range of signal input amplitudes. Additional information will be provided in the upcoming product specification (this is a preliminary specification) when characterization is complete.

# NE/SA604A





#### **Stability Considerations**

The high gain and bandwidth of the NE604A in combination with its very low currents permit circuit implementation with superior performance. However, stability must be maintained and, to do that, every possible feedback mechanism must be addressed. These mechanisms are: 1) Supply lines and grounds, 2) stray layout inductances and capacitances, 3) radiated fields, and 4) phase shift. As the system IF increases, so must the attention to fields and strays. However, ground and supply loops cannot be overlooked, especially at lower frequencies. Even at 455kHz, using the test layout in Figure 1, instability will occur if the supply line is not decoupled with two high quality RF capacitors, a 0.1 µF monolithic right at the V<sub>cc</sub> pin, and a 6.8 µF tantalum on the supply line. An electrolytic is not an adequate substitute. At 10.7MHz, a 1µF tantalum has proven acceptible with this layout. Every layout must be evaluated on its own merit, don't underestimate the importance of good supply bypass.

At 455kHz, if the layout of Figure 1 or one substantially similar is used, it is possible to

directly connect ceramic filters to the input and between limiter stages with no special consideration. At frequencies above 2MHz, some input impedance reduction is usually necessary. Figure 7 demonstrates a practical means.

As illustrated in Figure 8, 430 $\Omega$  external resistors are applied in parallel to the internal 1.6k $\Omega$  load resistors, thus presenting approximately 330 $\Omega$  to the filters. The input filter is a crystal type for narrow-band selectivity. The filter is terminated with a tank which transforms to 330 $\Omega$ . The interstage filter is a ceramic type which doesn't contribute to system selectivity, but does suppress wideband noise and stray signal pickup. In wideband 10.7MHz IFs the input filter can also be ceramic, directly connected to Pin 16.

In some products it may be impractical to utilize shielding, but this mechanism may be appropriate to 10.7MHz and 21.4MHz IF. One of the benefits of low current is lower radiated field strength, but lower does not mean non-existent. A spectrum analyzer with an active probe will clearly show IF energy with the probe held in the proximity of the second

4-197

limiter output or quadrature coil. No specific recommendations are provided, but mechanical shielding should be considered if layout, bypass, and input impedance reduction do not solve a stubborn instability.

The final stability consideration is phase shift. The phase shift of the limiters is very low, but there is phase shift contribution from the quadrature tank and the filters. Most filters demonstrate a large phase shift across their passband (especially at the edges). If the quadrature detector is tuned to the edge of the filter passband, the combined filter and quadrature phase shift can aggravate stability. This is not usually a problem, but should be kept in mind.

#### **Quadrature Detector**

Figure 5 shows an equivalent circuit of the NE604A quadrature detector. It is a multiplier cell similar to a mixer stage. Instead of mixing two different frequencies, it mixes two signals of common frequency but different phase. Internal to the device, a constant amplitude (limited) signal is differentially applied to the lower port of the multiplier. The same signal is applied single ended to an external capacitor at Pin 9. There is a 90° phase shift across the phase shift across the plates of this capacitor, with the phase shifted signal applied to the upper port of the multipler at Pin 8. A quadrature tank (parallel L/C network) permits frequency selective phase shifting at the IF frequency. This quadrature tank must be returned to ground through a DC blocking capacitor.

# NE/SA604A





### NE/SA604A



The loaded Q of the quadrature tank impacts three fundamental aspects of the detector: Distortion, maximum modulated peak deviation, and audio output amplitude. Typical quadrature curves are illustrated in Figure 10. The phase angle translates to a shift in the multiplier output voltage.

Thus a small deviation gives a large output with a high Q tank. However, as the deviation from resonance increases, the nonlinearity of the curve increases (distortion), and, with too much deviation, the signal will be outside the quadrature region (limiting the peak deviation which can be demodulated). If the same peak deviation is applied to a lower Q tank, the deviation will remain in a region of the curve which is more linear (less distortion), but creates a smaller phase angle (smaller output amplitude). Thus the Q of the quadrature tank must be tailored to the design. Basic equations and an example for determining Q are shown below. This explanation includes first order effects only.

#### Frequency Discriminator Design **Equations for NE604A**

$$V_{O} = \frac{C_{S}}{C_{P} + C_{S}} \cdot$$

$$\frac{1}{1 + \frac{\omega_{1}}{C_{P}} + \left(\frac{\omega_{1}}{C_{P}}\right)^{2}} \cdot V_{N}$$
(1a)

where 
$$\omega_1 = \frac{1}{\sqrt{1/(c_1 + c_2)}}$$
 (1b)

$$Q_1 = R (C_P + C_S) \omega_1$$
 (1c)

From the above equation, the phase shift between nodes 1 and 2, or the phase across C<sub>3</sub> will be:

$$\phi = \angle V_{O} - \angle V_{N} = tg^{-1} \left[ \frac{\frac{\omega_{1}}{Q_{1}\omega}}{1 - \left(\frac{\omega_{1}}{\omega}\right)^{2}} \right] (2)$$

Figure 10. Is the plot of  $\phi$  vs  $\left(\frac{\omega}{\omega}\right)$ 

It is notable that at  $\omega = \omega_1$ , the phase

shift is  $\frac{\pi}{2}$  and the response is close to

a straight line with a slope of

$$\frac{\Delta\phi}{\Delta\omega} = \frac{2Q_1}{\omega_1}$$

The signal Vo would have a phase shift

of 
$$\left[\frac{\pi}{2} - \left(\frac{2Q_1}{\omega_1}\right)\omega\right]$$
 with respect to the V<sub>IN</sub>.

If 
$$V_{IN} = A \sin \omega t$$
 (3)

→V<sub>O</sub> = A 
$$\operatorname{Sin}\left[\omega t + \frac{\pi}{2} - \left(\frac{2Q_1}{\omega_1}\right)\omega\right]$$

Multiplying the two signals in the mixer, and low pass filtering yields:

$$V_{IN} \cdot V_{O} = A^{2} \sin \omega t$$

$$Sin \left[ \omega t + \frac{\pi}{2} - \left( \frac{2Q_{1}}{\omega_{1}} \right) \omega \right]$$
(4)

after low pass filtering
$$V_{OUT} = \frac{1}{2} A^2$$
(5)

$$\cos \left[ \frac{\pi}{2} - \left( \frac{2Q_1}{\omega_1} \right) \omega \right] = \frac{1}{2} A^2 \sin \left( \frac{2Q_1}{\omega_1} \right) \omega$$

$$V_{\mathsf{OUT}}^{\alpha} \, 2\mathsf{Q}_1\!\!\left(\frac{\omega}{\omega_1}\right) = \left[2\mathsf{Q}_1\!\!\left(\frac{\omega_1 + \Delta\omega}{\omega_1}\right)\right]\!\!\left(6\right)$$

For 
$$\frac{2Q_1\omega}{\omega_1} << \frac{\pi}{2}$$

Which is the discriminated FM output.

**NOTE:**  $\Delta\omega$  is the deviation frequency from the carrier  $\omega_1$ .

Ref. Krauss, Raab, Bastian; Solid State Radio Eng.; Wiley, 1980, p.311. Example: At 455kHz IF, with ±5kHz FM deviation. The max/min normalized frequency will be

$$\frac{455 \pm 5 \text{kHz}}{455} = 1.010 \text{ or } 0.990$$

Go to the  $\phi$  vs. normalized frequency curves (Figure 10) and draw a vertical

straight line at 
$$\left(\frac{\omega}{\omega_1}\right) = 1.01$$
.

The curves with Q = 100, Q = 40 are not linear, but Q = 20 and less shows better linearity for this application. Too small Q decreases the amplitude of the discrimination FM signal. (Eq.6)

The internal R of the 604A is 40k. From Eq. 1c, and then 1b, it results that

$$C_P + C_S = 174pF$$
 and  $L = 0.7mH$ .

A more exact analysis including the source resistance of the previous stage shows that there is a series and a parallel resonance in the phase detector tank. To make the parallel and series resonances close, and to get maximum attenuation of higher harmonics at 455kHz IF, we have found that a Cs = 10pF and Cp = 164pF (commercial values of 150pF or 180pF may be practical), will give the best results. A variable inductor which can be adjusted around 0.7mH, should be chosen and optimized for minimum distortion. (For 10.7MHz, a value of CS = 1pF is recommended.)

#### **Audio Outputs**

Two audio outputs are provided. Both are PNP current-to-voltage converters with 55kΩ nominal internal loads. The unmuted output is always active to permit the use of signaling tones in systems such as cellular radio. The other output can be muted with 70dB typical attenuation. The two outputs have an internal 180° phase difference.

The nominal frequency response of the audio outputs is 300kHz. This response can be increased with the addition of external resistors from the output pins to ground in parallel with the internal 55k resistors, thus lowering the output time constant. Since the output structure is a current-to-voltage converter (current is driven into the resistance, creating a voltage drop), adding external parallel resis-

## NE/SA604A

tance also has the effect of lowering the output audio amplitude and DC level.

This technique of audio bandwidth expansion can be effective in many applications such as SCA receivers and data transceivers. Because the two outputs have a 180° phase relationship. FSK demodulation can be accomplished by applying the two outputs differentially across the inputs of an op amp or comparator. Once the threshold of the reference frequency (or "no-signal" condition) has been established, the two outputs will shift in opposite directions (higher or lower output voltage) as the input frequency shifts. The output of the comparator will be the logical output. The choice of op amp or comparator will depend on the data rate. With high IF frequency (10 MHz and above), and wide IF bandwidth (L/C filters) data rates in excess of 4Mbaud are possible.

#### **RSSI**

The "received signal strength indicator", or RSSI, of the NE604A demonstrates monotonic logarithmic output over a range of 90dB. The signal strength output is derived from the summed stage currents in the limiting amplifiers. It is essentially independent of the IF frequency. Thus, unfiltered signals at the

limiter inputs, spurious products, or regenerated signals will manifest themselves as RSSI outputs. An RSSI output of greater than 250mV with no signal (or a very small signal) applied, is an indication of possible regeneration or oscillation.

In order to achieve optimum RSSI linearity, there must be a 12dB insertion loss between the first and second limiting amplifiers. With a typical 455kHz ceramic filter, there is a nominal 4dB insertion loss in the filter. An additional 6dB is lost in the interface between the filter and the input of the second limiter. A small amount of additional loss must be introduced with a typical ceramic filter. In the test circuit used for cellular radio applications (Figure 3) the optimum linearity was achieved with a  $5.1\Omega$  resistor from the output of the first limiter (Pin 14) to the input of the interstage filter. With this resistor from Pin 14 to the filter, sensitivity of 0.25 µV for 12dB SI-NAD was achieved. With the 3.6k $\Omega$  resistor, sensitivity was optimized at 0.22 µV for 12dB SINAD with minor change in the RSSI lineari-

Any application which requires optimized RSSI linearity, such as spectrum analyzers, cellular radio, and certain types of telemetry, will require careful attention to limiter interstage component selection. This will be espe-

cially true with high IF frequencies which require insertion loss or impedance reduction for stability.

At low frequencies the RSSI makes an excellent logarithmic AC voltmeter.

For data applications the RSSI is effective as an amplitude shift keyed (ASK) data slicer. If a comparator is applied to the RSSI and the threshold set slightly above the no signal level, when an inband signal is received the comparator will be sliced. Unlike FSK demodulation, the maximum data rate is somewhat limited. An internal capacitor limits the RSSI frequency response to about 100kHz. At high data rates the rise and fall times will not be symmetrical.

The RSSI output is a current-to-voltage converter similar to the audio outputs. However, an external resistor is required. With a 91k $\Omega$  resistor, the output characteristic is 0.5V for a 10dB change in the input amplitude.

#### **Additional Circuitry**

Internal to the NE604A are voltage and current regulators which have been temperature compensated to maintain the performance of the device over a wide temperature range. These regulators are not accessible to the user.



4-200

# **Signetics**

# AN1991 Audio Decibel Level Detector With Meter Driver

Application Note

#### **Linear Products**

Author: Robert J. Zavrel Jr.

#### DESCRIPTION

Although the NE604 was designed as an RF device intended for the cellular radio market, it has features which permit other design configurations. One of these features is the Received Signal Strength Indicator (RSSI). In a cellular radio, this function is necessary for continuous monitoring of the received signal strength by the radio's microcomputer. This circuit provides a logarithmic response proportional to the input signal level. The NE604 can provide this logarithmic response over an 80dB range up to a 15MHz operating frequency. This paper describes a technique which optimizes this useful function within the audio band.

A sensitive audio level indicator circuit can be constructed using two integrated circuits: the NE604 and NE532. This circuit draws very little power (less than 5mA with a single 6V power supply) making it ideal for portable battery operated equipment. The small size and low-power consumption belie the 80dB dynamic range and 10.5µV sensitivity.

The RSSI function requires a DC output voltage which is proportional to the  $\log_{10}$  of the input signal level. Thus a standard 0 – 5 voltmeter can be linearly calibrated in decibels over a single 80dB range. The entire circuit is composed of 9 capacitors and two resistors along with the two ICs. No tuning or calibration is required in a manufacturing setting.

The Audio Input vs Output Graph shows that the circuit is within 1.5dB tolerance over the 80dB range for audio frequencies from 100Hz to 10kHz. Higher audio levels can be measured by placing an attenuator ahead of the input capacitor. The input impedance is high (about 50k), so lower impedance terminations (50 or 600Ω) will not be affected by the input impedance. If very accurate tracking is required (<0.5dB accuracy), a 40 or 50dB segment can be "selected". A range switch can then be added with appropriate attenuators if more than 40 or 50dB dynamic range is required.





4-201

#### Audio Decibel Level Detector With Meter Driver

AN1991

There are two amplifier sections in the 604 with 2 and 3 stages in the first and second sections respectively. Each stage outputs a sample current to a summing circuit. The summing circuit has a current mirror which appears at Pin 5. This current is proportional to the  $\log_{10}$  of the input audio signal. A voltage is dropped across the 100k resistor by the current, and a  $0.1\mu F$  capacitor is used to bypass and filter the output signal. The 532 op amp is used as a buffer and meter driver, although a digital voltmeter could replace both the op amp and the meter shown. The rest of the capacitors are used for power supply and amplifier input bypassing.

The RC circuit between Pins 14 and 12 forms a low-pass filter which can be adjusted by changing the value of C1. Raising the capaci-

tance will lower the cut-off frequency and also lower the zero signal output resting voltage (about 0.6V). Lowering the capacitance value will have the opposite effect with some reduction in dynamic range, but will raise the frequency response. The  $2k\Omega$  resistor value provides the near-ideal inter-stage loss for maximum RSSI linearity. C2 can also be changed. The trade-off here is between output damping and ripple. Most analog and digital metering methods will tend to cancel the effects of small or moderate ripple voltages through integration, but high ripple voltages should be avoided.

A second op amp is used with an optional second filter. This filter has the advantage of a low impedance signal source by virtue of the first op amp. Again, a trade-off exists

between meter damping and ripple attenuation. If very low ripple and low damping are both required, a more complex active lowpass filter should be constructed.

Some applications of this circuit might include:

- 1. Portable acoustic analyzer
- 2. Microphone tester
- 3. Audio spectrum analyzer
- 4. VU meters
- 5. S-meter for direct conversion radio receiver
- 6. Audio dynamic range testers
- Audio analyzers (THD, noise, separation, response, etc.)

# **Signetics**

# AN1993 High Sensitivity Applications of Low-Power RF/IF Integrated Circuits

Application Note

#### Linear Products

#### **ABSTRACT**

This paper discusses four high sensitivity receivers and IF (Intermediate Frequency) strips which utilize intermediate frequencies of 10.7MHz or greater. Each circuit utilizes a low-power VHF mixer and high-performance low-power IF strip. The circuit configurations are

- 1. 45 or 49MHz to 10.7MHz narrow-band,
- 2. 90MHz to 21.4MHz narrowband,
- 3. 100MHz to 10.7MHz wideband, and
- 4. 152.2MHz to 10.7MHz narrowband.

Each circuit is presented with an explanation of component selection criteria, (to permit adaptation to other frequencies and bandwidths). Optional configurations for local oscillators and data demodulators are summarized.

#### INTRODUCTION

Traditionally, the use of 10.7MHz as an intermediate frequency has been an attractive means to accomplish reasonable image rejection in VHF/UHF receivers. However, applying significant gain at a high IF has required extensive gain stage isolation to avoid instability and very high current consumption to get adequate amplifier gain bandwidth. By enlightened application of two relatively new low power ICs, Signetics NE602 and NE604A, it is possible to build highly producible IF strips and receivers with input frequencies to several hundred megahertz, IF frequencies of 10.7 or 21.4MHz, and sensitivity less than  $2\mu V$  (in many cases less than  $1\mu V$ ). The Signetics new NE605 combines the function of the NE602 and the NE604A. All of the circuits described in this paper can also be implemented with the NE605. The NE602 and

NE604A were utilized for this paper to permit optimum gain stage isolation and filter location

#### THE BASICS

First let's look at why it is relevant to use a 10.7 or 21.4MHz intermediate frequency. 455kHz ceramic filters offer good selectivity and small size at a low price. Why use a higher IF? The fundamental premise for the answer to this question is that the receiver architecture is a hetrodyne type as shown in Figure 1.











A pre-selector (bandpass in this case) precedes a mixer and local oscillator. An IF filter follows the mixer. The IF filter is only supposed to pass the difference (or sum) of the

local oscillator (LO) frequency and the preselector frequency.

The reality is that there are always two frequencies which can combine with the LO: The pre-selector frequency and the "image" frequency. Figure 2 shows two hypothetical pre-selection curves. Both have 3dB bandwidths of 2MHz. This type of pre-selection is typical of consumer products such as cordless telephone and FM radio. Figure 2A shows the attenuation of a low side image with 10.7MHz. Figure 2B shows the very limited attenuation of the low side 455kHz image.

If the single conversion architecture of Figure 1 were implemented with a 455kHz IF, any interfering image would be received almost as well as the desired frequency. For this reason, dual conversion, as shown in Figure 3, has been popular.

In the application of Figure 3, the first IF must be high enough to permit the pre-selector to reject the images of the first mixer and must have a narrow enough bandwidth that the second mixer images and the intermod products due to the first mixer can be attenuated. There's more to it than that, but those are the basics. The multiple conversion hetrodyne works well, but, as Figure 3 suggests, compared to Figure 2 it is more complicated. Why, then, don't we use the approach of Figure 2?

#### THE PROBLEM

Historically there has been a problem: Stability! Commercially available integrated IF amplifiers have been limited to about 60dB of gain. Higher discrete gain was possible if each stage was carefully shielded and bypassed, but this can become a nightmare on a production line. With so little IF gain available, in order to receive signals of less than  $10\mu V$  it was necessary to add RF gain and this, in turn, meant that the mixer must have good large signal handling capability. The RF gain added expense, the high level mixer added expense, both added to the potential for instabilities, so the multiple conversion started looking good again.

But why is instability such a problem in a high gain high IF strip? There are three basic mechanisms. First, ground and the supply line are potentially feedback mechanisms from stage-to-stage in any amplifier. Second, output pins and external components create fields which radiate back to inputs. Third, layout capacitances become feedback mechanisms. Figure 4 shows the fields and capacitances symbolically.

If  $Z_{\text{F}}$  represents the impedance associated with the circuit feedback mechanisms (stray capacitances, inductances and radiated fields), and  $Z_{\text{IN}}$  is the equivalent input imped-

AN1993





ance, a divider is created. This divider must have an attenuation factor greater than the gain of the amplifier if the amplifier is to remain stable.

- ♦ If gain is increased, the input-to-output isolation factor must be increased.
- As the frequency of the signal or amplifier bandwidth increases, the impedance of the layout capacitance decreases thereby reducing the attenuation factor.

The layout capacitance is only part of the issue. In order for traditional 10.7MHz IF amplifiers to operate with reasonable gain

bandwidth, the amount of current in the amplifiers needed to be quite high. The CA3089 operates with 25mA of typical quiescent current. Any currents which are not perfectly differential must be carefully bypassed to ground. The higher the current, the more difficult the challenge. And limiter outputs and quadrature components make excellent field generators which add to the feedback scenario. The higher the current, the larger the field.

#### THE SOLUTION

The NE602 is a double balanced mixer suitable for input frequencies in excess of 500MHz. It draws 2.5mA of current. The NE604A is an IF strip with over 100dB of gain and a 25MHz small signal bandwidth. It draws 3.5mA of current. The circuits in this paper will demonstrate ways to take advantage of this low current and 75dB or more of the NE604A gain in receivers and IF strips that would not be possible with traditional integrated circuits. No special tricks are used, only good layout, impedance planning and gain distribution.

AN1993





Figure 8. Circuit Board Layout

#### THE MIXER

The NE602 is a low power VHF mixer with built-in oscillator. The equivalent circuit is shown in Figure 5. The basic attributes of this mixer include conversion gain to frequencies greater than 500MHz, a noise figure of 4.6dB @ 45MHz, and a built-in oscillator which can be used up to 200MHz. LO can be injected.

For best performance with any mixer, the interface must be correct. The input impedance of the NE602 is high, typically  $3k\Omega$  in parallel with 3pF. This is not an easy match from  $50\Omega$ . In each of the examples which follow, an equivalent 50:1.5k match was used. This compromise of noise, loss, and match yielded good results. It can be improved upon. Match to crystal filters will require special attention, but will not be given focus in this paper.

This oscillator is a single transistor with an internal emitter follower driving the mixer. For best mixer performance, the LO level needs to be approximately 220mV<sub>RMS</sub> at the base of the oscillator transistor (Pin 6). A number of oscillator configurations are presented at the end of this paper. In each of the prototypes for this paper, the LO source was a signal generator. Thus, a  $51\Omega$  resistor was used to terminate the signal generator. The LO is then coupled to the mixer through a DC blocking capacitor. The signal generator is set for 0dBm. The impedance at the LO input (Pin 6) is approximately  $20k\Omega$ . Thus, required power is very low, but 0dBm across  $51\Omega$ does provide the necessary 220mV<sub>RMS</sub>.

The outputs of the NE602 are loaded with  $1.5 \mathrm{k}\Omega$  internal resistors. This makes interface to 455kHz ceramic filters very easy. Other filter types will be addressed in the examples.

#### THE IF STRIP

The basic functions of the NE604A are ordinary at first glance: Limiting IF, quadrature detector, signal strength meter, and mute switch. However, the performance of each of these blocks is superb. The IF has 100dB of gain and 25MHz bandwidth. This feature will be exploited in the examples. The signal strength indicator has a 90dB log output characteristic with very good linearity. There are two audio outputs with greater than 300kHz bandwidth (one can be muted greater than 70dB). The total supply current is typically 3.5mA. This is the other factor which permits high gain and high IF.

Figure 6 shows an equivalent circuit of the NE604A. Each of the IF amplifiers has a  $1.6 k\Omega$  input impedance. The input impedance is achieved by splitting a DC feedback bias resistor. The input impedance will be manipulated in each of the examples to aid stability.

#### **BASIC CONSIDERATIONS**

In each of the circuits presented, a common layout and system methodology is used. The basic circuit is shown symbolically in Figure 7.

At the input, a frequency selective transformation from  $50\Omega$  to  $1.5k\Omega$  permits analysis of the circuit with an RF signal generator. A second generator provides LO. This generator second generator provides LO. This generator is terminated with a 51 $\Omega$  resistor. The output of the mixer and the input of the first limiter are both high impedance (1.5 $\Omega$  nominal). As indicated previously, the input impedance of the limiter must be low enough to attenuate feedback signals. So, the input impedance of the first limiter is modified with an external resistor. In most of the examples, a 430 $\Omega$  external resistor was used to create a 330 $\Omega$  input impedance (430//1.5k $\Omega$ ). The first IF filter is thus designed to present 1.5k $\Omega$ to the mixer and  $330\Omega$  to the first limiter.

The same basic treatment was used between the first and second limiters. However, in each of the 10.7MHz examples, this interstage filter is not an L/C tank; it is a ceramic filter. This will be explained in the first example.

After the second limiter, a conventional quadrature detector demodulates the FM or FSK information from the carrier and a simple low pass filter completes the demodulation process at the audio outputs.

AN1993









As mentioned, a single layout was used for each of the examples. The board artwork is shown in Figure 8. Special attention was given to: (1) Creating a maximum amount of ground plane with connection of the component side and solder side ground at locations all over the board; (2) careful attention was given to keeping a ground ring around each of the gain stages. The objective was to provide a shunt path to ground for any stray signal which might feed back to an input; (3) leads were kept short and relatively wide to minimize the potential for them to radiate or pick up stray signals; finally (and very important), (4) RF bypass was done as close as possible to supply pins and inputs, with a good ( $10\mu F$ ) tantalum capacitor completing the system bypass.

# EXAMPLE: 45MHz to 10.7MHz NARROWBAND

As a first example, consider conversion from 45MHz to 10.7MHz. There are commercially available filters for both frequencies so this is a realistic combination for a second IF in a UHF receiver. This circuit can also be applied to cordless telephone or short range communications at 46 or 49MHz. The circuit is shown in Figure 9.

The 10.7MHz filter chosen is a type commonly available for 25kHz channel spacing. It has a 3dB bandwidth of 15kHz and a termination requirement of  $3k\Omega/2pF$ . To present  $3k\Omega$  to



the input side of the filter, a 1.5k $\Omega$  resistor was used between the NE602 output (which

has a 1.5k  $\!\Omega$  impedance) and the filter. Layout capacitance was close enough to 2pF that no

AN1993



adjustment was necessary. This series-resistance approach introduces an insertion loss which degrades the sensitivity, but it has the benefit of simplicity.

The secondary side of the crystal filter is terminated with a 10.7MHz tuned tank. The capacitor of the tank is tapped to create a transformer with the ratio for 3k:330. With the Addition of the  $430\Omega$  resistor in parallel with the NE604A 1.6k $\Omega$  internal input resistor, the correct component of resistive termination is presented to the crystal filter. The inductor of the tuned load is adjusted off resonance enough to provide the 2pF capacitance needed. (Actual means of adjustment was for best audio during alignment).

If appropriate or necessary for sensitivity, the same type of tuned termination used for the secondary side of the crystal filter can also be used between the NE602 and the filter. If this is desired, the capacitors should be ratioed for 1.5k:3k. Alignment is more complex with tuned termination on both sides of the filter. This approach is demonstrated in the fourth example.

A ceramic filter is used between the first and second limiters. It is directly connected between the output of the first limiter and the input of the second limiter. Ceramic filters act much like ceramic capacitors, so direct connection between two circuit nodes with different DC levels is acceptable. At the input to



the second limiter, the impedance is again reduced by the addition of a  $430\Omega$  external

resistor in parallel with the internal 1.6k $\Omega$  input load resistor. This presents the 330 $\Omega$ 

AN1993



termination to the ceramic filter which the manufacturers recommend.

On the input side of the ceramic filter, no attempt was made to create a match. The output impedance of the first limiter is nominally  $1k\Omega$ . Crystal filters are tremendously sensitive to correct match. Ceramic filters are relatively forgiving. A review of the manufacturers' data shows that the attenuation factor in the passband is affected with improper match, but the degree of change is small and the passband stays centered. Since the principal selectivity for this application is from the crystal filter at the input of the first limiter, the interstage ceramic filter only has to suppress wideband noise. The first filter's passband is right in the center of the ceramic filter passband. (The crystal filter passband is less than 10% of the ceramic filter passband). This passband relationship is illustrated in Figure

After the second limiter, demodulation is accomplished in the quadrature detector. Quadrature criteria is not the topic of this paper, but it is noteworthy that the choice of loaded Q will affect performance. The NE604A is specified at 455kHz using a quadrature capacitor of 10pF and a tuning capacitor of 180pF. (180pF gives a loaded Q of 20 at 455kHz). A careful look at the quadrature equations (Ref 3.) suggests that at 10.7MHz a value of about 1pF should be substituted for the 10pF at 455kHz.



The performance of this circuit is presented in Figure 11. The – 12dB SINAD (ratio of Signal to Noise And Distortion) was achieved with a 0.6μV input.

# EXAMPLE: 90MHz to 21.4MHz NARROWBAND

This second example, like the first, used two frequencies which could represent the intermediate frequencies of a UHF receiver. This circuit can also be applied to VHF single conversion receivers if the sensitivity is appropriate. The circuit is shown in Figure 12.

AN1993

Most of the fundamentals are the same as explained in the first example. The 21.4MHz crystal filter has a 1.5kΩ/2pF termination requirement so direct connection to the output of the NE602 is possible. With strays there is probably more than 2pF in this circuit. but the performance is good nonetheless. The output of the crystal filter is terminated with a tuned impedance-step-down transformer as in the previous example. Interstage filtering is accomplished with a 1kΩ:330 stepdown ratio. (Remember, the output of the first limiter is  $1k\Omega$  and a  $430\Omega$  resistor has been added to make the second limiter input 330 $\Omega$ ). A DC blocking capacitor is needed from the output of the first limiter. The board was not laid out for an interstage transformer. so an "XACTO" knife was used to make some minor mods. Figure 13 shows the performance. The +12dB SINAD was with 1.6 µV input.

# EXAMPLE: 100MHz to 10.7MHz WIDEBAND

This example represents three possible applications: (1) low cost, sensitive FM broadcast receivers, (2) SCA (Subsidiary Communications Authorization) receivers and (3) data receivers. The circuit schematic is shown in Figure 14. While this example has the greatest diversity of application, it is also the simplest. Two 10.7MHz ceramic filters were used. The first was directly connected to the output of the NE602. The second was directly connected to the output of the first IF limiter. The secondary sides of both filters were terminated with  $330\Omega$  as in the two previous examples. While the filter bandpass skew of this simple single conversion receiver might not be tolerable in some applications, to a first order the results are excellent. (Please note that sensitivity is measured at +20dB in this wideband example.) Performance is illustrated in Figure 15. + 20dB SINAD was measured with 1.8 µV input.

# EXAMPLE: 152.2MHz to 10.7MHz NARROWBAND

In this example (see Figure 16) a simple, effective, and relatively sensitive single conversion VHF receiver has been implemented. All of the circuit philosophy has been described in previous examples. In this circuit, tuned-transformed termination was used on the input and output sides of the crystal filter. Performance is shown in Figure 17. The  $\pm$  12dB SINAD sensitivity was  $\pm$  0.9 $\mu$ V.

## **OSCILLATORS**

The NE602 contains an oscillator transistor which can be used to frequencies greater



than 200MHz. Some of the possible configurations are shown in Figures 18 and 19.

 $20k\Omega$  are acceptable values. Too small a resistance can upset DC bias (see references).

#### L/C

When using a synthesizer, the LO must be externally buffered. Perhaps the simplest approach is an emitter follower with the base connected to Pin 7 of the NE602. The use of a dual-gate MOSFET will improve performance because it presents a fairly constant capacitance at its gate and because it has very high reverse isolation.

## **CRYSTAL**

With both of the Colpitts crystal configurations, the load capacitance must be specified. In the overtone mode, this can become a sensitive issue since the capacitance from the emitter to ground is actually the equivalent capacitive reactance of the harmonic selection network. The Butler oscillator uses an overtone crystal specified for series mode operation (no parallel capacitance). It may require an extra inductor ( $L_0$ ) to null out  $C_0$  of the crystal, but otherwise is fairly easy to implement (see references).

The oscillator transistor is biased with only 220 $\mu$ A. In order to assure oscillation in some configurations, it may be necessary to increase transconductance with an external resistor from the emitter to ground. 10 $k\Omega$  to

#### DATA DEMODULATION

It is possible to change any of the examples from an audio receiver to an amplitude shift keyed (ASK) or frequency shift keyed (FSK) receiver or both with the addition of an external op amp(s) or comparator(s). A simple example is shown in Figure 20. ASK decoding is accomplished by applying a comparator across the received signal strength indicator (RSSI). The RSSI will track IF level down to below the limits of the demodulator (-120dBm RF input in most of the examples). When an in-band signal is above the comparator threshold, the output logic level will change.

FSK demodulation takes advantage of the two audio outputs of the NE604A. Each is a PNP current source type output with 180° phase relationship. With no signal present, the quad tank tuned for the center of the IF passband, and both outputs loaded with the same value of capacitance, if a signal is received which is frequency shifted from the IF center, one output voltage will increase and the other will decrease by a corresponding absolute value. Thus, if a comparator is differentially connected across the two out-

AN1993

puts, a frequency shift in one direction will drive the comparator output to one supply rail, and a frequency shift in the opposite direction will cause the comparator output to swing to the opposite rail. Using this technique, and L/C filtering for a wide IF bandwidth, NRZ data at rates greater than 4Mb have been processed with the new NE605.



# AN1993



#### SUMMARY

The NE602, NE604A and NE605 provide the RF system designer with the opportunity for excellent receiver or IF system sensitivity with very simple circuitry. IFs at 455kHz, 10.7MHz and 21.4MHz with 75 to 90dB gain are possible without special shielding. The flexible configuration of the built-in oscillator of the NE602/605 add to ease of implementation. Either data or audio can be recovered from the NE604A/605 outputs.

#### REFERENCES

- 1) Anderson, D.: "Low Power ICs for RF Data Communications", *Machine Design*, pp 126 128, July 23, 1987.
- 2) Krauss, Raab, Bastian: Solid State Radio Engineering, p. 311, Wiley, 1980.
- 3) Matthys, R.: "Survey of VHF Crystal Oscillator Circuits," *RF Technology Expo Proceedings*, pp 371 382, February, 1987.
- 4) Signetics: "NE/SA604A High Performance Low Power FM IF System", *Linear Data and Applications Manual*, Signetics, 1987.
- 5) Signetics; "NE/SA602 Double Balanced Mixer and Oscillator", *Linear Data and Applications Manual*, Signetics, 1985.
- 6) Signetics: "AN1982 Applying the Oscillator of the NE602 in Low Power Mixer Applications", *Linear Data and Applications Manual*, Signetics, 1985.

# **Signetics**

# NE/SA614A Low Power FM IF System

**Linear Products** 

**Preliminary Specification** 

#### DESCRIPTION

The NE/SA614A is an improved monolithic low-power FM IF system incorporating two limiting intermediate frequency amplifiers, quadrature detector, muting, logarithmic received signal strength indicator, and voltage regulator. The NE/SA614A features higher IF bandwidth (25MHz) and temperature compensated RSSI and limiters permitting higher performance application compared with the NE/SA604. The NE/SA614A is available in a 16-lead dual-in-line plastic and 16-lead SO (surface-mounted miniature package).

#### **FEATURES**

- Low-power consumption
   3.3mA typical
- Temperature compensated logarithmic Received Signal Strength Indicator (RSSI) with a

dynamic range in excess of 90dB

- Two audio outputs muted and unmuted
- Low external component count; suitable for crystal/ceramic filters
- Excellent sensitivity: 1.5μV across input pins (0.22μV into 50Ω matching network) for 12dB SINAD (Signal to Noise and Distortion ratio) at 455kHz
- SA614A meets consumer cellular radio specifications

#### **APPLICATIONS**

- Consumer cellular radio FM IF
- Consumer communications receivers
- Intermediate frequency amplification and detection up to 25MHz
- RF level meter

## PIN CONFIGURATION



- Spectrum analyzer
- Instrumentation
- · FSK and ASK data receivers

ORDERING INFORMATION

| OTIDETING IN OTHER TION                                |                   |            |
|--------------------------------------------------------|-------------------|------------|
| DESCRIPTION                                            | TEMPERATURE RANGE | ORDER CODE |
| 16-Pin Plastic DIP                                     | 0 to +70°C        | NE614AN    |
| 16-Pin Plastic SO (Surface-mounted miniature package); | 0 to +70°C        | NE614AD    |
| 16-Pin Plastic DIP                                     | -40 to +85°C      | SA614AN    |
| 16-Pin Plastic SO (Surface-mounted miniature package); | -40 to +85°C      | SA614AD    |



September 13, 1988

**ABSOLUTE MAXIMUM RATINGS** 

| SYMBOL AND PARAMETER      | RATING      | UNIT |
|---------------------------|-------------|------|
| Maximum operating voltage | 9           | V    |
| Storage temperature       | -65 to +150 | ∞    |
| Operating temperature     |             |      |
| NE614A                    | 0 to 70     | °C   |
| SA614A                    | -40 to +85  | °C   |

# DC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C; V<sub>CC</sub> = +6V unless otherwise stated

| PARAMETER                        | TEST       | N   | E614A |     |     | SA614 | A   |      |
|----------------------------------|------------|-----|-------|-----|-----|-------|-----|------|
|                                  | CONDITIONS | MIN | TYP   | MAX | MIN | TYP   | MAX | UNIT |
| Power supply voltage range       |            | 4.5 |       | 8.0 | 4.5 |       | 8.0 | V    |
| DC current drain                 |            | 2.5 | 3.3   | 4.0 | 2.5 | 3.3   | 4.0 | mA   |
| Mute switch input threshold (on) |            | 1.7 |       |     | 1.7 |       |     | V    |
| (off)                            |            |     |       | 1.0 |     |       | 1.0 | V    |

AC ELECTRICAL CHARACTERISTICS Typical reading at  $T_A = 25^{\circ}\text{C}$ ;  $V_{\text{CC}} = +6\text{V}$  unless otherwise stated. IF frequency = 455kHz; IF level = -47dBm; FM modulation = 1kHz with  $\pm 8\text{kHz}$  peak deviation. Audio output with C-message weighted filter and de-emphasis capacitor. Test circuit Figure 1. The parameters listed below are tested using automatic test equipment to assure consistent electrical characteristics. The limits do not represent the ultimate performance limits of the device. Use of an optimized RF layout will improve many of the listed parameters.

| PARAMETER                       | TEST                        | 1    | NE/SA614A |     |                   |
|---------------------------------|-----------------------------|------|-----------|-----|-------------------|
|                                 | CONDITIONS                  | MIN  | TYP       | MAX | UNIT              |
| Input limiting - 3dB            | Test at Pin 16              |      | -92       |     | dBm/50Ω           |
| AM rejection                    | 80% AM 1kHz                 | 25   | 33        |     | dB                |
| Recovered audio level           | 15nF de-emphasis            | 60   | 175       | 260 | mV <sub>rms</sub> |
| Recovered audio level           | 150pF de-emphasis           |      | 530       |     | mV <sub>rms</sub> |
| SINAD sensitivity               | RF level -97dBm             |      | 12        |     | dB                |
| THD                             |                             | -30  | -42       |     | dB                |
| Signal-to-noise ratio           | No modulation for noise     |      | 68        |     | dB                |
| RSSI output                     | RF level = -118dBm          | 0    | 160       | 800 | mV                |
| •                               | RF level = -68dBm           | 1.7  | 2.50      | 3.3 | V                 |
|                                 | RF level = -18dBm           | 3.6  | 4.80      | 5.8 | V                 |
| RSSI range                      | R <sub>4</sub> = 100k Pin 5 |      | 80        |     | dB                |
| RSSI accuracy                   | R <sub>4</sub> = 100k Pin 5 |      | ±2.0      |     | dB                |
| IF input impedance              |                             | 1.4  | 1.6       |     | kΩ                |
| IF output impedance             |                             | 0.85 | 1.0       |     | kΩ                |
| Limiter input impedance         |                             | 1.4  | 1.6       |     | kΩ                |
| Unmuted audio output resistance |                             |      | 58        |     | kΩ                |
| Muted audio output resistance   |                             |      | 58        |     | kΩ                |

## NOTE:

1. NE614A data sheets refer to power at 50Ω input termination; about 21dB less power actually enters the internal 1.5k input.

NE614A (50)

NE614Å (1.5k)/NE615 (1.5k)

-97dBm

-118dBm -68dBm

+3dBm

-18dBm

The NE615 and NE614A are both derived from the same basic die. The NE615 performance plots are directly applicable to the NE614A.





#### Circuit Description

The NE/SA614A is a very high gain, high frequency device. Correct operation is not possible if good RF layout and gain stage practices are not used. The NE/SA614A can not be evaluated independent of circuit, components, and board layout. A physical layout which correlates to the electrical limits is shown in Figure 1. This configuration can be used as the basis for production layout.

The NE/SA614A is an IF signal processing system suitable for IF frequencies as high as 21.4MHz. The device consists of two limiting amplifiers, quadrature detector, direct audio output, muted audio output, and signal strength indicator (with log output chartength indicator (with log output charten

acteristic). The sub-systems are shown in Figure 2. A typical application with 45MHz input and 455kHz IF is shown in Figure 3.

## IF Amplifiers

The IF amplifier section consists of two log-limiting stages. The first consists of two differential amplifiers with 39dB of gain and a small signal bandwid:n of 41MHz (when driven from a 50 $\Omega$  source). The output of the first limiter is a low impedance emitter follower with 1k $\Omega$  of equivalent series resistance. The second limiting stage consists of three differential amplifiers with a gain of 62dB and a small signal AC bandwidth of 28MHz. The outputs of the final differential stage are buffered to the internal quadrature detector. One of the outputs is available at Pin 9 to

drive an external quadrature capacitor and L/C quadrature tank.

Both of the limiting amplifier stages are DC biased using feedback. The buffered output of the final differential amplifier is fed back to the input through 42k $\Omega$  resistors. As shown in Figure 2 the input impedance is established for each stage by tapping one of the feedback resistors 1.6k $\Omega$  from the input. This requires one additional decoupling capacitor from the tap point to ground.

Because of the very high gain, bandwidth and input impedance of the limiters, there is a very real potential for instability at IF frequencies above 455kHz. The basic phenomenon is shown in Figure 6. Distributed feed-





back (capacitance, inductance and radiated fields) forms a divider from the output of the limiters back to the inputs (including the RF input). If this feedback divider does not cause attenuation greater than the gain of the forward path, then oscillation or low level regeneration is likely. If regeneration occurs, two symptoms may be present: (1) The RSSI output will be high with no signal input (should nominally be 250mV or lower), and (2) the demodulated output will demonstrate a threshold. Above a certain input level, the limited signal will begin to dominate the regeneration, and the demodulator will begin to operate in a "normal" manner.

There are three primary ways to deal with regeneration: (1) Minimize the





feedback by gain stage isolation, (2) lowerthe stage input impedances, thus increasing the feedback attenuation factor, and (3) reduce the gain. Gain reduction can effectively be accomplished by adding attenuation between stages. This can also lower the input impedance if well planned. Examples of impedance/gain adjustment are shown in Figure 7. Reduced gain will result in reduced limiting sensitivity.

A feature of the NE614A IF amplifiers, which is not specified, is low phase shift. The NE614A is fabricated with a 10GHz process with very small collec-

tor capacitance. It is advantageous in some applications that the phase shift changes only a few degrees over a wide range of signal input amplitudes. Additional information will be provided in the upcoming product specification (this is a preliminary specification) when characterization is complete.

# **Stability Considerations**

The high gain and bandwidth of the NE614A in combination with its very low currents permit circuit implementation with superior performance. However, stability must be maintained and, to do that, every possible feedback

mechanism must be addressed. These mechanisms are: 1) Supply lines and ground, 2) stray layout inductances and capacitances, 3) radiated fields, and 4) phase shift. As the system IF increases, so must the attention to fields and strays. However, ground and supply loops cannot be overlooked, especially at lower frequencies. Even at 455kHz, using the test layout in Figure 1, instability will occur if the supply line is not decoupled with two high quality RF capacitors, a 0.1µF monolithic right at the Vcc pin, and a 6.8µF tantalum on the supply line. An electrolytic is not an adequate substitute. At 10.7MHz, a 1µF tantalum has proven acceptible with this layout. Every layout must be evaluated on its own merit, but don't underestimate the importance of good supply bypass.

At 455kHz, if the layout of Figure 1 or one substantially similar is used, it is possible to directly connect ceramic filters to the input and between limiter stages with no special consideration. At frequencies above 2MHz, some input impedance reduction is usually necessary. Figure 7 demonstrates a practical means.

As illustrated in Figure 8, 430 $\Omega$  external resistors are applied in parallel to the internal 1.6k $\Omega$  load resistors, thus presenting approximately 330 $\Omega$  to



the filters. The input filter is a crystal type for narrow-band selectivity. The filter is terminated with a tank which transforms to 330  $\Omega$ . The interstage filter is a ceramic type which doesn't contribute to system selectivity, but does suppress wideband noise and stray signal pickup. In wideband 10.7MHz IFs the input filter can also be ceramic, directly connected to Pin 16.

In some products it may be impractical to utilize shielding, but this mechanism may be appropriate to 10.7MHz and

21.4MHz IF. One of the benefits of low current is lower radiated field strength, but lower does not mean non-existent. A spectrum analyzer with an active probe will clearly show IF energy with the probe held in the proximity of the second limiter output or quadrature coil. No specific recommendations are provided, but mechanical shielding should be considered if layout, bypass, and input impedance reduction do not solve a stubborn instability.

The final stability consideration is

phase shift. The phase shift of the limiters is very low, but there is phase shift contribution from the quadrature tank and the filters. Most filters demonstrate a large phase shift across their passband (especially at the edges). If the quadrature detector is tuned to the edge of the filter passband, the combined filter and quadrature phase shift can aggravate stability. This is not usually a problem, but should be kept in mind.



December 1988 4-220

#### Quadrature Detector

Figure 5 shows an equivalent circuit of the NE614A quadrature detector. It is a multiplier cell similar to a mixer stage. Instead of mixing two different frequencies, it mixes two signals of common frequency but different phase. Internal to the device, a constant amplitude (limited) signal is differentially applied to the lower port of the multiplier. The same signal is applied single ended to an external capacitor at Pin 9. There is a 90° phase shift across the plates of this capacitor, with the phase shifted signal applied to the upper port of the multiplier at Pin 8. A quadrature tank (parallel L/C network) permits frequency selective phase shifting at the IF frequency. This quadrature tank must be returned to ground through a DC blocking capacitor.

The loaded Q of the quadrature tank impacts three fundamental aspects of the detector: Distortion, maximum modulated peak deviation, and audio output amplitude. Typical quadrature curves are illustrated in Figure 10. The phase angle translates to a shift in the multiplier output voltage.

Thus a small deviation gives a large output with a high Q tank. However, as the deviation from resonance increases, the nonlinearity of the curve increases (distortion), and, with too much deviation, the signal will be outside the quadrature region (limiting the peak deviation which can be demodulated). If the same peak deviation is applied to a lower Q tank, the deviation will remain in a region of the curve which is more linear (less distortion). but creates a smaller phase angle (smaller output amplitude). Thus the Q of the quadrature tank must be tailored to the design. Basic equations and an example for determining Q are shown below. This explanation includes first order effects only.

# Frequency discriminator design equations for NE614A

equations for NE614A
$$V_{O} = \frac{C_{S}}{C_{P} + C_{S}} \cdot \frac{1}{1 + \frac{\omega_{1}}{Q_{1}S} + \left(\frac{\omega_{1}}{S}\right)^{2}} \cdot V_{N}$$



where 
$$\omega_1 = \frac{1}{\sqrt{L[C_P + C_S]}}$$
 (1b) 
$$Q_1 = R (C_P + C_S) \omega_1$$

From the above equation, the phase shift between nodes 1 and 2, or the phase across  $C_s$  will be:

$$\phi = \angle V_{O} - \angle V_{N} =$$

$$tg^{-1} \begin{bmatrix} \frac{\omega_{1}}{Q_{1}\omega} \\ \frac{1}{1 - \left(\frac{\omega_{1}}{Q_{1}}\right)^{2}} \end{bmatrix}$$

(2)

Figure 10. Is the plot of  $\phi$  vs.  $\left(\frac{\omega}{\omega_1}\right)$  It is notable that at  $\omega = \omega_1$ , the phase shift is  $\frac{\pi}{2}$  and the response is close to a straight line with a slope of

$$\frac{\Delta \! \varphi}{\Delta \! \omega} = \frac{2Q_1}{\omega_1}$$
 The signal  $V_o$  would have a phase

shift of  $\left[\frac{\pi}{2} - \left(\frac{2Q_1}{\omega_1}\right)\omega\right]$  with respect to the V<sub>n</sub>.

If 
$$V_{ix} = A \sin \omega t$$
 (3)  

$$\Rightarrow V_{O} = A$$

$$\sin \left[ \omega t + \frac{\pi}{2} - \left( \frac{2Q_{1}}{\omega_{1}} \right) \omega \right]$$

Multiplying the two signals in the mixer, and low pass filtering yields:

$$V_N \cdot V_O = A^2 \sin \omega t$$
 (4)  
 $\sin \left[ \omega t + \frac{\pi}{2} - \left( \frac{2Q_1}{\omega_1} \right) \omega \right]$ 

after low pass filtering

$$\Rightarrow V_{OUT} = \frac{1}{2} A^2$$

$$\cos \left[ \frac{\pi}{2} - \left( \frac{2Q_1}{\omega_1} \right) \omega \right]$$

$$= \frac{1}{2} A^{2} \sin \left(\frac{2Q_{1}}{\omega_{1}}\right) \omega$$

$$V_{OUT} \sim 2Q_{1} \left(\frac{\omega}{\omega_{1}}\right) = \qquad (6)$$

$$\left[2Q_{1} \left(\frac{\omega_{1} + \Delta\omega}{\omega_{1}}\right)\right]$$
For 
$$\frac{2Q_{1}\omega}{\omega_{1}} \ll \frac{\pi}{2}$$

Which is the discriminated FM output. (Note that  $\Delta \omega$  is the deviation frequency from the carrier  $\omega$ .)

Ref. Krauss, Raab, Bastian; Solid State Radio Eng.; Wiley,1980, p.311. Example: At 455kHz IF, with ±5kHz FM deviation. The max/min normalized frequency will be

$$\frac{455 \pm 5 \text{kHz}}{455} = 1.010 \text{ or } 0.990$$

Go to the φ vs. normalized frequency curves (Figure 10) and draw a vertical

straight line at 
$$\left(\frac{\omega}{\omega_1}\right)$$
 = 1.01. The

curves with  $Q=100,\ Q=40$  are not linear, but Q=20 and less shows better linearity for this application. Too small Q decreases the amplitude of the discriminated FM signal. (Eq.6)

 $\Rightarrow$  Choose a Q = 20.

The internal Rofthe 614A is 40k. From Eq. 1c, and then 1b, it results that

 $C_p + C_s = 174pF$  and L = 0.7mH.

A more exact analysis including the source resistance of the previous stage shows that there is a series and a parallel resonance in the phase detector tank. To make the parallel and series resonances close, and to get maximum attenuation of higher harmonics at 455kHz IF, we have found that a C<sub>0</sub> = 10pF and C<sub>0</sub> =164pF (commercial values of 150pF or 180pF may be practical), will give the best results. A variable inductor which can be adjusted around 0.7mH should be chosen and optimized for minimum distortion. (For 10.7MHz, a value of C<sub>e</sub> = 1pF is recommended.)

## **Audio Outputs**

Two audio outputs are provided. Both are PNP current-to-voltage converters with  $55 \mathrm{k}\Omega$  nominal internal loads. The unmuted output is always active to permit the use of signaling tones in systems such as cellular radio. The other output can be muted with 70dB typical attenuation. The two outputs have an internal 180° phase difference.

The nominal frequency response of the audio outputs is 300kHz. This response can be increased with the addition of external resistors from the output pins to ground in parallel with the internal 55k resistors, thus lowering the output time constant. Since the output structure is a current-to-voltage converter (current is driven into the resistance, creating a voltage drop), adding external parallel resistance also has the effect of lowering the output audio amplitude and DC level.

This technique of audio bandwidth expansion can be effective in many applications such as SCA receivers and data transceivers. Because the two outputs have a 180° phase relationship, FSK demodulation can be accomplished by applying the two outputs differentially across the inputs of an op amp or comparator. Once the threshold of the reference frequency (or "no-signal" condition) has been established, the two outputs will shift in

opposite directions (higher or lower output voltage) as the input frequency shifts. The output of the comparator will be the logic output. The choice of op amp or comparator will depend on the data rate. With high IF frequency (10MHz and above), and wide IF bandwidth (L/C filters) data rates in excess of 4Mbaud are possible.

#### RSS

The "received signal strength indicator", or RSSI, of the NE614A demonstrates monotonic logarithmic output over a range of 90dB. The signal strength output is derived from the summed stage currents in the limiting amplifiers. It is essentially independent of the IF frequency. Thus, unfiltered signals at the limiter inputs, spurious products, or regenerated signals will manifest themselves as RSSI outputs. An RSSI output of greater than 250mV with no signal (or a very small signal) applied, is an indication of possible regeneration or oscillation.

In order to achieve optimum RSSI linearity, there must be a 12dB insertion loss between the first and second limiting amplifiers. With a typical 455kHz ceramic filter, there is a nominal 4dB insertion loss in the filter. An additional 6dB is lost in the interface between the filter and the input of the second limiter. A small amount of additional loss must be introduced with a typical ceramic filter. In the test circuit used for cellular radio applications (Figure 3) the optimum linearity was achieved with a  $5.1k\Omega$  resistor from the output of the first limiter (Pin 14) to the input of the interstage filter. With this resistor from Pin 14 to the filter, sensitivity of 0.25µV for 12dB SINAD was achieved. With the  $3.6k\Omega$  resistor, sensitivity was optimized at 0.22uV for 12dB SINAD with minor change in the RSSI linearity.

Any application which requires optimized RSSI linearity, such as spectrum analyzers, cellular radio, and certain types of telemetry, will require careful attention to limiter interstage component selection. This will be especially true with high IF frequencies which require insertion loss or impedance reduction for stability.

At low frequencies the RSSI makes an excellent logarithmic AC voltmeter.

For data applications the RSSI is effective as an amplitude shift keyed (ASK) data slicer. If a comparator is applied to the RSSI and the threshold set slightly above the no signal level, when an inband signal is received the comparator will be sliced. Unlike FSK demodulation, the maximum data rate is somewhat limited. An internal capacitor limits the RSSI frequency response to about 100kHz. At high data rates the rise and fall times will not be symmetrical.

The RSSI output is a current-to-voltage converter similar to the audio outputs. However, an external resistor is required. With a 91k $\Omega$  resistor, the output characteristic is 0.5V for a 10dB change in the input amplitude.

## **Additional Circuitry**

Internal to the NE614A are voltage and current regulators which have been temperature compensated to maintain the performance of the device over a wide temperature range. These regulators are not accessible to the user.



1

# **Signetics**

# NE/SE5539 High Frequency Operational Amplifier

**Product Specification** 

#### Linear Products

## DESCRIPTION

The NE/SE5539 is a very wide bandwidth, high slew rate, monolithic operational amplifier for use in video amplifiers, RF amplifiers, and extremely high slew rate amplifiers.

Emitter-follower inputs provide a true differential high input impedance device. Proper external compensation will allow design operation over a wide range of closed-loop gains, both inverting and non-inverting, to meet specific design requirements.

#### **FEATURES**

- Bandwidth
  - Unity gain 350MHz
  - Full power 48MHz
  - GBW 1.2 GHz at 17dB
- Slew rate: 600/Vμs
- Avol: 52dB typical
- Low noise 4nV/√Hz typical
- MIL-STD processing available

#### **APPLICATIONS**

- High speed datacomm
- Video monitors & TV
- Satellite communications
- Image processing
- RF instrumentation & oscillators
- Magnetic storage
- Military communications

# PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic DIP | 0 to +70°C        | NE5539N    |
| 14-Pin Plastic SO  | 0 to +70°C        | NE5539D    |
| 14-Pin Cerdip      | 0 to +70°C        | NE5539F    |
| 14-Pin Plastic DIP | -55°C to +125°C   | SE5539N    |
| 14-Pin Cerdip      | -55°C to +125°C   | SE5539F    |

## ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| SYMBOL            | PARAMETER                                                                                               | RATING                 | UNIT        |
|-------------------|---------------------------------------------------------------------------------------------------------|------------------------|-------------|
| V <sub>CC</sub>   | Supply voltage                                                                                          | ± 12                   | ٧           |
| P <sub>DMAX</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>2</sup> F package N package D package | 1.17<br>1.45<br>0.99   | W<br>W<br>W |
| T <sub>STG</sub>  | Storage temperature range                                                                               | -65 to +150            | °C          |
| TJ                | Max junction temperature                                                                                | 150                    | °C          |
| T <sub>A</sub>    | Operating temperature range<br>NE<br>SE                                                                 | 0 to 70<br>-55 to +125 | °C<br>°C    |
| T <sub>SOLD</sub> | Lead temperature (10sec max)                                                                            | 300                    | °C          |

#### NOTES

- Differential input voltage should not exceed 0.25V to prevent excessive input bias current and common-mode voltage 2.5V. These voltage limits may be exceeded if current is limited to less than 10mA.
- 2. Derate above 25°C, at the following rates:
  - F package at 9.3 mW/°C
  - N package at 11.6 mW/°C
  - D package at 7.9 mW/°C

# NE/SE5539

# **EQUIVALENT CIRCUIT**



# DC ELECTRICAL CHARACTERISTICS $V_{CC} = \pm 8V$ , $T_A = 25^{\circ}C$ , unless otherwise specified.

|                  |                             |                                        | TEGT COMPLETIONS       |     |     | SE5539 |     |     | NE5539 |       |  |
|------------------|-----------------------------|----------------------------------------|------------------------|-----|-----|--------|-----|-----|--------|-------|--|
| SYMBOL           | PARAMETER                   | TEST CONDITIO                          | )NS                    | Min | Тур | Max    | Min | Тур | Max    | UNIT  |  |
|                  | land offers wells           | V 0V D 1000                            | Over temp              |     | 2   | 5      |     |     |        | mV    |  |
| V <sub>OS</sub>  | Input offset voltage        | $V_O = 0V$ , $R_S = 100\Omega$         | $T_A = 25$ °C          |     | 2   | 3      |     | 2.5 | 5      | mv    |  |
|                  | ΔV <sub>OS</sub> /ΔT        |                                        |                        |     | 5   |        |     | 5   |        | μV/°C |  |
| 1                | Ios Input offset current    |                                        | Over temp              |     | 0.1 | 3      |     |     |        |       |  |
| 'OS              |                             |                                        | $T_A = 25^{\circ}C$    |     | 0.1 | 1      |     |     | 2      | 2 μΑ  |  |
|                  | ΔI <sub>OS</sub> /ΔΤ        |                                        |                        |     | 0.5 |        |     | 0.5 |        | nA/°C |  |
|                  | Input bing gurrant          |                                        | Over temp              |     | 6   | 25     |     |     |        |       |  |
| lB               | Input bias current          |                                        | T <sub>A</sub> = 25°C  |     | 5   | 13     |     | 5   | 20     | μΑ    |  |
|                  | $\Delta I_B/\Delta T$       |                                        |                        |     | 10  |        |     | 10  |        | nA/°C |  |
| CMRR             | Common-mode rejection ratio | $F = 1 \text{kHz}, R_S = 100\Omega, V$ | / <sub>CM</sub> ± 1.7V | 70  | 80  |        | 70  | 80  |        | dB    |  |
|                  |                             |                                        | Over temp              | 70  | 80  |        |     |     |        | dB    |  |
| R <sub>IN</sub>  | Input impedance             |                                        |                        |     | 100 |        |     | 100 |        | kΩ    |  |
| R <sub>OUT</sub> | Output impedance            |                                        |                        |     | 10  |        |     | 10  |        | Ω     |  |

NE/SE5539

# DC ELECTRICAL CHARACTERISTICS (Continued) $V_{CC} = \pm 8V$ , $T_A = 25$ °C, unless otherwise specified.

|                  |                              |                        |                               |                       | :     | SE553 | 9    |      | NE553 | 9    |          |
|------------------|------------------------------|------------------------|-------------------------------|-----------------------|-------|-------|------|------|-------|------|----------|
| SYMBOL           | PARAMETER                    | TES                    | T CONDITIO                    | NS                    | Min   | Тур   | Max  | Min  | Тур   | Max  | UNIT     |
|                  | 0.4-4                        | $R_1 = 150\Omega$ to   | $R_1 = 150\Omega$ to GND and  |                       |       |       |      | +2.3 | +2.7  |      | <b>V</b> |
| V <sub>OUT</sub> | Output voltage swing         | 470Ω to                | $-V_{CC}$                     | -Swing                |       |       |      | -1.7 | -2.2  |      | V        |
|                  |                              |                        | Over temp                     | + Swing               | +2.3  | +3.0  |      |      |       |      | V        |
| V <sub>OUT</sub> | Output voltage swing         | $R_L = 2k\Omega$ to    | Over temp                     | -Swing                | -1.5  | -2.1  |      |      |       |      | ٧.       |
| VOUT             | Output voltage swing         | GND                    | T <sub>A</sub> = 25°C         | +Swing                | + 2.5 | +3.1  |      |      |       |      | V        |
|                  |                              |                        | 1 <sub>A</sub> = 25 C         |                       | -2.0  | -2.7  |      |      |       |      | V        |
| loo#             | Positive supply current      | V <sub>O</sub> = 0, 1  | 2 = x                         | Over temp             |       | 14    | 18   |      |       |      | mA       |
| Icc+             | 1 ositive supply culterit    | V <sub>O</sub> = 0, 1  | 71 = ~                        | $T_A = 25^{\circ}C$   |       | 14    | 17   |      | 14    | 18   | IIIA     |
| 1                | Negative supply current V    | V <sub>O</sub> = 0, 1  |                               | Over temp             |       | 11    | 15   |      |       |      | mA       |
| ICC-             |                              | V <sub>O</sub> = 0, 1  | 1 <sub>1</sub> = ∞            | $T_A = 25^{\circ}C$   |       | 11    | 14   |      | 11    | 15   | mA       |
| PSRR             | Danier and malastics and     | 4)/                    | . 41/                         | Over temp             |       | 300   | 1000 |      |       |      | μV/V     |
| PSHH             | Power supply rejection ratio | $\Delta V_{CC} =$      | ±ΙV                           | T <sub>A</sub> = 25°C |       |       |      |      | 200   | 1000 | μν/ν     |
| A <sub>VOL</sub> | Large signal voltage gain    |                        | = + 2.3V, -1.7<br>to GND, 470 |                       |       |       |      | 47   | 52    | 57   | dB       |
|                  |                              | $V_{O} = +2.3$         | V, -1.7V                      |                       |       |       |      |      |       |      | -10      |
| A <sub>VOL</sub> | Large signal voltage gain    | $R_L = 2\Omega$        | $R_L = 2\Omega$ to GND        |                       |       |       |      | 47   | 52    | 57   | dB       |
| ۸                | Large signal voltage gain    | $V_{O} = +2.5V, -2.0V$ | V, -2.0V                      | Over temp             | 46    |       | 60   |      |       |      | dB       |
| A <sub>VOL</sub> | Large signal voltage gain    | $R_L = 2k\Omega$       | to GND                        | T <sub>A</sub> = 25°C | 48    | 53    | 58   |      |       |      | ub       |

# DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = $\pm\,6V$ , $T_A$ = $25^{\circ}C$ , unless otherwise specified.

| 0,44501          |                               |                                        |                                      |                       |         | SE5539 |       |      |
|------------------|-------------------------------|----------------------------------------|--------------------------------------|-----------------------|---------|--------|-------|------|
| SYMBOL           | PARAMETER                     | TEST C                                 | ONDITIONS                            |                       | Min     | Тур    | Max   | UNIT |
|                  | lanut offeet veltere          |                                        |                                      | Over temp             |         | 2      | 5     | \/   |
| V <sub>OS</sub>  | Input offset voltage          |                                        |                                      | T <sub>A</sub> = 25°C |         | 2      | 3     | mV   |
|                  | land offers and               |                                        |                                      | Over temp             |         | 0.1    | 3     |      |
| los              | Input offset current          |                                        | Ì                                    | T <sub>A</sub> = 25°C |         | 0.1    | 1     | μΑ   |
|                  | land the same of              |                                        |                                      | Over temp             |         | 5      | 20    |      |
| l <sub>B</sub>   | Input bias current            |                                        | T <sub>A</sub> = 25                  | T <sub>A</sub> = 25°C |         | 4      | 10    | μΑ   |
| CMRR             | Common-mode rejection ratio   | $V_{CM} = \pm 1.3V, R_{S} = 100\Omega$ |                                      |                       | 70      | 85     |       | dB   |
|                  | C+ Positive supply current    |                                        |                                      | Over temp             |         | 11     | 14    | A    |
| ICC T            |                               | rostive supply current                 | Toolaro Supply Cartorit              | $T_A = 25^{\circ}C$   |         | 11     | 13    | mA   |
| 1-               | Negative europhy europt       |                                        |                                      | Over temp             |         | 8      | 11    | mA   |
| lcc-             | Negative supply current       |                                        |                                      | T <sub>A</sub> = 25°C |         | 8      | 10    | MA   |
| PSRR             | Douger comply rejection ratio | A)/ -+1                                |                                      | Over temp             |         | 300    | 1000  | μV/V |
| PORR             | Power supply rejection ratio  | $\Delta V_{CC} = \pm 1$                | V                                    | T <sub>A</sub> = 25°C |         |        |       | μν/ν |
|                  |                               |                                        |                                      | + Swing               | +1.4    | + 2.0  |       |      |
| V                |                               | $R_L = 150\Omega$ to GND               | Over temp                            | -Swing                | -1.1    | -1.7   |       | V.   |
| V <sub>OUT</sub> |                               | and 390Ω to -V <sub>C</sub>            | and 390 $\Omega$ to -V <sub>CC</sub> | T 25°C                | + Swing | +1.5   | + 2.0 |      |
|                  |                               | T <sub>A</sub> = 25°C —                |                                      | -Swing                | -1.4    | -1.8   |       |      |

# NE/SE5539

# AC ELECTRICAL CHARACTERISTICS $V_{CC}$ = $\pm\,8V$ , $R_L$ = $150\Omega$ to GND & $470\Omega$ to $-V_{CC}$ , unless otherwise specified.

| overno.         |                        |                                        |                     | SE5539 |     | NE5539 |  |        |
|-----------------|------------------------|----------------------------------------|---------------------|--------|-----|--------|--|--------|
| SYMBOL          | PARAMETER              | TEST CONDITIONS                        | Min Typ Max Min Typ |        | Max | UNIT   |  |        |
| BW              | Gain bandwidth product | $A_{CL} = 7, V_0 = 0.1 V_{P-P}$        |                     | 1200   |     | 1200   |  | MHz    |
|                 | Small-signal bandwidth | $A_{CL} = 2, R_L = 150\Omega^1$        |                     | 110    |     | 110    |  | MHz    |
| t <sub>S</sub>  | Settling time          | $A_{CL} = 2$ , $R_L = 150\Omega^1$     |                     | 15     |     | 15     |  | ns     |
| SR              | Slew rate              | $A_{CL} = 2$ , $R_L = 150\Omega^1$     |                     | 600    |     | 600    |  | V/μs   |
| t <sub>PD</sub> | Propagation delay      | $A_{CL} = 2$ , $R_L = 150\Omega^1$     |                     | 7      |     | 7      |  | ns     |
|                 | Full power response    | $A_{CL} = 2$ , $R_{L} = 150\Omega^{1}$ |                     | 48     |     | 48     |  | MHz    |
|                 | Full power response    | $A_V = 7$ , $R_L = 150\Omega^1$        |                     | 20     |     | 20     |  | MHz    |
|                 | Input noise voltage    | $R_S = 50\Omega$ , 1MHz                |                     | 4      |     | 4      |  | nV/√Hz |
|                 | Input noise current    | 1MHz                                   |                     | 6      |     | 6      |  | pA/√Hz |

## NOTE:

# AC ELECTRICAL CHARACTERISTICS $V_{CC}$ = $\pm$ 6V, $R_L$ = 150 $\Omega$ to GND and 390 $\Omega$ to -V<sub>CC</sub>, unless otherwise specified.

|                 | DADAMETED              | TEGT GONDITIONS     |     | SE5539      |  |      |  |
|-----------------|------------------------|---------------------|-----|-------------|--|------|--|
| SYMBOL          | PARAMETER              | TEST CONDITIONS     | Min | Min Typ Max |  | UNIT |  |
| BW              | Gain bandwidth product | A <sub>CL</sub> = 7 |     | 700         |  | MHz  |  |
|                 | Small-signal bandwidth | $A_{CL} = 2^1$      |     | 120         |  | MHz  |  |
| ts              | Settling time          | $A_{CL} = 2^1$      |     | 23          |  | ns   |  |
| SR              | Slew rate              | $A_{CL} = 2^1$      |     | 330         |  | V/μs |  |
| t <sub>PD</sub> | Propagation delay      | $A_{CL} = 2^1$      |     | 4.5         |  | ns   |  |
|                 | Full power response    | $A_{CL} = 2^1$      |     | 20          |  | MHz  |  |

#### NOTE:

# TYPICAL PERFORMANCE CURVES





<sup>1.</sup> External compensation.

<sup>1.</sup> External compensation.

# TYPICAL PERFORMANCE CURVES (Continued)



NE/SE5539

# CIRCUIT LAYOUT CONSIDERATIONS

As may be expected for an ultra-high frequency, wide-gain bandwidth amplifier, the physi-

cal circuit layout is extremely critical. Breadboarding is not recommended. A doublesided copper-clad printed cirucit board will result in more favorable system operation. An example utilizing a 28dB non-inverting amp is shown in Figure 1.



# NE5539 COLOR VIDEO AMPLIFIER

The NE5539 wideband operational amplifier is easily adapted for use as a color video amplifier. A typical circuit is shown in Figure 2 along with vector-scope¹ photographs showing the amplifier differential gain and phase response to a standard five-step modulated staircase linearity signal (Figures 3, 4 and 5). As can be seen in Figure 4, the gain varies less than 0.5% from the bottom to the top of the staircase. The maximum differential phase shown in Figure 5 is approximately +0.1°.

The amplifier circuit was optimized for a  $75\Omega$  input and output termination impedance with a gain of approximately 10 (20dB).

#### NOTE:

1. The input signal was 200mV and the output 2V.  $V_{CC}$  was  $\pm\,8V.$ 







#### NOTE:

Instruments used for these measurements were Tektronix 146 NTSC test signal generator, 520A NTSC vectorscope, and 1480 waveform monitor.



# **APPLICATIONS**





4

# **Signetics**

# AN140 Compensation Techniques for Use with the NE/SE5539

**Application Note** 

Linear Products

#### **NE5539 DESCRIPTION**

The Signetics NE/SE5539 ultra-high frequency operational amplifier is one of the fastest monolithic amplifiers made today. With a unity gain bandwidth of 350MHz and a slew rate of  $600V/\mu s$ , it is second to none. Therefore, it is understandable that to attain this speed, standard internal compensation would have to be left out of its design. As a consequence, the op amp is not unconditionally stable for all closed-loop gains and must be externally compensated for gains below 17dB. Properly done, compensation need not limit slew rate. The following will explain how to use the methods available with the NE/SE5539.

# LEAD AND LAG-LEAD COMPENSATION

A useful method for compensating the device for closed-loop gains below seven is to use lag-lead and lead networks as shown in Figure 1. The lead network is primarily concerned with compensating for loss of phase margin caused by distributed board capacitance and input capacitance, while lag-lead is mainly for optimizing transient response. Lead compensation modifies the feedback network and adds a zero to the overall transfer function. This increases the phase, but does not greatly change the gain magnitude. This zero improves the phase margin.

To determine components, it can be shown that the optimal conditions for amplifier stability occur when: However, when the stability criteria is obtained, it should be noted that the actual bandwidth of the closed-loop amplifier will be reduced. Based on using a double-sided copper-clad printed circuit board with a distributed capacitance of 3.5pF and a unity gain configuration, C<sub>LEAD</sub> would be 3.5pF. Another way of stating the relationship between the distributed capacitance closed-loop gain and the lead compensation capacitor is:

$$C_{LEAD} = C_{DIST} \frac{R1}{R_E}$$
 (2)

When bandwidth is of primary concern, the lead compensation will usually be adequate. For closed-loop gains less than seven, laglead compensation is necessary for stability.

If transient response is also a factor in design, a lag-lead compensation network may be necessary (Reference Figure 1). For practical applications, the following equations can be used to determine proper lag-lead components:

$$\frac{R_F}{R1/R_{LAG}} \ge 7 \tag{4}$$

Therefore,

$$R_{LAG} \leqslant \frac{R_F}{7 - R_F / R_1} \tag{5}$$

Using the above equation will insure a closed-loop gain of seven above the network break

frequency. C<sub>LAG</sub> may now be approximated using:

$$W_{LAG} \cong \frac{2\pi(GBW)}{10} Rad/Sec$$
 (6)

$$W_{LAG} = \frac{\pi(GBW)}{5} \text{ Rad/Sec}$$
 (7)

where

$$W_{LAG} = \frac{1}{(R_{LAG})(C_{LAG})}$$
 (8)

therefore,

$$\frac{\pi(GBW)}{5} = \frac{1}{(R_{LAG})(C_{LAG})}$$
 (9)

and  $C_{LAG} = \frac{5}{\pi R_{LAG}(GBW)}$ (10)



a. Closed-Loop Inverting Gain of Seven Gain-Phase Response (Uncompensated)



Figure 2





AN140



This method adds a pole and zero to the transfer function of the device, causing the actual open-loop gain and phase curve to be reshaped, thus creating a progressive improvement above the critical frequency where phase changes rapidly. (Near 70MHz, see Figures 2a and 2b.) But also, the lag-lead network can be adjusted to optimize gain peaking for transient responses. Therefore, rise time, overshoot, and settling time can be changed for various closed-loop gains. The result of using this technique is shown for a pulse amplifier in Figure 3.









## **USING PIN 12 COMPENSATION**

An alternate method of external compensation is obtained by use of the NE/SE5539 frequency compensation pin. The circuits in Figure 4 show the correct way to use this pin. As can be seen, this method saves the use of one capacitor as compared to standard laglead and lead compensation as shown in Figure 1.

But, most importantly, both methods are equally effective; i.e., a good wide-band amplifier below 17dB, with control over ringing and overshoot. For example, inverting and non-inverting amplifier circuits using Pin 12 are shown in Figure 5. The corresponding pulse response for each circuit is shown in Figures 6 and 7 for the network values recommended. As shown by the response photos, the overshoot and settling time can be controlled by adjusting R<sub>C</sub> and C<sub>C</sub>. In damping the overshoot, rise time is slightly decreased. Also, the non-inverting configuration (Figure 6) gives a very fast response time compared to the inverting mode.



If it is important to reduce output offset voltage and noise, an additional capacitor, Co, can be added in series with the resistor (Rc) across the inputs. This should be a large value to block DC but not affect the benefits of the compensation components at high frequencies. A value of  $0.01 \mu F$  as shown in Figure 8 is sufficient.

## INTERNAL CHARACTERISTICS OF THE NE/SE5539

In order to better understand the compensation procedure, a detailed discussion of the amplifier follows.

The complete amplifier schematic is shown in Figure 9. To clarify the effect of the compensation pin, the schematic is split into five main parts as shown in Figure 10.

Each segment in Figure 10 is defined as follows: starting from the non-inverting input, Section A<sub>1</sub> is the amplification from the input to the base of transistor Q4. A2 is from the base of Q4 to the summation point at the collector of Q3. Furthermore, A3 represents the gain from the non-inverting input to the summation point via the common emitter side of Q2 and Q3. Finally, BF is the feedback factor of the positive feedback loop from the collector of Q3 to the base of Q4.

From Figure 10, it can be seen that the total gain (AT) is:

$$A_T = \frac{A_1 A_2}{1 - (B_F A_2)} + A_3 (1 + B_F A_2)$$

Each term in this equation plays a role at different frequencies to determine the total transfer function of the device. Of particular importance is the pole in A<sub>3</sub> (near 340MHz) which causes a roll-off of 12dB/octave and loss of phase margin just before unity gain. This can be seen in the Bode plot in Figure 11a. To overcome this pole, a capacitor and resistor are connected as shown in Figures 12a and 12b. The compensation pin is connected to the emitter of Q5, which is in an emitter-follower configuration. Therefore, a reactance connected to Pin 12 acts essentially as if it were connected at the base of Q5. Since the capacitor is connected here, it is now a component of BF and a zero is added to the transfer function. The resistor across the input pins controls overall gain and causes AT to cross 0dB at a lower frequency; the capacitor in the feedback loop controls phase shift and gain peaking.

To further explain, Bode plots of open-loop response using varying capacitor values and corresponding pulse responses are shown in Figures 13a through 13f. The changes in gain and phase can readily be seen, as is the effect on bandwidth.

AN140





## **COMPUTER ANALYSIS**

The open-loop and pulse response plots were generated using an IBM 370 computer and SPICE, a general-purpose circuit simulation program. Each transistor in the part is mathematically modeled after actual device parameters, which were measured in the laboratory. These models are then combined with the resistors and voltage sources through node numbers so that the computer knows where each is connected.



To indicate the accuracy of this system, the actual open-loop gain is compared to the computer plots in Figures 14 and 15. The real payoff for this system is that once a credible simulation is achieved, any outside circuit can be modeled around the op amp. This would be used to check for feasibility before bread-boarding in the lab. The internal circuit can be treated like a black box and the outside circuit program altered to whatever application the user would like to examine.



**AN140** 







- 1. J. Millman and C. C. Halkias: *Integrated Electronics: Analog and Digital Circuits and Systems*, McGraw-Hill Book Company, New York, 1972.
- 2. A. Vladimirescu, Kaihe Zhang, A. R. Newton, D. O. Peterson, A. Sanquiovanni-Vincentelli: "Spice Version 2G," University of California, Berkeley, California, August 10, 1981.
- 3. Signetics: *Analog Data Manual 1983*, Signetics Corporation, Sunnyvale, California 1983.

# **Signetics**

# NE5592 Video Amplifier

**Product Specification** 

## **Linear Products**

# DESCRIPTION

The NE5592 is a dual monolithic, twostage, differential output, wideband video amplifier. It offers a fixed gain of 400 without external components and an adjustable gain from 400 to 0 with one external resistor. The input stage has been designed so that with the addition of a few external reactive elements between the gain select terminals, the circuit can function as a high-pass, lowpass, or band-pass filter. This feature makes the circuit ideal for use as a video or pulse amplifier in communications, magnetic memories, display, video recorder systems, and floppy disk head amplifiers.

#### **FEATURES**

- 110MHz unity gain bandwidth
- Adjustable gain from 0 to 400
- Adjustable pass band
- No frequency compensation required
- Wave shaping with minimal external components

## **APPLICATIONS**

- Floppy disk head amplifier
- Video amplifier
- Pulse amplifier in communications
- Magnetic memory
- Video recorder systems

# PIN CONFIGURATION



## ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic DIP | 0 to 70°C         | NE5592N    |
| 14-Pin SO package  | 0 to 70°C         | NE5592D    |

#### **EQUIVALENT CIRCUIT**



NE5592

# **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise specified.

| SYMBOL             | PARAMETER                                                                                     | RATING       | UNIT   |
|--------------------|-----------------------------------------------------------------------------------------------|--------------|--------|
| V <sub>CC</sub>    | Supply voltage                                                                                | ± 8          | ٧      |
| V <sub>IN</sub>    | Differential input voltage                                                                    | ± 5          | ٧      |
| V <sub>CM</sub>    | Common mode Input voltage                                                                     | ±6           | ٧      |
| lout               | Output current                                                                                | 10           | mA     |
| T <sub>A</sub>     | Operating temperature range<br>NE5592                                                         | 0 to +70     | °C     |
| T <sub>STG</sub>   | Storage temperature range                                                                     | -65 to +150  | °C     |
| P <sub>D MAX</sub> | Maximum power dissipation, T <sub>A</sub> = 25°C (still air) <sup>1</sup> D package N package | 1.03<br>1.48 | w<br>w |

## NOTE:

N package 11.9mW/°C

DC ELECTRICAL CHARACTERISTICS  $T_A = +25^{\circ}C$ ,  $V_{SS} = \pm 6V$ ,  $V_{CM} = 0$ , unless otherwise specified. Recommended operating supply voltage is  $V_S = \pm 6.0V$ , and gain select pins are connected together.

| SYMBOL           | PARAMETER                                   | TEST CONDITIONS                                                                    | LIMITS |             |             |          |
|------------------|---------------------------------------------|------------------------------------------------------------------------------------|--------|-------------|-------------|----------|
|                  |                                             |                                                                                    | Min    | Тур         | Max         | UNITS    |
| A <sub>VOL</sub> | Differential voltage gain                   | $R_L = 2k\Omega$ , $V_{OUT} = 3V_{P-P}$                                            | 400    | 480         | 600         | V/V      |
| R <sub>IN</sub>  | Input resistance                            |                                                                                    | 3      | 14          |             | kΩ       |
| C <sub>IN</sub>  | Input capacitance                           |                                                                                    |        | 2.5         |             | pF       |
| los              | Input offset current                        |                                                                                    |        | 0.3         | 3           | μΑ       |
| IBIAS            | Input bias current                          |                                                                                    |        | 5           | 20          | μΑ       |
|                  | Input noise voltage                         | BW 1kHz to 10MHz                                                                   |        | 4           |             | nV/√Hz   |
| V <sub>IN</sub>  | Input voltage range                         |                                                                                    | ± 1.0  |             |             | ٧        |
| CMRR             | Common-mode rejection ratio                 | $V_{CM} \pm 1V$ , f < 100kHz<br>$V_{CM} \pm 1V$ , f = 5MHz                         | 60     | 93<br>87    |             | dB<br>dB |
| PSRR             | Supply voltage rejection ratio              | $\Delta V_S = \pm 0.5V$                                                            | 50     | 85          |             | dB       |
|                  | Channel separation                          | $V_{OUT} = 1V_{P-P}$ ; f = 100kHz (output referenced) R <sub>L</sub> = 1k $\Omega$ | 65     | 70          |             | dB       |
| Vos              | Output offset voltage gain select pins open | R <sub>L</sub> = ∞<br>R <sub>L</sub> = ∞                                           |        | 0.5<br>0.25 | 1.5<br>0.75 | V        |
| V <sub>CM</sub>  | Output common-mode voltage                  | R <sub>L</sub> = ∞                                                                 | 2.4    | 3.1         | 3.4         | ٧        |
| V <sub>OUT</sub> | Output differential voltage swing           | $R_L = 2k\Omega$                                                                   | 3.0    | 4.0         |             | ٧        |
| R <sub>OUT</sub> | Output resistance                           |                                                                                    |        | 20          |             | Ω        |
| lcc              | Power supply current (total for both sides) | R <sub>L</sub> = ∞                                                                 |        | 35          | 44          | mA       |

Derate above 25°C at the following rates:
 D package 8.3mW/°C

NE5592

DC ELECTRICAL CHARACTERISTICS  $V_{SS} = \pm \, 6V, \ V_{CM} = 0, \ 0^{\circ}C \leqslant T_{A} \leqslant 70^{\circ}C, \ unless \ otherwise specified.$  Recommended operating supply voltage is  $V_{S} = \pm \, 6.0V, \ and \ gain \ select \ pins \ are \ connected \ together.$ 

|                  | PARAMETER                                                                       | TEST CONDITIONS                                                                    | LIMITS |     |     |        |
|------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------|-----|-----|--------|
| SYMBOL           |                                                                                 |                                                                                    | Min    | Тур | Max | UNITS  |
| A <sub>VOL</sub> | Differential voltage gain                                                       | $R_L = 2k\Omega$ , $V_{OUT} = 3V_{P-P}$                                            | 350    | 430 | 600 | V/V    |
| R <sub>IN</sub>  | Input resistance                                                                |                                                                                    | 1      | 11  |     | kΩ     |
| los              | Input offset current                                                            |                                                                                    |        |     | 5   | μΑ     |
| IBIAS            | Input bias current                                                              |                                                                                    |        |     | 30  | μΑ     |
| VIN              | Input voltage range                                                             |                                                                                    | ± 1.0  |     |     | ٧      |
| CMRR             | Common-mode rejection ratio                                                     | $V_{CM} \pm 1V$ , f < 100kHz<br>$R_S = \phi$                                       | 55     |     |     | dB     |
| PSRR             | Supply voltage rejection ratio                                                  | $\Delta V_S = \pm 0.5V$                                                            | 50     |     |     | dB     |
|                  | Channel separation                                                              | $V_{OUT} = 1V_{P-P}$ ; f = 100kHz (output referenced) R <sub>L</sub> = 1k $\Omega$ |        | 70  |     | dB     |
| V <sub>OS</sub>  | Output offset voltage gain select pins connected together gain select pins open | R <sub>L</sub> = ∞                                                                 |        |     | 1.5 | v<br>v |
| V <sub>OUT</sub> | Output differential voltage swing                                               | $R_L = 2k\Omega$                                                                   | 2.8    |     |     | V      |
| lcc              | Power supply current (total for both sides)                                     | R <sub>L</sub> = ∞                                                                 |        |     | 47  | mA     |

AC ELECTRICAL CHARACTERISTICS  $T_A = \pm 25^{\circ}C$ ,  $V_{SS} = \pm 6V$ ,  $V_{CM} = 0$ , unless otherwise specified. Recommended operating supply voltage  $V_S = \pm 6.0V$ . Gain select pins connected together.

| CVMPOL          | DADAMETED         | TEST COMPLETIONS                     | LIMITS |     |     |       |
|-----------------|-------------------|--------------------------------------|--------|-----|-----|-------|
| SYMBOL          | PARAMETER         | TEST CONDITIONS                      | Min    | Тур | Max | UNITS |
| BW              | Bandwidth         | V <sub>OUT</sub> = 1V <sub>P-P</sub> |        | 25  |     | MHz   |
| t <sub>R</sub>  | Rise time         |                                      |        | 15  | 20  | ns    |
| t <sub>PD</sub> | Propagation delay | V <sub>OUT</sub> = 1V <sub>P-P</sub> |        | 7.5 | 12  | ns    |

NE5592

## TYPICAL PERFORMANCE CHARACTERISTICS



# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



NE5592

**TEST CIRCUITS**  $T_A = 25$ °C, unless otherwise specified.



# **Signetics**

# NE/SA/SE592 Video Amplifier

**Product Specification** 

#### Linear Products

#### DESCRIPTION

The NE/SA/SE592 is a monolithic, twostage, differential output, wideband video amplifier. It offers fixed gains of 100 and 400 without external components and adjustable gains from 400 to 0 with one external resistor. The input stage has been designed so that with the addition of a few external reactive elements between the gain select terminals, the circuit can function as a highpass, low-pass, or band-pass filter. This feature makes the circuit ideal for use as a video or pulse amplifier in communications, magnetic memories, display, video recorder systems, and floppy disk head amplifiers. Now available in an 8-pin version with fixed gain of 400 without external components and adjustable gain from 400 to 0 with one external resistor.

#### **FEATURES**

- 120MHz unity gain bandwidth
- Adjustable gains from 0 to 400
- · Adjustable pass band
- No frequency compensation required
- Wave shaping with minimal external components
- MIL-STD processing available

## **APPLICATIONS**

- Floppy disk head amplifier
- Video amplifier
- Pulse amplifier in communications
- Magnetic memory
- Video recorder systems

#### **EQUIVALENT CIRCUIT**



## PIN CONFIGURATIONS



NE/SA/SE592

# ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic DIP | 0 to +70°C        | NE592N14   |
| 14-Pin Cerdip      | 0 to +70°C        | NE592F14   |
| 14-Pin Cerdip      | -55°C to +125°C   | SE592F14   |
| 14-Pin SO          | 0 to +70°C        | NE592D14   |
| 8-Pin Plastic DIP  | 0 to +70°C        | NE592N8    |
| 8-Pin Cerdip       | -55°C to +125°C   | SE592F8    |
| 8-Pin Plastic DIP  | -40°C to +85°C    | SA592N8    |
| 8-Pin SO           | 0 to +70°C        | NE592D8    |
| 8-Pin SO           | -40°C to +85°C    | SA592D8    |
| 10-Lead Metal Can  | 0 to +70°C        | NE592H     |
| 10-Lead Metal Can  | -55°C to +125°C   | SE592H     |

N8, N14, D8 and D14 package parts also available in "High" gain version by adding "H" before package

# **ABSOLUTE MAXIMUM RATINGS** $T_A = +25$ °C, unless otherwise specified.

| SYMBOL           | PARAMETER                                                                                                                                                             | RATING                                               | UNIT                  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------|
| V <sub>CC</sub>  | Supply voltage                                                                                                                                                        | ± 8                                                  | V                     |
| V <sub>IN</sub>  | Differential input voltage                                                                                                                                            | ± 5                                                  | V                     |
| V <sub>CM</sub>  | Common-mode input voltage                                                                                                                                             | ± 6                                                  | ٧                     |
| lout             | Output current                                                                                                                                                        | 10                                                   | mA                    |
| T <sub>A</sub>   | Operating ambient temperature range<br>SE592<br>NE592                                                                                                                 | -40 to +85<br>0 to +70                               | °C<br>°C              |
| T <sub>STG</sub> | Storage temperature range                                                                                                                                             | -65 to +150                                          | °C                    |
| PD MAX           | Maximum power dissipation,  T <sub>A</sub> = 25°C (still ain) <sup>1</sup> F-14 package  F-8 package  D-14 package  D-8 package  H package  N-14 package  N-8 package | 1.17<br>0.79<br>0.98<br>0.79<br>0.83<br>1.44<br>1.17 | W<br>W<br>W<br>W<br>W |

#### NOTE:

1. Derate above 25°C at the following rates:

F-14 package at 9.3mW/°C

F-8 package at 6.3mW/°C

D-14 package at 7.8mW/°C

D-8 package at 6.3mW/°C

H package at 6.7mW/°C N-14 package at 11.5mW/°C

N-8 package at 9.3mW/°C

# Video Amplifier

NE/SA/SE592

DC ELECTRICAL CHARACTERISTICS  $T_A = \pm 25$ °C,  $V_{SS} = \pm 6$ V,  $V_{CM} = 0$ , unless otherwise specified. Recommended operating supply voltages  $V_S = \pm 6.0$ V. All specifications apply to both standard and high gain parts unless noted differently.

| 0./44D0:           |                                                                                              |                                                           | N         | E/SA59     | 2                  | SE592     |            |                    |                   |
|--------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------|------------|--------------------|-----------|------------|--------------------|-------------------|
| SYMBOL             | PARAMETER                                                                                    | TEST CONDITIONS                                           | Min       | Тур        | Max                | Min       | Тур        | Max                | UNIT              |
| A <sub>VOL</sub>   | Differential voltage gain,<br>standard part<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2, 4</sup> | $R_L = 2k\Omega$ , $V_{OUT} = 3V_{P.P}$                   | 250<br>80 | 400<br>100 | 600<br>120         | 300<br>90 | 400<br>100 | 500<br>110         | V/V<br>V/V        |
|                    | High gain part                                                                               |                                                           | 400       | 500        | 600                |           |            |                    | V/V               |
| R <sub>IN</sub>    | Input resistance<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2, 4</sup>                            |                                                           | 10        | 4.0<br>30  |                    | 20        | 4.0<br>30  |                    | kΩ<br>kΩ          |
| C <sub>IN</sub>    | Input capacitance <sup>2</sup>                                                               | Gain 2 <sup>4</sup>                                       |           | 2.0        |                    |           | 2.0        |                    | pF                |
| los                | Input offset current                                                                         |                                                           |           | 0.4        | 5.0                |           | 0.4        | 3.0                | μΑ                |
| IBIAS              | Input bias current                                                                           |                                                           |           | 9.0        | 30                 |           | 9.0        | 20                 | μΑ                |
| V <sub>NOISE</sub> | Input noise voltage                                                                          | BW 1kHz to 10MHz                                          |           | 12         |                    |           | 12         |                    | μV <sub>RMS</sub> |
| V <sub>IN</sub>    | Input voltage range                                                                          |                                                           | ± 1.0     |            |                    | ± 1.0     |            |                    | ٧                 |
| CMRR               | Common-mode rejection ratio<br>Gain 2 <sup>4</sup><br>Gain 2 <sup>4</sup>                    | $V_{CM}^{\pm}$ 1V, f < 100kHz $V_{CM}^{\pm}$ 1V, f = 5MHz | 60        | 86<br>60   |                    | 60        | 86<br>60   |                    | dB<br>dB          |
| PSRR               | Supply voltage rejection ratio<br>Gain 2 <sup>4</sup>                                        | $\Delta V_S = \pm 0.5 V$                                  | 50        | 70         |                    | 50        | 70         |                    | dB                |
| V <sub>OS</sub>    | Output offset voltage<br>Gain 1<br>Gain 2 <sup>4</sup><br>Gain 3 <sup>3</sup>                | $R_{L} = \infty$ $R_{L} = \infty$ $R_{L} = \infty$        |           | 0.35       | 1.5<br>1.5<br>0.75 |           | 0.35       | 1.5<br>1.0<br>0.75 | V<br>V<br>V       |
| V <sub>CM</sub>    | Output common-mode voltage                                                                   | R <sub>L</sub> = ∞                                        | 2.4       | 2.9        | 3.4                | 2.4       | 2.9        | 3.4                | ٧                 |
| V <sub>OUT</sub>   | Output voltage swing differential                                                            | $R_L = 2k\Omega$                                          | 3.0       | 4.0        |                    | 3.0       | 4.0        |                    | ٧                 |
| R <sub>OUT</sub>   | Output resistance                                                                            |                                                           |           | 20         |                    |           | 20         |                    | Ω                 |
| Icc                | Power supply current                                                                         | R <sub>L</sub> = ∞                                        |           | 18         | 24                 |           | 18         | 24                 | mA                |

Gain select Pins G<sub>1A</sub> and G<sub>1B</sub> connected together.
 Gain select Pins G<sub>2A</sub> and G<sub>2B</sub> connected together.
 All gain select pins open.
 Applies to 10- and 14-pin versions only.

# Video Amplifier

NE/SA/SE592

DC ELECTRICAL CHARACTERISTICS  $V_{SS} = \pm 6V, V_{CM} = 0, 0^{\circ}C \leqslant T_{A} \leqslant 70^{\circ}C$  for NE592;  $-40^{\circ}C \leqslant T_{A} \leqslant 85^{\circ}C$  for SA592,  $-40^{\circ}C \leqslant T_{A} \leqslant 85^{\circ}C$ -55°C ≤ T<sub>A</sub> ≤ 125°C for SE592, unless otherwise specified. Recommended operating supply voltages  $V_S = \pm 6.0V$ . All specifications apply to both standard and high gain parts unless noted differently.

| 0.44501          |                                                                                              |                                                    | N         | E/SA59 | 92                | SE592     |             |                   |             |  |
|------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------|-----------|--------|-------------------|-----------|-------------|-------------------|-------------|--|
| SYMBOL           | PARAMETER                                                                                    | TEST CONDITIONS                                    | Min       | Тур    | Max               | Min       | Min Typ Max |                   | UNIT        |  |
| A <sub>VOL</sub> | Differential voltage gain,<br>standard part<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2, 4</sup> | $R_L = 2k\Omega$ , $V_{OUT} = 3V_{P.P}$            | 250<br>80 |        | 600<br>120        | 200<br>80 |             | 600<br>120        | V/V<br>V/V  |  |
|                  | High gain part                                                                               |                                                    | 400       | 500    | 600               |           |             |                   | V/V         |  |
| R <sub>IN</sub>  | Input resistance<br>Gain 2 <sup>2, 4</sup>                                                   |                                                    | 8.0       |        |                   | 8.0       |             |                   | kΩ          |  |
| los              | Input offset current                                                                         |                                                    |           |        | 6.0               |           |             | 5.0               | μΑ          |  |
| IBIAS            | Input bias current                                                                           |                                                    |           |        | 40                |           |             | 40                | μΑ          |  |
| V <sub>IN</sub>  | Input voltage range                                                                          |                                                    | ± 1.0     |        |                   | ± 1.0     |             |                   | ٧           |  |
| CMRR             | Common-mode rejection ratio<br>Gain 2 <sup>4</sup>                                           | V <sub>CM</sub> ± 1V, f < 100kHz                   | 50        |        |                   | 50        |             |                   | dB          |  |
| PSRR             | Supply voltage rejection ratio<br>Gain 2 <sup>4</sup>                                        | $\Delta V_S = \pm 0.5 V$                           | 50        |        |                   | 50        |             |                   | dB          |  |
| V <sub>OS</sub>  | Output offset voltage<br>Gain 1<br>Gain 2 <sup>4</sup><br>Gain 3 <sup>3</sup>                | $R_{L} = \infty$ $R_{L} = \infty$ $R_{L} = \infty$ |           |        | 1.5<br>1.5<br>1.0 |           |             | 1.5<br>1.2<br>1.0 | V<br>V<br>V |  |
| V <sub>OUT</sub> | Output voltage swing differential                                                            | $R_L = 2k\Omega$                                   | 2.8       |        |                   | 2.5       |             |                   | ٧           |  |
| Icc              | Power supply current                                                                         | R <sub>L</sub> = ∞                                 |           |        | 27                |           |             | 27                | mA          |  |

#### NOTES:

- 1. Gain select Pins  $G_{1A}$  and  $G_{1B}$  connected together.
- 2. Gain select Pins  $G_{2A}$  and  $G_{2B}$  connected together.
- 3. All gain select pins open.
- 4. Applies to 10- and 14-pin versions only.

AC ELECTRICAL CHARACTERISTICS  $T_A = \pm 25^{\circ}C$ ,  $V_{SS} = \pm 6V$ ,  $V_{CM} = 0$ , unless otherwise specified. Recommended operating supply voltages  $V_S = \pm 6.0V$ . All specifications apply to both standard and high gain parts unless noted differently.

| SYMBOL          | PARAMETER                                                          | TEST CONDITIONS                      | N   | IE/SA59     | 92  | SE592 |             |     |            |
|-----------------|--------------------------------------------------------------------|--------------------------------------|-----|-------------|-----|-------|-------------|-----|------------|
| STIMBUL         | PANAMEIEN                                                          | TEST CONDITIONS                      | Min | Тур         | Max | Min   | Тур         | Max | UNIT       |
| BW              | Bandwidth<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2, 4</sup>         |                                      |     | 40<br>90    |     |       | 40<br>90    |     | MHz<br>MHz |
| t <sub>R</sub>  | Rise time<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2, 4</sup>         | V <sub>OUT</sub> = 1V <sub>P-P</sub> |     | 10.5<br>4.5 | 12  |       | 10.5<br>4.5 | 10  | ns<br>ns   |
| t <sub>PD</sub> | Propagation delay<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2, 4</sup> | V <sub>OUT</sub> = 1V <sub>P-P</sub> |     | 7.5<br>6.0  | 10  |       | 7.5<br>6.0  | 10  | ns<br>ns   |

- 1. Gain select Pins  $G_{1A}$  and  $G_{1B}$  connected together.
- 2. Gain select Pins G2A and G2B connected together.
- 3. All gain select pins open.
- 4. Applies to 10- and 14-pin versions only.

## TYPICAL PERFORMANCE CHARACTERISTICS



OP04590S

# Video Amplifier

# NE/SA/SE592

# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)

OP04570S



OP04580S

# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



**TEST CIRCUITS** T<sub>A</sub> = 25°C, unless otherwise specified.



# Video Amplifier

# NE/SA/SE592

## TYPICAL APPLICATIONS



# Video Amplifier

NE/SA/SE592

## **FILTER NETWORKS**



**NOTES:** In the networks above, the R value used is assumed to include  $2r_{\rm e}$ , or approximately  $32\Omega$ . S =  $j_{\omega}$   $\omega$  =  $2\pi{\rm f}$ 

# **Signetics**

# AN141 Using the NE/SA/SE592 Video Amplifier

Application Note

**Linear Products** 

# VIDEO AMPLIFIER PRODUCTS NE/SA/SE592 Video Amplifier

The 592 is a two-stage differential output, wide-band video amplifier with voltage gains as high as 400 and bandwidths up to 120MHz.

Three basic gain options are provided. Fixed gains of 400 and 100 result from shorting together gain select pins  $G_{1A}-G_{1B}$  and  $G_{2A}-G_{2B}$ , respectively. As shown by Figure 1, the emitter circuits of the differential pair return through independent current sources. This topology allows no gain in the input stage if all gain select pins are left open. Thus, the third gain option of tying an external resistance across the gain select pins allows the user to select any desired gain from 0 to 400V/V. The advantages of this configuration will be covered in greater detail under the filter application section.

Three factors should be pointed out at this time:

- 1. The gains specified are differential. Singleended gains are one-half the stated value.
- The circuit 3dB bandwidths are a function of and are inversely proportional to the gain settings.
- 3. The differential input impedance is an inverse function of the gain setting.

In applications where the signal source is a transformer or magnetic transducer, the input bias current required by the 592 may be passed directly through the source to ground. Where capacitive coupling is to be used, the base inputs must be returned to ground through a resistor to provide a DC path for the bias current.

Due to offset currents, the selection of the input bias resistors is a compromise. To reduce the loading on the source, the resistors should be large, but to minimize the output DC offset, they should be small — ideally  $0\Omega.$  Their maximum value is set by the maximum allowable output offset and may be determined as follows:

- 1. Define the allowable output offset (assume 1.5V)
- Subtract the maximum 592 output offset (from the data sheet). This gives the output offset allowed as a function of input offset currents (1.5V – 1.0V = 0.5V).

3. Divide by the circuit gain (assume 100). This refers the output offset to the input.

4. The maximum input resistor size is:

$$R_{MAX} = \frac{\text{Input Offset Voltage}}{\text{Max Input Offset Current}}$$
 (1)
$$= \frac{0.005V}{\text{Max Input Offset Current}}$$

=  $1.00k\Omega$ 

5μΑ

Of paramount importance during the design of the NE592 device was bandwidth. In a monolithic device, this precludes the use of PNP transistors and standard level-shifting techniques used in lower frequency devices. Thus, without the aid of level shifting, the output common-mode voltage present on the NE592 is typically 2.9V. Most applications, therefore, require capacitive coupling to the load.

#### Filters

As mentioned earlier, the emitter circuit of the NE592 includes two current sources.

Since the stage gain is calculated by dividing the collector load impedance by the emitter impedance, the high impedance contributed by the current sources causes the stage gain to be zero with all gain select pins open. As shown by the gain vs. frequency graph of Figure 2, the overall gain at low frequencies is a negative 48dB.

Higher frequencies cause higher gain due to distributed parasitic capacitive reactance. This reactance in the first stage emitter circuit causes increasing stage gain until at 10MHz the gain is 0dB, or unity.

Referring to Figure 3, the impedance seen looking across the emitter structure includes small  $r_{\rm e}$  of each transistor.

Any calculations of impedance networks across the emitters then must include this quantity. The collector current level is approximately 2mA, causing the quantity of 2  $\rm r_e$  to be approximately  $32\Omega.$  Overall device gain is thus given by

$$\frac{V_O(s)}{V_{IN}(s)} = \frac{1.4 \times 10^4}{Z_{(S)} + 32} \tag{2}$$

where  $Z_{(S)}$  can be resistance or a reactive impedance. Table 2 summarizes the possible configurations to produce low, high, and bandpass filters. The emitter impedance is made to vary as a function of frequency by using capacitors or inductors to alter the frequency response. Included also in Table 2 is the gain calculation to determine the voltage gain as a function of frequency.



Table 1. Video Amplifier Comparison File

| PARAMETER             | NE/SA/SE592 | 733        |
|-----------------------|-------------|------------|
| Bandwidth (MHz)       | 120         | 120        |
| Gain                  | 0,100,400   | 10,100,400 |
| R <sub>IN</sub> (k)   | 4 – 30      | 4 – 250    |
| V <sub>P-P</sub> (Vs) | 4.0         | 4.0        |



Figure 2. Voltage Gain as a Function of Frequency (All Gain Select Pins Open)



for NE592, N14

#### Differentiation

With the addition of a capacitor across the gain select terminals, the NE592 becomes a differentiator. The primary advantage of using the emitter circuit to accomplish differentiation is the retention of the high common mode noise rejection. Disc file playback systems rely heavily upon this common-mode rejection for proper operation. Figure 4 shows a differential amplifier configuration with transfer function.

#### Disc File Decoding

In recovering data from disc or drum files, several steps must be taken to precondition the linear data. The NE592 video amplifier, coupled with the 8T20 bidirectional one-shot, provides all the signal conditioning necessary for phase-encoded data.

When data is recorded on a disc, drum or tape system, the readback will be a Gaussian shaped pulse with the peak of the pulse corresponding to the actual recorded transi-

Table 2. Filter Networks

| Z NETWORK    | FILTER<br>TYPE | V <sub>0</sub> (s) TRANSFER V <sub>1</sub> (s) FUNCTION                         |
|--------------|----------------|---------------------------------------------------------------------------------|
| AFG3770S     | LOW<br>PASS    | $\frac{1.4 \times 10^4}{L} \left[ \frac{1}{s + R/L} \right]_{c}$                |
| C C AFG0780S | HIGH<br>PASS   | $\frac{1.4 \times 10^4}{R} \left[ \frac{s}{s + 1/RC} \right]$                   |
| 0            | BAND<br>PASS   | $\frac{1.4 \times 10^4}{L} \left[ \frac{s}{s^2 + R/Ls + 1/LC} \right]$          |
| AF037508     | BAND<br>REJECT | $\frac{1.4 \times 10^4}{R} \left[ \frac{s^2 + 1/LC}{s^2 + 1/LC + s/RC} \right]$ |

In the networks above, the R value used is assumed to include 2  $r_{\rm e}$ , or approximately 32 $\Omega$ .

tion point. This readback signal is usually  $500\mu V_{P-P}$  to  $3mV_{P-P}$  for oxide coated disc files and 1 to 20mV<sub>P-P</sub> for nickel-cobalt disc files. In order to accurately reproduce the data stream originally written on the disc memory, the time of peak point of the Gaussian readback signal must be determined.

The classical approach to peak time determination is to differentiate the input signal. Differentiation results in a voltage proportional to the slope of the input signal. The zerocrossing point of the differentiator, therefore, will occur when the input signal is at a peak. Using a zero-crossing detector and one-shot, therefore, results in pulses occurring at the input peak points.

A circuit which provides the preconditioning described above is shown in Figure 5. Readback data is applied directly to the input of the first NE592. This amplifier functions as a wideband AC-coupled amplifier with a gain of 100. The NE592 is excellent for this use because of its high phase linearity, high gain and ability to directly couple the unit with the readback head. By direct coupling of readback head to amplifier, no matched terminating resistors are required and the excellent common-mode rejection ratio of the amplifier is preserved. DC components are also rejected because the NE592 has no gain at DC due to the capacitance across the gain select terminals.

The output of the first stage amplifier is routed to a linear phase shift low-pass filter. The filter

is a single-stage constant K filter, with a characteristic impedance of 200 $\Omega$ . Calculations for the filter are as follows:

$$L = {}^{2}P_{V}\omega_{C}$$

 $R = characteristic impedance (\Omega)$ 

 $C = \frac{1}{\omega_c}$ 

where

 $\omega_{\rm C}$  = cut-off frequency (radians/sec)



Common-Mode Noise Rejection

# Using the NE/SA/SE592 Video Amplifier

AN141

The second NE592 is utilized as a low noise differentiator/amplifier stage. The NE592 is excellent in this application because it allows differentiation with excellent common-mode noise rejection.

The output of the differentiator/amplifier is connected to the 8T20 bidirectional monostable unit to provide the proper pulses at the zero-crossing points of the differentiator.

The circuit in Figure 5 was tested with an input signal approximating that of a readback signal. The results are shown in Figure 7.

### **Automatic Gain Control**

The NE592 can also be connected in conjunction with a MC1496 balanced modulator to form an excellent automatic gain control system.

The signal is fed to the signal input of the MC1496 and RC-coupled to the NE592. Unbalancing the carrier input of the MC1496 causes the signal to pass through unattenuated. Rectifying and filtering one of the NE592 outputs produces a DC signal which is proportional to the AC signal amplitude. After filtering; this control signal is applied to the MC1496 causing its gain to change.





# Using the NE/SA/SE592 Video Amplifier

AN141



# **Signetics**

# $\mu$ A733/733C Differential Video Amplifier

**Product Specification** 

#### Linear Products

#### DESCRIPTION

The 733 is a monolithic differential input. differential output, wide-band video amplifier. It offers fixed gains of 10, 100, or 400 without external components, and adjustable gains from 10 to 400 by the use of an external resistor. No external frequency compensation components are required for any gain option. Gain stability, wide bandwidth, and low phase distortion are obtained through use of the classic series-shunt feedback from the emitter-follower outputs to the inputs of the second stage. The emitter-follower outputs provide low output impedance, and enable the device to drive capacitive loads. The 733 is intended for use as a high-performance video and pulse amplifier in communications, magnetic memories, display and video recorder systems.

### **FEATURES**

- 120MHz bandwidth
- 250kΩ input resistance
- Selectable gains of 10, 100, and
- No frequency compensation required
- MIL-STD-883A, B, C available

#### **APPLICATIONS**

- Video amplifier
- Pulse amplifier in communications
- Magnetic memories
- Video recorder systems

## PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE     | ORDER CODE |
|--------------------|-----------------|------------|
| 14-Pin Ceramic DIP | -55°C to +125°C | μA733F     |
| 14-Pin Plastic DIP | -55°C to +125°C | μA733N     |
| 14-Pin Plastic DIP | 0 to +70°C      | μΑ733CN    |
| 14-Pin Ceramic DIP | 0 to +70°C      | μA733CF    |

#### CIRCUIT SCHEMATIC



μA733/733C

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL             | PARAMETER                                                                                                 | RATING                   | UNIT     |
|--------------------|-----------------------------------------------------------------------------------------------------------|--------------------------|----------|
| V <sub>DIFF</sub>  | Differential input voltage                                                                                | rential input voltage ±5 |          |
| V <sub>CM</sub>    | Common-mode input voltage                                                                                 | ± 6                      | ٧        |
| V <sub>CC</sub>    | Supply voltage                                                                                            | ± 8                      |          |
| lout               | Output current                                                                                            | 10 .                     | mA       |
| TJ                 | Junction temperature                                                                                      | +150                     | °C       |
| T <sub>STG</sub>   | Storage temperature range                                                                                 | -65 to +150              | °C       |
| T <sub>A</sub>     | Operating ambient temperature range<br>μΑ733C<br>μΑ733                                                    | 0 to +70<br>-55 to +125  | °C<br>°C |
| P <sub>D MAX</sub> | Maximum power dissipation,<br>25°C ambient temperature (still-air) <sup>1</sup><br>F package<br>N package | 1190<br>1420             | mW<br>mW |

#### NOTE:

# DC ELECTRICAL CHARACTERISTICS $T_A = +25^{\circ}C$ , $V_S = \pm\,6V$ , $V_{CM} = 0$ , unless otherwise specified. Recommended operating supply voltages $V_S = \pm\,6.0V$ .

| OVMDO              | DADAMETED                                                                              | TEGT COMPLETIONS                                               | μΑ733C μΑ733   |                    |                  |                |                    |                  |                   |
|--------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------|--------------------|------------------|----------------|--------------------|------------------|-------------------|
| SYMBOL             | PARAMETER                                                                              | TEST CONDITIONS                                                | Min            | Тур                | Max              | Min            | Тур                | Max              | UNIT              |
|                    | Differential voltage gain Gain 1 <sup>2</sup> Gain 2 <sup>2</sup> Gain 3 <sup>3</sup>  | $R_I = 2k\Omega$ , $V_{OUT} = 3V_{P.P}$                        | 250<br>80<br>8 | 400<br>100<br>10   | 600<br>120<br>12 | 300<br>90<br>9 | 400<br>100<br>10   | 500<br>110<br>11 | V/V<br>V/V<br>V/V |
| BW                 | Bandwidth Gain 1 <sup>1</sup> Gain 2 <sup>2</sup> Gain 3 <sup>3</sup>                  |                                                                |                | 40<br>90<br>120    |                  |                | 40<br>90<br>120    |                  | MHz<br>MHz<br>MHz |
| t <sub>R</sub>     | Rise time<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2</sup><br>Gain 3 <sup>3</sup>         | V <sub>OUT</sub> = 1V <sub>P-P</sub>                           |                | 10.5<br>4.5<br>2.5 | 12               |                | 10.5<br>4.5<br>2.5 | 10               | ns<br>ns<br>ns    |
| t <sub>PD</sub>    | Propagation delay<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2</sup><br>Gain 3 <sup>3</sup> | V <sub>OUT</sub> = 1V <sub>P-P</sub>                           |                | 7.5<br>6.0<br>3.6  | 10               |                | 7.5<br>6.0<br>3.6  | 10               | ns<br>ns<br>ns    |
| R <sub>IN</sub>    | Input resistance<br>Gain 1 <sup>2</sup><br>Gain 2 <sup>2</sup><br>Gain 3 <sup>3</sup>  |                                                                | 10             | 4.0<br>30<br>250   |                  | 20             | 4.0<br>30<br>250   |                  | kΩ<br>kΩ<br>kΩ    |
|                    | Input capacitance <sup>2</sup>                                                         | Gain 2                                                         |                | 2.0                |                  |                | 2.0                |                  | pF                |
| los                | Input offset current                                                                   |                                                                |                | 0.4                | 5.0              |                | 0.4                | 3.0              | μΑ                |
| I <sub>BIAS</sub>  | Input bias current                                                                     |                                                                |                | 9.0                | 30               |                | 9.0                | 20               | μΑ                |
| V <sub>NOISE</sub> | Input noise voltage                                                                    | BW = 1kHz to 10MHz                                             |                | 12                 |                  |                | 12                 |                  | μV <sub>RM</sub>  |
| V <sub>IN</sub>    | Input voltage range                                                                    |                                                                | ± 1.0          |                    |                  | ± 1.0          |                    |                  | ٧                 |
| CMRR               | Common-mode rejection ratio<br>Gain 2<br>Gain 2                                        | $V_{CM} = \pm 1V, f \le 100kHz$<br>$V_{CM} = \pm 1V, f = 5MHz$ | 60             | 86<br>60           |                  | 60             | 86<br>60           |                  | dB<br>dB          |
| SVRR               | Supply voltage rejection ratio<br>Gain 2                                               | $\Delta V_S = \pm 0.5 V$                                       | 50             | 70                 |                  | 50             | 70                 |                  | dB                |

The following derating factors should be applied above 25°C: F package at 9.5mW/°C

N package at 11.4mW/°C.

μA733/733C

# DC ELECTRICAL CHARACTERISTICS (Continued) $T_A = +25^{\circ}C$ , $V_S = \pm 6V$ , $V_{CM} = 0$ , unless otherwise specified. Recommended operating supply voltages $V_S = \pm 6.0V$ .

| OVMDOL            | DADAMETED.                                                                                   | TEAT COMPLETIONS                          |                | μ <b>Α7330</b>     | :                | μ <b>Α733</b>  |                    | UNIT             |                   |
|-------------------|----------------------------------------------------------------------------------------------|-------------------------------------------|----------------|--------------------|------------------|----------------|--------------------|------------------|-------------------|
| SYMBOL            | PARAMETER                                                                                    | TEST CONDITIONS                           | Min            | Тур                | Мах              | Min            | Тур                | Max              | UNIT              |
|                   | Output offset voltage Gain 1 <sup>1</sup> Gain 2 and 3 <sup>2, 3</sup>                       | R <sub>L</sub> = ∞                        |                | 0.6<br>0.35        | 1.5<br>1.5       |                | 0.6<br>0.35        | 1.5<br>1.0       | V                 |
| V <sub>CM</sub>   | Output common-mode voltage                                                                   | R <sub>L</sub> = ∞                        | 2.4            | 2.9                | 3.4              | 2.4            | 2.9                | 3.4              | ٧                 |
|                   | Output voltage swing, differential                                                           | $R_L = 2k\Omega$                          | 3.0            | 4.0                |                  | 3.0            | 4.0                |                  | V <sub>P-P</sub>  |
| I <sub>SINK</sub> | Output sink current                                                                          |                                           | 2.5            | 3.6                |                  | 2.5            | 3.6                |                  | mA                |
| R <sub>OUT</sub>  | Output resistance                                                                            |                                           |                | 20                 |                  |                | 20                 |                  | Ω                 |
| Icc               | Power supply current                                                                         | R <sub>L</sub> = ∞                        |                | 18                 | 24               |                | 18                 | 24               | mA                |
| THE FOLL          | OWING SPECIFICATIONS APPLY OF                                                                | VER TEMPERATURE                           | 0°C            | < T <sub>A</sub> < | 70°C             | -55°C          | ≤ T <sub>A</sub> ≤ | € 125°C          |                   |
|                   | Differential voltage gain<br>Gain 1 <sup>1</sup><br>Gain 2 <sup>2</sup><br>Gain <sup>3</sup> | $R_{l} = 2k\Omega$ , $V_{OUT} = 3V_{P-P}$ | 250<br>80<br>8 |                    | 600<br>120<br>12 | 200<br>80<br>8 |                    | 600<br>120<br>12 | V/V<br>V/V<br>V/V |
| R <sub>IN</sub>   | Input resistance<br>Gain 2 <sup>2</sup>                                                      |                                           | 8              |                    |                  | 8              |                    |                  | kΩ                |
| los               | Input offset current                                                                         |                                           |                |                    | 6                |                |                    | 5                | μΑ                |
| I <sub>BIAS</sub> | Input bias current                                                                           |                                           |                |                    | 40               |                |                    | 40               | μΑ                |
| V <sub>IN</sub>   | Input voltage range                                                                          |                                           | ± 1.0          |                    |                  | ± 1.0          |                    |                  | ٧                 |
| CMRR              | Common-mode rejection ratio<br>Gain 2                                                        | V <sub>CM</sub> = ± V, F ≤ 100kHz         | 50             |                    |                  | 50             |                    |                  | dB                |
| SVRR              | Supply voltage rejection ratio<br>Gain 2                                                     | $\Delta V_S = \pm 0.5 V$                  | 50             |                    |                  | 50             |                    |                  | dB                |
| V <sub>OS</sub>   | Output offset voltage<br>Gain 1 <sup>1</sup><br>Gain 2 and 3 <sup>2, 3</sup>                 | R <sub>L</sub> = ∞                        |                |                    | 1.5<br>1.5       |                |                    | 1.5<br>1.2       | V                 |
| V <sub>DIFF</sub> | Output voltage swing, differential                                                           | $R_L = 2k\Omega$                          | 2.8            |                    |                  | 2.5            |                    |                  | V <sub>P-P</sub>  |
| I <sub>SINK</sub> | Output sink current                                                                          |                                           | 2.5            |                    |                  | 2.2            |                    |                  | mA                |
| lcc               | Power supply current                                                                         | R <sub>L</sub> ±∞                         |                |                    | 27               |                |                    | 27               | mA                |

Gain select pins G<sub>1A</sub> and G<sub>1B</sub> connected together.
 Gain select pins G<sub>2A</sub> and G<sub>2B</sub> connected together.
 All gain select pins open.

# μA733/733C

## TYPICAL PERFORMANCE CHARACTERISTICS



# μA733/733C

## TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



μA733/733C

# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)







**TEST CIRCUITS**  $T_A = 25$ °C, unless otherwise specified.



# **Signetics**

# NE5517/5517A Dual Operational Transconductance Amplifier

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE5517 contains two current-controlled transconductance amplifiers. each with a differential input and pushpull output. The NE5517 offers significant design and performance advantages over similar devices for all types of programmable gain applications. Circuit performance is enhanced through the use of linearizing diodes at the inputs which enable a 10dB signal-to-noise improvement referenced to 0.5% THD. The NE5517 is suited for a wide variety of industrial and consumer applications and is recommended as the preferred circuit in the Dolby\* HX (Headroom Extension) system.

Constant impedance buffers on the chip allow general use of the NE5517. These buffers are made of Darlington transistor and a biasing network which changes bias current in dependence of I<sub>ABC</sub>.

Therefore, changes of output offset voltages are almost eliminated. This is an advantage of the NE5517 compared to LM13600. With the LM13600, a burst in the bias current I<sub>ABC</sub> guides to an audible offset voltage change at the output. With the constant impedance buffers of the NE5517 this effect can be avoided and makes this circuit preferable for high quality audio applications.

#### **FEATURES**

- Constant impedance buffers
- △V<sub>BE</sub> of buffer is constant with amplifier I<sub>BIAS</sub> change
- Pin compatible with LM13600
- Excellent matching between amplifiers
- Linearizing diodes
- High output signal-to-noise ratio

#### **APPLICATIONS**

- Multiplexers
- Timers
- Electronic music synthesizers
- Dolby<sup>TM</sup> HX Systems
- Current-controlled amplifiers, filters
- Current-controlled oscillators, impedances

Dolby is a registered trademark of Dolby Laboratories Inc., San Francisco, Calif.

#### PIN CONFIGURATION



## PIN DESIGNATION

| PIN NO. | SYMBOL               | NAME AND FUNCTION      |
|---------|----------------------|------------------------|
| 1       | I <sub>ABC</sub>     | Amplifier bias input A |
| 2       | D                    | Diode bias A           |
| 3       | +IN                  | Non-inverting input A  |
| 4       | -IN                  | Inverting input A      |
| 5       | V <sub>O</sub>       | Output A               |
| 6       | V-                   | Negative supply        |
| 7       | IN <sub>BUFFER</sub> | Buffer input A         |
| 8       | VO <sub>BUFFER</sub> | Buffer output A        |
| 9       | VO <sub>BUFFER</sub> | Buffer output B        |
| 10      | IN <sub>BUFFER</sub> | Buffer input B         |
| 11      | V+                   | Positive supply        |
| 12      | V <sub>O</sub>       | Output B               |
| 13      | -IN                  | Inverting input B      |
| 14      | + IN                 | Non-inverting input B  |
| 15      | D                    | Diode bias B           |
| 16      | I <sub>ABC</sub>     | Amplifier bias input B |

# NE5517/5517A

## CIRCUIT SCHEMATIC



# **CONNECTION DIAGRAM**



NE5517/5517A

# **ORDERING INFORMATION**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 16-Pin Plastic DIP | 0 to +70°C        | NE5517N    |
| 16-Pin Plastic DIP | 0 to +70°C        | NE5517AN   |
| 16-Pin SO DIP      | 0 to +70°C        | NE5517D    |

## **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                            | RATING                                                   | UNIT     |
|-------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------|
| V <sub>S</sub>    | Supply voltage <sup>1</sup><br>NE5517<br>NE5517A                                                     | 36 V <sub>DC</sub> or ± 18<br>44 V <sub>DC</sub> or ± 22 | V<br>V   |
| P <sub>D</sub>    | Power dissipation,<br>T <sub>A</sub> = 25°C (still air) <sup>2</sup><br>NE5517N, NE5517AN<br>NE5517D | 1500<br>1125                                             | mW<br>mW |
| V <sub>IN</sub>   | Differential input voltage                                                                           | ±5                                                       | ٧        |
| l <sub>D</sub>    | Diode bias current                                                                                   | 2                                                        | mA       |
| I <sub>ABC</sub>  | Amplifier bias current                                                                               | 2                                                        | mA       |
| Isc               | Output short-circuit duration                                                                        | Indefinite                                               |          |
| l <sub>OUT</sub>  | Buffer output current <sup>3</sup>                                                                   | 20                                                       | mA       |
| T <sub>A</sub>    | Operating temperature range<br>NE5517N, NE5517AN                                                     | 0°C to +70                                               | °C       |
| V <sub>DC</sub>   | DC input voltage                                                                                     | +V <sub>S</sub> to -V <sub>S</sub>                       |          |
| T <sub>STG</sub>  | Storage temperature range                                                                            | -65°C to +150                                            | °C       |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                               | 300                                                      | °C       |

#### NOTES:

- 1. For selections to a supply voltage above  $\pm 22V$ , contact factory.
- 2. The following derating factors should be applied above 25°C:
  - N package at 12.0mW/°C
  - D package at 9.0mW/°C
- 3. Buffer output current should be limited so as to not exceed package dissipation.

### DC ELECTRICAL CHARACTERISTICS<sup>1</sup>

| SYMBOL            |                                  |                                                |     | NE5517 |        |     | NE5517A |             |                |
|-------------------|----------------------------------|------------------------------------------------|-----|--------|--------|-----|---------|-------------|----------------|
|                   | PARAMETER                        | TEST CONDITIONS                                | Min | Тур    | Max    | Min | Тур     | Max         | UNIT           |
| V <sub>OS</sub>   | Input offset voltage             | Over temperature range<br>I <sub>ABC</sub> 5μA |     | 0.4    | 5<br>5 |     | 0.4     | 2<br>5<br>2 | mV<br>mV<br>mV |
|                   | ΔV <sub>OS</sub> /ΔT             | Avg. TC of input offset voltage                |     | 7      |        |     | 7       |             | μV/°C          |
|                   | V <sub>OS</sub> including diodes | Diode bias current $(I_D) = 500 \mu A$         |     | 0.5    | 5      |     | 0.5     | 2           | mV             |
| Vos               | Input offset change              | 5μA ≤ I <sub>ABC</sub> ≤ 500μA                 |     | 0.1    |        |     | 0.1     | 3           | mV             |
| los               | Input offset current             |                                                |     | 0.1    | 0.6    |     | 0.1     | 0.6         | μΑ             |
|                   | Δl <sub>OS</sub> /ΔT             | Avg. TC of input offset cur-<br>rent           |     | 0.001  |        |     | 0.001   |             | μΑ/°C          |
| I <sub>BIAS</sub> | Input bias current               | Over temperature range                         |     | 0.4    | 5<br>8 |     | 0.4     | 5<br>7      | μA<br>μA       |
|                   | $\Delta I_{B}/\Delta T$          | Avg. TC of input current                       |     | 0.01   |        |     | 0.01    |             | μΑ/°C          |

# NE5517/5517A

# DC ELECTRICAL CHARACTERISTICS<sup>1</sup> (Continued)

|                      |                                                     |                                                                                                          | NE5517       |                 |            |                 | NE5517   | ١          |                |
|----------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------|-----------------|------------|-----------------|----------|------------|----------------|
| SYMBOL               | PARAMETER                                           | TEST CONDITIONS                                                                                          | Min          | Min Typ Max     | Min        | Тур             | Max      | UNIT       |                |
| 9м                   | Forward transconductance                            | Over temperature range                                                                                   | 6700<br>5400 | 9600            | 13000      | 7700<br>4000    | 9600     | 12000      | μmho<br>μmho   |
|                      | g <sub>M</sub> tracking                             |                                                                                                          |              | 0.3             |            |                 | 0.3      |            | dB             |
| Гоит                 | Peak output current                                 | $R_L = 0$ , $I_{ABC} = 5\mu A$<br>$R_L = 0$ , $I_{ABC} = 500\mu A$<br>$R_L = 0$ ,                        | 350<br>300   | 5<br>500        | 650        | 3<br>350<br>300 | 5<br>500 | 7<br>650   | μΑ<br>μΑ<br>μΑ |
| V <sub>OUT</sub>     | Peak output voltage<br>Positive<br>Negative         | $R_L = \infty$ , $5\mu A \le I_{ABC} \le 500\mu A$<br>$R_L = \infty$ , $5\mu A \le I_{ABC} \le 500\mu A$ | + 12<br>-12  | + 14.2<br>-14.4 |            | + 12<br>-12     | +14.2    |            | V<br>V         |
| Icc                  | Supply current                                      | $I_{ABC} = 500 \mu A$ , both channels                                                                    |              | 2.6             | 4          |                 | 2.6      | 4          | mA             |
|                      | V <sub>OS</sub> sensitivity<br>Positive<br>Negative | Δ V <sub>OS</sub> /Δ V+<br>Δ V <sub>OS</sub> /Δ V-                                                       |              | 20<br>20        | 150<br>150 |                 | 20<br>20 | 150<br>150 | μV/V<br>μV/V   |
| CMRR                 | Common-mode rejection ration                        |                                                                                                          | 80           | 110             |            | 80              | 110      |            | dB             |
|                      | Common-mode range                                   |                                                                                                          | ± 12         | ± 13.5          |            | ± 12            | ± 13.5   |            | ٧              |
|                      | Crosstalk                                           | Referred to input <sup>2</sup><br>20Hz < f < 20kHz                                                       |              | 100             |            |                 | 100      |            | dB             |
| I <sub>IN</sub>      | Differential input current                          | $I_{ABC} = 0$ , input = $\pm 4V$                                                                         |              | 0.02            | 100        |                 | 0.02     | 10         | nA             |
|                      | Leakage current                                     | I <sub>ABC</sub> = 0 (Refer to test circuit)                                                             |              | 0.2             | 100        |                 | 0.2      | 5          | nA             |
| R <sub>IN</sub>      | Input resistance                                    |                                                                                                          | 10           | 26              |            | 10              | 26       |            | kΩ             |
| B <sub>W</sub>       | Open-loop bandwidth                                 |                                                                                                          |              | 2               |            |                 | 2        |            | MHz            |
| SR                   | Slew rate                                           | Unity gain compensated                                                                                   |              | 50              |            |                 | 50       |            | V/μs           |
| IN <sub>BUFFER</sub> | Buff. input current                                 | 5                                                                                                        |              | 0.4             | 5          |                 | 0.4      | 5          | μΑ             |
| VO <sub>BUFFER</sub> | Peak buffer output voltage                          | 5                                                                                                        | 10           |                 |            | 10              |          |            | ٧              |
|                      | $\Delta V_{BE}$ of buffer                           | Refer to Buffer V <sub>BE</sub> test <sup>3</sup> circuit                                                |              | 0.5             | 5          |                 | 0.5      | 5          | mV             |

#### NOTES:

<sup>1.</sup> These specifications apply for V<sub>S</sub> = ± 15V, T<sub>A</sub> = 25°C, amplifier bias current (I<sub>ABC</sub>) = 500μA, Pins 2 and 15 open unless otherwise specified. The inputs to the buffers are grounded and outputs are open.

<sup>2.</sup> These specifications apply for  $V_S = \pm 15V$ ,  $I_{ABC} = 500\mu A$ ,  $R_{OUT} = 5k\Omega$  connected from the buffer output to  $-V_S$  and the input of the buffer is connected to the transconductance amplifier output.

<sup>3.</sup>  $V_S = \pm 15$ ,  $R_{OUT} = 5k\Omega$  connected from Buffer output to  $-V_S$  and  $5\mu A \le I_{ABC} \le 500\mu A$ .

# NE5517/5517A

# TYPICAL PERFORMANCE CHARACTERISTICS



# NE5517/5517A

# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



# NE5517/5517A

# TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



## **APPLICATIONS**



# NE5517/5517A

#### CIRCUIT DESCRIPTION

The circuit schematic diagram of one-half of the NE5517, a dual operational transconductance amplifier with linearizing diodes and impedance buffers, is shown in Figure 1.

# 1. Transconductance Amplifier

The transistor pair, Q<sub>4</sub> and Q<sub>5</sub>, forms a transconductance stage. The ratio of their collector currents (I4 and I5, respectively) is defined by the differential input voltage, VIN, which is shown in equation 1.

$$V_{IN} = \frac{KT}{q} \ln \frac{l_5}{l_4} \tag{1}$$

Where  $V_{\text{IN}}$  is the difference of the two input voltages

KT ≈ 26mV at room temperature (300°K).

Transistors Q1, Q2 and diode D1 form a current mirror which focuses the sum of current I4 and I5 to be equal to amplifier bias current le:

$$I_4 + I_5 = I_B$$
 (2)

If VIN is small, the ratio of I5 and I4 will approach unity and the Taylor series of In function can be approximated as

$$\frac{KT}{q} \ln \frac{l_5}{l_4} \approx \frac{KT}{q} \frac{l_5 - l_4}{l_4}$$
 (3)

(1) and  $I_4 \approx I_5 \approx \frac{1}{2}I_B$ 

$$\frac{KT}{q} \; l_{1} \; \frac{l_{5}}{l_{4}} \approx \frac{KT}{q} \; \frac{l_{5} - l_{4}}{\frac{1}{2} l_{B}} \; = \frac{2KT}{q} \; \frac{l_{5} - l_{4}}{l_{B}} = V_{IN}$$

$$I_5 - I_4 = V_{IN} \frac{(I_B^q)}{2KT} \tag{4}$$

The remaining transistors (Q<sub>6</sub> to Q<sub>11</sub>) and  $I_4 = \frac{1}{2}(I_B - I_0)$ ,  $I_5 = \frac{1}{2}(I_B + I_0)$ diodes (D4 to D6) form three current mirrors

that produce an output current equal to I5

$$V_{IN} \left\{ I_{B} \frac{q}{2KT} \right\} = I_{0}$$
 (5)

The term  $\frac{(l_B^q)}{o(T)}$  is then the transconductance

of the amplifier and is proportional to IB.

#### 2. Linearizing Diodes

For V<sub>IN</sub> greater than a few millivolts, equation 3 becomes invalid and the transconductance increases nonlinearly. Figure 2 shows how the internal diodes can linearize the transfer function of the operational amplifier. Assume D2 and D3 are biased with current sources and the input signal current is Is. Since

(4) 
$$I_4 + I_5 = I_B$$
 and  $I_5 - I_4 = I_0$ , that is:

$$I_4 = \frac{1}{2}(I_B - I_0), I_5 = \frac{1}{2}(I_B + I_0)$$



# NE5517/5517A

For the diodes and the input transistors that have identical geometries and are subject to similar voltages and temperatures, the following equation is true:

$$\frac{T}{q} \ln \frac{\frac{I_D}{2} + I_S}{\frac{I_D}{2} - I_S} = \frac{KT}{q} \ln \frac{\frac{1}{2}(I_B + I_0)}{\frac{1}{2}(I_B - I_0)}$$

$$I_0 = I_S \frac{(2^l B)}{I_D} \text{ for } |I_S| < \frac{I_D}{2} \tag{6}$$

The only limitation is that the signal current should not exceed  $\frac{1}{2}$  I<sub>D</sub>.

## 3. Impedance Buffer

The upper limit of transconductance is defined by the maximum value of  $I_B$  (2mA). The lowest value of  $I_B$  for which the amplifier will function therefore determines the overall dynamic range. At low values of  $I_B$ , a buffer with very low input bias current is desired. A Darlington amplifier with constant-current source  $(Q_{14}, Q_{15}, Q_{16}, D_7, D_8, \text{ and } R_1)$  suits the need.

## **APPLICATIONS**

#### **Voltage-Controlled Amplifier**

In Figure 3, the voltage divider R<sub>2</sub>, R<sub>3</sub> divides the input-voltage into small values (mV range) so the amplifier operates in a linear manner.

It is

$$I_{OUT} = -V_{IN} \times \frac{R_3}{R_2 + R_3} \times g_M;$$

$$V_{OUT} = I_{OUT} \times R_L;$$

$$A = \frac{V_{OUT}}{V_{IN}} = \frac{R_3}{R_2 + R_3} g_M R_L;$$

$$A = \frac{R_3}{R_2 + R_3} \times g_M \times R_L$$

(3) 
$$g_M = 19.2 I_{ABC}$$

 $(g_M \text{ in } \mu \text{mhos for } I_{ABC} \text{ in mA})$ 

Since  $g_M$  is directly proportional to  $I_{ABC},$  the amplification is controlled by the voltage  $V_C$  in a simple way.

When  $V_{C}$  is taken relative to  $-V_{CC}$  the following formula is valid:

$$I_{ABC} = \frac{(V_C - 1.2V)}{R_1}$$

The 1.2V is the voltage across two baseemitter baths in the current mirrors. This





circuit is the base for many applications of the NE5517.

# Stereo Amplifier With Gain Control

Figure 4 shows a stereo amplifier with variable gain via a control input. Excellent tracking of typical 0.3dB is easy to achieve. With the potentiometer, Rp, the offset can be adjusted. For AC-coupled amplifiers, the potentiometer may be replaced with two  $510\Omega$  resistors.

### **Modulators**

Because the transconductance of an OTA (Operational Transconductance Amplifier) is directly proportional to  $I_{ABC}$ , the amplification of a signal can be controlled easily. The output current is the product from transconductance  $\times$  input voltage. The circuit is effective up to approximately 200kHz. Modulation of 99% is easy to achieve.





# Voltage-Controlled Resistor (VCR)

Because an OTA is capable of producing an output current proportional to the input voltage, a voltage variable resistor can be made. Figure 6 shows how this is done. A voltage presented at the  $R_X$  terminals forces a voltage at the input. This voltage is multiplied by  $g_M$  and thereby forces a current through the  $R_X$  terminals:

$$R_X = \frac{R + R_A}{g_M \times R_A}$$

where  $g_M$  is approximately 19.21  $\mu$ MHOs at room temperature. Figure 7 shows a Voltage Controlled Resistor using linearizing diodes. This improves the noise performance of the resistor.



# NE5517/5517A

#### **Voltage-Controlled Filters**

Figure 8 shows a Voltage Controlled Low-Pass Filter. The circuit is a unity gain buffer until X<sub>C</sub>/g<sub>M</sub> is equal to R/R<sub>A</sub>. Then, the frequency response rolls off at a 6dB per octave with the –3dB point being defined by the given equations. Operating in the same manner, a Voltage Controlled High-Pass Filter is shown in Figure 9. Higher order filters can be made using additional amplifiers as shown in Figures 10 and 11.

## **Voltage-Controlled Oscillators**

Figure 12 shows a voltage-controlled triangle-square wave generator. With the indicated values a range from 2Hz to 200kHz is possible by varying  $I_{ABC}$  from 1mA to  $10\mu A$ .

The output amplitude is determined by  $I_{\text{OUT}} \times R_{\text{OUT}}.$ 

Please notice the differential input voltage is not allowed to be above 5V.

With a slight modification of this circuit you can get the sawtooth pulse generator, as shown in Figure 13.

#### **APPLICATION HINTS**

To hold the transconductance  $g_M$  within the linear range,  $I_{ABC}$  should be chosen not greater than 1mA. The current mirror ratio should be as accurate as possible over the entire current range. A current mirror with only two transistors is not recommended. A suitable current mirror can be built with a PNP transistor array which causes excellent matching and thermal coupling among the transistors. The output current range of the DAC normally reaches from 0 to -2mA. In this application, however, the current range is set through  $R_{BEF}$  (10k $\Omega$ ) to 0 to -1mA.

$$I_{DAC~MAX} = 2 \times \frac{V_{REF}}{R_{REF}} = 2 \times \frac{5V}{10k} = 1 \text{mA}$$







# NE5517/5517A







# NE5517/5517A



# **Signetics**

# AN145 NE5517/A Transconductance Amplifier Applications

Application Note

#### **Linear Products**

#### DESCRIPTION

The Signetics NE5517 is a truly versatile dual operational transconductance amplifier. In plain language, it is a voltage-to-current converter governed by the transconductance  $g_{m_i}$  which is equivalent to  $l_{\rm OUT}/V_{\rm IN}$ . The  $g_m$  is increased or decreased linearly by varying the amplifier bias current ( $l_{\rm ABC}$ ) through an external pin (see Figure 1). From the proper use of the  $l_{\rm ABC}$  pin, many control circuits can be realized

For more insight into the way the part operates, the transconductance can be thought of as gain and is governed by the following equation:

$$g_{M} = \frac{I_{OUT}}{V_{IN}} = \frac{I_{ABCq}}{2KT}$$
 (1)

where the transconductance is dependent on the constant KT/q (which is 26mV at 25°C), and I<sub>ABC</sub> (which is controlled by the user).

To make the device more universal and adaptable for many functions, two impedance buffers for voltage output applications are also included with the amps so that the part can be used as a programmable operational amplifier.

Linearizing diodes provide another useful option. These should be applied when large input voltages or wide temperature variations are encountered. To show the significance of the diodes, compare the difference between Equation 1 without diodes and Equation 2 with diodes:

$$\frac{I_{OUT}}{V_{IN}} = \frac{2 I_{ABC}}{R_{IN} I_{D}}$$
 (2)

for  $I_{IN}$  greater than  $\frac{I_D}{2}$ 

Here, it can be seen that the transconductance is not temperature dependent.  $R_{\rm IN}$  is the signal input resistance and  $I_{\rm IN}$  is the signal current.  $I_{\rm IN}$  must not exceed half the diode current ( $I_{\rm D}$ , nominally 1mA). The diode current is set by a resistor tied to +V\_C. A graph showing the output distortion improvement versus differential input voltage when using the diodes is shown in Figure 2.

An advantage that the NE5517 has over similar devices is a special biasing network between the amplifier and output impedance buffers. This network eliminates output offset current changes with a sudden change in the

| PIN NO | SYMBOL               | NAME AND FUNCTION      |  |
|--------|----------------------|------------------------|--|
| 1      | I <sub>ABCa</sub>    | Amplifier bias input A |  |
| 2      | Da                   | Diode bias A           |  |
| 3      | +INa                 | Non-inverting input A  |  |
| 4      | -IN <sub>a</sub>     | Inverting input A      |  |
| 5      | los                  | Output A               |  |
| 6      | V-                   | Negative supply        |  |
| 7      | IN <sub>BUFFER</sub> | Buffer input A         |  |
| 8      | VO <sub>BUFFER</sub> | Buffer output A        |  |
| 9      | VO <sub>BUFFER</sub> | Buffer output B        |  |
| 10     | IN <sub>BUFFER</sub> | Buffer input B         |  |
| 11     | V+                   | Positive supply        |  |
| 12     | V <sub>O</sub>       | Output B               |  |
| 13     | -IN                  | Inverting input B      |  |
| 14     | +IN                  | Non-inverting input B  |  |
| 15     | D                    | Diode bias B           |  |
| 16     | I <sub>ABC</sub>     | Amplifier bias input B |  |



# NE5517/A Transconductance Amplifier Applications

AN145

bias current (I<sub>ABC</sub>). This is particularly important in audio applications where an audible offset would be produced.

#### **APPLICATIONS**

An application employing both amplifiers and buffers internal to the NE5517 is the adjustable triangle-square wave generator shown in Figure 3.

The center oscillating frequency is set by the capacitor C at the output of amplifier A. The output amplitude is set by the resistor R connected between the non-inverting inputs, amplifier B output, buffer B input and ground.



Figure 2. Output Distortion vs Input Voltage Showing Benefit of Diodes

The oscillating frequency is varied by changing  $V_C$ , which in turn controls the amplifier bias current ( $I_{ABC1}$ ). If a positive voltage is applied to  $V_C$ , the center frequency will increase linearly with increasing voltage. If a negative is applied, the center frequency will decrease linearly with increasing negative voltage. This makes a very good programmable oscillator with variable amplitude.

By using a large value capacitor and negative control voltage, oscillations in the fractions of Hertz can be realized; a small capacitor and positive control voltage will give frequencies up to 500kHz. Graphs showing the linearity of control voltage versus frequency for different capacitor values are shown in Figure 4.

Pertinent calculations are:

$$f_C = \frac{I_{ABC1}}{4(C)(I_{ABC2})(R)}$$
Where:  $f_C$  = center free

Where: f<sub>C</sub> = center frequency
| ABC1 = oscillator control current
| ABC2 = amplitude control current
| R = amplitude control resistor
| C = oscillator control capacitor

Also: Amplitude = (IABC2) (R)

Another very useful application is to use the NE5517 as a digitally-programmable amplifier. The entire circuit is shown in Figure 5.

The circuit consists of a Signetics microprocessor-compatible DAC, a transistor array, and the NE5517 configured as a voltage-controlled amplifier. This arrangement can also be used with the VCO explained earlier to program its oscillating frequency.

The pertinent equations governing this application are as follows:

$$Av = \frac{V_{OUT}}{V_{IN}} = \frac{BW(10)}{256}$$

$$\times \frac{I_{DAC\ MAX} \times q \times R_{L}}{}$$

2 × KT

Where: BW(10) = binary word decimal IDAC MAX = maximum DAC output current (1mA)

R<sub>L</sub> = load resistance (30k) q/KT = 38.5 at 25°C

Also: 
$$I_{DAC-MAX} = 2 \times \frac{V_{REF}}{R_{REF}}$$
 =  $2 \times \frac{5k}{10k} = 1 \text{mA}$ 

Where: $V_{REF}$  = supplied by DAC (5V)  $R_{REF}$  = referenced resistor (10k $\Omega$ )

The  $I_{\mbox{\scriptsize DAC MAX}}$  of 1mA is used to keep the transconductance within the linear range.



Signetics Linear Products Application Note

# NE5517/A Transconductance Amplifier Applications

AN145



The current mirror matches the current flow into the DAC and supplies the same amount to the 5517 control pin. Using a current output DAC is much faster than using a voltage output device to control the part. (If speed is not important, this can be done and the current mirror can be replaced with a resistor.) Also, the gain equation pertains to the signal after the input divider.



4-278

# Signetics

# NE5210 Transimpedance Amplifier (280MHz)

Preliminary Specification

#### **Linear Products**

#### DESCRIPTION

The NE5210 is a  $7 \mathrm{k}\Omega$  transimpedance wide band, low noise amplifier with differential outputs, particularly suitable for signal recovery in fiber-optic receivers. The part is ideally suited for many other RF applications as a general purpose gain block.

#### **FEATURES**

- Low noise: 3.5pA/√Hz
- Single 5V supply
- Large bandwidth: 280MHz
- Differential outputs
- Low input/output impedances
- High power supply rejection ratio
- High overload threshold current
- Wide dynamic range
- 7kΩ differential transresistance

#### **APPLICATIONS**

- Fiber-optic receivers, analog and digital
- Current-to-voltage converters
- Wideband gain block
- Medical and scientific instrumentation
- Sensor preamplifiers
- Single-ended to differential conversion
- Low noise RF amplifiers
- RF signal processing

#### PIN CONFIGURATION



# ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |  |
|-------------------|-------------------|------------|--|
| 14-Pin Plastic SO | 0 to +70°C        | NE5210D    |  |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                        | RATING      | UNIT |
|-------------------|------------------------------------------------------------------|-------------|------|
| V <sub>CC</sub>   | Power supply                                                     | 6           | ٧    |
| T <sub>A</sub>    | Operating ambient temperature range                              | 0 to +70    | °C   |
| Tj                | Operating junction temperature range                             | -55 to +150 | °C   |
| T <sub>STG</sub>  | Storage temperature range                                        | -65 to +150 | °C   |
| P <sub>DMAX</sub> | Power dissipation T <sub>A</sub> = 25°C (still air) <sup>1</sup> | 1.0         | w    |
| INMAX             | Maximum input current <sup>2</sup>                               | 5           | mA   |

#### NOTES:

<sup>1.</sup> Maximum dissipation is determined by the operating ambient temperature and the thermal resistance:  $\theta_{\rm JA} = 125^{\circ}{\rm C/W}$ .

<sup>2.</sup> The use of a pull-up resistor to  $V_{CC}$  for the PIN diode, is recommended.

# Transimpedance Amplifier (280MHz)

NE5210

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL          | PARAMETER                  | RATING     | UNIT |
|-----------------|----------------------------|------------|------|
| V <sub>CC</sub> | Supply voltage             | 4.5 to 5.5 | ٧    |
| TA              | Ambient temperature range  | 0 to +70   | °C   |
| TJ              | Junction temperature range | 0 to +90   | °C   |

DC ELECTRICAL CHARACTERISTICS Min and Max limits apply over operating temperature range at  $V_{CC} = 5V$ , unless otherwise specified. Typical data applies at  $V_{CC} = 5V$  and  $T_A = 25$ °C.

| OVMBOL             |                                          |                             | LIMITS |       |      |      |
|--------------------|------------------------------------------|-----------------------------|--------|-------|------|------|
| SYMBOL             | PARAMETER                                | TEST CONDITIONS             | Min    | Тур   | Max  | UNIT |
| VIN                | Input bias voltage                       |                             | 0.6    | 0.8   | 0.95 | V    |
| V <sub>O±</sub>    | Output bias voltage                      |                             | 2.8    | 3.3   | 3.7  | V    |
| Vos                | Output offset voltage                    |                             |        | 0     | 80   | mV   |
| Icc                | Supply current                           |                             | 21     | 26    | 32   | mA   |
| IOMAX              | Output sink/source current1              |                             | 3      | 4     |      | mA   |
| I <sub>IN</sub>    | Input current (2% linearity)             | Test Circuit 8, Procedure 2 | ± 120  | ± 160 |      | μΑ   |
| I <sub>INMAX</sub> | Maximum input current overload threshold | Test Circuit 8, Procedure 4 | ± 160  | ± 240 |      | μΑ   |

#### NOTE:

December 1988 4-280

<sup>1.</sup> Test condition: output quiescent voltage variation is less than 100mV for 3mA load current.

# Transimpedance Amplifier (280MHz)

NE5210

# AC ELECTRICAL CHARACTERISTICS Typical data and Min/Max limits apply at $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ .

| SYMBOL             | PARAMETER                                                                        | TEST CONDITIONS                                                                                                        |      | LIMITS         |     | UNIT              |  |
|--------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|----------------|-----|-------------------|--|
| SYMBUL             | FANAMETER                                                                        | TEST CONDITIONS                                                                                                        | Min  | Тур            | Max | UNII              |  |
| R <sub>T</sub>     | Transresistance (differential output)                                            | DC tested, R <sub>L</sub> = ∞<br>Test Circuit 8, Procedure 1                                                           | 4.9  | 7              | 10  | kΩ                |  |
| R <sub>O</sub>     | Output resistance<br>(differential output)                                       | DC tested                                                                                                              | 16   | 30             | 42  | Ω                 |  |
| R <sub>T</sub>     | Transresistance (single-ended output)                                            | DC tested, R <sub>L</sub> = ∞                                                                                          | 2.45 | 3.5            | 5   | kΩ                |  |
| R <sub>O</sub>     | Output resistance (single-ended output)                                          | DC tested                                                                                                              | 8    | 15             | 21  | Ω                 |  |
| f <sub>3dB</sub>   | Bandwidth (-3dB)                                                                 | Test Circuit 1, T <sub>A</sub> = 25°C                                                                                  | 200  | 280            |     | MHz               |  |
| R <sub>IN</sub>    | Input resistance                                                                 |                                                                                                                        |      | 60             |     | Ω                 |  |
| C <sub>IN</sub>    | Input capacitance                                                                |                                                                                                                        |      | 7.5            |     | pF                |  |
| ΔR/ΔV              | Transresistance power supply sensitivity                                         | V <sub>CC</sub> = 5± 0.5V                                                                                              |      | 9.6            | 20  | %/V               |  |
| ΔR/ΔΤ              | Transresistance ambient temperature sensitivity                                  | $\Delta T_A = T_{A MAX} - T_{A MIN}$                                                                                   |      | 0.05           | 0.1 | %/°C              |  |
| I <sub>N</sub>     | RMS noise current spectral density (referred to input)                           | f = 10MHz, T <sub>A</sub> = 25°C,<br>Test Circuit 2                                                                    |      | 3.5            | 6   | pA/√Hz            |  |
| I <sub>T</sub>     | Integrated RMS noise current over the bandwidth (referred to input) $C_S = 0^1$  | $T_A = 25^{\circ}C$ Test Circuit 2 $\Delta f = 100 \text{MHz}$ $\Delta f = 200 \text{MHz}$ $\Delta f = 300 \text{MHz}$ |      | 37<br>56<br>71 |     | nA<br>nA<br>nA    |  |
|                    | C <sub>S</sub> = 1                                                               | $\Delta f$ = 100MHz<br>$\Delta f$ = 200MHz<br>$\Delta f$ = 300MHz                                                      |      | 40<br>66<br>89 |     | nA<br>nA<br>nA    |  |
| PSRR               | Power supply rejection ratio <sup>2</sup> (V <sub>CC1</sub> = V <sub>CC2</sub> ) | Dc tested, $\Delta V_{CC} = 0.1V$<br>Equivalent AC test circuit 3                                                      | 20   | 36             |     | dB                |  |
| PSRR               | Power supply rejection ratio <sup>2</sup> (V <sub>CC1</sub> )                    | DC tested, $\Delta V_{CC} = 0.1V$<br>Equivalent AC test circuit 4                                                      | 20   | 36             |     | dB                |  |
| PSRR               | Power supply rejection ratio <sup>2</sup> (V <sub>CC2</sub> )                    | DC tested, $\Delta V_{CC} = 0.1V$<br>Equivalent AC test circuit 5                                                      |      | 65             |     | dB                |  |
| PSRR               | Power supply rejection ratio <sup>2</sup> (ECL configuration)                    | f = 0.1MHz, Test Circuit 6                                                                                             |      | 23             |     | dB                |  |
| V <sub>OMAX</sub>  | Maximum output voltage swing differential                                        | R <sub>L</sub> = ∞<br>Test Circuit 8, Procedure 3                                                                      | 2.4  | 3.2            |     | V <sub>P-P</sub>  |  |
| V <sub>INMAX</sub> | Maximum input amplitude for output duty cycle of 50±5%3                          | Test Circuit 7                                                                                                         | 650  |                |     | mV <sub>P-P</sub> |  |
| t <sub>R</sub>     | Rise time for 50 mV <sub>P-P</sub> output signal <sup>4</sup>                    | Test Circuit 7                                                                                                         |      | 0.8            | 1.2 | ns                |  |

#### NOTES:

<sup>1.</sup> Package parasitic capacitance amounts to about 0.2pF.

<sup>2.</sup> PSRR is output referenced and is circuit board layout dependent at higher frequencies. For best performance use RF filter in V<sub>CC</sub> line.

<sup>3.</sup> Guaranteed by linearity and overload tests.

<sup>4.</sup>  $t_{\textrm{R}}$  defined as 20-80% rise time. It is guaranteed by a -3dB bandwidth test.

NE5210

#### **TEST CIRCUITS**



December 1988 4-282

# NE5210



#### **TEST CIRCUITS** (Continued)



December 1988 4-284

NE5210





NE5210

#### TYPICAL PERFORMANCE CHARACTERISTICS



NE5210

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



NE5210

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



#### THEORY OF OPERATION

Transimpedance amplifiers have been widely used as the preamplifier in fiber-optic receivers. The NE5210 is a wide bandwidth (typically 280MHz) transimpedance amplifier designed primarily for input currents requiring a large dynamic range, such as those produced by a laser diode. The maximum input current before output stage clipping occurs at typically 240 µA. The NE5210 is a bipolar transimpedance amplifier which is current driven at the input and generates a differential voltage signal at the outputs. The forward transfer function is therefore a ratio of the differential output voltage to a given input current with the dimensions of ohms. The main feature of this amplifier is a wideband, low-noise input stage which is desensitized to photodiode capacitance variations. When connected to a photodiode of a few picoFarads, the frequency response will not be degraded significantly. Except for the input stage, the entire signal path is differential to provide improved powersupply rejection and ease of interface to ECL type circuitry. A block diagram of the circuit is shown in Figure 1. The input stage (A1) employs shunt-series feedback to stabilize the current gain of the amplifier. The transresistance of the amplifier from the current source to the emitter of Q3 is approximately the value of the feedback resistor,  $R_E = 3.6k\Omega$ . The gain from the second stage (A2) and emitter followers (A3 and A4) is about two. Therefore, the differential transresistance of the entire amplifier, RT is

$$R_T = \frac{V_{OUT}(diff)}{I_{1N}} = 2R_F = 2(3.6K) = 7.2k\Omega.$$

The single-ended transresistance of the amplifier is typically 3.6k  $\!\Omega.$ 

The simplified schematic in Figure 2 shows how an input current is converted to a differential output voltage. The amplifier has a single input for current which is referenced to Ground 1. An input current from a laser diode. for example, will be converted into a voltage by the feedback resistor R<sub>F</sub>. The transistor Q1 provides most of the open loop gain of the circuit, A<sub>VOL</sub>≈70. The emitter follower Q<sub>2</sub> minimizes loading on Q1. The transistor Q4, resistor R7, and VB1 provide level shifting and interface with the Q15-Q16 differential pair of the second stage which is biased with an internal reference, VB2. The differential outputs are derived from emitter followers Q11-Q12 which are biased by constant current sources. The collectors of Q11-Q12 are bonded to an external pin,  $V_{\text{CC2}}$ , in order to reduce the feedback to the input stage. The output impedance is about  $17\Omega$  single-ended.



For ease of performance evaluation, a  $33\Omega$  resistor is used in series with each output to match to a  $50\Omega$  test system.

#### BANDWIDTH CALCULATIONS

The input stage, shown in Figure 3, employs shunt-series feedback to stabilize the current gain of the amplifier. A simplified analysis can determine the performance of the amplifier. The equivalent input capacitance,  $C_{\text{IN}}$ , in parallel with the source,  $I_{\text{S}}$ , is approximately 7.5pF, assuming that  $C_{\text{S}}=0$  where  $C_{\text{S}}$  is the external source capacitance.

Since the input is driven by a current source the input must have a low input resistance. The input resistance, R<sub>IN</sub>, is the ratio of the incremental input voltage, V<sub>IN</sub>, to the corresponding input current, I<sub>IN</sub> and can be calculated as:

$$R_{IN} = \frac{V_{IN}}{I_{IN}} = \frac{R_F}{1 + A_{VOL}} = \frac{3.6k}{71} = ~51\Omega. \label{eq:RIN}$$

More exact calculations would yield a higher value of  $60\Omega$ .

Thus C<sub>IN</sub> and R<sub>IN</sub> will form the dominant pole of the entire amplifier;

$$f_{-3dB} = \frac{1}{2\pi R_{IN} C_{IN}}$$

Assuming typical values for  $R_F = 3.6k\Omega$ ,  $R_{IN} = 60\Omega$ ,  $C_{IN} = 7.5pF$ 

$$f_{-3dB} = \frac{1}{2\pi \ 7.5pF \ 60} = 354MHz.$$

The operating point of Q1, Figure 2, has been optimized for the lowest current noise without introducing a second dominant pole in the pass-band. All poles associated with subsequent stages have been kept at sufficiently high enough frequencies to yield an overall

single pole response. Although wider bandwidths have been achieved by using a cascode input stage configuration, the present solution has the advantage of a very uniform, highly desensitized frequency response because the Miller effect dominates over the external photodiode and stray capacitances. For example, assuming a source capacitance of 1pF, input stage voltage gain of 70,  $R_{\rm IN}=60\Omega$  then the total input capacitance,  $C_{\rm IN}=(1+7.5)$  pF which will lead to only a 12% bandwidth reduction.

#### NOISE

Most of the currently installed fiber-optic systems use non-coherent transmission and detect incident optical power. Therefore, receiver noise performance becomes very important. The input stage achieves a low input referred noise current (spectral density) of 3.5pA/√Hz. The transresistance configuration assures that the external high value bias resistors often required for photodiode biasing will not contribute to the total noise system noise. The equivalent input RMS noise current is strongly determined by the quiescent current of Q1, the feedback resistor RF, and the bandwidth; however, it is not dependent upon the internal Miller-capacitance. The measured wideband noise was 66nA in a 200MHz bandwidth.

# DYNAMIC RANGE CALCULATIONS

The electrical dynamic range can be defined as the ratio of maximum input current to the peak noise current:

Electrical dynamic range,  $D_E$ , in a 200MHz bandwidth assuming  $I_{INMAX} = 240\mu A$  and a wideband noise of  $I_{EQ} = 66n A_{RMS}$  for an external source capacitance of  $C_S = 1 p F$ .

#### NE5210



Figure 2. Trans-Impedance Amplifier



$$D_{E} = \frac{\text{(Max. input current)}}{\text{(Peak noise current)}}$$

$$= 20 \text{ log } \frac{(240 \times 10^{-6})}{(\sqrt{2} \text{ 66} \times 10^{-9})}$$

$$= 20 \text{ log } \frac{(240\mu\text{A})}{(93n\text{A})} = 68\text{dB}.$$

In order to calculate the optical dynamic range the incident optical power must be considered.

For a given wavelength  $\lambda$ ;

Energy of one Photon =  $\frac{hc}{\lambda}$  watt sec (Joule)

Where h = Planck's Constant =  $6.6 \times 10^{-34}$  Joule sec.

c = speed of light =  $3 \times 10^8$  mt/sec  $c/\lambda$  = optical frequency

No. of incident photons/sec =  $\frac{P}{hc}$  where P = optical incident power

No. of generated electrons/sec = 
$$\eta \cdot \frac{P}{hc}$$
  
where  $\eta$  = quantum efficiency

no. of generated electron hole pairs

no. of incident photons

$$\therefore I = \eta \cdot \frac{P}{hc} \cdot e \text{ Amps (Coulombs/sec.)}$$

where e = electron charge =  $1.6 \times 10^{-19}$ 

Responsivity R = 
$$\frac{\underline{\eta^{-e}}}{hc}$$
 Amp/watt

 $I = P \cdot R$ 

Assuming a data rate of 400 Mbaud (Bandwidth, B = 200 MHz), the noise parameter Z may be calculated as:<sup>1</sup>

$$Z = \frac{I_{EO}}{qB} = \frac{66 \times 10^{-9}}{(1.6 \times 10^{-19})(200 \times 10^{6})} = 2063$$

where Z is the ratio of <sub>RMS</sub> noise output to the peak response to a single hole-electron pair. Assuming 100% photodetector quantum efficiency, half mark/half space digital transmission, 850nm lightwave and using Gaussian approximation, the minimum required optical power to achieve 10<sup>-9</sup> BER is:

$$\begin{split} P_{avMIN} &= 12 \frac{hc}{\lambda} \; B \; \; Z = 12 \; \; 2.3 \times 10^{-19} \\ &= 200 \times 10^6 \; \; 2063 \\ &= 1139 nW = -29.4 dBm, \end{split}$$

where h is Planck's Constant, c is the speed of light,  $\lambda$  is the wavelength. The minimum input current to the NE5210, at this input power is:

$$\begin{split} I_{avMIN} &= q P_{avMIN} \frac{\lambda}{hc} \\ &= \frac{1139 \times 10^{-9} \times 1.6 \times 10^{-19}}{2.3 \times 10^{-19}} \\ &= 792 nA. \end{split}$$

Choosing the maximum peak overload current of  $I_{avMAX}$  = 240 $\mu$ A, the maximum mean optical power is:

$$P_{\text{avMAX}} = \frac{\text{hc l}_{\text{avMAX}}}{\lambda \text{ q}} = \frac{2.3 \times 10^{-19}}{1.6 \times 10^{-19}} 240 \times 10^{-6}$$
$$= 345 \text{mW or } -4.6 \text{dBm}.$$

Thus the optical dynamic range, Do is:

$$D_0 = P_{avMAX} - P_{avMIN} = -4.6 - (-29.4) = 24.8 dB.$$

This represents the maximum limit attainable with the NE5210 operating at 200MHz bandwidth, with a half mark/half space digital transmission at 850nm wavelength.

#### **APPLICATION INFORMATION**

Package parasitics, particularly ground lead inductances and parasitic capacitances, can significantly degrade the frequency response. Since the NE5210 has differential outputs which can feed back signals to the input by parasitic package or board layout capacitances, both peaking and attenuating type frequency response shaping is possible. Constructing the board layout so that Ground 1 and Ground 2 have very low impedance paths has produced the best results. This was accomplished by adding a ground-plane stripe underneath the device connecting Ground 1, Pins 8-11, and Ground 2, Pins 1 and 2 on opposite ends of the SO14 package. This ground-plane stripe also provides isolation between the output return currents flowing to either V<sub>CC2</sub> or Ground 2 and the input photodiode currents to flowing to Ground 1. Without this ground-plane stripe and with large lead inductances on the board, the part may be unstable and oscillate near

NE5210

800MHz. The easiest way to realize that the part is not functioning normally is to measure the DC voltages at the outputs. If they are not close to their quiescent values of 3.3V (for a 5V supply), then the circuit may be oscillating. Input pin layout necessitates that the photodiode be physically very close to the input and Ground 1. Connecting Pins 3 and 5 to Ground 1 will tend to shield the input but it will also tend to increase the capacitance on the input and slightly reduce the bandwidth.

As with any high-frequency device, some precautions must be observed in order to enjoy reliable performance. The first of these is the use of a well-regulated power supply. The supply must be capable of providing varying amounts of current without significantly changing the voltage level. Proper supply bypassing requires that a good quality  $0.1\mu F$  high-frequency capacitor be inserted between  $V_{\rm CC1}$  and  $V_{\rm CC2}$ , preferably a chip capacitor, as close to the package pins as possible. Also, the parallel combination of

 $0.1\mu F$  capacitors with  $10\mu F$  tantalum capacitors from each supply,  $V_{\rm CC1}$  and  $V_{\rm CC2}$ , to the ground plane should provide adequate decoupling. Some applications may require an RF choke in series with the power supply line. Separate analog and digital ground leads must be maintained and printed circuit board ground plane should be employed whenever possible.

Figure 4 depicts a 50Mb/s TTL fiber-optic receiver using the BPF31, 850nm LED, the NE5210 and the NE5214 post amplifier.



4-292

# NE/SA5211 Transimpedance Amplifier (180MHz)

Preliminary Specification

#### Linear Products

#### DESCRIPTION

The NE/SA5211 is a  $28k\Omega$  transimpedance, wide-band, low noise amplifier with differential outputs, particularly suitable for signal recovery in fiber optic receivers. The part is ideally suited for many other RF applications as a general purpose gain block.

#### **FEATURES**

- Extremely low noise: 1.8pA/√Hz
- Single 5V supply
- Large bandwidth: 180MHz
- Differential outputs
- Low input/output impedances
- High power supply rejection ratio
- 28kΩ differential transresistance

#### **APPLICATIONS**

- Fiber optic receivers, analog and
- Current-to-voltage converters
- Wide-band gain block
- Medical and scientific Instrumentation
- · Sensor preamplifiers
- · Single-ended to differential conversion
- · Low noise RF amplifiers
- RF signal processing

# ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |  |  |
|-------------------|-------------------|------------|--|--|
| 14-Pin Plastic SO | 0 to +70°C        | NE5211D    |  |  |
| 14-Pin Plastic SO | -40 to +85°C      | SA5211D    |  |  |

#### ABSOLUTE MAXIMUM RATINGS

| 0.44001            | DADAMETER                                                            | RAT         |             |      |
|--------------------|----------------------------------------------------------------------|-------------|-------------|------|
| SYMBOL             | PARAMETER                                                            | NE5211      | SA5211      | UNIT |
| V <sub>CC</sub>    | Power supply                                                         | 6           | 6           | ٧    |
| T <sub>A</sub>     | Operating ambient temperature range                                  | 0 to +70    | -40 to +85  | °C   |
| TJ                 | Operating junction temperature range                                 | -55 to +150 | -55 to +150 | °C   |
| T <sub>STG</sub>   | Storage temperature range                                            | -65 to +150 | -65 to +150 | °C   |
| P <sub>D MAX</sub> | Power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup> | 1.0         | 1.0         | W    |
| IN MAX             | Maximum input current <sup>2</sup>                                   | 5           | 5           | mA   |

#### NOTES:

- 1. Maximum dissipation is determined by the operating ambient temperature and the thermal resistance:
- 2. The use of a pull-up resistor to V<sub>CC</sub>, for the PIN diode, is recommended.

#### PIN CONFIGURATION



NE/SA5211

### RECOMMENDED OPERATING CONDITIONS

| SYMBOL          | PARAMETER                                          | RATING                  | UNIT |
|-----------------|----------------------------------------------------|-------------------------|------|
| V <sub>CC</sub> | Supply voltage                                     | 4.5 to 5.5              | ٧    |
| T <sub>A</sub>  | Ambient temperature range<br>NE Grade<br>SA Grade  | 0 to +70<br>-40 to +85  | °C   |
| TJ              | Junction temperature range<br>NE Grade<br>SA Grade | 0 to +90<br>-40 to +105 | °C   |

DC ELECTRICAL CHARACTERISTICS Min and Max limits apply over operating temperature at  $V_{CC} = 5V$ , unless otherwise specified. Typical data apply at  $V_{CC} = 5V$  and  $T_A = 25^{\circ}C$ .

| CVMDOI            |                                          |                                | NE5211 |      |      |      |      |      |      |
|-------------------|------------------------------------------|--------------------------------|--------|------|------|------|------|------|------|
| SYMBOL            | PARAMETER                                | TEST CONDITIONS                | Min    | Тур  | Max  | Min  | Тур  | Max  | UNIT |
| V <sub>IN</sub>   | Input bias voltage                       |                                | 0.6    | 0.8  | 0.95 | 0.55 | 0.8  | 1.00 | V    |
| V <sub>O±</sub>   | Output bias voltage                      |                                | 2.8    | 3.4  | 3.7  | 2.7  | 3.4  | 3.7  | V    |
| Vos               | Output offset voltage                    |                                |        | 0    | 120  |      | 0    | 130  | mV   |
| Icc               | Supply current                           |                                | 21     | 24   | 30   | 20   | 26   | 31   | mA   |
| I <sub>OMAX</sub> | Output sink/source current <sup>1</sup>  |                                | 3      | 4    |      | 3    | 4    |      | mA   |
| IIN               | Input current<br>(2% linearity)          | Test Circuit 8,<br>Procedure 2 | ± 30   | ± 40 |      | ± 20 | ± 40 |      | μΑ   |
| IN MAX            | Maximum input current overload threshold | Test Circuit 8,<br>Procedure 4 | ± 40   | ± 60 |      | ± 30 | ± 60 |      | μΑ   |

#### NOTE:

<sup>1.</sup> Test condition: output quiescent voltage variation is less than 100mV for 3mA load current.

NE/SA5211

#### AC ELECTRICAL CHARACTERISTICS Typical data and Min and Max limits apply at $V_{\rm CC} = 5V$ and $T_{\rm A} = 25^{\circ}{\rm C}$ .

| CYMBOL              | PARAMETER                                                           | TEST CONDITIONS                                                      | NE5211 |                |      | SA5211 |                |      | UNIT              |
|---------------------|---------------------------------------------------------------------|----------------------------------------------------------------------|--------|----------------|------|--------|----------------|------|-------------------|
| SYMBOL              |                                                                     |                                                                      | Min    | Тур            | Max  | Min    | Тур            | Max  | UNII              |
| R <sub>T</sub>      | Transresistance<br>(differential output)                            | DC tested $R_L = \infty$ Test Circuit 8, Procedure 1                 | 22     | 28             | 35   | 21     | 28             | 36   | kΩ                |
| R <sub>O</sub>      | Output resistance (differentialoutput)                              | DC tested                                                            |        | 30             |      |        | 30             |      | Ω                 |
| R <sub>T</sub>      | Transresistance (single-ended output)                               | DC tested $R_L = \infty$                                             | 11     | 14             | 17.5 | 10.5   | 14             | 18.0 | kΩ                |
| R <sub>O</sub>      | Output resistance (single-ended output)                             | DC tested                                                            |        | 15             |      |        | 15             |      | Ω                 |
| f <sub>3dB</sub>    | Bandwidth (-3dB)                                                    | T <sub>A</sub> = 25°C<br>Test circuit 1                              |        | 180            |      |        | 180            |      | MHz               |
| R <sub>IN</sub>     | Input resistance                                                    |                                                                      |        | 200            |      |        | 200            |      | Ω                 |
| C <sub>IN</sub>     | Input capacitance                                                   |                                                                      |        | 4              |      |        | 4              |      | pF                |
| ΔR/ΔV               | Transresistance power supply sensitivity                            | V <sub>CC</sub> = 5± 0.5V                                            |        | 3.7            |      |        | 3.7            |      | %/V               |
| ΔR/ΔΤ               | Transresistance ambient temperature sensitivity                     | $\Delta T_A = T_{A MAX} - T_{A MIN}$                                 |        | 0.025          |      |        | 0.025          |      | %/°C              |
| I <sub>N</sub>      | RMS noise current spectral density (referred to input)              | Test Circuit 2<br>f = 10MHz<br>T <sub>A</sub> = 25°C                 |        | 1.8            |      |        | 1.8            |      | pA/√H             |
| lΤ                  | Integrated RMS noise current over the bandwidth (referred to input) | T <sub>A</sub> = 25°C<br>Test Circuit 2                              |        |                |      |        |                |      |                   |
|                     | $C_S = 0^1$                                                         | $\Delta f = 50MHz$ $\Delta f = 100MHz$ $\Delta f = 200MHz$           |        | 13<br>20<br>35 |      |        | 13<br>20<br>35 |      | nA<br>nA<br>nA    |
|                     | C <sub>S</sub> = 1pF                                                | $\Delta f = 50MHz$ $\Delta f = 100MHz$ $\Delta f = 200MHz$           |        | 13<br>21<br>41 |      |        | 13<br>21<br>41 |      | nA<br>nA<br>nA    |
| PSRR                | Power supply rejection $ratio^2$<br>( $V_{CC1} = V_{CC2}$ )         | DC tested, $\Delta V_{CC} = .01V$<br>Equivalent AC<br>Test Circuit 3 | 26     | 32             |      | 23     | 32             |      | dB                |
| PSRR                | Power supply rejection ratio <sup>2</sup> (V <sub>CC1</sub> )       | DC tested, $\Delta V_{CC} = .01V$<br>Equivalent AC<br>Test Circuit 4 | 26     | 32             |      | 23     | 32             |      | dB                |
| PSRR                | Power supply rejection ratio <sup>2</sup> (V <sub>CC2</sub> )       | DC tested, $\Delta V_{CC} = .01V$<br>Equivalent AC<br>Test Circuit 5 | 45     | 65             |      | 45     | 65             |      | dB                |
| PSRR                | Power supply rejection ratio (ECL configuration) <sup>2</sup>       | f = 0.1MHz<br>Test Circuit 6                                         |        | 23             |      |        | 23             |      | dB                |
| V <sub>OMAX</sub>   | Maximum differential output voltage swing                           | $R_L = \infty$<br>Test Circuit 8, Procedure 3                        | 2.4    | 3.2            |      | 1.7    | 3.2            |      | V <sub>P-P</sub>  |
| V <sub>IN MAX</sub> | Maximum input amplitude for output duty cycle of 50±5% <sup>3</sup> | Test Circuit 7                                                       | 160    |                |      | 160    |                |      | mV <sub>P-P</sub> |
| t <sub>R</sub>      | Rise time for 50mV output signal <sup>4</sup>                       | Test Circuit 7                                                       |        | 0.8            | 1.2  |        | 0.8            | 1.8  | ns                |

#### NOTES:

<sup>1.</sup> Package parasitic capacitance amounts to about 0.2pF.

<sup>2.</sup> PSRR is output referenced and is circuit board layout dependent at higher frequencies. For best performance use RF filter in V<sub>CC</sub> lines.

<sup>3.</sup> Guaranteed by linearity and overload tests.

<sup>4.</sup>  $t_{R}$  defined as 20 - 80% rise time. It is guaranteed by - 3dB bandwidth test.

NE/SA5211

#### **TEST CIRCUITS**



NE/SA5211



# TEST CIRCUITS (Continued)



December 1988 4-298

NE/SA5211





NE/SA5211

#### TYPICAL PERFORMANCE CHARACTERISTICS



#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



NE/SA5211

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



#### THEORY OF OPERATION

Transimpedance amplifiers have been widely used as the preamplifier in fiber-optic receivers. The NE5211 is a wide bandwidth (typically 180MHz) transimpedance amplifier designed primarily for high sensitivity. The maximum input current before output stage clipping occurs at typically 50 uA. The NE5211 is a bipolar transimpedance amplifier which is current driven at the input and generates a differential voltage signal at the outputs. The forward transfer function is therefore a ratio of the differential output voltage to a given input current with the dimensions of ohms. The main feature of this amplifier is a wideband, low-noise input stage which is desensitized to photodiode capacitance variations. When connected to a photodiode of a few picoFarads, the frequency response will not be degraded significantly. Except for the input stage, the entire signal path is differential to provide improved power-supply rejection and ease of interface to ECL type circuitry. A block diagram of the circuit is shown in Figure 1. The input stage (A1) employs shunt-series feedback to stabilize the current gain of the amplifier. The transresistance of the amplifier from the current source to the emitter of Q3 is approximately the value of the feedback resistor,  $R_F = 14.4k\Omega$ . The gain from the second stage (A2) and emitter followers (A3 and A4) is about two. Therefore, the differential transresistance of the entire amplifier, RT is

$$R_T = \frac{V_{OUT~(diff)}}{I_{IIN}} = 2R_F = 2(14.4k) = 28.8k\Omega.$$

The single-ended transresistance of the amplifier is typically  $14.4k\Omega$ .

The simplified schematic in Figure 2 shows how an input current is converted to a differential output voltage. The amplifier has a single input for current which is referenced to Ground 1. An input current from a laser diode,

for example, will be converted into a voltage by the feedback resistor R<sub>F</sub>. The transistor Q1 provides most of the open loop gain of the circuit, A<sub>VOL</sub>≈70. The emitter follower Q<sub>2</sub> minimizes loading on Q1. The transistor Q4, resistor R7, and VB1 provide level shifting and interface with the Q15-Q16 differential pair of the second stage which is biased with an internal reference, VB2. The differential outputs are derived from emitter followers Q11-Q12 which are biased by constant current sources. The collectors of Q11-Q12 are bonded to an external pin, V<sub>CC2</sub>, in order to reduce the feedback to the input stage. The output impedance is about  $17\Omega$  single-ended. For ease of performance evaluation, a  $33\Omega$ resistor is used in series with each output to match to a  $50\Omega$  test system.

#### **BANDWIDTH CALCULATIONS**

The input stage, shown in Figure 3, employs shunt-series feedback to stabilize the current gain of the amplifier. A simplified analysis can determine the performance of the amplifier. The equivalent input capacitance,  $C_{\text{IN}}$ , in parallel with the source,  $I_{\text{S}}$ , is approximately 4pF, assuming that  $I_{\text{S}} = 0$  where  $I_{\text{C}}$  is the external source capacitance.

Since the input is driven by a current source the input must have a low input resistance. The input resistance, R<sub>IN</sub>, is the ratio of the incremental input voltage, V<sub>IN</sub>, to the corresponding input current, I<sub>IN</sub> and can be calculated as:

$$R_{IN} = \frac{V_{IN}}{I_{IN}} = \frac{R_F}{1 + A_{VOL}} = \frac{14.4k}{71} = 203\Omega.$$

More exact calculations would yield a value of  $200\Omega$ .

Thus  $C_{IN}$  and  $R_{IN}$  will form the dominant pole of the entire amplifier;

$$f_{-3dB} = \frac{1}{2\pi R_{IN} C_{IN}}$$

Assuming typical values for  $R_F = 14.4k\Omega$ ,  $R_{IN} = 200\Omega$ ,  $C_{IN} = 4pF$ :

$$f_{-3dB} = \frac{1}{2\pi \text{ 4pF } 200} = 200\text{MHz}.$$

The operating point of Q1 has been optimized for the lowest current noise without introducing a second dominant pole in the pass-band. All poles associated with subsequent stages have been kept at sufficiently high enough frequencies to yield an overall single pole response. Although wider bandwidths have been achieved by using a cascode input stage configuration, the present solution has the advantage of a very uniform, highly desensitized frequency response because the Miller effect dominates over the external photodiode and stray capacitances. For example, assuming a source capacitance of 1pF, input stage voltage gain of 70,  $R_{IN} = 200\Omega$  then the total input capacitance,  $C_{IN} = (1 + 4)pF$  which will lead to only a 20% bandwidth reduction.

#### NOISE

Most of the currently installed fiber-optic systems use non-coherent transmission and detect incident optical power. Therefore, receiver noise performance becomes very important. The input stage achieves a low input referred noise current (spectral density) of 1.8pA/ $\sqrt{\text{Hz}}$ . The transresistance configuration assures that the external high value bias resistors often required for photodiode biasing will not contribute to the total noise system noise. The equivalent input RMS noise current is strongly determined by the guiescent current of Q1, the feedback resistor RF, and the bandwidth; however, it is not dependent upon the internal Miller-capacitance. The measured wideband noise was 41nA in a 200MHz bandwidth for  $C_S = 1pF$ 

#### **DYNAMIC RANGE**

The electrical dynamic range can be defined as the radio of maximum input current to the peak noise current:

Electrical dynamic range,  $D_E,$  in a 200MHz bandwidth assuming  $I_{INMAX}=60\mu A$  and a wideband noise of  $I_{EQ}=41nA_{RMS}$  for an external source capacitance of  $C_S=1pF.$ 

$$D_E = \frac{\text{(Max. input current)}}{\text{(Peak noise current)}}$$

$$= 20 \log \frac{(60 \times 10^{-6})}{(\sqrt{2} 41 \times 10^{-9})}$$

NE/SA5211

$$= 20 \log \frac{(60 \mu A)}{(58 n A)} = 60 dB.$$

In order to calculate the optical dynamic range the incident optical power must be considered.

For a given wavelength  $\lambda$ ;

Energy of one photon =  $\frac{hc}{\lambda}$  watt sec (Joule)

Where h = Planck's Constant =  $6.6 \times 10^{-34}$  Joule sec.

c = speed of light =  $3 \times 10^8$  mt/sec c/ $\lambda$  = optical frequency

No. of incident photons/sec =  $\frac{1}{hc}$  where P = optical incident power  $\frac{1}{\lambda}$ 

No. of generated electrons/sec =  $\eta \cdot \frac{r}{hc}$ 

Where  $\eta = quantum$  efficiency

 $= \frac{\text{no. of generated electron hole pairs}}{\text{no. of incident photons}}$ 

$$\therefore I = \eta \cdot \frac{P}{hc} \cdot e \text{ Amps (Coulombs/sec.)}$$

where e = electron charge =  $1.6 \times 10^{-19}$  Coulombs

Responsivity R = 
$$\frac{\underline{\eta \cdot e}}{hc}$$
 Amp/watt I = P·R

Assuming a data rate of 400 Mbaud (Bandwidth, B = 200MHz), the noise parameter Z may be calculated as:<sup>1</sup>

$$Z = \frac{i_{eq}}{qB} = \frac{41 \times 10^{-9}}{(1.6 \times 10^{-19}) (200 \times 10^{6})} = 1281$$

where Z is the ratio of <sub>RMS</sub> noise output to the peak response to a single hole-electron pair. Assuming 100% photodetector quantum efficiency, half mark/half space digital transmission, 850nm lightwave and using Gaussian approximation, the minimum required optical power to achieve 10<sup>-9</sup> BER is:

$$P_{avMIN} = 12 \ \frac{hc}{\lambda} \ B \ Z = 12 \ 2.3 \times 10^{-19}$$

$$200 \times 10^6$$
 1281 = 707nW = -31.5dBm,

where h is Planck's Constant, c is the speed of light,  $\lambda$  is the wavelength. The minimum input current to the NE5210, at this input power is:





$$I_{avMIN} = qP_{avMIN} \frac{\lambda}{hc}$$

$$= \frac{707 \times 10^{-9} \times 1.6 \times 10^{-19}}{2.3 \times 10^{-19}}$$
= 492nA

Choosing the maximum peak overload current of  $I_{avMAX}$  =  $60\mu A$ , the maximum mean optical power is:

$$P_{\text{avMAX}} = \frac{\text{hc } I_{\text{avMAX}}}{\lambda \text{ q}} = \frac{2.3 \times 10^{-19}}{1.6 \times 10^{-19}} \text{ 60} \times 10^{-6}$$
= 86mW or -10.6dBm.

Thus the optical dynamic range, Do is:

$$D_0 = P_{avMAX} - P_{avMIN} = -31.5 - (-10.6)$$
  
= 20.8dB.

This represents the maximum limit attainable with the NE5211 operating at 200MHz bandwidth, with a half mark/half space digital transmission at 820nm wavelength.

#### **APPLICATION INFORMATION**

Package parasitics, particularly ground lead inductances and parasitic capacitances, can significantly degrade the frequency response. Since the NE5211 has differential outputs which can feed back signals to the input by parasitic package or board layout capacitances, both peaking and attenuating type frequency response shaping is possible. Constructing the board layout such that Ground 1 and Ground 2 have very low impedance paths have produced the best results. This was accomplished by adding a ground-plane stripe underneath the device connecting Ground 1, Pins 8-11, and Ground 2, Pins 1 and 2 on opposite ends of the SO14 package. This ground-plane stripe also provides isolation between the output return currents flowing to either V<sub>CC2</sub> or Ground 2 and the input photodiode currents to flowing to Ground 1. Without this ground-plane stripe and with large lead inductances on the board. the part may be unstable and oscillate near 800MHz. The easiest way to realize that the part is not functioning normally is to measure

<sup>1.</sup> S. D. Personick, *Optical Fiber Transmission Systems*, Plenum Press, NY, 1981, Chapter 3.

# NE/SA5211

the DC voltages at the outputs. If they are not close to their quiescent values of 3.3V (for a 5V supply), then the circuit may be oscillating. Input pin layout necessitates that the photodiode be physically very close to the input and Ground 1. Connecting Pins 3 and 5 to Ground 1 will tend to shield the input but it will also tend to increase the capacitance on the input and slightly reduce the bandwidth.

As with any high-frequency device, some precautions must be observed in order to enjoy reliable performance. The first of these

is the use of a well-regulated power supply. The supply must be capable of providing varying amounts of current without significantly changing the voltage level. Proper supply bypassing requires that a good quality  $0.1\mu\mathrm{F}$  high-frequency capacitor be inserted between  $V_{\mathrm{CC1}}$  and  $V_{\mathrm{CC2}}$ , preferably a chip capacitor, as close to the package pins as possible. Also, the parallel combination of  $0.1\mu\mathrm{F}$  capacitors with  $10\mu\mathrm{F}$  tantalum capacitors from each supply,  $V_{\mathrm{CC1}}$  and  $V_{\mathrm{CC2}}$ , to the ground plane should provide adequate de-

coupling. Some applications may require an RF choke in series with the power supply line. Separate analog and digital ground leads must be maintained and printed circuit board ground plane should be employed whenever possible.

Figure 4 depicts a 50Mb/s TTL fiber-optic receiver using the BPF31, 850nm LED, the NE5211 and the NE5214 post amplifier. For more information on this circuit, please refer to Application Brief AB1432.





4-306

### 4

# **Signetics**

# NE/SA/SE5212 Transimpedance Amplifier (140MHz)

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE/SA/SE5212 is a  $14k\Omega$  transimpedance, wideband, low noise differential output amplifier, particularly suitable for signal recovery in fiber optic receivers and in any other applications where very low signal levels obtained from high-impedance sources need to be amplified.

#### **FEATURES**

- Extremely low noise: 2.5pA/√Hz
- Single 5V supply
- Large bandwidth: 140MHz
- Differential outputs
- Low input/output impedances
- High-power supply rejection ratio
- 14k $\Omega$  differential transresistance

#### **APPLICATIONS**

- Fiber-optic receivers, analog and digital
- Current-to-voltage converters
- Wideband gain block
- Medical and scientific instrumentation
- Sensor preamplifiers
- Single-ended to differential conversion
- Low noise RF amplifiers
- RF signal processing

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic DIP | 0 to +70°C        | NE5212N    |
| 8-Pin Plastic SO  | 0 to +70°C        | NE5212D    |
| 8-Pin Ceramic DIP | 0 to +70°C        | NE5212FE   |
| 8-Pin Plastic SO  | -40°C to +85°C    | SA5212D    |
| 8-Pin Plastic DIP | -40°C to +85°C    | SA5212N    |
| 8-Pin Ceramic DIP | -40°C to +85°C    | SA5212FE   |
| 8-Pin Plastic DIP | -55°C to +125°C   | SE5212N    |
| 8-Pin Ceramic DIP | -55°C to +125°C   | SE5212FE   |

NE/SA/SE5212

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL             | MBOL PARAMETER RATING                                                                                                         |                    |                    |                    |                |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|----------------|
|                    |                                                                                                                               | NE5212             | SA5212             | SE5212             |                |
| Vcc                | Power Supply                                                                                                                  | 6                  | 6                  | 6                  | ٧              |
| P <sub>D MAX</sub> | Power dissipation,<br>T <sub>A</sub> = 25°C (still air) <sup>1</sup><br>8-Pin Plastic DIP<br>8-Pin Plastic SO<br>8-Pin Cerdip | 1100<br>750<br>750 | 1100<br>750<br>750 | 1100<br>750<br>750 | mW<br>mW<br>mw |
| IN MAX             | Maximum input current <sup>2</sup>                                                                                            | 5                  | 5                  | 5                  | mA             |
| TA                 | Operating ambient temperature range                                                                                           | 0 to 70            | -40 to 85          | -55 to 125         | °C             |
| TJ                 | Operating junction                                                                                                            | -55 to 150         | -55 to 150         | -55 to 150         | °C             |
| T <sub>STG</sub>   | Storage temperature range                                                                                                     | -65 to 150         | -65 to 150         | -65 to 150         | °C             |

#### NOTES

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL          | PARAMETER                                                       | RATING                                 | UNIT           |
|-----------------|-----------------------------------------------------------------|----------------------------------------|----------------|
| V <sub>CC</sub> | Supply voltage range                                            | 4.5 to 5.5                             | ٧              |
| TA              | Ambient temperature ranges<br>NE Grade<br>SA Grade<br>SE Grade  | 0 to +70<br>-40 to +85<br>-55 to +125  | ο̈́ο̈́ο̈́      |
| TJ              | Junction temperature ranges<br>NE Grade<br>SA Grade<br>SE Grade | 0 to +90<br>-40 to +105<br>-55 to +145 | ဝိ<br>ဝိ<br>ဝိ |

DC ELECTRICAL CHARACTERISTICS Minimum and Maximum limits apply over operating temperature range at  $V_{CC} = 5V$ , unless otherwise specified. Typical data applies at  $V_{CC} = 5V$  and  $T_A = 25^{\circ}C$ .

| evune             | PARAMETER                                |                             | NE5212 |       |      | SA/SE5212 |       |      |            |
|-------------------|------------------------------------------|-----------------------------|--------|-------|------|-----------|-------|------|------------|
| SYMBOL            |                                          | TEST CONDITIONS             | Min    | Тур   | Max  | Min       | Тур   | Max  | UNIT       |
| VIN               | Input bias voltage                       |                             | 0.6    | 0.8   | 0.95 | 0.55      | 0.8   | 1.05 | ٧          |
| V <sub>O±</sub>   | Output bias voltage                      |                             | 2.8    | 3.3   | 3.7  | 2.5       | 3.3   | 3.8  | . <b>V</b> |
| Vos               | Output offset voltage                    |                             |        |       | 80   |           |       | 120  | mV         |
| Icc               | Supply current                           |                             | 21     | 26    | 32   | 20        | 26    | 33   | mA         |
| I <sub>OMAX</sub> | Output sink/source current               |                             | 3      | 4     |      | 3         | 4     |      | mA         |
| I <sub>IN</sub>   | Input current (2% linearity)             | Test Circuit 6, Procedure 2 | ± 60   | ± 80  |      | ± 40      | ± 80  |      | μΑ         |
| IN MAX            | Maximum input current overload threshold | Test Circuit 6, Procedure 4 | ± 80   | ± 120 |      | ± 60      | ± 120 |      | μΑ         |

Maximum dissipation is determined by the operating ambient temperature and the thermal resistance: 8-Pin Plastic DIP: 110°C/W
 8-Pin Plastic SO: 160°C/W

<sup>8-</sup>Pin Cerdip: 165°C/W

<sup>2.</sup> The use of a pull-up resistor to V<sub>CC</sub>, for the PIN diode, is recommended

NE/SA/SE5212

# AC ELECTRICAL CHARACTERISTICS Minimum and Maximum limits apply over operating temperature range at $V_{CC} = 5V$ , unless otherwise specified. Typical data applies at $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ .

|                     | DADAMETER                                                                       | TEGT COMPLETIONS                                                                                                          | NE5212 |                |      | SA/SE5212 |                |     | LIAUT             |
|---------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------|----------------|------|-----------|----------------|-----|-------------------|
| SYMBOL              | PARAMETER                                                                       | TEST CONDITIONS                                                                                                           | Min    | Тур            | Max  | Min       | Тур            | Max | UNIT              |
| R <sub>T</sub>      | Transresistance<br>(differential output)                                        | DC tested, $R_L = \infty$<br>Test Circuit 6, Procedure                                                                    | 9.8    | 14             | 18.2 | 9.0       | 14             | 19  | kΩ                |
| Ro                  | Output resistance<br>(differential output)                                      | DC tested                                                                                                                 | 14     | 30             | 42   | 14        | 30             | 46  | Ω                 |
| R <sub>T</sub>      | Transresistance (single-ended output)                                           | DC tested, R <sub>L</sub> ≈ ∞                                                                                             | 4.9    | 7              | 9.1  | 4.5       | 7              | 9.5 | kΩ                |
| Ro                  | Output resistance (single-ended output)                                         | DC tested                                                                                                                 | 7      | 15             | 21   | 7         | 15             | 23  | Ω                 |
| f <sub>3dB</sub>    | Bandwidth (-3dB)                                                                | Test Circuit 1 D package, $T_A = 25^{\circ}C$ N, FE packages, $T_A = 25^{\circ}C$                                         | 100    | 140<br>120     |      | 100       | 140            |     | MHz<br>MHz        |
| R <sub>IN</sub>     | Input resistance                                                                |                                                                                                                           | 75     | 110            | 143  | 70        | 110            | 150 | Ω                 |
| C <sub>IN</sub>     | Input capacitance                                                               |                                                                                                                           |        | 10             | 15   |           | 10             | 18  | pF                |
| ΔR/ΔV               | Transresistance power supply sensitivity                                        | V <sub>CC</sub> = 5 ± 0.5V                                                                                                |        | 9.6            |      |           | 9.6            |     | %/V               |
| ΔR/ΔΤ               | Transresistance ambient temperature sensitivity                                 | D package $\Delta T_A = T_A MAX - T_A MIN$                                                                                |        | 0.05           |      |           | 0.05           |     | %/°C              |
| I <sub>N</sub>      | RMS noise current spectral density (referred to input)                          | Test Circuit 2<br>f = 10MHz T <sub>A</sub> = 25°C                                                                         |        | 2.5            |      |           | 2.5            |     | pA/√Hz            |
| Ι <sub>Τ</sub>      | Integrated RMS noise current over the bandwidth (referred to input) $C_S = 0^1$ | $T_A = 25^{\circ}\text{C}$ Test Circuit 2 $\Delta f = 50\text{MHz}$ $\Delta f = 100\text{MHz}$ $\Delta f = 200\text{MHz}$ |        | 20<br>27<br>40 |      |           | 20<br>27<br>40 |     | nA<br>nA<br>nA    |
|                     | C <sub>S</sub> = 1pF                                                            | $\Delta f = 50MHz$ $\Delta f = 100MHz$ $\Delta f = 200MHz$                                                                |        | 22<br>32<br>52 |      |           | 22<br>32<br>52 |     | nA<br>nA<br>nA    |
| PSRR                | Power supply rejection ratio <sup>2</sup>                                       | Any package DC tested $\Delta V_{CC} = 0.1V$ Equivalent AC Test Circuit 3                                                 | 26     | 33             |      | 20        | 33             |     | dB                |
| PSRR                | Power supply rejection ratio <sup>2</sup> (ECL configuration)                   | Any package<br>f = 0.1MHz <sup>1</sup><br>Test Circuit 4                                                                  |        | 23             |      |           | 23             |     | dB                |
| V <sub>O MAX</sub>  | Maximum differential output voltage swing                                       | $R_L = \infty$ Test Circuit 6, Procedure                                                                                  | 2.4    | 3.2            |      | 1.7       | 3.2            |     | V <sub>P-P</sub>  |
| V <sub>IN MAX</sub> | Maximum input amplitude for output duty cycle of 50 $\pm 5\%^3$                 | Test Circuit 5                                                                                                            |        | 325            |      |           | 325            |     | mV <sub>P-P</sub> |
| t <sub>R</sub>      | Rise time for 50mV output signal <sup>4</sup>                                   | Test Circuit 5                                                                                                            |        | 2.0            |      |           | 2.0            |     | ns                |

#### NOTES:

<sup>1.</sup> Package parasitic capacitance amounts to about 0.2pF.

<sup>2.</sup> PSRR is output referenced and is circuit board layout dependent at higher frequencies. For best performance use RF filter in V<sub>CC</sub> line.

<sup>3.</sup> Guaranteed by linearity and over load tests.

<sup>4.</sup>  $t_{\rm R}$  defined as 20 - 80% rise time. It is guaranteed by -3dB bandwidth test.

# NE/SA/SE5212

#### **TEST CIRCUITS**



# NE/SA/SE5212





# NE/SA/SE5212

#### TYPICAL PERFORMANCE CHARACTERISTICS



#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



# NE/SA/SE5212

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



#### THEORY OF OPERATION

Transimpedance amplifiers have been widely used as the preamplifier in fiber optic receivers. The NE5212 is a wide bandwidth (typically 130MHz) transimpedance amplifier designed primarily for high sensitivity. The maximum input current before output stage clipping occurs at typically 120 µA. The NE5212 is a bipolar transimpedance amplifier which is current driven at the input and generates a differential voltage signal at the outputs. The forward transfer function is therefore a ratio of the differential output voltage to a given input current with the dimensions of ohms. The main feature of this amplifier is a wideband, low-noise input stage which is desensitized to photodiode capacitance variations. When connected to a photodiode of a few picoFarads, the frequency response will not be degraded significantly. Except for the input stage, the entire signal path is differential to provide improved power-supply rejection and ease of interface to ECL type circuitry. A block diagram of the circuit is shown in Figure 1. The input stage (A1) employs shuntseries feedback to stabilize the current gain of the amplifier. The transresistance of the amplifier from the current source to the emitter of Q3 is approximately the value of the feedback resistor,  $R_F = 7.2k\Omega$ . The gain from the second stage (A2) and emitter followers (A3 and A4) is about two. Therefore, the differential transresistance of the entire amplifier, R<sub>T</sub> is

$$R_T = \frac{V_{OUT}(diff)}{I_{IN}} = 2R_F = 2(7.2k) = 14.4k\Omega.$$

The single-ended transresistance of the amplifier is typically 7.2k $\Omega$ .

The simplified schematic in Figure 2 shows how an input current is converted to a differential output voltage. The amplifier has a single input for current which is referenced to Ground 1. An input current from a laser diode. for example, will be converted into a voltage by the feedback resistor R<sub>F</sub>. The transistor Q1 provides most of the open loop gain of the circuit, A<sub>VOL</sub>≈70. The emitter follower Q<sub>2</sub> minimizes loading on Q1. The transistor Q4, resistor R7, and VB1 provide level shifting and interface with the Q15-Q16 differential pair of the second stage which is biased with an internal reference, V<sub>B2</sub>. The differential outputs are derived from emitter followers Q11-Q12 which are biased by constant current sources. The collectors of Q11-Q12 are bonded to an external pin, V<sub>CC2</sub>, in order to reduce the feedback to the input stage. The output impedance is about  $17\Omega$  single-ended. For ease of performance evaluation, a  $33\Omega$ resistor is used in series with each output to match to a  $50\Omega$  test system.





#### **BANDWIDTH CALCULATIONS:**

The input stage, shown in Figure 3, employs shunt-series feedback to stabilize the current gain of the amplifier. A simplified analysis can determine the performance of the amplifier. The equivalent input capacitance,  $C_{IN}$ , in parallel with the source,  $I_{S}$ , is approximately 10pF, assuming that  $C_{S}=0$  where  $C_{S}$  is the external source capacitance.

Since the input is driven by a current source the input must have a low input resistance. The input resistance,  $R_{\rm IN}$ , is the ratio of the incremental input voltage,  $V_{\rm IN}$ , to the corresponding input current,  $I_{\rm IN}$  and can be calculated as

$$R_{IN} = \frac{V_{IN}}{I_{IN}} = \frac{R_F}{1 + A_{VOL}} = \frac{7.2k}{70} = 103\Omega.$$

More exact calculations would yield a value of  $110\Omega$ .

Thus  $C_{\text{IN}}$  and  $R_{\text{IN}}$  will form the dominant pole of the entire amplifier;

$$f_{-3dB} = \frac{1}{2\pi R_{IN} C_{IN}}$$

Assuming typical values for  $R_F = 7.2k\Omega$ ,  $R_{IN} = 110\Omega$ ,  $C_{IN} = 10pF$ :

$$f_{-3dB} = \frac{1}{2\pi \ 110 \ 10 \times 10^{-12}} = 145 MHz.$$

The operating point of Q1 has been optimized for the lowest current noise without introducing a second dominant pole in the pass-band. All poles associated with subsequent stages have been kept at sufficiently high enough frequencies to yield an overall single pole response. Although wider bandwidths have been achieved by using a cascode input stage configuration, the present solution has the advantage of a very uniform, highly desensitized frequency response because the Miller effect dominates over the external photodiode and stray capacitances. For example, assuming a source capacitance of 1pF, input stage voltage gain of 70,  $R_{IN} = 110\Omega$  then the total input capacitance, C<sub>IN</sub> = (1 + 10) pF which will lead to only a 9% bandwidth reduction.

#### NOISE

Most of the currently installed fiber optic systems use non-coherent transmission and detect incident optical power. Therefore, receiver noise performance becomes very im-

# NE/SA/SE5212



Figure 3. Shunt-Series Input Sta

portant. The input stage achieves a low input referred noise current (spectral density) of  $2.5 p A/\sqrt{Hz}$ . The transresistance configuration assures that the external high value bias resistors often required for photodiode biasing will not contribute to the total noise system noise. The equivalent input RMS noise current is strongly determined by the quiescent current of  $Q_1$ , the feedback resistor  $R_{\rm F}$ , and the bandwidth; however, it is not dependent upon the internal Miller-capacitance. The measured wideband noise was 52nA in a 200MHz bandwidth for  $C_{\rm S}=1 {\rm pF}.$ 

#### **DYNAMIC RANGE:**

The electrical dynamic range can be defined as the radio of maximum input current to the peak noise current:

Electrical dynamic range,  $D_E$ , in a 200MHz bandwidth assuming  $I_{INMAX} = 120\mu A$  and a wideband noise of  $I_{EO} = 52n A_{RMS}$  for an external source capacitance of  $C_S = 1\,\mathrm{pF}$ .

$$\begin{split} D_E &= \frac{\text{(Max. input current)}}{\text{(Peak noise current)}} \\ &= 20 \ \log \frac{(120 \times 10^{-6})}{(\sqrt{2} \ 52 \times 10^{-9})} \\ &= 20 \ \log \frac{(120 \mu A)}{(73 n A)} = 64 d B. \end{split}$$

In order to calculate the optical dynamic range the incident optical power must be considered.

For a given wavelength  $\lambda$ ;

Energy of one photon =  $\frac{hc}{\lambda}$  watt sec (Joule) Where h = Planck's Constant =  $6.6 \times 10^{-34}$  Joule sec.

c = speed of light = 
$$3 \times 10^8$$
 mt/sec c/ $\lambda$  = optical frequency

No. of incident photons/sec = 
$$\frac{\dot{}}{hc}$$
 where P = optical incident power  $\frac{\dot{}}{\lambda}$ 

No. of generated electrons/sec =  $\eta \cdot \frac{}{hc}$ 

Where  $\eta = \text{quantum efficiency}$ 

$$\therefore I = \eta \cdot \frac{P}{hc} \cdot e \text{ Amps (Coulombs/sec.)}$$

where e = electron charge =  $1.6 \times 10^{-19}$ 

Responsivity 
$$R = \frac{\underline{\eta \cdot e}}{\underline{hc}}$$
 Amp/watt

Assuming a data rate of 400 Mbaud (Bandwidth, B = 200MHz), the noise parameter Z may be calculated as:

$$Z = \frac{i_{eq}}{qB} = \frac{52 \times 10^{-9}}{(1.6 \times 10^{-19}) (200 \times 10^{6})} = 1625$$

where Z is the ratio of RMS noise output to the peak response to a single hole-electron pair. Assuming 100% photodetector quantum efficiency, half mark/half space digital transmission, 850nm lightwave and using Gaussian approximation, the minimum required optical power to achieve 10<sup>-9</sup> BER is:

$$P_{avMIN} = 12 \frac{hc}{\lambda} B Z = 12 2.3 \times 10^{-19}$$

 $200 \times 10^6 \ 1625 = 897 \text{nW} = -30.5 \text{dBm},$ 

where h is Planck's Constant, c is the speed of light,  $\lambda$  is the wavelength. The minimum



b. Inverting 20dB Amplifier

c. Differential 20dB Amplifier

Figure 4

input current to the NE5212, at this input power is: 
$$I_{avMIN} = qP_{avMIN}\frac{\lambda}{hc}$$
$$= \frac{897 \times 10^{-9} \times 1.6 \times 10^{-19}}{2.3 \times 10^{-19}}$$

Choosing the maximum peak overload current of  $|_{\text{avMAX}} = 120\,\mu\text{A}$ , the maximum mean optical power is:

= 624nA

$$P_{\text{avMAX}} = \frac{\text{hc } I_{\text{avMAX}}}{\lambda \text{ q}} = \frac{2.3 \times 10^{-19}}{1.6 \times 10^{-19}} = 120 \times 10^{-6}$$
= 86mW or -7.6 dBm.

Thus the optical dynamic range,  $D_o$  is:

$$D_o = P_{avMAX} - P_{avMIN} = -30.5 - (-7.6) = 22.8 dB.$$

This represents the maximum limit attainable with the NE5212 operating at 200MHz bandwidth, with a half mark/half space digital transmission at 820nm wavelength.

<sup>1.</sup> S. D. Personick, *Optical Fiber Transmission Systems*, Plenum Press, NY, 1981, Chapter 3.

## Transimpedance Amplifier (140MHz)



#### APPLICATION INFORMATION

Package parasitics, particularly ground lead inductances and parasitic capacitances, can significantly degrade the frequency response. Since the NE5212 has differential outputs which can feed back signals to the input by parasitic package or board layout capacitances, both peaking and attenuating type frequency response shaping is possible. Constructing the board layout such that Ground 1 and Ground 2 have very low impedance paths have produced the best results. This was acomplished by adding a ground-plane stripe underneath the device connecting Ground 1, Pins 8-11, and Ground 2, Pins 1 and 2 on opposite ends of the SO14 package. This ground-plane stripe also provides isolation between the output return currents flowing to either V<sub>CC2</sub> or Ground 2 and the input photodiode currents to flowing to Ground 1. Without this ground-plane stripe and with large lead inductances on the board, the part may be unstable and oscillate near 800MHz. The easiest way to realize that the part is not functioning normally is to measure the DC voltages at the outputs. If they are not close to their quiescent values of 3.3V (for a 5V supply), then the circuit may be oscillating. Input pin layout necessitates that the photodiode be physically very close to the input and Ground 1. Connecting Pins 3 and 5 to Ground 1 will tend to shield the input but it will also tend to increase the capacitance on the input and slightly reduce the bandwidth.

As with any high-frequency device, some precautions must be observed in order to enjoy reliable performance. The first of these is the use of a well-regulated power supply. The supply must be capable of providing

varying amounts of current without significantly changing the voltage level. Proper supply bypassing requires that a good quality 0.1 µF high-frequency capacitor be inserted between V<sub>cc1</sub> and V<sub>cc2</sub>, preferably a chip capacitor, as close to the package pins as possible. Also, the parallel combination of 0.1 µF capacitors with 10 µF tantalum capacitors from each supply, V<sub>cc1</sub> and V<sub>cc2</sub>, to the ground plane should provide adequate decoupling. Some applications may require an RF choke in series with the power supply line. Separate analog and digital ground leads must be maintained and printed circuit board ground plane should be employed whenever possible.

#### **BASIC CONFIGURATION**

A trans resistance amplifier is a current-tovoltage converter. The forward transfer function then is defined as voltage out divided by current in, and is stated in ohms. The lower the source resistance, the higher the gain. The NE5212 has a differential transresistance of  $14k\Omega$  typically and a single-ended transresistance of  $7k\Omega$  typically. The device has two outputs: inverting and non-inverting. The output voltage in the differential output mode is twice that of the output voltage in the single-ended mode. Although the device can be used without coupling capacitors, more care is required to avoid upsetting the internal bias nodes of the device. Figure 4 shows some basic configurations.

#### VARIABLE GAIN

Figure 5 shows a variable gain circuit using the NE5212 and the NE5230 low voltage op

amp. This op amp is configured in a non-inverting gain of five. The output drives the gate of the SD210 DMOS FET. The series resistance of the FET changes with this output voltage which in turn changes the gain of the NE5212. This circuit has a distortion of less than 1% and a 25dB range, from -42.2dBm to -15.9dBm at 50MHz, and a 45dB range, from -60dBm to -14.9dBm at 10MHz with 0 to 1V of control voltage at V<sub>C</sub>.

#### 16MHz CRYSTAL OSCILLATOR

Figure 6 shows a 16MHz crystal oscillator operating in the series resonant mode using the NE5212. The non-inverting input is fed back to the input of the NE5212 in series with a 2pF capacitor. The output is taken from the inverting output.



# DIGITAL FIBER OPTIC RECEIVER

Figures 7 and 8 show a fiber optic receiver using off-the-shelf components.

The receiver shown in Figure 7 uses the NE5212, the Signetics 10116 ECL line receiver, and Philips/Amperex BPF31 PIN diode. The circuit is a capacitor-coupled receiver and utilizes positive feedback in the last stage to provide the hysteresis. The amount of hysteresis can be tailored to the individual application by changing the values of the feedback resistors to maintain the desired balance between noise immunity and sensitivity. At room temperature, the circuit operates at 50Mbaud with a BER of 10E-10 and over the automotive temperature range at 40Mbaud with a BER of 10E-9. Higher speed experimental diodes have been used to operate this circuit at 220Mbaud with a BER of 10E-10.

Figure 8 depicts a TTL receiver using the NE5212 and the NE5214 fast amplifier system along with the Philips/Amperex PIN diode. The system shown is optimized for 50 Mb/s Non Return to Zero (NRZ) data. A link status indication is provided along with a jamming function when the input level is below a user-programmable threshold level.

# Transimpedance Amplifier (140MHz)

# NE/SA/SE5212



# Transimpedance Amplifier (140MHz)

# NE/SA/SE5212



# **Signetics**

# NE/SA5214 Postamplifier with Link Status Indicator

Preliminary Specification

#### Linear Products

#### DESCRIPTION

THE NE/SA5214 is a 75MHz postamplifier system designed to accept low level high-speed signals. These signals are converted into a TTL level at the output. The NE5214 can be DC coupled with the previous transimpedance stage using NE5210, NE5211 or NE5212 transimpedance amplifiers. This "system on a chip" features an auto-zeroed first stage with noise shaping, a symmetrical limiting second stage, and a matched rise/fall time TTL output buffer. The system is user-configurable to provide noise filtering, adjustable input thresholds and hysteresis. The threshold capability allows the user to maximize signalto-noise ratio, insuring a low Bit Error Rate (BER). An Auto-Zero loop can be used to minimize the number of external coupling capacitors to one. A signal absent flag indicates when signals are below threshold. Additionally, the low signal condition forces the overall TTL output to a logical Low level. User interaction with this "jamming" system is available. The NE/SA5214 is packaged in a standard 20-pin surface-mount package and typically consumes 42mA from a standard 5V supply. The NE/ SA5214 is designed as a companion to the NE/SA5211/5212 transimpedance amplifiers. These differential preamplifiers may be directly coupled to the postamplifier inputs. The NE/SA, 212/5214 or NE/SA5211/5214 combinations convert nanoamps of photodetector current into standard digital TTL levels.

#### **FEATURES**

- Postamp for the NE/SA5211/5212 preamplifier family
- Wideband operation: typical 75MHz (100MBaud NRZ)
- Interstage filtering/equalization possible
- Single 5V supply
- Low signal flag
- Low signal output disable
  - Link status threshold and hysteresis programmable
  - LED driver (normally ON with above threshold signal)
  - Fully differential for excellent PSRR
  - Auto-zero loop for DC offset cancellation
  - 2kV ElectroStatic Discharge (ESD) protection

#### **APPLICATIONS**

- Fiber optics
- Communication links in Industrial and/or Telecom environment with high EMI/RFI
- Local Area Networks (LAN)
- Metropolitan Area Networks (MAN)
- Synchronous Optical Networks (SONET)
- RF limiter

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 20-Pin Plastic SOL | 0 to +70°C        | NE5214D    |
| 20-Pin Plastic SOL | -40°C to +85°C    | SA5214D    |

NE/SA5214

#### PIN CONFIGURATION (cont.)

| PIN<br>NO. | SYMBOL            | DESCRIPTION                                                                                                                                      |
|------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 12         | R <sub>HYST</sub> | Peak detector hysteresis resistor. The value of this resistor determines the amount of hysteresis in the peak detector.                          |
| 13         | IN <sub>2A</sub>  | Non-inverting input to amplifier A2.                                                                                                             |
| 14         | OUT <sub>1A</sub> | Non-inverting output of amplifier A1.                                                                                                            |
| 15         | IN <sub>2B</sub>  | Inverting input to amplifier A2.                                                                                                                 |
| 16         | OUT <sub>1B</sub> | Inverting output of amplifier A1.                                                                                                                |
| 17         | C <sub>AZN</sub>  | Auto-Zero capacitor pin<br>(Negative terminal). The value of<br>this capacitor determines the<br>low-end frequency response of<br>the preamp A1. |
| 18         | C <sub>AZP</sub>  | Auto-Zero capacitor pin (Positive terminal). The value of this capacitor determines the low-end frequency response of the preamp A1.             |
| 19         | IN <sub>1A</sub>  | Non-inverting input of the preamp A1.                                                                                                            |
| 20         | IN <sub>1B</sub>  | Inverting input of the preamp A1.                                                                                                                |

### **BLOCK DIAGRAM**



December 1988 4-322

NE/SA5214

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | 242445772                            | RAT         |             |      |
|------------------|--------------------------------------|-------------|-------------|------|
|                  | PARAMETER                            | NE5214      | SA5214      | UNIT |
| V <sub>CCA</sub> | Power supply                         | +6          | +6          | ٧    |
| V <sub>CCD</sub> | Power supply                         | +6          | +6          | ٧    |
| T <sub>A</sub>   | Operating ambient temperature range  | 0 to +70    | -40 to +85  | °C   |
| TJ               | Operating junction temperature range | -55 to +150 | -55 to +150 | °C   |
| T <sub>STG</sub> | Storage temperature range            | -65 to +150 | -65 to +150 | °C   |
| P <sub>D</sub>   | Power dissipation                    | 300         | 300         | mW   |
| VIJ              | Jam input voltage                    | -0.5 to 5.5 | -0.5 to 5.5 | ٧    |

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | DADAMETED                            | RAT          |              |      |
|------------------|--------------------------------------|--------------|--------------|------|
|                  | PARAMETER                            | NE5214       | SA5214       | UNIT |
| V <sub>CCA</sub> | Supply voltage                       | 4.75 to 5.25 | 4.75 to 5.25 | ٧    |
| V <sub>CCD</sub> | Power supply                         | 4.75 to 5.25 | 4.75 to 5.25 | ٧    |
| TA               | Ambient temperature range            | 0 to +70     | -40 to +85   | °C   |
| TJ               | Operating junction temperature range | 0 to +95     | -40 to +110  | °C   |
| PD               | Power dissipation                    | 250          | 250          | mW   |

DC ELECTRICAL CHARACTERISTICS Min and Max limits apply over the operating temperature range at  $V_{\rm CCA} = V_{\rm CCD} = +5.0 V$  unless otherwise specified. Typical data applies at  $V_{\rm CCA} = V_{\rm CCD} = +5.0 V$  and  $T_{\rm A} = 25 ^{\circ} {\rm C}$ .

|                    |                                            |                                     | LIMITS |     |      |        |     |       |      |
|--------------------|--------------------------------------------|-------------------------------------|--------|-----|------|--------|-----|-------|------|
| SYMBOL             | PARAMETER                                  | TEST CONDITIONS                     | NE5214 |     |      | SA5214 |     |       | UNIT |
|                    |                                            | . *                                 | Min    | Тур | Max  | Min    | Тур | Max   |      |
| ICCA               | Analog supply current                      |                                     |        | 30  | 36   |        | 30  | 37.2  | mA   |
| ICCD               | Digital supply current<br>(TTL, Flag, LED) |                                     |        | 10  | 13.3 |        | 10  | 13.5  | mA   |
| V <sub>I1</sub>    | A1 input bias voltage (+/- inputs)         |                                     | 3.16   | 3.4 | 3.63 | 3.13   | 3.4 | 3.65  | ٧    |
| V <sub>O1</sub>    | A1 output bias voltage (+/- outputs)       |                                     | 3.17   | 3.8 | 4.45 | 3.10   | 3.8 | 4.50  | ٧    |
| A <sub>V1</sub>    | A1 DC gain<br>(without Auto-Zero)          |                                     |        | 30  |      |        | 30  |       | dB   |
| A1 <sub>PSRR</sub> | A1 PSRR (VCCA, VCCD)                       | $V_{CCA} = V_{CCD} = 4.75$ to 5.25V |        | 60  |      |        | 60  |       | dB   |
| A1 <sub>CMRR</sub> | A1 CMRR                                    | $\Delta V_{CM} = 200 \text{mV}$     |        | 60  |      |        | 60  |       | dB   |
| V <sub>12</sub>    | A2 input bias voltage (+/- inputs)         |                                     | 3.59   | 3.7 | 3.85 | 3.56   | 3.7 | 3.86  | v    |
| V <sub>OH</sub>    | High-level TTL output voltage              | I <sub>OH</sub> = -200μA            | 2.4    | 3.4 |      | 2.4    | 3.4 |       | ٧    |
| V <sub>OL</sub>    | Low-level TTL output voltage               | I <sub>OL</sub> = 8mA               |        | 0.3 | 0.4  |        | 0.3 | 0.4   | v    |
| Юн                 | High-level TTL output current              | V <sub>OUT</sub> = 2.4V             |        | -40 | -26  |        | -40 | -24.4 | mA   |
| lor                | Low-level TTL output current               | V <sub>OUT</sub> = 0.4V             | 8.0    | 30  |      | 7.0    | 30  |       | mA   |

NE/SA5214

DC ELECTRICAL CHARACTERISTICS (Continued) Min and Max limits apply over the operating temperature range at  $V_{CCA} = V_{CCD} = +5.0V$  unless otherwise specified. Typical data applies at  $V_{CCA} = V_{CCD} = +5.0V$  and  $T_A = 25^{\circ}C$ .

|                     |                                   |                         |      |        | LIN  | IITS |        |     |      |
|---------------------|-----------------------------------|-------------------------|------|--------|------|------|--------|-----|------|
| SYMBOL              | PARAMETER                         | TEST CONDITIONS         |      | NE5214 |      |      | SA5214 |     | UNIT |
|                     |                                   |                         | Min  | Тур    | Max  | Min  | Тур    | Max |      |
| los                 | Short-circuit TTL output current  | V <sub>OUT</sub> = 0.0V |      | -95    |      |      | -95    |     | mA   |
| V <sub>THRESH</sub> | Threshold bias voltage            | Pin 3 Open              |      | 0.75   |      |      | 0.75   |     | V    |
| V <sub>RPKDET</sub> | RPKDET                            | Pin 11 Open             |      | 0.72   |      |      | 0.72   |     | ٧    |
| V <sub>RHYST</sub>  | RHYST bias voltage                | Pin 12 Open             |      | 0.72   |      |      | 0.72   |     | V    |
| V <sub>IHJ</sub>    | High-level jam input voltage      |                         | 2.0  |        |      | 2.0  |        |     | ٧    |
| V <sub>ILJ</sub>    | Low-level jam input voltage       |                         |      |        | 0.8  |      |        | 0.8 | V    |
| I <sub>IHJ</sub>    | High-level jam input current      | V <sub>IJ</sub> = 2.7V  |      |        | 20   |      |        | 30  | μΑ   |
| I <sub>ILJ</sub>    | Low-level jam input current       | $V_{IJ} = 0.4V$         | -450 | -240   |      | -485 | -240   |     | μΑ   |
| V <sub>OHF</sub>    | High-level flag output voltage    | $I_{OH} = -80\mu A$     | 2.4  | 3.8    |      | 2.4  | 3.8    |     | V    |
| V <sub>OLF</sub>    | Low-level flag output voltage     | I <sub>OL</sub> = 3.2mA |      | 0.33   | 0.4  |      | 0.33   | 0.4 | ٧    |
| l <sub>OHF</sub>    | High-level flag output current    | V <sub>OUT</sub> = 2.4V |      | -18    | -5.3 |      | -18    | -5  | mA   |
| lolf                | Low-level flag output current     | V <sub>OUT</sub> = 0.4V | 3.6  | 10     |      | 3.25 | 10     |     | mA   |
| I <sub>SCF</sub>    | Short-circuit flag output current | V <sub>OUT</sub> = 0.0V | -60  | -40    | -25  | -61  | -40    | -26 | mA   |
| I <sub>LEDH</sub>   | LED ON maximum sink current       | V <sub>LED</sub> = 3.0V | 13   | 22     | 80   | 8    | 22     | 80  | mA   |

AC ELECTRICAL CHARACTERISTICS Min and Max limits apply over the operating temperature range at  $V_{\rm CCA} = V_{\rm CCD} = +5.0 V$  unless otherwise specified. Typical data applies at  $V_{\rm CCA} = V_{\rm CCD} = +5.0 V$  and  $T_{\rm A} = 25 \, ^{\circ}{\rm C}$ .

|                  |                                                                          |                           |     | ITS    |     |     |        |     |                   |
|------------------|--------------------------------------------------------------------------|---------------------------|-----|--------|-----|-----|--------|-----|-------------------|
| SYMBOL           | PARAMETER                                                                | TEST CONDITIONS           |     | NE5214 |     |     | SA5214 |     | UNIT              |
|                  |                                                                          |                           | Min | Тур    | Max | Min | Тур    | Max |                   |
| f <sub>OP</sub>  | Maximum operating frequency                                              | Test circuit              | 60  | 75     |     | 60  | 75     |     | MHz               |
| BW <sub>A1</sub> | Small signal bandwidth (differential OUT <sub>1</sub> /IN <sub>1</sub> ) | Test circuit              |     | 75     |     |     | 75     |     | MHz               |
| V <sub>INH</sub> | Maximum Functional A1 input signal (single ended)                        | Test Circuit              |     | 1.6    |     |     | 1.6    |     | V <sub>P-P</sub>  |
| V <sub>INL</sub> | Minimum Functional A1 input signal (single ended)                        | Test Circuit <sup>1</sup> |     | 12     |     |     | 12     |     | mV <sub>P-F</sub> |
| R <sub>IN1</sub> | Input resistance<br>(differential at IN <sub>1</sub> )                   |                           |     | 1200   |     |     | 1200   |     | Ω                 |
| C <sub>IN1</sub> | Input capacitance<br>(differential at IN <sub>1</sub> )                  |                           |     | 2      |     |     | 2      |     | pF                |
| R <sub>IN2</sub> | Input resistance<br>(differential at IN <sub>2</sub> )                   |                           |     | 1200   |     |     | 1200   |     | Ω                 |
| C <sub>IN2</sub> | Input capacitance<br>(differential at IN <sub>2</sub> )                  |                           |     | 2      |     |     | 2      |     | pF                |

NE/SA5214

AC ELECTRICAL CHARACTERISTICS (Continued) Min and Max limits apply over the operating temperature range at  $V_{CCA} = V_{CCD} = +5.0V$  unless otherwise specified. Typical data applies at  $V_{CCA} = V_{CCD} = +5.0V$  and  $T_A = 25^{\circ}C$ .

|                   |                                                        |                                                                                                                                               | LIMITS |        |     |     |        |     |                   |
|-------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-----|-----|--------|-----|-------------------|
| SYMBOL            | PARAMETER                                              | TEST CONDITIONS                                                                                                                               |        | NE5214 |     |     | SA5214 |     | UNIT              |
|                   |                                                        |                                                                                                                                               | Min    | Тур    | Max | Min | Тур    | Max |                   |
| R <sub>OUT1</sub> | Output resistance (differential at OUT <sub>1</sub> )  |                                                                                                                                               |        | 25     |     |     | 25     |     | Ω                 |
| C <sub>OUT1</sub> | Output capacitance (differential at OUT <sub>1</sub> ) |                                                                                                                                               |        | 2      |     |     | 2      |     | pF                |
| V <sub>HYS</sub>  | Hysteresis voltage                                     | Test circuit                                                                                                                                  |        | 3      |     |     | 3      |     | mV <sub>P-F</sub> |
| V <sub>THR</sub>  | Threshold voltage range (FLAG ON)                      | Test circuit, @ 50MHz<br>RRHYST=5k RTHRESH = 47k                                                                                              |        | 12     |     |     | 12     |     | mV <sub>P-P</sub> |
| t <sub>TLH</sub>  | TTL Output Rise Time<br>20% to 80%                     | Test Circuit                                                                                                                                  |        | 1.3    |     |     | 1.3    |     | ns                |
| t <sub>THL</sub>  | TTL Output Fall Time<br>80% to 20%                     | Test Circuit                                                                                                                                  |        | 1.2    |     |     | 1.2    |     | ns                |
| t <sub>RFD</sub>  | t <sub>TLH</sub> /t <sub>THL</sub> mismatch            |                                                                                                                                               |        | 0.1    |     |     | 0.1    |     | ns                |
| t <sub>PWD</sub>  | Pulse width distortion of output                       | $ \begin{array}{c c} 50\text{mV}_{P,P}, & 1010. & \text{input} \\ Distortion = & T_{H} - T_{L} \\ \hline T_{H} + T_{L} & 10^{2} \end{array} $ | 2.5    |        |     |     | 2.5    |     | %                 |

#### NOTE:

1. The NE/SA5214 is capable of detecting a much lower input level. Operation under 12mVp.p cannot be guaranteed by present day automatic testers.



#### TYPICAL PERFORMANCE CHARACTERISTICS



NE/SA5214

# THEORY OF OPERATION AND APPLICATION INFORMATION

The NE 5214 postamplifier system is a highly integrated chip that provides up to 60dB of gain at 60MHz, to bring mV level signals up to TTL levels.

The NE5214 contains eight amplifier blocks (see Block Diagram). The main signal path is made up of a cascade of limiting stages: A1, A2 and A8. The A3-A4-A7 path performs a wideband full-wave rectification of the input signal with adjustable hysteresis and decay times. It outputs a TTL HIGH on the "FLAG" output (Pin 5) when the input is below a user adjustable threshold. An on-chip LED driver turns the external LED to the ON state when

the input signal is above the threshold. In a typical application the "FLAG" output is tied back to the "JAM" input; this forces the TTL data OUT into a LOW state when no signal is present at the input.

An auto zero loop allows the NE5214 to be directly connected to a transimpedance amplifier such as the NE5210, NE5211, or NE5212 without coupling capacitors. This auto-zero loop cancels the transimpedance amplifier's DC offset, the NE5214 A1 offset, and the data-dependent offset in the PIN diode/transimpedance amplifier combination. For more information on the NE5214 Theory of Operation, please refer to paper titled "A Low Cost 100 MBaud Fiber-Optic Receiver" by W. Mack et al.

A typical application of the NE5214 postamplifier is depicted in Figure 2. The system uses the NE5211 transimpedance amplifier which has a 28k differential transimpedance gain and a -3dB bandwidth of 140MHz. This typical application is optimized for a 50 Mb/s Non Return to Zero (NRZ) bit stream.

As the system's gain bandwidth product is very high, it is crucial to employ good RF design and printed circuit board layout techniques to prevent the system from becoming unstable.

For more information on this application, please refer to AB 1432.



4-327

# **Signetics**

# NE/SA5217 Fiber Optic Postamplifier with Link Status Indicator

Objective Specification

#### **Linear Products**

#### DESCRIPTION

THE NE/SA5217 is a 75MHz postamplifier system designed to accept low level high-speed signals. These signals are converted into a TTL level at the output. The NE5217 can be DC coupled with the previous transimpedance stage using NE5210, NE5211 or NE5212 transimpedance amplifiers. The main difference between the NE5217 and the NE5214 is that the NE5217 does not make the output of A1 and input of A2 accessible, instead, it brings out the output of A2 and the input of A8 thus activating the on-chip Schmidt trigger function by connecting two external capacitors. The result is that a much longer string of 1's and 0's, in the bit stream, can be tolerated. This "system on a chip" features an auto-zeroed first stage with noise shaping, a symmetrical limiting second stage, and a matched rise/fall time TTL output buffer. The system is user-configurable to provide adjustable input thresholds and hysteresis. The threshold capability allows the user to maximize signal-tonoise ratio, insuring a low Bit Error Rate (BER). An Auto-Zero loop can be used to minimize the number of external coupling capacitors to one. A signal absent flag indicates when signals are below threshold. Additionally, the low signal condition forces the overall TTL output to a logical Low level. User interaction with this "jamming" system is available. The NE/SA5217 is packaged in a standard 20-pin surface-mount package and typically consumes 42mA from a standard 5V supply. The NE/SA5217 is designed as a companion to the NE/ SA5211/5212 transimpedance amplifiers. These differential preamplifiers may be directly coupled to the post-amplifier inputs. The NE/SA5212/5217 or NE/SA5211/5217 combinations convert nanoamps of photodetector current into standard digital TTL levels.

#### **FEATURES**

- Postamp for the NE/SA5211/5212 preamplifier family
- Wideband operation: typical 75MHz (100MBaud NRZ)
- Interstage filtering/equalization possible
- Single 5V supply
- Low signal flag
- Low signal output disable
- Link status threshold and hysteresis programmable
- LED driver (normally ON with above threshold signal)
- Fully differential for excellent PSRR
- Auto-zero loop for DC offset cancellation
- 2kV ElectroStatic Discharge (ESD) protection

#### **APPLICATIONS**

- Fiber optics
- Communication links in Industrial and/or Telecom environment with high EMI/RFI
- Local Area Networks (LAN)
- Metropolitan Area Networks (MAN)
- Synchronous Optical Networks (SONET)
- RF limiter
- Good for 2<sup>23</sup>-1 pseudo random number sequence

#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 20-Pin Plastic SOL | 0 to +70°C        | NE5217D    |
| 20-Pin Plastic SOL | -40°C to +85°C    | SA5217D    |

#### PIN CONFIGURATION



NE/SA5217

#### PIN CONFIGURATION (cont.)

| PIN<br>NO. | SYMBOL            | DESCRIPTION                                                                                                                                      |
|------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 12         | R <sub>HYST</sub> | Peak detector hysteresis resistor.<br>The value of this resistor<br>determines the amount of<br>hysteresis in the peak detector.                 |
| 13         | IN <sub>8A</sub>  | Non-inverting input to amplifier A8.                                                                                                             |
| 14         | OUT <sub>2A</sub> | Non-inverting output of amplifier A2.                                                                                                            |
| 15         | IN <sub>8B</sub>  | Inverting input to amplifier A8.                                                                                                                 |
| 16         | OUT <sub>2B</sub> | Inverting output of amplifier A2.                                                                                                                |
| 17         | C <sub>AZN</sub>  | Auto-Zero capacitor pin<br>(Negative terminal). The value of<br>this capacitor determines the<br>low-end frequency response of<br>the preamp A1. |
| 18         | C <sub>AZP</sub>  | Auto-Zero capacitor pin (Positive terminal). The value of this capacitor determines the low-end frequency response of the preamp A1.             |
| 19         | IN <sub>1A</sub>  | Non-inverting input of the preamp A1.                                                                                                            |
| 20         | IN <sub>1B</sub>  | Inverting input of the preamp A1.                                                                                                                |

#### **BLOCK DIAGRAM**



NE/SA5217

#### **ABSOLUTE MAXIMUM RATINGS**

| 0,41001          | DADAMETED                            | RAT         |             |      |
|------------------|--------------------------------------|-------------|-------------|------|
| SYMBOL           | PARAMETER                            | NE5214      | SA5214      | UNIT |
| V <sub>CCA</sub> | Power supply                         | +6          | +6          | ٧    |
| V <sub>CCD</sub> | Power supply                         | +6          | +6          | ٧    |
| TA               | Operating ambient temperature range  | 0 to +70    | -40 to +85  | °C   |
| TJ               | Operating junction temperature range | -55 to +150 | -55 to +150 | °C   |
| T <sub>STG</sub> | Storage temperature range            | -65 to +150 | -65 to +150 | °C   |
| PD               | Power dissipation                    | 300         | 300         | mW   |
| V <sub>IJ</sub>  | Jam input voltage                    | -0.5 to 5.5 | -0.5 to 5.5 | ٧    |

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | DADANETED                            | RAT          | 114117       |      |
|------------------|--------------------------------------|--------------|--------------|------|
|                  | PARAMETER                            | NE5214       | SA5214       | UNIT |
| V <sub>CCA</sub> | Supply voltage                       | 4.75 to 5.25 | 4.75 to 5.25 | V    |
| V <sub>CCD</sub> | Power supply                         | 4.75 to 5.25 | 4.75 to 5.25 | ٧    |
| TA               | Ambient temperature range            | 0 to +70     | -40 to +85   | °C   |
| TJ               | Operating junction temperature range | 0 to +95     | -40 to +110  | °C   |
| PD               | Power dissipation                    | 250          | 250          | mW   |

DC ELECTRICAL CHARACTERISTICS Min and Max limits apply over the operating temperature range at  $V_{\rm CCA} = V_{\rm CCD} = +5.0 V$  unless otherwise specified. Typical data applies at  $V_{\rm CCA} = V_{\rm CCD} = +5.0 V$  and  $T_{\rm A} = 25^{\circ} {\rm C}$ .

| 0,44501             | 24244577                                   | TEST COMPLETIONS                    |     | NE5214 | 1    |      | UNIT |       |      |
|---------------------|--------------------------------------------|-------------------------------------|-----|--------|------|------|------|-------|------|
| SYMBOL              | PARAMETER                                  | TEST CONDITIONS                     | Min | Тур    | Max  | Min  | Тур  | Max   | UNII |
| ICCA                | Analog supply current                      |                                     |     | 30     | 36   |      | 30   | 37.2  | mA   |
| ICCD                | Digital supply current<br>(TTL, Flag, LED) |                                     |     | 10     | 13.3 |      | 10   | 13.5  | mA   |
| V <sub>I1</sub>     | A1 input bias voltage (+/- inputs)         | 3.16                                | 3.4 | 3.63   | 3.13 | 3.4  | 3.65 | ٧     |      |
| V <sub>O1</sub>     | A1 output bias voltage (+/- outputs)       | 3.17                                | 3.8 | 4.45   | 3.10 | 3.8  | 4.50 | ٧     |      |
| A <sub>V1</sub>     | A1 DC gain (without Auto-Zero)             |                                     |     | 30     |      |      | 30   |       | dB   |
| A1 <sub>PSRR</sub>  | A1 PSRR (VCCA, VCCD)                       | $V_{CCA} = V_{CCD} = 4.75$ to 5.25V |     | 60     |      |      | 60   |       | dB   |
| A1 <sub>CMRR</sub>  | A1 CMRR                                    | $\Delta V_{CM} = 200 \text{mV}$     |     | 60     |      |      | 60   |       | dB   |
| V <sub>I8</sub>     | A8 input bias voltage (+/- inputs)         | 3.59                                | 3.7 | 3.85   | 3.7  | 3.86 | ٧    |       |      |
| V <sub>OH</sub>     | High-level TTL output voltage              | I <sub>OH</sub> = -200μA            | 2.4 | 3.4    |      | 2.4  | 3.4  |       | ٧    |
| V <sub>OL</sub>     | Low-level TTL output voltage               | I <sub>OL</sub> = 8mA               |     | 0.3    | 0.4  |      | 0.3  | 0.4   | ٧    |
| l <sub>ОН</sub>     | High-level TTL output current              | V <sub>OUT</sub> = 2.4V             |     | -40    | -26  |      | -40  | -24.4 | μΑ   |
| loL                 | Low-level TTL output current               | V <sub>OUT</sub> = 0.4V             | 8.0 | 30     |      | 7.0  | 30   |       | mA   |
| los                 | Short-circuit TTL output current           | V <sub>OUT</sub> = 0.0V             |     | -95    |      |      | -95  |       | mA   |
| V <sub>THRESH</sub> | Threshold bias voltage                     | Pin 3 Open                          |     | 0.75   |      |      | 0.75 |       | ٧    |
| V <sub>RPKDET</sub> | RPKDET                                     | Pin 11 Open                         |     | 0.72   |      |      | 0.72 |       | ٧    |
| V <sub>RHYST</sub>  | RHYST bias voltage                         | Pin 12 Open                         |     | 0.72   |      |      | 0.72 |       | ٧.   |
| V <sub>IHJ</sub>    | High-level jam input voltage               |                                     | 2.0 |        |      | 2.0  |      |       | ٧    |
| V <sub>ILJ</sub>    | Low-level jam input voltage                |                                     |     |        | 0.8  |      |      | 0.8   | ٧    |
| lihi                | High-level jam input current               | V <sub>IJ</sub> = 2.7V              |     |        | 20   |      |      | 30    | μΑ   |

NE/SA5217

DC ELECTRICAL CHARACTERISTICS (Continued) Min and Max limits apply over the operating temperature range at  $V_{\rm CCA} = V_{\rm CCD} = +5.0 \text{V}$  unless otherwise specified. Typical data applies at  $V_{\rm CCA} = V_{\rm CCD} = +5.0 \text{V}$  and  $T_{\rm A} = 25 ^{\circ} \text{C}$ .

|                  | PARAMETER                         |                         |      | NE5214 | ŀ    |      | SA5214 | ļ   | UNIT |
|------------------|-----------------------------------|-------------------------|------|--------|------|------|--------|-----|------|
| SYMBOL           |                                   | TEST CONDITIONS         | Min  | Тур    | Max  | Min  | Тур    | Max |      |
| I <sub>ILJ</sub> | Low-level jam input current       | V <sub>IJ</sub> = 0.4V  | -450 | -240   |      | -485 | -240   |     | μΑ   |
| V <sub>OHF</sub> | High-level flag output voltage    | $I_{OH} = -80\mu A$     | 2.4  | 3.8    |      | 2.4  | 3.8    |     | ٧    |
| V <sub>OLF</sub> | Low-level flag output voltage     | I <sub>OL</sub> = 3.2mA |      | 0.33   | 0.4  |      | 0.33   | 0.4 | ٧    |
| lohf             | High-level flag output current    | V <sub>OUT</sub> = 2.4V |      | -18    | -5.3 |      | -18    | -5  | mA   |
| lolf             | Low-level flag output current     | V <sub>OUT</sub> = 0.4V | 3.6  | 10     |      | 3.25 | 10     |     | mA   |
| I <sub>SCF</sub> | Short-circuit flag output current | V <sub>OUT</sub> = 0.0V | -60  | -40    | -25  | -61  | -40    | -26 | mA   |
| ILEDH            | LED ON maximum sink current       | V <sub>LED</sub> = 3.0V | 13   | 22     | 80   | 8    | 22     | 80  | mA   |

AC ELECTRICAL CHARACTERISTICS Min and Max limits apply over the operating temperature range at  $V_{\rm CCA} = V_{\rm CCD} = +5.0 V$  unless otherwise specified. Typical data applies at  $V_{\rm CCA} = V_{\rm CCD} = +5.0 V$  and  $T_{\rm A} = 25^{\circ}{\rm C}$ .

|                   |                                                                          |                                                                                                                                                                                                            |     | NE5214 | 1   |     | SA5214 | ļ                 |                   |
|-------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-----|-----|--------|-------------------|-------------------|
| SYMBOL            | PARAMETER                                                                | TEST CONDITIONS                                                                                                                                                                                            | Min | Тур    | Max | Min | Тур    | Мах               | UNIT              |
| f <sub>OP</sub>   | Maximum operating frequency                                              | Test Circuit                                                                                                                                                                                               | 60  | 75     |     | 60  | 75     |                   | MHz               |
| BW <sub>A1</sub>  | Small signal bandwidth (differential OUT <sub>1</sub> /IN <sub>1</sub> ) | Test Circuit                                                                                                                                                                                               |     | 75     |     |     | 75     |                   | MHz               |
| V <sub>INH</sub>  | Maximum Functional A1 input signal (single ended)                        | Test Circuit                                                                                                                                                                                               |     | 1.6    |     |     | 1.6    |                   | V <sub>P-P</sub>  |
| V <sub>INL</sub>  | Maximum Functional A1 input signal (single ended)                        | Test Circuit <sup>1</sup>                                                                                                                                                                                  |     | 12     |     |     | 12     |                   | mV <sub>P-P</sub> |
| R <sub>IN1</sub>  | Input resistance (differential at IN <sub>1</sub> )                      |                                                                                                                                                                                                            |     | 1200   |     |     | 1200   |                   | Ω                 |
| C <sub>IN1</sub>  | Input capacitance (differential at IN <sub>1</sub> )                     |                                                                                                                                                                                                            |     | 2      |     |     | 2      |                   | pF                |
| R <sub>IN2</sub>  | Input resistance (differential at IN2)                                   |                                                                                                                                                                                                            |     | 1200   |     |     | 1200   |                   | Ω                 |
| C <sub>IN2</sub>  | Input capacitance (differential at IN2)                                  |                                                                                                                                                                                                            |     | 2      |     |     | 2      |                   | pF                |
| R <sub>OUT1</sub> | Output resistance (differential at OUT <sub>1</sub> )                    |                                                                                                                                                                                                            |     | 25     |     |     | 25     |                   | Ω                 |
| C <sub>OUT1</sub> | Output capacitance (differential at OUT <sub>1</sub> )                   |                                                                                                                                                                                                            |     | 2      |     |     | 2      |                   | pF                |
| V <sub>HYS</sub>  | Hysteresis voltage range                                                 | Test circuit, T <sub>A</sub> = 25°C                                                                                                                                                                        |     | 3      |     |     | 3      |                   | mV <sub>P-P</sub> |
| V <sub>THR</sub>  | Threshold voltage range (FLAG ON)                                        | Test circuit, @ 50MHz<br>R <sub>RHYST</sub> =5k R <sub>THRESH</sub> = 47k                                                                                                                                  |     | 12     |     |     | 12     | mV <sub>P-P</sub> |                   |
| t <sub>TLH</sub>  | TTL Output Rise Time 20% to 80%                                          | Test circuit                                                                                                                                                                                               |     | 1.3    |     |     | 1.3    |                   | ns                |
| t <sub>THL</sub>  | TTL Output Fall Time 80% to 20%                                          | Test circuit                                                                                                                                                                                               |     | 1.2    |     |     | 1.2    |                   | ns                |
| t <sub>RFD</sub>  | t <sub>TLH</sub> /t <sub>THL</sub> mismatch                              |                                                                                                                                                                                                            |     | 0.1    |     |     | 0.1    |                   | ns                |
| t <sub>PWD</sub>  | Pulse width distortion of output                                         | $ \begin{array}{c} \text{50mV}_{P.P}, \ \text{1010.} \ . \ . \text{input} \\ \text{Distortion} = & \boxed{ \begin{array}{c} T_{H} - T_{L} \\ T_{H} + T_{L} \end{array} } \\ \text{10}^{2}    \end{array} $ | 2.5 |        |     |     | 2.5    |                   | %                 |

#### NOTE:

<sup>1.</sup> The NE/SA5217 is capable of detecting a much lower input level. Operation under 12mV<sub>P.P</sub> cannot be guaranteed by present day automatic testers.

NE/SA5217



NE/SA5217

#### TYPICAL PERFORMANCE CHARACTERISTICS



NE/SA5217

# THEORY OF OPERATION AND APPLICATION INFORMATION

The NE 5217 post amplifier system is a highly integrated chip that provides up to 60dB of gain at 60MHz, to bring mV level signals up to TTL levels.

The NE5217 contains eight amplifier blocks (see Block Diagram). The main signal path is made up of a cascade of limiting stages: A1, A2 and A8. The A3-A4-A7 path performs a wideband full-wave rectification of the input signal with adjustable hysteresis and decay times. It outputs a TTL HIGH on the "FLAG" output (Pin 5) when the input is below a user adjustable threshold. An on-chip LED driver turns the external LED to the ON state when

the input signal is above the threshold. In a typical application the "FLAG" output is tied back to the "JAM" input; this forces the TTL data OUT into a LOW state when no signal is present at the input.

An auto zero loop allows the NE5217 to be directly connected to a transimpedance amplifier such as the NE5210, NE5211, or NE5212 without coupling capacitors. This auto-zero loop cancels the transimpedance amplifiers's DC offset, the NE5217 A1 offset, and the data-dependent offset in the PIN diode/transimpedance amplifier combination. For more information on the NE5217 Theory of Operation, please refer to paper titled "A Low Cost 100 MBaud Fiber-Optic Receiver" by W. Mack et a1.

A typical application of the NE5217 post amplifier is depicted in Figure 2. The system uses the NE5211 transimpedance amplifier which has a 28k differential transimpedance gain and a -3dB bandwidth of 140MHz. This typical application is optimized for a 50 Mb/s Non Return to Zero (NRZ) bit stream.

As the system's gain bandwidth product is very high, it is crucial to employ good RF design and printed circuit board layout techniques to prevent the system from becoming unstable.

For more information on this application, please refer to Application Brief AB 1432.



# **Signetics**

**Linear Products** 

# Section 5 Data Conversion

#### **INDEX**

| AN100            | An Overview of Data Converters                                | 5-3   |
|------------------|---------------------------------------------------------------|-------|
| ANALOG-TO-I      | DIGITAL CONVERTERS                                            |       |
| Analog-to-Digit  | al Selector Guide                                             | 5-9   |
|                  | Definitions for Analog-to-Digital Converters                  | 5-10  |
| ADC0803/         | - ,                                                           |       |
| 4/5-1            | CMOS 8-Bit A/D Converters                                     | 5-11  |
| ADC0820          | 8-Bit High-Speed, µP-Compatible A/D Converter                 |       |
|                  | with Track/Hold Function                                      | 5-24  |
| NE5034           | 8-Bit High-Speed A/D Converter                                | 5-37  |
| NE5036           | 6-Bit A/D Converter (Serial Output)                           | 5-44  |
| NE5037           | 6-Bit A/D Converter (Parallel Outputs)                        | 5-51  |
| PCF8591          | 8-Bit A/D and D/A Converter                                   | 5-60  |
| PNA7509          | 7-Bit A/D Converter                                           | 5-72  |
| AN108            | An Amplifying, Level-Shifting Interface for the PNA7509 Video |       |
|                  | A/D Converter                                                 | 5-81  |
| TDA1534          | 14-Bit Analog-to-Digital Converter                            | 5-82  |
|                  | ·                                                             |       |
| DIGITAL-TO-A     | NALOG CONVERTERS                                              |       |
| Digital-to-Analo | og Selector Guide                                             | 5-88  |
| Symbols and I    | Definitions for Digital-to-Analog Converters                  | 5-89  |
| AN101            | Applying the DAC08                                            | 5-90  |
| AN105            | Digital Attenuator                                            | 5-97  |
| AM6012           | 12-Bit Multipying D/A Converter                               | 5-99  |
| DAC08            |                                                               |       |
| Series           | 8-Bit High-Speed Multiplying D/A Converter                    | 5-110 |
| AN106            | Using the DAC08 without Negative Supply                       | 5-122 |
| MC1508-8/        | •                                                             |       |
| 1408-8/          |                                                               |       |
| 1408-7           | 8-Bit Multiplying D/A Converter                               | 5-123 |
| MC3410/          |                                                               |       |
| 3510/            |                                                               |       |
| 3410C            | 10-Bit High-Speed Multiplying D/A Converter                   | 5-129 |
| NE/SE5018        | 8-Bit Microprocessor-Compatible D/A Converter                 | 5-137 |
| NE/SE5019        | 8-Bit Microprocessor-Compatible D/A Converter                 | 5-143 |
| NE5020           | 10-Bit Microprocessor-Compatible D/A Converter                | 5-149 |
| NE/SE5118/       | 8-Bit Microprocessor-Compatible D/A                           |       |
| 5119             | Converter — Current Output                                    | 5-157 |
| AN109            | Microprocessor-Compatible DACs                                | 5-162 |
| NE5150/          | ·                                                             |       |
| 51/52            | Triple 4-Bit RGB D/A Converter With and Without Memory        | 5-169 |
| AN1081           | NE5150/51/52 Family of Video D/A Converters                   | 5-176 |

| NE/SE5410            | 10-Bit High-Speed Multiplying D/A Converter                   | 5-196 |
|----------------------|---------------------------------------------------------------|-------|
| PCF8591              | 8-Bit A/D and D/A Converter                                   | 5-205 |
| TDA1541A             | Dual 16-Bit D/A Converter, Serial Output                      |       |
| TDA8444              | Octal 6-Bit DAC with I <sup>2</sup> C Bus                     | 5-222 |
| COMPARATOR           | as .                                                          |       |
|                      | elector Guide                                                 | 5-226 |
| •                    | Definitions for Comparators                                   |       |
| AU2901               | Quad Voltage Comparator                                       | 5-229 |
| AU2903               | Low Power Dual Voltage Comparator                             | 5-234 |
| LM111/               |                                                               |       |
| 211/311              | Voltage Comparator                                            | 5-239 |
| LM119/               | B. IVIII O                                                    |       |
| 219/319              | Dual Voltage Comparator                                       | 5-242 |
| LM139/A/<br>239/A/   |                                                               |       |
| 239/A/<br>339/A/     |                                                               |       |
| LM2901/              |                                                               |       |
| MC3302               | Quad Voltage Comparator                                       | 5-248 |
| M193/A/              |                                                               |       |
| 293/A/               |                                                               |       |
| 393/A/               |                                                               |       |
| LM2903               | Low Power Dual Voltage Comparator                             | 5-255 |
| IE/SA/               |                                                               |       |
| SE5105/A             | Precision High-Speed Comparator with Latch                    |       |
| AN1161<br>NE/SE521   | 12-Bit A/D Converter Using the NE5105 Comparator              |       |
| NE/SE521<br>NE/SE522 | High-Speed Dual-Differential Comparator/Sense Amp             |       |
| NE/SE522<br>NE/SE527 | Voltage Comparator                                            |       |
| NE/SE529             | Voltage Comparator                                            |       |
| AN116                | Applications for the NE521/522/527/529                        |       |
| SAMPLE AND           | HOLD                                                          |       |
|                      | Definitions for Sample-and-Hold Circuits                      | 5-304 |
| LF198/298/           | John Marie Tol. Gampio-and Florid Circuito                    | J-004 |
| 398                  | Sample-and-Hold Amplifiers                                    | 5-306 |
| NE/SE5060            | Precision High-Speed Sample-and-Hold Amplifier                |       |
| NE/SE5537            | Sample-and-Hold Amplifier                                     |       |
| POSITION ME          | ASUREMENT                                                     |       |
| NE5520               | LVDT Signal Conditioner                                       | 5-324 |
| AN118                | Using the LVDT Signal Conditioner                             |       |
| AN1180               | A Microprocessor-Based Servo-Loop for Linear Position Control | 5-344 |
| NE/SE5521            | LVDT Signal Conditioner                                       |       |
| AN1181               | NE/SE5521 Simplifies Modulated Light Source Design            | 5-359 |
| AN1182               | Using the NE5521 Signal Conditioner in                        | F 000 |
|                      | Multi-Faceted Applications                                    | 5-363 |

# **Signetics**

# AN100 An Overview of Data Converters

Application Note

#### Linear Products

#### INTRODUCTION

Large systems are comprised of many different subsystems, all of which must interface to complete the system. All types of circuits, including linear, digital and discrete, are often used in the subsystems.

Interface circuits provide the necessary function of tying the parts of a system together. These circuits are usually not purely linear or digital but contain both types of circuit functions. For instance, sense amplifiers are designed for interface between low level memory outputs and bipolar levels, while differential comparators are designed for interface between analog systems and logic systems.

#### **CONVERTERS**

Digital communications, digital instruments and displays have created a demand for low cost reliable converters. Key factors in this demand are:

- The need to communicate with digital computers and equipment for processing and storage of analog signals.
- Severe limitations encountered in reliable analog data transmission over any considerable distance.
- The need for more easily readable displays.

General application areas for converters include: Data processing, data transmission, graphics and displays, audio systems, control systems and arithmetic operations.

#### SPECIFIC APPLICATIONS

#### **Test Systems**

- Transistor tester (Force I<sub>B</sub> and I<sub>C</sub>)
- Resistor matching
- Programmable power supplies
- Programmable pulse generators
- Programmable current source
- Function generators (ROM drive)

#### **Arithmetic Operations**

- Analog division by a digital word
- Analog quotient of 2 digital words
- Analog product of 2 digital words squaring

#### Addition and subtraction with analog output

- Magnitude comparison of 2 digital words
- · Digital quotient of 2 analog variables
- Arithmetic operations with words from different logic families

#### **Graphics and Displays**

- Polar-to-rectangular conversion
- CRT character generation
- Chart recorder driver
- CRT displays

#### **Data Transmission**

- Modem transmitter
- Differential line driver
- Party line multiplexing of analog signals
- Multilevel 2-wire data transmission
- Secure communications (constant power dissipation)

#### **Control Systems**

- Reference level generator for setpoint controllers
- Positive peak detector
- Negative peak detector
- · Disc drive head positioner
- Microfilm head positioner



Figure 1. Conversion of a Digitally Coded Signal Input Into an Analog Signal Output

#### Audio Systems

- Digital AVC and reverberation
- Music distribution
- Organ tone generator
- Audio tracking A/D
- Speech compression and expansion
- Audio digitizing and decoding

#### **DAC Building Blocks**

The actual implementation of a D/A system contains four separate parts: A reference quantity; a set of binary switches to simulate binary coefficients B<sub>1</sub> . . . B<sub>N</sub>; a weighting network; and an output summing means.



5-3

**AN100** 

#### DAC PRODUCTS SUMMARY

| DEVICE   | BITS | ACC.   | CONV.<br>SPEED | רטס | PUT | INT | INT.  | P                                       | ACKAG | E; |       | RATURE<br>NGE | COMMENTS                    |
|----------|------|--------|----------------|-----|-----|-----|-------|-----------------------------------------|-------|----|-------|---------------|-----------------------------|
|          |      | %      | (μ <b>s</b> )  | ٧   | 1   | REF | LATCH | N                                       | D     | F  | Com'l | Mil           |                             |
| NE5150   | 4    | 0.39   | 0.01           | Х   |     | Х   | х     | *************************************** |       | Х  | Х     |               | 3 × 4 Bits with RAM         |
| NE5151   | 4    | 0.39   | 0.01           | Х   |     | Х   | Х     |                                         |       | Х  | X,    |               | 3 × 4 Bits w/o RAM          |
| NE5152   | 4    | 0.39   | 0.01           | Х   |     | Х   | x     |                                         |       | Х  | X     |               | 3 × 4 Bits with RAM         |
| TDA8442  | 6    | 0.78   |                | Х   |     |     | X     | Х                                       |       |    | Х     |               | 4 × 6 Bits I <sup>2</sup> C |
| TDA8444  | 6    | 0.78   |                | Х   |     |     | х     | Х                                       |       |    | X     |               | 8 × 6 Bits I <sup>2</sup> C |
| MC1408-7 | 8    | 0.39   | 0.07           |     | Х   |     |       | Х                                       |       | Х  | х     |               |                             |
| MC1408-8 | 8    | 0.19   | 0.07           |     | х   |     |       | Х                                       | Х     | Х  | X     |               |                             |
| MC1508-8 | 8    | 0.19   | 0.07           |     | ×   |     |       |                                         |       | Х  |       | ×             |                             |
| DAC08    | 8    | 0.19   | 0.07           |     | Х   |     |       |                                         |       | Х  |       | х             |                             |
| DAC08A   | 8    | 0.10   | 0.07           |     | X   |     |       |                                         |       | Х  |       | X             |                             |
| DAC08C   | 8    | 0.39   | 0.07           |     | х   |     |       | Х                                       |       | Х  | X     |               |                             |
| DAC08E   | 8    | 0.19   | 0.07           |     | Х   |     |       | Х                                       | Х     | Х  | Х     |               |                             |
| DAC08H   | 8    | 0.10   | 0.07           |     | Х   |     |       | Х                                       |       | Х  | X     |               |                             |
| NE5018   | 8    | 0.19   | 2.3            | Х   |     | X   | х     | Х                                       | Х     | Х  | X     |               |                             |
| SE5018   | 8    | 0.19   | 2.3            | Х   |     | X   | х     |                                         |       | Х  |       | ×             |                             |
| NE5019   | 8    | 0.10   | 2.3            | Х   |     | Х   | х     | Х                                       | Х     | х  | Х     |               |                             |
| SE5019   | 8    | 0.10   | 2.3            | Х   |     | ×   | х     |                                         |       | ×  |       | ×             |                             |
| NE5118   | 8    | 0.19   | 0.2            |     | х   | х   | х     | Х                                       | Х     | Х  | X     |               |                             |
| SE5118   | .8   | 0.19   | 0.2            |     | Х   | Х   | Х     |                                         |       | Х  |       | ×             |                             |
| NE5119   | 8    | 0.10   | 0.2            |     | х   | X   | х     | Х                                       | Х     | ×  | х     |               |                             |
| SE5119   | 8    | 0.10   | 0.2            |     | х   | Х   | Х     |                                         |       | Х  | X     |               |                             |
| PNA7518  | 8    | 0.19   | 0.013          | Х   |     |     | х     | Х                                       |       |    | X     |               | 30MHz sampling rate         |
| TDA5702  | 8    | 0.39   | 0.04           | Х   |     | Х   | Х     | Х                                       |       |    | X     |               | 25MSPs                      |
| MC3410C  | 10   | 0.10   | 0.25           |     | х   |     |       | Х                                       |       | Х  | X     |               |                             |
| NE5020   | 10   | 0.10   | 5.0            | Х   |     | Х   | х     | Х                                       |       | Х  | X     |               |                             |
| NE5410   | 10   | 0.05   | 0.25           |     | Х   |     |       |                                         |       | Х  | X     |               | ± 1/4 LSB DNL               |
| SE5410   | 10   | 0.05   | 0.25           |     | Х   |     |       |                                         |       | Х  |       | X             | ± 1/4 LSB DNL               |
| MC3410   | 10   | 0.05   | 0.25           |     | Х   |     |       | Х                                       |       | Х  | X     |               | ± ½ LSB DNL                 |
| MC3510   | 10   | 0.05   | 0.25           |     | х   |     |       |                                         |       | х  |       | Х             | ± ½ LSB DNL                 |
| AM6012   | 12   | 0.05   | 0.25           |     | X   |     |       |                                         |       | Х  | ×     |               | ±1 LSB DNL                  |
| DAC800V  | 12   | 0.012  | 5.0            | Х   |     | х   |       | Х                                       |       | X  | ×     |               |                             |
| DAC800I  | 12   | 0.012  | 1.0            |     | х   | X   |       | Х                                       |       | х  | ×     |               |                             |
| TDA1540D | 14   | 0.012  | 0.5            |     | ×   | ×   | х     |                                         |       | х  | ×     | -             | serial input ± ½ LSB<br>DNL |
| TDA1540  | 14   | 0.003  | 0.5            |     | Х   | х   | ×     | х                                       |       | х  | х     |               | serial input                |
| TDA1541  | 16   | 0.0008 | 1.0            |     | X   | X   | Х     | Х                                       |       |    | X     |               | serial input                |

AN100

#### Binary-Weighted Ladder Employing Voltage Switching

The disadvantages of a binary-weighted ladder employing voltage switching include: a wide range of resistor values which are used in weighting the network, and nodal capacitances which are charged/discharged during conversion (See Figure 2).

# R-2R Ladder Network Employing Current Switching

The advantages of this type of network include: no need for a wide range of resistor values, and current switching eliminates transients in nodal parasite capacitances (See Figure 3).

#### KEY SPECIFICATIONS

#### Speed

The conversion process should represent the input signal with the highest fidelity and minimal lag in time (real-time applications).

#### Settling Time

Settling time is a measure of a converter's speed and is defined as the elapsed time after a code transition for DAC output to reach final value within specified limits, usually  $\pm \frac{1}{2}$  LSB (See Figure 4).







#### Errors

Offset Error — The output current or voltage of a DAC with zero code input. (See Figure 5). Offset can and usually is trimmed to zero with an offset zero adjust circuit.

Gain Error — Deviation in output voltage from correct level when the input calls for a

full-scale output. This error may be trimmed to zero (See Figure 6).

**Relative Accuracy** — The maximum deviation of the DAC output relative to an ideal straight line drawn from zero scale to full-scale (See Figure 7).







rigure o. Differential Non-Linearity



AN100



Differential Non-Linearity — Incremental error from any ideal LSB analog output change when the digital input is changed 1 LSB (See Figure 8).

**Monotonicity** — As the input code is incremented from one code to the next in sequence, the analog output will either increase or remain constant (See Figure 9).

#### Stability

Stability is a measure of the independence of converter parameters with respect to variations in external conditions such as temperature and supply voltage.

**Temperature Coefficient** — The effects of temperature changes of the output. Specified as % full-scale change per degree C.

Supply Rejection — Ability to resist changes in the output with supply changes, specified as % full-scale change per volt of supply change.

**Long Term Stability** — Measure of how stable the output is over a long period of time.

#### A/D CONVERTER CIRCUITS

Analog-to-Digital conversion schemes generally fall into one of three categories:

- 1. Feedback
- Counting
- Tracking (up-down)
- Successive approximation

- 2. Integrating
- Single slope
- Dual slope
- Triple slope

#### 3. Parallel (Flash)

The type of converter chosen for a given application depends upon many things; the accuracy required, the conversion speed necessary, the necessary immunity to noise, and cost are some of these considerations.

The successive approximation technique is the one most widely used, mainly because of its excellent tradeoffs in resolution, speed, accuracy, and cost.

Figure 10 shows a simplified block diagram of a successive approximation A/D converter. Upon receiving the start signal, the successive approximation register (SAR) is cleared and the most significant bit (MSB) of that register is set. The SAR output is connected to the input of the DAC, the output of which is compared with the unknown input. If the input is less than the DAC output, the MSB is cleared and the next bit is set; if the input is greater than the DAC output, the MSB is left high and the next bit is set. The input is again compared with the DAC output and the second bit cleared or left high, based on the same criteria as for the MSB. This process continues until all bits have been determined. The analog input should not change appreciably during the conversion time. If it did change during this time, the converted output would not be a true indication of the analog input. For this reason, it is common practice to use a sample-and-hold circuit at the converter analog input to hold the input value constant during the conversion process. A sample-and-hold circuit is not necessary if the signal at the input of the converter varies slowly enough and has a noise level low enough so that the input will not change a significant amount during the conversion. The allowable input change during this conversion is generally accepted as the value of ½ LSB (for n-bit accuracy).

Accuracy and speed are determined primarily by the properties of the DAC and the comparator. Linearity is determined primarily by the linearity of the DAC. If the DAC is non-monotonic, one or more codes will be missing from the A/D converter's output range.

Figure 11 is the transfer function of a 3-bit binary coded A/D converter with a 0 to +10V input range. A 3-bit ADC is shown for simplicity, but the principle applies to ADCs of any resolution. Note that there is a ½ LSB offset at the input such that the first count occurs when the input is equal to 1/2 LSB. The center of the range for the first step occurs, therefore, when the input is equal to the value of one LSB, and the error at the switch point is limited to 1/2 LSB. This error is known as the quantization error as it is derived from the smallest input quantity that can be resolved. If an ADC has a specified error of 1/2 LSB maximum, this means that any transition point can be as far as 1/2 LSB from where it should

#### 5

### An Overview of Data Converters

AN100



Figure 11. Transfer Function of an Ideal 3-bit ADC With a 0 to 10V Input Range

# CONSIDERATIONS FOR A/D CONVERTERS

- Analog input signal range and resolution required
- · Linearity requirement and stability
- Conversion speed required
- Monotonicity requirement: Can missing codes be tolerated?
- Character of input signal: Is it noisy, sampled, filtered, slowly varying?
- Transfer characteristics (type of coding)

#### A/D CONVERTER TERMS

#### Resolution

Resolution is the input change required to increment the output between the two adjacent codes. This term also refers to the number of bits in the output word and, hence, the number of discrete output codes the input analog signal can be broken into. Expressed in "bits" resolution.

#### **Transfer Characteristic**

The Transfer Characteristic is the relationship of the output digital word (code) to the input analog signal, i.e., Binary, BCD.

#### **Conversion Speed**

The Conversion Speed is the speed at which an ADC can make repetitive data conversions.

#### Quantizing Error

Quantizing Error is an inherent error in the conversion process due to finite resolution (discrete output). See Figure 12.

#### Offset Error

An Offset Error is shown in Figure 13.

#### Gain Error

A Gain Error is shown in Figure 14.

#### **Relative Accuracy**

Relative Accuracy is the deviation of an actual bit transition from the ideal transition value at any level over the range of the ADC (% FS). See Figure 15.

#### **Hysteresis Error**

A Hysteresis Error is the code transition voltage dependence relative to the direction from which the transition is approached.

#### Monotonicity

Monotonicity is when the output code either increases or remains the same for increasing analog input signals. The opposite is true in the reverse direction.

#### **Missing Codes**

A Missing Code is a code combination that is skipped. See Figure 16.



AN100









#### E

# Signetics

# Analog-to-Digital Converters Selector Guide

#### **Linear Products**

|           |      |        | CONV.<br>SPEED | INF | PUT | THREE<br>STATE | INT. | INT.  | PA | CKA | GE |                | PERATURE<br>RANGE |     |
|-----------|------|--------|----------------|-----|-----|----------------|------|-------|----|-----|----|----------------|-------------------|-----|
| DEVICE    | BITS | ACC. % | SPEED<br>(μs)  | ٧   | 1   | OUTPUT         | REF. | CLOCK | D  | N   | F  | FE             | Com'l             | MII |
| NE5036    | 6    | 0.78   | 23             | Х   |     | Х              |      |       | Х  | Х   | Х  | х              | Х                 |     |
| NE5037    | 6    | 0.78   | 9              | Х   |     | Х              |      |       | Х  | Х   | Х  |                | Х                 |     |
| PNA7509   | 7    | 0.78   |                | Х   |     | X              |      |       |    |     |    | X              |                   |     |
| ADC0803-1 | 8    | 0.19   | 73             | Х   |     | х              |      | Х     | Х  | Х   | Х  |                | X <sup>1</sup>    |     |
| ADC0804-1 | 8    | 0.39   | 73             | Х   |     | Х              |      | Х     | Х  | Х   | Х  |                | X <sup>1</sup>    |     |
| ADC0805-1 | 8    | 0.39   | 73             | Х   |     | X              | X    | Х     |    | Х   |    | X <sup>1</sup> |                   |     |
| ADC0820B  | 8    | 0.19   | 2.5            | Х   |     | ×              |      | Х     | Х  | Х   | Х  |                |                   | ×   |
| ADC0820C  | 8    | 0.39   | 2.5            | Х   |     | ×              |      | Х     | X  | Х   | Х  |                | Х                 | ×   |
| NE5034    | 8    | 0.19   | 17             | Х   |     | х              |      | Х     |    | Х   |    | X              |                   |     |
| PCF8591   | 8    | 0.59   | 90             | Х   |     | X              |      | Х     | Х  | Х   |    |                | Х                 |     |
| TDA1534   | 14   | 0.003  | 8.5            |     | Х   |                | Х    | Х     |    |     |    | Х              |                   |     |

December 1988

# **Signetics**

# Symbols and Definitions for Analog-to-Digital Converters (ADCs)

#### **Linear Products**

#### **Absolute Accuracy Error**

Absolute Accuracy Error at a given output code is the difference between the theoretical analog input voltage required to produce a given output code and the actual analog input voltage required to produce the same code. Since the same output code is produced by a finite band of input voltages, the "analog input voltage required" is defined as the midpoint of the band of input voltages that will produce that code.

Absolute accuracy error includes gain error, offset error and relative accuracy error and is typically expressed in LSBs or in percent of full-scale range (FSR).

#### **Conversion Time**

Conversion Time is the time required for a conversion cycle to be completed while meeting the specifications.

### **Differential Linearity Error**

Differential Linearity Error of an ADC is the variation in the analog value of code width between adjacent digital codes over the full range of digital output values.

#### Full-Scale Range (FSR)

The Full-Scale Range (FSR) of an ADC is the scale factor that determines the nominal conversion relationship; e.g., 2.5V span for a full-scale change in a fixed reference converter.

In a unipolar ADC of n bits, the ideal first code transition occurs at FSR  $\times$  2<sup>-N</sup>  $\times$  ½2 and the final code transition occurs at FSR  $\times$  (1 – 2<sup>-N</sup>  $\times$  ½2). The ideal code transition from code C-1 to C occurs at FSR  $\times$  (C – ½2)  $\times$  ½N.

In a bipolar ADC, the ideal first code transition occurs at FSR  $\times$  (2 $^N$  – 1)  $\times$   $^1\!\!/_2$  and the final code transition occurs at FSR  $\times$  (1 – 3  $\times$  2 –  $^N\!\!$ )  $\times$   $^1\!\!/_2$ .

#### Gain Error

Gain Error is the deviation between the ideal and actual analog input voltage to cause the final code transition to a full-scale output code after nulling offset error. It is usually expressed in LSBs or in percent of FSR.

#### **Integral Non-Linearity**

Same as Relative Accuracy.

#### Least Significant Bit

The Least  $\widehat{S}$ ignificant Bit (LSB) is the lowest-order bit and carries the smallest weight. In an n-bit ADC, the weight of the LSB is FSR/ $(2^N-1)$ . It is the smallest change that can be resolved by an n-bit ADC.

#### Missing Code

A missing code is a code combination that does not appear at the ADC's output.

#### Most Significant Bit (MSB)

The Most Significant Bit (MSB) is the highestorder bit and carries the most weight. The weight of the MSB is ½ the full-scale range of the ADC.

# Offset Error (Unipolar and Bipolar)

In an ADO, unipolar offset is the difference between the actual analog input voltage that causes the first code transition point and the ideal value to cause the first code transition, which is ½ LSB above analog ground. Similarly for bipolar offset, it is the difference between the actual analog input voltage that causes the code transition from 1 LSB below half-scale to half-scale and the ideal analog

value to cause the same code transition which is ½ LSB above Analog Ground.

#### **Power Supply Sensitivity**

The Power Supply Sensitivity of an ADC is the change in the code transition points with changes in the DC power supply voltages. It is usually expressed in LSBs/V or in %FSR/V

#### **Quantization Error**

ADCs of any resolution exhibit an inherent quantization uncertainty of  $\pm \frac{1}{2}$  LSB. This uncertainty is a fundamental characteristic of the quantization process and cannot be eliminated.

#### **Relative Accuracy**

Relative Accuracy Error is the deviation of the ADC's actual code transition points from the ideal code transition points on a straight line which connects the ideal first code transition point and the final code transition point, after nulling offset error and gain error. It is generally expressed in LSBs or in percent of FSR.

#### Resolution

Resolution of an ADC is the number of bits at its output. The number of output states is  $2^N$ , where N is the resolution of the converter.

#### **Temperature Coefficients**

In general, Temperature Coefficients are expressed either in ppm/°C or in LSBs/°C or as a change in the specified parameter over the temperature range. Measurements are usually made at room temperature and at the temperature extremes of the specified temperature range; the temperature coefficient is defined as the change in the parameter from its room temperature value divided by the corresponding temperature change.

# **Signetics**

# ADC0803/4/5-1 CMOS 8-Bit A/D Converters

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The ADC0803 family is a series of three CMOS 8-bit successive approximation A/D converters using a resistive ladder and capacitive array together with an auto-zero comparator. These converters are designed to operate with microprocessor-controlled buses using a minimum of external circuitry. The 3-State output data lines can be connected directly to the data bus.

The differential analog voltage input allows for increased common-mode rejection and provides a means to adjust the zero-scale offset. Additionally, the voltage reference input provides a means of encoding small analog voltages to the full 8 bits of resolution.

#### **FEATURES**

- Compatible with most
- microprocessors
- Differential inputs
- 3-State outputs
- Logic levels TTL and MOS compatible
- Can be used with internal or external clock
- Analog input range 0V to V<sub>CC</sub>
- Single 5V supply
- Guaranteed specification with 1MHz clock

#### **APPLICATIONS**

- Transducer-to-microprocessor interface
- Digital thermometer
- Digitally-controlled thermostat
- Microprocessor-based monitoring and control systems

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE          |
|--------------------|-------------------|---------------------|
| 20-Pin Plastic DIP | -40°C to +85°C    | ADC0803/04/05-1 LCN |
| 20-Pin Plastic DIP | 0 to 70°C         | ADC0804-1 CN        |
| 20-Pin Plastic SO  | 0 to 70°C         | ADC0803/04-1 CD     |
| 20-Pin Plastic SO  | -40°C to 85°C     | ADC0803/04-1 LCD    |

# ADC0803/4/5-1

#### **BLOCK DIAGRAM**



# ADC0803/4/5-1

#### **ABSOLUTE MAXIMUM RATINGS**

| SYM-<br>BOL       | PARAMETER                                                                                     | RATING                         | UNIT     |
|-------------------|-----------------------------------------------------------------------------------------------|--------------------------------|----------|
| V <sub>CC</sub>   | Supply voltage                                                                                | 6.5                            | V        |
|                   | Logic control input voltages                                                                  | -0.3 to +16                    | V        |
|                   | All other input voltages                                                                      | -0.3 to (V <sub>CC</sub> +0.3) | v        |
| TA                | Operating temperature range<br>ADC0803/04-1 LCD                                               | -40 to +85                     | °C       |
|                   | ADC0803/04/05-1 LCN                                                                           | -40 to +85                     | °C       |
|                   | ADC0803/04-1 CD                                                                               | 0 to +70                       | °C       |
|                   | ADC0804-1 CN                                                                                  | 0 to +70                       | °C       |
| T <sub>STG</sub>  | Storage temperature                                                                           | -65 to +150                    | °C       |
| T <sub>SOLD</sub> | Lead soldering temperature (10 seconds)                                                       | 300                            | °C       |
| P <sub>D</sub>    | Maximum power dissipation  T <sub>A</sub> = 25°C (still air) <sup>1</sup> N package D package | 1690<br>1390                   | mW<br>mW |

#### NOTE:

1. Derate above 25°C, at the following rates:

N package at 13.5mW/°C

D package at 11.1mW/°C

#### DC ELECTRICAL CHARACTERISTICS $V_{CC} = 5.0V$ , $f_{CLK} = 1MHz$ , $T_{MIN} \leqslant T_A \leqslant T_{MAX}$ , unless otherwise specified.

| 074501          |                                                 |                                         |       | DC0803/4 | /5                       |                  |
|-----------------|-------------------------------------------------|-----------------------------------------|-------|----------|--------------------------|------------------|
| SYMBOL          | PARAMETER                                       | TEST CONDITIONS                         | Min   | Тур      | Max                      | UNIT             |
|                 | ADC0803<br>Relative accuracy error (adjusted)   | Full-Scale adjusted                     |       |          | 0.50                     | LSB              |
|                 | ADC0804<br>Relative accuracy error (unadjusted) | $\frac{V_{REF}}{2} = 2.500V_{DC}$       |       |          | 1                        | LSB              |
|                 | ADC0805 Relative accuracy error (unadjusted)    | $\frac{V_{REF}}{2}$ = has no connection |       |          | 1                        | LSB              |
| R <sub>IN</sub> | V <sub>REF</sub> Input resistance               | V <sub>CC</sub> = 0V <sup>2</sup>       | 400   | 680      |                          | Ω                |
|                 | Analog input voltage range                      |                                         | -0.05 |          | V <sub>CC</sub><br>+0.05 | V                |
|                 | DC common-mode error                            | Over analog input voltage range         |       | 1/16     | 1/8                      | LSB              |
|                 | Power supply sensitivity                        | $V_{CC} = 5V \pm 10\%^{1}$              |       | 1/16     |                          | LSB              |
| Control in      | puts                                            |                                         |       |          |                          |                  |
| V <sub>IH</sub> | Logical ''1'' input voltage                     | V <sub>CC</sub> = 5.25V <sub>DC</sub>   | 2.0   |          | 15                       | V <sub>DC</sub>  |
| V <sub>IL</sub> | Logical "0" input voltage                       | $V_{CC} = 4.75V_{DC}$                   |       |          | 0.8                      | V <sub>DC</sub>  |
| Iн              | Logical "1" input current                       | V <sub>IN</sub> = 5V <sub>DC</sub>      |       | 0.005    | 1                        | μA <sub>DC</sub> |
| lıL             | Logical "0" input current                       | V <sub>IN</sub> = 0V <sub>DC</sub>      | -1    | -0.005   |                          | μA <sub>DC</sub> |

# ADC0803/4/5-1

DC ELECTRICAL CHARACTERISTICS (Continued)  $V_{CC} = 5.0V$ ,  $f_{CLK} = 1MHz$ ,  $T_{MIN} \le T_A \le T_{MAX}$ , unless otherwise specified.

|                  |                                                             |                                                                                          | Δ.   | DC0803/4 | /5  |                  |
|------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------|------|----------|-----|------------------|
| SYMBOL           | PARAMETER                                                   | TEST CONDITIONS                                                                          | Min  | Тур      | Max | UNIT             |
| Clock in a       | nd clock R                                                  |                                                                                          |      |          | ·   |                  |
| V <sub>T</sub> + | Clock in positive-going threshold voltage                   |                                                                                          | 2.7  | 3.1      | 3.5 | V <sub>DC</sub>  |
| V <sub>T</sub> - | Clock in negative-going threshold voltage                   |                                                                                          | 1.15 | 1.8      | 2.1 | V <sub>DC</sub>  |
| V <sub>H</sub>   | Clock in hysteresis (V <sub>T+</sub> ) - (V <sub>T-</sub> ) |                                                                                          | 0.6  | 1.3      | 2.0 | V <sub>DC</sub>  |
| V <sub>OL</sub>  | Logical ''0'' clock R output voltage                        | $I_{OL} = 360 \mu A, \ V_{CC} = 4.75 V_{DC}$                                             |      |          | 0.4 | V <sub>DC</sub>  |
| V <sub>OH</sub>  | Logical "1" clock R output voltage                          | $I_{OH} = -360 \mu A, \ V_{CC} = 4.75 V_{DC}$                                            | 2.4  |          |     | V <sub>DC</sub>  |
| Data outpo       | ut and INTR                                                 |                                                                                          |      |          |     |                  |
| V <sub>OL</sub>  | Logical "0" output voltage                                  |                                                                                          |      |          |     |                  |
| •                | Data outputs                                                | $I_{OL} = 1.6 \text{mA}, \ V_{CC} = 4.75 V_{DC}$                                         |      |          | 0.4 | V <sub>DC</sub>  |
|                  | INTR outputs                                                | $I_{OL} = 1.0 \text{mA}, \ V_{CC} = 4.75 V_{DC}$                                         |      |          | 0.4 | V <sub>DC</sub>  |
| V -              | Logical U1U output voltage                                  | $I_{OH} = -360 \mu A, \ V_{CC} = 4.75 V_{DC}$                                            | 2.4  |          |     | V <sub>DC</sub>  |
| V <sub>OH</sub>  | Logical "1" output voltage                                  | $I_{OH} = -10 \mu A$ , $V_{CC} = 4.75 V_{DC}$                                            | 4.5  |          |     | V <sub>DC</sub>  |
| lozL             | 3-State output leakage                                      | V <sub>OUT</sub> = 0V <sub>DC</sub> , $\overline{\text{CS}}$ = Logical ''1''             | -3   |          |     | μA <sub>DC</sub> |
| lozh             | 3-State output leakage                                      | V <sub>OUT</sub> = 5V <sub>DC</sub> , $\overline{CS}$ = Logical ''1''                    |      |          | 3   | μA <sub>DC</sub> |
| I <sub>SC</sub>  | + Output short-circuit current                              | V <sub>OUT</sub> = 0V, T <sub>A</sub> = 25°C                                             | 4.5  | 12       |     | mA <sub>DC</sub> |
| Isc              | - Output short-circuit current                              | $V_{OUT} = V_{CC}, T_A = 25^{\circ}C$                                                    | 9.0  | 30       |     | mA <sub>DC</sub> |
| Icc              | Power supply current                                        | $f_{CLK} = 1MHz$ , $V_{REF/2} = Open$ , $\overline{CS} = Logical "1", T_A = 25^{\circ}C$ |      | 3.0      | 3.5 | mA               |

#### NOTES:

#### **AC ELECTRICAL CHARACTERISTICS**

|                                   |                               |        |             |                                                                   | A   | C0803/ | 4/5   |        |
|-----------------------------------|-------------------------------|--------|-------------|-------------------------------------------------------------------|-----|--------|-------|--------|
| SYMBOL                            | PARAMETER                     | то     | FROM        | TEST CONDITIONS                                                   | Min | Тур    | Max   | UNIT   |
|                                   | Conversion time               |        |             | f <sub>CLK</sub> = 1MHz <sup>1</sup>                              | 66  |        | 73    | μs     |
| f <sub>CLK</sub>                  | Clock frequency <sup>1</sup>  |        |             |                                                                   | 0.1 | 1.0    | 3.0   | MHz    |
|                                   | Clock duty cycle <sup>1</sup> |        |             |                                                                   | 40  |        | 60    | %      |
| CR                                | Free-running conversion rate  |        |             | CS = 0, f <sub>CLK</sub> = 1MHz<br>INTR tied to WR                |     |        | 13690 | conv/s |
| t <sub>W(WR)L</sub>               | Start pulse width             |        |             | <del>CS</del> = 0                                                 | 30  |        |       | ns     |
| t <sub>ACC</sub>                  | Access time                   | Output | RD          | $\overline{\text{CS}} = 0, \ \text{C}_{\text{L}} = 100 \text{pF}$ |     | 75     | 100   | ns     |
| t <sub>1H</sub> , t <sub>0H</sub> | 3-State control               | Output | RD          | CL = 10pF, $R_L = 10k\Omega$<br>See 3-State test circuit          |     | 70     | 100   | ns     |
| t <sub>W1</sub> , t <sub>R1</sub> | ĪNTR delay                    | ĪNTR   | WD<br>or RD |                                                                   |     | 100    | 150   | ns     |
| C <sub>IN</sub>                   | Logic input = capacitance     |        |             |                                                                   |     | 5      | 7.5   | pF     |
| C <sub>OUT</sub>                  | 3-State output capacitance    |        |             |                                                                   |     | 5      | 7.5   | pF     |

#### NOTE:

<sup>1.</sup> Analog inputs must remain within the range:  $-0.05 \leqslant V_{IN} \leqslant V_{CC} + 0.05 V.$ 

<sup>2.</sup> See typical performace characteristics for input resistance at  $V_{CC} = 5V$ .

<sup>1.</sup> Accuracy is guaranteed at  $f_{CLK} = 1MHz$ . Accuracy may degrade at higher clock frequencies.

# ADC0803/4/5-1

#### **TYPICAL PERFORMANCE CHARACTERISTICS**



# ADC0803/4/5-1

### 3-STATE TEST CIRCUITS AND WAVEFORMS (ADC0801-1)



#### TIMING DIAGRAMS (All timing is measured from the 50% voltage points)



## ADC0803/4/5-1

#### **FUNCTIONAL DESCRIPTION**

These devices operate on the Successive Approximation principle. Analog switches are closed sequentially by successive approximation logic until the input to the auto-zero comparator  $[V_{IN}(+)-V_{IN}(-)]$  matches the voltage from the decoder. After all bits are tested and determined, the 8-bit binary code corresponding to the input voltage is transferred to an output latch. Conversion begins with the arrival of a pulse at the WR input if the CS input is low. On the High-to-Low transition of the signal at the WR or the CS input, the SAR is initialized, the shift register is reset, and the INTR output is set high. The A/D will remain in the reset state as long as the CS and WR inputs remain low. Conversion will start from one to eight clock periods after one or both of these inputs makes a Low-to-High transition. After the conversion is complete, the INTR pin will make a High-to-Low transition. This can be used to interrupt a processor, or otherwise signal the availability of a new conversion result. A read (RD) operation (with CS low) will clear the INTR line and enable the output latches. The device may be run in the free-running mode as described later. A conversion in progress can be interrupted by issuing another start com-

#### **Digital Control Inputs**

The digital control inputs (CS, WR, RD) are compatible with standard TTL logic voltage levels. The required signals at these inputs correspond to Chip Select, START Conversion, and Output Enable control signals, respectively. They are active-Low for easy interface to microprocessor and microcontroller control buses. For applications not using microprocessors, the  $\overline{CS}$  input (Pin 1) can be grounded and the A/D START function is achieved by a negative-going pulse to the WR input (Pin 3). The Output Enable function is achieved by a logic low signal at the RD input (Pin 2), which may be grounded to constantly have the latest conversion present at the output.

#### **ANALOG OPERATION**

#### **Analog Input Current**

The analog comparisons are performed by a capacitive charge summing circuit. The input capacitor is switched between  $V_{|N(+)\}}4$  and  $V_{|N(-)\}}$ , while reference capacitors are switched between taps on the reference voltage divider string. The net charge corresponds to the weighted difference between the input and the most recent total value set by the successive approximation register.

The internal switching action causes displacement currents to flow at the analog inputs. The voltage on the on-chip capacitance is switched through the analog differential input voltage, resulting in proportional currents entering the  $V_{\text{IN}(+)}$  input and leaving the  $V_{\text{IN}(-)}$  input. These transient currents occur at the leading edge of the internal clock pulses. They decay rapidly so do not inherently cause errors as the on-chip comparator is strobed at the end of the clock period.

# Input Bypass Capacitors and Source Resistance

Bypass capacitors at the input will average the charges mentioned above, causing a DC and an AC current to flow through the output resistance of the analog signal sources. This charge pumping action is worse for continuous conversions with the  $V_{IN(+)}$  input at full scale. This current can be a few microamps. so bypass capacitors should NOT be used at the analog inputs of the V<sub>REF</sub>/2 input for high resistance sources ( >  $1k\Omega$ ). If input bypass capacitors are desired for noise filtering and a high source resistance is desired to minimize capacitor size, detrimental effects of the voltage drop across the input resistance can be eliminated by adjusting the full scale with both the input resistance and the input bypass capacitor in place. This is possible because the magnitude of the input current is a precise linear function of the differential voltage.

Large values of source resistance where an input bypass capacitor is not used will not cause errors as the input currents settle out prior to the comparison time. If a low pass filter is required in the system, use a low

valued series resistor (  $< 1 k \Omega)$  for a passive RC section or add an op amp active filter (low pass). For applications with source resistances at or below  $1 k \Omega$ , a  $0.1 \mu F$  bypass capacitor at the inputs will prevent pickup due to series lead inductance or a long wire. A  $100\Omega$  series resistor can be used to isolate this capacitor (both the resistor and capacitor should be placed out of the feedback loop) from the output of the op amp, if used.

#### Analog Differential Voltage Inputs and Common-Mode Rejection

These A/D converters have additional flexibility due to the analog differential voltage input. The  $V_{\text{IN}(-)}$  input (Pin 7) can be used to subtract a fixed voltage from the input reading (tare correction). This is also useful in a 4/20mA current loop conversion. Commonmode noise can also be reduced by the use of the differential input.

The time interval between sampling  $V_{IN(+)}$  and  $V_{IN(-)}$  is 4.5 clock periods. The maximum error due to this time difference is given by:

 $V(max) = (V_P) (2f_{CM}) (4.5/f_{CLK}),$ 

where:

V = error voltage due to sampling delay  $V_P$  = peak value of common-mode voltage  $f_{CM}$  = common mode frequency

For example, with a 60Hz common-mode frequency, f<sub>cm</sub>, and a 1MHz A/D clock, F<sub>CLK</sub>, keeping this error to 1/4 LSB (about 5mV)



Figure 1. Internal Reference Design

## ADC0803/4/5-1

would allow a common-mode voltage, V<sub>P</sub>, which is given by:

$$V_P = \frac{[V(max) (f_{CLK})]}{(2f_{CM})(4.5)}$$

٥r

$$V_P = \frac{(5 \times 10^{-3}) (10^4)}{(6.28) (60) (4.5)} = 2.95V$$

The allowed range of analog input voltages usually places more severe restrictions on input common-mode voltage levels than this, however.

An analog input span less than the full 5V capability of the device, together with a relatively large zero offset, can be easily handled by use of the differential input. (See Reference Voltage Span Adjust).

#### Noise and Stray Pickup

The leads of the analog inputs (Pins 6 and 7) should be kept as short as possible to minimize input noise coupling and stray signal pick-up. Both EMI and undesired digital signal coupling to these inputs can cause system errors. The source resistance for these inputs should generally be below  $5k\Omega$  to help avoid undesired noise pickup. Input bypass capacitors at the analog inputs can create errors as described previously. Full scale adjustment with any input bypass capacitors in place will eliminate these errors.

#### Reference Voltage

For application flexibility, these A/D converters have been designed to accommodate fixed reference voltages of 5V to Pin 20 or 2.5V to Pin 9, or an adjusted reference voltage at Pin 9. The reference can be set by forcing it at V<sub>REF</sub>/2 input, or can be determined by the supply voltage (Pin 20). Figure 1 indicates how this is accomplished.



#### Reference Voltage Span Adjust

Note that the Pin 9 (V<sub>REF</sub>/2) voltage is either 1/2 the voltage applied to the V<sub>CC</sub> supply pin, or is equal to the voltage which is externally forced at the V<sub>REF</sub>/2 pin. In addition to allowing for flexible references and full span voltages, this also allows for a ratiometric voltage reference. The internal gain of the V<sub>REF</sub>/2 input is 2, making the full-scale differential input voltage twice the voltage at Pin 9.

For example, a dynamic voltage range of the analog input voltage that extends from 0 to 4V gives a span of 4V (4 – 0), so the V<sub>REF</sub>/2 voltage can be made equal to 2V (half of the 4V span) and full scale output would correspond to 4V at the input.

On the other hand, if the dynamic input voltage had a range of 0.5 to 3.5V, the span or dynamic input range is 3V (3.5 – 0.5). To encode this 3V span with 0.5V yielding a code of zero, the minimum expected input (0.5V, in this case) is applied to the  $V_{\rm IN}(-)$  pin to account for the offset, and the  $V_{\rm REF}/2$  pin is

set to 1/2 the 3V span, or 1.5V. The A/D converter will now encode the  $V_{\rm IN}(+)$  signal between 0.5 and 3.5V with 0.5V at the input corresponding to a code of zero and 3.5V at the input producing a full scale output code. The full 8 bits of resolution are thus applied over this reduced input voltage range. The required connections are shown in Figure 2.

#### **Operating Mode**

These converters can be operated in two modes:

- 1) absolute mode
- 2) ratiometric mode

In absolute mode applications, both the initial accuracy and the temperature stability of the reference voltage are important factors in the accuracy of the conversion. For  $V_{\text{REF}}/2$  voltages of 2.5V, initial errors of  $\pm$  10mV will cause conversion errors of  $\pm$  1 LSB due to the gain of 2 at the  $V_{\text{REF}}/2$  input. In reduced span applications, the initial value and stability of the  $V_{\text{REF}}/2$  input voltage become even more important as the same error is a larger



## ADC0803/4/5-1



Figure 4. Ratiometric Mode of Operation with Optional Full Scale Adjustment

percentage of the  $V_{\mbox{\scriptsize REF}}/2$  nominal value. See Figure 3.

In ratiometric converter applications, the magnitude of the reference voltage is a factor in both the output of the source transducer and the output of the A/D converter, and, therefore, cancels out in the final digital code. See Figure 4.

Generally, the reference voltage will require an initial adjustment. Errors due to an improper reference voltage value appear as fullscale errors in the A/D transfer function.

# ERRORS AND INPUT SPAN ADJUSTMENTS

There are many sources of error in any data converter, some of which can be adjusted out. Inherent errors, such as relative accuracy, cannot be eliminated, but such errors as full-scale and zero scale offset errors can be eliminated quite easily. See Figure 2.

#### Zero Scale Error

Zero scale error of an A/D is the difference of potential between the ideal 1/2 LSB value (9.8mV for  $V_{\rm REF}/2=2.500V$ ) and that input voltage which just causes an output transition from code 0000 0000 to a code of 0000 0001.

If the minimum input value is not ground potential, a zero offset can be made. The converter can be made to output a digital code of 0000 0000 for the minimum expected input voltage by biasing the  $V_{IN}(-)$  input to that minimum value expected at the  $V_{IN}(-)$  input to that minimum value expected at the  $V_{IN}(+)$  input. This uses the differential mode of the converter. Any offset adjustment should be done prior to full scale adjustment.

#### Full Scale Adjustment

Full scale gain is adjusted by applying any desired offset voltage to  $V_{IN}(-)$ , then applying the  $V_{IN}(+)$  a voltage that is 1 - 1/2 LSB less than the desired analog full-scale voltage

range and then adjusting the magnitude of  $V_{REF}/2$  input voltage (or the  $V_{CC}$  supply if there is no  $V_{REF}/2$  input connection) for a digital output code which just changes from 1111 1110 to 11,11 1111. The ideal  $V_{IN}(+)$  voltage for this full-scale adjustment is given by:

$$V_{IN}(+) = V_{IN}(-) - 1.5 \times \frac{V_{MAX} - V_{MIN}}{255}$$
 where:

V<sub>MAX</sub> = high end of analog input range (ground referenced)

V<sub>MIN</sub> = low end (zero offset) of analog input (ground referenced)

#### **CLOCKING OPTION**

The clock signal for these A/Ds can be derived from external sources, such as a system clock, or self-clocking can be accomplished by adding an external resistor and capacitor, as shown in Figure 5.



Figure 5. Self-Clocking the Converter

Heavy capacitive or DC loading of the CLK R pin should be avoided as this will disturb normal converter operation. Loads less than 50pF are allowed. This permits driving up to seven A/D converter CLK IN pins of this family from a single CLK R pin of one converter. For larger loading of the clock line,

a CMOS or low power TTL buffer or PNP input logic should be used to minimize the loading on the CLK R pin.

#### Restart During a Conversion

A conversion in process can be halted and a new conversion began by bringing the  $\overline{CS}$  and  $\overline{WR}$  inputs low and allowing at least one of them to go high again. The output data latch is not updated if the conversion in progress is not completed; the data from the previously completed conversion will remain in the output data latches until a subsequent conversion is completed.

#### **Continuous Conversion**

To provide continuous conversion of input data, the  $\overline{CS}$  and  $\overline{RD}$  inputs are grounded and  $\overline{INTR}$  output is tied to the  $\overline{WR}$  input. This  $\overline{INTR}/\overline{WR}$  connection should be momentarily forced to a logic low upon power-up to insure circuit operation. See Figure 6 for one way to accomplish this.

#### DRIVING THE DATA BUS

This CMOS A/D converter, like MOS microprocessors and memories, will require a bus driver when the total capacitance of the data bus gets large. Other circuitry tied to the data bus will add to the total capacitive loading, even in the high impedance mode.

There are alternatives in handling this problem. The capacitive loading of the data bus slows down the response time, although DC specifications are still met. For systems with a relatively low CPU clock frequency, more time is available in which to establish proper logic levels on the bus, allowing higher capacitive loads to be driven (see Typical Performance Characteristics).

At higher CPU clock frequencies, time can be extended for I/O reads (and/or writes) by inserting wait states (8880) or using clock-extending circuits (6800, 8035).

Finally, if time is critical and capacitive loading is high, external bus drivers must be used. These can be 3-State buffers (low power Schottky is recommended, such as the N74LS240 series) or special higher current drive products designed as bus drivers. High current bipolar bus drivers with PNP inputs are recommended as the PNP input offers low loading of the A/D output, allowing better response time.

#### **POWER SUPPLIES**

Noise spikes on the  $V_{CC}$  line can cause conversion errors as the internal comparator will respond to them. A low inductance filter capacitor should be used close to the converter  $V_{CC}$  pin and values of  $1\mu F$  or greater are recommended. A separate 5V regulator for the converter (and other 5V linear circuit-





ry) will greatly reduce digital noise on the V<sub>CC</sub> supply and the attendant problems.

### WIRING AND LAYOUT PRECAUTIONS

Digital wire-wrap sockets and connections are not satisfactory for breadboarding this (or any) A/D converter. Sockets on PC boards can be used. All logic signal wires and leads should be grouped or kept as far as possible from the analog signal leads. Single wire analog input leads may pick up undesired hum and noise, requiring the use of shielded leads to the analog inputs in many applications.

A single-point analog ground separate from the logic or digital ground points should be used. The power supply bypass capacitor and the self-clocking capacitor, if used, should be returned to digital ground. Any  $V_{\rm REF}/2$  bypass capacitor, analog input filter capacitors, and

any input shielding should be returned to the analog ground point. Proper grounding will minimize zero-scale errors which are present in every code. Zero-scale errors can usually be traced to improper board layout and wiring.

#### **APPLICATIONS**

#### Microprocessor Interfacing

This family of A/D converters was designed for easy microprocessor interfacing. These converters can be memory mapped with appropriate memory address decoding for  $\overline{CS}$  (read) input. The active-Low write pulse from the processor is then connected to the  $\overline{WR}$  input of the A/D converter, while the processor active-Low read pulse is fed to the converter  $\overline{RD}$  input to read the converted data. If the clock signal is derived from the

microprocessor system clock, the designer/programmer should be sure that there is no attempt to read the converter until 74 converter clock pulses after the start pulse goes high. Alternatively, the INTR pin may be used to interrupt the processor to cause reading of the converted data. Of course, the converter can be connected and addressed as a peripheral (in I/O space), as shown in Figure 7. A bus driver should be used as a buffer to the A/D output in large microprocessor systems where the data leaves the PC board and/or must drive capacitive loads in excess of 100pF. See Figure 9.

Interfacing the SCN8048 microcomputer family is pretty simple, as shown in Figure 8. Since the SCN8048 family has 24 I/O lines, one of these (shown here as bit 0 or port 1) can be used as the chip select signal to the converter, eliminating the need for an address decoder. The RD and WR signals are generated by reading from and writing to a dummy address.

#### Digitizing a Transducer Interface Output

#### Circuit Description

Figure 10 shows an example of digitizing transducer interface output voltage. In this case, the transducer interface is the NE5521, an LVDT (Linear Variable Differential Transformer) Signal Conditioner. The diode at the A/D input is used to insure that the input to the A/D does not go excessively beyond the supply voltage of the A/D. See the NE5521 data sheet for a complete description of the operation of that part.

#### Circuit Adjustment

To adjust the full scale and zero scale of the A/D, determine the range of voltages that the transducer interface output will take on. Set the LVDT core for null and set the Zero Scale Scale Adjust Potentiometer for a digital output from the A/D of 1000 000. Set the LVDT core for maximum voltage from the interface and set the Full Scale Adjust potentiometer so the A/D output is just barely 1111 1111.

#### A Digital Thermostat

#### Circuit Description

The schematic of a Digital Thermostat is shown in Figure 11. The A/D digitizes the output of the LM35, a temperature transducer IC with an output of 10mV per °C. With V<sub>REF</sub>/2 set for 2.56V, this 10mV corresponds to 1/2 LSB and the circuit resolution is 2°C. Reducing V<sub>REF</sub>/2 to 1.28 yields a resolution of 1°C. Of course, the lower V<sub>REF</sub>/2 is, the more sensitive the A/D will be to noise.

The desired temperature is set by holding either of the set buttons closed. The SCC80C451 programming could cause the desired (set) temperature to be displayed

### CMOS 8-Bit A/D Converters

#### ADC0803/4/5-1

while either button is depressed and for a short time after it is released. At other times the ambient temperature could be displayed.

The set temperature is stored in an SCN8051 internal register. The A/D conversion is started by writing anything at all to the A/D with port pin P10 set high. The desired temperature is compared with the digitized actual temperature, and the heater is turned on or off by clearing setting port pin P12. If desired, another port pin could be used to turn on or off an air conditioner.

The display drivers are NE587s if common anode LED displays are used, and NE589s if common cathode LED displays are used. Of course, it is possible to interface to LCD displays as well.





### CMOS 8-Bit A/D Converters

### ADC0803/4/5-1



### CMOS 8-Bit A/D Converters

### ADC0803/4/5-1



## **Signetics**

#### Linear Products

#### DESCRIPTION

By using a half-flash conversion technique, the 8-bit ADC0820 CMOS A/D offers a 1.5 \( \pu\) s conversion time while dissipating a maximum 75 mW of power. The half-flash technique consists of 31 comparators, a most significant 4-bit ADC and a least significant 4-bit ADC.

The input to the ADC0820 is tracked and held by the input sampling circuitry, eliminating the need for an external sample-and-hold for signals slewing at less than  $100 \text{mV}/\mu\text{s}$ .

For ease of interface to microprocessors, the ADC0820 has been designed to appear as a memory location or I/O port without the need for external interfacing logic.

#### **FEATURES**

- Built-in track-and-hold function
- No missing codes
- No external clocking
- Single supply 5V<sub>DC</sub>
- Easy interface to all microprocessors, or operates stand-alone

### ADC0820

# 8-Bit, High-Speed, $\mu$ P-Compatible A/D Converter With Track/Hold Function

Preliminary Specification

- Latched 3-State outputs
- Logic inputs and outputs meet both MOS and TTL voltage level specifications
- Operates ratiometrically or with any reference value equal to or less than V<sub>DD</sub>
- 0V to 5V analog input voltage range with single 5V supply
- No zero- or full-scale adjust required
- Overflow output available for cascading
- 0.3" standard width 20-pin DIP

#### **APPLICATIONS**

- Microprocessor-based monitoring and control systems
- Transducer/μP interface
- Process control
- Logic analyzers
- Test and measurement

#### PIN CONFIGURATION



#### **BLOCK DIAGRAM**



ADC0820

#### **ORDERING INFORMATION**

| DESCRIPTION               | TEMPERATURE RANGE | ORDER CODE  |
|---------------------------|-------------------|-------------|
| 20-Pin Plastic DIP        | 0 to +70°C        | ADC0820BNEN |
| 20-Pin Plastic SO package | 0 to +70°C        | ADC0820BNED |
| 20-Pin Plastic DIP        | 0 to +70°C        | ADC0820CNEN |
| 20-Pin Plastic SO package | 0 to +70°C        | ADC0820CNED |
| 20-Pin Plastic DIP        | -40°C to +85°C    | ADC0820BSAN |
| 20-Pin Plastic SO package | -40°C to +85°C    | ADC0820BSAD |
| 20-Pin Plastic DIP        | -40°C to +85°C    | ADC0820CSAN |
| 20-Pin Plastic SO package | -40°C to +85°C    | ADC0820CSAD |
| 20-Pin Ceramic DIP        | -55°C to +125°C   | ADC0820BSEF |
| 20-Pin Ceramic DIP        | -55°C to +125°C   | ADC0820CSEF |

#### PIN DESCRIPTION

| PIN NO | SYMBOL          | DESCRIPTION                                                                                                               |
|--------|-----------------|---------------------------------------------------------------------------------------------------------------------------|
| 1      | V <sub>IN</sub> | Analog input; range = $GND \le V_{IN} \le V_{DD}$                                                                         |
| 2      | DB0             | 3-state data output — Bit 0 (LSB)                                                                                         |
| 3      | DB1             | 3-state data output — Bit 1                                                                                               |
| 4      | DB2             | 3-state data output — Bit 2                                                                                               |
| 5      | DB3             | 3-state data output — Bit 3                                                                                               |
| 6      | WR/RDY          | WR-RD Mode                                                                                                                |
|        |                 | WR: With CS Low, the conversion is started on the falling edge of WR. Approximately                                       |
|        | l               | 800ns (the preset internal time out, $t_i$ ) after the $\overline{WR}$ rising edge, the result of the                     |
|        | 1               | conversion will be strobed into the output latch, provided that RD does not occur prior to                                |
|        |                 | this time out (see Figures 3a and 3b).                                                                                    |
|        |                 | RD Mode                                                                                                                   |
|        |                 | RDY: This is an open-drain output (no internal pull-up device). RDY will go Low after the                                 |
|        |                 | falling edge of CS; RDY will go 3-State when the result of the conversion is strobed into                                 |
|        |                 | the output latch. It is used to simplify the interface to a microprocessor system (see Figure                             |
| -      | 14-4-           | 1).                                                                                                                       |
| 7      | Mode            | Mode: Mode selection input — it is internally tied to GND through a 30µA current source.  RD Mode: When mode is Low.      |
|        | }               |                                                                                                                           |
| 8      | RD              | WR-RD Mode: When mode is High.  WR-RD Mode                                                                                |
| 0      | טח              | With $\overline{CS}$ Low, the 3-State data outputs (DB0 – DB7) will be activated when $\overline{RD}$ goes Low.           |
|        | 1               | RD can also be used to increase the speed of the converter by reading data prior to the                                   |
|        |                 | preset internal time out ( $T_1 \sim 800$ ns). If this is done, the data result transferred to output                     |
|        |                 | latch is latched after the falling edge of the RD (see Figures 3a and 3b).                                                |
|        |                 | RD Mode                                                                                                                   |
|        |                 | With $\overline{CS}$ Low, the conversion will start with $\overline{RD}$ going Low; also, $\overline{RD}$ will enable the |
|        | 1               | 3-State data outputs at the completion of the conversion. RDY going 3-State and $\overline{\text{INT}}$                   |
|        | }               | going Low indicate the completion of the conversion (see Figure 1).                                                       |

ADC0820

#### PIN DESCRIPTION (Continued)

| PIN NO | SYMBOL               | DESCRIPTION                                                                                               |
|--------|----------------------|-----------------------------------------------------------------------------------------------------------|
| 9      | INT                  | WR-RD Mode                                                                                                |
|        |                      | INT going Low indicates that the conversion is completed and the data result is in the                    |
|        |                      | output latch. INT will go Low ~ 800ns (the preset internal time out, t <sub>i</sub> ) after the rising    |
| 1      |                      | edge of WR (see Figure 3a); or INT will go Low after the falling edge of RD, if RD goes                   |
| 1      |                      | Low prior to the 800ns time out (see Figure 3b). INT is reset by the rising edge of RD or                 |
| 1      |                      | CS (see Figures 3a and 3b).                                                                               |
| }      |                      | RD Mode                                                                                                   |
| 1      |                      | INT going Low indicates that the conversion is completed and the data result is in the                    |
| 1      |                      | output latch. INT is reset by the rising edge of RD or CS (see Figure 1).                                 |
| 10     | GND                  | Ground                                                                                                    |
| 11     | V <sub>REF</sub> (-) | The bottom of resistor ladder, voltage range: GND $\leq$ V <sub>REF</sub> (-) $\leq$ V <sub>REF</sub> (+) |
| 12     | V <sub>REF</sub> (+) | The top of resistor ladder, voltage range: $V_{REF}(-) \le V_{REF}(+) \le V_{DD}$ .                       |
| 13     | CS                   | CS must be Low in order for the RD or WR to be recognized by the converter.                               |
| 14     | DB4                  | 3-State data output — Bit 4                                                                               |
| 15     | DB5                  | 3-State data output — Bit 5                                                                               |
| 16     | DB6                  | 3-State data output — Bit 6                                                                               |
| 17     | DB7                  | 3-State data output — Bit 7 (MSB)                                                                         |
| 18     | OFL                  | Overflow output — if the analog input is higher than the V <sub>REF</sub> (+)-1/2 LSB, OFL will be low    |
|        |                      | at the end of conversion. It can be used to cascade 2 or more devices to have more                        |
| 1      |                      | resolution (9, 10-bit).                                                                                   |
| 19     | NC                   | No connection                                                                                             |
| 20     | V <sub>DD</sub>      | Power supply voltage                                                                                      |

#### ABSOLUTE MAXIMUM RATINGS1, 2

| SYMBOL            | PARAMETER                                                                                                           | RATING                                                                 | UNIT           |
|-------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------|
| V <sub>DD</sub>   | Supply voltage                                                                                                      | 7                                                                      | >              |
|                   | Logic control inputs                                                                                                | -0.2 to V <sub>DD</sub> + 0.2                                          | <b>V</b>       |
|                   | Voltage at other inputs and output                                                                                  | -0.2 to V <sub>DD</sub> + 0.2                                          | V              |
| T <sub>STG</sub>  | Storage temperature range                                                                                           | -65 to +150                                                            | °C             |
| P <sub>D</sub>    | Maximum power dissipation <sup>3</sup> T <sub>A</sub> = 25°C (still-air) F package N package D package              | 1560<br>1690<br>1390                                                   | mW<br>mW<br>mW |
| T <sub>SOLD</sub> | Lead temperature (soldering, 10sec)                                                                                 | 300                                                                    | °C             |
| T <sub>A</sub>    | Operating ambient temperature range<br>ADC0820BSEF/CSEF<br>ADC0820BSAN/CSAN/BSAD/CSAD<br>ADC0820BNEN/CNEN/BNED/CNED | $T_{MIN} \le T_A \le T_{MAX}$<br>-55 to +125<br>-40 to +85<br>0 to +70 | o<br>o<br>o    |

#### NOTES:

- Absolute Maximum Ratings are those values beyond which the life of the device may be impaired.
- 2. All voltages are measured with respect to GND, unless otherwise specified.
- 3. Derate above 25°C, at the following rates:
  - F package at 12.5mW/°C.
  - N package at 13.5mW/°C.
  - D package at 11.1mW/°C.

ADC0820

DC ELECTRICAL CHARACTERISTICS RD mode (Pin 7 = 0),  $V_{DD}$  = 5V,  $V_{REF}(+)$  = 5V, and  $V_{REF}(-)$  = GND, unless otherwise specified. Limits apply from  $T_{MIN}$  to  $T_{MAX}$ .

| 0)/44001             | 24244575                             |                                                                                           |                                                                |                      |                  |                       |                |
|----------------------|--------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------|------------------|-----------------------|----------------|
| SYMBOL               | PARAMETER                            | TEST CO                                                                                   | NDITIONS                                                       | Min                  | Typ <sup>3</sup> | Max                   | UNIT           |
|                      | Resolution                           |                                                                                           |                                                                | 8                    | 8                | 8                     | bits           |
|                      | Unadjusted error <sup>1</sup>        | ADC0820B<br>ADC0820C                                                                      |                                                                |                      |                  | ± ½<br>± 1            | LSB<br>LSB     |
| R <sub>REF</sub>     | Reference resistance                 |                                                                                           |                                                                | 1                    | 1.6              | 4                     | kΩ             |
| V <sub>REF</sub> (+) | Input voltage                        |                                                                                           |                                                                | V <sub>REF</sub> (-) |                  | V <sub>DD</sub>       | ٧              |
| V <sub>REF</sub> (-) | Input voltage                        |                                                                                           |                                                                | GND                  |                  | V <sub>REF</sub> (+)  | ٧              |
| V <sub>IN</sub>      | Input voltage                        |                                                                                           |                                                                | GND - 0.1            |                  | V <sub>DD</sub> + 0.1 | ٧              |
|                      | Maximum analog input leakage current | V <sub>IN</sub> =                                                                         | = V <sub>DD</sub><br>= V <sub>DD</sub><br>= GND                | -3                   |                  | 3                     | μΑ             |
|                      | Power supply sensitivity             | V <sub>DD</sub> =                                                                         | 5V± 5%                                                         |                      | ± 1/16           | ± 1/4                 | LSB            |
|                      | Lasian Hall in the same              | \/ 5.05\/                                                                                 | CS, WR, RD                                                     | 2.0                  |                  | V <sub>DD</sub>       | V              |
| V <sub>IN(1)</sub>   | Logical "1" input voltage            | $V_{DD} = 5.25V$                                                                          | Mode                                                           | 3.5                  |                  | V <sub>DD</sub>       | V              |
| .,                   | Larian Holl innut value              | . 4751                                                                                    | CS, WR, RD                                                     | GND                  |                  | 0.8                   | ٧              |
| V <sub>IN(0)</sub>   | Logical ''0'' input voltage          | $V_{DD} = 4.75V$                                                                          | Mode                                                           | GND                  |                  | 1.5                   | V              |
| I <sub>IN(1)</sub>   | Logical "1" input current            | V <sub>IN(1)</sub> =                                                                      | V; CS, RD<br>5V; WR<br>5V; Mode                                |                      | 30               | 1<br>3<br>200         | μΑ<br>μΑ<br>μΑ |
| I <sub>IN(0)</sub>   | Logical "0" input current            | $V_{IN(0)} = 0V; \overline{CS},$                                                          | RD, WR, Mode                                                   | -1                   |                  |                       | μΑ             |
| .,                   |                                      |                                                                                           | l <sub>OUT</sub> = -360μA;<br>', OFL, INT                      | 2.4                  | 4.6              |                       | V              |
| V <sub>OUT(1)</sub>  | Logical "1" output voltage           |                                                                                           | $I_{OUT} = -10\mu A$<br>7, $\overline{OFL}$ , $\overline{INT}$ | 4.5                  | 4.74             |                       | v              |
| V <sub>OUT(0)</sub>  | Logical ''0'' output voltage         |                                                                                           | I <sub>OUT</sub> = 1.6mA;<br>DFL, INT, RDY                     |                      | 0.2              | 0.4                   | V              |
| l <sub>OZ</sub>      | 3-state output current               | $V_{OUT} = 5V$ ; DB0 – DB7, RDY $V_{OUT} = 0V$ ; DB0 – DB7, RDY                           |                                                                | -3                   |                  | 3                     | μA<br>μA       |
| ISOURCE              | Output source current                | V <sub>OUT</sub> = 0V, DB0 - DB7, OFL                                                     |                                                                | 6<br>4.5             | 12<br>8          |                       | mA<br>mA       |
| I <sub>SINK</sub>    | Output sink current                  | V <sub>OUT</sub> = 5V; DB0 ~ DB7, $\overline{\text{OFL}}$ , $\overline{\text{INT}}$ , RDY |                                                                | 7                    | 20               |                       | mA             |
| I <sub>DD</sub>      | Supply current                       | CS = WF                                                                                   | i = RD = 0                                                     |                      | 6                | 15                    | mA             |
| V <sub>DD</sub>      | Range                                |                                                                                           |                                                                | 4.5                  |                  | 5.5                   | ٧              |

ADC0820

### **AC ELECTRICAL CHARACTERISTICS** $V_{DD} = 5V$ , $t_R = t_F = 20$ ns, $V_{REF(+)} = 5V$ , $V_{REF(-)} = 0V$ , and $T_A = 25$ °C, unless otherwise specified.

| CVMDOL                            | PARAMETER                                                        |                               | TEGT CONDITIONS                                                                                                                                                                                                                                |     | UNIT                  |                                         |          |
|-----------------------------------|------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------|-----------------------------------------|----------|
| SYMBOL                            | PAHAN                                                            | METER                         | TEST CONDITIONS                                                                                                                                                                                                                                |     | Typ <sup>3</sup>      | yp <sup>3</sup> Max                     |          |
| t <sub>CRD</sub>                  | Conversion time for RD mode                                      |                               | Conversion time for RD mode Mode = 0, Figure 1                                                                                                                                                                                                 |     | 1.6                   | 2.5                                     | μs       |
| t <sub>ACCO</sub>                 | Access time (delay of RD to output                               | y from falling edge<br>valid) | Mode = 0, Figure 1                                                                                                                                                                                                                             |     | t <sub>CRD</sub> + 20 | t <sub>CRD</sub> + 50                   | ns       |
| t <sub>CWR-RD</sub>               | Conversion time for                                              | or WR-RD mode                 | Mode = $V_{DD}$ , $t_{WR}$ = 600ns, $t_{RD}$ = 600ns;<br>Figures 3a and 3b                                                                                                                                                                     |     |                       | 1.52                                    | μs       |
| twR                               | Write time                                                       | Min                           | Mode = V <sub>DD</sub> , Figures 3a and 3b <sup>2</sup>                                                                                                                                                                                        | 600 |                       |                                         | ns       |
| WH                                | write time                                                       | Max                           | Widde - VDD, Figures oa and ob                                                                                                                                                                                                                 |     |                       | 50                                      | μs       |
| t <sub>RD</sub>                   | Read time                                                        | Min                           | Mode = $V_{DD}$ , Figures 3a and $3b^2$                                                                                                                                                                                                        | 600 |                       |                                         | ns       |
| t <sub>ACC1</sub>                 | Access time (delay                                               | y from falling edge           | Mode = $V_{DD}$ , $t_{RD} < t_l$ ;<br>Figure 3b, $C_L = 15pF$                                                                                                                                                                                  |     | 190                   | 280                                     | ns       |
|                                   | or AD to output                                                  | validy                        | C <sub>L</sub> = 100pF                                                                                                                                                                                                                         |     | 210                   | 320                                     | ns       |
| t <sub>ACC2</sub>                 | Access time (delay                                               | y from falling edge           | Mode = $V_{DD}$ , $t_{RD} > t_i$ ;<br>Figure 3a, $C_L = 15pF$                                                                                                                                                                                  |     | 70                    | 120                                     | ns       |
|                                   | or AD to output                                                  | valid)                        | C <sub>L</sub> = 100pF                                                                                                                                                                                                                         |     | 90                    | 150                                     | ns       |
| tı                                | Internal comparison time                                         |                               | Mode = $V_{DD}$ ;<br>Figures 2 and 3a, $C_L = 50pF$                                                                                                                                                                                            |     | 800                   | 1300                                    | ns       |
| t <sub>1H</sub> , t <sub>0H</sub> | Three-state control (delay from rising edge of RD to Hi-Z state) |                               | $R_L = 1k\Omega$ , $C_L = 10pF$                                                                                                                                                                                                                |     | 100                   | 200                                     | ns       |
| t <sub>INTL</sub>                 | Delay from rising edge of WR to falling edge of INT              |                               | $\begin{aligned} \text{Mode} &= \text{V}_{\text{DD}}, \ \text{C}_{\text{L}} = \text{50pF} \\ \text{t}_{\text{RD}} &> \text{t}_{\text{i}}; \ \text{Figure 3a} \\ \text{t}_{\text{RD}} &< \text{t}_{\text{i}}; \ \text{Figure 3b} \end{aligned}$ |     | t <sub>RD</sub> + 200 | t <sub>i</sub><br>t <sub>RD</sub> + 290 | ns<br>ns |
| <del>илт</del> н                  | Delay from rising or rising edge of I                            |                               | Figures 1, 3a, and 3b, $C_L = 50pF$                                                                                                                                                                                                            |     | 125                   | 225                                     | ns       |
| tinTHWR                           | Delay from rising or rising edge of I                            |                               | Figure 2, C <sub>L</sub> = 50pF                                                                                                                                                                                                                |     | 175                   | 270                                     | ns       |
| t <sub>RDY</sub>                  | Delay from CS to                                                 | RDY                           | Figure 1, C <sub>L</sub> = 50pF, Mode = 0                                                                                                                                                                                                      |     | 50                    | 100                                     | ns       |
| t <sub>ID</sub>                   | Delay from INT to                                                | output valid                  | Figure 2                                                                                                                                                                                                                                       |     | 20                    | 50                                      | ns       |
| t <sub>RI</sub>                   | Delay from RD to INT                                             |                               | Mode = V <sub>DD</sub> , t <sub>RD</sub> < t <sub>l</sub> ;<br>Figure 3b                                                                                                                                                                       |     | 200                   | 290                                     | ns       |
| tР                                | Delay from end of conversion to next conversion                  |                               | Figures 1, 2, 3a, and 3b <sup>2</sup>                                                                                                                                                                                                          | 500 |                       |                                         | ns       |
| SR                                | Slew rate, tracking                                              | J                             |                                                                                                                                                                                                                                                |     | 0.1                   |                                         | V/μs     |
| C <sub>VIN</sub>                  | Analog input capacitance                                         |                               |                                                                                                                                                                                                                                                |     | 45                    |                                         | pF       |
| C <sub>OUT</sub>                  | Logic output capa                                                | citance                       |                                                                                                                                                                                                                                                |     | 5                     |                                         | pF       |
| C <sub>IN</sub>                   | Logic input capaci                                               | tance                         |                                                                                                                                                                                                                                                |     | 5                     |                                         | pF       |

#### NOTES:

- 1. Unadjusted error includes offset, full-scale, and linearity errors.
- 2. Accuracy may degrade if  $t_{\text{WR}}$  or  $t_{\text{RD}}$  is shorter than the minimum value specified.
- 3. Typicals are at 25°C and represent most likely parametric norm.
- 4. Guaranteed but not 100% production tested. These limits are not used to calculate outgoing quality levels.

#### ADC0820

#### 3-STATE TEST CIRCUITS AND WAVEFORMS





#### ADC0820





ADC0820

#### FUNCTIONAL DESCRIPTION

#### General Operation

The ADC0820 uses two 4-bit flash A/D converters to make an 8-bit measurement (Block Diagram). Each flash ADC is made up of 15 comparators which compare the unknown input to a reference ladder to get a 4-bit result. To take a full 8-bit reading, one flash conversion is done to provide the 4 most significant data bits (via the MS flash ADC). Driven by the 4 MSBs, an internal DAC recreates an analog approximation of the input voltage. This analog signal is then subtracted from the input, and the difference voltage is converted by a second 4-bit flash ADC (the LS ADC), providing the 4 least significant bits of the output data word.

The internal DAC is actually a subsection of the MS flash converter. This is accomplished by using the same resistor ladder for the A/D as well as for generating the DAC signal. The DAC output is actually the tap on the resistor ladder which most closely approximates the analog input. In addition, the "sampled data" comparators used in the ADC0820 provide the ability to compare the magnitudes of several analog signals simultaneously, with-

out using input summing amplifiers. This is especially useful in the LS flash ADC, where the signal to be converted is an analog difference.

#### The Sampled-Data Comparator

Each comparator in the ADC0820 consists of a CMOS inverter with a capacitively-coupled input (Figure 4). Analog switches connect the two comparator inputs to the input capacitor (C) and also connect the inverter's input and output. This device in effect now has one differential input pair. A comparison requires two cycles, one for zeroing the comparator, and another for making the comparison.

In the first cycle, one input switch and the inverter's feedback switch (Figure 4a) are closed. In this interval, C is charged to the connected input (V1) less the inverter's bias voltage (Vs. approximately 1.6V). In the second cycle (Figure 4b), these two switches are opened and the other (V2) input's switch is closed. The input capacitor now subtracts its stored voltage from the second input and the difference is amplified by the inverter's open loop gain. The inverter's input (Vs) becomes

$$V_{S}' = V_{S} + (V2-V1) \frac{C}{C + C_{S}}$$

and the output will go High or Low depending on the sign of  $V_S'-V_S$ .

The actual circuitry used in the ADC0820 is a simple but important expansion of the basic comparator described above. By adding a second capacitor and another set of switches to the input (Figure 5), the scheme can be expanded to make dual differential comparisons. In this circuit, the feedback switch and one input switch on each capacitor (Z switches) are closed in the zeroing cycle. A comparison is then made by connecting the second input on each capacitor (S switches) and opening all of the other switches. The change in voltage at the inverter's input, as a result of the change in charge on each input capacitor, will now depend on both input signal differences.

#### **Architecture**

In the ADC0820, 15 comparators are used in the MS and LS 4-bit flash A/D converters. The MS (most significant) flash ADC also has one additional comparator to detect input overrange. These two sets of comparators operate alternately, with one group in its zeroing cycle while the other is comparing.





To start a conversion in the WR-RD mode, the  $\overline{WR}$  line is brought Low. At this instant the MS comparators go from zeroing to comparison mode (Figure 8). When  $\overline{WR}$  is returned High after at least 600ns, the output from the first set of comparators (the first flash) is decoded and latched. At this point the two 4-bit converters change modes and the LS (least significant) flash ADC enters its compare cycle. No less than 600ns later, the RD line may be pulled Low to latch the lower four data bits and finish the 8-bit conversion. When RD goes Low, the flash A/Ds change state once again in preparation for the next conversion.

Figure 8 also outlines how the converter's interface timing relates to its analog input  $(V_{IN}).$  In WR-RD mode,  $V_{IN}$  is measured while WR is Low. In RD mode, sampling occurs during the first 800ns of  $\overline{\text{RD}}.$  Because of the input connections to the ADC0820's LS and MS comparators, the converter has the ability to sample  $V_{IN}$  at one instant, despite the fact that two separate 4-bit conversions are being done. More specifically, when  $\overline{\text{WR}}$  is Low the MS flash is in compare mode (connected to  $V_{IN},$  and the LS flash is in zero mode (also connected to  $V_{IN}).$  Therefore both flash ADCs sample  $V_{IN}$  at the same time.

#### Digital Interface

The ADC0820 has two basic interface modes which are selected by strapping the Mode pin High or Low.

#### RD Mode (Figure 6a)

With the Mode pin grounded, the converter is set to Read mode. In this configuration, a complete conversion is done by pulling RD Low until output data appears. An INT line is provided which goes Low at the end of the conversion as well as a RDY output which can be used to signal a processor that the converter is busy or can also serve as a system Transfer Acknowledge signal.

When in RD mode, the comparator phases are internally triggered. At the falling edge of  $\overline{\text{RD}}$ , the MS flash converter goes from zero to compare mode and the LS ADC's comparators enter their zero cycle. After 800ns, data from the MS flash is latched and the LS flash ADC enters compare mode. Following another 800ns, the lower four bits are recovered.

WR Then RD Mode (Figures 6b and c) With the Mode pin tied High, the A/D will be set up for the WR-RD mode. Here, a conversion is started with the  $\overline{WR}$  input; however, there are two options for reading the output data which relate to interface timing. If an interrupt-driven scheme is desired, the user can wait for  $\overline{\text{INT}}$  to go Low before reading the conversion result.  $\overline{\text{INT}}$  will typically go Low 800ns after  $\overline{WR}$ 's rising edge. However, if a shorter conversion time is desired, the processor need not wait for  $\overline{\text{INT}}$  and can exer-



ADC0820

cise a Read after only 600ns. If this is done, INT will immediately go Low and data will appear at the outputs.

#### Stand-Alone (Figure 7)

For stand-alone operation in WR-RD mode,  $\overline{\text{CS}}$  and  $\overline{\text{RD}}$  can be tied Low and a conversion can be started with  $\overline{\text{WR}}$ . Data will be valid approximately 800ns following  $\overline{\text{WR}}$ 's rising edge.

#### Other Interface Considerations

In order to maintain conversion accuracy,  $\overline{WR}$  has a maximum width spec of 50 $\mu$ s. When the MS flash ADC's sampled data comparators are in comparison mode ( $\overline{WR}$  is Low), the input capacitors (C, Figure 5) must hold their charge. Switch leakage can cause errors if the comparator is left in this phase for too long.

Since the MS flash ADC enters its zeroing phase at the end of a conversion, a new conversion cannot be started until this phase is complete. The minimum spec for this time is 500ns (tp in Figure 1, 2, 3a, and 3b).

#### **ANALOG CONSIDERATIONS**

#### Reference and Input

The two V<sub>REF</sub> inputs of the ADC0820 are fully differential and define the zero- to full-scale input range of the A/D converter. This allows the designer to easily vary the span of the analog input since this range will be equivalent to the voltage difference between V<sub>IN</sub>(+) and V<sub>IN</sub>(-). By reducing V<sub>REF</sub>(V<sub>REF</sub> = V<sub>REF</sub>(+) - V<sub>REF</sub>(-)) to less than 5V, the sensitivity of the converter can be increased (i.e., if V<sub>REF</sub> = 2V, then 1 LSB = 7.8mV). The input/reference arrangement also facilitates ratiometric operation and, in many cases, the chip power supply can be used for transducer power as well as the V<sub>REF</sub> source.

This reference flexibility lets the input span not only be varied, but also offset from zero. The voltage at  $V_{\rm REF}(-)$  sets the input level which produces a digital output of all zeroes.



Though V<sub>IN</sub> is not itself differential, the reference design affords nearly differential-input capability for most measurement applications. Figure 9 shows some of the configurations that are possible.

#### Input Current

Due to the unique conversion techniques employed by the ADC0820, the analog input behaves somewhat differently than in conventional devices. The A/D's sampled data comparators take varying amounts of input current depending on which cycle the conversion is in

The equivalent input circuit of the ADC0820 is shown in Figure 10a. When a conversion starts ( $\overline{WR}$  Low,  $\overline{WR}$ -RD mode), all input switches close, connecting  $V_{IN}$  to 31 1pF capacitors. Although the two 4-bit flash circuits are not both in their compare cycle at the same time,  $V_{IN}$  still sees all input capacitors at once. This is because the MS flash converter is connected to the input during its compare interval and the LS flash is connected to the input during its zeroing phase. In other words, the LS ADC uses  $V_{IN}$  as its zerophase input.

The input capacitors must charge to the input voltage through the on resistance of the

analog switches (about  $5k\Omega$  to  $10k\Omega$ ). In addition, about 12pF of input stray capacitance must also be charged. For large source resistances, the analog input can be modeled as an RC network as shown in Figure 10b. As  $R_S$  increases, it will take longer for the input capacitance to charge.

In RD mode, the input switches are closed for approximately 800ns at the start of the conversion. In WR-RD mode, the time that the switches are closed to allow this charging is the time that  $\overline{\rm WR}$  is Low. Since other factors force this time to be at least 600ns, input time constants of 100ns can be accommodated without special consideration. Typical total input capacitance values of 45pF allow  $R_S$  to be 1.5k $\Omega$  without lengthening  $\overline{\rm WR}$  to give  $V_{IN}$  more time to settle.

#### Input Filtering

It should be made clear that transients in the analog input signal, caused by charging current flowing into  $V_{\text{IN}}$ , will not degrade the A/D's performance in most cases. In effect, the ADC0820 does not ''look'' at the input when these transients occur. The comparators' outputs are not latched while  $\overline{\text{WR}}$  is Low, so at least 600ns will be provided to charge the ADC's input capacitance. It is therefore not



ADC0820





**ADC0820** 

necessary to filter out these transients by putting an external cap on the V<sub>IN</sub> terminal, if an input amplifier that can settle within 600ns is used to drive the input. The NE530 is a suitable op amp for driving the input of the ADC0820.

#### Inherent Sample-Hold

Another benefit of the ADC0820's input mechanism is its ability to measure a variety of high-speed signals without the help of an external sample-and-hold. In a conventional SAR type converter, regardless of its speed, the input must remain at least ½ LSB stable throughout the conversion process if full accuracy is to be maintained. Consequently, for many high-speed signals, this signal must be

externally sampled, and held stationary during the conversion.

Sampled data comparators, by nature of their input switching, already accomplish this function to a large degree (Section 1.2). Although the conversion time for the ADC0820 is  $1.5\mu s$ , the time through which  $V_{IN}$  must be  $\frac{1}{2}L \leq 1.5\mu s$ , the time through which  $V_{IN}$  must be  $\frac{1}{2}L \leq 1.5\mu s$ , the time through which  $V_{IN}$  must be  $\frac{1}{2}L \leq 1.5\mu s$ , the time through smaller. Since the MS flash ADC uses  $V_{IN}$  as its "compare" input and the LS ADC uses  $V_{IN}$  as its "compare" input, the ADC0820 only "samples"  $V_{IN}$  when  $\overline{WH}$  is Low. Even though the two flashes are not done simultaneously, the analog signal is measured at one instant. The value of  $V_{IN}$  approximately 100ns after the rising edge of  $\overline{WH}$  (100ns due to internal logic propagation delay) will be the measured value.

Input signals with slew rates typically below 100mV/µs can be converted without error. However, because of the input time constants, and charge injection through the opened comparator input switches, faster signals may cause errors. Still, the ADC0820's loss in accuracy for a given increase in signal slope is far less than what would be witnessed in a conventional successive approximation device. An SAR type converter with a conversion time as fast as 1 µs would still not be able to measure a 5V. 1kHz sine wave without the aid of an external sample-and-hold. The ADC0820, with no such help, can typically measure 5V, 7kHz waveforms.





ADC0820



## **Signetics**

## NE5034 8-Bit High-Speed A/D Converter

**Product Specification** 

#### Linear Products

#### DESCRIPTION

The NE5034 is a high-speed microprocessor-compatible 8-bit analog-to-digital converter. It uses the successive approximation conversion technique, and includes the comparator, reference DAC, SAR, an internal clock and 3-State buffers all on the same chip.

The converter can accommodate a wide analog input voltage range, bipolar or unipolar, selectable through external input resistors. An external capacitor controls the internal clock frequency, providing conversion times down to 17 µs. Faster conversion times are possible using an external clock.

Microprocessor interfacing requirements are simple, allowing analog-to-digital conversion with a minimum of external components.

#### **FEATURES**

- 8-bit resolution and accuracy
- Accepts unipolar or bipolar inputs
- 3-State output buffers for easy microprocessor interface
- Choice of internal or external clocking
- Short conversion time, 17μs typical using internal clock

#### **APPLICATIONS**

- All microprocessor-based monitoring and control systems requiring analog signal inputs
- Typical applications include: Automated process control, machine tools, robots, test and measurement instruments, environmental controls
- Other applications include: Ratiometric A/D conversion, very high resolution A/D conversion systems requiring high-speed
   bit building blocks

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION   | TEMPERATURE RANGE | ORDER CODE |
|---------------|-------------------|------------|
| 18-Pin Cerdip | 0 to +70°C        | NE5034F    |

#### **BLOCK DIAGRAM**



#### 8-Bit High-Speed A/D Converter

NE5034

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                           | RATING                         | UNIT     |
|-------------------|-------------------------------------------------------------------------------------|--------------------------------|----------|
| V <sub>CC</sub> + | Positive supply voltage                                                             | 0 to +6                        | ٧        |
| V <sub>CC</sub> - | Negative supply voltage                                                             | 0 to -15                       | V        |
| I <sub>REF</sub>  | Reference current                                                                   | 1.5                            | mA       |
| IN                | Analog input current                                                                | 5.0                            | mA       |
| Vo                | Data output voltage                                                                 | 6.0                            | V        |
| V <sub>L</sub>    | Analog GND to Digital GND<br>Logic input voltage                                    | 1.0<br>-1 to V <sub>CC</sub> + | V<br>V . |
| P <sub>D</sub>    | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package | 1500                           | mW       |
| TA                | Operating temperature range                                                         | 0 to +70                       | °C       |
| T <sub>STG</sub>  | Storage temperature range                                                           | -65 to +150                    | °C       |
| T <sub>SOLD</sub> | Lead soldering temperature (10 seconds)                                             | 300                            | °C       |

#### NOTE:

#### **DC ELECTRICAL CHARACTERISTICS** + $V_{CC} = 5.0V$ , $-V_{CC} = -12V$ , $0^{\circ}C \leqslant T_{A} \leqslant 70^{\circ}C$ unless otherwise specified.

|                   |                                         |                                                                                        |         | 1     |       |      |  |
|-------------------|-----------------------------------------|----------------------------------------------------------------------------------------|---------|-------|-------|------|--|
| SYMBOL            | PARAMETER                               | TEST CONDITIONS                                                                        | Min Typ |       | Max   | UNIT |  |
|                   | Resolution                              |                                                                                        | 8       | 8     | 8     | Bits |  |
|                   | Relative accuracy error <sup>1, 2</sup> |                                                                                        |         |       | ± 1/2 | LSB  |  |
| V <sub>CC</sub> + | Positive supply range                   |                                                                                        | 4.75    | 5.0   | 5.25  | ٧    |  |
| V <sub>CC</sub> - | Negative supply range                   |                                                                                        | -11.4   | -12   | -12.6 | ٧    |  |
| €FS               | Full-scale gain error                   | I <sub>REF</sub> = 1.0mA, T <sub>A</sub> = 25°C                                        |         | ± 2   | ±5    | LSB  |  |
| $\epsilon_{ZS}$   | Zero-scale offset error                 | I <sub>REF</sub> = 1.0mA, T <sub>A</sub> = 25°C                                        |         | ± 0.5 | ± 1   | LSB  |  |
| PSR               | Power supply rejection <sup>3</sup>     | $I_{REF} = 1.0$ mA,<br>$V_{CC} = +4.75$ to $+5.25$ V,<br>$V_{CC} = -11.4$ to $-12.6$ V |         |       | ± ½   | LSB  |  |
| V <sub>IH</sub>   | Logic 1 input voltage (STRT and OE)     |                                                                                        | 2.0     |       |       | ٧    |  |
| V <sub>IH</sub>   | Logic 1 input voltage ext. clock        |                                                                                        | 2.4     |       |       | ٧    |  |
| V <sub>IL</sub>   | Logic 0 input voltage (STRT and OE)     |                                                                                        |         |       | 0.8   | V    |  |
| $V_{IL}$          | Logic 0 input voltage ext clock         |                                                                                        |         |       | 0.7   | ٧    |  |
| 1 <sub>IH</sub>   | Logic 1 input current (STRT and OE)     | V <sub>IN</sub> = 2.4V                                                                 |         |       | 20    | μΑ   |  |
| l <sub>IH</sub>   | Logic 1 input current ext clock         | V <sub>IN</sub> = 2.4V                                                                 |         | 100   |       | μΑ   |  |
| կլ                | Logic 0 input current (STRT and OE)     | V <sub>IN</sub> = 0.4V                                                                 |         | -20   | -100  | μΑ   |  |
| IIL               | Logic 0 input current ext. clock        | V <sub>IN</sub> = 0.7V                                                                 |         | -100  |       | μΑ   |  |
| V <sub>OL</sub>   | Logic 0 output voltage                  | $I_{OL} = 1.6 \text{mA}, \ \overline{OE} = 0.8 \text{V}$                               |         |       | 0.4   | ٧    |  |
| V <sub>OH</sub>   | Logic 1 output voltage                  | $I_{OH} = 400\mu A, \ \overline{OE} = 0.8V$                                            | 2.4     |       |       | ٧    |  |
| loz               | Three-state leakage                     | $\overline{OE}$ = 2.0V, V <sub>OL</sub> = 0V or 5V                                     |         | ± 10  |       | μА   |  |
| I <sub>CC+</sub>  | Positive supply current                 | $V_{CC} = +5V, \ V_{CC} = -12V$                                                        |         | 18    | 36    | mA   |  |
| lcc               | Negative supply current                 | $V_{CC} = +5V, V_{CC} = -12V$                                                          |         | -11   | -22   | mA   |  |

#### NOTES:

<sup>1.</sup> Derate above 25°C at the following rates:

F package at 12.0mW/°C.

<sup>1.</sup> Relative accuracy is defined as the deviation of the code transition points from the ideal code transition points on a straight line drawn from zero-scale to full-scale of the device

<sup>2.</sup> Specifications given in LSBs refer to the weight of the least significant bit at the 8-bit level which is 0.39% of the full-scale voltage.

<sup>3.</sup> Maximum change in full-scale.

### 8-Bit High-Speed A/D Converter

NE5034

#### AC ELECTRICAL CHARACTERISTICS V+ = +5V, V- = -12V, TA = 25°C

|                 |                                              |                       |           |                                      | LIMITS |     |     |      |
|-----------------|----------------------------------------------|-----------------------|-----------|--------------------------------------|--------|-----|-----|------|
| SYMBOL          | PARAMETER                                    | то                    | FROM      | TEST CONDITIONS                      | Min    | Тур | Max | UNIT |
|                 | Internal clock frequency                     |                       |           | C <sub>L</sub> = 60pF (See Figure 1) |        | 500 |     | kHz  |
|                 | External clock frequency                     |                       |           |                                      |        |     | 700 | kHz  |
| t <sub>W</sub>  | STRT pulse width                             |                       |           | Clock freq. = 500kHz                 | 400    |     |     | ns   |
|                 | External clock pulse width positive/negative |                       |           |                                      | 600    |     |     | ns   |
| ts              | Setup time <sup>1</sup>                      |                       |           | See Figure 3                         | 300    |     |     | ns   |
| t <sub>PD</sub> | (Out data) propagation delay                 | data out              | ŌĒ        | See Figure 2                         |        | 50  | 200 | ns   |
| t <sub>PD</sub> | (Out DR) propagation delay                   | data ready out        | 8th clock | See Figure 3                         |        | 700 |     | ns   |
| t <sub>PD</sub> | (3-State) propagation delay                  | high impedance<br>o/p | ŌĒ        | See Figure 2                         |        | 60  | 200 | ns   |
| t <sub>PD</sub> | (DB0) propagation delay                      | DB0                   | DR        | See Figure 3                         |        |     | 500 | ns   |
| t <sub>PD</sub> | (SDR) STRT low to DR high                    | data ready high       | STRT low  | See Figure 3                         |        | 700 |     | ns   |

#### NOTE:

#### TYPICAL PERFORMANCE CHARACTERISTICS





Figure 1

<sup>1.</sup> See description of "Setup time".

#### **TEST LOAD CIRCUITS**



## FUNCTIONAL PIN DEFINITIONS DATA READY (DR)

This is an output pin used to indicate that a conversion is in progress.  $\overline{DR}$  goes to a logic "1" when  $\overline{STRT}$  is at a logic "0". At the completion of a conversion  $\overline{DR}$  returns to a logic "0". There is a delay (MAX  $0.5\mu s$ ) from the time  $\overline{DR}$  goes to "0" to the time DB0 data is valid.

#### DB0 - DB7

Eight 3-State data outputs each with a drive capability of one TTL load. DB0 is the LSB and DB7 is the MSB.

#### OF

Output enable input. When  $\overline{OE}$  is at a logic "1" the data outputs assume a high impedance state. With  $\overline{OE}$  at a logic "0", data is placed on the outputs. Data appearing on the outputs is only valid if both  $\overline{OE}$  and  $\overline{DR}$  are at logic "0" (see note on  $\overline{DR}$  timing).

#### STRT

This pin is used to reset the converter and start a new conversion. A logic "O" applied to this pin for a minimum of 400ns will reset the converter to a condition with DB7 at a logic "1" and all other Data outputs at logic "O". It will also cause  $\overline{DR}$  to go to a logic "1" (see timing diagrams for delay times). Conversion will start with the 1st clock pulse after  $\overline{STRT}$  returns to a logic "1" (see notes on setup time required). A  $\overline{STRT}$  pulse while a conver-November 14, 1986



sion is taking place will cause the conversion to be aborted and the converter will reset. (See notes on short-cycle operation).

#### **CLK IN**

An external capacitor between this pin and ground generates the internal clock pulses. (See diagram for clock frequency vs capacitor value). In order to synchronize the internal clock, to the start pulse a diode (small signal type, e.g., 1N914) should be connected be-

tween STRT and CLK IN (see Figures 4 and 5). Without this diode the start pulse could occur at a time which could cause one of the conditions described in the Note on "setup" time. Applying an external TTL- or MOS-compatible clock to this pin slaves the NE5034 to external clock frequency. In this case, the diode is not required but the "setup" time requirements should be noted.

#### 8-Bit High-Speed A/D Converter

NE5034

#### BASIC CIRCUIT DESCRIPTION

The NE5034 is an 8-bit A/D converter which incorporates the successive-approximation conversion method. Upon receipt of the STRT pulse, successive bits, beginning with the MSB (DB7), are applied to the input of the internal 8-bit current output DAC by the I<sup>2</sup>L successive-approximation register (SAR) (see Block Diagram).

The comparator determines whether the output current of the DAC is greater or less than the input current converted from the unknown analog input voltage through an external input resistor. If the DAC output current is greater, the data latch for the trial bit is reset to a '0'; if it is less, the trial data bit stays at '1'. After all the bits from DB7 to DB0 have been tried, the SAR contains a valid 8-bit binary output code which accurately represents the unknown analog input to within  $\pm \frac{1}{2} \text{LSB} (\pm 0.2\%)$ . This binary output will now remain in the SAR until another STRT pulse is applied.

During the successive-approximation sequence, the DATA READY signal remains at '1'. Upon completion of the conversion, the signal goes to a '0', indicating that data is valid and ready. If the OE input is left at a '0' during the conversion, the DATA OUTPUT shows the conversion sequence (see short cycle section). When the OE line is made a logic '1', the output buffers will go to a high impedance state and will remain so until the OE is returned to a '0' state.

#### TIMING DESCRIPTION

The timing diagram shown in Figure 7 shows the successive trial and decisions for each data bit.

With STRT at a logic "0" the converter is reset to a condition with DB7 at a logic "1", DR at a logic "1" and DB0 - DB6 at logic "0".

Conversion starts after STRT returns to a logic "1". Starting with DB7 each bit is tried in

turn, with the decision point being at the time of the positive-going edge of the clock. Starting with the first positive edge after  $\overline{STRT}$  returns to logic "1" (see note on "setup" time). The eighth positive-going edge makes the decision on DB0 (LSB) and also causes  $\overline{DR}$  to return to a logic "0" to indicate the conversion is complete. (See note on  $\overline{DR}$  timing.)

#### SHORT-CYCLE OPERATION

In applications where less than 8 bits of resolution are required, the NE5034 can be operated to achieve shorter conversion times. No hard wire changes are required to perform "short-cycling".

Conversion to X number of bits is completed at the end of X+0.5 clock cycles (after a start pulse)  $\overline{DR}$  will still be at a logic "1" state.

OE can be used to 3-State the outputs even during short-cycle operation.







#### 8-Bit High-Speed A/D Converter

NE5034

#### SETUP TIME

When using an external clock, the positivegoing edge of the start pulse must be synchronized to the clock pulse. There is a "setup" time of 300ns required between the time of the start pulse returning to a logic "1" and the next positive-going edge of the clock.

If the positive edge of the start pulse occurs less than 300ns prior to the positive clock edge, one of the following conditions will occur.

- The converter recognizes the clock pulse a) and converts as normal.
- The conversion starts one clock pulse b)
- The conversion never starts. This will be c) indicated by the fact that DR does not return to logic "0". In this case a new start pulse will be required.

#### DATA READY (DR) TIMING

After DR returns to a logic "0", indicating a conversion is complete, there is a time delay of 500ns before the data at DB0 output (the Least Significant Bit) is valid.

#### ZERO OFFSET (NEGATIVE **FULL-SCALE) CALIBRATION PROCEDURES**

- Apply continuous start pulses to the STRT input.
- Apply 1/2 LSB in the case of unipolar operation, or 1/2 LSB above - FS in the case of bipolar operation to the analog input.

- Observe all data outputs after each conversion is completed.
- Adjust the potentiometer connected to IIN (see Figure 6) until the LSB flickers between '0' and '1', and all other data outputs remain '0' following each conversion.

#### **FULL-SCALE (POSITIVE FULL-**SCALE) CALIBRATION:

- 1. Apply continuous start pulses to the STRT input.
- 2. Apply full-scale minus 11/2 LSB to the analog input.
- Observe all data outputs after each conversion is completed.
- Adjust the voltage applied to  $V_{\mbox{\scriptsize REF}}$  in (Figure 4) until the LSB varies between '0' and '1', and all other data outputs stay '1' after each conversion.

- 1. Where an input of 1/2 LSB is called for, the voltage is equal to:
- FS 256
- 2. The sequence of calibration should be:
  - a. Zero offset
  - b. Full-scale adjust
  - c. Zero offset
  - d. Full-scale adjust

#### **OPERATING PRECAUTIONS**

Analog and digital grounds should have separate returns. Noise and jitter on digital ground will degrade accuracy unless the input is referenced to a 'clean' analog ground.



#### UNIPOLAR BINARY OPERATION

A standard connection for a 0 to 10V unipolar binary operation, with V<sub>RFE IN</sub> equal to +5V, is shown in Figure 4. The NE5034 can quantize full-scale ranges of 1V to 10V. It should be noted, however, that for smaller full-scale ranges, the accuracy and speed will degrade.

The input voltage versus output code relationship for unipolar operation is shown in Table 1. The full-scale range is 2 times IREF IN.

Table 1. Unipolar — Binary

| <u> </u>       |                        |  |  |  |  |  |
|----------------|------------------------|--|--|--|--|--|
| ANALOG INPUT   | DIGITAL<br>OUTPUT CODE |  |  |  |  |  |
| 1, 2, 3        | MSB LSB                |  |  |  |  |  |
| FS-1 LSB       | 11111111               |  |  |  |  |  |
| FS-2 LSB       | 11111110               |  |  |  |  |  |
| 3/4 FS         | 11000000               |  |  |  |  |  |
| 1/2 FS + 1 LSB | 10000001               |  |  |  |  |  |
| ½ FS           | 10000000               |  |  |  |  |  |
| ½ FS - 1 LSB   | 01111111               |  |  |  |  |  |
| 1/4 FS         | 01000000               |  |  |  |  |  |
| 1 LSB          | 00000001               |  |  |  |  |  |
| 0              | 00000000               |  |  |  |  |  |

- 1. Analog inputs shown are nominal center values of code
- 2. "FS" is full-scale; i.e., 21<sub>REF IN</sub> (Unipolar mode).
  3. 1 LSB equals (2<sup>-8</sup>)<sup>(FS)</sup>.
- 4. "FS" is full-scale; i.e., I<sub>REF IN</sub> (Bipolar mode).

Table 2. Bipolar - Offset Binary

| ANALOG INPUT | DIGITAL<br>OUTPUT CODE |
|--------------|------------------------|
| 1, 3, 4      | MSB LSB                |
| +(FS-1 LSB)  | 11111111               |
| +(FS-2 LSB)  | 11111110               |
| +(½ FS)      | 11000000               |
| + (1 LSB)    | 10000001               |
| 0            | 10000000               |
| -(1 LSB)     | 01111111               |
| -(½ FS)      | 01000000               |
| -(FS-1 LSB)  | 00000001               |
| -FS          | 00000000               |

#### NOTES:

- 1. Analog inputs shown are nominal center values of code.
- 2. "FS" is full-scale; i.e.,  $21_{\text{REF IN}}$  (Unipolar mode). 3. 1 LSB equals  $(2^{-8})^{(\text{FS})}$ .
- 4. "FS" is full-scale; i.e., IREF IN (Bipolar mode).

#### **BIPOLAR (OFFSET BINARY) OPERATION**

A standard connection for a -5 to +5V or -10 to +10V bipolar operation is shown in Figure 5.

## **Signetics**

## NE5036 6-Bit A/D Converter (Serial Output)

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE5036 is an easy-to-use, low cost, successive-approximation Analog-to-Digital converter, fabricated in Bipolar/ I<sup>2</sup>L technology, and packaged in a convenient 8-pin miniDIP package.

With an external reference voltage, the NE5036 will accept input voltages between 0V and V<sub>REF</sub>. Holding the START pin low for at least 8 clock pulses in duration will provide the 6-bit result of the conversion in a serial format.

#### **FEATURES**

- Three-state output buffer for easy microprocessor interfacing
- Fast successive-approximation converter, 23µs

- TTL compatible inputs and outputs
- Easy interface to CMOS microprocessors
- Guaranteed no missing codes over full operating range
- Single supply operation, +5V
- High impedance analog inputs
- Positive true binary serial output

#### **APPLICATIONS**

- Temperature control
- μP-based appliances
- Light level monitor
- Electronic toys
- Joystick interface
- μP/transducer interface

#### ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |  |  |
|-------------------|-------------------|------------|--|--|
| 8-Pin Cerdip      | 0 to +70°C        | NE5036FE   |  |  |
| 8-Pin Plastic DIP | 0 to +70°C        | NE5036N    |  |  |
| 14-Pin SO Package | 0 to +70°C        | NE5036D    |  |  |

#### PIN CONFIGURATIONS



#### **BLOCK DIAGRAM**



NE5036

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                    | PARAMETER                                                                                                | RATING              | UNIT           |
|---------------------------|----------------------------------------------------------------------------------------------------------|---------------------|----------------|
| V <sub>CC</sub>           | Power supply voltage                                                                                     | 7                   | V              |
| V <sub>REF</sub>          | Reference voltage                                                                                        | 7                   | V              |
| V <sub>IN (Analog)</sub>  | Analog input voltage                                                                                     | 7                   | V              |
| V <sub>IN</sub> (Digital) | Digital input voltage (START & CLOCK)                                                                    | 7                   | V              |
| D <sub>OUT</sub>          | Data output pin<br>3-State mode<br>Enabled mode                                                          | 7<br>20             | V<br>mA        |
| $\Delta_{GND}$            | Analog GND to digital GND                                                                                | ± 1                 | V              |
| T <sub>A</sub>            | Operating temperature range                                                                              | 0 to 70             | °C             |
| T <sub>STG</sub>          | Storage temperature range                                                                                | -65 to 150          | °C             |
| T <sub>SOLD</sub>         | Lead soldering temperature (10sec max)                                                                   | 300                 | °C             |
| P <sub>D</sub>            | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> FE package N package D package | 780<br>1160<br>1090 | mW<br>mW<br>mW |

#### NOTE:

1. Derate above 25°C at the following rates:

FE package at 6.0mW/°C.

N package at 9.3mW/°C.

D package at 8.3mW/°C.

DC ELECTRICAL CHARACTERISTICS  $V_{CC} = 5.0V; \ V_{REF} = 2.0V; \ Clock = 350kHz; \ 0^{\circ}C \leqslant T_{A} \leqslant 70^{\circ}C, \ unless \ otherwise specified. Typical values are specified at 25^{\circ}C.$ 

| CVMBOL                          | DADAMETED                                                                                                                                                                                             |                                                                                                  |                   |                  |                               |                                      |  |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------|------------------|-------------------------------|--------------------------------------|--|
| SYMBOL                          | PARAMETER                                                                                                                                                                                             | TEST CONDITIONS                                                                                  | Min               | Typ Max          |                               | UNIT                                 |  |
|                                 | Resolution<br>Relative accuracy <sup>1, 2</sup>                                                                                                                                                       |                                                                                                  | 6                 | 6<br>1⁄4         | 6<br>½                        | Bits<br>LSB                          |  |
| V <sub>CC</sub>                 | Positive supply voltage                                                                                                                                                                               |                                                                                                  | +4.75             | +5.0             | +5.50                         | V                                    |  |
| $\epsilon_{FS}$                 | Full-scale gain error <sup>2, 3, 4</sup> Zero-scale offset error <sup>2</sup>                                                                                                                         | V <sub>REF</sub> = 2.0V, T <sub>A</sub> = 25°C<br>V <sub>REF</sub> = 2.0V, T <sub>A</sub> = 25°C |                   | ± 1<br>± ½       | ±2<br>-½, +2                  | LSB<br>LSB                           |  |
| PSR                             | Power supply rejection<br>Max change in full-scale <sup>2</sup>                                                                                                                                       | V <sub>REF</sub> = 2.0V<br>4.75V ≤ V <sub>CC</sub> ≤ 5.5V                                        |                   | ± 1/2            | ± 1                           | LSB                                  |  |
| lin<br>IREF<br>RIN              | Analog input bias current<br>Reference bias current<br>Analog input resistance                                                                                                                        | $0 \leqslant V_{\text{IN}} \leqslant 2.5V$ $0 \leqslant V_{\text{REF}} \leqslant 2.5V$           | 3                 | 1<br>1<br>30     | 10<br>10                      | μΑ<br>μΑ<br>ΜΩ                       |  |
| VIH VIL IIH IIL IOH IOL IOZ IGC | Logic '1' input voltage Logic '0' input voltage Logic '1' input current Logic '0' input current Logic '1' output current Logic '0' output current Three-state leakage current Positive supply current | 2.4V ≤ V <sub>OH</sub><br>V <sub>OL</sub> ≤ 0.4V                                                 | 2.0<br>300<br>1.6 | 1<br>± 0.1<br>14 | 0.8<br>10<br>10<br>± 40<br>24 | V<br>V<br>μΑ<br>μΑ<br>mA<br>μΑ<br>mA |  |
| P <sub>D</sub>                  | Power dissipation                                                                                                                                                                                     |                                                                                                  |                   |                  | 132                           | mW                                   |  |

#### NOTES:

- 1. Relative accuracy is defined as the deviation of the code transition points from the ideal code transition points on the straight line drawn from zero-scale to full-scale of the device.
- 2. Specifications given in LSBs refer to the weight of the least significant bit at the bit level which is 1.56% of the full-scale voltage.
- 3. Full-scale gain error is the deviation of the code transition point (1111110 to 111111) from its ideal value (accounting for offset error at 000000).
- 4. The analog input voltage (V<sub>IN</sub>) range is from 0V to V<sub>REF</sub> nominally, with the output remaining at 111111 even though the input may increase from V<sub>REF</sub> to V<sub>CC</sub>. (For optimum performance V<sub>REF</sub> can be any value from 1.5V to 2.5V.)

NE5036

## AC ELECTRICAL CHARACTERISTICS $V_{CC} = 5.0V; \ V_{REF} = 2.0V; \ Clock = 350kHz; \ 0^{\circ}C \leqslant T_{A} \leqslant 70^{\circ}C$ unless otherwise specified. Typical values are specified at 25°C. (Refer to test figures.)

| ovaro.                   |                                         |                | TO FROM TEST CONDITIONS |                                    | LIMITS |     |      |                 |
|--------------------------|-----------------------------------------|----------------|-------------------------|------------------------------------|--------|-----|------|-----------------|
| SYMBOL                   | PARAMETER                               | 10             |                         | Min                                | Тур    | Max | UNIT |                 |
| f <sub>MAX</sub>         | Max clock frequency                     |                |                         | 50% duty cycle                     | 350    |     |      | kHz             |
| t <sub>CONV</sub>        | Conversion time                         |                |                         |                                    |        |     | 8    | Clock<br>cycles |
| t <sub>W</sub>           | Clock pulse width <sup>3</sup>          |                |                         |                                    | 1.3    |     |      | μs              |
| ts                       | Setup time, START to clock <sup>2</sup> | Clock          | START                   |                                    | 500    |     |      | ns              |
| t <sub>P</sub> (OUT)     | Propagation delay <sup>1</sup>          | Data out       | Clock                   | $T_A = 25$ °C, $t_R = t_F < 20$ ns |        |     | 600  | ns              |
| t <sub>P (3-STATE)</sub> | Propagation delay <sup>1</sup>          | Data (3-State) | START                   | $T_A = 25$ °C, $t_R = t_F < 20$ ns |        |     | 600  | ns              |

#### NOTES:

<sup>1.</sup> The time between the specified reference points on the clock and the output waveforms with the output changing (Low-to-High or High-to-Low).

<sup>2.</sup> The High-to-Low transition of the START pulse should occur at least 500ns prior to the negative edge of the clock pulse to insure its recognition. The START pulse should stay high for at least 500ns between conversions to guarantee proper recognition.

<sup>3.</sup> Negative or positive.

NE5036

#### CIRCUIT DESCRIPTION

NE5036 is a complete 6-bit, serial output, A/D converter which incorporates the successive approximation method. The chip includes the internal control logic, the successive approximation register (SAR), 6-bit DAC, comparator and the output buffer. An externally-generated clock source (maximum frequency = 350kHz) must be provided to Pin 6. An external reference voltage supplied to Pin 2 sets the full-scale range of the A/D converter as shown in the Block Diagram.

Upon the START pin going low, successive approximation conversion commences after the first low-going edge of the clock pulse. Successive bits, beginning with the MSB (D5), are applied to the input of the internal 6-bit current output DAC by the I<sup>2</sup>L successive approximation register.

The comparator determines whether the output current of the DAC is greater or less than the input current, converted from the unknown analog input voltage through the V/I converter. If the DAC output is greater, that bit of the DAC is set to 0 and simultaneously

the output buffer goes to 0. If it is less, that bit stays at 1 and the output buffer goes to 1. After the second High-to-Low transition of the clock pulse, the MSB (D5) data is valid. On successive clock pulses, successive bits are tried and the output buffer represents that bit. START has to stay low for at least 8 clock pulses for the conversion to be completed and to access the 6-bit result of the conversion. A conversion in process can be interrupted by issuing another START pulse.

When START is in a high state, the output buffer is in a high impedance state.

The timing diagram for the device is shown in Figure 1.

#### TRANSFER CHARACTERISTICS

The NE5036 is designed to have a nominal ½ LSB offset, so that the code transition points are located ½ LSB on either side of the exact analog input for a given code. Thus, the first transition (000000 to 000001) will occur at an input of ½ LSB (15.63mV with a V<sub>REF</sub> of 2.0V), plus any offset. Subsequent transition

(to full-scale — 111111) will occur at 62.5 LSB (1.953V at  $V_{REF}$  of 2.0V).

The ideal transfer characteristic of NE5036 is shown in Figure 2.

#### LAYOUT PRECAUTIONS

Analog ground (Pin 4) and Digital ground (Pin 5) are not connected internally and should be connected together as close to the device as possible for optimum performance. The leads to the analog inputs should be kept as short as possible to minimize input noise pick-up. Input bypass capacitors from the analog inputs to ground will eliminate noise pick-up. Power supplies should be decoupled with at least  $1\,\mu\mathrm{F}$  and should be located close to the device to minimize the effects of noise spikes on  $V_{\mathrm{CC}}$ .

The reference input and the analog voltage input must both remain stable during conversion to insure accuracy and proper operation. This can be done by adequately bypassing these inputs and/or keeping the impedance at these inputs at or below 2kΩ.





#### TYPICAL PERFORMANCE CHARACTERISTICS



#### NE5036

#### AC TEST CIRCUITS AND WAVEFORMS



NE5036

#### TYPICAL APPLICATIONS



## **Signetics**

## NE5037 6-Bit A/D Converter (Parallel Outputs)

Product Specification

#### **Linear Products**

#### DESCRIPTION

The NE5037 is a low cost, complete successive-approximation analog-to-digital (A/D) converter, fabricated using Bipolar/I $^2$ L technology. With an external reference voltage, the NE5037 will accept input voltages between 0V and V<sub>REF</sub>. An external START pulse of at least 300ns in duration will provide the 6-bit result of the conversion in parallel format. Full conversion with no missing codes occurs in 9 $\mu$ s.

#### **FEATURES**

- TTL-compatible inputs and outputs
- 3-State output buffer

- Easy interface to CMOS microprocessors
- Fast conversion 9µs
- Guaranteed no missing codes over full temp range
- Single-supply operation, +5V
- Positive true binary outputs
- High-impedance analog inputs

#### **APPLICATIONS**

- Temperature control
- μP-based appliances
- Light level monitors
- Head position sensing
- Electronic tovs
- Joystick interface

#### PIN CONFIGURATION



\_\_\_

#### ORDERING INFORMATION

| DESCRIPTION               | TEMPERATURE RANGE | ORDER CODE |  |  |
|---------------------------|-------------------|------------|--|--|
| 16-Pin Cerdip             | 0 to +70°C        | NE5037F    |  |  |
| 16-Pin Plastic DIP        | 0 to +70°C        | NE5037N    |  |  |
| 16-Pin Plastic SO package | 0 to +70°C        | NE5037D    |  |  |

#### **BLOCK DIAGRAM**



### 6-Bit A/D Converter (Parallel Outputs)

NE5037

#### ABSOLUTE MAXIMUM RATINGS

| SYMBOL                                                                                                     | PARAMETER                                                         | RATING               | UNIT           |
|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------|----------------|
| V <sub>CC</sub>                                                                                            | Power supply voltage                                              | 7                    | V              |
| V <sub>REF</sub>                                                                                           | Reference voltage                                                 | 7                    | V              |
| V <sub>IN(Analog)</sub>                                                                                    | Analog input voltage                                              | . 7                  | V              |
| V <sub>IN(Digital)</sub>                                                                                   | Digital input voltage (CS, OE, START, CLK)                        | 7                    | V              |
| D <sub>OUT</sub>                                                                                           | Data outputs (DB0 to DB5) 3-state mode Enabled mode (each output) | 7<br>5               | V<br>mA        |
| EOC                                                                                                        | End of conversion                                                 | Vcc                  |                |
| $\Delta_{GND}$                                                                                             | Analog GND to digital GND                                         | ± 1                  | ٧              |
| T <sub>A</sub>                                                                                             | Operating temperature range                                       | 0 to 70              | °C             |
| T <sub>STG</sub>                                                                                           | Storage temperature range                                         | -65 to 150           | °C             |
| T <sub>SOLD</sub>                                                                                          | Lead soldering temperature (10 seconds)                           | 300                  | °C             |
| PD Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package |                                                                   | 1190<br>1450<br>1090 | mW<br>mW<br>mW |

<sup>1.</sup> Derate above 25°C at the following rates:

F package = 9.5mW/°C.

N package = 11.6mW/°C. D package = 8.7mW/°C.

#### 6-Bit A/D Converter (Parallel Outputs)

NE5037

DC ELECTRICAL CHARACTERISTICS  $V_{CC} = 5.0V; \ V_{REF} = 2.0V; \ Clock = 1 MHz; \ 0^{\circ}C \le T_{A} \le 70^{\circ}C, \ unless otherwise specified. Typical values are specified at 25^{\circ}C.$ 

| 0,41001                                    |                                                                                                                                                                                                                             | TEGT COMPITIONS                                                                                  |            | LIMITS               |                 |                                      |  |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|------------|----------------------|-----------------|--------------------------------------|--|
| SYMBOL                                     | PARAMETER                                                                                                                                                                                                                   | TEST CONDITIONS                                                                                  | Min        | Тур                  | Max             | UNIT                                 |  |
|                                            | Resolution<br>Relative accuracy <sup>1,2</sup>                                                                                                                                                                              |                                                                                                  | 6          | 6<br>1⁄ <sub>4</sub> | 6<br>½          | Bits<br>LSB                          |  |
| V <sub>CC</sub>                            | Positive supply voltage                                                                                                                                                                                                     |                                                                                                  | + 4.75     | +5.0                 | + 5.50          | ٧                                    |  |
| € <sub>FS</sub><br>€ <sub>ZS</sub>         | Full-scale gain error <sup>2,3,4</sup><br>Zero-scale offset error <sup>2</sup>                                                                                                                                              | V <sub>REF</sub> = 2.0V, T <sub>A</sub> = 25°C<br>V <sub>REF</sub> = 2.0V, T <sub>A</sub> = 25°C |            | ± 1<br>± ½           | ±2<br>-½, +2    | LSB<br>LSB                           |  |
| PSR                                        | Power supply rejection<br>Max change in full-scale <sup>2</sup>                                                                                                                                                             | $V_{REF} = 2.0V$<br>$4.75V \le V_{CC} \le 5.5V$                                                  |            | ± 1/2                | ± 1             | LSB                                  |  |
| I <sub>IN</sub><br>IREF<br>R <sub>IN</sub> | Analog input bias current<br>Reference bias current<br>Analog input resistance                                                                                                                                              | $0 \leqslant V_{\text{IN}} \leqslant 2.5V$ $0 \leqslant V_{\text{REF}} \leqslant 2.5V$           | 3          | 1<br>1<br>30         | 10<br>10        | μΑ<br>μΑ<br>ΜΩ                       |  |
| VIH VIL IIH I <sub>IL</sub> IOH IOZ ICC    | Logic '1' input voltage Logic '0' input voltage Logic '1' input current Logic '0' input current Logic '1' output current <sup>5</sup> Logic '0' output current <sup>5</sup> 3-State leakage current Positive supply current | 2.4V ≤ V <sub>OH</sub><br>V <sub>OL</sub> ≤ 0.4V                                                 | 300<br>1.6 | 1<br>± 0.1<br>18     | 0.8<br>10<br>10 | V<br>V<br>μΑ<br>μΑ<br>μΑ<br>mA<br>mA |  |
| P <sub>D</sub>                             | Power dissipation                                                                                                                                                                                                           |                                                                                                  |            |                      | 132             | mW                                   |  |

#### NOTES:

- 2. Specifications given in LSBs refer to the weight of the least significant bit at the 6-bit level which is 1.56% of the full-scale voltage.
- 3. Full-scale gain error is the deviation of the full-scale code transition point (111110 to 111111) from its ideal value.
- 4. The analog input voltage (V<sub>IN</sub>) range is 0V to V<sub>REF</sub> nominally, with the output remaining at 111111 even though the input may increase from V<sub>REF</sub> to V<sub>CC</sub>. (For optimum performance, V<sub>REF</sub> can be any value from 1.5V to 2.5V.)
- 5. The data outputs have active pull-ups. The  $\overline{\text{EOC}}$  line is open-collector with a nominal  $5\text{k}\Omega$  internal pull-up resistor.

## AC ELECTRICAL CHARACTERISTICS $V_{CC}=5.0V$ ; $V_{REF}=2.0V$ ; Clock=1MHz; $0^{\circ}C \le T_{A} \le 70^{\circ}C$ unless otherwise specified. Typical values are specified at 25°C. (Refer to AC test figures.)

| 0/4501                                                 |                                                                                                                   |                                 |                   |                                                                                                                                           | LIMITS |     |                        |                                |
|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|------------------------|--------------------------------|
| SYMBOL                                                 | PARAMETER                                                                                                         | то                              | FROM              | TEST CONDITIONS                                                                                                                           | Min    | Тур | Max                    | UNIT                           |
| f <sub>MAX</sub>                                       | Maximum clock frequency                                                                                           |                                 |                   |                                                                                                                                           | 1      |     |                        | MHz                            |
| t <sub>W</sub>                                         | Start pulse width                                                                                                 |                                 |                   |                                                                                                                                           | 300    |     |                        | ns                             |
|                                                        | Minimum positive/negative clock pulse width                                                                       |                                 |                   |                                                                                                                                           | 300    |     |                        | ns                             |
| tCONV<br>tp (OUT DATA)<br>tp (OUT EOC)<br>tp (3-STATE) | Conversion time<br>Propagation delay <sup>1</sup><br>Propagation delay <sup>2</sup><br>Propagation delay, 3-State | Data out<br>EOC<br>3-State Data | OE<br>Clock<br>OE | $T_A = 25^{\circ}C$ , $t_R = t_F \le 20$ ns<br>$T_A = 25^{\circ}C$ , $t_R = t_F \le 20$ ns<br>$T_A = 25^{\circ}C$ , $t_R = t_F \le 20$ ns |        |     | 9<br>500<br>800<br>500 | Clock cycles<br>ns<br>ns<br>ns |

#### NOTES:

- 1. Propagation delay of data outputs is defined as the delay in the data outputs reading their final value after the low going edge of OE.
- 2. Propagation delay of EOC is defined as the delay in EOC going low, following the low going edge of the 9th clock pulse after the start pulse.

<sup>1.</sup> Relative accuracy is defined as the deviation of the code transition points from the ideal code transition points on a straight line drawn from zero-scale to full-scale of the device.

#### CIRCUIT DESCRIPTION

NE5037 is a complete 6-bit, parallel output, microprocessor compatible, A/D converter which incorporates the successive-approximation method. The chip includes the internal control logic, the successive-approximation register (SAR), 6-bit DAC, comparator and output buffers. An externally-generated clock source (max frequency = 1MHz) must be provided to Pin 6. An external reference voltage supplied to Pin 2 sets the full-scale range of the A/D converter.

The  $\overline{\text{CS}}$  pin must be at a low level prior to the start of the conversion process. Upon receipt

of a START pulse, the internal control logic resets the SAR. On the first low-going edge of the clock pulse, successive approximation conversion commences. Successive bits beginning with the MSB (D5) are supplied to the input of the internal 6-bit current output DAC by the I<sup>2</sup>L successive approximation register.

The comparator determines whether the output current of the DAC is greater or less than the input current, which is converted from the unknown analog input voltage through the V/I converter. If the DAC output is greater, that bit of the DAC is set to '0' and the corresponding output buffer goes to '0' simultaneously. If it is less, it stays at '1' and the

output buffer also stays at '1'. On successive clock pulses, successive bits of the DAC are tried and the corresponding output buffer represents the bits of the DAC. On the eighth low-going edge of the clock pulse (after the receipt of the start pulse), the  $\overline{EOC}$  pin goes low, thereby indicating that the conversion is complete. The output data is now valid. In order to access the result of the conversion, the  $\overline{OE}$  pin must be set to a low level.  $\overline{EOC}$  is reset to a high state when  $\overline{OE}$  is low. When  $\overline{OE}$  is in a '1' state, the output buffers are in a high impedance state.

Refer to Figure 1 for the timing diagram.



#### 6-Bit A/D Converter (Parallel Outputs)

NE5037

#### TRANSFER CHARACTERISTICS

The ideal transfer characteristic of the NE5037 is shown in Figure 2.

The NE5037 is designed to have a nominal  $\frac{1}{2}$  LSB offset so that the code transition points are located  $\frac{1}{2}$  LSB on either side of the exact analog inputs for a given code.

Thus the first transition (000000 to 000001) will occur at an input of  $^{1}\!\!/_{2}$  LSB (15.63mV with a  $V_{REF}$  of 2.0V). Subsequent transitions will occur at nominal increments of 1 LSB. The

last transition (to full-scale — 111111) will occur at 62.5 LSB (1.953V at  $V_{\rm REF}$  of 2.0V).

#### LAYOUT PRECAUTIONS

Analog ground (Pin 4) and digital ground (Pin 5) are not connected internally and should be connected together as close to the device as possible for optimum performance. The circuit will operate with as much as ± 200mV between the two grounds but some degradation will occur. The leads to the analog inputs should be kept as short as possible to mini-

mize noise pick-up. Input bypass capacitors from the analog inputs to ground will eliminate noise pick-up. Power supplies should be decoupled with at least  $1\mu F$  located close to the device to minimize the effects of noise spikes.

The reference input and the analog voltage input must both remain stable during conversion to insure accuracy and proper operation. This can be done by adequately bypassing these inputs and/or keeping the impedance of these inputs at or below  $2k\Omega$ .



Figure 2. Ideal Transfer Characteristics

NE5037

#### TYPICAL PERFORMANCE CHARACTERISTICS



NE5037

#### AC TEST CIRCUITS AND WAVEFORMS





NE5037

#### APPLICATION

• 0 to 63°C Temperature Sensor

#### CIRCUIT DESCRIPTION

The temperature sensor of Figure 3 provides an input to Pin 3 of the NE5037 of 32mV/°C. This 32mV is the value of one LSB for the NE5037. The LM334 is a three-terminal temperature sensor and provides a current of  $1\mu A$  for each °Kelvin. The first section of the dual opmp is connected as a trans-impedance afplifier to convert the current from the LM334 to a voltage, which is amplified and inverted by the section amplifier. Note that the first amplifier requires different values of feedback resistance for °C and °F. The NE5512 was chosen for its low temperature coefficient of input bias current as excessive  $I_{OS}$  tempco would degrade temperature tracking.

To read temperature, conversion is started by sending a momentary low signal to Pin 7 of the NE5037. When Pin 10 of the NE5037 goes low, conversion is complete and a low is

applied to Pin 9 of the NE5037 to read data on Pins 11 through 16. Note that this temperature data is in straight binary format.

The controller can be a microprocessor in a temperature control application, or discrete circuitry in a simple temperature reporting application. A temperature reporting (digital thermometer) circuit is shown in Figure 3b. The NE5037 A/D converter is connected in a continuous conversion mode by connecting together Pins 7, 9, and 10. Should this pin be momentarily shorted to any relatively low impedance point, conversion will stop. Conversion will resume upon interruption and restoration of the power. These pins are also connected to the latch enable of a 6-bit latch because the data at the converter output is available for only a short time when the converter is in the continuous conversion mode. The (P)ROM) must have the correct code for converting the data from the NE5037 (used as address for the (P)ROMs) to the appropriate segment drive codes. Note that the circuit of Figure 3b shows a circuit which can be used to display either Fahrenheit or Centigrade temperatures.

The displayed output could easily be converted to degrees Fahrenheit (°F) by the controller of Figure 3a or through the (P)ROMs of Figure 3b. When doing this, a third (hundreds) digit (P)ROM and display will be needed for displaying temperatures above 99°F.

An inexpensive clock can be made from NAND gates or inverters, as shown in Figure 3c

#### CIRCUIT ADJUSTMENT

The circuit should be at a known ambient temperature for a few minutes before making adjustments.

- Adjust bias adjust potentiometer for the voltage indicated in the chart in Figure 3b.
- With the circuit (or sensor U3, if it is remotely located) at a known temperature for 2 to 3 minutes, adjust range control for a correct reading on the displays.

This should provide an accuracy of  $\pm\,3$  counts (3° F or C). Higher accuracy may require NE5037 reference voltage regulation.

## PCF8591 8-Bit A/D and D/A Converter

Objective Specification

#### **Linear Products**

#### DESCRIPTION

The PCF8591 is a single-chip, single-supply, low power 8-bit CMOS data acquisition device. It contains an 8-bit successive approximation analog to digital converter, a four channel analog multiplexer and a digital to analog converter. The four analog inputs can be programmed as two differential inputs or four single-ended inputs. PCF8591 has a serial I<sup>2</sup>C interface which allows for a maximum bus frequency of 100k bits per second.

#### **FEATURES**

- Single power supply
- Operating voltage 2.5V to 6V
- Low power consumption
- Serial I<sup>2</sup>C bus
- Four analog inputs programmable as two differential or four singleended
- On-chip sample-and-hold
- Auto-incremented channel selection
- 8-bit successive approximation A/D conversion
- Multiplying DAC with one analog output

#### **APPLICATIONS**

- Control systems
- Low power converter for remote data acquisition
- Automotive
- Audio and TV

#### **ORDERING INFORMATION**

| DESCRIPTION                 | TEMPERATURE RANGE | ORDER CODE |
|-----------------------------|-------------------|------------|
| 16-Pin Plastic DIP (SOT-38) | -40°C to 85°C     | PCF8591PN  |
| 16-Pin Plastic SO package   | -40°C to 85°C     | PCF8591TD  |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                            | PARAMETER                                  | RATING                       | UNIT |
|-----------------------------------|--------------------------------------------|------------------------------|------|
| V <sub>DD</sub>                   | Supply voltage range                       | -0.5 to +8.0                 | ٧    |
| Vi                                | Voltage on any pin                         | -0.5 to V <sub>DD</sub> +0.5 | ٧    |
| 1 <sub>t</sub>                    | Input current DC                           | 10                           | mA   |
| 10                                | Output current DC                          | 20                           | mA   |
| I <sub>DD</sub> , I <sub>SS</sub> | V <sub>DD</sub> or V <sub>SS</sub> current | 50                           | mA   |
| P <sub>TOT</sub>                  | Power dissipation per package              | 300                          | mW   |
| P <sub>D</sub>                    | Power dissipation per output               | 100                          | mW   |
| T <sub>STG</sub>                  | Storage temperature range                  | -65 to +150                  | °C   |
| TA                                | Operating ambient temperature range        | -40 to +85                   | °C   |

#### PIN CONFIGURATION



#### PCF8591

#### **BLOCK DIAGRAM**



PCF8591

#### **DC ELECTRICAL CHARACTERISTICS** $V_{DD} = 2.5V$ to 6V; $V_{SS} = 0V$ ; $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise specified.

|                   |                                                    |                                                              |                     | LIMITS             |                     |      |
|-------------------|----------------------------------------------------|--------------------------------------------------------------|---------------------|--------------------|---------------------|------|
| SYMBOL            | PARAMETER                                          | TEST CONDITIONS                                              | Min                 | Тур                | Max                 | UNIT |
| Supply            |                                                    |                                                              | <del> </del>        |                    |                     |      |
| V <sub>DD</sub>   | Supply voltage                                     | Operating                                                    | 2.5                 |                    | 6.0                 | ٧    |
| I <sub>DD0</sub>  | Supply current                                     | Standby $V_I = V_{SS}$ or $V_{DD}$ ; no load                 |                     |                    | 15                  | μΑ   |
| I <sub>DD1</sub>  | Supply current                                     | Operating A <sub>OUT</sub> off,<br>f <sub>SCL</sub> = 100kHz |                     | 125                | 250                 | μΑ   |
| I <sub>DD2</sub>  | Supply current                                     | A <sub>OUT</sub> active, f <sub>SCL</sub> = 100kHz           |                     | 0.45               | 1.0                 | mA   |
| V <sub>POR</sub>  | Power-on reset level <sup>1</sup>                  |                                                              | 0.8                 |                    | 2.0                 | ٧    |
| Digital inp       | uts/output SCL, SDA, A0, A1, A2                    |                                                              |                     |                    |                     |      |
| V <sub>IL</sub>   | Input voltage                                      | LOW                                                          | 0                   |                    | $0.3 \times V_{DD}$ | ٧    |
| V <sub>IH</sub>   | Input voltage                                      | HIGH                                                         | $0.7 \times V_{DD}$ | $0.7 	imes V_{DD}$ |                     | ٧    |
| It                | Input current                                      | Leakage V <sub>I</sub> = V <sub>SS</sub> to V <sub>DD</sub>  |                     |                    | 250                 | nA   |
| Cı                | Input capacitance                                  |                                                              |                     |                    | 5                   | рF   |
| ГОН               | SDA output current                                 | Leakage HIGH at V <sub>OH</sub> = V <sub>DD</sub>            |                     |                    | 250                 | nA   |
| l <sub>OL</sub>   | SDA output current                                 | LOW at V <sub>OL</sub> = 0.4V                                | 3.0                 |                    |                     | mA   |
| Reference         | voltage inputs V <sub>REF</sub> , A <sub>GND</sub> |                                                              |                     |                    |                     |      |
| V <sub>REF</sub>  | Voltage range                                      | Reference                                                    | V <sub>AGND</sub>   |                    | V <sub>DD</sub>     | ٧    |
| V <sub>AGND</sub> | Voltage range                                      | Analog ground                                                | V <sub>SS</sub>     |                    | V <sub>REF</sub>    | ٧    |
| i <sub>l</sub>    | Input current                                      | Leakage                                                      |                     |                    | 250                 | nA   |
| R <sub>REF</sub>  | Input resistance                                   | V <sub>REF</sub> to A <sub>GND</sub>                         |                     | 100                |                     | kΩ   |
| Oscillator        | OSC, EXT                                           |                                                              |                     |                    |                     |      |
| 1 <sub>1</sub>    | Input current                                      | Leakage                                                      |                     |                    | 250                 | nA   |
| fosc              | Oscillator frequency                               | 0.75                                                         |                     | 1.25               | MHz                 |      |

**D/A CHARACTERISTICS**  $V_{DD} = 5.0V; \ V_{SS} = 0V; \ V_{REF} = 5.0V; \ V_{AGND} = 0V; \ R_L = 10k\Omega; \ C_L = 100pF; \ T_A = -40^{\circ}C$  to +85°C, unless otherwise specified.

|                  | YMBOL PARAMETER TEST CONDITIONS |                                                        |                 | LIMITS |                     |          |  |
|------------------|---------------------------------|--------------------------------------------------------|-----------------|--------|---------------------|----------|--|
| SYMBOL           | PARAMETER                       | TEST CONDITIONS                                        | Min Typ         |        | Max                 | UNIT     |  |
| Analog ou        | tput                            |                                                        |                 |        |                     | <u> </u> |  |
| V <sub>OA</sub>  | Output voltage range            | No resistive load                                      | V <sub>SS</sub> |        | V <sub>DD</sub>     | V        |  |
| V <sub>OA</sub>  | Output voltage range            | $R_L = 10k\Omega$                                      | V <sub>SS</sub> |        | 0.9 V <sub>DD</sub> | ٧        |  |
| ILO              | Output current                  | Leakage A <sub>OUT</sub> disabled                      |                 |        | 250                 | nA       |  |
| Accuracy         |                                 |                                                        |                 |        |                     |          |  |
| OS <sub>e</sub>  | Offset error                    | T <sub>A</sub> = 25°C                                  |                 |        | 50                  | mV       |  |
| L <sub>e</sub>   | Linearity error                 |                                                        |                 |        | ± 1.5               | LSB      |  |
| G <sub>e</sub>   | Gain error                      | No resistive load                                      |                 |        | 1                   | %        |  |
| t <sub>DAC</sub> | Settling time                   | To ½LSB<br>full-scale step                             |                 |        | 90                  | μs       |  |
| f <sub>DAC</sub> | Conversion rate                 |                                                        |                 |        | 11.1                | kHz      |  |
| SNRR             | Supply noise rejection ratio    | At f = 100Hz;<br>V <sub>DD</sub> = 0.1V <sub>P-P</sub> |                 | 40     |                     | dB       |  |

December 1988 5-62

PCF8591

**A/D CHARACTERISTICS**  $V_{DD} = 5.0V; \ V_{REF} = 5.0V; \ V_{AGND} = 0V; \ R_{SOURCE} = 10k\Omega; \ T_A = -40^{\circ}C$  to +85°C, unless otherwise specified.

|                  | YMBOL PARAMETER TEST COND                             |                                                                           |                   | LIMITS   |                  |          |  |
|------------------|-------------------------------------------------------|---------------------------------------------------------------------------|-------------------|----------|------------------|----------|--|
| SYMBOL           | PARAMETER                                             | TEST CONDITIONS                                                           | Min               | Тур      | Max              | UNIT     |  |
| Analog inp       | outs                                                  |                                                                           |                   |          |                  |          |  |
| VIA              | Input voltage range                                   |                                                                           | V <sub>SS</sub>   |          | V <sub>DD</sub>  | V        |  |
| IIA              | Input current                                         | Leakage                                                                   |                   |          | 100              | nA       |  |
| CIA              | Input capacitance                                     |                                                                           |                   | 10       |                  | pF       |  |
| C <sub>ID</sub>  | Input capacitance                                     | Differential                                                              |                   | 10       |                  | pF       |  |
| V <sub>IS</sub>  | Single-ended voltage                                  | Measuring range                                                           | V <sub>AGND</sub> |          | V <sub>REF</sub> | ٧        |  |
| V <sub>ID</sub>  | Differential voltage                                  | Measuring range;<br>V <sub>FS</sub> = V <sub>REF</sub> -V <sub>AGND</sub> | -V <sub>FS</sub>  |          | +V <sub>FS</sub> | v        |  |
| Accuracy         |                                                       |                                                                           |                   |          | 4                |          |  |
| OS <sub>e</sub>  | Offset error                                          | T <sub>A</sub> = 25°C                                                     |                   |          | 20               | mV       |  |
| L <sub>e</sub>   | Linearity error                                       |                                                                           |                   |          | ± 1.5            | LSB      |  |
| Ge               | Gain error                                            |                                                                           |                   |          | 1                | %        |  |
| GS <sub>e</sub>  | Gain error                                            | Small-signal<br>ΔV <sub>IN</sub> = 16LSB                                  |                   |          | 5                | %        |  |
| CMRR<br>SNRR     | Common-mode rejection ratio<br>Supply noise rejection | At f = 100Hz;<br>V <sub>DDN</sub> = 0.1V <sub>P-P</sub>                   |                   | 60<br>40 |                  | dB<br>dB |  |
| t <sub>ADC</sub> | Conversion time                                       |                                                                           |                   |          | 90               | μs       |  |
| fADC             | Sampling/conversion rate                              |                                                                           |                   |          | 11.1             | kHz      |  |

#### NOTE:

#### FUNCTIONAL DESCRIPTION

#### Addressing

Each PCF8591 device in an I<sup>2</sup>C bus system is activated by sending a valid address to the device. The address consists of a fixed part and a programmable part. The programmable part must be set according to the address pins A0, A1 and A2. The address always has to be set as the first byte after the start condition in the I<sup>2</sup>C bus protocol. The last bit of the address byte is the read/write-bit which sets the direction of the following data transfer (see Figures 1 and 8).



#### **Control Byte**

The second byte sent to a PCF8591 device will be stored in its control register and is required to control the device function.

The upper nibble of the control register is used for enabling the analog output, and for programming the analog inputs as single-ended or differential inputs. The lower nibble

selects one of the analog input channels defined by the upper nibble (see Figure 2). If the auto-increment flag is set, the channel number is incremented automatically after each A/D conversion.

The selection of a non-existing input channel results in the highest available channel number being allocated. Therefore, if the autoincrement flag is set, the next selected channel will always be channel 0. After a power-on reset condition, all bits of the control register are reset to 0. The most significant bits of both nibbles are reserved for future functions and have to be set to 0. The D/A converter and the oscillator are disabled for power saving. The analog output is switched to a high impedance state.

<sup>1.</sup> The power-on reset circuit resets the  $I^2C$  bus logic when  $V_{DD}$  is less than  $V_{POR}$ .



#### PCF8591

#### D/A Conversion

The third byte sent to a PCF8591 device is stored in the DAC data register and is converted to the corresponding analog voltage using the on-chip D/A converter. This D/A converter consists of a resistor divider chain connected to the external reference voltage with 256 taps and selection switches. The tap decoder switches one of these taps to the DAC output line (see Figure 3).

The analog output voltage is buffered by an auto-zeroed unity gain amplifier. This buffer amplifier may be switched on or off by setting the analog output enable flag of the control register. In the active state the output voltage is held until a further data byte is sent.

The on-chip D/A converter is also used for successive approximation A/D conversion. In order to release the DAC for an A/D conversion cycle, the unity gain amplifier is equipped with a track-and-hold circuit. This circuit holds the output voltage while executing the A/D conversion.

The output voltage supplied to the analog output  $A_{OUT}$  is given by the formula shown in Figure 4. The waveforms of a D/A conversion sequence as shown in Figure 5.







#### A/D Conversion

The A/D converter makes use of the successive-approximation conversion technique. The on-chip D/A converter and a high gain comparator are used temporarily during an A/D conversion cycle.

An A/D conversion cycle is always started after sending a valid read mode address to a PCF8591 device. The A/D conversion cycle is triggered at the trailing edge of the ac-

knowledge clock pulse and is executed while transmitting the result of the previous conversion (see Figure 6).

Once a conversion cycle is triggered, an input voltage sample of the selected channel is stored on the chip and is converted to the corresponding 8-bit binary code. Samples picked up from differential inputs are converted to an 8-bit two's complement code (see Figure 7). The conversion result is stored in the ADC data register and awaits transmis-

sion. If the auto-increment flag is set, the next channel is selected.

The first byte transmitted in a read cycle contains the conversion result code of the previous read cycle. After a power-on reset condition, the first byte read is a hexadecimal 80. The protocol of an I<sup>2</sup>C bus read cycle is shown in Figure 8.

The maximum A/D conversion rate is given by the actual speed of the I<sup>2</sup>C bus.





PCF8591

#### Reference Voltage

For the D/A and A/D conversion either a stable external voltage reference or the supply voltage has to be applied to the resistor divider chain (pins  $V_{REF}$  and  $A_{GND}$ ). The  $A_{GND}$  pin has to be connected to the system analog ground and may have a DC offset with reference to  $V_{SS}$ .

A low frequency may be applied to the  $V_{REF}$  and  $A_{SND}$  pins. This allows the use of the D/A converter as a one-quadrant multiplier (see Figure 4).

The A/D converter may also be used as a one- or two-quadrant analog divider. The

analog input voltage is divided by the reference voltage. The result is converted to a binary code. In this application the user has to keep the reference voltage stable during the conversion cycle.

#### Oscillator

An on-chip oscillator generates the clock signal required for the A/D conversion cycle and for refreshing the auto-zeroed buffer amplifier. When using this oscillator, the OSC pin the oscillator frequency is available.

If the  $EXT_{TEST}$  pin is connected to  $V_{DD}$ , the oscillator output OSC is switched to a high

impedance state, allowing the user to feed an external clock signal to OSC.

#### **Bus Protocol**

After a start condition, a valid hardware address has to be sent to a PCF8591 device. The read/write bit defines the direction of the following single or multiple byte data transfer. For the format and the timing of the start condition (S), the stop condition (P) and the acknowledge bit (A) refer to the I<sup>2</sup>C bus characteristics. In the write mode, a data transfer is terminated by sending either a stop condition or the start condition of the next data transfer.



PCF8591

## CHARACTERISTICS OF THE I<sup>2</sup>C BUS

The I<sup>2</sup>C bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy.

#### Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal.

#### Start and Stop Conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH, is defined as the start condition (S). A LOW-to-HIGH transition of the data line, while the clock is HIGH, is defined as the stop condition (P).

#### **System Configuration**

A device generating a message is a "transmitter", a device receiving a message is the "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".







PCF8591

#### Acknowledge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each data byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master also generates an extra

acknowledge-related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also, a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA

line is stable LOW during the HIGH period of the acknowledge-related clock pulse. A master receiver must signal an end-of-data to the transmitter by *not* generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition.



#### **Timing Specifications**

All the timing values are valid within the operating supply voltage and ambient tem-

perature range and refer to  $V_{IL}$  and  $V_{IH}$  with an input voltage swing of  $V_{SS}$  to  $V_{DD}$ .

|                                       |                              |     | LIMITS |     |      |
|---------------------------------------|------------------------------|-----|--------|-----|------|
| SYMBOL                                | PARAMETER                    | Min | Тур    | Max | UNIT |
| f <sub>SCL</sub>                      | SCL clock frequency          |     |        | 100 | kHz  |
| t <sub>SW</sub>                       | Tolerable spike width on bus |     |        | 100 | ns   |
| t <sub>BUF</sub>                      | Bus free time                | 4.0 |        |     | μs   |
| t <sub>SU</sub> ,<br>t <sub>STA</sub> | Start condition setup time   | 4.0 |        |     | μs   |
| t <sub>HD</sub> ,<br>t <sub>STA</sub> | Start condition hold time    | 4.7 |        |     | μs   |
| t <sub>LOW</sub>                      | SCL LOW time                 | 4.7 |        |     | μs   |
| t <sub>HIGH</sub>                     | SCL HIGH time                | 4.0 |        |     | μs   |
| t <sub>R</sub>                        | SCL and SDA rise time        |     |        | 1.0 | μs   |
| t <sub>F</sub>                        | SCL and SDA fall time        |     |        | 0.3 | μs   |
| t <sub>SU</sub> ,<br>t <sub>DAT</sub> | Data setup time              | 250 |        |     | ns   |
| t <sub>HD</sub> ,<br>t <sub>DAT</sub> | Data hold time               | 0   |        |     | ns   |
| t <sub>VD</sub> ,<br>t <sub>DAT</sub> | SCL LOW to data out valid    |     |        | 3.4 | μs   |
| tsu,<br>tsto                          | Stop condition setup time    | 4.0 |        |     | μs   |

#### PCF8591

#### **APPLICATION INFORMATION**

Inputs must be connected to  $V_{SS}$  or  $V_{DD}$  when not in use. Analog inputs may also be connected to  $V_{GND}$  or  $V_{REF}$ .

In order to prevent excessive ground and supply noise, and to minimize cross-talk of the digital-to-analog signal paths, the user has to design the printed circuit board layout very carefully. Supply lines common to a

PCF8591 device and noisy digital circuits and ground loops should be avoided. Decoupling capacitors (  $> 10 \mu F$ ) are recommended for power supply and reference voltage inputs.





#### PCF8591

#### TYPICAL PERFORMANCE CHARACTERISTICS





Operating Current vs. Supply Voltage (Analog Output Disabled)

Output Impedance near Negative Power Rail





**NOTES:** The x-axis represents the hex input-code equivalent of the output voltage.  $V_{DD} = V_{REF} = 5.12V$  and  $V_{SS} = V_{AGND}$ 

Output Impedance of Analog Ouput Buffer Near Power Rails

## PNA7509 7-Bit Analog-to-Digital Converter

Preliminary Specification

#### **Linear Products**

#### DESCRIPTION

The PNA7509 is a monolithic NMOS 7-bit analog-to-digital converter designed for video applications. The device converts the analog input signal into 7-bit binary coded digital words at a sampling rate of 22MHz.

The circuit comprises 129 comparators, a reference resistor chain, combining logic, transcoder stages, and TTL output buffers which are positive edge-triggered and can be switched into 3-State mode. The digital output is selectable in two's complement or binary coding.

The use of separate outputs for overflow and underflow detection facilitates full-scale driving.

#### **FEATURES**

- 7-bit resolution
- 22MHz clock frequency
- No external sample and hold required
- High input impedance
- Binary or two's complement 3-State TTL outputs
- Overflow and underflow 3-State TTL outputs
- Low reference current (250μA typ.)
- Positive supply voltages (+5V, +10V)
- Low power consumption (400mW typ.)
- Available in SO package

#### **BLOCK DIAGRAM**



#### PIN CONFIGURATION

D, N Packages



#### **APPLICATIONS**

- High-speed A/D conversion
- Video signal digitizing
- · Radar pulse analysis
- High energy physics research
- Transient signal analysis

#### E

#### 7-Bit Analog-to-Digital Converter

PNA7509

#### **ORDERING INFORMATION**

| DESCRIPTION                   | TEMPERATURE RANGE | ORDER CODE |
|-------------------------------|-------------------|------------|
| 24-Pin Plastic DIP (SOT-101A) | 0 to +70°C        | PNA7509N   |
| 24-Pin Plastic SO (SOT-101)   | 0 to +70°C        | PNA7509D   |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                             | RATING      | UNIT |
|------------------|---------------------------------------|-------------|------|
| V <sub>DD</sub>  | Supply voltage range (Pins 3, 12, 23) | 7           | V    |
| V <sub>DD</sub>  | Supply voltage range (Pin 24)         | 12          | ٧    |
| V <sub>IN</sub>  | Input voltage range                   | 7           | ٧    |
| lout             | Output current                        | 5           | mA   |
| P <sub>D</sub>   | Power dissipation                     | 1           | w    |
| T <sub>STG</sub> | Storage temperature range             | -65 to +150 | °C   |
| TA               | Operating ambient temperature range   | 0 to +70    | °C   |

DC ELECTRICAL CHARACTERISTICS  $V_{DD} = V_{3, 12, 23-13} = 4.5$  to 5.5V;  $V_{DD} = V_{24-2} = 9.5$  to 10.5V;  $C_{BB} = 100$ nF;  $T_A = 0$  to +70°C, unless otherwise specified.

| SYMBOL PARAMETER                                      |                                                                                      |             | LIMITS     | _        | UNIT                                              |
|-------------------------------------------------------|--------------------------------------------------------------------------------------|-------------|------------|----------|---------------------------------------------------|
| STWIDOL                                               | PANAMETER                                                                            | Min         | Max        | UNII     |                                                   |
| Supply                                                |                                                                                      |             |            |          |                                                   |
| V <sub>DD</sub>                                       | Supply voltage (Pins 3, 12, 23)                                                      | 4.5         |            | 5.5      | V                                                 |
| V <sub>DD</sub>                                       | Supply voltage (Pin 24)                                                              | 9.5         |            | 10.5     | V                                                 |
| loo                                                   | Supply current (Pins 3, 12, 23)                                                      |             | 51         | 85       | mA                                                |
| IDD                                                   | Supply current (Pin 24)                                                              |             | 11         | 18       | mA                                                |
| Reference v                                           | oltages                                                                              | *           |            |          |                                                   |
| V <sub>REFL</sub>                                     | Reference voltage Low (Pin 20)                                                       | 2.4         | 2.5        | 2.6      | V                                                 |
| V <sub>REFH</sub>                                     | Reference voltage High (Pin 4)                                                       | 5.0         | 5.1        | 5.2      | V                                                 |
| REF                                                   | Reference current                                                                    | 150         |            | 450      | μΑ                                                |
| Inputs                                                |                                                                                      |             |            |          |                                                   |
|                                                       | Clock input (Pin 14)                                                                 |             |            |          |                                                   |
| V <sub>IL</sub>                                       | Input voltage Low                                                                    | -0.3        | ŀ          | 0.8      | V                                                 |
| V <sub>IH</sub>                                       | Input voltage High                                                                   | 3.0         | ŀ          | 5.5      | V                                                 |
| .,                                                    | Digital input levels (Pins 5, 18, 21)*                                               |             | 1          |          |                                                   |
| V <sub>IL</sub>                                       | Input voltage Low                                                                    | 0           |            | 0.8      | V                                                 |
| V <sub>IH</sub>                                       | Input voltage High                                                                   | 2.0         |            | 5.5      | V                                                 |
|                                                       | Input current<br>at $V_5 = 0V$ ; $V_{13} = GND$                                      | 15          |            | 70       |                                                   |
| -l <sub>5</sub>                                       |                                                                                      | 15<br>15    |            | 70<br>70 | μA<br>μA                                          |
| I <sub>18</sub>                                       | at V <sub>18</sub> = 5V; V <sub>13</sub> = GND                                       | 15          |            | 10       | μΑ                                                |
| -l <sub>21</sub>                                      | Input leakage current<br>at V <sub>21</sub> = 0V; V <sub>13</sub> = GND              | 25          |            | 120      | μΑ                                                |
|                                                       |                                                                                      | 25          |            | 10       | +                                                 |
| lu                                                    | Input leakage current (except Pins 5, 18, 21)                                        |             |            | 10       | μA                                                |
|                                                       | Analog Input levels (Pin 1)<br>at V <sub>REFL</sub> = 2.5V; V <sub>REFH</sub> = 5.1V |             |            | 1        |                                                   |
|                                                       |                                                                                      |             |            |          | <del>                                      </del> |
| V <sub>IN P-P</sub>                                   | Input voltage amplitude (peak-to-peak value)                                         |             | 2.6        | 1        | V                                                 |
| VIN                                                   | Input voltage (underflow)                                                            |             | 2.5<br>5.1 | 1        | V                                                 |
| V <sub>IN</sub><br>V <sub>I</sub> — V <sub>REFL</sub> | Input voltage (overflow)                                                             |             | 10         | 1        | mV                                                |
|                                                       | Offset input voltage (underflow) Offset input voltage (overflow)                     |             | -10        |          | mV<br>mV                                          |
| V <sub>I</sub> — V <sub>REFH</sub>                    |                                                                                      |             | -10        |          | +                                                 |
| C <sub>1, 2</sub>                                     | Input capacitance                                                                    |             | <u> </u>   | 60       | pF                                                |
| Outputs                                               | T                                                                                    | <del></del> |            |          |                                                   |
|                                                       | Digital voltage outputs                                                              |             | [          | 1        |                                                   |
|                                                       | (Pins 6 to 11 and 15 to 17)                                                          |             | 1          | 1        |                                                   |
| .,                                                    | Output voltage Low                                                                   |             | 1          |          | ١.,.                                              |
| V <sub>OL</sub>                                       | at $I_0 = 2mA$                                                                       | 0           | 1          | -0.4     | V                                                 |
| M                                                     | Output voltage High                                                                  | 0.4         |            | 5.5      | V                                                 |
| V <sub>OH</sub>                                       | at -I <sub>O</sub> = 0.5mA                                                           | 2.4         |            | 5.5      | v                                                 |

<sup>\*</sup>When Pin 5 is Low, binary coding is selected.
When Pin 5 is High, two's complement is selected.
If Pins 5, 18 and 21 are open-circuit, Pins 5, 21 are High and Pin 18 is Low.
For output coding, see Table 1; for mode selection, see Table 2.

PNA7509

AC ELECTRICAL CHARACTERISTICS  $V_{DD} = V_{3, 12, 23-13} = 4.5$  to 5.5V;  $V_{DD} = V_{24-2} = 9.5$  to 10.5V;  $V_{REFL} = 2.5V$ ;  $V_{REFH} = 5.1V$ ;  $f_{CLK} = 22MHz$ ;  $C_{BB} = 100nF$ ;  $T_A = 0$  to  $+70^{\circ}C$ , unless otherwise specified.

| CVMDOL                                                    | DADAMETER                                                                                                      |               | LIMITS         |                 |                 |  |
|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------|----------------|-----------------|-----------------|--|
| SYMBOL                                                    | PARAMETER                                                                                                      | Min           | Тур            | Max             | UNIT            |  |
| Timing (see a                                             | lso Figure 1)                                                                                                  |               |                |                 |                 |  |
| f <sub>CLK</sub><br>t <sub>LOW</sub><br>t <sub>HIGH</sub> | Clock input (Pin 14) clock frequency clock cycle time Low clock cycle time High                                | 1<br>20<br>20 | 25             | 22              | MHz<br>ns<br>ns |  |
| t <sub>A</sub>                                            | Input rise and fall times <sup>1</sup> rise time fall time                                                     |               |                | 3<br>3          | ns<br>ns        |  |
| BW<br>dG                                                  | Analog input <sup>1</sup> Bandwidth ( – 3 dB) Differential gain                                                | 11            | 20             |                 | MHz             |  |
| dp                                                        | at $f_1 = $ $\stackrel{\checkmark}{=} 4.5 MHz^2$<br>Differential phase                                         |               | ± 3            | ± 5             | %               |  |
| PE                                                        | at $f_1 = \leq 4.5 \text{MHz}^2$ Phase error  at $f_1 = \leq 4.5 \text{MHz}^3$                                 |               | ± 1            | ± 2.5<br>± 12   | deg             |  |
| S/N                                                       | Signal-to-noise ratio (non-harmonic noise) Peak error Harmonics (full-scale)                                   |               | -40            | -36<br>3        | dB<br>LSB       |  |
| f <sub>0</sub><br>f <sub>2, 3</sub><br>f <sub>4-7</sub>   | Fundamental  2nd and 3rd harmonics  4th +5th +6th +7th harmonics                                               |               | -31<br>-39     | 0<br>-28<br>-35 | dB<br>dB<br>dB  |  |
| t <sub>HOLD</sub>                                         | Digital outputs <sup>2, 4</sup> Output hold time Output delay time $C_L = 15pF$ Output delay time $C_L = 50pF$ | 6             | 3              | 38<br>48        | ns<br>ns<br>ns  |  |
| t <sub>DT</sub>                                           | Internal delay  3-State delay time (see Figure 2)                                                              |               | 3              | 25              | clocks          |  |
| C <sub>OL</sub>                                           | Capacitive output load  Transfer function  Non-linearity at f <sub>i</sub> = 1.1kHz                            | 0             |                | 15              | pF              |  |
| INL<br>DNL                                                | integral<br>differential                                                                                       |               | ± 1/4<br>± 1/3 | ± ½<br>± ½      | LSB<br>LSB      |  |

#### NOTES:

<sup>1.</sup> Clock input rise and fall times are at the maximum clock frequency (10% and 90% levels).

<sup>2.</sup> Low frequency sine wave (peak-to-peak value of the analog input voltage at  $V_{IN} = 1.8V$ ) amplitude modulated with a sine wave voltage ( $V_{IN} = 0.7V$ ) at  $f_I = 5MHz$ .

<sup>3.</sup> Sine wave voltage with increasing amplitude at  $f_1 = 5MHz$  (minimum amplitude  $V_{1N} = 0.25V$ ; maximum amplitude  $V_{1N} = 2.5V$ ).

<sup>4.</sup> The timing values of the digital output Pins 6 to 11 and 15 to 17 are measured with the clock input reference level at 1.5V.

#### PNA7509

Table 1. Output Coding (V<sub>REFL</sub> = 2.5V; V<sub>REFH</sub> = 5.1V)

| STEP      | V <sub>1, 2</sub><br>(Typ) | UNFL | OVFL |   | В | BI<br>lit ( | NA<br>6 – 1 |   | 0 |   |   |   | T'<br>OMF |   | ME |   |   |
|-----------|----------------------------|------|------|---|---|-------------|-------------|---|---|---|---|---|-----------|---|----|---|---|
| Underflow | < 2.51                     | 1    | 0    | 0 | 0 | 0           | 0           | 0 | 0 | 0 | 1 | 0 | 0         | 0 | 0  | 0 | 0 |
| 0         | 2.51                       | 0    | 0    | 0 | 0 | 0           | 0           | 0 | 0 | 0 | 1 | 0 | 0         | 0 | 0  | 0 | 0 |
| 1 1       | 2.53                       | 0    | 0    | 0 | 0 | 0           | 0           | 0 | 0 | 1 | 1 | 0 | 0         | 0 | 0  | 0 | 1 |
|           | •                          |      | •    |   | • | ٠           | ٠           | ٠ | ٠ | ٠ |   | ٠ | ٠         | ٠ | ٠  | • | • |
|           |                            |      | •    |   | • | ٠           | •           | • | ٠ | ٠ |   | ٠ | ٠         | • | ٠  | • | • |
|           | •                          | •    | •    |   | • | ٠           | •           | ٠ | ٠ | ٠ |   | ٠ | ٠         | ٠ | ٠  | • | • |
| 126       | 5.03                       | 0    | 0    | 1 | 1 | 1           | 1           | 1 | 1 | 0 | 0 | 1 | 1         | 1 | 1  | 1 | 0 |
| 127       | 5.05                       | 0    | 0    | 1 | 1 | 1           | 1           | 1 | 1 | 1 | 0 | 1 | 1         | 1 | 1  | 1 | 1 |
| Overflow  | ≥ 5.07                     | 0    | 1    | 1 | 1 | 1           | 1           | 1 | 1 | 1 | 0 | 1 | 1         | 1 | 1  | 1 | 1 |

Table 2. Mode Selection

| CE1 | CE2 | BIT 0<br>to BIT 6  | UNFL, OVFL         |
|-----|-----|--------------------|--------------------|
| X   | 0   | High-<br>impedance | High-<br>impedance |
| 0   | 1   | Active             | Active             |
| 1   | 1   | High-<br>impedance | Active             |





5-76

PNA7509

#### APPLICATION INFORMATION

The minimum and maximum values provided in the data sheet are guaranteed over the whole voltage and temperature range. This note gives additional information to the data sheet where the typical values indicate the behavior under nominal conditions;  $V_{DD5} = 5V$ ,  $V_{DD10} = 10V$ 

| SYMBOL                             | PARAMETER                                                                                                                                               | TYP            | UNIT       |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| I <sub>DD5</sub>                   | Supply current (Pins 3, 12, 23)                                                                                                                         | 51             | mA         |
| I <sub>DD10</sub>                  | Supply current (Pin 24)                                                                                                                                 | 11             | mA         |
| f <sub>CLK</sub>                   | Maximum clock frequency                                                                                                                                 | 25             | MHz        |
| В                                  | Bandwidth (-3dB)                                                                                                                                        | 20             | MHz        |
| PD                                 | Total power dissipation                                                                                                                                 | 365            | mW         |
|                                    | Peak error (non-harmonic noise)                                                                                                                         | 1.5            | LSB        |
| f <sub>2, 3</sub> f <sub>4-7</sub> | Suppression of harmonics<br>sum of:<br>f <sub>2nd</sub> + f <sub>3rd</sub><br>f <sub>4th</sub> + f <sub>5th</sub> + f <sub>6th</sub> + f <sub>7th</sub> | 31<br>39       | dB<br>dB   |
| INL<br>DNL                         | Non-linearity<br>integral<br>differential                                                                                                               | ± 1/4<br>± 1/3 | LSB<br>LSB |
| D <sub>G</sub>                     | Differential gain                                                                                                                                       | ± 3            | %          |
| D <sub>P</sub>                     | Differential phase                                                                                                                                      | ± 1            | %          |
| Pe                                 | Large-signal phase error                                                                                                                                | 10             | deg        |
| S/N                                | Signal-to-noise ratio (non-harmonic noise)                                                                                                              | -40            | dB         |

#### NOTE:

#### Application Recommendation

 Spikes at the 10V supply input have to be avoided (e.g., overshoots during switching). Even a spike duration of less than 1µs can destroy the device.

#### Test Philosophy

Figure 3 is a block diagram showing analogto-digital testing with a phase-locked signal source. The signal generator provides a SMHz sine wave for the device under test (except for the linearity test). The 22MHz clock input is provided by the clock generator. The phase relationship between signal and clock generator is shifted by 100ps each signal period to provide an effective clock rate of 10GHz for analysis.

Most calculations are carried out in the spectral domain using Fast Fourier Transformation (FFT) and the inverse FFT to return to time domain

The successive processing completes the specific measurement (Figures 4, 5, 6, and 7).

The non-linearities of the converter, integral (INL) and differential (DNL), are measured

using a low frequency ramp signal. Within a general uncertain range of conversion between two steps, the output signal of the converter randomly switches.

After low-pass filtering, the different step width is used for calculating the line of least squares to obtain integral non-linearity.

To calculate differential non-linearity, a counter is used to count the frequency of each step. A histogram is calculated from the counter result to provide the basis for further computation (Figure 6).

<sup>1.</sup> Typical values are measured on sample base.













# AN108 An Amplifying, Level-Shifting Interface for the PNA7509 Video A/D Converter

Application Note

#### **Linear Products**

The NE5539 is well-suited for use as a levelshifting amplifier at the input of the PNA7509 video speed analog-to-digital converter. Designing this circuit is straightforward and relatively simple.

The first step is to determine the gain that is required. Since the PNA7509 requires a maximum input of 5.0  $V_{DC}$  and a minimum input of 2.5 $V_{DC}$  the required amplifier gain is

$$A_V = \frac{5.0 - 2.5}{V_{MAX} - V_{MIN}} = \frac{2.5}{V_{MAX} - V_{MIN}}$$

where  $V_{MAX}$  is the maximum level of the amplifier input signal, and  $V_{MIN}$  is the minimum level of the amplifier input signal.

This gain must be greater than unity as the gain of a non-inverting amplifier such as this is

$$A_V = 1 + (R_E/R_I).$$

The ratio of R<sub>F</sub> to R<sub>I</sub> is then

$$R_F/R_I = A_V - 1$$
.

The task is now to select  $R_F$  and  $R_I$ . These resistors should be low enough to swamp out the effects of any stray capacitance. If  $R_I$  is arbitrarily chosen,  $R_F$  is found to be

$$R_F = \frac{1.5 R_I}{V_{MAX} - V_{MIR}}$$

The required offset voltage,  $V_0$ , is then found to be

$$V_O = V_{MAX} - [(5 - V_{MAX}) (R_I/R_F)].$$

Because the NE5539 input cannot be driven closer to its negative supply than about 4.7V, that negative supply must be -4.7V or more negative in order to accommodate an input signal whose minimum potential is 0V. The NE5539 output must never come any closer to the supply rail than about 5.5V, and the maximum output required to drive the PNA7509 is 5V, so the positive supply must be at least 5 + 5.5V, or 10.5V. If we use standard power supply potentials of +12V and -5V, this would satisfy these requirements, except we must insure that the negative supply is at least as negative as -4.7V. Tests have been conducted that indicate satisfactory operation with the positive supply between 10.5V and 13.5V, and the negative supply between -4.7V and -5.7V. Furthermore, because the NE5539 is sensitive to unbalance in the supplies, it is necessary to insure that its Pin 7 potential is close to halfway between the positive and the negative supply. Two resistors and an op amp driving Pin 7 nicely provide this balance. Another op amp is used to set the offset voltage.

The three diodes are used to drop the 12V supply to 10V for the PNA7509. If available and desired, a separate 10V supply could be used without the diodes.

Other components are shown for the convenience of the user. The potentiometer at Pin 5 of the NE5514 is used to adjust Vo. The potentiometer at Pin 12 of the NE5514 sets the voltage at the low end of the PNA7509 reference ladder, so is a zero-scale adjustment. The potentiometer at Pin 3 of the NE5514 sets the high end voltage on the PNA7509 reference ladder and is, effectively, a full-scale adjustment. It is also possible to use a signal divider at the NE5539 input for full-scale adjustment. RF can also be made variable to provide full-scale adjustment. Care should be exercised, however, when introducing potentiometers into feedback loops or into high-frequency signal paths.

The NE5514 was chosen for its low input offset voltage temperature coefficient.



## TDA1534 14-Bit Analog-to-Digital Converter

Preliminary Specification

#### **Linear Products**

#### DESCRIPTION

The TDA1534 is a complete monolithic 14-bit analog-to-digital converter (ADC) which uses the successive approximation conversion technique and includes a 14-bit DAC, SAR, comparator, reference source, and clock on the chip. The digital functions are implemented with ECL logic with TTL level shifters interfacing with the device pins.

#### **FEATURES**

- ½ LSB linearity over temperature
- 1/4 LSB linearity at 25°C
- Accepts unipolar or bipolar signals
- TTL compatible logic lines
- Internal clock
- Internal reference
- High signal-to-noise ratio (84dB typ)

#### **APPLICATIONS**

- Automotive
- Digital audio
- Digital signal processing
- Instrumentation
- Medical electronics
- Industrial

#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |  |  |
|--------------------|-------------------|------------|--|--|
| Plastic 28-Pin DIP | -20°C to +70°C    | TDA1534N   |  |  |

#### **BLOCK DIAGRAM**



#### PIN CONFIGURATION



**TDA1534** 

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                           | RATING      | UNIT |  |
|------------------|-------------------------------------|-------------|------|--|
| V <sub>+</sub>   | Positive supply voltage (Pin 5)     | 7           | ٧    |  |
| V <sub>1</sub> - | Negative supply voltage (Pin 6)     | -7          | ٧    |  |
| V <sub>2</sub> - | Negative supply voltage (Pin 6)     | -20         | ٧    |  |
| T <sub>STG</sub> | Storage temperature range           | -55 to +150 | °C   |  |
| TA               | Operating ambient temperature range | -20 to +70  | °C   |  |
| P <sub>D</sub>   | Power dissipation (25°C)            | 3.5         | W    |  |

#### DC ELECTRICAL CHARACTERISTICS V+ = 5V, $V_1$ - = -5V, $V_2$ - = -17V, $T_A$ = +25°C, unless otherwise specified.

| SYMBOL             |                                        | TEOT COMPLETIONS           |       |                |      |                      |  |
|--------------------|----------------------------------------|----------------------------|-------|----------------|------|----------------------|--|
|                    | PARAMETER                              | TEST CONDITIONS            | Min   | Тур            | Max  | UNIT                 |  |
|                    | Resolution                             |                            |       | 14             |      | bits                 |  |
| $\epsilon_{L}$     | Linearity                              | -20°C to +70°C             |       | ± 1/4<br>± 1/2 |      | LSB<br>LSB           |  |
| I <sub>FS</sub>    | Full-scale analog input current        | Pin 23 shorted to ground   | 3.8   | 4.0            | 4.2  | mA                   |  |
| TCA                | Tempco of analog input current         | Pin 23 shorted to ground   |       | ± 30           |      | ppm/°C               |  |
| Vo                 | Zero-scale offset voltage              | Pin 23 shorted to ground   | 10    | 2 0            | 30   | mV                   |  |
| TC <sub>VO</sub>   | Tempco of zero-scale offset voltage    | 0 to 50°C, Pin 23 grounded |       | 80             |      | μV/°C                |  |
| los                | Zero-scale offset current              | Pin 23 shorted to ground   |       | 500            |      | nA                   |  |
| TC <sub>IO</sub>   | Tempco of input offset current         | Pin 23 shorted to ground   |       | 1.5            |      | nA/°C                |  |
| I <sub>BO</sub>    | Offset binary current                  |                            | 0.45  | 0.50           | 0.55 | IFS                  |  |
| TC <sub>IBO</sub>  | Tempco of offset binary current        |                            |       | 30             |      | 10 <sup>-6</sup> /°C |  |
| I <sub>IL</sub>    | Start conversion input current (Pin 1) | V <sub>IL</sub> < 0.8V     |       |                | -1.6 | mA                   |  |
| I <sub>IH</sub>    | Start conversion input current (Pin 1) | V <sub>IL</sub> > 2.0V     |       |                | 40   | μΑ                   |  |
| loL                | Output low current (Pins 2, 3, 4)      | V <sub>OL</sub> < 0.6V     | 6.4   | 16             |      | mA                   |  |
| Гон                | Output high current (Pins 2, 3, 4)     | V <sub>OH</sub> > 2.4V     | 160   | 400            |      | μΑ                   |  |
| S/N                | Signal-to-noise ratio <sup>1</sup>     |                            | 80    | 84             |      | dB                   |  |
| V+                 | Positive supply voltage (Pin 5)        |                            | 4     | 5              | 6    | V                    |  |
| V <sub>1</sub> -   | Negative supply voltage (Pin 6)        |                            |       | -5             |      | V                    |  |
| V <sub>2</sub> -   | Negative supply voltage (Pin 9)        |                            | -16.5 | -17            | -18  | V                    |  |
| Icc+               | Positive supply current                |                            |       | 30             | 40   | mA                   |  |
| Icc-1              | Negative supply current                |                            |       | -37            | -45  | mA                   |  |
| I <sub>CC</sub> -2 | Negative supply current                |                            |       | -10            | -13  | mA                   |  |
| P <sub>D</sub>     | Power dissipation                      |                            |       | 500            |      | mW                   |  |

TDA1534

#### AC ELECTRICAL CHARACTERISTICS V+ = 5V, $V_1$ - = -5V, $V_2$ - = -17V, $T_A$ = +25°C, unless otherwise specified.

| SYMBOL            |                              | TEST COURTIONS                                 |     |             |  |      |
|-------------------|------------------------------|------------------------------------------------|-----|-------------|--|------|
|                   | PARAMETER                    | TEST CONDITIONS                                | Min | Min Typ Max |  | UNIT |
| t <sub>CONV</sub> | Conversion time              | Clock capacitor = 220pF<br>Pins 26 - 27 (± 1%) |     | 8.5         |  |      |
| t <sub>SC</sub>   | Start conversion pulse width | (Pin 1)                                        | 0.2 |             |  | μs   |
| t <sub>SD</sub>   | STATUS out delay time        | (Pin 2)                                        |     | 60          |  | ns   |
| t <sub>DS</sub>   | DATA setup time              | (Pin 3)                                        |     | 25          |  | ns   |
| t <sub>DSH</sub>  | DATA STROBE pulse duration   | (Pin 4)                                        |     | 125         |  | ns   |

#### NOTES

Signal-to-noise ratio within 10Hz and 20kHz bandwidth of a 1kHz full-scale sinewave, generated at a sample rate of 44kHz.

#### **POWER DERATING CURVE**



#### SWITCHING TIME WAVEFORMS



TDA1534

## FUNCTIONAL OPERATION AND USE

The TDA1534 Analog-to-Digital Converter (ADC) incorporates a 14-bit Digital-to-Analog Converter (DAC) that is functionally equivalent to the TDA1540 14-bit DAC. This DAC uses a unique **Dynamic Element Matching** scheme (Electronic Components and Applications, Vol. 2, No. 4, August 1980, by R.J. v. d. Plassche; IEEE Journal of Solid State Circuits, Vol. SC14, June 1979, pp. 552-556, by R.J. v. d. Plassche and D. Goedhardt) that insures 14-bit accuracy.

The Dynamic Element Matching technique requires an oscillator for current switching. In the TDA1534, the frequency of this oscillator is determined by the value of a capacitor between Pins 7 and 8. With the suggested 820pF capacitor, the internal clock frequency is about 160kHz. The capacitor value vs. oscillator frequency is a linear relationship. The conversion speed bears no relationship to this switching frequency because the switched currents are filtered and are simply DC values on the chip. The value of the ten filter capacitors is not particularly critical; –30% to +100% tolerance being allowed.

The acceptable frequency range for the Dynamic Element Marching oscillator is 150kHz to 250kHz. The minimum value arises from the fact that the divide-by-four action of the Dynamic Element Matching operation makes too low a frequency fall into the audio passband. The maximum value is needed because at high frequencies the oscillator litter becomes too great a part of the clock period and causes inaccuracy in the Dynamic Element Matching current division and a loss of accuracy. It is suggested that the oscillator frequency be chosen so that it is close to the 150kHz minimum to keep the jitter from approaching ½ clock period. This would provide greatest accuracy.

The Dynamic Element Matching scheme takes each bit current and divides it in four. Two of these currents are combined to produce the current of the next lower bit. To insure that this current is half of its next higher bit, the two currents that are summed are sequenced in a predetermined pattern. For example, if the currents A, B, C, and D, we might first combine currents A and C, then A and D, then B and D, then A and B, etc., to allow for any small differences between individual currents, making the average current exactly half that of the next higher bit. In this way, high accuracy is obtained with high yield and relatively low cost. The disadvantage here is the requirement for the ten filter (decoupling) capacitors and the relatively large negative supply of 17V (use of 18V is quite permissible).



Figure 1. An Example of a Dual Current Source That may be Used to Drive the Oscillator Pins When an External Oscillator is Required. Note That Timing and the Number of Clock Cycles are Very Important for Proper Operation

The Reference Source is a temperaturecorrected bandgap type. The  $162\Omega$  resistor at Pin 19 trims the bandgap PTC (positive temperature coefficient), while the  $1200\Omega$  resistor at Pin 20 is used to temperature-correct the reference with an NTC (negative temperature coefficient) that essentially cancels out the effect of the PTC, yielding a reference voltage that is constant over temperature. The 3.3nF ( $0.003\mu F$ ) capacitor at Pin 18 is used for stabilizing the reference and offers a little noise filtering. It should be noted, however, that it is not reasonable to increase this capacitor to achieve additional noise filtering as its primary function is for circuit stabilization and the 3.3nF value is needed for this.

The Clock Oscillator with timing capacitor at Pins 26 and 27 is the A/D clock, which operates at about 3.5MHz with a 220pF capacitor between these two pins. The relationship between oscillator frequency and capacitance is linear, but a higher frequency (lower capacitance) will cause a loss of converter accuracy. A lower frequency (higher capacitance) will cause the conversion time to increase, although this will not result in an accuracy improvement. These pins can be driven in a complementary manner with two identical current sources if it is desired to use an external clock. See Figure 1 for a possible circuit to use with external clock drive. It is important that the Start Conversion signal begin within 10 µs of the center of the time that the clock is at a logic low, that the clock have a 50% duty cycle, and that exactly 30 clock cycles occur during each conversion cycle. The converter requires 30 clock cycles for one conversion, yielding an  $8.5\mu s$  conversion time at 3.5MHz clock frequency.

The Status output goes high to indicate a conversion in progress, and can be conveniently used to control a sample-and-hold amplifier such as the TDA1535. When the Start Conversion input (Pin 1) is brought high, the Status output immediately goes high, but there is a delay of two external clock periods (about 1/2 µs) before conversion begins. The Status pin may, therefore, be connected to the Sample/Hold control pin of a Sample-and-Hold amplifier (as long as the input interprets a logic high to be a "Hold" signal), eliminating the need for two separate commands; one to the sample-and-hold amplifier and another to the A/D converter. See Figure 2.

Note that the TDA1535 acquisition time is stated at  $2\mu s$ , yet conversion begins about  $1/2\mu s$  after the Status output goes high. The acquisition time is the time it takes the sample-and-hold amplifier output to make a full range swing when going from sample (track) to hold. When the sample-and-hold is in the track or sample mode and goes to the hold mode, as is the case when the status output goes from a logic low to a logic high, the time for the sample-and-hold output to settle is much less, and the  $1/2\mu s$  is sufficient time for the sample-and-hold amplifier to settle when going from the sample or track mode to the hold mode.

There are about 3 external clock periods (about 1.5 internal clock periods — the internal clock being half the frequency of the

TDA1534

external clock), or about 850ns, between the rise of the **Start Conversion** input to the fall of the first **Data Strobe** output, the center of the MSB data valid time.

The **Start Conversion** pulse must have a very fast rise time to insure that the **Status Output** goes high with minimum delay. With excessive delay in the **Status Output**, the sample-and-hold amplifier could go into the hold mode *after* the MSB is determined, adding inaccuracy to the conversion. Normal TTL switching speeds are adequate. Once a conversion has been started, the signal at the **Start Conversion** input will have no effect, so it is not possible to short cycle the TDA1534.

Data at the Data Output pin appears MSB (Most Significant Bit) first and the Data Strobe output pulses only appear while a conversion is in progress, going low each time a valid bit is present at the Data Out pin. Data should only be considered valid at the falling edge of this Data Strobe output, so a negative edge-triggered serial-in, parallel-out register should be used for serial-to-parallel conversion. Since shift register decoding is done within the TDA1534, there is no need to externally determine when the MSB is valid and when to stop clocking data into the shift register. The Data Strobe is used to directly load the shift register, simplifying circuit design. See Figure 2.

Pin 23 is the **Offset Binary** input pin. With this pin grounded, the converter will accept input currents in the range of 0 to 4mA. With a capacitor between Pin 23 and ground, the acceptable linear range of input currents is -2mA to +2mA, and the converter operates in the so-called "Offset Binary" mode. This pin should not be left floating as the converter accuracy could suffer due to energy from the Dynamic Element Matching oscillator feeding into the input, effectively adding 160kHz noise there.

The **Analog Signal Input**, Pin 24, is a virtual ground, so a series resistor is needed to limit the input current range to -2mA to +2mA with Pin 23 grounded through a capacitor, or to 0 to 4mA with Pin 23 at AC ground.



5-86

**TDA1534** 



#### ZERO-SCALE OFFSET ADJUST

The analog signal input at Pin 24 is a current input and, to compensate for the zero-scale offset error, it is necessary to inject the proper current at Pin 24. This is easily accomplished by connecting the wiper of a potentiometer to Pin 24 in series with a  $1 M \Omega$  resistor. Figure 3 illustrates how this may be accomplished.

## FULL-SCALE GAIN ADJUSTMENT

Since the analog signal is a current input, the value of this current being determined by the analog voltage input and the value of the input resistor,  $R_{\rm IN}$ , the Full-Scale Gain Adjustment, is simply making  $R_{\rm IN}$  an adjustable resistor, or rheostat. The problem with a single adjustable resistor, however, is the fact that potentiometers have a rather large temperature coefficient. A gain adjustment that is reasonably stable would be a fixed film resistor in series with a rheostat, with the majority of the resistance in the fixed resistor. Figure 3 illustrates how this is accomplished.

## AMBIENT TEMPERATURE CONSIDERATIONS

The TDA1534 is tested and rated for operation over the commercial temperature range (-20°C to +70°C). Above 70°C, the digital portion of the converter ceases to function and the converter will not operate at all. At temperatures much below -20°C the base-emitter junction voltage of the transistors increases to the point where the -17V supply is not sufficient to provide enough voltage to properly bias all the transistors that are stacked upon each other and accuracy begins to suffer. Increasing the negative supply to -19V should allow lower temperature operation, but behavior below -20°C is unknown and not guaranteed.

#### LAYOUT PRECAUTIONS

Layout of high bit count data converters requires a great deal of caution if maximum accuracy is to be realized. Just a little noise, as little as a few hundred microvolts, can cause errors as high as a few counts.

As is the case with all A/D converters, the analog ground and the digital ground must be

connected together as close to the device as is possible. This is the only point on the board where the analog and digital grounds should be connected together. The signal return line should have its own path from the signal source return to the A/D converter analog ground to prevent ground noise fluctuations from detracting from converter accuracy. Neither the signal input line nor the signal return line should be run parallel to lines carrying digital information and should be as short as is reasonably possible.

As always with any linear IC, the power supplies should be as stable as possible and should be bypassed as close to the power supply pins as possible.

The oscillator should be located as close to the converter package as possible, as should the resistors and capacitor at Pins 18, 19, 20 and 23. The entire path from the input source to Pin 24 should be as short as possible, as should the trace from the STATUS output to the sample-and hold control input (if the STATUS output is used to control the sample-and-hold amplifier).

## Digital-to-Analog Converter Selector Guide

#### **Linear Products**

| DEVICE   |      |        | CONV          | רטס | PUT | 10.17 |              | PA | CKA | GE |       | RATURE<br>NGE |                             |
|----------|------|--------|---------------|-----|-----|-------|--------------|----|-----|----|-------|---------------|-----------------------------|
|          | BITS | ACC %  | SPEED<br>(µs) | V   | ı   | REF   | INT<br>LATCH | N  | D   | F  | Com'l | Mil           | COMMENTS                    |
| NE5150   | 4    | 0.39   | 0.01          | ×   |     | х     | х            |    |     | х  | ×     |               | 3 × 4 Bits with RAM         |
| NE5151   | 4    | 0.39   | 0.01          | х   |     | х     | ×            |    |     | x  | ×     |               | 3 × 4 Bits without RAM      |
| NE5152   | 4    | 0.39   | 0.01          | ×   |     | ×     | х            |    |     | х  | ×     |               | 3 × 4 Bits with RAM         |
| TDA8442  | 6    | 0.78   |               | Х   |     |       | х            | Х  |     |    | Х     |               | 4 × 6 Bits I <sup>2</sup> C |
| TDA8444  | 6    | 0.78   |               | Х   |     |       | X            | X  |     |    | X     |               | 8 × 6 Bits I <sup>2</sup> C |
| MC1408-7 | 8    | 0.39   | 0.07          |     | Х   |       |              | Х  |     | Х  | Х     |               |                             |
| MC1408-8 | 8    | 0.19   | 0.07          |     | Х   |       |              | X  | х   | х  | Х     |               |                             |
| MC1508-8 | 8    | 0.19   | 0.07          |     | X   |       |              |    |     | х  |       | х             |                             |
| DAC08    | 8    | 0.19   | 0.07          |     | Х   |       |              |    |     | х  |       | Х             |                             |
| DAC08A   | 8    | 0.10   | 0.07          |     | Х   |       |              |    |     | х  |       | Х             |                             |
| DAC08C   | 8    | 0.39   | 0.07          |     | х   |       |              | x  |     | Х  | X     |               |                             |
| DAC08E   | 8    | 0.19   | 0.07          |     | х   |       |              | X  | Х   | х  | Х     |               |                             |
| DAC08H   | 8    | 0.10   | 0.07          |     | х   |       |              | Х  |     | Х  | Х     |               |                             |
| NE5018   | 8    | 0.19   | 2.3           | Х   |     | Х     | х            | X  | x   | х  | Х     |               |                             |
| SE5018   | 8    | 0.19   | 2.3           | Х   |     | X     | X            |    |     | Х  |       | X             |                             |
| NE5019   | 8    | 0.10   | 2.3           | Х   |     | X     | x            | X  | X   | Х  | Х     |               |                             |
| SE5019   | 8    | 0.10   | 2.3           | Х   |     | Х     | X            |    |     | х  |       | х             |                             |
| NE5118   | 8    | 0.19   | 0.2           |     | х   | X     | ×            | X  | х   | х  | Х     |               |                             |
| SE5118   | 8    | 0.19   | 0.2           |     | X   | X     | X            |    |     | х  |       | ×             |                             |
| NE5119   | 8    | 0.10   | 0.2           |     | х   | X     | ×            | X  | Х   | х  | Х     |               |                             |
| SE5119   | 8    | 0.10   | 0.2           |     | X   | X     | X            |    |     | x  | Х     |               |                             |
| PCF8591  | 8    | 0.59   | 90            | Х   |     |       | Х            | X  | Х   |    | Х     |               | I <sup>2</sup> C DAC & ADC  |
| MC3410C  | 10   | 0.10   | 0.25          |     | ×   |       |              | ×  |     | ×  | X     |               |                             |
| NE5020   | 10   | 0.10   | 5.0           | X   |     | ×     | ×            | X  |     | X  | X     |               | 1                           |
| NE5410   | 10   | 0.05   | 0.25          |     | X   |       |              |    |     | X  | ×     |               | ± 1/4 LSB DNL               |
| SE5410   | 10   | 0.05   | 0.25          |     | ×   | T     |              | Τ  |     | Х  |       | ×             | ± 1/4 LSB DNL               |
| MC3410   | 10   | 0.05   | 0.25          |     | х   |       |              | X  |     | x  | ×     |               | ± ½ LSB DNL                 |
| MC3510   | 10   | 0.05   | 0.25          | 1   | X   |       |              | T  |     | ×  |       | X             | ± ½ LSB DNL                 |
| AM6012   | 12   | 0.05   | 0.25          |     | Х   | T .   |              | T  |     | x  | ×     |               | ±1 LSB DNL                  |
| TDA1540D | 14   | 0.012  | 0.5           |     | X   | ×     | Χ.           |    |     | x  | ×     |               | Serial Input ± ½ LSB DNL    |
| TDA1540  | 14   | 0.003  | 0.5           |     | X   | X     | ×            | X  |     | ×  | ×     |               | Serial Input                |
| TDA1541  | 16   | 0.0008 | 1.0           |     | X   | X     | X            | X  | T   | T  | х     | <b> </b>      | Serial Input                |

## Symbols and Definitions for Digital-to-Analog Converters (DACs)

#### **Linear Products**

#### **Absolute Accuracy Error**

Absolute Accuracy Error of a DAC at an input code is the difference between the theoretical output voltage/current at a digital input code and the actual analog output voltage/current produced at the same code.

Absolute Accuracy Error includes gain error, offset error and relative accuracy error and is typically expressed in LSBs or in percent of full-scale range (FSR).

#### **Differential Linearity Error**

Differential Linearity Error of a DAC is the difference between the actual step size between any two adjacent codes and the ideal step size (which is equal to 1 LSB of the DAC). A differential linearity error of greater than 1 LSB can lead to non-monotonicity.

#### Digital Feedthrough

The amount of digital energy at the digital inputs that appear at the DAC output.

#### Full-Scale Range (FSR)

The Full-Scale Range (FSR) of a DAC is the scale factor that determines the nominal conversion relationship; e.g., 10V span for a full-scale code change in a fixed reference converter.

In a unipolar DAC of n bits, the output voltage/current is 0V/mA with all bits OFF. With all bits turned ON, the output voltage/current is FSR  $\times$   $(1-2^{-N})$ .

In a bipolar DAC, the output voltage/current is -FSR/2 with all bits OFF. With all bits turned ON, the output voltage/current is  $FSR \times (1-2^{-(N-1)})$ .

#### Glitch

The transition spike that occurs at the output of a DAC. When the digital input code changes, not all input switches change at precisely the same time, leading to either positive or negative spikes when the input code changes. The energy in these "glitches" is proportional to the area under the glitch; hence, we generally refer to "glitch energy" as the area under the glitch in nV – seconds or LSB – seconds. The largest glitch tends to occur at the transition from the code where the MSB is a logic low with all other bits a logic high to the 1's complement of this word.

#### Integral Non-Linearity

Same as Relative Accuracy.

#### Least Significant Bit

The Least Significant Bit (LSB) is the lowest-order bit and carries the smallest weight. In an n-bit DAC, the weight of the LSB is FSR/  $(2^N-1)$ . It is the smallest discrete step that can be attained in the output of the DAC.

#### Monotonicity

A DAC is said to be monotonic if the output either increases or remains constant as the digital input increases from any code to the next higher code.

#### Most Significant Bit (MSB)

The Most Significant Bit (MSB) is the highest order bit and carries the most weight. The weight of the MSB is ½ the FSR of the DAC.

## Offset Error (Unipolar and Bipolar)

In a DAC, unipolar offset is the actual analog output voltage/current with all the bits turned OFF. Offset Error causes a shift in the transfer characteristic of the DAC. Similarly for bipolar offset, it is the actual output voltage/current with the digital input at half-scale.

#### **Output Voltage Compliance**

For a current output DAC, the maximum range of output voltage for which the output current will be within specifications.

#### **Power Supply Sensitivity**

The Power Supply Sensitivity of a DAC is the change in the DAC output with changes in the DC power supply voltages. It is usually expressed in LSBs/V or in %FSR/V.

#### **Relative Accuracy**

Relative Accuracy Error is the deviation of the DAC's actual output voltage/current from the ideal output voltage/current on a straight line connecting the end points of the transfer characteristic after nulling offset error and gain error. It is generally expressed in LSBs or in %FSR.

#### Resolution

Resolution of a DAC is the number of bits at its input. The number of discrete output levels is  $2^N$  where N is the resolution of the converter

#### **Settling Time**

The time required, following a prescribed change in the digital inputs, for the output of the DAC to reach and remain within a specified fraction (typically  $\pm$   $\frac{1}{2}$ 2 LSB) of its final value. This parameter is usually specified for a full-scale change.

#### Temperature Coefficients

In general, Temperature Coefficients are expressed either in ppm/°C or in LSBs/°C or as a change in the specified parameter over the temperature range. Measurements are usually made at room temperature and at the temperature extremes of the specified temperature range; the Temperature Coefficient is defined as the change in the parameter from its room temperature value divided by the corresponding temperature change.

## AN101 Applying the DAC08

Application Note

**Linear Products** 

#### Reference Amplifier Setup

The DAC08 Series are multiplying D-to-A converters in which the output current is the product of a digital number and the input reference current. The reference current may be fixed or may vary from nearly zero to  $\pm 4.0$ mA. The full-scale output current is a linear function of the reference current and is given by this equalization where  $I_{\rm BFF} = I_{14}$ .

$$I_{FS} = \frac{255}{256} \times I_{REF}$$

In positive reference applications shown in Figure 1, an external positive reference voltage forces current through R14 into the V<sub>RFF</sub> (+) terminal (Pin 14) of the reference amplifier. Alternatively, a negative reference may be applied to V<sub>BEF</sub> (-) at Pin 15, shown in Figure 2. Reference current flows from ground through R14 into V<sub>RFF</sub>(+) as in the positive reference case. This negative reference connection has the advantage of a very high impedance presented at Pin 15. The voltage at Pin 14 is equal to and tracks the voltage at Pin 15 due to the high gain of the internal reference amplifier. R15 (nominally equal to R14) is used to cancel bias current errors. R15 may be eliminated with only a minor increase in error.

Bipolar references may be accommodated by offsetting  $V_{\rm REF}$  or Pin 15 as shown in Figure 3. The negative common-mode range of the reference amplifier is given by the following equation:

$$V_{CM^-} = V_- + (I_{REF} \cdot 1k\Omega) + 2.5V$$

When a DC reference is used, a reference bypass capacitor is recommended. A 5.0V TTL logic supply is not recommended as a reference. If a regulated power supply is used as a reference, R14 should be split into 2 resistors with the junction bypassed to ground with a  $0.1\mu F$  capacitor.

For most applications, a  $+\,10.0V$  reference is recommended for optimum full-scale temperature coefficient performance. This will minimize the contributions of reference amplifier  $V_{OS}$  and  $TCV_{OS}$ . For most applications, the tight relationship between  $I_{\rm REF}$  and  $I_{\rm FS}$  will eliminate the need for trimming  $I_{\rm REF}$ . If required, full-scale trimming may be accomplished by adjusting the value of R14, or by using a potentiometer for R14. An improved method of full-scale trimming which eliminates potentiometer TC effects is shown in Figure 4.

Using lower values of reference current reduces negative power supply current and increases reference amplifier negative common-mode range. The recommended range for operation with a DC reference current is +0.2mA to +4.0mA.

The reference amplifier must be compensated by using a capacitor from Pin 16 to V-. For fixed reference operation, a  $0.01\mu$ F capacitor is recommended. For variable reference applications, see section entitled "Reference Amplifier Compensation for Multiplying Applications".

#### **Multiplying Operation**

The DAC08 Series provides excellent multiplying performance with an extremely linear relationship between  $I_{FS}$  and  $I_{REF}$  over a range of 4mA to 4 $\mu A$ . Monotonic operation is maintained over a typical range of  $I_{REF}$  from 100 $\mu A$  to 4.0mA.

#### Reference Amplifier Compensation for Multiplying Applications

AC reference applications will require the reference amplifier to be compensated using a capacitor from Pin 16 to V-. The value of this capacitor depends on the impedance presented to Pin 14. For R14 values of 1.0, 2.5 and 5.0k $\Omega$ , minimum values of  $C_C$  are 15, 37 and 75pF. Larger values of R14 require proportionately increased values of  $C_C$  for proper phase margin.

For fastest multiplying response, low values of R14 enabling small  $C_{\rm C}$  values should be used. If Pin 14 is driven by a high impedance such as a transistor current source, none of the preceding values will suffice and the amplifier must be heavily compensated, which will decrease overall bandwidth and slew rate. For R14 = 1k $\Omega$  and CC = 15pF, the reference amplifier slews at 4mA/ $\mu$ s enabling a transition from  $I_{\rm REF}=0$  to  $I_{\rm REF}=2$ mA in 500ns.

Operation with pulse inputs to the reference amplifier may be accommodated by an alternate compensation scheme shown in Figure 5. This technique provides lowest full-scale transition times. Full-scale transition (0 to 2mA) occurs in 120ns when the equivalent impedance at Pin 14 is  $200\Omega$  and  $C_C=0$ . This yields a reference slew rate of  $16\text{mA}/\mu\text{s}$ , which is relatively independent of  $R_{\text{IN}}$  and  $V_{\text{IN}}$  values.

#### Logic Inputs

The DAC08 design incorporates a logic input circuit which enables direct interface to all popular logic families and provides maximum noise immunity. This feature is made possible by the large input swing capability,  $2\mu$ A logic input current and completely adjustable logic threshold voltage. For V = -15V, the logic inputs may swing between -11V and +18V. This enables direct interface with +15V CMOS logic, even when the DAC08 is pow-



#### Applying the DAC08

AN101

ered from a +5V supply. Minimum input logic swing is given by the following equation:

$$V - + (I_{REF} \cdot 1k\Omega) + 2.5V$$



Figure 2. Basic Negative Reference Operation



LOW T.C. 4.5kΩ DACOS ·10V APPROX. SOKO POT **5Κ**Ω Figure 4. Recommended Full-Scale Adjustment Circuit

References

The logic threshold may be adjusted over a wide range by placing an appropriate voltage at the logic threshold control in (Pin 1, VLC). Figure 6 shows the relationship between VIC and V<sub>TH</sub> over the temperature range, with V<sub>TH</sub> nominally 1.4 above  $V_{LC}$ . For TTL and DTL interface, simply ground Pin 1. When interfacing ECL, an I<sub>REF</sub> = 1mA is recommended. For interfacing other logic families, see Figure 7. For general setup of the logic control circuit, it should be noted that Pin 1 may source up to 200 µA. External circuitry should be designed to accommodate this current.

Fastest settling times are obtained when Pin 1 sees a low impedance. If Pin 1 is connected to a  $1k\Omega$  divider, for example, it should be bypassed to ground by a 0.01 µF capacitor.

#### Analog Output Currents

Both true and complemented output sink currents are provided, where  $I_0 + \overline{I_0} = I_{FS}$ . Current appears at the true output when a 1 is applied to each logic input. As the binary count increases, the sink current at Pin 4 increases proportionally, in the fashion of a positive logic D-to-A converter. When a 0 is applied to any input bit, that current is turned off at Pin 4 and turned on at Pin 2. A decreasing logic count increases Io as in a negative or inverted logic D-to-A converter. Both outputs may be used simultaneously. If one of the outputs is not required it must still be connected to ground or to a point capable of sourcing I<sub>ES</sub>. Do not leave an unused output pin open.

Both outputs have an extremely wide voltage compliance enabling fast direct current-tovoltage conversion through a resistor tied to ground or other voltage source. Positive compliance is 36V above V - and is independent of the positive supply. Negative compliance is given by the equation:

$$V - + (I_{BEF} \cdot 1k\Omega) + 3.0V$$

Note that lower values of IREF will allow a greater output compliance.

The dual outputs enable double the usual peak-to-peak load swing when driving loads in quasi-differential fashion. This feature is especially useful in cable driving, CRT deflection and in other balanced applications such as balanced-bridge A/D circuits, as well as driving center-tapped coils and transformers.

#### **Power Supplies**

The DAC08 operates over a wide range of power supply voltages from a total supply of 9V to 36V. When operating at supplies of ±5V or less, I<sub>REF</sub> ≤ 1mA is recommended.



Figure 5. Pulsed Reference Operation

Low reference current operation decreases power consumption and increases negative compliance, reference amplifier negative common-mode range, negative logic input range, and negative logic threshold range. Consult the various figures for guidance. For example, operation at -4.5V with IREF = 2mA is not recommended because negative output compliance would be reduced to near zero. Operation from lower supplies is possible; however, at least 8V total must be applied between Pins 2 and 4, and Pin 3 to insure turn-on of the internal bias network.

Symmetrical supplies are not required, as the DAC08 is guite insensitive to variations in supply voltage. Battery operation is feasible as no ground connection is required; however, an artificial ground may be useful to insure logic swings, etc., remain between acceptable limits

Power consumption may be calculated by this equation:

$$P_D = (I+)(V+) + (I+)(V-) + (I_{RFF})(V-)$$

A useful feature of the DAC08 design is that supply current is constant and independent of input logic states. This is useful in cryptographic applications and further serves to reduce the size of the power supply bypass capacitors.

#### **Temperature Performance**

The linearity and monotonicity specifications of the DAC08 are guaranteed to apply over the entire rated operating temperature range. Full-scale output current drift is low, typically ± 10ppm/°C with zero-scale output current and drift essentially negligible compared to 1/2



Full-scale output drift performance will be best with +10.0V references, as VOS and TCVOS of the reference amplifier will be very small compared to 10.0V. The temperature coefficient of the reference resistor R14 should match and track that of the output resistor for minimum overall full-scale drift.

AN101

Settling times of the DAC08 decrease approximately 10% at -55°C, and an increase of about 15% at +125°C is typical.

#### Settling Time

The DAC08 is capable of extremely fast settling times (typically 70ns at  $I_{\rm REF} = 2.0 {\rm mA}$ ).

Judicious circuit design and careful board layout must be employed to obtain full performance potential during testing and application. The logic switch design enables propagation delays of only 35ns for each of the 8 bits. Settling time to within  $^{1}\!\!/_{2}$  LSB is therefore 35ns, with each progressively larger bit taking successively longer. The MSB settles in 70ns, thus determining the overall settling time of 70ns. Settling to 6-bit accuracy requires about 55 to 60ns. The output capacitance, including the package, is approximately 15pF. Therefore, the output RC time constant dominates settling time if  $R_{\rm II} > 500\Omega$ .

Settling time and propagation delay are relatively insensitive to logic input amplitude and rise and fall times due to the high gain of the logic switches. Settling time also remains essentially constant for I<sub>REF</sub> values down to 1.0mA, with gradual increases for lower I<sub>REF</sub> values. The principal advantage of higher lager values lies in the ability to attain a given output level with lower load resistors, thus reducing the output RC time constant.

Measurement of settling time requires the ability to accurately resolve  $\pm 4\mu A$ . Therefore, a  $1 k\Omega$  load is needed to provide adequate drive for most oscilloscopes. The settling time fixture of Figure 8 uses a cascode design to permit driving a  $1 k\Omega$  load with less than 5pF of parasite capacitance at the measurement node. At  $I_{REF}$  values of less than 1.0mA, excessive RC damping of the output is difficult to prevent while maintaining adequate sensitivity. However, the major carry from

01111111 to 10000000 provides an accurate indicator of settling time. This code change does not require the normal 6.2 time constants to settle to within ±0.2% of the final value; thus, settling time may be observed at lower values of I<sub>RFE</sub>.

The DAC08 switching transients or glitches are very low and may be further reduced by small capacitive loads at the output at a minor sacrifice in settling time.

Fastest operation can be obtained by using short leads, minimizing output capacitance and load resistor values, and by adequate bypassing at the supply, reference and  $V_{\rm LC}$  terminals. Supplies do not require large electrolytic bypass capacitors as the supply current drain is dependent of input logic states.  $0.1\mu F$  capacitors at the supply pins provide full transient performance.



5-92

# AN101



# TYPICAL APPLICATIONS



-----

|                                | B <sub>1</sub> | B <sub>2</sub> | <b>B</b> <sub>3</sub> | В4 | B <sub>5</sub> | В <sub>6</sub> | В <sub>7</sub> | В8 | I <sub>O</sub> (mA) | lo (mA)        | Eo               | Εo               |
|--------------------------------|----------------|----------------|-----------------------|----|----------------|----------------|----------------|----|---------------------|----------------|------------------|------------------|
| Full-scale<br>Full-scale - LSB | 1              | 1              | 1                     | 1  | 1              | 1              | 1              | 1  | 1.992<br>1.984      | 0.000          | -9.960<br>-9.920 | 0.000<br>-0.040  |
| Half-scale + LSB               | 1              | 0              | 0                     | 0  | 0              | 0              | 0              | 1  | 1.008               | 0.984          | -5.040           | -4.920           |
| Half-scale                     | 1              | 0              | 0                     | 0  | 0              | 0              | 0              | 0  | 1.000               | 0.992          | -5.000           | -4.960           |
| Half-scale – LSB               | 0              | 1              | 1                     | 1  | 1              | 1              | 1              | 1  | 0.992               | 1.000          | -4.960           | -5.000           |
| Zero-scale + LSB<br>Zero-scale | 0              | 0              | 0                     | 0  | 0              | 0              | 0              | 0  | 0.008               | 1.984<br>1.992 | -0.040<br>0.000  | -9.920<br>-9.960 |

Figure 9. Basic Unipolar Negative Operation

AN101

#### TYPICAL APPLICATIONS (Continued)





Figure 11. Symmetrical Offset Binary Operation

5-94

AN101



Figure 12. Positive Low Impedance Output Operation



**NOTE:** For complementary output (operation as a negative logic DAC), connect non-inverting input of op amp to  $I_O$  (Pin 2); connect  $\overline{I_O}$  (Pin 4) to ground.

Figure 13. Negative Low Impedance Output Operation



# **AN101**



Figure 15. 3 IC Low Cost A-to-D Converter







# **Signetics**

# AN105 Digital Attenuator

Application Note

#### **Linear Products**

Figure 1 shows a DC-coupled Digital Attenuator or Programmable Gain Amplifier.

Pin 14 of the DAC is a Virtual Ground. Current must always flow into Pin 14, so the current through R4 must be greater than that through R1 when the input signal is at its most negative usable value. If the input signal value goes low enough to cause the current through R1 to be greater than that through R4, output clipping will occur.

To extend the operating frequency range, the compensation cap,  $C_{\rm C}$ , needs to be minimized, which implies that the resistance at Pin 14 (R1 and R4) must be minimized. If the voltage to which R4 and R5 are returned has any noise on it at all, R4 and R5 should be formed of two series resistors with the junction of them bypassed with 0.1  $\mu$ F to ground. Pin 15 could be grounded with a small sacrific in accuracy and temperature drift. R6 and R7 compensate for reference amplifier input offset.

R1 and R4 should be chosen such that, when the input is at peak usable signal, the total current into Pin 14 does not exceed 4mA. When the input is most negative, R1 current must be less than R4 current (remember, Pin 14 is always at 0V). Also, when the input is at its absolute positive peak value, current into Pin 14 should not exceed 5mA. Minimum compensation capacitor, (C<sub>C</sub>), in pF is 15 times the parallel combination of R1 and R4 in  $k\Omega$ .

With a single DAC, there is a DC offset at the circuit output that varies with the digital word input. To eliminate this, we use a second DAC to subtract this offset at the sum node of the op amp.

Example 1: Input signal is to be 20V<sub>P-P</sub>, centered at 0V. Maximum input frequency is to be 15kHz. Power supplies available are ± 15V, both regulated. Determine values of all resistors for maximum gain of

Solution 1: At minimum input (-10V), reference current, I<sub>REF</sub> is

$$I_{REF} = \frac{15V}{R4} + \frac{(-10V)}{R1}$$

If minimum I<sub>REF</sub> = 0, then

$$\frac{15V}{R4} = \frac{10V}{R1}$$

and R4 = (1.5)(R1)

Therefore, 60% of I<sub>REF</sub> comes through R4. If we let I<sub>REF</sub> go to about 3.9mA (4mA is max. recommended), R4 current is found to be I<sub>R4</sub> = (0.6) (3.9mA) = 2.34mA and R4 = 6.4k.

The balance of the reference current I<sub>R1</sub> is found to be

$$I_{\rm R1} = 3.9 \, \rm mA - I_{\rm R4}$$
 or 
$$I_{\rm R1} = 3.9 \, \rm mA - 234 \, mA = 1.56 \, mA$$
 and 
$$R1 = 6.4 \, k$$

Using commonly available values, and remembering that R4 current must exceed R1 current, we set

$$R1 = 6.8k$$
  
and  $R4 = 6.2k$ .

Maximum reference current is now

$$I_{REF}(max) = \frac{15V}{6.2k} + \frac{10V}{6.8k} = 3.9mA.$$

The parallel combination of R1 and R4 is found to be 3.24k, so minimum compensation capacitor value is

$$C_C(min) = (3.24)(15)pF = 48.6pF.$$

If we use 50pF, from the graph we find  $f_{\text{MAX}}$ to be 370kHz. For unity gain,

$$R6 = R7 = \frac{(R1)(R4)}{R1 + R4} = 3.24k$$

(use 3.3k)

Example 2: Usable input signal is 12V<sub>P-P</sub>, centered at 0V, with occasional excursion to twice this amplitude, which we do not care about. Maximum input frequency is to be





# **Digital Attenuator**

AN105

500kHz. Available power supplies are  $\pm$  5V logic supply,  $\pm$  15V,  $\pm$  15V, all regulated. Determine values of all resistors and  $C_C$  for maximum gain of 2.

Solution 2: To extend the frequency response, we want minimum compensation capacitor value; therefore, we need minimum R1 and R4 values, so we want to return R4 to as low a regulated supply as is possible; we will use the 5V logic supply.

At minimum usable input,

$$I_{REF} = \frac{5V}{R4} - \frac{6V}{R1}$$
or, for
 $I_{REF} = 0, \frac{5V}{R4} = \frac{6V}{R1}$ 

therefore, 55% of I<sub>REF</sub> comes through R4, and

R4 = (5/6)R1.

Because peak input goes to +12V, this condition should not cause I<sub>REF</sub> to exceed 5mA, and

$$\frac{12V}{R1} + \frac{5V}{R4} = 5mA$$

Recall that R4 = (5/6)R1

$$\frac{12V}{R1} + \frac{5}{(5/6)(R1)} = 5mA$$

$$\frac{12V}{R1} + \frac{6V}{R1} = 5mA$$

$$R1 = 3.6k$$
  
and  $R4 = (5/6)R1 = 3.0k$ .

Because the reference source will be the 5V logic supply, which will be noisy, we will split R4 into two resistors and bypass their junction with  $0.1 \mu F$  to ground. Furthermore, to be sure that R4 current exceeds R1 current, we will increase R1 to 4.3k. The absolute maximum reference current is

$$I_{REF}(max) = \frac{12V}{4.3k} + \frac{5V}{3k} = 4.46mA.$$

The parallel combination of R1 and R4 is 1.77k, so minimum compensation capacitor is

$$C_C(min) = (15)(1.77) = 26.5pF.$$

If we use 27pF, the graph tells us the maximum frequency is about 470kHz, which is 6% lower than desired. If we wanted to further extend this frequency range, we find that we can reduce R4 to two resistors of 1.1k and 1.2k, bringing the absolute maximum reference current to

$$I_{REF}(max) = \frac{12V}{4.3k} + \frac{5V}{2.3k} = 4.96mA$$
 and the maximum usable reference current becomes

$$I_{REF} = \frac{6V}{4.3k} + \frac{5V}{2.3k} = 3.57 \text{mA},$$

below the 5mA and 4mA respective desired maximum values. Now the resistance at Pin 14 is the parallel combination of R1 and R4, or 1.5k, and the minimum compensation capacitor becomes

$$C_C(min) = (15)(1.5)pF = 22pF.$$

The graph tells us we can just go to 500kHz.

# **Signetics**

# AM6012 12-Bit Multiplying D/A Converter

**Product Specification** 

#### **Linear Products**

#### **DESCRIPTION**

The AM6012 12-bit multiplying Digital-to-Analog converter provides high-speed and 0.025% differential nonlinearity over its full commercial temperature range.

The D/A converter uses a 3-bit segment generator for the MSBs in conjunction with a 9-bit R-2R diffused resistor ladder to provide 12-bit resolution without costly trimming processes. This technique guarantees a very uniform step size (up to  $\pm$   $^{1}/_{2}$  LSB from the ideal), monotonicity to 12 bits and integral nonlinearity to 0.05% at its differential current outputs.

The dual complementary outputs of the AM6012 increase its versatility, and effectively double the peak-to-peak output swing. Digital inputs, in addition, can be configured to accept all popular logic families.

While the device requires a reference input of 1mA for a 4mA full-scale current, operation is nearly independent of power supply voltage shifts. The power supply rejection ratio is ± 0.001% FS/% ΔV. The devices will work from +5, -12V to ±18V rails, with as low as 230mW power consumption typical.

#### **FEATURES**

- 12-bit resolution
- Accurate to within ± 0.05%
- Monotonic over temperature
- Fast settling time, 250ns typical
- Trimless design for low cost
- Differential current outputs
- High-speed multiplying capability
- Full-scale current, 4mA (with 1mA reference)
- High output compliance voltage,
   to +10V
- Low power consumption, 230mW

#### **APPLICATIONS**

- CRT displays, computer graphics
- Robotics and machine tools
- Automatic test equipment
- Programmable power supplies
- CAD/CAM systems
- Data acquisition and control systems
- Analog-to-digital converter systems

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 20-Pin Cerdip      | 0 to +70°C        | AM6012F    |
| 20-Pin Plastic SOL | 0 to +70°C        | AM6012D    |

AM6012

## **BLOCK DIAGRAM**



#### ABSOLUTE MAXIMUM RATINGS

| SYMBOL            | PARAMETER                                                                           | RATING        | UNIT     |
|-------------------|-------------------------------------------------------------------------------------|---------------|----------|
| T <sub>A</sub>    | Operating temperature<br>AM6012F                                                    | 0 to +70      | °C       |
| T <sub>STG</sub>  | Storage temperature range                                                           | -65°C to +150 | °C       |
| T <sub>SOLD</sub> | Lead soldering temperature 10sec max                                                | 300           | °C       |
| Vs                | Power supply voltage                                                                | ± 18          | V        |
|                   | Logic inputs                                                                        | -5V to +18    | ٧        |
|                   | Voltage across current outputs                                                      | -8V to +12    | ٧        |
| V <sub>REF</sub>  | Reference inputs V <sub>14</sub> , V <sub>15</sub>                                  | V- to V+      |          |
| V <sub>REF</sub>  | Reference input differential voltage (V <sub>14</sub> to V <sub>15</sub> )          | ± 18          | V        |
| I <sub>REF</sub>  | Reference input current (I <sub>14</sub> )                                          | 1.25          | mA       |
| P <sub>D</sub>    | Maximum power dissipation, $T_A = 25$ °C, $(still-air)^1$<br>F package<br>D package | 1560<br>1390  | mW<br>mW |

#### NOTE:

In Derate above 25°C, at the following rate:

F package at 12.5mW/°C.

D package at 11.1mW/°C.

AM6012

# DC ELECTRICAL CHARACTERISTICS V+ = +15V, V- = -15V, I\_{REF} = 1.0mA, 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C

| SYMBOL               | PARAMETER                 |                      | TEST CONDITIONS                                                                            |       | UNIT      |         |        |  |
|----------------------|---------------------------|----------------------|--------------------------------------------------------------------------------------------|-------|-----------|---------|--------|--|
| SYMBUL               | PAHAM                     | EIEK                 | TEST CONDITIONS                                                                            | Min   | Тур       | Max     | UNIT   |  |
|                      | Resolution                |                      |                                                                                            | 12    |           |         | Bits   |  |
|                      | Monotonicity              |                      |                                                                                            | 12    |           |         | Bits   |  |
| DNL                  | Diff.                     |                      | Deviation from ideal step size                                                             |       |           | ± 0.025 | %FS    |  |
| DINL                 | Differential nonline      | anty                 | Deviation from ideal step size                                                             | 12    |           |         | Bits   |  |
| NL.                  | Nonlinearity              |                      | Deviation from ideal straight line                                                         |       |           | ± .05   | %FS    |  |
| I <sub>FS</sub>      | Full-scale current        |                      | $V_{REF} = 10.000V$<br>$R_{14} - R_{15} = 10.000k\Omega$<br>$T_{A} = 25^{\circ}C$          | 3.935 | 3.999     | 4.063   | mA     |  |
| TCI -                | Full cools tompos         |                      |                                                                                            |       | ± 10      | ± 40    | ppm/°0 |  |
| TCI <sub>FS</sub>    | Full-scale tempco         |                      |                                                                                            |       | ± 0.001   | ± 0.004 | %FS/°  |  |
| V <sub>OC</sub>      | Output voltage compliance |                      | DNL Specification guaranteed over compliance range $R_{OUT} > 10 M \Omega \ \ \text{typ.}$ | -5    |           | +10     | ٧      |  |
| I <sub>FSS</sub>     | Symmetry                  |                      | I <sub>FS</sub> – I <sub>FS</sub>                                                          |       | ± 0.4     | ± 2.0   | μΑ     |  |
| I <sub>ZS</sub>      | Zero-scale current        |                      |                                                                                            |       |           | 0.10    | μΑ     |  |
| V <sub>IL</sub>      | Logic                     | Logic ''0''          |                                                                                            |       |           | 0.8     |        |  |
| V <sub>IH</sub>      | input<br>levels           | Logic "1"            |                                                                                            | 2.0   |           |         | V      |  |
| I <sub>IN</sub>      | Logic input curren        | t                    | $V_{IN} = -5 \text{ to } +18V$                                                             |       |           | 40      | μΑ     |  |
| V <sub>IS</sub>      | Logic input swing         |                      | V- = -15V                                                                                  | -5    |           | + 18    | V      |  |
| I <sub>REF</sub>     | Reference current         | range                |                                                                                            | 0.2   | 1.0       | 1.1     | mA     |  |
| I <sub>15</sub>      | Reference bias cu         | ırrent               |                                                                                            | 0     | -0.5      | -2.0    | μΑ     |  |
| dl/dt                | Reference input s         | lew rate             | $R_{14(eq)} = 800\Omega$ $C_C = 0pF$                                                       | 4.0   | 8.0       |         | mA/μ   |  |
| PSSI <sub>FS+</sub>  | Dower avanta con          | a iti vita v         | V+ = +13.5V to $+16.5V$ , $V- = -15V$                                                      |       | ± 0.0005  | ± 0.001 | %FS/9  |  |
| PSSI <sub>FS</sub> _ | Power supply sen          | Sitivity             | V- = -13.5V to -16.5V, V+ = +15V                                                           |       | ± 0.00025 | ± 0.001 | %F5/   |  |
| V+                   | Dower avanly rea          |                      | V - 0V                                                                                     | 4.5   |           | 18      | V      |  |
| V-                   | Power supply rang         | ye                   | V <sub>OUT</sub> = 0V                                                                      | -18   |           | -10.8   | v      |  |
| l+                   |                           |                      | V+ = +5V. V- = -15V                                                                        |       | 5.7       | 8.5     |        |  |
| I-                   | Power supply current      |                      | VT - T5V, V 15V                                                                            |       | -13.7     | -18.0   | mA     |  |
| l+                   |                           |                      | V+ = +15V V = -15V                                                                         |       | 5.7       | 8.5     | I IIIA |  |
| <b>I</b> –           |                           | V+ = +15V, V- = -15V |                                                                                            |       | -13.7     | -18.0   |        |  |
| D_                   | Power dissipation         |                      | V+ = +5V, V- = -15V                                                                        |       | 234       | 312     | mW     |  |
| $P_D$                | Power dissipation         |                      | V+ = +15V, V- = -15V                                                                       |       | 291       | 397     | mvv    |  |

# AC ELECTRICAL CHARACTERISTICS V + = +15V, V- = ~15V, I\_{REF} = 1.0mA, 0°C $\leq$ T\_A $\leq$ 70°C

| 0.41001                              | DADAMETER                       | TEST COMPLETIONS                                                  |     | LIMIT |     |      |
|--------------------------------------|---------------------------------|-------------------------------------------------------------------|-----|-------|-----|------|
| SYMBOL PARAMETER                     |                                 | TEST CONDITIONS                                                   | Min | Тур   | Max | UNIT |
| t <sub>S</sub>                       | Settling time                   | To $\pm \frac{1}{2}$ LSB, all bits ON or OFF, $T_A = 25^{\circ}C$ |     | 250   | 500 | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation<br>delay — all bits | 50% to 50%                                                        |     | 25    | 50  | ns   |
| C <sub>OUT</sub>                     | Output capacitance              |                                                                   |     | 20    |     | pF   |

AM6012

#### CIRCUIT DESCRIPTION

The AM6012 is a 12-bit DAC which uses diffused resistors and requires no trimming to guarantee monotonicity over the temperature range. A segmented DAC design guarantees a more uniform step size over the temperature range than is normally available with trimmed 12-bit converters. The converter features differential high compliance current outputs, wide supply range, and a multiplying reference input.

In many converter applications, uniform step size is more important than conformance to an ideal straight line. Many 12-bit converters are used for high resolution rather than high linearity, since few transducers are more linear than  $\pm 0.1\%$ . All classic binarily weighted converters require  $\pm \frac{1}{2}$  LSB ( $\pm 0.012\%$ ) linearity in order to guarantee monotonicity, which requires very tight resistor matching and tracking. The AM6012 uses conventional bipolar processing to achieve high differential linearity and monotonicity without requiring correspondingly high linearity, or conformance to an ideal straight line.

One design approach which provides monotonicity without requiring high linearity is the MOS switch-resistor string. This circuit is actually a full complement to a current-switched R-2R DAC since it is slower, has a voltage output, and, if implemented at the 12-bit level, would use 4096 low tolerance resistors rather than a minimum number of high tolerance resistors as in the R-2R network. Its lack of speed and density for 12 bits are its drawbacks.

With the segmented DAC approach, the 4096 required output levels are composed of 8 groups of 512 steps each. Each step group is generated by a 9-bit DAC, and each of the segment slopes is determined by one of 8 equal current sources. The resistors which determine monotonicity are in the 9-bit DAC. The major carry of the 9-bit DAC is repeated in each of the 8 segments, and requires eight times lower initial resistor accuracy and tracking to maintain a given differential nonlinearity over temperature.

The operation of the segmented DAC may be visualized by assuming an input code of all zeroes. The first segment current  $I_O$  is divided into 512 levels by the 9-bit multiplying DAC and fed to the output,  $I_{\rm OUT}$ . As the input code increases, a new segment current is selected for each 512 counts. The previous segment is fed to output  $I_{\rm OUT}$  where the new step group is added to it, thus ensuring monotonicity independent of segment resistor values. All higher order segments feed  $\overline{I_{\rm OUT}}$ .

With the segmented DAC approach, the precision of the 8 main resistors determines linearity only. The influence of each of these resistors on linearity is four times lower than that of the MSB resistor in an R-2R DAC. Hence, assuming the same resistor tolerances for both, the linearity of the segmented approach would actually be higher than that of an R-2R design.

The step generator or 9-bit DAC is composed of a master and a slave ladder. The slave ladder generates the four least significant bits from the remainder of the master ladder by active current splitting utilizing scaled emitters. This saves ladder resistors and greatly reduces the range of emitter scaling required in the 9-bit DAC. All current switches in the step generator are high-speed fully-differential switches which are capable of switching low currents at high speed. This allows the use of a binary scaled network all the way to the least significant bit which saves power and simplifies the circuitry.

Diffused resistors have advantages over thin film resistors beyond simple economy and bipolar process compatibility. The resistors are fabricated in single crystal rather than amorphous material which gives them better long term stability and tracking and much higher moisture resistance. They are diffused at 1000°C and so are resistant to changes in value due to thermal and chemical causes. Also, no burn-in is required for stability. The contact resistance between aluminum and silicon is more predictable than between aluminum and an amorphous thin film, and no sandwich metals are required to enhance or protect the contact or limit alloying. The initial match between two diffused resistors is similar to that of thin film since both are defined by photomasks and chemical etching. Since the resistors are not trimmed or altered after fabrication, their tracking and long-term characteristics are not degraded.

# DIFFERENTIAL VS INTEGRAL NONLINEARITY

Integral nonlinearity, for the purposes of the discussion, refers to the "straightness" of the line drawn through the individual response points of a data converter. Differential nonlinearity, on the other hand, refers to the deviation of the spacing of the adjacent points from a 1 LSB ideal spacing. Both may be expressed as either a percentage of full-scale output or as fractional LSBs or both. The graphs in Figure 1 define the manner in which these parameters are specified. The left graph shows a portion of the transfer curve of a DAC with ½ LSB INL and the (implied) DNL spec of 1 LSB. Below this is a graphic

representation of the way this would appear on a CRT screen where the AM6012 is used as a display driver. On the right is a portion of the transfer curve of a DAC specified for 2 LSB INL with ½ LSB DNL specified and the graphic display below it.

One of the characteristics of an R-2R DAC in standard form is that any transition which causes a zero LSB change (i.e., the same output for two different codes) will exhibit the same output each time that transition occurs. The same holds true for transitions causing a 2 LSB change. These two problem transitions are allowable for the standard definition of monotonicity and also allow the device to be specified very tightly for INL. The major problem arising from this error type is in A/D converter implementations. Inputs producing the same output are now represented by ambiguous output codes for an identical input. Also, two LSB gaps can cause large errors at those input levels (assuming ½ LSB quantizing levels). It can be seen from the two figures that the DNL-specified D/A converter will yield much finer grained data than the INL-specified part, thus improving the ability of the A/D to resolve changes in the analog

#### **ANALOG OUTPUT CURRENTS**

Both true and complemented output sink currents are provided where  $I_0 + \overline{I_0} = I_{FR}$ . Current appears at the "true" output when a "1" is applied to each logic input. As the binary count increases, the sink current at Pin 18 increases proportionally, in the fashion of a "positive logic" D/A converter. When a "0" is applied to any input bit, that current is turned off at Pin 18 and turned on at Pin 19. A decreasing logic count increases  $\overline{I_O}$  as in a negative or inverted logic D/A converter. Both outputs may be used simultaneously. If one of the outputs is not required, it must still be connected to ground or to a point capable of sourcing IFR; do not leave an unused output pin open.

Both outputs have an extremely wide voltage compliance enabling fast direct current-to-voltage conversion through a resistor tied to ground or other voltage source. Positive compliance is 25V above V- and is independent of the positive supply. Negative compliance is + 10V above V-.

The dual outputs enable double the usual peak-to-peak load swing when driving loads in quasi-differential fashion. This feature is especially useful in cable driving, CRT deflection and in other balanced applications such as driving center-tapped coils and transformers.

AM6012

#### DIFFERENTIAL LINEARITY COMPARISON



#### **POWER SUPPLIES**

The AM6012 operates over a wide range of power supply voltages from a total supply of 20V to 36V. When operating with V- supplies of -10V or less, IRFF ≤ 1mA is recommended. Low reference current operation decreases power consumption and increases negative compliance, reference amplifier negative common-mode range, negative logic input range, and negative logic threshold range; consult the various figures for guidance. For example, operation at -9V with I<sub>REF</sub> = 1mA is not recommended because negative output compliance would be reduced to near zero. Operation from lower supplies is possible, however at least 8V total must be applied to insure turn-on of the internal bias network.

Symmetrical supplies are not required, as the AM6012 is quite insensitive to variations in

supply voltage. Battery operation is feasible as no ground connection is required; however, an artificial ground may be used to insure logic swings, etc., remain between acceptable limits.

#### TEMPERATURE PERFORMANCE

The nonlinearity and monotonicity specifications of the AM6012 are guaranteed to apply over the entire rated operating temperature range. Full-scale output current drift is tight, typically ± 10ppm/°C, with zero-scale output current and drift essentially negligible compared to ½ LSB.

The temperature coefficient of the reference resistor R<sub>14</sub> should match and track that of the output resistor for minimum overall full-scale drift.

#### SETTLING TIME

The AM6012 is capable of extremely fast settling times, typically 250ns at I<sub>REF</sub> = 1.0mA. Judicious circuit design and careful board layout must be employed to obtain full performance potential during testing and application. The logic switch design enables propagation delays of only 25ns for each of the 12 bits. Settling time to within 1/2 LSB of the LSB is therefore 25ns, with each progressively larger bit taking successively longer. The MSB settles in 250ns, thus determining the overall settling time of 250ns. Settling to 10-bit accuracy requires about 90 to 130ns. The output capacitance of the AM6012 including the package is approximately 20pF; therefore, the output RC time constant dominates settling time if  $R_1 > 500\Omega$ .

AM6012

Settling time and propagation delay are relatively insensitive to logic input amplitude and rise and fall times, due to the high gain of the logic switches. Settling time also remains essentially constant for  $I_{\rm REF}$  values down to 0.5mA, with gradual increases for lower  $I_{\rm REF}$  values lies in the ability to attain a given output level with lower load resistors, thus reducing the output RC time constant.

Measurement of settling time requires the ability to accurately resolve  $\pm 2\mu A$ , therefore a  $2.5 k\Omega$  load is needed to provide adequate drive for most oscilloscopes. At  $I_{REF}$  values of less than 0.5mA, excessive RC damping of the output is difficult to prevent while maintaining adequate sensitivity. However, the major carry from 0.111.1111111 to 1000000000000 provides an accurate indicator of settling time. This code change does not require the normal 6.2 time constants to settlle to within  $\pm 0.1\%$  of the final value, and thus settling times may be observed at lower values of  $I_{REF}$ .

AM6012 switching transients or "glitches" are very low and may be further reduced by small capacitive loads at the output at a minor sacrifice in settling time.

Fastest operation can be obtained by using short leads, minimizing output capacitance and load resistor values, and by adequate bypassing at the supply, reference, and  $V_{\rm LC}$  terminals. Supplies do not require large electrolytic bypass capacitors as the supply current drain is independent of input logic states;  $0.1\mu{\rm F}$  capacitors at the supply pins provide full transient protection.

# APPLICATIONS INFORMATION Reference Amplifier Setup

The AM6012 is a multiplying D/A converter in which the output current is the product of a digital number and the input reference current. The reference current may be fixed or may vary from nearly zero to +1.0mA. The full range output current is a linear function of the reference current and is given by:

$$I_{FR} = \frac{4095}{4096} \times 4 \times (I_{REF}) = 3.999 I_{REF},$$

where  $I_{REF} = I_{14}$ 

In positive reference applications, an external positive reference voltage forces current through  $\rm R_{14}$  into the  $\rm V_{REF(+)}$  terminal (Pin 14) of the reference amplifier. Alternatively, a negative reference may be applied to  $\rm V_{REF(-)}$  at Pin 15. Reference current flows from ground through  $\rm R_{14}$  into  $\rm V_{REF(+)}$  as in the positive reference case. This negative reference connection has the advantage of a very high impedance presented at Pin 15. The voltage at Pin 14 is equal to and tracks the voltage at Pin 15 due to the high gain of the internal reference amplifier.  $\rm R_{15}$  (nominally equal to  $\rm R_{14}$ ) is used to cancel bias current errors (Figure 2a).

Bipolar references may be accommodated by offsetting V<sub>REF</sub> or Pin 15. The negative common-mode range of the reference amplifier is given by: V<sub>CM</sub> = V– plus (I<sub>REF</sub>  $\times$  3k $\Omega$ ) plus 1.8V. The positive common-mode range is V+ less 1.23V.

When a DC reference is used, a reference bypass capacitor is recommended. A 5.0V TTL logic supply is not recommended as a reference. If a regulated power supply is used as a reference,  $R_{14}$  should be split into two resistors with the junction bypassed to ground with a  $0.1 \mu F$  capacitor.

For most applications, the tight relationship between  $I_{REF}$  and  $I_{FS}$  will eliminate the need for trimming  $I_{REF}$ . If required, full-scale trimming may be accomplished by adjusting the value of  $R_{14}$ , or by using a potentiometer for  $R_{14}$ .

#### **MULTIPLYING OPERATION**

The AM6012 provides excellent multiplying performance with an extremely linear relationship between  $I_{FS}$  and  $I_{REF}$  over a range of 1mA to 1 $\mu$ A. Monotonic operation is maintained over a typical range of  $I_{REF}$  from 100 $\mu$ A to 1.0mA.

# REFERENCE AMPLIFIER COMPENSATION FOR MULTIPLYING APPLICATIONS

AC reference applications will require the reference amplifier to be compensated using a capacitor from pin 16 to V-. The value of this capacitor depends on the impedance presented to Pin 14. For R<sub>14</sub> values of 1.0,

2.5 and 5.0k $\Omega$ , minimum values of C<sub>C</sub> are 5, 12 and 25pF. Larger values of R<sub>14</sub> require proportionately increased values of C<sub>C</sub> for proper phase margin (see Figure 2b).

For fastest response to a pulse, low values of  $R_{14}$  enabling small  $C_C$  values should be used. If Pin 14 is driven by a high impedance such as a transistor current source, none of the above values will suffice and the amplifier must be heavily compensated which will decrease overall bandwidth and slew rate. For  $R_{14} = 1 k \Omega$  and  $C_C = 5 p F$ , the reference amplifier slews at 4mA/ms enabling a transition from  $I_{B E F} = 0$  to  $I_{B E F} = 1 m A$  in 250ns.

Operation with pulse inputs to the reference amplifier may be accommodated by an alternate compensation scheme. This technique provides lowest full-scale transition times. An internal clamp allows quick recovery of the reference amplifier from a cutoff (IREF = 0) condition. Full-scale transition (0 to 1mA) occurs in 62.5ns when the equivalent impedance at Pin 14 is  $800\Omega$  and  $C_{\rm C}=0$ . This yields a reference slew rate of  $8\text{mA}/\mu\text{s}$  which is relatively independent of  $R_{\rm IN}$  and  $V_{\rm IN}$  values.

#### LOGIC INPUTS

The AM6012 design incorporates a unique logic input circuit which enables direct interface to all popular logic families and provides maximum noise immunity. This feature is made possible by the large input swing capability,  $40\mu A$  logic input current, and completely adjustable logic threshold voltage. For V-=-15V, the logic inputs may swing between -5 and +10V. This enables direct interface with +15V CMOS logic, even when the AM6012 is powered from a +5V supply. Minimum input logic swing and minimum logic threshold voltage are given by:

V- plus (I<sub>REF</sub>  $\times$  3k $\Omega$ ) plus 1.8V.

The logic threshold may be adjusted over a wide range by placing an appropriate voltage at the logic threshold control pin (Pin 13, VLc). For TTL interface, simply ground Pin 13. When interfacing ECL, an  $l_{\rm REF} \! \leq \! 1 \, \rm mA$  is recommended. For general setup of the logic control circuit, it should be noted that Pin 13 will sink 1.1mA typical. External circuitry should be designed to accommodate this current (Figure 3).

# AM6012



| T | C | 21 | 2 | 7 | 0 | s |  |
|---|---|----|---|---|---|---|--|
|   |   |    |   |   |   |   |  |

| REFERENCE CONFIGURATION           | R <sub>14</sub> | R <sub>15</sub> | RIN                          | Cc     | I <sub>REF</sub>                      |
|-----------------------------------|-----------------|-----------------|------------------------------|--------|---------------------------------------|
| Positive reference                | V <sub>R+</sub> | 0V              | N/C                          | 0.01μF | V <sub>R+</sub> /R <sub>14</sub>      |
| Negative reference                | 0V              | V <sub>R-</sub> | N/C                          | 0.01μF | -V <sub>R-</sub> /R <sub>14</sub>     |
| Lo impedance bipolar reference    | V <sub>R+</sub> | 0V              | V <sub>IN</sub> <sup>1</sup> |        | $(V_{R+}/R_{14}) + (V_{IN}/R_{IN})^2$ |
| Hi impedance bipolar<br>Reference | V <sub>R+</sub> | VIN             | N/C <sup>1</sup>             |        | $(V_{R+} - V_{IN})/R_{14}^3$          |
| Pulsed reference <sup>4</sup>     | V <sub>R+</sub> | OV              | VIN                          | No Cap | $(V_{R+}/R_{14}) + (V_{IN}/R_{IN})$   |

#### NOTES

- 1. The compensation capacitor is a function of the impedance seen at the +V<sub>REF</sub> input and must be at least 5pF × R<sub>14(eq)</sub> in kΩ. For R<sub>14</sub> < 800Ω no capacitor is necessary.
- 2. For negative values of  $V_{IN}$ ,  $V_{R+}/R_{14}$  must be greater than  $-V_{IN}$  max/ $R_{IN}$  so that the amplifier is not turned off.
- 3. For positive values of  $V_{\text{IN}}$ ,  $V_{\text{R+}}$  must be greater than  $V_{\text{IN}}$  max so the amplifier is not turned off.
- 4. For pulsed operation,  $V_{R+}$  provides a DC offset and may be set to zero in some cases. The impedance at Pin 14 should be  $800\Omega$  or less.
- 5. For optimum settling time, decouple V- with  $20\Omega$  and bypass with  $22\mu F$  tantulum capacitor.
- 6. Reference current and reference resistor there is a 1-to-4 scale factor between the reference current (I<sub>REF</sub>) and the full-scale output current (I<sub>FS</sub>). If V<sub>REF</sub> = +10V and I<sub>FS</sub> = 4mA, the value of the R<sub>14</sub> is:

$$R_{14} = \frac{4 \times 10 V}{4 m A} = 10 k \Omega \qquad \qquad R_{14} = R_{15}$$

#### a. Reference Amplifier Biasing

#### Minimum Size Compensation Capacitor (I<sub>FS</sub> = 4mA, I<sub>REF</sub>=1.0mA)

| $R_{14(EQ)}$ (k $\Omega$ ) | C <sub>C</sub> (pF) |
|----------------------------|---------------------|
| 10                         | 50                  |
| 5                          | 25                  |
| 2                          | 10                  |
| 1                          | 5                   |
| .5                         | 0                   |

#### NOTE:

A  $0.01\mu F$  capacitor is recommended for fixed reference operation.

# Reference Amplifier Frequency Response



b. Figure 1

# AM6012



#### ACCOMMODATING BIPOLAR REFERENCE



#### BASIC NEGATIVE REFERENCE OPERATION



# RECOMMENDED FULL-SCALE ADJUSTMENT CIRCUIT



# AM6012

## **APPLICATION CIRCUITS**



| c           | ODE FORMAT                                                                                                                               | CONNECTIONS                                             | OUTPUT SCALE                                                                                                            | MSB LSB I <sub>0</sub> I <sub>0</sub>   B1 B2 B3 B4 B5 B6 B7 B8 B9 B10 B11 B12 (mA) (mA)                                          | $\mathbf{v}_{out}$                                                   |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| Unipolar    | Straight binary; one polarity with true input code, true zero output.                                                                    | a - c<br>b - g<br>R1 = R2 = 2.5k                        | Positive full-scale<br>Positive full-scale -LSB<br>Zero-scale                                                           | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 3.999 0.000<br>1 1 1 1 1 1 1 1 1 1 1 1 1 1 0 3.998 0.001<br>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 9.9976<br>9.9951<br>0.0000                                           |
| Onipolai    | Complementary binary;<br>one polarity with<br>complementary input<br>code, true zero output.                                             | a – g<br>b – c<br>R1 = R2 = 2.5k                        | Positive full-scale<br>Positive full-scale -LSB<br>Zero-scale                                                           | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                             | 9.9976<br>9.9951<br>0.0000                                           |
| Symmetrical | Straight offset binary;<br>offset half-scale,<br>symmetrical about zero,<br>no true zero output.                                         | a-c<br>b-d<br>f-g<br>R1 = R3 = 2.5k<br>R2 = 1.25k       | Positive full-scale Positive full-scale -LSB (+) Zero-scale (-) Zero-scale Negative full-scale -LSB Negative full-scale | 0 0 0 0 0 0 0 0 0 0 0 1 0.001 3.998                                                                                               | 9.9976<br>9.9927<br>0.0024<br>-0.0024<br>-9.9927<br>-9.9976          |
| Offset      | 1's complement; offset<br>half-scale, symmetrical<br>about zero, no true zero<br>output, MSB comple-<br>mented (need inverter<br>at B1). | a - c<br>b - d<br>f - g<br>R1 = R3 = 2.5k<br>R2 = 1.25k | Positive full-scale Positive full-scale -LSB (+) Zero-scale (-) Zero-scale Negative full-scale -LSB Negative full-scale |                                                                                                                                   | 9.9976<br>9.9927<br>0.0024<br>-0.0024<br>-9.9927<br>-9.9976          |
| Offset with | Offset binary; offset half-<br>scale, true zero output.                                                                                  | e-a-c<br>b-g<br>R1 = R2 = 5k                            | Positive full-scale Positive full-scale -LSB +LSB Zero-scale -LSB Negative full-scale +LSB Negative full-scale          |                                                                                                                                   | 9.9951<br>9.9902<br>0.0049<br>0.000<br>-0.0049<br>-9.9951<br>-10.000 |
| True Zero   | 2's complement; offset<br>half-scale, true zero<br>output, MSB comple-<br>mented (need inverter<br>at B1).                               | e-a-c<br>b-g<br>R1 = R2 ≈ 5k                            | Positive full-scale Positive full-scale – LSB +1 LSB Zero-scale -1 LSB Negative full-scale + LSB Negative full-scale    | 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 0 3.998 0.001 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                   | 9.9902<br>0.0049<br>0.000<br>-0.049<br>-9.9951<br>-10.000            |

#### Figure 4. AM6012 Logic Inputs

# ADDITIONAL CODE MODIFICATIONS

 Any of the offset binary codes may be complemented by reversing the output terminal pair.

# **APPLICATION CIRCUITS**





# AM6012

# **APPLICATION CIRCUITS**



# **Signetics**

# DAC08 Series 8-Bit High-Speed Multiplying D/A Converter

**Product Specification** 

#### Linear Products

#### DESCRIPTION

The DAC08 series of 8-bit monolithic multiplying Digital-to-Analog Converters provide very high-speed performance coupled with low cost and outstanding applications flexibility.

Advanced circuit design achieves 70ns settling times with very low glitch and at low power consumption. Monotonic multiplying performance is attained over a wide 20-to-1 reference current range. Matching to within 1 LSB between reference and full-scale currents eliminates the need for full-scale trimming in most applications. Direct interface to all popular logic families with full noise immunity is provided by the high swing, adjustable threshold logic inputs.

Dual complementary outputs are provided, increasing versatility and enabling differential operation to effectively double the peak-to-peak output swing. True high voltage compliance outputs allow direct output voltage conversion and eliminate output op amps in many applications.

All DAC08 series models guarantee full 8-bit monotonicity and linearities as tight as 0.1% over the entire operating temperature range. Device performance is essentially unchanged over the  $\pm$  4.5V to  $\pm$  18V power supply range, with 37mW power consumption attainable at  $\pm$ 5V supplies.

The compact size and low power consumption make the DAC08 attractive for portable and military aerospace applications.

#### **FEATURES**

- Fast settling output current 70ns
- Full-scale current prematched to ± 1 LSB
- Direct interface to TTL, CMOS, ECL, HTL, PMOS
- Relative accuracy to 0.1% maximum over temperature range
- High output compliance -10V to +18V
- True and complemented outputs
- Wide range multiplying capability
- Low FS current drift ± 10ppm/°C
- Wide power supply range ± 4.5V to ± 18V
- Low power consumption 37mW at ±5V

#### PIN CONFIGURATIONS



# ORDERING INFORMATION

| DESCRIPTION            | TEMPERATURE RANGE | ORDER CODE |
|------------------------|-------------------|------------|
| 16-Pin Hermetic Cerdip | -55°C to +125°C   | DAC08F     |
| 16-Pin Hermetic Cerdip | -55°C to +125°C   | DAC08AF    |
| 16-Pin Plastic DIP     | 0 to +70°C        | DAC08CN    |
| 16-Pin Hermetic Cerdip | 0 to +70°C        | DAC08CF    |
| 16-Pin Plastic DIP     | 0 to +70°C        | DAC08EN    |
| 16-Pin Hermetic Cerdip | 0 to +70°C        | DAC08EF    |
| 16-Pin Plastic SO      | 0 to +70°C        | DAC08ED    |
| 16-Pin Hermetic Cerdip | 0 to +70°C        | DAC08HF    |
| 16-Pin Plastic DIP     | 0 to +70°C        | DAC08HN    |

#### **APPLICATIONS**

- 8-bit, 1μs A-to-D converters
- Servo-motor and pen drivers
- Waveform generators
- · Audio encoders and attenuators
- Analog meter drivers
- Programmable power supplies
- CRT display drivers
- High-speed modems
- Other applications where low cost, high speed and complete input/output versatility are required
- Programmable gain and attentuation
- Analog-Digital multiplication

# **DAC08 Series**

# **BLOCK DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS

| SYMBOL                               | PARAMETER                                                                                              | RATING                             | UNIT           |
|--------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------|----------------|
| V+ to<br>V-                          | Power supply voltage                                                                                   | 36                                 | v              |
| V <sub>5</sub> - V <sub>12</sub>     | Digital input voltage                                                                                  | V- to V- plus<br>36V               |                |
| V <sub>LC</sub>                      | Logic threshold control                                                                                | V- to V+                           |                |
| V <sub>0</sub>                       | Applied output voltage                                                                                 | V- to +18                          | V              |
| l <sub>14</sub>                      | Reference current                                                                                      | 5.0                                | mA             |
| V <sub>14</sub> ,<br>V <sub>15</sub> | Reference amplifier inputs                                                                             | V <sub>EE</sub> to V <sub>CC</sub> |                |
| P <sub>D</sub>                       | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1190<br>1450<br>1090               | mW<br>mW<br>mW |
| T <sub>SOLD</sub>                    | Lead soldering temperature (10sec max)                                                                 | 300                                | °C             |
| T <sub>A</sub>                       | Operating temperature range<br>DAC08, DAC08A<br>DAC08C, E, H                                           | -55 to +125<br>0 to +70            | °C             |
| T <sub>STG</sub>                     | Storage temperature range                                                                              | -65 to +150                        | °C             |

#### NOTE:

1. Derate above 25°C, at the following rates:

F package at 9.5mW/°C.

N package at 11.6mW/°C. D package at 8.7mW/°C.

# **DAC08 Series**

DC ELECTRICAL CHARACTERISTICS Pin 3 must be at least 3V more negative than the potential to which R<sub>15</sub> is

 $V_{CC}$  = ±15V,  $I_{REF}$  = 2.0mA, Output characteristics refer to both  $I_{OUT}$  and  $I_{\overline{OUT}}$  unless otherwise noted. DAC08C, E, H:  $T_A$  = 0°C to 70°C. DAC08/08A:  $T_A$  = -55°C to 125°C.

| SYMBOL                             | PARAMETER                                       | TEST CONDITIONS                                                                                                                                             |            | DAC080           | ;                |            | DAC08E           |                  | UNIT         |
|------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------|------------------|------------|------------------|------------------|--------------|
|                                    |                                                 |                                                                                                                                                             | Min        | Тур              | Max              | Min        | Тур              | Max              | 1            |
|                                    | Resolution<br>Monotonicity                      |                                                                                                                                                             | 8<br>8     | 8<br>8           | 8                | 8<br>8     | 8<br>8           | 8<br>8           | Bits<br>Bits |
|                                    | Relative accuracy<br>Differential non-linearity | Over temperature range                                                                                                                                      |            |                  | ± 0.39<br>± 0.78 |            |                  | ± 0.19<br>± 0.39 | %FS<br>%FS   |
| TCI <sub>FS</sub>                  | Full-scale tempco                               |                                                                                                                                                             |            | ± 10             |                  |            | ± 10             |                  | ppm/°C       |
| Voc                                | Output voltage compliance                       | Full-scale current change < ½ LSB                                                                                                                           | -10        |                  | + 18             | -10        |                  | + 18             | ٧            |
| I <sub>FS4</sub>                   | Full-scale current                              | $V_{REF} = 10.000V, R_{14}, R_{15} = 5.000k\Omega$                                                                                                          | 1.94       | 1.99             | 2.04             | 1.94       | 1.99             | 2.04             | mA           |
| I <sub>FSS</sub>                   | Full-scale symmetry                             | I <sub>FS4</sub> - I <sub>FS2</sub>                                                                                                                         |            | ± 2.0            | ± 16             |            | ± 1.0            | ± 8.0            | μΑ           |
| I <sub>ZS</sub>                    | Zero-scale current                              |                                                                                                                                                             |            | 0.2              | 4.0              |            | 0.2              | 2.0              | μΑ           |
| I <sub>FSR</sub>                   | Full-scale output current range                 | $R_{14}$ , $R_{15} = 5.000k\Omega$<br>$V_{REF} = +15.0V$ , $V_{-} = -10V$<br>$V_{REF} = +25.0V$ , $V_{-} = -12V$                                            | 2.1<br>4.2 |                  |                  | 2.1<br>4.2 |                  |                  | mA           |
| V <sub>IL</sub><br>V <sub>IH</sub> | Logic input levels<br>Low<br>High               | V <sub>LC</sub> = 0V                                                                                                                                        | 2.0        |                  | 0.8              | 2.0        |                  | 0.8              | ٧            |
| հլ<br>հյե                          | Logic input current<br>Low<br>High              | $V_{LC} = 0V$ $V_{IN} = -10V \text{ to } +0.8V$ $V_{IN} = 2.0V \text{ to } 18V$                                                                             |            | -2.0<br>0.002    | -10<br>10        |            | -2.0<br>0.002    | -10<br>10        | μΑ           |
| V <sub>IS</sub>                    | Logic input swing                               | V- = -15V                                                                                                                                                   | -10        |                  | +18              | -10        |                  | + 18             | V            |
| V <sub>THR</sub>                   | Logic threshold range                           | V <sub>S</sub> = ± 15V                                                                                                                                      | -10        |                  | + 13.5           | -10        |                  | + 13.5           | ٧            |
| I <sub>15</sub>                    | Reference bias current                          |                                                                                                                                                             |            | -1.0             | -3.0             |            | -1.0             | -3.0             | μΑ           |
| dI/dt                              | Reference input slew rate                       |                                                                                                                                                             | 4.0        | 8.0              |                  | 4.0        | 8.0              |                  | mA/μs        |
| PSSI <sub>FS+</sub>                | Power supply sensitivity Positive Negative      | I <sub>REF</sub> = 1mA<br>V+ = 4.5 to 5.5V, V- = -15V;<br>V+ = 13.5 to 16.5V, V- = -15V<br>V- = -4.5 to -5.5V, V+ = +15V;<br>V- = -13.5 to -16.5, V+ = +15V |            | 0.0003           | 0.01             |            | 0.0003           | 0.01             | %FS/%V       |
| +<br> -                            | Power supply current Positive Negative          | V <sub>S</sub> = ±5V, I <sub>REF</sub> = 1.0mA                                                                                                              |            | 3.1<br>-4.3      | 3.8<br>-5.8      |            | 3.1<br>-4.3      | 3.8<br>-5.8      |              |
| +<br> -                            | Positive<br>Negative                            | V <sub>S</sub> = +5V, -15V, I <sub>REF</sub> = 2.0mA                                                                                                        |            | 3.1<br>-7.1      | 3.8<br>-7.8      |            | 3.1<br>-7.1      | 3.8<br>-7.8      | mA           |
| +<br> -                            | Positive<br>Negative                            | V <sub>S</sub> = ± 15V, I <sub>REF</sub> = 2.0mA                                                                                                            |            | 3.2<br>-7.2      | 3.8<br>-7.8      |            | 3.2<br>-7.2      | 3.8<br>-7.8      |              |
| P <sub>D</sub>                     | Power dissipation                               | ±5V, I <sub>REF</sub> = 1.0mA<br>+5V, -15V, I <sub>REF</sub> = 2.0mA<br>±15V, I <sub>REF</sub> = 2.0mA                                                      |            | 37<br>122<br>156 | 48<br>136<br>174 |            | 37<br>122<br>156 | 48<br>136<br>174 | mW           |

# **DAC08 Series**

# **DC ELECTRICAL CHARACTERISTICS (Continued)** Pin 3 must be at least 3V more negative than the potential to which R<sub>15</sub> is returned.

 $V_{CC}=\pm$  15V,  $I_{REF}=$  2.0mA, Output characteristics refer to both  $I_{OUT}$  and  $I_{\overline{OUT}}$ , unless otherwise noted. DAC08C, E, H:  $T_A=0^{\circ}C$  to 70°C. DAC08/08A:  $T_A=-55^{\circ}C$  to 125°C.

| SYMBOL                             | PARAMETER                                    | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            | UNIT             |                  |              |  |  |
|------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------|------------------|--------------|--|--|
|                                    |                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Min        | Тур              | Max              |              |  |  |
|                                    | Resolution<br>Monotonicity                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8          | 8<br>8           | 8<br>8           | Bits<br>Bits |  |  |
|                                    | Relative accuracy Differential non-linearity | Over temperature range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |                  | ± 0.1<br>± 0.19  | %FS<br>%FS   |  |  |
| TCIFS                              | Full-scale tempco                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            | ± 10             | ± 50             | ppm/°C       |  |  |
| Voc                                | Output voltage compliance                    | Full-scale current change ½ LSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -10        |                  | +18              | V            |  |  |
| I <sub>FS4</sub>                   | Full-scale current                           | $V_{REF} = 10.000V, R_{14}, R_{15} = 5.000k\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.984      | 1.992            | 2.000            | mA           |  |  |
| I <sub>FSS</sub>                   | Full-scale symmetry                          | I <sub>FS4</sub> - I <sub>FS2</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            | ± 1.0            | ± 4.0            | μΑ           |  |  |
| Izs                                | Zero-scale current                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            | 0.2              | 1.0              | μΑ           |  |  |
| I <sub>FSR</sub>                   | Full-scale output current range              | $R_{14}$ , $R_{15} = 5.000k\Omega$<br>$V_{REF} = +15.0V$ , $V_{-} = -10V$<br>$V_{REF} = +25.0V$ , $V_{-} = -12V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2.1<br>4.2 |                  |                  | mA           |  |  |
| V <sub>IL</sub><br>V <sub>IH</sub> | Logic input levels<br>Low<br>High            | V <sub>LC</sub> = 0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2.0        |                  | 0.8              | ٧            |  |  |
| i <sub>IL</sub><br>i <sub>IH</sub> | Logic input current<br>Low<br>High           | $V_{LC} = 0V$ $V_{IN} = -10V \text{ to } +0.8V$ $V_{IN} = 2.0V \text{ to } 18V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            | -2.0<br>0.002    | -10<br>10        | μΑ           |  |  |
| V <sub>IS</sub>                    | Logic input swing                            | · V- = -15V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -10        |                  | +18              | V            |  |  |
| V <sub>THR</sub>                   | Logic threshold range                        | V <sub>S</sub> = ± 15V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -10        |                  | + 13.5           | V            |  |  |
| 1 <sub>15</sub>                    | Reference bias current                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            | -1.0             | -3.0             | μΑ           |  |  |
| dI/dt                              | Reference input slew rate                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4.0        | 8.0              |                  | mA/μs        |  |  |
| PSSI <sub>FS+</sub>                | Power supply sensitivity Positive  Negative  | I <sub>REF</sub> = 1mA<br>V+ = 4.5 to 5.5V, V- = -15V;<br>V+ = 13.5 to 16.5V, V- = -15V<br>V- = -4.5 to -5.5V, V+ = +15V;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            | 0.0003           | 0.01<br>0.01     | %FS/%VS      |  |  |
| +<br> -                            | Power supply current Positive Negative       | $V_{-} = -13.5$ to $-16.5$ , $V_{+} = +15V$<br>$V_{S} = \pm 5V$ , $I_{REF} = 1.0$ mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 3.1 -4.3         | 3.8<br>-5.8      |              |  |  |
| +<br> -                            | Positive<br>Negative                         | $V_0 = \pm 5V_1 - 15V_2 - 15V_3 - 15V_4 - 15V_4 - 15V_5 - 15V_5$ |            | 3.1<br>-7.1      | 3.8<br>-7.8      | mA           |  |  |
| +<br> -                            | Positive<br>Negative                         | V <sub>S</sub> = ± 15V, I <sub>REF</sub> = 2.0mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |            | 3.2<br>-7.2      | 3.8<br>-7.8      | 1            |  |  |
| P <sub>D</sub>                     | Power dissipation                            | ±5V, I <sub>REF</sub> = 1.0mA<br>+5V, -15V, I <sub>REF</sub> = 2.0mA<br>±15V, I <sub>REF</sub> = 2.0mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            | 37<br>122<br>156 | 48<br>136<br>174 | mW           |  |  |

# **DAC08 Series**

## AC ELECTRICAL CHARACTERISTICS

| SYMBOL                               | PARAMETER                                       | TEST CONDITIONS                                                      | DAC08C |     | DAC08E<br>DAC08 |     |     | DAC08H<br>DAC08A |     |     | UNIT |    |
|--------------------------------------|-------------------------------------------------|----------------------------------------------------------------------|--------|-----|-----------------|-----|-----|------------------|-----|-----|------|----|
|                                      |                                                 |                                                                      | Min    | Тур | Max             | Min | Тур | Max              | Min | Тур | Max  |    |
| ts                                   | Settling time                                   | To $\pm \frac{1}{2}$ LSB, all bits switched on or off, $T_A = 25$ °C |        | 70  | 135             |     | 70  | 135              |     | 70  | 135  | ns |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Low-to-High<br>High-to-Low | T <sub>A</sub> = 25°C, each bit.<br>All bits switched                |        | 35  | 60              |     | 35  | 60               |     | 35  | 60   | ns |

## **TEST CIRCUITS**





# **DAC08 Series**

# **TEST CIRCUITS** (Continued)





Figure 4. Notation Definitions

# **DAC08 Series**

#### TYPICAL PERFORMANCE CHARACTERISTICS



May 5, 1988

# 5

# 8-Bit High-Speed Multiplying D/A Converter

# **DAC08 Series**

## TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



# **DAC08 Series**

#### TYPICAL APPLICATION



# FUNCTIONAL DESCRIPTION Reference Amplifier Drive and Compensation

The reference amplifier input current must always flow into Pin 14 regardless of the setup method or reference supply voltage polarity.

Connections for a positive reference voltage are shown in Figure 1. The reference voltage source supplies the full reference current. For bipolar reference signals, as in the multiplying mode, R<sub>15</sub> can be tied to a negative voltage corresponding to the minimum input level. R<sub>15</sub> may be eliminated with only a small sacrifice in accuracy and temperature drift.

The compensation capacitor value must be increased as  $R_{14}$  value is increased. This is in order to maintain proper phase margin. For  $R_{14}$  values of 1.0, 2.5, and 5.0k $\Omega$ , minimum capacitor values are 15, 37, and 75pF, respectively. The capacitor may be tied to either  $V_{EE}$  or ground, but using  $V_{EE}$  increases negative supply rejection. (Fluctuations in the negative supply have more effect on accuracy than do any changes in the positive supply.)

A negative reference voltage may be used if  $R_{14}$  is grounded and the reference voltage is applied to  $R_{15}$  as shown. A high input impedance is the main advantage of this method. The negative reference voltage must be at

least 3.0V above the  $V_{\rm EE}$  supply. Bipolar input signals may be handled by connecting  $R_{14}$  to a positive reference voltage equal to the peak positive input level at Pin 15.

When using a DC reference voltage, capacitive bypass to ground is recommended. The 5.0V logic supply is not recommended as a reference voltage, but if a well regulated 5.0V supply which drives logic is to be used as the reference, R<sub>14</sub> should be formed of two series resistors with the junction of the two resistors bypassed with 0.1 µF to ground. For reference voltages greater than 5.0V, a clamp diode is recommended between Pin 14 and ground.

If Pin 14 is driven by a high impedance such as a transistor current source, none of the above compensation methods applies and the amplifier must be heavily compensated, decreasing the overall bandwidth.

#### **Output Voltage Range**

The voltage at Pin 4 must always be at least 4.5V more positive than the voltage of the negative supply (Pin 3) when the reference current is 2mA or less, and at least 8V more positive than the negative supply when the reference current is between 2mA and 4mA. This is necessary to avoid saturation of the output transistors, which would cause serious accuracy degradation.

#### **Output Current Range**

Any time the full-scale current exceeds 2mA, the negative supply must be at least 8V more negative than the output voltage. This is due to the increased internal voltage drops between the negative supply and the outputs with higher reference currents.

#### Accuracy

Absolute accuracy is the measure of each output current level with respect to its intended value, and is dependent upon relative accuracy, full-scale accuracy and full-scale current drift. Relative accuracy is the measure of each output current level as a fraction of the full-scale current after zero-scale current has been nulled out. The relative accuracy of the DAC08 series is essentially constant over the operating temperature range due to the excellent temperature tracking of the monothic resistor ladder. The reference current may drift with temperature, causing a change

in the absolute accuracy of output current. However, the DAC08 series has a very low full-scale current drift over the operating temperature range.

The DAC08 series is guaranteed accurate to within  $\pm$  ½ LSB at +25°C at a full-scale output current of 1.992mA. The relative accuracy test circuit is shown in Figure 1. The 12-bit converter is calibrated to a full-scale output current of 1.99219mA, then the DAC08 full-scale current is trimmed to the same value with R<sub>14</sub> so that a zero value appears at the error amplifier output. The counter is activated and the error band may be displayed on the oscilloscope, detected by comparators, or stored in a peak detector.

Two 8-bit D-to-A converters may not be used to construct a 16-bit accurate D-to-A converter. 16-bit accuracy implies a total of  $\pm$  ½ part in 65,536, or  $\pm$  0.00076%, which is much more accurate than the  $\pm$  0.19% specification of the DAC08 series.

#### Monotonicity

A monotonic converter is one which always provides analog output greater than or equal to the preceding value for a corresponding increment in the digital input code. The DAC08 series is monotonic for all values of reference current above 0.5mA. The recommended range for operation is a DC reference current between 0.5mA and 4.0mA.

#### **Settling Time**

The worst-case switching condition occurs when all bits are switched on, which corresponds to a low-to-high transition for all input bits. This time is typically 70ns for settling to within  $^{1}\!\!/_{2}$  LSB for 8-bit accuracy. This time applies when  $R_{L} < 500\Omega$  and  $C_{O} < 25pF$ . The slowest single switch is the least significant bit, which typically turns on and settles in 65ns. In applications where the DAC functions in a positive-going ramp mode, the worst-case condition does not occur and settling times less than 70ns may be realized.

Extra care must be taken in board layout since this usually is the dominant factor in satisfactory test results when measuring settling time. Short leads, 100µF supply bypassing for low frequencies, minimum scope lead length, and avoidance of ground loops are all mandatory.

# **DAC08 Series**

#### SETTLING TIME AND PROPAGATION DELAY



## **BASIC DAC08 CONFIGURATION**



## RECOMMENDED FULL-SCALE AND ZERO-SCALE ADJUST



# UNIPOLAR VOLTAGE OUTPUT FOR LOW IMPEDANCE OUTPUT



# **DAC08 Series**

## UNIPOLAR VOLTAGE OUTPUT FOR HIGH IMPEDANCE OUTPUT



# BASIC BIPOLAR OUTPUT OPERATION (OFFSET BINARY)



# **Signetics**

# AN106 Using the DAC08 Without Negative Supply

Application Note

**Linear Products** 

# USING THE DACOS WITHOUT A NEGATIVE SUPPLY

The DAC08 can be used without a negative supply if a few precautions are observed:

- 1. V<sub>CC</sub> must be in the range of 10V to 30V.
- 2. V<sub>REF(-)</sub> must be at least 3V more positive than Pin 3 at all times.
- 3. Pins 2 and 4 must always be at least 5V above Pin 3 for reference currents up to 2mA, and at least 8V above Pin 3 for reference currents above 2mA.
- 4. Pin 1 must be at least 5V above Pin 3.

Figure 1 shows the DAC08 in a circuit without a negative supply with two MC1489s used as level shifters. The need for level shifters is implied from requirement 4 above, since the logic threshold is about 1.35V above Pin 1.  $V_{\rm O}$  must be the same potential as the positive logic supply because of the internal circuitry of the MC1489.

If  $V_{REF(+)}$  is a very stable source with no ripple or noise, R1 and R2 can be a single resistor. The same is true of R3 and R4 if  $V_{REF(-)}$  is a very stable source. Resistor values are determined as follows:

$$R1 + R2 = \frac{V_{REF(+)} - V_{REF(-)}}{I_{REF}}$$

$$R3 + R4 = R1 + R2$$

where I<sub>REF</sub> is reference current through R1 and R2

The value of the compensation capacitor,  $C_C$ , is determined by the relationship:

$$C_C = 15 (R1 + R2)$$

where  $C_C$  is in pF and R1 and R2 are in  $k\Omega$ .

V<sub>O</sub> (DAC08 Pin 1 and MC1489 Pin 7) must be at least 5V for DAC08 reference currents at or below 2mA, and at least 8V for reference currents above 2mA. V<sub>O</sub> must also be equal to the positive potential of the logic supply, as mentioned above. It should be noted that the MC1489 inverts the logic inputs.

#### **EXAMPLE**

Power supply voltages of +5V and +15V are available and the input logic is TTL. The need is for a DAC with a full-scale output of 2mA. V<sub>O</sub> is set to +5V

- V<sub>CC</sub> for the DAC08 and the MC1489 are set to +15V
- If V<sub>REF(+)</sub> and V<sub>REF(-)</sub> are set to +15V and +5V respectively.
- $R1 + R2 = \frac{15 5}{loc} = \frac{10V}{2mA} = 5k\Omega$
- R3 + R4 should also add up to 5kΩ.
- C<sub>C</sub> is 15(5)pF = 75pF.



# **Signetics**

# MC1508-8/1408-8/1408-7 8-Bit Multiplying D/A Converter

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The MC1508/MC1408 series of 8-bit monolithic digital-to-analog converters provide high-speed performance with low cost. They are designed for use where the output current is a linear product of an 8-bit digital word and an analog reference voltage.

#### **FEATURES**

- Fast settling time 70ns (typ)
- Relative accuracy ± 0.19% (max error)
- Non-inverting digital inputs are TTL and CMOS compatible
- High-speed multiplying rate 4.0mA/μs (input slew)
- Output voltage swing +0.5V to -5.0V
- Standard supply voltages +5.0V and -5.0V to -15V
- · Military qualifications pending

#### **APPLICATIONS**

- Tracking A-to-D converters
- 2½-digit panel meters and DVMs
- · Waveform synthesis
- Sample-and-hold
- Peak detector
- Programmable gain and attenuation
- CRT character generation
- Audio digitizing and decoding
- Programmable power supplies
- · Analog digital multiplication
- Digital digital multiplication
- Analog digital division
- . Digital addition and subtraction
- Speech compression and expansion
- Stepping motor drive
- Modems
- Servo motor and pen drivers

#### CIRCUIT DESCRIPTION

The MC1508/MC1408 consists of a reference current amplifier, an R-2R ladder, and 8 high-speed current switches. For many applications, only a reference resistor and reference voltage need be added.

The switches are non-inverting in operation; therefore, a high state on the input turns on the specified output current component.

The switch uses current steering for high speed, and a termination amplifier consisting of an active load gain stage with unity gain feedback. The termination amplifier holds the parasitic capacitance of the ladder at a constant voltage during switching, and provides a low impedance termination of equal voltage for all legs of the ladder.

The R-2R ladder divides the reference amplifier current into binarily-related components, which are fed to the switches. Note that there is always a remainder current which is equal to the least significant bit. This current is shunted to ground, and the maximum output current is 255/256 of the reference amplifier current, or 1.992mA for a 2.0mA reference amplifier current if the NPN current source pair is perfectly matched.

#### PIN CONFIGURATIONS



## **BLOCK DIAGRAM**



# MC1508-8/1408-8/1408-7

#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |  |  |  |
|--------------------|-------------------|------------|--|--|--|
| 16-Pin Cerdip      | -55°C to +125°C   | MC1508-8F  |  |  |  |
| 16-Pin Plastic DIP | 0 to +70°C        | MC1408-7N  |  |  |  |
| 16-Pin Cerdip      | 0 to +70°C        | MC1408-7F  |  |  |  |
| 16-Pin SO package  | 0 to +70°C        | MC1408-8D  |  |  |  |

# **ABSOLUTE MAXIMUM RATINGS** $T_A = +25^{\circ}C$ , unless otherwise specified.

| SYMBOL                            | PARAMETER                                                                                               | RATING                             | UNIT           |
|-----------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------|----------------|
| V <sub>CC</sub>                   | Positive power supply voltage                                                                           | + 5.5                              | V              |
| V <sub>EE</sub>                   | Negative power supply voltage                                                                           | -16.5                              | V              |
| V <sub>5</sub> – V <sub>12</sub>  | Digital input voltage                                                                                   | 0 to V <sub>CC</sub>               | ٧              |
| Vo                                | Applied output voltage                                                                                  | -5.2 to +18                        | V              |
| 114                               | Reference current                                                                                       | 5.0                                | mA             |
| V <sub>14</sub> , V <sub>15</sub> | Reference amplifier inputs                                                                              | V <sub>EE</sub> to V <sub>CC</sub> |                |
| P <sub>D</sub>                    | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1190<br>1450<br>1080               | mW<br>mW<br>mW |
| T <sub>SOLD</sub>                 | Lead soldering temperature (10sec)                                                                      | 300                                | °C             |
| T <sub>A</sub>                    | Operating temperature range<br>MC1508<br>MC1408                                                         | -55 to +125<br>0 to +75            | °C             |
| T <sub>STG</sub>                  | Storage temperature range                                                                               | -65 to +150                        | °C             |

### NOTE:

<sup>1.</sup> Derate above 25°C, at the following rates:

F package at 9.5mW/°C N package at 11.6mW/°C

D package at 8.6mW/°C

# MC1508-8/1408-8/1408-7

# DC AND AC ELECTRICAL CHARACTERISTICS Pin 3 must be 3V more negative than the potential to which R<sub>15</sub> is

Pin 3 must be 3V more negative than the potential to which  $R_{15}$  is returned.

 $V_{CC}$  = +5.0 $V_{DC}$ ,  $V_{EE}$  = -15 $V_{DC}$ ,  $\frac{V_{REF}}{R_{14}}$  = 2.0mA unless otherwise specified.

MC1508:  $T_A = -55^{\circ}\text{C}$  to 125°C. MC1408:  $T_A = 0^{\circ}\text{C}$  to 75°C, unless otherwise noted.

| SYMBOL                               | PARAMETER                                            |                                                                                          | MC1508-8 |                              |                                 | MC1408-8      |                              |                | MC1408-7      |                              |                 |                 |
|--------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------|----------|------------------------------|---------------------------------|---------------|------------------------------|----------------|---------------|------------------------------|-----------------|-----------------|
|                                      |                                                      | TEST CONDITIONS                                                                          | Min      | Тур                          | Max                             | Min           | Тур                          | Max            | Min           | Тур                          | Max             | UNIT            |
| Er                                   | Relative accuracy                                    | Error relative to full-<br>scale I <sub>O</sub> , Figure 3                               |          |                              | ± 0.19                          |               |                              | ± 0.19         |               |                              | ± 0.39          | %               |
| ts                                   | Settling time <sup>1</sup>                           | To within $\frac{1}{2}$ LSB,<br>includes $t_{PLH}$ ,<br>$T_A = +25^{\circ}C$ , Figure 4  |          | 70                           |                                 |               | 70                           |                |               | 70                           |                 | ns              |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time<br>Low-to-High<br>High-to-Low | T <sub>A</sub> = +25°C,<br>Figure 4                                                      |          | 35                           | 100                             |               | 35                           | 100            |               | 35                           | 100             | ns              |
| TCIO                                 | Output full-scale current drift                      |                                                                                          |          | -20                          |                                 |               | -20                          |                |               | -20                          |                 | ppm/°0          |
| V <sub>IH</sub><br>V <sub>IL</sub>   | Digital input logic level<br>(MSB)<br>High<br>Low    | Figure 5                                                                                 | 2.0      |                              | 0.8                             | 2.0           |                              | 0.8            | 2.0           |                              | 0.8             | V <sub>DC</sub> |
| հյա<br>հյլ                           | Digital input current<br>(MSB)<br>High<br>Low        | Figure 5 $V_{IH} = 5.0V$ $V_{IL} = 0.8V$                                                 |          | 0                            | 0.04<br>-0.8                    |               | 0                            | 0.04<br>-0.8   |               | 0 -0.4                       | 0.04<br>-0.8    | mA              |
| I <sub>15</sub>                      | Reference input bias current                         | Pin 15, Figure 5                                                                         |          | -1.0                         | -5.0                            |               | -1.0                         | -5.0           |               | -1.0                         | -5.0            | μΑ              |
| l <sub>OR</sub>                      | Output current range                                 | Figure 5 $V_{EE} = -5.0V$ $V_{EE} = -7.0V \text{ to } -15V$                              | 0        | 2.0<br>2.0                   | 2.1<br>4.2                      | 0             | 2.0<br>2.0                   | 2.1<br>4.2     | 0             | 2.0<br>2.0                   | 2.1<br>4.2      | mA              |
| I <sub>O</sub>                       | Output current Off-state                             | Figure 5 $V_{REF}$ = 2.000V, R14 = 1000 $\Omega$ All bits low                            | 1.9      | 1.99                         | 2.1<br>4.0                      | 1.9           | 1.99                         | 2.1<br>4.0     | 1.9           | 1.99                         | 2.1<br>4.0      | mA<br>μA        |
| V <sub>O</sub>                       | Output voltage compliance                            | $E_r \le 0.19\%$ at $T_A = +25^{\circ}C$ , Figure 5 $V_{EE} = -5V$ $V_{EE}$ below $-10V$ |          | -0.6,<br>+10<br>-5.5,<br>+10 | -0.55,<br>+0.5<br>-5.0,<br>+0.5 |               | -0.6,<br>+10<br>-5.5,<br>+10 |                |               | -0.6,<br>+10<br>-5.5,<br>+10 |                 | V <sub>DC</sub> |
| SRI <sub>REF</sub>                   | Reference current slew rate                          | Figure 6                                                                                 |          | 8.0                          |                                 |               | 8.0                          |                |               | 8.0                          |                 | mA/μs           |
| PSRR(-)                              | Output current power supply sensitivity              | I <sub>REF</sub> = 1mA                                                                   |          | 0.5                          | 2.7                             |               | 0.5                          | 2.7            |               | 0.5                          | 2.7             | μA/V            |
| I <sub>CC</sub>                      | Power supply current Positive Negative               | All bits low,<br>Figure 5                                                                |          | + 2.5<br>-6.5                | + 22<br>- 13                    |               | + 2.5<br>-6.5                | +22<br>-13     |               | + 2.5<br>-6.5                | + 22<br>- 13    | mA              |
| V <sub>CCR</sub><br>V <sub>EER</sub> | Power supply voltage range Positive Negative         | T <sub>A</sub> = +25°C,<br>Figure 5                                                      | +4.5     | +5.0<br>-15                  | + 5.5<br>-16.5                  | + 4.5<br>-4.5 | + 5.0<br>-15                 | + 5.5<br>-16.5 | + 4.5<br>-4.5 | +5.0<br>-15                  | + 5.5<br>- 16.5 | V <sub>DC</sub> |
| P <sub>D</sub>                       | Power Dissipation                                    | All bits low, Figure 5<br>$V_{EE} = -5.0V_{DC}$<br>$V_{EE} = -15V_{DC}$                  |          | 34<br>110                    | 170<br>305                      |               | 34<br>110                    | 170<br>305     |               | 34<br>110                    | 170<br>305      | mW              |

#### NOTE:

<sup>1.</sup> All bits switched.

# MC1508-8/1408-8/1408-7

# TYPICAL PERFORMANCE CHARACTERISTICS



# FUNCTIONAL DESCRIPTION Reference Amplifier Drive and Compensation

The reference amplifier input current must always flow into Pin 14 regardless of the setup method or reference supply voltage polarity.

Connections for a positive reference voltage are shown in Figure 1. The reference voltage source supplies the full reference current. For bipolar reference signals, as in the multiplying mode, R<sub>15</sub> can be tied to a negative voltage corresponding to the minimum input level. R<sub>15</sub> may be eliminated and Pin 15 grounded, with only a small sacrifice in accuracy and temperature drift

The compensation capacitor value must be increased with increasing values of  $R_{14}$  to maintain proper phase margin. For  $R_{14}$  values of 1.0, 2.5, and 5.0k $\Omega$ , minimum capacitor values are 15, 37, and 75pF. The capacitor may be tied to either  $V_{EE}$  or ground, but using  $V_{EE}$  increases negative supply rejection. (Fluctuations in the negative supply have more effect on accuracy than do any changes in the positive supply).

A negative reference voltage may be used if  $R_{14}$  is grounded and the reference voltage is applied to  $R_{15}$ , as shown in Figure 2. A high input impedance is the main advantage of this method. The negative reference voltage must be at least 3.0V above the  $V_{EE}$  supply. Bipolar input signals may be handled by connecting  $R_{14}$  to a positive reference voltage equal to the peak positive input level at Pin 15.

Capacitive bypass to ground is recommended when a DC reference voltage is used. The

5.0V logic supply is not recommended as a reference voltage, but if a well regulated 5.0V supply which drives logic is to be used as the reference,  $R_{14}$  should be formed of two series resistors and the junction of the two resistors bypassed with 0.1  $\mu F$  to ground. For reference voltages greater than 5.0V, a clamp diode is recommended between Pin 14 and ground.

If Pin 14 is driven by a high impedance such as a transistor current source, none of the above compensation methods apply and the amplifier must be heavily compensated, decreasing the overall bandwidth.

# **Output Voltage Range**

The voltage at Pin 4 must always be at least 4.5V more positive than the voltage of the negative supply (Pin 3) when the reference current is 2mA or less, and at least 8V more positive than the negative supply when the reference current is between 2mA and 4mA. This is necessary to avoid saturation of the output transistors, which would cause serious degradation of accuracy.

Signetics' MC1508/MC1408 does not need a range control because the design extends the compliance range down to 4.5V (or 8V — see above) above the negative supply voltage without significant degradation of accuracy. Signetics' MC1508/MC1408 can be used in sockets designed for other manufacturers' MC1508/MC1408 without circuit modification

## **Output Current Range**

Any time the full-scale current exceeds 2mA, the negative supply must be at least 8V more negative than the output voltage. This is due to the increased internal voltage drops between the negative supply and the outputs with higher reference currents.

#### Accuracy

Absolute accuracy is the measure of each output current level with respect to its intended value, and is dependent upon relative accuracy, full-scale accuracy and full-scale current drift. Relative accuracy is the measure of each output current level as a fraction of the full-scale current after zero-scale current has been nulled out. The relative accuracy of the MC1508/MC1408 is essentially constant over the operating temperature range because of the excellent temperature tracking of the monolithic resistor ladder. The reference current may drift with temperature,

causing a change in the absolute accuracy of output current; however, the MC1508/MC1408 has a very low full-scale current drift over the operating temperature range.

The MC1508/MC1408 series is guaranteed accurate to within  $\pm$   $\frac{1}{2}$  LSB at  $\pm$  25°C at a full-scale output current of 1.99mA. The relative accuracy test circuit is shown in Figure 3. The 12-bit converter is calibrated to a full-scale output current of 1.99219mA; then the MC1508/MC1408's full-scale current is trimmed to the same value with R<sub>14</sub> so that a zero value appears at the error amplifier output. The counter is activated and the error band may be displayed on the oscilloscope, detected by comparators, or stored in a peak detector.

Two 8-bit D-to-A converters may not be used to construct a 16-bit accurate D-to-A converter. 16-bit accuracy implies a total of  $\pm$  ½ part in 65,536, or  $\pm$ 0.00076%, which is much more accurate than the  $\pm$ 0.19% specification of the MC1508/MC1408.

#### Monotonicity

A monotonic converter is one which always provides an analog output greater than or equal to the preceding value for a corresponding increment in the digital input code. The MC1508/MC1408 is monotonic for all values of reference current above 0.5mA. The recommended range for operation is a DC reference current between 0.5mA and 4.0mA.

#### Settling Time

The worst case switching condition occurs when all bits are switched on, which corresponds to a low-to-high transition for all input bits. This time is typically 70ns for settling to within  $^{1\!/}_{2}$  LSB for 8-bit accuracy. This time applies when  $R_L < 500\Omega$  and  $C_O < 25pF$ . The slowest single switch is the least significant bit, which typically turns on and settles in 65ns. In applications where the D-to-A converter functions in a positive going ramp mode, the worst-case condition does not occur and settling times less than 70ns may be realized.

Extra care must be taken in board layout since this usually is the dominant factor in satisfactory test results when measuring settling time. Short leads, 100µF supply bypassing for low frequencies, minimum scope lead length, good ground planes, and avoidance of ground loops are all mandatory.

# MC1508-8/1408-8/1408-7







# 8-Bit Multiplying D/A Converter

# MC1508-8/1408-8/1408-7







# Sianetics

# MC3410, MC3510, MC3410C 10-Bit High-Speed Multiplying D/A Converter

**Product Specification** 

#### **Linear Products**

### DESCRIPTION

The MC3410 series are 10-bit Multiplying Digital-to-Analog Converters. They are capable of high-speed performance. and are used as general-purpose building blocks in cost-effective D/A svstems.

The Signetics' design provides complete 10-bit accuracy without laser trimming, and guaranteed monotonicity over temperature. Segmented current sources, in conjunction with an R-2R DAC provides the binary weighted currents. The output buffer amplifier and voltage reference have been omitted to allow greater speed, lower cost, and maximum user flexibility.

### **FEATURES**

- 10-bit resolution and accuracy (± 0.05%)
- Guaranteed monotonicity over temperature
- Fast settling time 250ns typical

## Digital inputs are TTL and CMOS compatible

- Wide output voltage compliance range
- · High-speed multiplying input slew rate - 20mA/μs
- · Reference amplifier internallycompensated
- Standard supply voltages +5V and -15V

#### **APPLICATIONS**

- Successive approximation A/D converters
- · High-speed, automatic test equipment
- High-speed modems
- Waveform generators
- CRT displays
- Strip CHART and X-Y plotters
- Programmable power supplies
- Programmable gain and attenuation

## PIN CONFIGURATION



#### **BLOCK DIAGRAM**



MC3410, MC3510, MC3410C

## **ORDERING INFORMATION**

| DESCRIPTION   | TEMPERATURE RANGE | ORDER CODE |
|---------------|-------------------|------------|
| 16-Pin Cerdip | 0 to +70°C        | MC3410F    |
| 16-Pin Cerdip | 0 to +70°C        | MC3410CF   |
| 16-Pin Cerdip | -55°C to +125°C   | MC3510F    |

# **ABSOLUTE MAXIMUM RATINGS** $T_A = +25$ °C unless otherwise noted

| SYMBOL                             | PARAMETER                                                                                 | RATING                            | UNIT            |
|------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------|-----------------|
| V <sub>CC</sub><br>V <sub>EE</sub> | Power supply                                                                              | + 7.0<br>-18                      | V <sub>DC</sub> |
| VI                                 | Digital input voltage                                                                     | +15                               | V <sub>DC</sub> |
| Vo                                 | Applied output voltage                                                                    | 0.5, -5.0                         | V <sub>DC</sub> |
| I <sub>REF(16)</sub>               | Reference current                                                                         | 2.5                               | mA              |
| V <sub>REF</sub>                   | Reference amplifier inputs                                                                | V <sub>CC</sub> , V <sub>EE</sub> | V <sub>DC</sub> |
| V <sub>REF(D)</sub>                | Reference amplifier differential inputs                                                   | 0.7                               | V <sub>DC</sub> |
| T <sub>A</sub>                     | Operating ambient temperature range<br>MC3510<br>MC3410, 3410C                            | -55 to +125<br>0 to +70           | °C              |
| TJ                                 | Junction temperature, ceramic package                                                     | + 150                             | °C              |
| P <sub>D</sub>                     | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>F package | 1190                              | mW              |

Derate above 25°C, at the following rates:
 F package at 9.5mW/°C

# MC3410, MC3510, MC3410C

DC AND AC ELECTRICAL CHARACTERISTICS  $V_{CC} = +5.0 V_{DC}$ ,  $V_{EE} = -15_{DC}$ ,  $\frac{V_{REF}}{R16} = 2.0 mA$ , all digital inputs at high logic level.

MC3510: T\_A = -55°C to + 125°C, MC3410 Series: T\_A = 0°C to + 70°C, unless otherwise noted.

|                                      |                                                                                                             |                                           | MC3410, MC3510  |             |                 | MC3410C         |             |                 | 11117           |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------|-------------|-----------------|-----------------|-------------|-----------------|-----------------|
| SYMBOL                               | PARAMETER                                                                                                   | TEST CONDITIONS                           | Min             | Тур         | Max             | Min             | Тур         | Max             | UNIT            |
| _                                    | Relative accuracy                                                                                           | T 0500                                    |                 |             | ± 0.05          |                 |             | ± 0.1           | %               |
| Er                                   | (error relative to full-scale I <sub>O</sub> )                                                              | $T_A = 25^{\circ}C$                       |                 |             | 1/4             |                 |             | 1/2             | LSB             |
| TCE <sub>r</sub>                     | Relative accuracy drift (relative to full-scale I <sub>O</sub> )                                            |                                           |                 | 2.5         |                 |                 | 2.5         |                 | ppm/°C          |
|                                      | Monotonicity                                                                                                | Over temperature                          | 10              |             |                 | 10              |             |                 | Bits            |
| ts                                   | Settling time to within $\pm \frac{1}{2}$ LSB (all bits LOW-to-HIGH)                                        | T <sub>A</sub> = 25°C                     |                 | 250         |                 |                 | 250         |                 | ns              |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time                                                                                      | T <sub>A</sub> = 25°C                     |                 | 35<br>20    |                 |                 | 35<br>20    |                 | ns              |
| TCIO                                 | Output full scale current drift                                                                             |                                           |                 |             | 60              |                 |             | 70              | ppm/°C          |
| V <sub>IH</sub>                      | Digital input logic levels (all bits)<br>HIGH-level, Logic ''1''<br>LOW-level, Logic ''0''                  |                                           | 2.0             |             | 0.8             | 2.0             |             | 0.8             | V <sub>DC</sub> |
| l <sub>IH</sub>                      | Digital input current (all bits)<br>HIGH-level, V <sub>IH</sub> = 5.5V<br>LOW-level, V <sub>IL</sub> = 0.8V |                                           |                 | -0.05       | +.04<br>-0.4    |                 | -0.05       | +.04<br>-0.4    | mA              |
| I <sub>REF(15)</sub>                 | Reference input bias current (Pin 15)                                                                       |                                           |                 | -1.0        | -5.0            |                 | -1.0        | -5.0            | μА              |
| I <sub>OR</sub>                      | Output current range                                                                                        |                                           |                 | 4.0         | 5.0             |                 | 4.0         | 5.0             | mA              |
| Іон                                  | Output current (all bits high)                                                                              | $V_{REF} = 2.000V,$ $R_{16} = 1000\Omega$ | 3.8             | 3.996       | 4.2             | 3.8             | 3.996       | 4.2             | mA              |
| l <sub>OL</sub>                      | Output current (all bits low)                                                                               | $T_A = 25^{\circ}C$                       |                 | 0           | 2.0             |                 | 0           | 4.0             | μΑ              |
| V <sub>O</sub>                       | Output voltage compliance                                                                                   | T <sub>A</sub> = 25°C                     |                 |             | -2.5<br>+0.2    |                 |             | -2.5<br>+0.2    | $V_{DC}$        |
| SR I <sub>REF</sub>                  | Reference amplifier slew rate                                                                               |                                           |                 | 20          |                 |                 | 20          |                 | mA/μs           |
| ST I <sub>REF</sub>                  | Reference amplifier settling time                                                                           | 0 to 4.0mA, ±0.1%                         |                 | 2.0         |                 |                 | 2.0         |                 | μs              |
| PSRR(-)                              | Output current power supply sensitivity                                                                     |                                           |                 | 0.003       | 0.01            |                 | 0.003       | 0.02            | %/%             |
| co                                   | Output capacitance                                                                                          | V <sub>O</sub> = 0                        |                 | 25          |                 |                 | 25          |                 | pF              |
| Cı                                   | Digital input capacitance (all bits high)                                                                   |                                           |                 | 4.0         |                 |                 | 4.0         |                 | pF              |
| I <sub>CC</sub><br>I <sub>EE</sub>   | Power supply current (all bits low)                                                                         |                                           |                 | -11.4       | +18<br>-20      |                 | -11.4       | + 18<br>-20     | mA              |
| V <sub>CC</sub><br>V <sub>EE</sub>   | Power supply voltage range                                                                                  | T <sub>A</sub> = 25°C                     | +4.75<br>-14.25 | +5.0<br>-15 | +5.25<br>-15.75 | +4.75<br>-14.25 | +5.0<br>-15 | +5.25<br>-15.75 | V <sub>DC</sub> |
|                                      | Power consumption (all bits low) (all bits high)                                                            |                                           |                 | 220<br>200  | 380             |                 | 220<br>200  | 380             | mW              |

# MC3410, MC3510, MC3410C

- VEE = - 15V



**OUTPUT COMPLIANCE VOLTAGE (VOLTS)** - 1.0 - 75 - 50 - 25 0 25 50 75 100 125 TA (°C) Figure 2. Maximum Output Compliance Voltage vs Temperature

3.0

2.0

1.0





# MC3410, MC3510, MC3410C

#### CIRCUIT DESCRIPTION

The MC3410 consists of four segment current sources which generate the two most significant bits (MSBs), and an R-2R DAC implemented with ion-implanted resistors for scaling the remaining eight least significant bits (LSBs) (See Figure 5). This approach provides complete 10-bit accuracy without trimming.

The individual bit currents are switched ON or OFF by fully differential current switches. The switches use current steering for speed.

An on-chip high-slew reference current amplifier drives the R-2R ladder and segment decoder. The currents are scaled in such a way that, with all bits on, the maximum output current is two times 1023/1024 of the reference amplifier current, or nominally 3.996mA for a 2.000mA reference input current. The reference amplifier allows the user to provide a voltage input. Out-board resistor R<sub>16</sub> (see Figure 6) converts this voltage to a usable current. A current mirror doubles this reference current and feeds it to the segment

decoder and resistor ladder. Thus, for a reference voltage of 2.0V and a 1k $\Omega$  resistor tied to Pin 16, the full-scale current is approximately 4.0mA. This relationship will remain regardless of the reference voltage polarity.

Connections for a positive reference voltage are shown in Figure 6a. For negative reference voltage inputs, or for bipolar reference voltage inputs in the multiplying mode,  $R_{15}$  can be tied to a negative voltage corresponding to the minimum input level. For a negative reference input,  $R_{16}$  should be grounded (Figure 6b). In addition, the negative voltage reference must be at least 3V above the  $V_{\rm EE}$  supply voltage for best operation. Bipolar input signals may be handled by connecting  $R_{16}$  to a positive voltage equal to the peak positive input level at Pin 15.

When a DC reference voltage is used, capacitive bypass to ground is recommended. The 5V logic supply is not recommended as a reference voltage. If a well regulated 5.0V supply, which drives logic, is to be used as the reference, R<sub>16</sub> should be decoupled by

connecting it to the +5.0V logic supply through another resistor and bypassing the junction of the two resistors with a  $0.1\mu F$  capacitor to ground.

The reference amplifier is internally-compensated with a 10pF feed-forward capacitor, which gives it its high slew rate and fast settling time. Proper phase margin is maintained with all possible values of R16 and reference voltages which supply 2.0mA reference current into Pin 16. The reference current can also be supplied by a high impedance current source of 2.0mA. As R<sub>16</sub> increases, the bandwidth of the amplifier decreases slightly and settling time increases. For a current source with a dynamic output impedance of 1.0M $\Omega$ , the bandwidth of the reference amplifier is approximately half what it is in the case of  $R_{16} = 1.0 k\Omega$ , and settling time is  $\approx 10 \mu s$ . The reference amplifier phase margin decreases as the current source value decreases in the case of a current source reference, so that the minimum reference current supplied from a current source is 0.5mA for stability.



# MC3410, MC3510, MC3410C



# OUTPUT VOLTAGE COMPLIANCE

The output voltage compliance ranges from -2.5 to +0.2V. As shown in Figure 2, this compliance range is nearly constant over temperature. At the temperature extremes, however, the compliance voltage may be reduced if  $V_{\text{FF}} > -15$ V.

#### **ACCURACY**

Absolute accuracy is a measure of each output current level with respect to its intend-

ed value. It is dependent upon relative accuracy and full-scale current drift. Relative accuracy, or linearity, is the measure of each output current with respect to its intended fraction of the full-scale current. The relative accuracy of the MC3410 is fairly constant over temperature due to the excellent temperature tracking, of the implanted resistors. The full-scale current from the reference amplifier may drift with temperature causing a change in the absolute accuracy. However, the MC3410 has a low full-scale current drift with temperature.

The MC3510 and the MC3410 are accurate to within  $\pm 0.05\%$  at 25°C with a reference current of 2.0mA on Pin 16.

#### MONOTONICITY

The MC3410, MC3510 and MC3410C are guaranteed monotonic over temperature. This means that for every increase in the input digital code, the output current either remains the same or increases but never decreases. In the multiplying mode, where reference input current will vary, monotonicity can be assured if the reference input current remains above 0.5mA.

#### SETTLING TIME

The worst-case switching condition occurs when all bits are switched "on," which corresponds to a low-to-high transition for all bits. This time is typically 250ns for the output to settle to within  $\pm$  ½ LSB for 10-bit accuracy, and 200ns for 8-bit accuracy. The turn-off time is typically 120ns. These times apply when the output swing is limited to a small (< 0.7V) swing and the external output capacitance is under 25pF.

The major carry (MSB off-to-on, all others onto-off) settles in approximately the same time as when all bits are switched off-to-on.

If a load resistor of  $625\Omega$  is connected to ground, allowing the output to swing to -2.5V, the settling time increases to  $1.5\mu$ s.

Extra care must be taken in board layout as this is usually the dominant factor in satisfactory test results when measuring settling time. Short leads,  $100\mu F$  supply bypassing, and minimum scope lead length are all necessary.

A typical test setup for measuring settling time is shown in Figure 7. The same setup for the most part can be used to measure the slew rate of the reference amplifier (Figure 9) by tying all data bits high, pulsing the voltage reference input between 0 and 2V, and using a  $500\Omega$  load resistor  $R_{\rm L}$ .

# MC3410, MC3510, MC3410C





# MC3410, MC3510, MC3410C



# TYPICAL APPLICATIONS



# **Signetics**

# NE/SE5018 8-Bit $\mu$ P-Compatible D/A Converter

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE/SE5018/19 is a complete 8-bit digital-to-analog converter subsystem on one monolithic chip. The data inputs have input latches which are controlled by a latch enable pin. The data and latch enable inputs are ultra-low loading for easy interfacing with all logic systems. The latches appear transparent when the LE input is in the low state. When LE goes high, the input data present at the moment of transition is latched and retained until LE again goes low. This feature allows easy compatibility with most microprocessors.

The chip also comprises a stable voltage reference (5V nominal) and high slew rate buffer amplifier. The voltage reference may be externally trimmed with a potentiometer for easy adjustment of full-scale while maintaining a low temperature coefficient.

The output of the buffer amplifier may be offset so as to provide bipolar as well as unipolar operation.

#### **FEATURES**

- 8-bit resolution
- Input latches
- Low-loading data inputs
- On-chip voltage reference
- Output buffer amplifier
- Accurate to ± ½ LSB (0.19%)
- Monotonic to 8 bits
- Amplifier and reference both short-circuit protected
- Compatible with 8085, 6800 and many other μPs

### **APPLICATIONS**

- Precision 8-bit D/A converters
- A/D converters
- Programmable power supplies
- Test equipment
- Measuring instruments
- Analog digital multiplication

#### PIN CONFIGURATIONS



#### **BLOCK DIAGRAM**



NE/SE5018

## **ORDERING INFORMATION**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 22-Pin Cerdip      | 0 to +70°C        | NE5018F    |
| 22-Pin Cerdip      | -55°C to +125°C   | SE5018F    |
| 22-Pin Plastic DIP | 0 to +70°C        | NE5018N    |
| 22-Pin Plastic DIP | -55°C to +125°C   | SE5018N    |
| 24-Pin SOL Package | 0 to +70°C        | NE5018D    |

# **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL               | PARAMETER                                                                                               | RATING                  | UNIT           |
|----------------------|---------------------------------------------------------------------------------------------------------|-------------------------|----------------|
| V <sub>CC</sub> +    | Positive supply voltage                                                                                 | 18                      | ٧              |
| V <sub>CC</sub> -    | Negative supply voltage                                                                                 | -18                     | <b>V</b>       |
| V <sub>IN</sub>      | Logic input voltage                                                                                     | 0 to 18                 | ٧              |
| V <sub>REF IN</sub>  | Voltage at V <sub>REF</sub> input                                                                       | 12                      | ٧              |
| V <sub>REF</sub> ADJ | Voltage at V <sub>REF</sub> adjust                                                                      | 0 to V <sub>REF</sub>   | ٧              |
| V <sub>SUM</sub>     | Voltage at sum node                                                                                     | 12                      | ٧              |
| IREF SC              | Short-circuit current to ground at V <sub>REF OUT</sub>                                                 | Continuous              |                |
| Гоитес               | Short-circuit current to ground or either supply at V <sub>OUT</sub>                                    | Continuous              |                |
| P <sub>D</sub>       | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1740<br>2190<br>1600    | mW<br>mW<br>mW |
| TA                   | Operating temperature range<br>SE5018<br>NE5018                                                         | -55 to +125<br>0 to +70 | ပံ့            |
| T <sub>STG</sub>     | Storage temperature range                                                                               | -65 to +150             | °C             |
| T <sub>SOLD</sub>    | Lead soldering temperature (10 seconds)                                                                 | 300                     | °C             |

#### NOTES:

<sup>1.</sup> Derate above 25°C at the following rates:

F package at 13.9mW/°C. N package at 17.5mW/°C. D package at 12.8mW/°C.

NE/SE5018

DC ELECTRICAL CHARACTERISTICS  $V_{CC^+} = +15V$ ,  $V_{CC^-} = -15V$ , SE5018.  $-55^{\circ}C \le T_A \le 125^{\circ}C$ , NE5018.  $0^{\circ}C \le T_A \le 70^{\circ}C$ , unless otherwise specified. Typical values are specified at 25°C.

| CYMBOL                                   | DADAMETED                                                         | TEST COMPITIONS                                                                                                     | NE/SE5018     |             |                  | NE/SE5019     |             |                |                     |
|------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------|-------------|------------------|---------------|-------------|----------------|---------------------|
| SYMBOL                                   | PARAMETER                                                         | TEST CONDITIONS                                                                                                     | Min           | Тур         | Max              | Min           | Тур         | Max            | UNIT                |
|                                          | Resolution<br>Monotonicity<br>Relative accuracy                   |                                                                                                                     | 8<br>8        | 8<br>8      | 8<br>8<br>± 0.19 | 8<br>8        | 8<br>8      | 8<br>8<br>±0.1 | Bits<br>Bits<br>%FS |
| V <sub>CC</sub> +<br>V <sub>CC</sub> -   | Positive supply voltage<br>Negative supply voltage                |                                                                                                                     | 11.4<br>-11.4 | 15<br>-15   |                  | 11.4<br>-11.4 | 15<br>-15   |                | V<br>V              |
| V <sub>IN(1)</sub><br>V <sub>IN(0)</sub> | Logic "1" input voltage<br>Logic "0" input voltage                | Pin 1 = 0V<br>Pin 1 = 0V                                                                                            | 2.0           |             | 0.8              | 2.0           |             | 0.8            | V<br>V              |
| l <sub>IN(1)</sub>                       | Logic "1" input current  Logic "0" input current                  | Pin 1 = 0V,<br>2V < V <sub>IN</sub> < 18V<br>Pin 1 = 0V,                                                            |               | 0.1<br>-2.0 | 10<br>-10        |               | 0.1<br>-2.0 | 10<br>-10      | μA<br>μA            |
| V <sub>FS</sub>                          | Full-scale output                                                 | Unipolar mode,                                                                                                      | 9.50          |             | 10.5             | 9.50          |             | 10.5           | V                   |
| +V <sub>FS</sub>                         | Full-scale output                                                 | V <sub>REF</sub> = 5.000V,<br>all bits high, T <sub>A</sub> = 25°C<br>Bipolar mode,<br>V <sub>REF</sub> = 5.000V    | 4.75          |             | 5.25             | 4.75          |             | 5.25           | v                   |
| -V <sub>FS</sub>                         | Negative full scale                                               | all bits high, T <sub>A</sub> = 25°C Bipolar mode, V <sub>REF</sub> = 5.000V, all bits low, T <sub>A</sub> = 25°C   | -5.25         |             | -4.75            | -5.25         |             | -4.75          | v                   |
| V <sub>ZS</sub>                          | Zero-scale Output                                                 | Unipolar mode,  V <sub>REF</sub> = 5.000V  all bits low, T <sub>A</sub> = 25°C                                      | -30           |             | +30              | -30           |             | +30            | m∨                  |
| los                                      | Output short circuit current                                      | $T_A = 25$ °C<br>$V_{OUT} = 0$ V                                                                                    |               | 15          | 40               |               | 15          | 40             | mA                  |
| PSR+ <sub>(OUT)</sub>                    | Output power supply rejection (+)                                 | V = -15V,<br>$13.5V \le V + \le 16.5V$ ,<br>external $V_{REF\ IN} = 5.000V$                                         |               | 0.001       | 0.01             |               | 0.001       | 0.01           | %FS<br>%VS          |
| PSR- <sub>(OUT)</sub>                    | Output power supply rejection (-)                                 | external VREF IN = 5.000V<br>V+ = -15V,<br>-13.5V $\leq$ V- $\leq$ -16.5V,<br>external V <sub>REF IN</sub> = 5.000V |               | 0.001       | 0.01             |               | 0.001       | 0.01           | %FS<br>%VS          |
| TC <sub>FS</sub>                         | Full-scale temperature coefficient                                | V <sub>REF IN</sub> = 5.000V                                                                                        |               | 20          |                  |               | 20          |                | ppm/°C              |
| TC <sub>ZS</sub>                         | Zero-scale temperature coefficient                                |                                                                                                                     |               | 5           |                  |               | 5           |                | ppm/°C              |
| I <sub>REF</sub><br>I <sub>REFSC</sub>   | Reference output current<br>Reference short circuit current       | T <sub>A</sub> = 25°C <sup>8</sup> V <sub>REF OUT</sub> = 0V                                                        |               | 15          | 3<br>30          |               | 15          | 3<br>30        | mA<br>mA            |
| PSR+(REF)                                | Reference power supply rejection (+)                              | V = -15V,<br>$13.5V \le V + \le 16.5V$ ,                                                                            |               | 0.003       | 0.01             |               | 0.003       | 0.01           | %VR/%V              |
| PSR-(REF)                                | Reference power supply rejection (-)                              | $I_{REF} = 1.0 \text{mA}$<br>V+ = -15V,<br>-13.5V $\leq$ V- $\leq$ 16.5V,                                           |               | 0.003       | 0.01             |               | 0.003       | 0.01           | %VR/%V              |
| V <sub>REF</sub><br>TC <sub>REF</sub>    | Reference voltage<br>Reference voltage temperature<br>coefficient | I <sub>REF</sub> = 1.0mA T <sub>A</sub> = 25°C<br>I <sub>REF</sub> = 1.0mA                                          | 4.9           | 5.0<br>60   | 5.25             | 4.9           | 5.0<br>60   | 5.25           | V<br>ppm/°C         |
| Z <sub>IN</sub>                          | DAC V <sub>REF IN</sub> input impedance                           | I <sub>REF</sub> = 1.0mA, T <sub>A</sub> = 25°C                                                                     | 4.15          | 5.0         | 5.85             | 4.15          | 5.0         | 5.85           | kΩ                  |
| lcc+<br>lcc-                             | Positive supply current<br>Negative supply current                | V <sub>CC</sub> + = 15V<br>V <sub>CC</sub> - = -15V                                                                 |               | 7<br>-10    | 14<br>-15        |               | 7<br>-10    | 14<br>-15      | mA<br>mA            |
| PD                                       | Power dissipation                                                 | $I_{REF} = 1.0 \text{mA}, V_{CC} = \pm 15 \text{V}$                                                                 |               | 255         | 435              |               | 255         | 435            | mW                  |

### NOTE:

<sup>1.</sup> Refer to Figure 2.

NE/SE5018

# AC ELECTRICAL CHARACTERISTICS $^{1}$ $V_{CC} = \pm 15V$ , $T_A = 25^{\circ}C$ .

| OVMBO                                                                                 | DADAMETER                                                                                             |                                                | FROM                                | TEGT COMPLETIONS                                                                                                                                                                           | NE.              | /19                             |     |                      |
|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------|-----|----------------------|
| SYMBOL                                                                                | PARAMETER                                                                                             | то                                             | FROM                                | TEST CONDITIONS                                                                                                                                                                            | Min              | Тур                             | Max | UNIT                 |
| t <sub>SLH</sub><br>t <sub>SHL</sub>                                                  | Settling time<br>Settling time                                                                        | ± 1/2 LSB<br>± 1/2 LSB                         | Input<br>Input                      | All bits low-to-high <sup>2</sup> All bits high-to-low <sup>3</sup>                                                                                                                        |                  | 1.8<br>2.3                      |     | μs<br>μs             |
| t <sub>PLH</sub> t <sub>PHL</sub> t <sub>PLSB</sub> t <sub>PLH</sub> t <sub>PHL</sub> | Propagation delay<br>Propagation delay<br>Propagation delay<br>Propagation delay<br>Propagation delay | Output<br>Output<br>Output<br>Output<br>Output | Input<br>Input<br>Input<br>LE<br>LE | All bits switched low-to-high <sup>2</sup> All bits switched high-to-low <sup>3</sup> 1 LSB change <sup>2, 3</sup> Low-to-high transition <sup>4</sup> High-to-low transition <sup>5</sup> |                  | 300<br>150<br>150<br>300<br>150 |     | ns<br>ns<br>ns<br>ns |
| t <sub>S</sub><br>t <sub>H</sub><br>t <sub>PW</sub>                                   | Setup time<br>Hold time<br>Latch enable pulse width                                                   | LE<br>Input                                    | Input<br>LE                         | 1, 6<br>1, 6<br>1, 6                                                                                                                                                                       | 100<br>50<br>150 |                                 |     | ns<br>ns<br>ns       |

### NOTES:

- 1. Refer to Figure 3.
- 2. See Figure 6.
- 3. See Figure 7.
- 4. See Figure 8.
- 5. See Figure 9.
- 6. See Figure 10.
- 7. For reference currents > 3mA, use of an external buffer is required.

# NE/SE5018









Figure 5. Bipolar Output Operation (-5 to +5V)





5-141

Signetics Linear Products

# 8-Bit $\mu$ P-Compatible D/A Converter

# NE/SE5018







# Signetics

# NE/SE5019 8-Bit $\mu$ P-Compatible D/A Converter

**Product Specification** 

#### **Linear Products**

### DESCRIPTION

The NE5019 is a complete 8-bit digital-to-analog converter sub-system on one monolithic chip. The data inputs have input latches, controlled by a latch enable pin. The data and latch enable inputs are ultra-low loading for easy interfacing with all logic systems. The latches appear transparent when the LE input is in the low state. When LE goes high, the input data present at the moment of transition is latched and retained until LE again goes low. This feature allows easy compatibility with most microprocessors.

The chip also comprises a stable voltage reference (5V nominal) and a high slew rate buffer amplifier. The voltage reference may be externally trimmed with a potentiometer for easy adjustment of full-scale, while maintaining a low temperature coefficient.

The output of the buffer amplifier may be offset so as to provide bipolar as well as unipolar operation.

#### **FEATURES**

- 8-bit resolution
- Input latches
- Low-loading data inputs
- On-chip voltage reference
- Output buffer amplifier
- Accurate to ± 1/4 LSB (0.1%)
- Monotonic to 8 bits
- Amplifier and reference both short-circuit protected
- Compatible with 8085, 6800 and many other μPs

## **APPLICATIONS**

- Precision 8-bit D/A converters
- A/D converters
- Programmable power supplies
- Test equipment
- Measuring instruments
- Analog digital multiplication

#### PIN CONFIGURATION



5

## ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 22-Pin Cerdip      | -55°C to +125°C   | SE5019F    |
| 22-Pin Cerdip      | 0 to +70°C        | NE5019F    |
| 22-Pin Plastic DIP | 0 to +70°C        | NE5019N    |

# NE/SE5019

## **BLOCK DIAGRAM**



## **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL               | PARAMETER                                                                                               | RATING                  | UNIT     |
|----------------------|---------------------------------------------------------------------------------------------------------|-------------------------|----------|
| V <sub>CC</sub> +    | Positive supply voltage                                                                                 | 18                      | ٧        |
| V <sub>CC</sub> -    | Negative supply voltage                                                                                 | -18                     | ٧        |
| Vi                   | Logic input voltage                                                                                     | 0 to 18                 | ٧        |
| V <sub>REF IN</sub>  | Voltage at V <sub>REF</sub> input                                                                       | 12                      | ٧        |
| V <sub>REF ADJ</sub> | Voltage at V <sub>REF</sub> adjust                                                                      | 0 to V <sub>REF</sub>   | ٧        |
| V <sub>SUM</sub>     | Voltage at sum node                                                                                     | 12                      | ٧        |
| IREF SC              | Short-circuit current to ground at V <sub>REF OUT</sub>                                                 | Continuous              | mA       |
| Гоитѕс               | Short-circuit current to ground or either supply at V <sub>OUT</sub>                                    | Continuous              | mA       |
| P <sub>D</sub>       | Maximum power dissipation,<br>T <sub>A</sub> = 25°C, (still-air) <sup>1</sup><br>F package<br>N package | 1740<br>2190            | mW<br>mW |
| T <sub>A</sub>       | Operating temperature range<br>SE5019<br>NE5019                                                         | -55 to +125<br>0 to +70 | ပံ့ဝံ    |
| T <sub>STG</sub>     | Storage temperature range                                                                               | -65 to +150             | °C       |
| T <sub>SOLD</sub>    | Lead soldering temperature (10 seconds)                                                                 | 300                     | °C       |

# NOTE:

NOTE:

1. Derate above 25°C at the following rates:
F package at 13.9mW/°C.
N package at 17.5mW/°C.

# 5

# 8-Bit $\mu$ P-Compatible D/A Converter

# NE/SE5019

DC ELECTRICAL CHARACTERISTICS  $V_{CC}$  + = +15V,  $V_{CC}$  - = -15V, SE5019. -55°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, NE5019. 0°C  $\leq$  T<sub>A</sub>  $\leq$  70°C, unless otherwise specified. 1 Typical values are specified at 25°C.

|                                          | DADAMETED                                          | TEST SOURITIONS                                                                                                                                                                                    | 1             | SE5019      |                 |               |             |                 |                     |
|------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|-----------------|---------------|-------------|-----------------|---------------------|
| SYMBOL                                   | PARAMETER                                          | TEST CONDITIONS                                                                                                                                                                                    | Min           | Тур         | Max             | Min           | Тур         | Max             | UNIT                |
|                                          | Resolution<br>Monotonicity<br>Relative accuracy    |                                                                                                                                                                                                    | 8             | 8           | 8<br>8<br>± 0.1 | 8             | 8           | 8<br>8<br>± 0.1 | Bits<br>Bits<br>%FS |
| V <sub>CC</sub> +<br>V <sub>CC</sub> -   | Positive supply voltage<br>Negative supply voltage |                                                                                                                                                                                                    | 11.4<br>-11.4 | 15<br>-15   |                 | 11.4<br>-11.4 | 15<br>-15   |                 | V<br>V              |
| V <sub>IN(1)</sub><br>V <sub>IN(0)</sub> | Logic "1" input voltage<br>Logic "0" input voltage | Pin 1 = 0V<br>Pin 1 = 0V                                                                                                                                                                           | 2.0           |             | 0.8             | 2.0           |             | 0.8             | V<br>V              |
| l <sub>IN(1)</sub><br>l <sub>IN(0)</sub> | Logic "1" input current  Logic "0" input current   | $\begin{aligned} & \text{Pin 1} = \text{OV}, \\ & 2\text{V} < \text{V}_{\text{IN}} < 18\text{V} \\ & \text{Pin 1} = \text{OV}, \\ & -5\text{V} < \text{V}_{\text{IN}} < 0.8\text{V} \end{aligned}$ |               | 0.1<br>-2.0 | 10<br>-10       |               | 0.1<br>-2.0 | 10<br>-10       | μA<br>μA            |
| V <sub>FS</sub>                          | Full-scale output                                  | Unipolar mode,  V <sub>REF</sub> = 5.000V, all bits high, T <sub>A</sub> = 25°C                                                                                                                    | 9.5           |             | 10.5            | 9.5           |             | 10.5            | v                   |
| +V <sub>FS</sub>                         | Full-scale output                                  | Bipolar mode,<br>V <sub>REF</sub> = 5.000V, all bits<br>high, T <sub>A</sub> = 25°C                                                                                                                | 4.75          |             | 5.25            | 4.75          |             | 5.25            | ٧                   |
| -V <sub>FS</sub>                         | Negative full-scale                                | Bipolar mode,<br>V <sub>REF</sub> = 5.000V, all bits<br>low, T <sub>A</sub> = 25°C                                                                                                                 | -5.25         |             | -4.75           | -5.25         |             | -4.75           | v                   |
| V <sub>ZS</sub>                          | Zero-scale output                                  | Unipolar mode, V <sub>REF</sub> = 5.000V, all bits low, T <sub>A</sub> = 25°C                                                                                                                      | -30           |             | +30             | -30           |             | +30             | mV                  |
| los                                      | Output short circuit current                       | T <sub>A</sub> = 25°C<br>V <sub>OUT</sub> = 0V                                                                                                                                                     |               | 15          | 40              |               | 15          | 40              | mA                  |
| PSR+ (out)                               | Output power supply rejection (+)                  | V = -15V,<br>$13.5V \le V + \le 16.5V$ ,<br>external $V_{REF\ IN} = 5.000V$                                                                                                                        |               | 0.001       | 0.01            |               | 0.001       | 0.01            | %FS/%V              |
| PSR- <sub>(out)</sub>                    | Output power supply rejection (-)                  | V+ = 15V,<br>$-13.5V \le V- \le -16.5V$ ,<br>external $V_{REF\ IN} = 5.000V$                                                                                                                       |               | 0.001       | 0.01            |               | 0.001       | 0.01            | %FS/%V              |
| TC <sub>FS</sub>                         | Full-scale temperature coefficient                 | V <sub>REF IN</sub> = 5.000V                                                                                                                                                                       |               | 20          |                 |               | 20          |                 | ppm/°C              |
| TC <sub>ZS</sub>                         | Zero-scale temperature coefficient                 |                                                                                                                                                                                                    |               | 5           |                 |               | 5           |                 | ppm/°C              |

NOTE:

Refer to Figure 1.

NE/SE5019

DC ELECTRICAL CHARACTERISTICS (Continued)  $V_{CC}$  + = +15V,  $V_{CC}$  -= -15V, SE5019. -55°C  $\leqslant$  T<sub>A</sub>  $\leqslant$  125°C, NE5019. 0°C  $\leqslant$  T<sub>A</sub>  $\leqslant$  70°C, unless otherwise specified. Typical values are specified at 25°C.

|                     |                                           |                                                                | SE5019 |       |      | NE5019 |       |      |         |
|---------------------|-------------------------------------------|----------------------------------------------------------------|--------|-------|------|--------|-------|------|---------|
| SYMBOL              | PARAMETER                                 | TEST CONDITIONS                                                | Min    | Тур   | Max  | Min    | Тур   | Max  | UNIT    |
| I <sub>REF</sub>    | Reference output current                  | Note 8<br>T <sub>A</sub> = 25°C                                |        |       | 3    |        |       | 3    | mA      |
| REF SC              | Reference short circuit current           | V <sub>REF OUT</sub> = 0V                                      |        | 15    | 30   |        | 15    | 30   | mA      |
| PSR+ <sub>REF</sub> | Reference power supply rejection (+)      | V- = -15V,<br>$13.5V \le V + \le 16.5V$ ,<br>$I_{BFF} = 1.0mA$ |        | 0.003 | 0.01 |        | 0.003 | 0.01 | %VR/%VS |
| PSR-REF             | Reference power supply rejection (-)      | V+ = 15V,<br>-13.5V ≤ V- ≤ 16.5V                               |        | 0.003 | 0.01 |        | 0.003 | 0.01 | %VR/%VS |
| V <sub>REF</sub>    | Reference voltage                         | I <sub>REF</sub> = 1.0mA<br>T <sub>A</sub> = 25°C              | 4.9    | 5.0   | 5.25 | 4.9    | 5.0   | 5.25 | v       |
| TC <sub>REF</sub>   | Reference voltage temperature coefficient | I <sub>REF</sub> = 1.0mA                                       |        | 60    |      |        | 60    |      | ppm/°C  |
| Z <sub>IN</sub>     | DAC V <sub>REF IN</sub> input impedance   | I <sub>REF</sub> = 1.0mA<br>T <sub>A</sub> = 25°C              | 4.15   | 5.0   | 5.85 | 4.15   | 5.0   | 5.85 | kΩ      |
| lcc+                | Positive supply current                   | V <sub>CC</sub> + = 15V                                        |        | 7     | 14   |        | 7     | 14   | mA      |
| Icc-                | Negative supply current                   | V <sub>CC</sub> - = -15V                                       | ļ      | -10   | -15  |        | -10   | -15  | mA      |
| $P_D$               | Power dissipation                         | $I_{REF} = 1.0 \text{mA}, V_{CC} = \pm 15 \text{V}$            |        | 255   | 435  |        | 255   | 435  | mW      |

NOTE:

Refer to Figure 1.

# AC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = ±15V, T<sub>A</sub> = 25°C<sup>2</sup>.

| OVMOOL                                  | PARAMETER                                                                                             |                                                | FDOM                                | TEGT COMPLETIONS                                                                                                                                                                           | N                | UNIT                            |     |                      |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------|-----|----------------------|
| SYMBOL                                  |                                                                                                       | то                                             | FROM                                | TEST CONDITIONS                                                                                                                                                                            | Min              | Тур                             | Max | UNII                 |
| tslh<br>tshl                            | Settling time<br>Settling time                                                                        | ± ½ LSB<br>± ½ LSB                             | Input<br>Input                      | All bits low-to-high <sup>2</sup><br>All bits high-to-low <sup>3</sup>                                                                                                                     |                  | 1.8<br>2.3                      |     | μs<br>μs             |
| tpLH tpHL tpLSB tpLH tpHL               | Propagation delay<br>Propagation delay<br>Propagation delay<br>Propagation delay<br>Propagation delay | Output<br>Output<br>Output<br>Output<br>Output | Input<br>Input<br>Input<br>LE<br>LE | All bits switched low-to-high <sup>2</sup> All bits switched high-to-low <sup>3</sup> 1 LSB change <sup>2, 3</sup> Low-to-high transition <sup>4</sup> High-to-low transition <sup>5</sup> |                  | 300<br>150<br>150<br>300<br>150 |     | ns<br>ns<br>ns<br>ns |
| ts<br>t <sub>H</sub><br>t <sub>PW</sub> | Setup time<br>Hold time<br>Latch enable pulse width                                                   | LE<br>Input                                    | Input<br>LE                         | 1, 6<br>1, 6<br>1, 6                                                                                                                                                                       | 100<br>50<br>150 |                                 |     | ns<br>ns<br>ns       |

#### NOTES:

- 1. Refer to Figure 2.
- 2. See Figure 5.
- 3. See Figure 6.
- 4. See Figure 7.
- 5. See Figure 8.
- 6. See Figure 9.
- 7. For reference current > 3mA, use of an external buffer is required.

# NE/SE5019



Figure 1. DC Parametric Test Configuration





Figure 3. Full-/Zero-Scale Adjust-Unipolar Output (0 - 10V)



Figure 4. Bipolar Output Operation (-5 to +5V)





# NE/SE5019







# **Signetics**

# NE5020 10-Bit $\mu$ P-Compatible D/A Converter

Product Specification

#### **Linear Products**

#### DESCRIPTION

The NE5020 is a microprocessor-compatible monolithic 10-bit digital-to-analog converter subsystem. This device offers 10-bit resolution and  $\pm 0.1\%$  accuracy and monotonicity guaranteed over full operating temperature range.

Low loading latches, adjustable logic thresholds, and addressing capability allow the NE5020 to directly interface with most microprocessor- and logic-controlled systems.

The NE5020 contains internal voltage reference, DAC switches and resistor ladder. Also, the input buffer and output summing amplifier are included. In addition, the matched application resistors for scaling either unipolar or bipolar output values are included on a single monolithic chip.

The result is a near minimum component count 10-bit resolution DAC system.

#### **FEATURES**

- 10-bit resolution
- Guaranteed monotonicity over operating range
- ± 0.1% relative accuracy
- Unipolar (0V to +10V) and bipolar (±5V) output range
- Logic bus compatible
- 5μs settling time

#### APPLICATIONS

- Precision 10-bit D/A converters
- 10-bit analog-to-digital converters
- Programmable power supplies
- Test equipment
  - Measurement instruments

#### F, N Packages DIGITAL GND 1 24 ANALOG GND 23 AMP COMP DB0 (LSB) 2 DB1 3 22 SUM NODE DB2 4 21 +VCC 20 Vout DB3 5 DB4 6 19 -VCC DB5 7 18 BIPOLAR OFFSET R DB6 8 17 +VREF INPUT DB7 9 16 -VREF INPUT DB8 10 15 VREF OUT DB9 11 14 VREF ADJ LE<sub>1</sub> 12 13 LE<sub>2</sub>

TOP VIEW

PIN CONFIGURATION

## **BLOCK DIAGRAM**



5-149

NE5020

### **ORDERING INFORMATION**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 24-Pin Cerdip      | 0 to 70°C         | NE5020F    |
| 24-Pin Plastic DIP | 0 t0 70°C         | NE5020N    |

### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL               | PARAMETER                                                                                     | RATING                | UNIT     |
|----------------------|-----------------------------------------------------------------------------------------------|-----------------------|----------|
| V <sub>CC</sub> +    | Positive supply voltage                                                                       | 18                    | ٧        |
| V <sub>CC</sub> -    | Negative supply voltage                                                                       | -18                   | ٧        |
| V <sub>IN</sub>      | Logic input voltage                                                                           | 0 to 18               | ٧        |
| V <sub>REF IN</sub>  | Voltage at +V <sub>REF</sub> input                                                            | 12                    | ٧        |
| V <sub>REF ADJ</sub> | Voltage at V <sub>REF</sub> adjust                                                            | 0 to V <sub>REF</sub> | ٧        |
| V <sub>SUM</sub>     | Voltage at sum node                                                                           | 12                    | ٧        |
| IREFSC               | Short-circuit current to ground at VREF OUT                                                   | Continuous            |          |
| loutsc               | Short-circuit current to ground or either supply at V <sub>OUT</sub>                          | Continuous            |          |
| P <sub>D</sub>       | Maximum power dissipation T <sub>A</sub> = 25°C, (still-air) <sup>1</sup> F package N package | 2150<br>2150          | mW<br>mW |
| T <sub>A</sub>       | Operating temperature range NE5020                                                            | 0 to +70              | °C       |
| T <sub>STG</sub>     | Storage temperature range                                                                     | -65 to +150           | °C       |
| T <sub>SOLD</sub>    | Lead soldering temperature (10 sec. max)                                                      | 300                   | °C       |

## NOTES:

1. Derate above 25°C at the following rates:

F package at 17.2mW/°C.

N package at 17.2mW/°C.

DC ELECTRICAL CHARACTERISTICS  $V_{CC}$  + = +15V,  $V_{CC}$  - = -15V,  $0 \leqslant T_A \leqslant 70^{\circ}C$ , unless otherwise specified. Typical values are specified at 25°C.

| SYMBOL                                   | PARAMETER                                          | TEST CONDITIONS                                                        | Min           | Тур         | Max               | UNIT                |
|------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------|---------------|-------------|-------------------|---------------------|
|                                          | Resolution<br>Monotonicity<br>Relative accuracy    |                                                                        |               |             | 10<br>10<br>± 0.1 | Bits<br>Bits<br>%FS |
| V <sub>CC</sub> +<br>V <sub>CC</sub> -   | Positive supply voltage<br>Negative supply voltage |                                                                        | 11.4<br>-11.4 | 15<br>-15   | 16.5<br>-16.5     | V<br>V              |
| V <sub>IN(1)</sub><br>V <sub>IN(0)</sub> | Logic "1" input voltage<br>Logic "0" input voltage | Pin 1 = 0V<br>Pin 1 = 0V                                               | 2.0           |             | 0.8               | V<br>V              |
| I <sub>IN(1)</sub><br>I <sub>IN(0)</sub> | Logic "1" input current<br>Logic "0" input current | Pin 1 = 0V, $2 < V_{IN} < 18V$<br>Pin 1 = 0V, $-5V < V_{IN} < 0.8V$    |               | 0.1<br>-2.0 | 10<br>-10         | μA<br>μA            |
| V <sub>FS</sub>                          | Full-scale output                                  | Unipolar mode, $V_{REF} = 5.000V$ , all bits high, $T_A = 25^{\circ}C$ | 9.5           |             | 10.5              | ٧                   |
| +V <sub>FS</sub>                         | Full-scale output                                  | Bipolar mode, $V_{REF} = 5.000V$ , all bits high, $T_A = 25^{\circ}C$  | 4.75          |             | 5.25              | ٧                   |
| -V <sub>FS</sub>                         | Negative full-scale                                | Bipolar mode, $V_{REF} = 5.000V$ , all bits low, $T_A = 25^{\circ}C$   | -5.25         |             | -4.75             | ٧                   |

#### NOTE:

<sup>1.</sup> Refer to Figure 1.

NE5020

# DC ELECTRICAL CHARACTERISTICS (Continued) $V_{CC}$ + = +15V, $V_{CC}$ - = -15V, $0 \le T_A \le 70^{\circ}C$ , unless otherwise specified. Typical values are specified at 25°C.

| SYMBOL                                | PARAMETER                                                         | TEST CONDITIONS                                                             | Min       | Тур      | Max         | UNIT          |  |
|---------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------|----------|-------------|---------------|--|
| V <sub>ZS</sub>                       | Zero-scale output                                                 | Unipolar mode, $V_{REF} \approx 5.000V$ , all bits low, $T_A = 25^{\circ}C$ | -30       |          | +30         | mV            |  |
| I <sub>OS</sub>                       | Output short-circuit current                                      | T <sub>A</sub> = 25°C<br>V <sub>OUT</sub> = 0V                              |           | ± 15     | ± 40        | mA            |  |
| PSR+ (OUT)                            | Output power supply rejection (+)                                 | $V- = -15V$ , $13.5V \le V+ \le 16.5V$ , external $V_{REF\ IN} = 5.000V$    |           | 0.001    | 0.01        | %FS/<br>%VS   |  |
| PSR- <sub>(OUT)</sub>                 | Output power supply rejection (-)                                 | V+ = 15V, $-13.5V \le V - \le -16.5V$ , external $V_{REF\ IN} = 5.000V$     |           | 0.001    | 0.01        | %FS/<br>%VS   |  |
| TC <sub>FS</sub>                      | Full-scale temperature coefficient                                | V <sub>REF IN</sub> = 5.000V                                                |           | 20       |             | ppmFS<br>/°C  |  |
| TC <sub>ZS</sub>                      | Zero-scale temperature coefficient                                |                                                                             |           | 5        |             | ppmFS<br>./°C |  |
| I <sub>REF</sub> 2                    | Reference output current                                          |                                                                             |           |          | 3           | mA            |  |
| REF SC                                | Reference short circuit current                                   | $T_A = 25^{\circ}C$ $V_{REF\ OUT} = 0V$                                     |           | 15       | 30          | mA            |  |
| PSR+ <sub>REF</sub>                   | Reference power supply rejection (+)                              | $V- = -15V$ , $13.5V \le V+ \le 16.5V$ , $I_{REF} = 1.0$ mA                 |           | .003     | .01         | %VR/<br>%VS   |  |
| PSR-REF                               | Reference power supply rejection (-)                              | V+ = 15V, −13.5V ≤ V− ≤ 16.5V,                                              |           | .003     | .01         | %VR/<br>%VS   |  |
| V <sub>REF</sub><br>TC <sub>REF</sub> | Reference voltage<br>Reference voltage temperature<br>coefficient | 4.9                                                                         | 5.0<br>60 | 5.25     | V<br>ppm/°C |               |  |
| Z <sub>IN</sub>                       | DAC V <sub>REF IN</sub> input impedance                           | I <sub>REF</sub> = 1.0mA                                                    |           | 5.0      |             | kΩ            |  |
| lcc+<br>lcc-                          | Positive supply current Negative supply current                   | $V_{CC}$ + = 15V<br>$V_{CC}$ - = -15V                                       |           | 7<br>-10 | 14<br>-15   | mA<br>mA      |  |
| P <sub>D</sub>                        | Power dissipation                                                 | $I_{REF} = 1.0 \text{mA}, \ V_{CC} = \pm 15 \text{V}$                       |           | 255      | 435         | mW            |  |

## NOTE:

# AC ELECTRICAL CHARACTERISTICS $^{1}$ $V_{CC} = \pm 15V$ , $T_A = 25^{\circ}C$ .

| CVMDOL            | DADAMETED                |        | FDOM  | TEGT COMPLETIONS                           |     | LIMITS |     |     |
|-------------------|--------------------------|--------|-------|--------------------------------------------|-----|--------|-----|-----|
| SYMBOL            | PARAMETER                | то     | FROM  | TEST CONDITIONS                            | Min | Тур    | Max | UNI |
| t <sub>SLH</sub>  | Settling time            | ±½ LSB | Input | All bits low-to-high <sup>2</sup>          |     | 5      |     | μs  |
| t <sub>SHL</sub>  | Settling time            | ±½ LSB | Input | All bits high-to-low <sup>3</sup>          |     | 5      |     | μs  |
| t <sub>PLH</sub>  | Propagation delay        | Output | Input | All bits switched low-to-high <sup>2</sup> |     | 30     | l   | ns  |
| t <sub>PHL</sub>  | Propagation delay        | Output | Input | All bits switched high-to-low <sup>3</sup> | 1   | 150    |     | ns  |
| t <sub>PLSB</sub> | Propagation delay        | Output | Input | 1 LSB change <sup>2,3</sup>                | 1   | 150    |     | ns  |
| t <sub>PLH</sub>  | Propagation delay        | Output | ĪΕ    | Low-to-high transition4                    |     | 300    |     | ns  |
| t <sub>PHL</sub>  | Propagation delay        | Output | ΙĒ    | High-to-low transition <sup>5</sup>        | İ   | 150    | l   | ns  |
| ts                | Set-up time              | LE     | Input | 1,6                                        | 100 |        | !   | ns  |
| t <sub>H</sub>    | Hold time                | Input  | ĹĒ    | 1,6                                        | 50  |        | 1   | ns  |
| t <sub>PW</sub>   | Latch enable pulse width | 1      |       | 1,6                                        | 150 |        | {   | ns  |
|                   |                          |        |       |                                            |     |        |     |     |

## NOTES:

- 1. Refer to Figure 2.
- 2. See Figure 5.
- 3. See Figure 6.
- 4. See Figure 7.
- 5. See Figure 8.
- 6. See Figure 9.

<sup>1.</sup> Refer to Figure 1.

<sup>2.</sup> For  $I_{\mbox{\scriptsize REF OUT}}$  greater than 3mA, an external buffer is required.

# NE5020













# NE5020









## CIRCUIT DESCRIPTION

The NE5020 provides ten data latches, an internal voltage reference, application resistors, and a scaled output voltage in addition to the basic DAC components (see Block Diagram).

# Latch Circuit

Digital interface with the NE5020 is readily accomplished through the use of two latch enable ports (LE1 and LE2) and ten data input latches.  $\overline{\text{LE}}_2$  controls the two most significant bits of data (DB9 and DB8) while LE1 controls the eight lesser significant bits (DB<sub>7</sub> through  $DB_{\phi}$ ). Both the latch enable ports (LE) and the data inputs are static- and thresholdsensitive. When the latch enable ports (LE) are high (Logic '1') the data inputs become very high impedances and essentially disappear from the data bus. Addressing the LE with a low static (Logic '0'), the latches become active and adapt the logic states present on the data bus. During this state, the output of the DAC will change to the value proportional to the data bus value. When the latch enable returns to a high state, the selected set of data inputs (i.e., depending on



NE5020

which  $\overline{\text{LE}}$  goes high) 'memorizes' the data bus logic states and the output changes to the unique output value corresponding to the binary word in the latch.

The data inputs are inactive and high impedance (typically requiring  $-2\mu A$  for low (0.8V max) or  $0.1\mu A$  for high (2.0V min)) when the  $\overline{\rm LE}$  is high. Any changes on the data bus with  $\overline{\rm LE}$  high will have no effect on the DAC output.

The digital logic inputs (LE and DB) for the NE5020 utilize a differential input logic system with a threshold level of +1.4V with respect to the voltage level on the digital ground pin (Pin 1). Figure 10 details several bias schemes used to provide the proper threshold voltage levels for various logic families.

To be compatible with a bus-oriented system, the DAC should respond in as short a period as possible to insure full utilization of the microprocessor, controller and I/O control lines. Figure 9 shows the typical timing requirements of the latch and data lines. This figure indicates that data on the data bus should be stable for at least 50ns after  $\overline{\mathsf{LE}}$  is changed to a high state.

The independent  $\overline{\operatorname{LE}}$  ( $\overline{\operatorname{LE}}_1$  and  $\overline{\operatorname{LE}}_2$ ) lines allow for direct interface from an 8-bit data bus (see Figure 11). Data for the two MSBs is supplied and stored when  $\overline{\operatorname{LE}}_2$  is activated low and returned high according to the NE5020 timing requirements. Then  $\overline{\operatorname{LE}}_1$  is activated low and the remaining eight LSBs of data are transferred into the DAC. With  $\overline{\operatorname{LE}}_1$  returning high, the loading of 10-bit data word from an 8-bit data bus is complete.

Occasionally the analog output must change to its data value within one data address operation. This is no problem using the NE5020 on a 16-bit bus or any other data bus with 10 or greater data bits.

This can be accomplished from an 8-bit data bus by utilizing an external latch circuit to preload the two MSB data values. Figure 12 shows the circuit configuration.

After preloading (via  $\overline{\text{LE}}$  preload) the external latch with the two MSB values,  $\overline{\text{LE}}_2$  is activated low and the eight LSBs and the two MSBs are concurrently loaded into the DAC in one address operation. This permits the DAC output to make its appropriate change at one time

#### Reference Interface

The NE5020 contains an internal bandgap voltage reference which is designed to have a very low temperature coefficient and excellent long-term stability characteristics.

The internal bandgap reference (1.23V) is buffered and amplified to provide the 5V reference output. Providing a  $V_{REF\ ADJ}$  (Pin October 10, 1986





14) allows trimming of the reference output. Utilization of the adjust circuit shown in Figure 15 performs not only  $V_{\rm REF}$  adjustment, but also full-scale output adjust. Notice that the  $V_{\rm REF}$  ADJ pin is essentially the sum node of an op amp and is sensitive to excessive node capacitance. Any capacitance on the node can be minimized by placing the external resistors as close as possible to the  $V_{\rm REF}$  ADJ pin and observing good layout practices.

The  $V_{REF\ OUT}$  node can drive loads greater than the DAC  $V_{REF}$  input requirements and can be used as an excellent system voltage reference. However, to minimize load effects on the DAC system accuracy, it is recommended that a buffer amplifier be used.

## Input Amplifier

The DAC reference amplifier is a high gain internally-compensated op amp used to con-

vert the input reference voltage to a precision bias current for the DAC ladder network.

The Block Diagram details the input reference amplifier and current ladder. The voltage-to-current converter of the DAC amp will generate a 1mA reference current through  $\Omega_R$  with a 5V  $V_{REF}$ . This current sets the input bias to the ladder network. Data bit 9 (DB<sub>9</sub>)(Q<sub>9</sub>), when turned on, will mirror this current and will contribute 1mA to the output. DB<sub>8</sub> (Q<sub>8</sub>) will contribute ½ of that value or 0.5mA, and so on. These current values act as current

sinks and will add at the sum node to produce a DAC ladder to sum node function of:

$$\begin{split} I_{OUT} &= \frac{2V_{REF}}{R_{REF}} \left( \frac{DB9}{2} + \frac{DB8}{4} + \frac{DB7}{8} \right. \\ &\frac{DB6}{16} + \frac{DB5}{32} + \frac{DB4}{64} + \frac{DB3}{128} + \\ &\frac{DB2}{256} + \frac{DB1}{512} + \frac{DB0}{1024} \right). \end{split}$$

Because of the fixed internal compensation of the reference amp, the slew rate is limited to typically  $0.7V/\mu_{\rm S}$  and source impedances at the  $V_{\rm REF}$  INPUT greater than  $5k\Omega$  should be avoided to maintain stability

The  $-V_{REF\ INPUT}$  pin is uncommitted to allow utilization of negative polarity reference voltages. In this mode  $+\ V_{REF\ INPUT}$  is grounded and the negative reference is tied directly to the  $-\ V_{REF\ INPUT}$ . The  $-\ V_{REF\ INPUT}$  contains a  $5k\Omega$  resistor that matches a like resistor in the  $+\ V_{REF\ INPUT}$  to reduce voltage offset caused by op amp input bias currents.

### **Output Amplifier and Interface**

The NE5020 provides an on-chip output op amp to eliminate the need for additional external active circuits. Its two-stage design with feed-forward compensation allows it to slew at 15V/µs and settle to within ± 1/2LSB in 5μs. These times are typical when driving the rated loads of  $R_L \ge 5k$  and  $C_L \le 50pF$  with recommended values of CFF = 1nF and CFB = 30pF. Typical input offset voltages of 5mV and  $50k\Omega$  open-loop gain insure that an accurate current-to-voltage conversion is performed when using the on-chip RFR resistor. RFB is matched to RREF and RBIP to maintain accurate voltage gain over operating conditions. The diode shown from ground to sum node prevents the DAC current switches from saturating the op amp during large signal transitions which would otherwise increase the settling time.

The output op amp also incorporates output short circuit protection for both positive and negative excursions. During this fault condition  $I_{OUT}$  will limit at ± 15mA typical. Recovery from this condition to rated accuracy will be determined by duration of short-circuit and die temperature stabilization.

#### **Bipolar Output Voltage**

The NE5020 includes a thermally matched resistor, R<sub>BIP</sub>, to offset the output voltage by 5V to obtain –5V to +5V output voltage range operation. This is accomplished by shorting





Pins 18 and 22 (see Figure 13). This connection produces a current equal to (V<sub>REFIN</sub> – S<sub>UM</sub> N<sub>ODE</sub>)  $\div$  R<sub>BIP</sub> (1mA nominal), which is injected into the sum node. Since full-scale current out is approximately 2mA (1.9980mA), (2mA – 1mA)5k $\Omega$  = 5V will appear at the output. For zero DAC output currents, 1mA is still injected into sum node and V<sub>OUT</sub> = –(5k $\Omega$ ) (1mA) = –5V. Zero-scale adjust and full-scale adjust are performed as described below, noting that full-scale voltage is now approximately +5V. Zero-scale adjust may be used to trim V<sub>OUT</sub> = 0.00 with the MSB high or V<sub>OUT</sub> = –5.0V with all bits off.

#### Zero-Scale Adjustment

The method of trimming the small offset error that may exist when all data bits are low is shown in Figure 14. The trim is the result of nijecting a current from resistor  $R_2$  that counteracts the error current. Adjusting potentiom-

eter  $R_1$  until  $V_{OUT}$  equals 0.000V in the unipolar mode or -5.000V in the bipolar mode (see bipolar section) accomplishes this trim.

## **Full-Scale Adjustment**

A recommended full-scale adjustment circuit, when using the internal voltage reference, is shown in Figure 15. Potentiometer  ${\rm R}_3$  is adjusted until  ${\rm V}_{\rm OLT}$  equals 9.99023V. In many applications where the absolute accuracy of full-scale is of low importance when compared to the other system accuracy factors this adjustment circuit is optional.

As resistors R<sub>REF</sub>, R<sub>FB</sub>, and R<sub>BIP</sub> shown in the Block Diagram are integrated in close proximity, they match and track in value closely over wide ambient temperature variations. Typical matching is less than  $\pm\,0.3\%$  which implies that typical full-scale (or gain) error is less than  $\pm\,0.3\%$  of ideal full-scale value.

# 5

# **Signetics**

# NE/SE5118/5119 8-Bit Microprocessor-Compatible D/A Converter — Current Output

Product Specification

#### Linear Products

#### DESCRIPTION

The NE/SE5118/19 is a high-speed 8-bit digital-to-analog converter subsystem on one monolithic chip. The data inputs have input latches, controlled by a latch enable pin. The data and latch enable inputs are ultralow loading for easy interfacing with all logic systems. The latches appear transparent when the LE input is in the low state. When LE goes high, the input data present at the moment of transition is latched and retained until LE again goes low. This feature allows easy compatibility with most microprocessors.

The chip also comprises a stable voltage reference (5V nominal). The voltage reference may be externally trimmed with a potentiometer for easy adjustment of full-scale, while maintaining a low temperature coefficient.

The output has high voltage compliance, increasing versatility.

#### **FEATURES**

- 8-bit resolution
- Input latches
- Low-loading data inputs
- On-chip voltage reference
- Fast settling output current 200ns
- Accurate to ± ¼LSB (0.1%)
- Monotonic to 8 bits
- Reference short-circuit protected
- Compatible with 8086, 6800 and many other microprocessors

#### **APPLICATIONS**

- Precision 8-BIT D/A converters
- A/D converters
- Programmable power supplies
- Test equipment
- Measuring instruments
- Analog-digital multiplication
- CRT display drivers
- High-speed modems

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 22-Pin Plastic DIP | 0 to +70°C        | NE5119N    |
| 22-Pin Ceramic DIP | 0 to +70°C        | NE5119F    |
| 22-Pin Ceramic DIP | -55°C to +125°C   | SE5119F    |

### **BLOCK DIAGRAM**



# 8-Bit Microprocessor-Compatible D/A Converter — Current Output

# NE/SE5118/5119

## **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL               | PARAMETER                                                                                      | RATING                  | UNIT     |
|----------------------|------------------------------------------------------------------------------------------------|-------------------------|----------|
| V <sub>CC</sub> +    | Positive supply voltage                                                                        | 18                      | V        |
| V <sub>CC</sub> -    | Negative supply voltage                                                                        | -18                     | V        |
| VIN                  | Logic input voltage                                                                            | 0 to 18                 | ٧        |
| V <sub>REF IN</sub>  | Voltage at V <sub>REF</sub> input                                                              | 12                      | V        |
| V <sub>REF ADJ</sub> | Voltage at V <sub>REF</sub> adjust                                                             | 0 to V <sub>REF</sub>   | ٧        |
| V <sub>SUM</sub>     | Voltage at sum node                                                                            | 12                      | ٧        |
| I <sub>REFSC</sub>   | Short-circuit current to ground at VREF OUT                                                    | Continuous              |          |
| IREF IN              | Reference input current (Pin 14)                                                               | 3                       | mA       |
| P <sub>D</sub>       | Maximum power dissipation  T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package  N package | 1740<br>2190            | mW<br>mW |
| T <sub>A</sub>       | Operating ambient temperature range<br>SE5119<br>NE5119                                        | -55 to +125<br>0 to +70 | °C       |
| T <sub>STG</sub>     | Storage temperature range                                                                      | -65 to +150             | °C       |
| T <sub>SOLD</sub>    | Lead soldering temperature (10sec max)                                                         | 300                     | °C       |

#### NOTE:

F package at 13.9mW/°C.

N package at 17.5mW/°C.

DC ELECTRICAL CHARACTERISTICS  $V_{CC^+} = +15V$ ,  $V_{CC^-} = -15V$ , SE5119.  $-55^{\circ}C \le T_A \le 125^{\circ}C$ , NE5119.  $0^{\circ}C \le T_A \le 70^{\circ}C$ , unless otherwise specified. Typical values are specified at 25°C.

|                    |                                   |                                                                           | N     | E/SE51      | 18    | NE/SE5119 |       |       | UNIT        |
|--------------------|-----------------------------------|---------------------------------------------------------------------------|-------|-------------|-------|-----------|-------|-------|-------------|
| SYMBOL             | PARAMETER                         | TEST CONDITIONS                                                           | Min   | Min Typ Max |       | Min       | Тур   | Max   | UNIT        |
|                    | Resolution                        |                                                                           | 8     | 8           | 8     | 8         | 8     | 8     | Bits        |
|                    | Monotonicity                      |                                                                           | 8     | 8           | 8     | 8         | 8     | 8     | Bits        |
|                    | Relative accuracy                 |                                                                           |       |             | ± 0.1 |           |       | ± 0.1 | %FS         |
| V <sub>CC</sub> +  | Positive supply voltage           |                                                                           | 11.4  | 15          | 16.5  | 11.4      | 15    | 16.5  | ٧           |
| V <sub>CC</sub> -  | Negative supply voltage           |                                                                           | -11.4 | -15         | -16.5 | -11.4     | -15   | -16.5 | ٧           |
| V <sub>IN(1)</sub> | Logic "1" input voltage           | Pin 1 = 0V                                                                | 2.0   |             |       | 2.0       |       |       | ٧           |
| V <sub>IN(0)</sub> | Logic "0" input voltage           | Pin 1 = 0V                                                                |       |             | 0.8   |           |       | 0.8   | ٧           |
| I <sub>IN(1)</sub> | Logic "1" input current           | Pin 1 = 0V, 2V < V <sub>IN</sub> < 18V                                    |       | 0.1         | 10    |           | 0.1   | 10    | μΑ          |
| I <sub>IN(0)</sub> | Logic "0" input current           | Pin 1 = 0V, -5V < V <sub>IN</sub> < 0.8V                                  |       | -2.0        | -10   |           | -2.0  | -10   | μΑ          |
| I <sub>FS</sub>    | Full-scale output current         | Unipolar operation V <sub>REF IN</sub> = 5.000V, T <sub>A</sub> = 25°C    | 1.90  | 1.992       | 2.10  | 1.90      | 1.992 | 2.10  | mA          |
| Izs                | Zero-scale current                |                                                                           |       | 1           |       |           | 1     |       | μΑ          |
| V <sub>REF</sub>   | Reference voltage                 | I <sub>REF</sub> = 1mA, T <sub>A</sub> = 25°C                             | 4.9   | 5.0         | 5.25  | 4.9       | 5.0   | 5.25  | ٧           |
| PSR+ (OUT)         | Output power supply rejection (+) | $V- = -15V$ , $13.5V \le V+ \le 16.5V$<br>external $V_{REF\ IN} = 5.000V$ |       | 0.001       | 0.01  |           | 0.001 | 0.01  | %FS/<br>%VS |

<sup>1.</sup> Derate above 25°C, at the following rates:

# 8-Bit Microprocessor-Compatible D/A Converter — Current Output

# NE/SE5118/5119

DC ELECTRICAL CHARACTERISTICS (Continued)  $V_{CC}+=+15V$ ,  $V_{CC}-=-15V$ , SE5119.  $-55^{\circ}C \leqslant T_{A} \leqslant 125^{\circ}C$ , NE5119.  $0^{\circ}C \leqslant T_{A} \leqslant 70^{\circ}C$ , unless otherwise specified. Typical values are specified at 25°C.

|                   |                                              |                                                                         | NE/SE5118 |       |      | N   | 111117 |      |             |  |
|-------------------|----------------------------------------------|-------------------------------------------------------------------------|-----------|-------|------|-----|--------|------|-------------|--|
| SYMBOL            | PARAMETER                                    | TEST CONDITIONS                                                         | Min Typ   |       | Max  | Min | Тур    | Max  | UNIT        |  |
| RSR-(OUT)         | Output power supply rejection (-)            | V+ = 15V, -13.5V ≤ V- ≤ -16.5V<br>external V <sub>REF IN</sub> = 5.000V |           | 0.001 | 0.01 |     | 0.001  | 0.01 | %FS/<br>%VS |  |
| TC <sub>FS</sub>  | Full-scale temperature coefficient           | V <sub>REF IN</sub> = 5.000V (Pin 15)                                   |           | 20    |      |     | 20     |      | ppm/°C      |  |
| TC <sub>ZS</sub>  | Zero-scale temperature coefficient           | I <sub>REF IN</sub> = 1.00mA (Pin 14)                                   |           | 5     |      |     | 5      |      | ppm/°C      |  |
| I <sub>REF</sub>  | Reference output current                     | T <sub>A</sub> = 25°C                                                   |           |       | 3    |     |        | 3    | mA          |  |
| REFSC             | Reference short circuit current <sup>1</sup> | V <sub>REF OUT</sub> = 0V                                               |           | 15    | 30   |     | 15     | 30   | mA          |  |
| PSR+ (REF)        | Reference power supply rejection (+)         | $V- = -15V$ , $13.5V \le V+ \le 16.5V$ , $I_{REF} = 1.0mA$              |           | 0.003 | 0.01 |     | 0.003  | 0.01 | %VR/<br>%VS |  |
| PSR-(REF)         | Reference power supply rejection (-)         | $V+ = 15V, -13.5V \le V- \le 16.5V,$<br>$I_{REF} = 1.0mA$               |           | 0.003 | 0.01 |     | 0.003  | 0.01 | %VR/<br>%VS |  |
| TC <sub>REF</sub> | Reference voltage temperature coefficient    | I <sub>REF</sub> = 1.0mA                                                |           | 60    |      |     | 60     |      | ppm/°C      |  |
| Z <sub>IN</sub>   | DAC R <sub>REF IN</sub> input impedance      |                                                                         |           | 5.0   |      |     | 5.0    |      | kΩ          |  |
| I <sub>CC</sub> + | Positive supply current                      | V <sub>CC</sub> + = 15V                                                 |           | 7     | 14   |     | 7      | 14   | mA          |  |
| Icc-              | Negative supply current                      | V <sub>CC</sub> - = -15V                                                |           | -10   | -15  |     | -10    | -15  | mA          |  |
| P <sub>D</sub>    | Power dissipation                            | I <sub>REF</sub> = 1.0mA, V <sub>CC</sub> = ± 15V                       |           | 255   | 435  |     | 255    | 435  | mW          |  |

#### NOTE:

# AC ELECTRICAL CHARACTERISTICS $V_{CC} = \pm 15V$ , $T_A = 25$ °C, unless otherwise specified.

|                   | DADAMETER TO FROM TEST COMPLETIONS |         |       | NE.                           | /SE5118 | /19 |     |      |
|-------------------|------------------------------------|---------|-------|-------------------------------|---------|-----|-----|------|
| SYMBOL            | PARAMETER                          | то      | FROM  | TEST CONDITIONS               | Min     | Тур | Max | UNIT |
| t <sub>SLH</sub>  | Settling time                      | ±½ LSB  | Input | All bits Low-to-High          |         | 200 |     | ns   |
| t <sub>SHL</sub>  | Settling time                      | ± ½ LSB | Input | All bits High-to-Low          |         | 200 |     | ns   |
| t <sub>PLH</sub>  | Propagation delay                  | Output  | Input | All bits switched Low-to-High |         | 60  |     | ns   |
| t <sub>PHL</sub>  | Propagation delay                  | Output  | Input | All bits switched High-to-Low |         | 60  |     | ns   |
| t <sub>PLSB</sub> | Propagation delay                  | Output  | Input | 1 LSB change                  |         | 60  |     | ns   |
| t <sub>PLH</sub>  | Propagation delay                  | Output  | ΙĒ    | Low-to-High transition        |         | 60  |     | ns   |
| t <sub>PHL</sub>  | Propagation delay                  | Output  | LE    | High-to-Low transition        |         | 60  |     | ns   |
| ts                | Setup time                         | ĪĒ      | Input |                               | 100     |     |     | ns   |
| t <sub>H</sub>    | Hold time                          | Input   | ĪĒ    |                               | 50      |     |     | ns   |
| t <sub>PW</sub>   | Latch enable pulse width           |         |       |                               | 150     |     |     | ns   |

<sup>1.</sup> For reference currents > 3mA, use of an external buffer is required.

# 8-Bit Microprocessor-Compatible D/A Converter — Current Output

# NE/SE5118/5119

# TYPICAL APPLICATIONS



Bipolar Output Operation (-1mA to+1mA)

Unipolar Voltage Output (0 to + 10V)





#### NOTE:

| DATA | 1        | NP | UT | . ( | co | DE | VOLTAGE OUTPUT (PIN 21) |                   |  |  |  |  |
|------|----------|----|----|-----|----|----|-------------------------|-------------------|--|--|--|--|
|      | 00000000 |    |    |     |    |    | 0V<br>-10V              |                   |  |  |  |  |
|      |          |    |    |     |    |    | Pin 20 tied to +10V     | Pin 20 tied to 0V |  |  |  |  |

Fast Voltage Output

Basic Unipolar Current Output (0 to -2mA)

# **Signetics**

# AN109 Microprocessor-Compatible DACs

Application Note

## **Linear Products**

DAC products are designed to convert a digital code to an analog signal. Since a common source of digital signals is the data bus of a microprocessor, DAC circuits that are bus compatible ease the design engineer's interface problems.

# WHAT FEATURES MAKE A DEVICE BUS-COMPATIBLE?

The five conditions which determine processor bus compatibility are:

- · Inputs must present low bus load
- · Addressing must be provided
- Inputs must be latched
- · Logic thresholds must be compatible
- Timing requirements should be adequate (< 1μs)</li>

Signetics' microprocessor-compatible DACs, the NE5018 series, meet these requirements. In addition, they provide an internal reference source. The NE5018 provides a scaled voltage output, eliminating the need for an external op amp. The NE5118 is identical to the NE5018, except it provides the user with a current output. Figure 1 shows a typical microprocessor system with analog output using the NE5018 to provide a programmable voltage and an NE5118 to provide a programmable current.

The following discussions detail the operation of the NE5018 and NE5118 series DACs.

### LATCH CIRCUIT

The latch circuits of the NE5018 and NE5118 are identical. Both the data inputs and latch enable (LE) input feature ultra-low loading for ease of interfacing. The 8-bit data latch, controlled by the latch enable input, is static and level sensitive. When (LE) is low, all the latches become transparent and the output changes as the bit pattern changes on the data bus. When the latch enable returns to its high state, the last set of inputs are held by the latch and a unique output corresponding to the binary word in the latch is produced. While the latch enable is high, the latch inputs represent a high impedance load on the data bus and changes on the data bus have no effect on the DAC output.

The digital logic input for the NE5018 and NE5118 series DACs utilize a differential input logic system with a threshold level of +1.4V with respect to the voltage level on the digital ground pin (Pin 1). To be compatible

with microprocessors, the DAC should respond in as short a period as possible to insure full utilization of the microprocessor and I/O data bus lines. Figure 2 gives the typical timing requirements of the latch circuits in the NE5018 and NE5118.

The voltage levels on the data bus should be stable for approximately 150ns before latch enable returns to high level. The timing diagram shows 100ns is required for setup time and the information on the data lines should remain valid for another 50ns.

#### REFERENCE INTERFACE

The NE5018 and NE5118 contain an internal bandgap voltage reference which is designed to have a very low temperature coefficient and excellent long-term stability characteristics

The internal bandgap reference (1.23V) is buffered and amplified to provide the 5V reference output. Providing a V<sub>REF</sub> <sub>ADJ</sub> (Pin 12) allows easy trimming of the reference output (Pin 13). Use of a 10k pot and series resistor, as shown in Figure 3, adjusts the

gain of the buffer amplifier, therefore varying the output reference voltage level.

This network can then be used as a full-scale output adjust. A variation in the  $V_{\rm REF\ OUT}$  of  $\sim 0.8$ V, results in a corresponding 1.6V variation in the full-scale output. This is more than adequate since the untrimmed  $V_{\rm REF\ OUT}$  is typically within 200mV of the nominal 5V. The  $V_{\rm REF\ OUT}$  will provide a maximum of 5mA drive and can be used as a reference voltage for other system components, if required.

Since a potential need exists to use the NE5018 and NE5118 as multiplying DACs, the  $V_{\rm REF}$  is not connected internally, allowing the use of external reference sources. To utilize the internal reference, the  $V_{\rm REF\ OUT}$  (Pin 13) must be jumper-connected to the  $V_{\rm REF\ IN}$  (Pin 14). This also makes it possible to use a common reference for other D/A or A/D circuits in a system.

# INPUT AMPLIFIER OF THE NE5018

The DAC reference amplifier has been designed to eliminate the need for compensa-





# Microprocessor-Compatible DACs

AN109

tion when operating from the internal reference or from an external reference which is buffered by an op amp or low impedance source. Compensation is required, however, when operating from a high impedance source. The addition of an external resistance reduces the phase margin of the amplifier making it less stable. Compensation, when required, is a single capacitor from Pin 16 to ground.

Figure 4 details the input reference amplifier and current ladder. The voltage-to-current converter of the DAC amp will generate a 1mA reference current through  $Q_R$  with a 5V  $V_{REF}$ . This current sets the input bias to the ladder network. Data bit 7 (DB $_7$ )  $Q_7$ , when turned on, will mirror this current and will contribute 1mA to the output. DB $_6$  (Q $_6$ ) will contribute ½2 of that value or 0.5mA, and so on. If all bits are on, the output current will be 2mA-1 LSB. The full-scale  $V_{OUT}$  will be (IoUTR $_F$ ) or 2mA-1 LSB $\times$ 5k) = (10V-1 LSB) = 9.961V. The overall input/output expression for the NE5018 is:

$$V_{OUT} = 2V_{REF} \times \left(\frac{DB7}{2} + \frac{DB6}{4} + \frac{DB5}{8} + \frac{DB4}{16} + \frac{DB3}{32} + \frac{DB2}{64} + \frac{DB1}{128} + \frac{DB0}{256}\right)$$

The minimum current for the ladder network to be operative in the linear region is  $500\mu$ A. Therefore, the minimum V<sub>REF</sub> input is 2.5V. The slew rate of the reference amplifier is typically  $0.7V/\mu$ s without compensation. The input structure of the NE5118 is slightly different and will be discussed in greater detail later.  $Q_T$  provides a termination for the



R-2R ladder network and does not contribute to  $I_{\text{OUT}}$ .

# OUTPUT INTERFACE OF THE NE5018

The NE5018 has an internal op amp which provides a voltage output, while the NE5118 is a current output device. The NE5018 output op amp is a two-stage design with feedforward compensation. Having a slew rate of  $10V/\mu s$ , it provides a voltage output from 0 to 10V ( $\pm 0.2\%$ ) typically within  $2\mu s$  (the time allowed for the output voltage to settle to within  $\frac{1}{2}$  LSB). Compensation must be provided externally as shown in Figure 5.

The addition of the optional diode between the summing node (Pin 20) and ground prevents the DAC current switches from driving the op amp into saturation during large-signal transitions which would increase the settling time

Zero adjust circuits, such as the one shown in Figure 5, may also be connected to the summing node to provide a means to zero the output when all zeros are present on the input. Not all applications require a zero adjust circuit since the untrimmed zero-scale is typically less than 5mV. Excess stray capacitance at the sum node of the output op amp may necessitate the use of a feedback capacitor from  $V_{\rm OUT}$  to the sum node (CFF) to insure stability of the op amp. Typical values of CFF range from 15 to 22pF. The rated load of the op amp is  $\sim 2 k \Omega$ . For stability, the load capacitance should be minimized (50pF max).

# MODES OF OPERATION OF THE NE5018

The NE5018 has two basic modes of operation: unipolar and bipolar. When operating in the unipolar mode, the output range is 0 to +10V. To change from unipolar to bipolar operation, the bipolar offset pin is connected



to the summing node. This provides the 5V offset required for this mode of operation. The output now will have a range from -5 to +5V. Figure 6 details the connection of the NE5018 in the bipolar mode of operation.

With the bipolar offset, Pin 15, connected to the sum node, Pin 20, it forms a unity gain inverter with an input of +V<sub>REF</sub>. The bipolar offset develops an IREF current through the internal 5k resistor. This current is then fed to the sum node of the output amplifier where it is summed with the current output of the DAC ladder network. Assume for the moment that the current output of the ladder network is 0mA. With a V<sub>RFF</sub> equal to +5V, I<sub>RFF</sub> is 1mA and the output of the op amp is converted to -5V. If the DAC switches are now set to fullscale, the current from the DAC ladder is 2mA. This is summed against the 1mA IRFE and causes the output of the op amp to swing from -5V to +5V.

$$(I_{DAC} - I_{REF})5k = (2mA - 1mA)5k = +5V$$

Since the bipolar offset resistor is monolithic, tracking with the 5k feedback resistor of the output amplifier is excellent.

Note that the bipolar offset pin could not be used when using the DAC in a multiplier application since the  $V_{OUT}$  would reflect an inverted input signal.

# NOTES ON THE NE5118 CURRENT OUTPUT DAC

The basic operation of the NE5118 current output DAC is the same as the NE5018. The current output structure allows the user to provide a programmable current sink ( $I_{\rm OUT}$  max of 2mA). Several jumper options provide a variety of operational modes. Figure 7 is a block diagram of the NE5118. The input logic and  $V_{\rm REF}$  portions are identical to the NE5018.

### REFERENCE INPUT AMPLIFIER

The characteristics of the reference input amplifier are identical to the NE5018; however, extended versatility of the input structure allows for both current (via Pin 14) or voltage (via Pin 15) reference inputs.

The maximum DAC output current is 2mA. The DAC has an internal gain of 2, limiting the maximum usable input current to 1mA.

### NOTE:

The absolute maximum input current should be limited to 5mA to prevent damage to the input reference amplifier.

Figure 8 shows the basic operating mode of the NE5118 using an external current reference resistor ( $R_1$ ) and a positive reference voltage.





This voltage can be provided by either an internal or external reference voltage. Figure 9 shows a typical connection using a voltage input directly via Pin 15.

Besides a reduced parts count, use of the internal  $R_{REF}$  provides excellent tracking characteristics with the  $R_{OUT}$  resistor (Pin 20) when developing a high slew rate voltage output. The negative  $V_{REF}$  input must be returned to ground directly or through  $R_2$ .  $R_2$  is optional and is used to cancel minor errors developed by the input bias currents of the reference amplifier ( $R_2 = R_1$  in Figure 8). A negative voltage can be the reference by using the  $-V_{REF}$  input pin as shown in Figure 10.

The positive  $V_{REF}$  is returned to ground via  $R_{IN}$  (Pin 15). As with the NE5018, a compen-

sation capacitor on Pin 16 is not required if the  $V_{\mbox{\scriptsize REF}}$  is supplied by a low impedance source.

## **OUTPUT STRUCTURE**

The output of the NE5118 is a current sink with a capacity of 2mA (full-scale) capable of settling to 0.2% in 200ns. Internal bias and feedback resistors are also made available to ease the designer's task of interfacing.

Figure 11 shows the NE5118 using a current-to-voltage converter at the output to provide a high slew rate voltage output. Using the NE538 as shown can provide 60V/µs slew rate output. The diode at the inverting node of the op amp improves the response time by preventing saturation of the op amp during large signal transitions. The feedback resistor

# AN109





 $R_{OUT1}$  (Pin 20) is provided internally, providing excellent thermal tracking characteristics with the  $R_{REF}$  at the input.

Bipolar operation can be accomplished by connecting the  $V_{\rm REFOUT}$  (Pin 12) to the  $R_{\rm OUT}$  resistor (Pin 20) (Figure 12). The principal is the same as the NE5018 bipolar operation. The internal resistors exhibit excellent thermal tracking characteristics.

An alternate method of bipolar output operation is shown in Figure 12. The R<sub>REF</sub> and R<sub>OUT</sub> set up a current-to-voltage converter while two (2) external resistors provide a bipolar offset.  $R_{\text{EXT}_1}$  and  $R_{\text{EXT}_2}$  should have similar thermal tracking characteristics.

The NE5118 can provide a voltage output directly when driving a high impedance load as shown in Figure 13. With a full-scale current of 2mA, Pin 20 tied to +10V and a digital input of zero, the high impedance load will see +10V. For a full-scale digital input, the load will see 0V. Since the load and the internal resistor form a voltage divider, their ratio determines full-scale accuracy.

By connecting the R<sub>OUT</sub> resistor (Pin 20) to ground (Figure 13), the output voltage seen

by the load ranges from 0V as zero-scale to -10V as full-scale. Only a few of the many possible output configurations have been shown to demonstrate the NE5118 flexibility.

## CIRCUIT EXAMPLES

Now that the basics of the NE5018 and the NE5118 have been discussed, let's examine some specific circuits. Figure 14 is a microprocessor-controlled programmable gain amplifier, using the NE5018. The V<sub>REE</sub> output is fed to the non-inverting input to a differential amplifier.  $R_1 + R_2$  places 2.5 $V_{DC}$  bias on the V<sub>RFF</sub> input. R<sub>2</sub> can be made adjustable to precisely control the DC reference input. The analog input is fed to the inverting input of the differential amplifier with a gain of unity. An input range of 0 to 2.5V will produce an output of 10V to 5V full-scale.  $V_{\mbox{\scriptsize REF IN}}$  will vary from 5V to 2.5V. The current ladder is always kept in the linear operating range and the output will not become distorted.

No compensation is required for the DAC reference amplifier since the V<sub>REF IN</sub> is fed from a low impedance source. With a compensation cap of 33pF on the output amplifier, the frequency response of the output is linear to at least 20kHz with less than 0.1% distortion with an input amplitude of 1Vp.p. The NE5018 is seen by the microprocessor as an I/O device.

**AN109** 







In Figure 15, the N5018 and NE5118 provide a method of summing two digital words and generating a voltage output. The latch enable feature of both devices direct connection to a data bus, using address decoding. These devices greatly reduced the total component count required to perform this operation.

The reference voltage is common to both DACs, being provided by the NE5018. The bipolar offset resistor of the NE5018 provides the 1mA current reference for the NE5118. Using the internal resistor of the NE5018 to develop the reference current enhances the thermal tracking since the current-to-voltage resistor of the output op amp is also in the NE5018. Both DACs can be addressed by a microprocessor using an address decoder to select DAC A or DAC B.

Figure 16 is a schematic of the NE5118 and a NE527 as a high-speed programmable limit sensor (or A/D converter). A 4.8V zener diode is used on the comparator input to insure the input voltage range of the comparator is not exceeded. The outputs of the NE527 comparator are complementary, easing the logic interface requirement. If the strobe function is not used, the strobe inputs should be tied high, through a  $10 \mathrm{k}\Omega$  resistor.







**AN109** 





# **Signetics**

# NE5150/5151/5152 Triple 4-Bit RGB D/A Converter With and Without Memory

**Product Specification** 

### **Linear Products**

## DESCRIPTION

The NE5150/5151/5152 are triple 4-bit DACs intended for use in graphic display systems. They are a high performance - vet cost effective - means of interfacing digital memory and a CRT. The NE5150/5152 are single integrated circuit chips containing special input buffers, an ECL static RAM, high-speed latches, and three 4-bit DACs. The input buffers are user-selectable as either ECL or TTL compatible for the NE5150. The NE5152 is similar to the NE5150. but is TTL compatible only, and operates off of a single +5V supply. The RAM is organized as 16 × 12, so that 16 "color words" can be down-loaded from the pixel memory into the chip memory. Each 12-bit word represents 4 bits of red, 4 bits of green and 4 bits of blue information. This system gives 4096 possible colors. The RAM is fast enough to completely reload during the horizontal retrace time. The latches resynchronize the digital data to the DACs to prevent glitches. The DACs include all the composite video functions to make the output waveforms meet RS-170 and RS-343 standards, and produce 1V<sub>P-P</sub> into 75 $\Omega$ . The composite functions (reference white, bright, blank, and sync) are latched to prevent screen-edge distortions generally found on "video DACs." External components are kept to an absolute minimum (bypass capacitors only as needed) by including all reference generation circuitry and termination resistors on-chip, by building in

high-frequency PSRR (eliminating separate V<sub>EE</sub>s and costly power supplies and filtering), and by using a single-ended clock. The guaranteed maximum operating frequency for the NE5150/5152 is 110MHz over the commercial termperature range. The devices are housed in a standard 24-pin package and consume less than 1W of power.

The NE5151 is a simplified version of the NE5150, including all functions except the memory. Maximum operating frequency is 150MHz.

### **FEATURES**

- Single-chip
- On-board ECL static RAM
- 4096 colors
- ECL and TTL compatible
- 110MHz update rate (NE5150, 5152)
- 150MHz update rate (NE5151)
- Low power and cost
- Drives 75Ω cable directly
- Internal reference
- 40dB PSRR
- No external components necessary

## **APPLICATIONS**

- Bit-mapped graphics
- Super high-speed DAC
- Home computers
- Raster-scan displays

# **ORDERING INFORMATION**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 24-Pin Ceramic DIP | 0°C to +70°C      | NE5150F    |
| 24-Pin Ceramic DIP | 0°C to +70°C      | NE5151F    |
| 24-Pin Ceramic DIP | 0°C to +70°C      | NE5152F    |
| 24-Pin Plastic SOL | 0°C to +70°C      | NE5152D    |

## PIN CONFIGURATIONS



# NE5150/5151/5152

### **BLOCK DIAGRAMS**



# NE5150/5151/5152

# **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                             | PARAMETER                                                  | RATING                                     | UNIT        |
|------------------------------------|------------------------------------------------------------|--------------------------------------------|-------------|
| T <sub>A</sub><br>T <sub>STG</sub> | Temperature range Operating Storage                        | 0 to +70<br>-65 to +150                    | °C          |
| V <sub>CC</sub><br>V <sub>EE</sub> | Power supply                                               | 7.0<br>-7.0                                | V           |
|                                    | Logic levels<br>TTL-high<br>TTL-low<br>ECL-high<br>ECL-low | 5.5<br>-0.5<br>0.0<br>0 to V <sub>EE</sub> | V<br>V<br>V |

 $\begin{array}{lll} \textbf{DC} & \textbf{ELECTRICAL} & \textbf{CHARACTERISTICS} & V_{\text{CC}} = +5\text{V} \text{ (TTL), 0V (ECL), V}_{\text{EE}} = -5\text{V, 0}^{\circ}\text{C} < \text{T}_{\text{A}} < +70^{\circ}\text{C, for NE5150/5151;} \\ V_{\text{CC}} = +5\text{V} \text{ (TTL), GND} = 0\text{V for NE5152, unless otherwise noted.} \\ \end{array}$ 

| SYMBOL          | DARAMETER                                                                      |                     | LIMITS            |                   | LINIT    |
|-----------------|--------------------------------------------------------------------------------|---------------------|-------------------|-------------------|----------|
|                 | PARAMETER                                                                      | Min                 | Тур               | Max               | UNIT     |
|                 | Resolution                                                                     | 4                   |                   |                   | bits     |
|                 | Monotonicity                                                                   | 4                   |                   |                   | bits     |
| NL              | Non-linearity                                                                  |                     | ± 1⁄16            | ± 1/2             | LSB      |
| DNL             | Differential non-linearity                                                     |                     | ± 1/8             | ± 1               | LSB      |
|                 | Offset error (25°C) [1111] (BRT = 1)                                           |                     | <b>−</b> ½        | ± 1               | LSB      |
|                 | Gain error (25°C) [0000] (BRT = 1)                                             |                     | ± 1/2             | ± 1               | LSB      |
| V <sub>CC</sub> | Positive power supply (TTL mode) (NE5150)<br>(TTL mode) (NE5151)<br>(ECL mode) | 4.5<br>4.75<br>-0.1 | 5.0<br>5.0<br>0.0 | 5.5<br>5.5<br>0.1 | V<br>V   |
| V <sub>EE</sub> | Negative power supply (TTL or ECL mode) (NE5150/5151)                          | -4.75               | -5.0              | -5.5              | ٧        |
| lcc             | Positive supply current (NE5150/5151)<br>(NE5152)                              |                     | 15<br>175         | 25<br>210         | mA<br>mA |
| I <sub>EE</sub> | Negative supply current (NE5150)<br>(NE5151)                                   |                     | 175<br>145        | 210<br>175        | mA<br>mA |
|                 | Analog voltage range (ZS to FS)                                                |                     | 603               |                   | mV       |
|                 | Gain tracking (any two channels)                                               |                     |                   | ± 1/4             | LSB      |
| LSB             | Least significant bit                                                          |                     | 40.2              |                   | mV       |
| EWH             | Enhanced white level (25°C) <sup>2</sup>                                       |                     | 0                 |                   | mV       |
| BS              | Bright shift (25°C)(0 to 1)                                                    |                     | 71.4              |                   | mV       |
| EBL             | Enhanced blanking level (25°C) <sup>2</sup>                                    |                     | -674              |                   | mV       |
| ESY             | Enhanced sync level (25°C) <sup>2</sup>                                        |                     | -960              |                   | mV       |
| Ro              | Output resistance (25°C)                                                       | 67.5                | 75.0              | 82.5              | Ω        |
| V <sub>IH</sub> | TTL logic input high                                                           | 2.0                 |                   |                   | ٧        |
| V <sub>IL</sub> | TTL logic input low                                                            |                     |                   | 0.8               | ٧        |
| l <sub>IH</sub> | TTL logic high input current (V <sub>IN</sub> = 2.4V)                          |                     |                   | 20                | μΑ       |
| l <sub>IL</sub> | TTL logic low input current (V <sub>IN</sub> = 0.4V)                           |                     |                   | -1.6              | mA       |
| V <sub>IH</sub> | ECL logic input high                                                           | -1.045              |                   |                   | ٧        |
| V <sub>IL</sub> | ECL logic input low                                                            |                     |                   | -1.48             | ٧        |
| hн              | ECL logic high input current (V <sub>IN</sub> = -0.8V)                         |                     |                   | -1.0              | mA       |
| I <sub>IL</sub> | ECL logic low input current (V <sub>IN</sub> = -1.8V)                          |                     |                   | -1.0              | mA       |

# NE5150/5151/5152

 $\begin{array}{lll} \textbf{TEMPERATURE} & \textbf{CHARACTERISTICS} & V_{CC} = +5V \text{ (TTL)}, \text{ 0V (ECL)}, \text{ } V_{EE} = -5V, \text{ 0}^{\circ}\text{C} < T_{A} < +70^{\circ}\text{C}, \text{ for NE5150/5151;} \\ & V_{CC} = +5V \text{ (TTL)}, \text{ GND} = 0V \text{ for NE5152, unless otherwise noted.} \end{array}$ 

| OVERDO | DADAMETED                           |     | LIMITS |        |        |  |
|--------|-------------------------------------|-----|--------|--------|--------|--|
| SYMBOL | PARAMETER                           | Min | Тур    | Max    | UNIT   |  |
|        | Offset TC <sup>1</sup>              |     | ± 50   | ± 100  | ppm/°C |  |
|        | Gain TC <sup>1</sup>                |     | ± 70   | ± 200  | ppm/°C |  |
|        | Gain Tracking TC (any two channels) |     | ± 20   | ± 50   | ppm/°C |  |
|        | Enhanced white level TC1            |     | ± 50   | ± 100  | ppm/°C |  |
|        | Bright shift TC                     |     | ± 70   | ± 200  | ppm/°C |  |
|        | Enhanced blanking level TC          |     | ± 100  | ± 300  | ppm/°C |  |
|        | Enhanced sync level TC              |     | ± 100  | ± 300  | ppm/°C |  |
|        | Output resistance TC                |     | + 1000 | + 2000 | ppm/°C |  |

### NOTES

- 1. Normalized to full-scale (603mV).
- 2. With respect to [1111] (BRT = 1).

# 

|                  |                                                 |     | LIMITS |     |      |
|------------------|-------------------------------------------------|-----|--------|-----|------|
| SYMBOL           | PARAMETER                                       | Min | Тур    | Max | UNIT |
| f <sub>MAX</sub> | Maximum operating frequency (NE5150/5152)       | 110 |        |     | MHz  |
| t <sub>WAS</sub> | Write address setup (NE5150/5152)               | 0   |        |     | ns   |
| t <sub>WAH</sub> | Write address hold (NE5150/5152)                | 0   |        |     | ns   |
| t <sub>WDS</sub> | Write data setup (NE5150/5152)                  |     |        |     | ns   |
| t <sub>WDH</sub> | Write data hold (NE5150/5152)                   |     |        |     | ns   |
| t <sub>WEW</sub> | Write enable pulse width (NE5150/5152)          |     |        |     | ns   |
| t <sub>RCS</sub> | Read composite <sup>1</sup> setup (NE5150/5152) |     |        |     | ns   |
| t <sub>RCH</sub> | Read composite <sup>1</sup> hold (NE5150/5152)  |     |        |     | ns   |
| t <sub>RAS</sub> | Read address setup (NE5150/5152)                | 3   |        |     | ns   |
| t <sub>RAH</sub> | Read address hold (NE5150/5152)                 | 2   |        |     | ns   |
| t <sub>RSW</sub> | Read strobe pulse width (NE5150/5152)           | 3   |        |     | ns   |
| t <sub>RDD</sub> | Read DAC delay (NE5150/5152)                    |     | 8      |     | ns   |
| f <sub>MAX</sub> | Maximum operating frequency (NE5151)            | 150 |        |     | MHz  |
| t <sub>CS</sub>  | Composite <sup>1</sup> setup (NE5151)           | 3   |        |     | ns   |
| t <sub>CH</sub>  | Composite <sup>1</sup> hold (NE5151)            | 2   |        |     | ns   |
| t <sub>DS</sub>  | Data-bits setup (NE5151)                        | 1   |        |     | ns   |
| t <sub>DH</sub>  | Data-bits hold (NE5151)                         | 5   |        |     | ns   |
| t <sub>SW</sub>  | Strobe pulse width (NE5151)                     | 3   |        |     | ns   |
| t <sub>DD</sub>  | DAC delay (NE5151)                              |     | 8      |     | ns   |
| t <sub>R</sub>   | DAC rise time (10 – 90%)                        |     | 3      |     | ns   |
| ts               | DAC full-scale settling time <sup>2</sup>       |     | 10     |     | ns   |
| C <sub>OUT</sub> | Output capacitance (each DAC)                   |     | 10     |     | pF   |
| SR               | Slew rate                                       |     | 200    |     | V/µs |

# NE5150/5151/5152

| OVMBOL            | 242445752                                                                                                                                                                                                              |     |                                  |     |                                  |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------|-----|----------------------------------|--|
| SYMBOL            | PARAMETER                                                                                                                                                                                                              | Min | Тур                              | Max | UNIT                             |  |
| GE                | Glitch energy                                                                                                                                                                                                          |     |                                  | 30  | pV-s                             |  |
| PSRR <sup>3</sup> | Power supply rejection ratio (to red, green or blue outputs)  V <sub>EE</sub> at 1kHz  V <sub>EE</sub> at 10MHz  V <sub>CC</sub> at 1kHz  V <sub>CC</sub> at 10MHz  V <sub>CC</sub> at 50MHz  V <sub>CC</sub> at 50MHz |     | 43<br>28<br>14<br>80<br>50<br>36 |     | dB<br>dB<br>dB<br>dB<br>dB<br>dB |  |

### NOTES:

- 1. Composite implies any of the WHITE, BRIGHT, BLANK or SYNC signals.
- 2. Setting to ± ½ LSB, measured from STROBE 50% point (rising edge). This time includes the delay throught the strobe input buffer and latch.
- 3. Listed PSRR is for the NE5150/51. The NE5152 PSRR specs are identical to the  $V_{\text{EE}}$  numbers in the table.

### **NE5150 PIN DESCRIPTION**

Write enable inputs use negative-true logic while all other inputs are positive-true. All inputs operate synchronously with the positive edge-triggered strobe input. When  $V_{\rm CC}$  is taken high (6V), all inputs are TTL compatible. When  $V_{\rm CC}$  is grounded, all inputs are ECL compatible. All DACs are complementary, so that all ones is the highest absolute voltage and all zeroes is the lowest. All ones is called zero-scale (ZS) and all zeroes is called full-scale (FS). The analog output voltage is approximately 0V (ZS) to -1V (SYNC).

Pins 1, 24, 23, 22: **DATA** bits D0 (MSB) through D3, used to input digital information to the memory during the write phase. During this phase, the data bits are presented to the internal latches (noninverted) and the DACs will output the analog equivalent of the stored word, unless overridden by WHITE, BLANK or SYNC.

Pins 5, 4, 3, 2: **ADDRESS** lines A0 (MSB) through A3, used for selecting a memory address to write to or read from.

Pin 7: **WHITE** command. Presets the latches to all ones [1111] and outputs 0V absolute on all DACs. Can be modified to –71mV absolute when BRIGHT is taken low. Will be overridden by either a BLANK or SYNC command.

Pin 8: **BRIGHT** command. A low input here turns on an additional -71mV (10 IRE unit) switch, shifting all other levels downward. Not overridden by any other input.

Pin 9: **BLANK** command. Presets the latches to all zeroes [0000] and turns on an additional –71mV (10 IRE unit) switch. Absolute output is –671mV. Can be modified another –71mV to –742mV absolute when BRIGHT is taken low. Will override WHITE, and will be overridden by SYNC.

Pin 10: **SYNC** command. Presets the latches to all zeroes [0000] and turns on the BLANK switch. Additionally turns on a -286mV (40 IRE unit) switch in the green channel only. Absolute output is -671mV for the red and blue channels, and -957mV for the green channel. All levels can be shifted -71mV by taking BRIGHT low. Overrides WHITE and BLANK.

Pins 11, 13, 15: **GREEN, RED, BLUE.** Analog outputs with 75 $\Omega$  internal termination resistors. Can directly drive 75 $\Omega$  cable and should be terminated at the display end of the line with 75 $\Omega$ . Output voltage range is approximately 0V to -1V, independent of whether the digital inputs are ECL or TTL compatible. All outputs are simultaneously affected by the WHITE, BLANK or BRIGHT commands. Only the GREEN channel carries SYNC information.

### NOTE

There are 100 IRE units from WHITE to BLANK. One IRE unit is approximately 7.1mV. Full-scale is 90 IRE units and 10 IRE units is ½ of full-scale (e.g., BRIGHT function).

Pins 19, 20, 21: WRITE<sub>B</sub>, WRITE<sub>R</sub>, WRITE<sub>G</sub>. Write enable commands for each of the three 16 × 4 memories. When all write commands are high, then the READ operation is selected. This is the normal display mode. To write data into memory, the write enable pin is taken low. Data D0 – D3 will be written into address A0 – A3 of each memory when its corresponding write enable pin goes low.

Pin 17: **STROBE.** The strobe signal is the main system clock and is used for resynchronizing digital signals to the DACs. Preventing data skew eliminates glitches which would otherwise become visible color distortions on a CRT display. The strobe command has no special drive requirements and is TTL or ECL compatible.

Pins 12, 16:  $A_{GND}$ ,  $D_{GND}$ . Both Analog and Digital ground carry a maximum of approximately 100mA of DC current. For proper operation, the difference voltage between  $A_{GND}$  and  $D_{GND}$  should be no greater than 50mV, preferably less.

Pin 14: **V**<sub>EE</sub>. The negative power supply is the main chip power source. V<sub>CC</sub> is only used for TTL input buffers. As is usual, good bypassing techniques should be used. The chip itself has a good deal of power supply rejection — well up into the VHF frequency range — so no elaborate power supply filtering is necessary.

Pin 18: **NC.** This unused pin should be tied high or low.

### NE5150/5152 TIMING DIAGRAMS



# NE5151 PIN DESCRIPTION AND TIMING DIAGRAM

The eleven digital inputs D0 – D3, A0 – A3,  $\overline{\text{WRITE}}_{\text{G/R/B}}$ , and the unused Pin 18 of the NE5150 are replaced in the NE5151 with the three 4-bit DAC digital inputs G0 – G3, R0 – R3, and B0 – B3. All other pin functions (e.g., composite functions, power supplies, strobe, etc.) are identical to the NE5150.

# **NE5152 PIN DESCRIPTION**

The NE5152 is a TTL-compatible-only version of the NE5150, operating off of a single +5V supply. V<sub>CC</sub> Pins 6, 12 and 16 should be connected to +5V and Pin 14 to 0V. DAC output is referenced to V<sub>CC</sub>.

# **NE5151 TIMING DIAGRAM**



## NE5150/NE5151/NE5152 LOGIC TABLE

| SYNC | BLANK | WHITE | BRIGHT | DATA   | ADDRESS | OUTPUT <sup>3</sup> | CONDITION                  |
|------|-------|-------|--------|--------|---------|---------------------|----------------------------|
| 1    | X     | Х     | 0      | ×      | X       | -1031mV             | SYNC <sup>1</sup>          |
| 1    | ×     | ×     | 1      | ×      | ×       | -960mV              | Enhanced SYNC <sup>1</sup> |
| 0    | 1     | ×     | 0      | ×      | X       | -746mV              | BLANK                      |
| 0    | 1     | X     | 1      | ×      | X       | -674mV              | Enhanced BLANK             |
| 0    | 0     | 1     | 0      | X      | X       | -71mV               | WHITE                      |
| 0    | 0     | 1     | 1      | ×      | X       | 0mV                 | Enhanced WHITE             |
| 0    | 0     | 0     | 0      | [0000] | Note 2  | -674mV              | BLACK (FS)                 |
| 0    | 0     | 0     | 1      | [0000] | Note 2  | -603mV              | Enhanced BLACK (EFS)       |
| 0    | 0     | 0     | 0      | [1111] | Note 2  | -71mV               | WHITE (ZS)                 |
| 0    | 0     | 0     | 1      | [1111] | Note 2  | 0mV                 | Enhanced WHITE (EZS)       |

## NOTES:

- 1. Green channel output only. RED and BLUE will output BLANK or Enhanced BLANK under these conditions.
- 2. For the NE5150/5152 the DATA column represents the memory data accessed by the specific address. For the NE5151, the DATA is the direct digital inputs.
- 3. Note output voltages in Logic Table are referenced to V<sub>CC</sub> for the NE5152 only.

# NE5150/5151/5152

# COMPOSITE VIDEO WAVEFORM



# **Signetics**

# AN1081 NE5150/51/52 Family of Video Digital-to-Analog Converters

Application Note

# Linear Products

Author: Michael J. Sedayao

# INTRODUCTION

Raster-scan systems and bit-mapped graphics are here to stay. For a computer to be of use, it needs an interactive means of communicating with the user. So for every computer. whether it is a 10MFLOP (millions of floatingpoint operations per second) supercomputer or a home computer for playing video games, some type of terminal or graphics display device is needed. Not long ago, inputs to the computer were made using stacks of Hollerith cards pushed into a hopper and then read into the computer. Results would then come from a printer. The hardcopy results were exactly what they looked like: final judgment from the computer. In order to respond, it was back to the punch-card machine. Needless to say, debugging programs became quite laborious. This problem led to the interactive display, allowing the user to enter information and see the results immediately. A new age in computing had arrived.

The areas of word processing, on-screen circuit simulation, and computer graphics developed with great rapidity. As technology improved, so did the ability to make larger displays having more colors and better resolution. As software developed, so did techniques such as windowing, the use of icons, and the ability to use graphic input devices such as mouses, light pens, and joysticks. Three-dimensional images and photographic quality reproduction soon followed.

Of the different technologies, how did raster scanning predominate over other forms? What differentiates bit-mapped graphics systems from character or vector-map systems? In the following sections it will become clear how technology and economics drove the market and, consequently, product development

# Displays: Raster, Vector Refresh, Storage Tube

A raster is technically a display of horizontal lines. How the display is created is what makes it unique. An electron beam generated by a CRT (Cathode Ray Tube) and containing video information, starts at the top left of the screen and traces a path to the right part of the screen (see Figure 1). It makes a slight angle as it travels across. The gun is then turned off as the beam rapidly returns to the left. It then repeats this zig-zag path until it reaches the bottom of the screen. The gun is

again turned off as the beam travels back to the top of the screen. This entire process is repeated from 30 to 60 times per second so flicker is decreased (motion pictures or film typically display 24 images per second). What the electron beam has done is *scanned* its information onto the screen. This process is called *raster scanning*.



All television sets display information in this manner. For television sets in the United States, the screen is redrawn 30 times per second. Additionally, the screen is interlaced, meaning that every other line is scanned and then the lines in between are scanned. This gives the illusion that the image is continuous. Since the television sets have 525 lines, 262.5 lines are scanned first (the odd field) and then the other 262.5 (the even field) are scanned. To visualize this, consider a 21-line system (see Figure 2). Scanning occurs at the above-mentioned 30Hz rate which is also known as the frame rate. Two fields (odd and even) equal one frame. Scanning 525 lines 30 times a second equals 15,750 horizontal lines scanned in a second. This is called the horizontal scan frequency. These are standard in the U.S., coming under the standard known as NTSC (National Television Standards Committee). In Europe, television has 625 lines and has a frame rate of 25Hz, or half the power line frequency, 50Hz.

Vector refresh displays, or stroke-writers, work on the principle that one line is the base unit of information. Each line then corresponds to a vector. Instead of scanning continuously, information is drawn line-by-line, hence the name stroke-writer. These

systems off-load the refreshing tasks to special hardware, making the system slightly more cost-effective. Still, during the 1960's making them proved too expensive for every-day applications.

In 1971, Tektronix introduced the Direct View Storage Tube (DVST) for displaying and interfacing graphic data. It was based on oscilloscope techniques, storing information in a special, long-persistence phosphor which coats the inside of the screen. The display resolution is limited only by the phosphor grain size and the quality of the deflection circuitry. Although inexpensive, these devices were fine for oscilloscopes in the lab, but too cumbersome for fully interactive work. When the screen would redraw itself after the entry of new information, the sudden disappearance and reappearance was almost like looking at the light of a camera flashbulb. Another problem with the storage refresh screen was that when new information entered, it would write directly over the existing information. Only upon refreshing the screen would the new information be clear and readable. In many cases, the annovance did not justify the low cost.

## **Bit-Mapped Graphics**

In a bit-mapped graphics system, the screen is divided into individual elements called pixels, short for picture elements. When they say "bit-mapped", each pixel corresponds to a bit, or, in most cases, an address or memory location. This is what differentiates television from bit-mapped computer displays. Although both systems use raster scanning techniques, the information transmitted on television is continuous - a stream of analog information between horizontal sync pulses (the pulses used to denote the beginning and end of a horizontal line) - whereas in bit-mapped systems, each line is divided into discrete elements (the aforementioned pixels). The approximation of analog images would then be determined by the pixel density or screen resolution. As an example, Figure 3 shows a line approximated by a finite number of pixels.

The lines seem to staircase rather than flow because of the enlargement of the pixels. The effect is known in some computer graphics circles as "jaggies", short for jagged edges.

So, with more pixels, better resolution is possible. This is not without a price, though. Since each pixel corresponds to a memory

AN1081





location, memory cost rises dramatically as pixel resolution increases. Drawing speed must also increase since more pixels have to be drawn to maintain the ≥ 30Hz frame rate needed to avoid flicker. Clearly then, the increase in bit-mapped graphics systems can be tied to the continuing price reductions in memory, specifically, the Dynamic Random Access Memory (DRAM). Fortunately, as the price has dropped, the memory size has not stood still. The last 14 years have seen size increases from 4k to 16k, 16k to 64k, 64k to 256k, and now, 256k to 1M bits of memory. One might expect to see DRAMs on the order of 4Mb within 2 to 3 years. Additionally, the

continuing development of video RAMs cannot be ignored.

A bit-mapped system might be described in one of three ways. First, assume the display is monochrome and that each pixel can be represented by a certain number, for instance, 4 bits of information. This means that there are  $2^4 = 16$  possible values of shading. Each bit of information can be represented by a "plane" of information. The plane would correspond to the area that was mapped by the pixels, namely the drawing area or display. Imagine an  $8\times 8$  pixel display. This means that there are 4 bit-planes and each

pixel would have to pierce all four planes to give the proper information (see Figure 4). This is a fairly quick way to draw the screen since the data goes directly from the bit-map to the DAC (Digital/Analog Converter; DAC is singular here since the display is monochrome).

A direct conversion system for color is the second step. This is just an upgrade of the first case. Instead of 4 bit-planes, there are 12: three sets of the 4 planes for the three primary colors red, green, and blue. The advantage here is that there are now  $2^{12} = 4096$  different colors, but the corresponding disadvantage is that the memory requirement has tripled. For more bit resolution per pixel, the associated memory demands increase by 3 times the pixel size times n, where n is the additional bit of resolution per pixel.

The third type of bit-map system uses a color look-up table (CLUT) as the driver for the display. The operation is straightforward. As the controller scans the bit-map each time it comes upon a pixel, it retrieves the bits which are then decoded into an address. This address is a pointer to the look-up table where sixteen 12-bit words (colors) are stored (see Figure 5). Once selected, that word is then sent to the color DACs and, from there, to the screen. The idea is similar to that of having cache memory in a computer, a fast memory used when the information in the memory is frequently accessed. Note that the bit-planes grow as n for 2n additional colors while memory grows for 3n in the direct conversion case, a definite savings in memo-

The limitation in this case is that only 16 colors can be displayed at a time. In some systems, however, the CLUT is fast enough to be reloaded during the horizontal retrace time (CLUT size is sometimes referred to as the maximum number of colors that can be displayed on one horizontal line). This is especially important if the image is to simulate a smooth motion such as the rotation of a merry-go-round or the movement of an object with mirrored surfaces. In most cases, 16 colors is sufficient for any single display. 64 colors (6 bit-planes) is extremely good. 256 colors (8 bit-planes) is definitely a luxury.

It's clear that the memory speed and memory density, which are direct functions of the color and screen resolution, play a large part in the feasibility of a bit-mapped system. For that reason, the enormous gains and technological advancements in the field of memory design have made bit-mapped raster-scan graphic systems the best choice for both cost and performance.

AN1081





# ISSUES FOR GRAPHIC DISPLAY SYSTEMS

# Making the DAC Fit the Application

When designing graphic display systems, there are many decisions to be made in specifying the hardware and software needed for a system. What kind of speed is necessary in a given application? What kind of resolution will the users of the system require? Is color needed or will monochrome be adequate? If color, how many colors? Will images be viewed in two or three dimensions? How much memory is needed? How should the microprocessor/CRT controller/video DAC/frame buffer be matched with the rest of the

system? What's the best type of software for a particular application? and on and on...

These questions could form the subject of an entire book and so will not be discussed in detail. This section will, however, discuss the few issues needed in the selection of the proper video DAC for a system.

## Display Resolution vs Bit Resolution

When the quality of a display terminal is being evaluated, one primary consideration is the kind of resolution it has. There are two different types of resolution: display resolution, which is determined by the monitor and cannot be changed by the design; and bit resolution, which is dependent on the design of the video DAC used.

Display resolution determines how many pixels can be projected onto the monitor at any one time. (Actually, only one pixel is displayed on the screen at a time, in rapid succession). Table 1 shows commonly-used screen resolutions corresponding to various applications.

However, since each pixel must correspond to a memory element, the more pixels per screen the faster the DAC and video RAM must be in order to write the information to the screen fast enough to avoid flicker. This imposes speed requirements that have to be satisfied.

The other type of resolution, bit resolution, depends on the type of DAC used. The number of bits converted also determines the size of the color palette which is the number of possible colors that can be displayed. This should not be confused with the number of colors displayed at once (see Section on Color Look-Up Tables). Assuming that the monitor is an RGB-type, the bit resolution, n, must be multiplied by 3 to get the total bit resolution, 3n. Taking this number as 2<sup>3n</sup> gives the size of our color palette. Table 2 shows common bit sizes for video DACs with their corresponding palettes.

It should be clear that, if imaging is the goal, a higher bit resolution gives access to the assorted tones and mixtures of colors that make color graphics as realistic as possible. The major problems associated with higher-resolution DACs are that they are larger and more complex than lower-resolution DACs and tend to take longer for their signals to settle. This has a direct effect on selection of the proper DAC for a particular system because of the DAC's bandwidth and because of the need to weigh advantages and disadvantages of higher and lower bit resolutions.

For a low-end personal computer graphics screen on which the pixels can actually be seen at arm's length, it makes little sense to have a bit resolution that shows flesh tones because the benefit of the large palette is defeated by a screen that shows jagged edges. On the other hand, having a high screen resolution with a limited amount of colors does not defeat the purpose in the same way—if many colors aren't needed.

Integrated circuit layout, for instance, may not require thousands of colors — only enough to distinguish 12–15 masks; but sharply defined edges and zooming ability are needed to examine the circuit. The need for this user could be a bit resolution of 2 (64 colors) and a display resolution of 1024  $\times$  1280.

For all this talk of colors and bit resolution, monochrome should not be totally ignored. After all, people got along fine with black and white TV for years before color came along. For applications such as word processing or

AN1081

Table 1. Display Resolutions With Applications

| DISPLAY RESOLUTION | APPLICATION                                 |
|--------------------|---------------------------------------------|
| 250 × 500          | Low-end personal computers (home computers) |
| 640 × 480          | High-end personal computers                 |
| 600 × 800          | Next-generation personal computers          |
| 768 × 576          | Next-generation personal computers          |
| 1024 × 800         | Workstations                                |
| 1024 × 1024        | High-end workstations                       |
| 1024 × 1280        | High-end graphics terminals (CAE/CAD)       |
| 1024 × 1500        | High-end graphics terminals (3-D Imaging)   |
| 1500 × 1500        | High-end graphics terminals                 |
| 2048 × 2048        | High-end graphics terminals (photo quality) |

Table 2. Bit Resolution With Palette Size

| BITS/DAC | RGB | PALETTE SIZE | APPLICATION                       |
|----------|-----|--------------|-----------------------------------|
| 1        | 3   | 8            | Digital RGB, ''rainbow colors''   |
| 2        | 6   | 64           | Some home and personal computers  |
| 4        | 12  | 4096         | Color workstations, CAD/CAE       |
| 6        | 18  | 262,144      | High-end CAD/CAE, medical imaging |
| 8        | 24  | 16,777,216   | Photographic quality reproduction |

Table 3. Display Resolution With Minimum DAC Speed

| DISPLAY RESOLUTION | # PIXELS  | MINIMUM DAC SPEED |
|--------------------|-----------|-------------------|
| 250 × 500          | 125,000   | 10MHz             |
| 640 × 480          | 308,000   | 25MHz             |
| 600 × 800          | 480,000   | 38MHz             |
| 768 × 576          | 443,000   | 35MHz             |
| 1024 × 800         | 820,000   | 65MHz             |
| 1024 × 1024        | 1,049,000 | 85MHz             |
| 1024 × 1280        | 1,311,000 | 105MHz            |
| 1024 × 1500        | 1,536,000 | 125MHz            |
| 1500 × 1500        | 2,250,000 | 180MHz            |
| 2048 × 2048        | 4,195,000 | 330MHz            |

circuit design, monochrome is fine. To achieve different shades of black and white, no chrominance operation is necessary. All of the bit resolution can be done with one DAC to operate on the luminance, or brightness signal. In this case, the brightness resolution can be said to be 2<sup>n</sup>. Remember, the decision to go with color or monochrome does not rest upon the designers of the graphics board. A monitor is either color or monochrome to begin with. Adding a color video DAC won't change that.

## **DAC Speed**

The DAC's update rate or bandwidth is a crucial consideration in choosing a DAC if the type of monitor has already been specified.

For raster-scan systems, a few calculations can be made to determine the minimum speed required for the DAC.

First of all, assume that the screen needs to be refreshed at 60Hz to avoid flicker. To account for the electron beam going back to the top to start the next frame, assume that the retrace time is 30% of the drawing time. Multiply the frame rate by 1.3 to account for the retrace. Thus, the minimum bandwidth for the DAC would be determined by the following formula:

Speed (Hz) = 1.3 (retrace factor)  $\times$  # pixels  $\times$  60Hz (frame rate) For the screen resolutions noted earlier, a new table can be generated for the minimum DAC speed required (see Figure 8).

For the 60Hz frame rate, the screen is probably not interlaced. Interlacing the screen at 30Hz would give the same effect because interlacing gives the illusion that the screen is being refreshed at a faster rate. The DAC would only have to operate at a quarter of the speed of the 60Hz non-interlaced rate because only half of the lines are being drawn at a speed that's half the 60Hz frame rate. This is how scanning operates under the NTSC television standard. The FCC says that televisions can't refresh the screen faster than 30Hz, so interlacing was developed to get around it. There are no such restrictions in graphics monitors. In fact, there are monitors that have horizontal scan rates as much as 4 times faster (65kHz) than that for television (15.75kHz).

# Color Look-Up Tables: Yes or No?

As mentioned in the Bit-Mapped Graphics section, graphic systems may have direct conversion from a bit-map or they can use color look-up tables (CLUTs). It should be pointed out that one is not necessarily faster than the other. Speed depends primarily on the system. A fast CLUT is of no use if the external frame buffer can't load a new set of colors into the CLUT during the retrace time (horizontal or vertical). A video DAC without the CLUT may be faster since it can bypass the memory accesses needed for the CLUT, but, as seen in the Bit-Mapped Graphics section, the extra cost of the bit-planes (1 million additional bits for a 1024 imes 1024 display) may be excessive, and accessing the additional planes may produce some design problems.

If a CLUT is needed, the size of the CLUT should also be a major consideration. Each bit-plane added requires 2<sup>n</sup> more memory cells. Constraints on die-size and power requirements become apparent. Also, one must ask whether one needs 16, 32, 64, 128, or 256 colors on every line. This depends on the color resolution desired for the entire screen. An easy way to determine the system needs is to picture the most common scene that would be displayed. The general rule is that the more complex and three-dimensional the images that are required, the more variations and shading are needed to truly represent them. Conversely, if the image is simple and two-dimensional, fewer colors would be needed. An example of the former would be geological formations. For the latter, consider the colors of flags of the world's nations. Almost all of them can be displayed with a CLUT of 16 colors. Remember, this refers to the number of colors needed at any one time.

AN1081

No flag has more than 16 colors. The range of colors available for display after CLUT refresh depends on the color resolution or the number of data bits for each pixel.

### **Gamma Correction**

A problem encountered in both television systems and in display monitors in general is the gamma effect. This is due to the nonlinear relationship between light output and the signal voltage applied to a cathode-ray tube. Although it would be desirable to have the luminous output of the phosphors on the display to vary directly with the changes in the signal applied to it, they usually do not. Each monitor has its own characteristic, but the international convention is to assume that the fractional value of the luminous output can be approximated by raising the percentage of display signal input to the 2.2 power. For example, a 60% of full-scale input signal will result in 33% of the full-scale luminous output  $(0.6^{2.2} = 0.33).$ 

In Figure 6, the monitor does not respond linearly for a linear input signal. Adding a gamma correction circuit can take care of this problem.



Figure 6. Monitor and System Response With Gamma Correction

In the television industry, correction for this non-linearity takes place at the camera as the image is recorded. The camera takes the 2.2 root of its full-scale fractional value. This cancels the gamma effect and produces a linear system response.

In graphics systems for which the image is generated from digital information, DACs convert the digital information into a voltage that drives the guns of the CRT. Basically, the systems designer has three choices:

1. Correct for gamma in the software. This can be done by using the 2.2 power/root compensation to pixel values before they are stored into the frame buffer. This could be an expensive addition to the software and might slow the overall system because of the added computation time.

- 2. Apply analog gamma correction in the hardware. The correction factor could be done with additional circuitry to the output of the DAC before it drives the monitor. As mentioned before, this presents an additional hardware overhead. This is not done, however, without some risks. Since every monitor has individual characteristics, the resulting correction would not look the same on every monitor.
- Ignore the whole subject and accept the non-linearity of the luminous output as a characteristic of the system. Since most graphics applications are for the generation of images for specific problems and not for the lifelike reproduction of scenes (although it would be desirable), a gamma correction mechanism is unnecessary.

This last approach seems to be the most prevalent solution since few, if any, DACs contain gamma correction circuitry. When graphics software designers select their colors, they do so for the best visual performance. This fine-tuning for colors and shading is really software gamma correction because they can select the digital information needed for colors and intensity and see the results from the other side of the monitor.

# CIRCUIT FEATURES AND OPERATION

This section covers the basic features and operation of the NE5150/51/52. The first two sections briefly discuss RS-170 and RS-343A, the standards for color and monochrome video systems. The next section covers the composite video signal (CVS) that is specified in the two previous standards.

### RS-343A and RS-170

RS-170, the Electrical Performance Standards for Monochrome Television Studio Facilities, and RS-343A, the Electrical Performance Standards for High Resolution Monochrome Closed Circuit Television Cameras, were issued in November 1957 and September 1969, respectively, by the EIA (Electronic Industries Association). The specifications outlined in RS-343A determine the voltage levels required for the part.

### Composite Video Signal

Shown in Figure 7 is a section of a composite video signal. With the exception of the BRIGHT function, the levels and tolerances are specified by RS-343A.

## Sync, Blank, and Setup

The sync signal is situated 286mV (40 IRE) below the blanking level which lies 714mV

(100 IRE) below the reference white level (next section). The sync signal synchronizes the monitor horizontal and vertical scanning. This, and the rest of the composite video signal, is not to be confused with the composite sync signal which is often used for a combined horizontal and vertical sync signal.

The blank level lies just below the reference black level, separated by an amount known as the setup. The difference between reference white and the blanking level is defined as 100 IRE. Applying the blanking level voltage to the monitor input will reduce the CRT electron beam current so that there will be no visible trace of the electron gun on the phosphor.

For television, the setup is defined as the *ratio* between the reference white and the reference black level measured from the blanking level. It is usually expressed as a percentage. Basically, it's the difference between the reference black level and the composite blanking level. RS-343A has set the limits of the setup as  $7.5 \pm 5$  IRE. Any value between 2.5 to 12.5% of the blanked picture signal can be designated as the setup (2.5-12.5 IRE or 17.85-89.25mV). Since the full-scale range of the video signal represents 100 IRE, a percentage of the signal is synonymous with its IRE value. For the NE5150, the setup is 71mV or 10 IRE.

### Reference Black and White

Reference black and white correspond to the signal levels for a maximum limit of black and white peaks. White corresponds to having all color guns on and black to having all guns off. The gray scale, which refers to the rest of the color values and contains a majority of the signal information, is defined by the amplitude between reference white and reference black. Since the reference white to blanking level is fixed at 100 IRE, the reference black level is determined by the setup. Since the setup can be between 2.5 and 12.5 IRE, the gray scale range must reflect those tolerances and so has a range of 92.5 ± 5 IRE (660.5mV ± 35.7mV).

To allow for a BRIGHT function, the NE5150/51/52 family of video DACs were designed for a full-scale range (blank to reference white) of 675mV (about 94 IRE) and a gray-scale range of 643mV (about 90 IRE). Using the BRIGHT function adds 71mV (10 IRE) to the reference white value.

For instance, in a 12-bit system like the NE5150/51/52, using 4 bits/DAC would enable us to resolve the gray scale range into 16 parts. For the NE5150, that would be about 40.1mV (5.6 IRE) = 1 LSB. For 6 bits, 64 parts could be resolved, and for 8 bits, 256 parts.

# AN1081



# NE5150/NE5151/NE5152 LOGIC TABLE

| SYNC | BLANK | WHITE | BRIGHT | DATA   | ADDRESS | OUTPUT <sup>3</sup> | CONDITION                  |
|------|-------|-------|--------|--------|---------|---------------------|----------------------------|
| 1    | Х     | Х     | 0      | Х      | Х       | -1031mV             | SYNC <sup>1</sup>          |
| 1    | X     | Х     | 1      | X      | ×       | -960mV              | Enhanced SYNC <sup>1</sup> |
| 0    | 1     | Х     | 0      | X      | ×       | -746mV              | BLANK                      |
| 0    | 1     | Х     | 1 1    | X      | ×       | -674mV              | Enhanced BLANK             |
| 0    | 0     | 1     | 0      | Х      | ×       | -71mV               | WHITE                      |
| 0    | 0     | 1     | 1      | X      | ×       | 0mV                 | Enhanced WHITE             |
| 0    | 0     | 0     | 0      | [0000] | Note 2  | -674mV              | BLACK (FS)                 |
| 0    | 0     | 0     | 1      | [0000] | Note 2  | -603mV              | Enhanced BLACK<br>(EFS)    |
| 0    | 0     | 0     | 0      | [1111] | Note 2  | -71mV               | WHITE (ZS)                 |
| 0    | 0     | 0     | 1      | [1111] | Note 2  | 0mV                 | Enhanced WHITE (EZS)       |

### NOTES:

- Green channel output only. RED and BLUE will output BLANK or ENHANCED BLANK (BRIGHT ON) under these conditions.
- For the NE5150/5152, the DATA column represents the memory data accessed by the specific address. For the NE5151, the DATA is the direct digital inputs.
- 3. Note output voltages in Logic Table are referenced to V<sub>CC</sub> for the NE5152 only.

# **Device Description and Operation**

Corresponding to the RS-343A requirements outlined in the previous section, the logic table indicates the output voltages given the digital inputs shown. Although the output voltages for the DACs are shown, the user should also know what is happening to the circuit and how the priority given to each function influences the output. [All ones (1111) is called zero-scale (ZS) and all zeroes (0000) is called full-scale (FS).]

The BLANK command presets all the latches to all zeroes (0000) and sends the output to its blanking level of  $100\pm5$  IRE below reference white (-71mV) or about -746mV. When BRIGHT is on (a '1'), the output is raised 10 IRE (71mV or '9th of full-scale) to -674mV. BLANK overrides WHITE and is overridden by SYNC.

The WHITE command presets the latches to all ones (1111) and outputs -71mV to all DACs. When the BRIGHT command is on, this value is raised to 0V. WHITE will be overridden by both SYNC and BLANK.

The SYNC command presets all of the latches to zeroes and turns on the BLANK switch. In addition, it turns on a 40 IRE switch (drops voltage 286mV) in the GREEN charnel only. So the GREEN channels ists at 140 IRE down and the RED and BLUE channels will be 100 IRE below ground.

The BRIGHT command turns off one current switch within the circuit and adds 10 IRE (71mV) to the output levels of all three guns. This comes in handy if using a cursor (optional blinking) to brighten other parts of the screen. This switch cannot be overridden by any other switch.

Referring to the pinouts of both the NE5150/52 and the NE5151 (see Figure 8), there are additional considerations.

The WRITE<sub>G</sub>, WRITE<sub>R</sub>, and WRITE<sub>B</sub> pins are the write enable pins for each of the 16  $\times$  4 memories in the CLUT. When these pins are pulled High, the memory is then in the READ mode. This is the normal mode of operation. To write to the memory, **one** of the pins must be pulled Low. The data on D0 – D3 will then be written to the memory location A0 – A3 of the corresponding WRITE pin.





STROBE is the main system clock and synchronizes all digital operations on the DAC.

Figure 8. Pinouts of NE5150/52 and

Signetics Linear Products Application Note

# NE5150/51/52 Family of Video Digital-to-Analog Converters

AN1081

The strobe is ECL and TTL compatible and demands no special drive requirements. The positive edge of STROBE clocks the latches.

The GREEN, RED, and BLUE pins are the analog outputs of the DACs. The DACs are voltage output and need no external components (75 $\Omega$  resistors are on-chip). The output voltage range is approximately 0 to –1V and is independent of the input logic (either TTL or ECL).

The DATA and ADDRESS bits are designated so that D0 and A0 represent the most significant data and address bits (MSB), respectively. Similarly, D3 and A3 correspond to the least significant data and address bits (LSB). Since the NE5151 has no CLUT, there is no need for the address pins (4) or the write enable pins (3). Adding the NC (no connection) pin (1) gives the eight additional input pins for two 4-bit DACs. The original data bus now carries the logic for the RED gun.

Analog and digital ground ( $A_{GND}$  and  $D_{GND}$ ) should always be connected together in any configuration and should not have more than 50mV of potential between them to insure proper operation of the device. The next section will cover connection of  $V_{CC}$  and  $V_{EE}$ , in addition to  $A_{GND}$  and  $D_{GND}$ , on different system configurations.

# Using Different Logic and Supply Voltages

Different users have different needs. Some have access to dual supplies, other only to single-ended supplies. Signal logic may be TTL or ECL. In any case or configuration, the NE5150/51/52 family can be used. The following configurations cover most cases.

Explanation of the configurations are as follows:

- A. Case A shows a basic ECL configuration for the NE5150 and NE5151. The signal voltage is basic ECL with a -1.3V threshold and is powered from ground and -5V (or -5.2V). Since the TTL buffers are no longer needed,  $V_{\rm CC}$  is tied to analog and digital ground  $(A_{\rm GND}$  and  $D_{\rm GND})$ , excluding the buffers from the circuit.
- B. In some cases, people use ECL logic but run it off a single supply, +5V and ground. In this case, operation is the same except that the supplies are shifted up 5V. In this new ECL mode, the threshold -1.3V is moved up by 5V to +3.7V. ECL operation is not available for the NE5152.
- C. For TTL operation in the NE5150 and NE5151, dual supplies are normally needed. If available, standard TTL-level signals with a +1.4V threshold (between a logic '1' Low of 2.0V and a logic '0' High of 0.8V) can be connected directly.

- D. In some situations, a dual supply is not available. Single-supply TTL operation is made possible by making similar connections and by pulling up the inputs of each pin with a  $10k\Omega$  resistor connected to  $V_{CC}=+5V$ . This is necessary because the threshold is now 3.7V.
- E. Case (D) necessitated the construction of the NE5152, which has only one mode using a single 5V supply and accepts TTL inputs.  $A_{GND}$  and  $D_{GND}$  become  $V_{CCA}$  and  $V_{CCD}$  and are tied to  $V_{CC}$ .

In some cases, a single supply is used and the internal ECL mode has been shifted up to the positive supply, the output voltage will be swinging from 0V to -1V, but, referenced from  $V_{CC} = +5V$ , it will swing from 5V to 4V. If the monitor accepts only positive sync pulses or video information, DC-offsetting the outputs or AC-coupling them with  $1\mu F$  capacitors would make the signal acceptable to the monitor.

Since the outputs have internal  $75\Omega$  resistors, the monitor should have a  $75\Omega$  resistor to ground in order to doubly-terminate the cable and to prevent reflections.

### **Unused Inputs**

For ECL mode (NE5150), any unused inputs, regardless of desired permanent stage, should be tied to a fixed-level output of an unused gate.



December 1988 5-182

AN1081

# **BLOCK DIAGRAMS**



AN1081

### Circuit Description

As can be seen from the block diagrams in Figure 13, the only difference between the NE5150/52 and the NE5151 is the lack of a color look-up table on the NE5151. Bypassing the CLUT with its assorted address decoding, sense amplifiers, and read/write logic enables it to not only use 200mW less power, but also to increase its update rate to 150MHz.

The NE5151 is basically the same die as the NE5150/52, with the exception of a metal mask option that permits it to bypass all of the circuitry associated with the CLUT. It is also bonded differently to enable all 12 bits to be loaded into the DAC at any one time instead of being multiplexed 4 bits at a time to the NE5150/52 CLUT.

### **DAC Reference**

The need for separate references for the DACs resulted from the problems associated with glitching and crosstalk between the DACs. When one DAC maintains a constant value through pixel updates, while another undergoes major transitions such as the 1111 to 0000 on/off switching of currents through the DAC, feedthrough can be expected if all 3 DACs derive their reference voltage from the same source. Having separate references solves this problem. It also isolates the DACs from each other and the other parts of the circuit.

The reasons for choosing the DAC shown in Figure 12 are its simplicity, the bandgap's insensitivity to temperature variations, and its excellent supply rejection (PSRR) through high frequencies. It consists of a PTAT current source supplying a bandgap reference. The output of the bandgap is approximately –1.2V.

To provide the bias for the different current sources on each of the DAC stages, the circuit uses a control amplifier that provides negative feedback to maintain its stability. BIT and its complement drive the differential pair that (along with QS2) makes up one part of the DAC. The bandgap drives the current sources through the control amplifier. If the bias line voltage should rise or fall, the negative feedback in the QS1 and QS3 current path would correct for it.

The control amplifier consists of a transconductance stage driving an emitter-follower. The output of the emitter-follower provides a low-output impedance line that drives QS4. The inclusion of QS4 prevents switching transients from degrading settling time. The control amplifier has a 60MHz unity-gain bandwidth, providing power supply rejection up into the VHF range.



### Digital-to-Analog Converters

The three DACs consist of differential pairs that are switched on or off depending on the value of the bits. Each of the transistors switches a different amount of current depending on the significance of each bit (see Figure 13). Although only one transistor is shown for each bit, the circuit actually has several transistors in parallel to get the required current. In this case, B3 is the least significant bit since it switches the least amount of current and would produce the smallest voltage drop across the  $75\Omega$  load resistor. The reverse is true for B0, the most significant bit, since it draws the most current.

So for all bits low, 0000, all of the current would go through the load resistor, bringing the output voltage to its lowest point. If all three DACs are low, this would correspond to reference BLACK. All bits high, or 1111, shunt current away from the load and leave the output voltage at reference WHITE. Different combinations of bits give 16 values between WHITE and BLACK. One additional 2mA switch is turned on by the input value of BRIGHT, which level-shifts the output by 1/9th the full-scale value, or about 10%. The BLANK and SYNC pins work in a similar manner. Refer to the Logic Table beside Figure 8 for the output voltages for each of these functions

Some of the problems associated with DACs can be attributed to switching glitches, usually measured in terms of glitch energy. Glitching occurs when digital switching of the transistors causes spikes onto the collectors of the

current sources to each of the differential pairs. These current spikes charge the collector-base capacitance, CJC, of the collector transistor, and result in a slower settling time. The asymmetrical turn-on/off behavior of bipolar transistors and mismatched load bitwiring capacitances also contribute to glitches. This can also be seen as an overshoot of the waveform, a "glitch" on the rising or falling edge of what should look like a square wave. Signals that overshoot the desired analog output level consequently take longer to settle to their final value. The measure of this overshoot is the glitch energy, usually given in pV-sec. The units do not actually work out as units of energy or Joules, which is C-V (Coulomb-Volts), but result from measuring the area of the glitch [Area = Height (V)  $\times$  Width (psec)].

The NE5150/51/52 resolves this problem by putting the current sources in series with another set of transistors (see Figure 14). The stage below the differential pair is then biased by a low-impedance line which reduces the effect of the current spiking. The biasing for the lower transistor comes from the control amplifier mentioned in the DAC Reference Section.

### Video DAC Timing

For the NE5150 and NE5152, the presence of the memory dictates both a READ and a WRITE cycle, whereas the NE5151 needs only one diagram. The explanation of each of the waveforms can be found in the timing glossary. For the guaranteed specifications, the user is referred to the data sheet.

AN1081

### NE5150/52 (With CLUT)

In the NE5150/52 READ cycle, the COM-POSITE signal refers to either the WHITE, BRIGHT, BLANK, or SYNC signals. The read composite hold time, tacu, is defined from the rising edge of the strobe to the end of the composite pulse. This is the required time the composite signal must remain on the bus for latching. The time between the end of the composite pulse to the next rising edge of the strobe defines the read composite setup time. t<sub>BCS</sub>. This is the same as the read address setup time, t<sub>RAS</sub>. The read DAC delay time, t<sub>RDD</sub>, is the propagation time of the signal through the device clocked from the strobe to the 50% change of the DAC output.

In the WRITE cycle, twas, the write address setup time is defined by the start of address to the falling edge of the write enable strobe. At the end of this time, data can be written to the CLUT. Both ADDRESS and DATA must remain latched until they reach the rising edge of the WRITE ENABLE. This defines the WRITE ENABLE pulse width, twew. The data should also be latched at the same time as the address. The start of the data (and address) to the end of the write enable pulse is defined as twDS, or the write data setup time. After the write pulse finishes, an address and data hold time is also specified.

### NE5151 (No CLUT)

Since the NE5151 has no memory for the signal to propagate through, it typically has a faster conversion time. As can be seen from the pinouts, the three 4-bit words enter the DAC simultaneously as opposed to the sequential 4-bit loading scheme used in the NE5150/52. With no memory, there's no need for READ or WRITE cycles and so there is only one standard timing diagram. (See Figure 16).

This timing diagram is similar to the READ cycle of the NE5150/52 with the exception that addresses are not clocked to the CLUT; instead, data bits are sent directly to the DACs. In this case, tDH is analogous to the address hold time in the NE5150/52. All other definitions are analogous to the earlier READ case.

# **WORKSTATION APPLICATION**

### Introduction

This section describes the design of a color graphics interface for the Modula, Inc. Lilith Workstation. The workstation initially loads 16 colors (it only requires 16) into the NE5150's color look-up table. After the colors are loaded, the workstation then generates addresses to the look-up table. The entire color range (4096) is not required in this application.





## The LILITH Workstation

The Lilith Workstation is a 16-bit workstation manufactured by Modula, Inc. It was originally designed by Niklaus Wirth and his students at the Swiss Federal Institute of Technology (ETH). The Lilith is a Modula-2 computing engine. In its original package, the Lilith includes 256kB of memory, a 15MB Winchester disk drive, a floppy disk, a mouse, and an  $832 \times 640$  monochrome graphics tube.

The Signetics Logic Design Group in Orem, Utah, has modified the Lilith by adding 2MB of memory and a high-resolution 1024 × 1024 color monitor. The changes made to the Lilith graphics section comprise the bulk of this application description. Benchmarks of the modified workstation have shown that its performance on applications ranging from matrix multiplications to complete circuit analysis is approximately half as fast as a VAX 11/780 minicomputer. In addition to the circuit simulator used, the Signetics-modified Lilith also supports a layout editor, SLED, that uses about 10,000 lines of Modula-2 source code. More detailed information on the Lilith can be obtained from the manufacturer and from the articles listed in the reference sec-

For the purposes of this application, it is sufficient to know that the Lilith contains a 16bit data bus for interaction with the SCC63484 Advanced CRT Controller and a

AN1081

14-bit bus that is used to initialize the color look-up table in the NE5150 video DAC. Read/write, I/O lines, CLOCK, data acknowledge, and chip select signals are also sent to the SCC63484 for data and control purposes.

Software Aspects (Pascal and Modula-2) Modula-2 is a superset of Pascal. Anvone with a working knowledge of Pascal should have no trouble programming a Lilith workstation or in understanding the initialization program outlined in this section. Some noteworthy features about Modula-2 and its influence on the architecture of the Lilith (the Mmachine) is the fact that the Lilith instruction set (M-code) has only 256 carefully chosen instructions. This limits any instruction to a 1B length and increases the speed of operation. The Modula-2 language constructs map neatly to M-code. There are no excess instructions to add extra baggage. For additional details, the reader is referred to the August 1984 issue of BYTE magazine that contains several good articles on Modula-2.

Considering each '1' as ON and each '0' as OFF, the binary values for each color can be specified for each of the respective guns. Starting from the top, all guns OFF = BLACK. Similarly, all guns ON corresponds to word 7, WHITE. In the software definition module used to load the values, two constants were declared: black = 0 and white = 15. These correspond to the addresses shown in the table and were predefined because of their frequent use. Single guns completely ON give 1, 2, and 4—the primary colors RED, GREEN, and BLUE, respectively.

### System Hardware

The basic system configuration for the color graphics interface is shown below. The Lilith workstation sends data to the SCC63484 and the NE5150. The information sent to the NE5150 is the data for the CLUT initialization. Control signals are sent to the ACRTC. The ACRTC in turn controls the video DAC. The frame buffer sends and receives data (via an address/data buffer stage) to and from the ACRTC for video DAC addressing. The ACRTC also provides horizontal and vertical sync to the CRT while the video DAC supplies the video information. One stage not shown is the address and data buffering for the frame buffer and the pixel stage. This stage, in addition to assorted logic and timing chips, merely facilitates functionality between the major blocks shown in Figure 21.

The host microprocessor, system memory, and DMA control are local to the workstation and will not be described. The horizontal and vertical deflection sections are local to the CRT and will also be omitted. The rest of this section supplies an overall parts list and then describes each of the graphics blocks in somewhat greater detail. Although the actual







pin numbers have been omitted, the functionality of each pin is shown for understanding. For actual pinouts and more detailed information, refer to the appropriate data sheet.

### Parts List

The following parts were used in the design of the color graphics interface (the actual quantity of each part is not listed). The "F"

designation stands for Signetics FAST-type

- NE5150 Video DAC
- SCC63484 Advanced CRT Controller
- MB85103-10 64k × 8 Dynamic RAM modules (Fujitsu)
- 7404 Hex Inverter
- 7432 2-Input NAND Gate

AN1081

- 7474 Dual D-Type Flip-Flop
- 74123 Dual Retriggerable Monostable Multivibrator
- 74138 1-of-8 Decoder/Demultiplexer
- 74F139 Dual 1-of-4 Decoder/Multiplexer
- 74F157 Quad 2-Input Data Selector/ Multiplexer (Non-Inverted)
- 74F161 4-Bit Binary Counter
- 74F164 8-Bit Serial-In/Parallel-Out Shift Register
- 74F166 8-Bit Serial/Parallel-In, Serial-Out Shift Register
- 74F245 Octal Transceiver (3-State)
- 74F373 Octal Transparent Latch
- 7905 5V Voltage Regulator
- M1001 40MHz Crystal (MF Electronics)

## PC Board Layout Considerations

Whenever dealing with high-frequency systems, analog or digital, care must be taken with PC board layout in order to insure good,

reliable operation. Video DACs are hybrid devices in the sense that they are both analog and digital. They are also run at frequencies well into the RF range. This makes them especially susceptible to RF interference and different types of radiation. Signal traces should be kept as short as possible and 90° turns should be avoided. Power supplies should have adequate decoupling.



More details are provided in the reference section under Reference Number 4, "Getting the Best Performance From Your Video Digital-to-Analog Converter".

# **Functional Description**

The interface is designed to drive a Mitsubishi C-6919 or 6920 19-inch monitor. The monitor has 1024 × 1024 display resolution. Of these, 1024 × 768 pixels are actually drawn, giving us about 790,000 pixels, and, according to our earlier formulas, requiring a DAC with a conversion frequency of about 62MHz. That, however, assumes a non-interlaced display with a frame rate of 60Hz. This application uses a 30Hz interlaced display and so it needs only one-fourth that speed since it is drawing half as many lines at half of the frame rate. The pixel clock is derived from a 40MHz crystal. Other timing signals are also derived from the same crystal.

Table 4. Colors with Corresponding Bit Values

| WORD # | COLOR     | BLUE | GREEN | RED  |
|--------|-----------|------|-------|------|
| 0      | BLACK     | 0000 | 0000  | 0000 |
| 1      | RED       | 0000 | 0000  | 1111 |
| 2      | GREEN     | 0000 | 1111  | 0000 |
| 3      | YELLOW    | 0000 | 1111  | 1111 |
| 4      | BLUE      | 1111 | 0000  | 0000 |
| 5      | VIOLET    | 1111 | 0000  | 1111 |
| 6      | TURQUOISE | 1111 | 1111  | 0000 |
| 7      | WHITE     | 1111 | 1111  | 1111 |
| 8      | GREY      | 1010 | 1010  | 1010 |
| 9      | ORANGE    | 0000 | 1000  | 1111 |
| 10     | AVOCADO   | 0000 | 1010  | 1000 |
| 11     | LIME      | 0101 | 1111  | 1111 |
| 12     | NAVY      | 1111 | 1000  | 1000 |
| 13     | ROUGE     | 1000 | 0000  | 1111 |
| 14     | LAVENDER  | 1111 | 1111  | 1000 |
| 15     | PEA       | 1000 | 1111  | 1000 |

### NOTE:

The colors listed are for an application example only. The colors were randomly ordered and their gun and bit values in no way represent the de facto standard values or colors.

AN1081



The interface uses a 512kByte frame buffer that is organized as 64k by 64-bit words. Within each 16-bit block of memory (1 of 4 per word), there are 4 pixels of 4 bits each. Each bit supplies an address to the Color Look-Up Table in the Video DAC. The interface shifts out 64-bits or 16 pixels of information during each display cycle.

In each of the following schematics certain pins have been pulled up to  $V_{CC}$ , indicated by an arrow. For each arrow pointing to PULL-UP, the connection goes into the pull-up circuit shown below.

 $C_{\mbox{\scriptsize PULL}}$  is used for decoupling any power line ripple. Each point has a similar circuit.

## ADVANCED CRT CONTROLLER

The Signetics SCC63484 is a state-of-the-art device ideal for controlling raster-scan-type CRTs. It is a CMOS VLSI system that can control both text and graphics. One of the advantages of this part is its ability to do onboard graphic processing in its Drawing and Display Processor, relieving some of the computational overhead from the Lilith.

Another attractive feature of the part is its flexibility. It has three different operating modes: character only, graphic only, and multiplexed character/graphic mode. In addition, it offers three scanning modes: non-interlace, interlace sync (this application), and interlace sync and video modes. With 2MB of graphic memory and a maximum drawing speed of 2 million pixels/second, it can supply the information to almost any type of high-resolution display (4096  $\times$  4096 pixels maximum).

For additional information on the command set and a full listing of features, please refer to the data sheet and user's manual. This application note will concentrate on only the interconnections relevant to this application.

In this configuration (Figure 19), the SCC63484 Graphics Controller provides the horizontal and vertical sync pulses to the CRT and important timing pulses to the address and data buffers. It supplies timing to the frame buffer, the pixel-shifting stage, and to

the frame buffer through direct and logical modifications made to the following system outputs:

- MRD Memory Read or the Bus Direction Control Line. This determines the bus direction for the Frame Buffer Data Bus.
- DRAW the Drawing/Refresh Cycle pin. This differentiates between drawing cycles and CRT display refresh cycles.
- AS Address Strobe. This provides the address strobe for demultiplexing the frame buffer/data bus (MAD0/MAD15).
- MCYC Memory Clock. Provides the frame buffer memory access timing. Equal to one-half the frequency of 2CLK signal.
- DISP1 Display Enable Timing. This is a programmable display enable timing signal used to selectively enable, disable, and blank logical screens.
- MAD0 MAD15 Address and Data Bus. Multiplexed frame buffer address/ data bus.
- MA16, MA17 Address Bits/Raster Address Outputs. Gives the higher-order address bits for graphic screens and the raster address outputs for character screens. (lower 2 bits of MA16 – MA19).



5-188

AN1081

The 2CLK signal provides the main clock input to the SCC63484 and is derived from the pixel clock (see System Timing).

The ACRTC also provides horizontal and vertical sync pulses directly to the CRT via the  $\overline{\text{HSYNC}}$  and  $\overline{\text{VSYNC}}$  outputs.

In Figure 19, the 16-bit bus of the Lilith is connected directly to the data inputs. The Lilith also provides a write signal (DST) to the  $R/\overline{W}$  input. The first I/O line (I/OA0) is connected to the RS (Register Select) input. In addition, there is a high-order I/O bank

select, three lower-order address lines, and a negative true I/O clock that, used with the 74138 Decoder, selects one of 4 devices: the ACRTC or 3 areas in the NE5150's color look-up table.

On the ACRTC, a 74123 one-shot produces a reset pulse ( $\overline{RES}$ ) on power-up. The Data Acknowledge pin is not used and is pulled up to  $V_{CC}$ .

# ADDRESS AND DATA BUFFERING

The address and data buffer stage provides an interface between the SCC63484 and the rest of the circuit. This stage takes the address/data lines MAD0 – MAD15 and separates them into two blocks. The 74F373 latches the upper bank for the addresses; this is the first bank. The second bank consists of 74F245 transceivers in the lower bank for the data.



Signetics Linear Products Application Note

# NE5150/51/52 Family of Video Digital-to-Analog Converters

AN1081

The 74F373s are used to latch the addresses at the beginning of every memory cycle. The latches are enabled by the  $\overline{AS}$  signal coming from the ACRTC. Since the ACRTC is configured to increment its display addresses by four between display cycles, 4 words or 64 bits are shifted out every cycle. For modifying memory cycles, the two lower address lines are used to enable one of four sets of 74F245 transceivers (2 per set). Enabling is performed by the 74F139 Decoder. The signal that clocks the decoder is a combination of MCYC (Memory Cycle) and  $\overline{DRAW}$ , that results in a new signal,  $\overline{MACC}$ . This signal is also used in the timing block.

The transceiver outputs are now written into the frame buffer. From there, they will be sent to the pixel-shifting stage and then to the DAC. Each set of four 4-bit pixels in a serial string of displayed pixels is contained in a different block of memory. This is the reason the two lower-order address signals are used to select one of the four banks in the Video RAM (frame buffer).

### SYSTEM TIMING

December 1988

In a system as complicated as a graphics display board, the timing of the various ele-

ments grows exceedingly complicated as the number of components grows. It becomes even more apparent when the components are individual systems with their own set of timing considerations. In our case, this means the Lilith, the ACRTC, and the frame buffer.

Figure 21 shows the many elements it takes to generate the timing signals for the system. In the middle of the diagram, there are two 74F164 8-bit serial-in/parallel-out shift registers that count the timing states for the rest of the interface. The Address Strobe (\$\overline{AS}\$) signal, coming from the ACRTC, starts and ends this timing train. Because of the pulse width of \$\overline{AS}\$, many states at the end of the train are unusable. The video RAM \$\overline{RAS}\$ signal (Row Address Strobe) starts at the beginning of State 1, and terminates as \$\overline{AS}\$ goes Low, activating the register's MR (Master Reset). The precharge requirement of \$\overline{RAS}\$ is met by the \$\overline{AS}\$ pulse width.

The 74F157 Multiplexers are connected in such a way that the lower-order addresses are used for the video RAM row addresses (the 157 on top). At the beginning of State 3, the higher-order addresses are presented at the Video RAM address inputs as the column address. At State 5 the CAS signal becomes

valid. Because of changes in the data hold (WRITE cycle) and data setup (READ cycle) of the ACRTC, the timing edge of CAS might have to be changed to insure proper operation.

MRD (Memory Read) along with a combination of MCYC and DRAW from the Address and Data Buffer called MACC, are used with the two lowest-order address lines from the 74F373s (MAA0 and MAA1) to write-select one of the four memory planes (this memory plane runs orthogonal to the bit-planes discussed earlier). Because this signal comes well before the CAS signal, this qualifies as an early WRITE cycle, allowing the use of DRAMs with Data-In and Data Out signals connected together.

Using two flip-flops, the output of the lower shift register generates the PE (Parallel Enable) signal for the pixel-shifting stage. Because it is clocked from the fifth point in the shifter, this pulse occurs between States 10 and 11.

The upper left-hand corner of Figure 21 shows the creation of the 2CLK signal derived from the 40MHz pixel clock by using a 74F161 Counter that performs a divide-by-eight operation.



5-190

AN1081

### PIXEL SHIFTING

The pixel-shifting stage consists of 8 very fast 74F166 Shift Registers divided into 4 banks, one for each address bit. These shift registers have maximum operating frequencies of 120MHz.

The data comes from the address and data buffering and the video RAM. The  $\overline{\text{PE}}$  (Parallel Enable Input) signal from the system timing block activates the register, while the pixel clock, DCLK, strobes each of the registers. All chips are permanently enabled by grounding their chip enable  $(\overline{\text{CE}})$  pins. The master reset ( $\overline{\text{MF}}$ ) is permanently disabled by tying it to a pull-up.

The connection between the registers and the memory is such that all the bits of each pixel are shifted out simultaneously before going to the 74F157 multiplexer. From there, they address the colors of the CLUT on the Video DAC

### VIDEO RAM

The phrase "Video RAM" refers to a set of dynamic RAMs used as the memory section in this application. It is not meant to be confused with the Video RAM which is a dedicated device for video applications.

The Video RAM or frame buffer section consists of 8 Fujitsu MB85103-10 modules. The 10 suffix signals a 100ns row access time. The cycle time is about 200ns, or about 5MHz. This is fine because only the pixel clock has to travel at the high screen draw

speeds. These modules are SIPs (single inline packages) and were used because of space considerations. Each module consists of eight  $64k \times 1$ -bit DRAMs, giving eight modules of  $64k \times 8$  or a  $64k \times 64$  buffer. This buffer is divided into four sections ( $64k \times 16$ ) that represent the four bits of address that are shifted out to the NE5150's CLUT.

One can see how the frame buffer is set up to shift out data to the pixel shifter. The memory is divided into 4 banks that are write-selected by the  $\overline{WE1}-\overline{WE4}$  pulses. Two modules (64k  $\times$  16 bits) make up one bank. This makes up the four 16-bit words that are shifted out. But where is the information for each pixel? Taking the 1st bank as an example, it can be divided into 4 quadrants:



AN1081



M1D0 - M1D3, M1D4 - M1D7, M1D8 - M1D11, and M1D12 - M1D15. Each of these quadrants represents a dot. By tracking each dot in parallel back to the shift register in the

pixel-shifting stage, they turn out to be each of the four quadrants in parallel. Comparing diagrams reveals the same to be true for each of the quadrants in each of the four

banks of memory. Each quadrant, then, corresponds to one pixel, and all of the pixels for one bank are written out to the shift register during a write cycle.

AN1081

## **VIDEO DAC INTERFACE**

The interface to the NE5150 is shown in Figure 24. The 8-bit data bus comes from the lower 8 bits of the Lilith. The low 4 bits are connected directly to the Video DAC data inputs. Bits 4-7 are tied to the 74F157 Multiplexer. This provides the address to the CLUT when it is initialized.

The other set of inputs to the multiplexer comes from the pixel-shifting stage. After the

first CLUT initialization, all of the addresses come from the pixel-shifter. The inverters, NAND gates, and OR gates are used to delay the write pulses WRR, WRG, and WRB so that they fit into the address setup window. The chip select pulses come from the 74F138 which are selected by the Lilith. 1/OCLK clocks the 74138 and the OR gates for the chip select.

DCLK drives the STROBE of the DAC and clocks the two D-type flip-flops which provide

the BLANKing signal. Both of these signals come from the ACRTC and the system timing section. The WHITE, BRIGHT, and SYNC inputs are not utilized and are connected to ground.  $V_{\text{EE}}$  is run off a 7905 voltage regulator powered by a -12V power supply.

The capacitors to the monitor and voltage regulator are polarized with the positive end to the monitor for the RGB outputs and to ground for the regulator. The regulator uses Tantalum capacitors.



AN1081

### **GLOSSARY**

This glossary consists of three parts: a section for graphics terminology, one for the timing of the NE5150 used in the Lilith workstation application, and a list of references. For the glossary section, many analogies are made with television to clarify some terminology.

### GRAPHICS TERMINOLOGY

ACRTC — Short for Advanced CRT Controller. A device that helps to interface a microprocessor or microcomputer with a monitor. Advanced refers to the Signetics ACRTC, the SCC63484, called advanced because of its ability to do most of its graphics computations on-board, thus relieving some of the workload from the microprocessor and increasing its overall efficiency.

Bit-Map, Bit-Plane — A memory representation in which one or more bits correspond to a pixel. For each bit used in the representation of a pixel, there is a plane on which it can be mapped. To represent each pixel by 4 bits, 4 bit planes are needed. This is the case whether the bits store the actual data for the pixel or hold the address of the memory location containing the data.

Blanking — The process of turning off an electron gun so that it leaves no trace on the screen as it returns to the left or top of the screen in a raster-scan system. Applies to both television sets and monitors. The period for the blanking is defined as the horizontal blanking and the vertical blanking interval for their respective cases.

**CRT** — Short for Cathode Ray Tube, a type of electron tube that produces an electron beam that strikes the phosphor-coated screen, causing that screen to emit light.

Chrominance — The color information supplied in a signal. While this information has to be extracted by color decoders in television (via phase differencing with a fixed-frequency subcarrier), in computer monitors and bitmapped systems it is supplied digitally and then converted to analog to directly drive color guns.

Color Look-up Table — Sometimes referred to as the CLUT, it is associated with a Video DAC and speeds system access of oftenused colors. The time savings results because a color can be generated by sending a CLUT address to the DAC instead of loading a word from external memory. Current CLUTs range in size from 16 to 256 words. Word length depends on the bit resolution of the DAC.

**DAC** — Short for Digital-to-Analog Converter. Most DACs have a single output. Some have as many as eight. RGB Video DACs have three — one for each of the primary colors. Video DACs typically operate at very high speeds since they have to supply a new piece of information for each pixel on the screen at rates of 30 to 80 times per second.

**ECL** — Short for Emitter-Coupled-Logic. A fast, non-saturating form of bipolar logic that usually operates from 0 to -5.2V. It has a threshold of -1.3V.

Frame Buffer — Sometimes used interchangeably with video RAM. A frame buffer is a large, fast-access store of memory that contains the digital information necessary to display part or all of a display. It is used in conjunction with bit-mapped graphic systems. It actually "stores" the bit-plane.

Glitch Energy — The area displaced by an analog signal as it overshoots or undershoots its ideal value. This is a problem usually found in DACs. Units are usually given in pV-s. When glitch energy is high, settling times tend to be longer and may result in visual color aberrations on the screen.

Hue — The actual color(s) on a monitor. The hue depends on the frequency of the light striking the human eye. For television transmission, it is determined by the video signal's phase difference with a color subcarrier reference frequency. For computer graphics systems, it is determined by the combination of binary values applied to the DAC. The resolution of hue/colors is determined by the bit lenath of each word of information.

Lilith — The brand name of the workstation manufactured by Modulo, Inc. of Provo, UT.

Luminance — The brightness information in a video signal. A black and white (monochrome) monitor displays only variations in brightness. Only a luminance signal is being manipulated. The same holds true for television. Although chrominance information is also present in a television signal, B/W TV sets do not have the necessary decoders.

**Modula-2** — A language that is the superset of Pascal. This was also invented by Niklaus Wirth of the Swiss Technological Institute.

NTSC — Short for the National Television Standards Committee, the ruling body for television standards in the United States. Other countries also use this standard as is, or with a different frequency for the color subcarrier.

Orthogonal — Defined as being mutually perpendicular. The product of two orthogonal vectors is zero. In bit-mapped systems, the bit length of a word lies orthogonal to the plane itself. Hence, each plane supplies only one bit of information for each pixel.

Pixel — Short for "picture element". The smallest resolvable element on a graphics display. Each pixel usually corresponds to at least one bit. The entire display is made up of a map of pixels. The term bit-map comes from the bit association. There is no equivalent in television. What is seen is the true analog representation of what is being recorded by a camera and then retraced on horizontal lines.

Raster-Scan — The form of visual display transmission used in all television sets and in most monitors. It consists of an electron beam tracing a path from left-to-right while going top-to-bottom.

Saturation — The "deepness" of a color. Usually depends on the amplitude of the color signal in television systems. Red and pink are the same hue, but red is actually more saturated than pink. In graphics systems, there is no true equivalent. Changing bit-values changes the color itself. The closest analogy would be to raise or lower the voltages on all three color guns simultaneously (the BRIGHT function on the NE5150/51/52). This would, however, depending on the amplitude change, give the impression of brightening or dimming the color (changing luminance) rather than saturating it.

Sync — The voltage level specified in RS-343A as being 140 IRE (1V) below the enhanced white level (ground). It is also 40 IRE (286mV) below the blanking level. Generically it is also used to refer to vertical and horizontal sync pulses that synchronize the timing and movement of the electron beam on a CRT. It should not be confused with "composite sync".

**Teletext** — A form of data transmission via television signals. In many cases, digital information is sent during the vertical blanking interval (VBI). In some cases, it is sent during every retrace. This is known as full-field teletext.

TTL — Short for Transistor-Transistor Logic. It has a threshold voltage of approximately 1.4V and is the most widely-used form of logic in the world today.

# DEFINITIONS FOR NE5150/51/ 52 TIMING DIAGRAMS

This section contains explanations for the NE5150/51/52 Video DAC's timing diagram specifications. For the typical, minimum, and maximum values, please refer to Signetics' data sheet.

twas - Write Address Setup (NE5150/52)

twah - Write Address Hold (NE5150/52)

twos - Write Data Setup (NE5150/52)

# 5

# NE5150/51/52 Family of Video Digital-to-Analog Converters

AN1081

twoH - Write Data Hold (NE5150/52)

twew — Write Enable Pulse Width (NE5150/52)

t<sub>RCS</sub> — Read Composite Setup (NE5150/52)

t<sub>RCH</sub> — Read Composite Hold (NE5150/52)

 $t_{\mathsf{RAS}}$  — Read Address Setup (NE5150/52)

t<sub>RAH</sub> — Read Address Hold (NE5150/52)

t<sub>RSW</sub> — Read Strobe Pulse Width (NE5150/52)

t<sub>RDD</sub> — Read DAC Delay (NE5150/52)

tcs - Composite Setup (NE5151)

t<sub>CH</sub> — Composite Hold (NE5151)

tps - Data bits Setup (NE5151)

tpH - Data bits Hold (NE5151)

tsw - Strobe Pulse Width (NE5151)

tpp - DAC Delay (NE5151)

t<sub>R</sub> - DAC Rise Time (NE5151)

 $t_S$  — DAC Full-Scale Settling Time (NE5151)

### REFERENCES

The following books, articles, notes, and correspondences were used in the preparation of this application note.

- 1. Raster Graphics Handbook, 2nd edition, by the Conrac Corporation
- "Trends in Graphics Hardware", paper by Randall R. Bird, Genisco Computers Corporation; presented at WESCON '85
- 3. Basic Television and Video Systems, 5th edition, by Bernard Grob, McGraw-Hill
- Getting the Best Performance from Video Digital-to-Analog Converters, (AN-1) by Dennis Packard, Brooktree Corporation, San Diego
- ''A Cost-Effective Custom CAD System'', paper by R.C. Burton, D.G. Brewer, R.E.

Penman, and R. Schilimoeller, Computer Science Department, Brigham Young University and Signetics Corporation

- "Lilith and Modula-2", by Richard Ohran, Byte Magazine, pgs. 181 – 192; August 1984
- "Monolithic Color Palette Fills in the Picture for High-Speed Graphics", by Steven Sidman and John C. Kuklewicz, Electronic Design; November 29, 1984
- EIA Standard RS-343A: Electrical Performance Standards for High-Resolution Monochrome Closed-Circuit Television Camera, by the Video Engineering Department of the Electronic Industries Association; September, 1969
- "A Single-Chip RGB Digital-to-Analog Converter with High-Speed Color-Map Memory", by W. Mack and M. Horowitz, Digest of the International Conference on Consumer Electronics, p. 90; 1985

# **Signetics**

# NE/SE5410 10-Bit High-Speed Multiplying D/A Converter

**Product Specification** 

### **Linear Products**

### DESCRIPTION

The NE5410/SE5410 are 10-bit Multiplying Digital-to-Analog Converters pinand function-compatible with the industry-standard MC3410, but with improved performance. These are capable of highspeed performance, and are used as general-purpose building blocks in cost effective D/A systems.

The NE/SE5410 provides complete 10-bit accuracy and differential non-linearity over temperature, and a wide compliance voltage range. Segmented current sources, in conjunction with an R/2R DAC, provide the binary weighted currents. The output buffer amplifier and voltage reference have been omitted to allow greater speed, lower cost, and maximum user flexibility.

# **FEATURES**

- Pin- and function-compatible with MC3410
- 10-bit resolution and accuracy (± 0.05%)
- Guaranteed differential nonlinearity over temperature
- Wide compliance voltage range -2.5 to +2.5V
- Fast settling time 250ns typical
- Digital inputs are TTL- and CMOS-compatible
- High-speed multiplying input slew rate — 20mA/µs
- Reference amplifier internallycompensated
- Standard supply voltages +5V and -15V

### ORDERING INFORMATION

| DESCRIPTION   | TEMPERATURE RANGE | ORDER CODE |
|---------------|-------------------|------------|
| 16-Pin Cerdip | 0 to +70°C        | NE5410F    |
| 16-Pin Cerdip | -55 to +125°C     | SE5410F    |

# **BLOCK DIAGRAM**



# PIN CONFIGURATION



### **APPLICATIONS**

- Successive approximation A/D converters
- High-speed, automatic test equipment
- High-speed modems
- Waveform generators
- CRT displays
- Strip CHART and X-Y plotters
- Programmable power supplies
- Programmable gain and attenuation

# 10-Bit High-Speed Multiplying D/A Converter

NE/SE5410

# **ABSOLUTE MAXIMUM RATINGS** $T_A = +25^{\circ}C$ , unless otherwise specified.

| SYMBOL               | PARAMETER                                                                | RATING                            | UNIT            |
|----------------------|--------------------------------------------------------------------------|-----------------------------------|-----------------|
| V <sub>CC</sub>      | Power supply                                                             | +7.0                              | V <sub>DC</sub> |
| V <sub>EE</sub>      |                                                                          | -18                               | V <sub>DC</sub> |
| Vį                   | Digital input voltage                                                    | + 15                              | V <sub>DC</sub> |
| Vo                   | Applied output voltage                                                   | +4, -5.0                          | V <sub>DC</sub> |
| I <sub>REF(16)</sub> | Reference current                                                        | 2.5                               | mA              |
| V <sub>REF</sub>     | Reference amplifier inputs                                               | V <sub>CC</sub> , V <sub>EE</sub> | V <sub>DC</sub> |
| V <sub>REF(D)</sub>  | Reference amplifier differential inputs                                  | 0.7                               | V <sub>DC</sub> |
| T <sub>A</sub>       | Operating temperature range<br>SE5410<br>NE5410                          | -55 to +125<br>0 to +70           | °C              |
| TJ                   | Junction temperature<br>Ceramic package                                  | + 150                             | , °C            |
| T <sub>STG</sub>     | Storage temperature                                                      | -65 to +150                       | °C              |
| P <sub>D</sub>       | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> | 1190                              | mW              |

## NOTE:

F package at 9.5mW/°C.

DC ELECTRICAL CHARACTERISTICS  $V_{CC} = +5.0V_{DC}, V_{EE} = -15V_{DC}, I_{REF} = 2.0$ mA, all digital inputs at high logic level. SE5410:  $T_A = -55$ °C to +125°C, NE5410 Series:  $T_A = 0$ °C to +70°C, unless otherwise noted.

| SYMBOL                               | PARAMETER                                                                                             | TEST CONDITIONS                                                       | LIMITS |          |              |                 |
|--------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------|----------|--------------|-----------------|
|                                      |                                                                                                       |                                                                       | Min    | Тур      | Max          | UNIT            |
|                                      | Relative accuracy                                                                                     | Over temperature                                                      |        | ± 0.025  | ± 0.05       | %               |
| $\epsilon_{R}$                       | (Error relative to full scale I <sub>O</sub> )                                                        |                                                                       |        | ± 1/4    | ± 1/2        | LSB             |
|                                      | Differential and linearity                                                                            | Over temperature                                                      |        | ± 0.025  | ± 0.05       | %               |
|                                      | Differential non-linearity                                                                            |                                                                       |        | ± 1/4    | ± 1/2        | LSB             |
| t <sub>S</sub>                       | Settling time to within $\pm \frac{1}{2}$ LSB (all bits low to high)                                  | T <sub>A</sub> = 25°C                                                 |        | 250      |              | ns              |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time                                                                                | T <sub>A</sub> = 25°C                                                 |        | 35<br>20 |              | ns              |
| TCIO                                 | Output full-scale current drift                                                                       |                                                                       |        | 20       | 40           | ppm/°C          |
| V <sub>IH</sub>                      | Digital input logic levels (all bits) High level, Logic "1" Low level, Logic "0"                      |                                                                       | 2.0    |          | 0.8          | V <sub>DC</sub> |
| l <sub>IH</sub>                      | Digital input current (all bits) High level, V <sub>IH</sub> = 5.5V Low level, V <sub>IL</sub> = 0.8V |                                                                       |        |          | 20<br>-20    | μΑ              |
| I <sub>REF(15)</sub>                 | Reference input bias current (Pin 15)                                                                 |                                                                       |        | -1.0     | -5.0         | μΑ              |
| Юн                                   | Output current (all bits high)                                                                        | $V_{REF} = 2.000V,$ $R_{16} = 1000\Omega$                             | 3.937  | 3.996    | 4.054        | mA              |
| loL                                  | Output current (all bits low)                                                                         | T <sub>A</sub> = 25°C                                                 |        | 0        | 0.4          | μΑ              |
| Vo                                   | Output voltage compliance                                                                             | $T_{\rm A}$ = 25°C $\epsilon_{\rm R}$ < 0.050% relative to full-scale |        |          | -2.5<br>+2.5 | V <sub>DC</sub> |
| SR I <sub>REF</sub>                  | Reference amplifier slew rate                                                                         |                                                                       |        | 20       |              | mA/μs           |

<sup>1.</sup> Derate above 25°C at the following rate:

# 10-Bit High-Speed Multiplying D/A Converter

NE/SE5410

DC ELECTRICAL CHARACTERISTICS (Continued) V<sub>CC</sub> = +5.0V<sub>DC</sub>, V<sub>EE</sub> = -15V<sub>DC</sub>, I<sub>REF</sub> = 2.0mA, all digital inputs at high logic level. SE5410: T<sub>A</sub> = -55°C to +125°C, NE5410 Series: T<sub>A</sub> = 0°C to +70°C, unless otherwise noted.

| SYMBOL                             | PARAMETER                                 | TEST CONDITIONS                             | LIMITS            |              |                  |                 |
|------------------------------------|-------------------------------------------|---------------------------------------------|-------------------|--------------|------------------|-----------------|
|                                    |                                           |                                             | Min               | Тур          | Max              | UNIT            |
| ST I <sub>REF</sub>                | Reference amplifier settling time         | 0 to 4.0mA, ± 0.1%                          |                   | 2.0          |                  | μs              |
| PSRR(-)                            | Output current power supply sensitivity   |                                             |                   | 0.003        | 0.01             | %/%             |
| Co                                 | Output capacitance                        | V <sub>O</sub> = 0                          |                   | 25           |                  | pF              |
| C <sub>I</sub>                     | Digital input capacitance (all bits high) |                                             |                   | 4.0          |                  | pF              |
| lcc<br>l <sub>EE</sub>             | Power supply current (all bits low)       |                                             |                   | +2<br>-12    | +4<br>-18        | mA              |
| V <sub>CC</sub><br>V <sub>EE</sub> | Power supply voltage range                | T <sub>A</sub> = 25°C<br>V <sub>O</sub> = 0 | + 4.75<br>- 14.25 | + 5.0<br>-15 | + 5.25<br>-15.75 | V <sub>DC</sub> |
|                                    | Power consumption                         |                                             |                   | 190          | 300              | mW              |



Figure 1. Output Current vs Output Compliance Voltage



Figure 2. Maximum Output Compliance Voltage vs Temperature





# 10-Bit High-Speed Multiplying D/A Converter

NE/SE5410

## CIRCUIT DESCRIPTION

The NE5410 consists of four segment current sources which generate the 2 Most Significant Bits (MSBs), and an R/2R DAC implemented with ion-implanted resistors for scaling the remaining 8 Least Significant Bits (LSBs) (see Figure 5). This approach provides complete 10-bit accuracy without trimming.

The individual bit currents are switched ON or OFF by fully-differential current switches. The switches use current steering for speed.

An on-chip high slew reference current amplifier drives the R/2R ladder and segment decoder. The currents are scaled in such a way that, with all bits on, the maximum output current is two times 1023/1024 of the reference amplifier current, or nominally 3.996mA for a 2.000mA reference input current. The reference amplifier allows the user to provide a voltage input: out-board resistor R16 (see Figure 6) converts this voltage to a usable current. A current mirror doubles this reference current and feeds it to the segment

decoder and resistor ladder. Thus, for a reference voltage of 2.0V and a 1k $\Omega$  resistor tied to Pin 16, the full-scale current is approximately 4.0mA. This relationship will remain regardless of the reference voltage polarity.

Connections for a positive reference voltage are shown in Figure 6a. For negative reference voltage inputs, or for bipolar reference voltage inputs in the multiplying mode, R15 can be tied to a negative voltage corresponding to the minimum input level. For a negative reference input, R16 should be grounded (Figure 6b). In addition, the negative voltage reference must be at least 3V above the V<sub>EE</sub> supply voltage for best operation. Bipolar input signals may be handled by connecting R16 to a positive voltage equal to the peak positive input level at Pin 15.

When a DC reference voltage is used, capacitive bypass to ground is recommended. The 5V logic supply is not recommended as a reference voltage. If a well regulated 5.0V supply, which drives logic, is to be used as the reference, R16 should be decoupled by

connecting it to the +5.0V logic supply through another resistor and bypassing the junction of the two resistors with a  $0.1\mu F$  capacitor to ground.

The reference amplifier is internally-compensated with a 10pF feed-forward capacitor, which gives it its high slew rate and fast settling time. Proper phase margin is maintained with all possible values of R16 and reference voltages which supply 2.0mA reference current into Pin 16. The reference current can also be supplied by a high impedance current source of 2.0mA. As R16 increases, the bandwidth of the amplifier decreases slightly and settling time increases. For a current source with a dynamic output impedance of  $1.0M\Omega$ , the bandwidth of the reference amplifier is approximately half what it is in the case of R16 = 1.0k $\Omega$ , and settling time is  $\approx$ 10 $\mu$ s. The reference amplifier phase margin decreases as the current souce value decreases in the case of a current source reference, so that the minimum reference current supplied from a current source is 0.5mA for stability.



### NE/SE5410



# OUTPUT VOLTAGE COMPLIANCE

The output voltage compliance ranges from -2.5 to +2.5V. As shown in Figure 2, this compliance range is nearly constant over temperature. At the temperature extremes, however, the compliance voltage may be reduced if  $V_{\text{EE}} > -15$ V.

#### **ACCURACY**

Absolute accuracy is a measure of each output current level with respect to its intended value. It is dependent upon relative accuracy and full-scale current drift. Relative accuracy, or linearity, is the measure of each output current with respect to its intended fraction of the full-scale current. The relative accuracy of the NE5410 is fairly constant over temperature due to the excellent temperature tracking, of the implanted resistors. The full-scale current from the reference amplifier may drift with temperature causing a change in the absolute accuracy. However, the NE5410 has a low full-scale current drift with temperature.

The SE5410 and the NE5410 are accurate to within  $\pm \frac{1}{2}$  LSB at 25°C with a reference current of 2.0mA on Pin 16.

#### MONOTONICITY

The NE5410 and SE5410 are guaranteed monotonic over temperature. This means that for every increase in the input digital code, the output current either remains the same or increases but never decreases. In the multiplying mode, where reference input current will vary, monotonicity can be assured if the reference input current remains above 0.5mA.

### NE/SE5410

#### SETTLING TIME

The worst-case switching condition occurs when all bits are switched "on," which corresponds to a LOW-to-HIGH transition for all bits. This time is typically 250ns for the output to settle to within  $\pm$  ½ LSB for 10-bit accuracy, and 200ns for 8-bit accuracy. The turn-off time is typically 120ns. These times apply when the output swing is limited to a small (< 0.7V) swing and the external output capacitance is under 25pF.

The major carry (MSB off-to-on, all others onto-off) settles in approximately the same time as when all bits are switched off-to-on.

If a load resistor of  $625\Omega$  is connected to ground, allowing the output to swing to -2.5V, the settling time increases to  $1.5\mu$ s.

Extra care must be taken in board layout as this is usually the dominant factor in satisfactory test results when measuring settling time. Short leads,  $100\mu\text{F}$  supply bypassing, and minimum scope lead length are all necessary.

A typical test setup for measuring settling time is shown in Figure 7. The same setup for the most part can be used to measure the slew rate of the reference amplifier (Figure 9) by tying all data bits high, pulsing the voltage reference input between 0 and 2V, and using a  $500\Omega$  load resistor  $R_{\text{L}}.$ 





# NE/SE5410





## NE/SE5410



10-bit conversion time = 3.3 \(\mu\)s with 3MHz clock.
This converter uses a 2504 12-bit successive approximation register in the short cycle operating mode where the end of conversion signal is taken from the first unused bit of the SAR (Q10).

Figure 11. Successive Approximation A/D Converter



# NE/SE5410



# **Signetics**

# PCF8591 8-Bit A/D and D/A Converter

Objective Specification

#### **Linear Products**

#### DESCRIPTION

The PCF8591 is a single-chip, single-supply, low power 8-bit CMOS data acquisition device. It contains an 8-bit successive approximation analog to digital converter, a four channel analog multiplexer and a digital to analog converter. The four analog inputs can be programmed as two differential inputs or four single-ended inputs. PCF8591 has a serial I<sup>2</sup>C interface which allows for a maximum bus frequency of 100k bits per second.

#### **FEATURES**

- Single power supply
- Operating voltage 2.5V to 6V
- Low power consumption
- Serial I<sup>2</sup>C bus
- Four analog inputs programmable as two differential or four singleended
- On-chip sample-and-hold
- Auto-incremented channel selection
- 8-bit successive approximation A/D conversion
- Multiplying DAC with one analog output

#### **APPLICATIONS**

- Control systems
- Low power converter for remote data acquisition
- Automotive
- Audio and TV

#### **ORDERING INFORMATION**

| DESCRIPTION                 | TEMPERATURE RANGE | ORDER CODE |
|-----------------------------|-------------------|------------|
| 16-Pin Plastic DIP (SOT-38) | -40°C to 85°C     | PCF8591PN  |
| 16-Pin Plastic SO package   | -40°C to 85°C     | PCF8591TD  |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                            | PARAMETER                                  | RATING                       | UNIT |
|-----------------------------------|--------------------------------------------|------------------------------|------|
| $V_{DD}$                          | Supply voltage range                       | -0.5 to +8.0                 | ٧    |
| VI                                | Voltage on any pin                         | -0.5 to V <sub>DD</sub> +0.5 | ٧    |
| lı                                | Input current DC                           | 10                           | mA   |
| lo                                | Output current DC                          | 20                           | mA   |
| I <sub>DD</sub> , I <sub>SS</sub> | V <sub>DD</sub> or V <sub>SS</sub> current | 50                           | mA   |
| Ртот                              | Power dissipation per package              | 300                          | mW   |
| P <sub>D</sub>                    | Power dissipation per output               | 100                          | mW   |
| T <sub>STG</sub>                  | Storage temperature range                  | -65 to +150                  | °C   |
| T <sub>A</sub>                    | Operating ambient temperature range        | -40 to +85                   | °C   |

#### PIN CONFIGURATION



5-205

### PCF8591

### **BLOCK DIAGRAM**



PCF8591

### DC ELECTRICAL CHARACTERISTICS $V_{DD} = 2.5V$ to 6V; $V_{SS} = 0V$ ; $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise specified.

|                   |                                                    |                                                                       |                                 | LIMITS |                     |      |  |
|-------------------|----------------------------------------------------|-----------------------------------------------------------------------|---------------------------------|--------|---------------------|------|--|
| SYMBOL            | PARAMETER                                          | TEST CONDITIONS                                                       | Min                             | Тур    | Max                 | UNIT |  |
| Supply            |                                                    |                                                                       |                                 |        |                     |      |  |
| V <sub>DD</sub>   | Supply voltage                                     | Operating                                                             | 2.5                             |        | 6.0                 | ٧    |  |
| I <sub>DD0</sub>  | Supply current                                     | Standby V <sub>i</sub> = V <sub>SS</sub> or V <sub>DD</sub> ; no load |                                 |        | 15                  | μΑ   |  |
| I <sub>DD1</sub>  | Supply current                                     | Operating A <sub>OUT</sub> off,<br>f <sub>SCL</sub> = 100kHz          | Operating A <sub>OUT</sub> off, |        | 250                 | μΑ   |  |
| I <sub>DD2</sub>  | Supply current                                     | A <sub>OUT</sub> active, f <sub>SCL</sub> = 100kHz                    |                                 | 0.45   | 1.0                 | mA   |  |
| V <sub>POR</sub>  | Power-on reset level <sup>1</sup>                  | 0.8                                                                   |                                 |        | 2.0                 | ٧    |  |
| Digital inp       | uts/output SCL, SDA, A0, A1, A2                    |                                                                       |                                 |        |                     |      |  |
| V <sub>IL</sub>   | Input voltage                                      | LOW                                                                   | 0                               |        | $0.3 \times V_{DD}$ | ٧    |  |
| V <sub>IH</sub>   | Input voltage                                      | HIGH $0.7 \times V_{DD}$                                              |                                 |        | V <sub>DD</sub>     | ٧    |  |
| 11                | Input current                                      | Leakage V <sub>I</sub> = V <sub>SS</sub> to V <sub>DD</sub>           |                                 |        | 250                 | nA   |  |
| Cı                | Input capacitance                                  |                                                                       |                                 |        | 5                   | pF   |  |
| Гон               | SDA output current                                 | Leakage HIGH at V <sub>OH</sub> = V <sub>DD</sub>                     |                                 |        | 250                 | nA   |  |
| loL               | SDA output current                                 | LOW at V <sub>OL</sub> = 0.4V                                         | 3.0                             |        |                     | mA   |  |
| Reference         | voltage inputs V <sub>REF</sub> , A <sub>GND</sub> |                                                                       |                                 |        |                     |      |  |
| V <sub>REF</sub>  | Voltage range                                      | Reference                                                             | V <sub>AGND</sub>               |        | V <sub>DD</sub>     | ٧    |  |
| V <sub>AGND</sub> | Voltage range                                      | Analog ground                                                         | V <sub>SS</sub>                 |        | V <sub>REF</sub>    | ٧    |  |
| h                 | Input current                                      | Leakage                                                               |                                 |        | 250                 | nA   |  |
| R <sub>REF</sub>  | Input resistance                                   | V <sub>REF</sub> to A <sub>GND</sub>                                  |                                 | 100    |                     | kΩ   |  |
| Oscillator        | OSC, EXT                                           |                                                                       |                                 |        |                     |      |  |
| l <sub>l</sub>    | Input current                                      | Leakage                                                               |                                 |        | 250                 | nA   |  |
| fosc              | Oscillator frequency                               |                                                                       | 0.75                            |        | 1.25                | MHz  |  |

# **D/A CHARACTERISTICS** $V_{DD} = 5.0V; \ V_{SS} = 0V; \ V_{REF} = 5.0V; \ V_{AGND} = 0V; \ R_L = 10k\Omega; \ C_L = 100pF; \ T_A = -40^{\circ}C$ to +85°C, unless otherwise specified.

|                  | DARAMETER                    |                                                        | LIMITS          |     |                     | 1    |
|------------------|------------------------------|--------------------------------------------------------|-----------------|-----|---------------------|------|
| SYMBOL           | PARAMETER                    | TEST CONDITIONS                                        | Min             | Тур | Max                 | UNIT |
| Analog ou        | tput                         |                                                        |                 |     |                     |      |
| V <sub>OA</sub>  | Output voltage range         | No resistive load                                      | V <sub>SS</sub> |     | V <sub>DD</sub>     | ٧    |
| V <sub>OA</sub>  | Output voltage range         | $R_L = 10k\Omega$                                      | V <sub>SS</sub> |     | 0.9 V <sub>DD</sub> | ٧    |
| ILO              | Output current               | Leakage A <sub>OUT</sub> disabled                      |                 |     | 250                 | nA   |
| Accuracy         |                              |                                                        |                 |     |                     |      |
| OS <sub>e</sub>  | Offset error                 | T <sub>A</sub> = 25°C                                  |                 |     | 50                  | mV   |
| L <sub>e</sub>   | Linearity error              |                                                        |                 |     | ± 1.5               | LSB  |
| G <sub>e</sub>   | Gain error                   | No resistive load                                      |                 |     | 1                   | %    |
| t <sub>DAC</sub> | Settling time                | To ½LSB<br>full-scale step                             |                 |     | 90                  | μs   |
| f <sub>DAC</sub> | Conversion rate              |                                                        |                 |     | 11.1                | kHz  |
| SNRR             | Supply noise rejection ratio | At f = 100Hz;<br>V <sub>DD</sub> = 0.1V <sub>P-P</sub> |                 | 40  |                     | dB   |

PCF8591

**A/D CHARACTERISTICS**  $V_{DD} = 5.0V; \ V_{RS} = 0V; \ V_{REF} = 5.0V; \ V_{AGND} = 0V; \ R_{SOURCE} = 10k\Omega; \ T_A = -40^{\circ}C$  to +85°C, unless otherwise specified.

|                  | DADAMETED                                             |                                                                           | LIMITS              |          |                  |          |  |
|------------------|-------------------------------------------------------|---------------------------------------------------------------------------|---------------------|----------|------------------|----------|--|
| SYMBOL           | PARAMETER                                             | TEST CONDITIONS                                                           | Min                 | Тур      | Max              | UNIT     |  |
| Analog inp       | outs                                                  |                                                                           |                     |          |                  |          |  |
| VIA              | Input voltage range                                   |                                                                           | V <sub>SS</sub>     |          | V <sub>DD</sub>  | ٧        |  |
| IIA              | Input current                                         | Leakage                                                                   |                     |          | 100              | nA       |  |
| CIA              | Input capacitance                                     |                                                                           |                     | 10       |                  | pF       |  |
| C <sub>ID</sub>  | Input capacitance                                     | Differential                                                              |                     | 10       |                  | pF       |  |
| V <sub>IS</sub>  | Single-ended voltage                                  | Measuring range                                                           | V <sub>AGND</sub>   |          | V <sub>REF</sub> | ٧        |  |
| V <sub>ID</sub>  | Differential voltage                                  | Measuring range;<br>V <sub>FS</sub> = V <sub>REF</sub> -V <sub>AGND</sub> | $\frac{-V_{FS}}{2}$ |          | +V <sub>FS</sub> | V        |  |
| Accuracy         | *                                                     |                                                                           |                     |          |                  | <u> </u> |  |
| OS <sub>e</sub>  | Offset error                                          | T <sub>A</sub> = 25°C                                                     |                     |          | 20               | mV       |  |
| Le               | Linearity error                                       |                                                                           |                     |          | ± 1.5            | LSB      |  |
| G <sub>e</sub>   | Gain error                                            |                                                                           |                     |          | 1                | %        |  |
| GS <sub>e</sub>  | Gain error                                            | Small-signal<br>∆V <sub>IN</sub> = 16LSB                                  |                     |          | 5                | %        |  |
| CMRR<br>SNRR     | Common-mode rejection ratio<br>Supply noise rejection | At f = 100Hz;<br>V <sub>DDN</sub> = 0.1V <sub>P-P</sub>                   |                     | 60<br>40 |                  | dB<br>dB |  |
| t <sub>ADC</sub> | Conversion time                                       |                                                                           |                     |          | 90               | μs       |  |
| f <sub>ADC</sub> | Sampling/conversion rate                              |                                                                           |                     |          | 11.1             | kHz      |  |

NOTE:

### FUNCTIONAL DESCRIPTION

**Addressing** 

Each PCF8591 device in an I<sup>2</sup>C bus system is activated by sending a valid address to the device. The address consists of a fixed part and a programmable part. The programmable part must be set according to the address pins A0, A1 and A2. The address always has to be set as the first byte after the start condition in the I<sup>2</sup>C bus protocol. The last bit of the address byte is the read/write-bit which sets the direction of the following data transfer (see Figures 1 and 8).



#### **Control Byte**

The second byte sent to a PCF8591 device will be stored in its control register and is required to control the device function.

The upper nibble of the control register is used for enabling the analog output, and for programming the analog inputs as single-ended or differential inputs. The lower nibble

selects one of the analog input channels defined by the upper nibble (see Figure 2). If the auto-increment flag is set, the channel number is incremented automatically after each A/D conversion.

The selection of a non-existing input channel results in the highest available channel number being allocated. Therefore, if the auto-increment flag is set, the next selected channel will always be channel 0. After a power-on reset condition, all bits of the control register are reset to 0. The most significant bits of both nibbles are reserved for future functions and have to be set to 0. The D/A converter and the oscillator are disabled for power saving. The analog output is switched to a high impedance state.

<sup>1.</sup> The power-on reset circuit resets the I<sup>2</sup>C bus logic when V<sub>DD</sub> is less than V<sub>POB</sub>.

### PCF8591



#### PCF8591

#### D/A Conversion

The third byte sent to a PCF8591 device is stored in the DAC data register and is converted to the corresponding analog voltage using the on-chip D/A converter. This D/A converter consists of a resistor divider chain connected to the external reference voltage with 256 taps and selection switches. The tap decoder switches one of these taps to the DAC output line (see Figure 3).

The analog output voltage is buffered by an auto-zeroed unity gain amplifier. This buffer amplifier may be switched on or off by setting the analog output enable flag of the control register. In the active state the output voltage is held until a further data byte is sent.

The on-chip D/A converter is also used for successive approximation A/D conversion. In order to release the DAC for an A/D conversion cycle, the unity gain amplifier is equipped with a track-and-hold circuit. This circuit holds the output voltage while executing the A/D conversion.

The output voltage supplied to the analog output  $A_{OUT}$  is given by the formula shown in Figure 4. The waveforms of a D/A conversion sequence as shown in Figure 5.







5-210

### PCF8591

#### A/D Conversion

The A/D converter makes use of the successive-approximation conversion technique. The on-chip D/A converter and a high gain comparator are used temporarily during an A/D conversion cycle.

An A/D conversion cycle is always started after sending a valid read mode address to a PCF8591 device. The A/D conversion cycle is triggered at the trailing edge of the ac-

knowledge clock pulse and is executed while transmitting the result of the previous conversion (see Figure 6).

Once a conversion cycle is triggered, an input voltage sample of the selected channel is stored on the chip and is converted to the corresponding 8-bit binary code. Samples picked up from differential inputs are converted to an 8-bit two's complement code (see Figure 7). The conversion result is stored in the ADC data register and awaits transmis-

sion. If the auto-increment flag is set, the next channel is selected.

The first byte transmitted in a read cycle contains the conversion result code of the previous read cycle. After a power-on reset condition, the first byte read is a hexadecimal 80. The protocol of an I<sup>2</sup>C bus read cycle is shown in Figure 8.

The maximum A/D conversion rate is given by the actual speed of the I<sup>2</sup>C bus.





PCF8591

#### Reference Voltage

For the D/A and A/ $\bar{\rm D}$  conversion either a stable external voltage reference or the supply voltage has to be applied to the resistor divider chain (pins V<sub>REF</sub> and A<sub>GND</sub>). The A<sub>GND</sub> pin has to be connected to the system analog ground and may have a DC offset with reference to V<sub>SS</sub>.

A low frequency may be applied to the  $V_{REF}$  and  $A_{SND}$  pins. This allows the use of the D/ A converter as a one-quadrant multiplier (see Figure 4).

The A/D converter may also be used as a one- or two-quadrant analog divider. The

analog input voltage is divided by the reference voltage. The result is converted to a binary code. In this application the user has to keep the reference voltage stable during the conversion cycle.

#### Oscillator

An on-chip oscillator generates the clock signal required for the A/D conversion cycle and for refreshing the auto-zeroed buffer amplifier. When using this oscillator, the OSC pin must be connected to V<sub>SS</sub>. At the OSC pin the oscillator frequency is available.

If the  $\mathsf{EXT}_\mathsf{TEST}$  pin is connected to  $\mathsf{V}_\mathsf{DD}$ , the oscillator output OSC is switched to a high

impedance state, allowing the user to feed an external clock signal to OSC.

#### **Bus Protocol**

After a start condition, a valid hardware address has to be sent to a PCF8591 device. The read/write bit defines the direction of the following single or multiple byte data transfer. For the format and the timing of the start condition (S), the stop condition (P) and the acknowledge bit (A) refer to the I<sup>2</sup>C bus characteristics. In the write mode, a data transfer is terminated by sending either a stop condition or the start condition of the next data transfer.



PCF8591

# CHARACTERISTICS OF THE I<sup>2</sup>C BUS

The I<sup>2</sup>C bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy.

#### Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal.

#### Start and Stop Conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH. is defined as the start condition (S). A LOW-to-HIGH transition of the data line, while the clock is HIGH, is defined as the stop condition (P).

#### **System Configuration**

A device generating a message is a "transmitter", a device receiving a message is the "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".







PCF8591

#### **Acknowledge**

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each data byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master also generates an extra

acknowledge-related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also, a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA

line is stable LOW during the HIGH period of the acknowledge-related clock pulse. A master receiver must signal an end-of-data to the transmitter by *not* generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition.



#### **Timing Specifications**

All the timing values are valid within the operating supply voltage and ambient tem-

perature range and refer to  $V_{IL}$  and  $V_{IH}$  with an input voltage swing of  $V_{SS}$  to  $V_{DD}$ .

| OVERDOL                               | DADAMETER                    |     | LIMITS |     |      |
|---------------------------------------|------------------------------|-----|--------|-----|------|
| SYMBOL                                | PARAMETER                    | Min | Тур    | Max | UNIT |
| fSCL                                  | SCL clock frequency          |     |        | 100 | kHz  |
| t <sub>SW</sub>                       | Tolerable spike width on bus |     |        | 100 | ns   |
| t <sub>BUF</sub>                      | Bus free time                | 4.0 |        |     | μs   |
| tsu,<br>tsta                          | Start condition setup time   | 4.0 |        |     | μs   |
| t <sub>HD</sub> ,<br>t <sub>STA</sub> | Start condition hold time    | 4.7 |        |     | μs   |
| t <sub>LOW</sub>                      | SCL LOW time                 | 4.7 |        |     | μs   |
| t <sub>HIGH</sub>                     | SCL HIGH time                | 4.0 |        |     | μs   |
| t <sub>R</sub>                        | SCL and SDA rise time        |     |        | 1.0 | μs   |
| t <sub>F</sub>                        | SCL and SDA fall time        |     |        | 0.3 | μs   |
| t <sub>SU</sub> ,<br>t <sub>DAT</sub> | Data setup time              | 250 |        |     | ns   |
| t <sub>HD</sub> ,<br>t <sub>DAT</sub> | Data hold time               | 0   |        |     | ns   |
| t <sub>VD</sub> ,<br>t <sub>DAT</sub> | SCL LOW to data out valid    |     |        | 3.4 | μs   |
| t <sub>SU</sub> ,<br>t <sub>STO</sub> | Stop condition setup time    | 4.0 |        |     | μs   |

### PCF8591

#### **APPLICATION INFORMATION**

Inputs must be connected to  $V_{SS}$  or  $V_{DD}$  when not in use. Analog inputs may also be connected to  $V_{GND}$  or  $V_{REF}$ .

In order to prevent excessive ground and supply noise, and to minimize cross-talk of the digital-to-analog signal paths, the user has to design the printed circuit board layout very carefully. Supply lines common to a

PCF8591 device and noisy digital circuits and ground loops should be avoided. Decoupling capacitors ( $>10\mu F)$  are recommended for power supply and reference voltage inputs.





PCF8591

#### TYPICAL PERFORMANCE CHARACTERISTICS





Operating Current vs. Supply Voltage (Analog Output Disabled)

Output Impedance near Negative Power Rail







NOTES:

The x-axis represents the hex input-code equivalent of the output voltage.  $V_{DD} = V_{REF} = 5.12V$  and  $V_{SS} = V_{AGND}$ 

Output Impedance of Analog Ouput Buffer Near Power Rails

# **Signetics**

# TDA1541A Dual 16-Bit Digital-to-Analog Converter

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The TDA1541A is a monolithic integrated dual 16-bit digital-to-analog converter (DAC) designed for use in hi-fi digital audio equipment such as compact disc players, digital tape, or cassette recorders.

#### **FEATURES**

- Selectable input format: offset binary or two's complement
- Internal timing and control circuit
- TTL-compatible digital inputs
- High maximum input bit rate and fast settling time
- 6Mbits/s data rate
- Low linearity error (½ LSB typ.)
- Fast settling (1µs typ.)

#### **APPLICATIONS**

- Compact disc players
- Digital audio tape, and cassette recorders and players
- Waveform generation

#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |  |
|--------------------|-------------------|------------|--|
| 28-Pin Plastic DIP | -20°C to +70°C    | TDA1541AN  |  |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                                             | PARAMETER                           | RATING         | UNIT |
|----------------------------------------------------|-------------------------------------|----------------|------|
|                                                    | Supply voltage ranges               |                |      |
| $V_{DD}$                                           | Pin 28                              | +7             | V    |
| $V_{DD1}$                                          | Pin 26                              | -7             | V    |
| $V_{DD2}$                                          | Pin 15                              | -17            | ٧    |
| TJ                                                 | Junction temperature range          | -55 to +150    | °C   |
| T <sub>STG</sub> Storage temperature range         |                                     | -65 to +150    | °C   |
| T <sub>A</sub> Operating ambient temperature range |                                     | -40 to +85     | °C   |
| V <sub>ES</sub>                                    | Electrostatic handling <sup>1</sup> | -1000 to +1000 | ٧    |

#### NOTE

#### PIN CONFIGURATION



<sup>1.</sup> Discharging a 250pF capacitor through a 1k $\Omega$  series resistor.

### **TDA1541A**

#### **BLOCK DIAGRAM**



TDA1541A

DC AND AC ELECTRICAL CHARACTERISTICS  $V_{DD} = +5V$ ;  $V_{DD1} = -5V$ ;  $V_{DD2} = -15V$ ;  $T_A = +25$ °C; measured in Figure 1, unless otherwise specified.

| OVMOOL            | DADAMETED                                                        |      | LIMITS                   |      |        |  |
|-------------------|------------------------------------------------------------------|------|--------------------------|------|--------|--|
| SYMBOL            | PARAMETER                                                        | Min  | Тур                      | Max  | UNIT   |  |
| Supply            |                                                                  |      |                          |      |        |  |
|                   | Supply voltage ranges                                            |      |                          |      |        |  |
| $V_{DD}$          | Pin 28                                                           | 4.5  | 5.0                      | 5.5  | V      |  |
| $-V_{DD1}$        | Pin 26                                                           | 4.5  | 5.0                      | 5.5  | V      |  |
| -V <sub>DD2</sub> | Pin 15                                                           | 14   | 15                       | 16   | V      |  |
|                   | Supply currents                                                  | - 1  |                          |      |        |  |
| $I_{DD}$          | Pin 28                                                           |      | 27                       | 40   | mA     |  |
| -I <sub>DD1</sub> | Pin 26                                                           |      | 37                       | 50   | mA     |  |
| -I <sub>DD2</sub> | Pin 15                                                           |      | 25                       | 35   | mA     |  |
|                   | Resolution                                                       |      | 16                       |      | bits   |  |
|                   | Voltage difference between analog and digital ground             | -0.3 |                          | +0.3 | V      |  |
| Inputs            |                                                                  |      |                          |      |        |  |
|                   | Input current (Pins 1, 2, 3 and 4)                               |      |                          |      |        |  |
| I <sub>I</sub> L  | digital inputs LOW ( < 0.8V)                                     |      |                          | 0.4  | mA     |  |
| lін               | digital inputs HIGH (> 2.0V)                                     |      |                          | 20   | μΑ     |  |
|                   | Digital input current (Pin 27)                                   |      |                          |      |        |  |
| OB/TWC            | +5V                                                              |      | 1                        | 1    | μA     |  |
| OB/TWC            | 0V                                                               |      |                          | 20   | μA     |  |
| OB/TWC            | -5V                                                              |      |                          | 40   | μΑ     |  |
|                   | Input frequency                                                  |      |                          |      |        |  |
| f <sub>BCK</sub>  | at clock input (Pin 2)                                           |      | 1                        | 0.4  | MHz    |  |
| f <sub>DAT</sub>  | at data inputs (Pin 3 and Pin 4)                                 |      |                          | 0.4  | MHz    |  |
| f <sub>WS</sub>   | at word select input (Pin 1)                                     | }    |                          | 200  | kHz    |  |
| f <sub>LE</sub>   | at latch enable Pin 1                                            |      |                          | 200  | kHz    |  |
| C <sub>I</sub>    | Input capacitance of digital inputs                              |      | 12                       |      | pF     |  |
| Oscillator        |                                                                  |      |                          |      |        |  |
| fosc              | Oscillator frequency C <sub>OSC</sub> = 470pF                    | 150  | 200                      | 275  | kHz    |  |
| Analog output     | ts (AOL; AOR)                                                    |      |                          |      |        |  |
| V <sub>OC</sub>   | Output voltage compliance                                        |      |                          |      | mV     |  |
| I <sub>FS</sub>   | Full-scale current                                               | 3.4  | 4.0                      | 4.6  | mA     |  |
| ± I <sub>ZS</sub> | Zero-scale current                                               | _    | 25                       | 50   | mA     |  |
| TC <sub>FS</sub>  | Full-scale temperature coefficient $T_A = -20$ to $+85^{\circ}C$ |      | ± 200 × 10 <sup>-6</sup> |      | ppm/°C |  |
|                   | Linearity error integral                                         |      |                          |      |        |  |
| EL                | at T <sub>A</sub> = 25°C                                         |      | 0.5                      | 1.0  | LSB    |  |
| EL                | at $T_A = -20$ to $+85^{\circ}$ C                                |      |                          | 1.0  | LSB    |  |
|                   | Linearity error differential                                     |      |                          |      |        |  |
| EDL               | at T <sub>A</sub> = 25°C                                         |      | 0.5                      | 1.0  | LSB    |  |
| E <sub>DL</sub>   | at $T_A = -20$ to $+85^{\circ}$ C                                |      |                          | 1.0  | LSB    |  |
| THD               | Total harmonic distortion                                        |      | -100                     |      | dB     |  |
| S/N               | Signal-to-noise ratio + THD <sup>2</sup>                         | 90   | 95                       |      | dB     |  |
| t <sub>CS</sub>   | Settling time to ± 1 LSB                                         |      | 0.5                      |      | μs     |  |

**TDA1541A** 

DC AND AC ELECTRICAL CHARACTERISTICS (Continued)  $V_{DD} = +5V$ ;  $V_{DD1} = -5V$ ;  $V_{DD2} = -15V$ ;  $V_{A} = +25^{\circ}C$ ; measured in Figure 1, unless otherwise specified.

|                      |                                                                                     |     | LIMITS            |     |                |
|----------------------|-------------------------------------------------------------------------------------|-----|-------------------|-----|----------------|
| SYMBOL               | PARAMETER                                                                           | Min | Тур               | Max | UNIT           |
| α                    | Channel separation                                                                  | 80  | 98                |     | dB             |
| $\Delta I_{FS}$      | Unbalance between outputs                                                           |     | 0.1               | 0.3 | dB             |
| t <sub>D</sub>       | Time delay between outputs                                                          |     | 7                 | 0.2 | μs             |
| SVRR<br>SVRR<br>SVRR | Supply voltage ripple rejection <sup>3</sup> VRR $V_{DD} = +5V$ VRR $V_{DD1} = -5V$ |     | -76<br>-84<br>-58 |     | dB<br>dB<br>dB |
| S/N                  | Signal-to-noise ratio<br>at bipolar zero<br>at full scale                           | 98  | 110<br>104        |     | dB<br>dB       |
| Timing (see Fi       | gures 2, 3, and 4)                                                                  | -   |                   |     |                |
| t <sub>R</sub>       | Rise time                                                                           |     |                   | 32  | ns             |
| t <sub>F</sub>       | Fall time                                                                           |     |                   | 32  | ns             |
| tcy                  | Bit clock cycle time                                                                | 156 |                   |     | ns             |
| t <sub>HB</sub>      | Bit clock High time                                                                 | 46  |                   |     | ns             |
| t <sub>LB</sub>      | Bit clock Low time                                                                  | 46  |                   |     | ns             |
| t <sub>FBRL</sub>    | Bit clock fall time to latch rise time                                              | 0   |                   |     | ns             |
| t <sub>RBFL</sub>    | Bit clock rise time to latch fall time                                              | 0   |                   |     | ns             |
| t <sub>SDB</sub>     | Data setup time to bit clock                                                        | 32  |                   |     | ns             |
| t <sub>HDB</sub>     | Data hold time to bit clock                                                         | 0   |                   |     | ns             |
| t <sub>SDS</sub>     | Data setup time to system clock                                                     | 32  |                   |     | ns             |
| t <sub>HWS</sub>     | Word select hold time to system clock                                               | 0   |                   |     | ns             |
| tsws                 | Word select setup time to system clock                                              | 32  |                   |     | ns             |

#### NOTES:

- 1. To ensure no performance losses, permitted output voltage compliance is  $\pm\,25\text{mV}$  maximum.
- 2. Signal-to-noise ratio + THD with 1kHz full-scale sine wave generated at a sampling rate of 176.4kHz.
- 3. V<sub>RIPPLE</sub> = 100mV and f<sub>RIPPLE</sub> = 100Hz.

#### **FUNCTIONAL DESCRIPTION**

The TDA1541A accepts input sample formats in time multiplexed mode or simultaneous mode with any bit length. The most significant bit (MSB) must always be first. This flexible input data format allows easy interfacing with signal processing chips such as interpolation filters, error correction circuits, pulse code modulation adaptors and audio signal processors (ASP).

The high maximum input bit rate and fast settling time facilitates application in  $4\times$  oversampling systems (44.1kHz to 176.4kHz or 48kHz to 192kHz) with the associated simple

analog filtering function (low-order, linear phase filter).

#### Input Data Selection

#### (See also Table 1)

With input OB/TWC connected to ground, data input (offset binary format) must be in time multiplexed mode. It is accompanied with a word select (WS) and a bit clock input (BCK) signal. A separate system clock input (SCK) is provided for accurate, jitter-free timing of the analog outputs AOL and AOR.

With  $\overline{OB}/TWC$  connected to  $V_{DD}$ , the mode is the same, but data format must be in two's complement.

When input  $\overline{OB}/TWC$  is connected to  $(V_{DD1})$  the two channels of data (L/R) are input simultaneously via (DATA L) and (DATA R), accompanied by BCK and a latch-enable input (LE). With this mode selected, the data must be in offset binary.

The format of data input signals is shown in Figures 2, 3, and 4.

True 16-bit performance is achieved by each channel using three 2-bit active dividers, operating on the dynamic element matching principle, in combination with a 10-bit passive current-divider, based on emitter scaling. All digital inputs are TTL-compatible.

TDA1541A

Table 1. Input Data Selection

| OB/TWC | MODE         | PIN 1 | PIN 2 | PIN 3    | PIN 4    |
|--------|--------------|-------|-------|----------|----------|
| -5V    | Simultaneous | LE    | BCK   | DATA L   | DATA R   |
| 0V     | Time MUX OB  | ws    | BCK   | DATA OB  | NOT USED |
| +5V    | Time MUX TWC | ws    | BCK   | DATA TWC | NOT USED |

Where:

LE Latch enable ws Word select BCK Bit clock DATA L Data left DATA R Data right DATA OB Data offset binary DATA TWC Data two's complement MUX OB Multiplexed offset binary





# **Signetics**

# TDA8444 Octal 6-Bit DAC with I<sup>2</sup>C Bus

Preliminary Specification

#### **Linear Products**

#### DESCRIPTION

The TDA8444 is a bipolar integrated circuit in a 16-pin dual in-line package made with an  $I^2L$ -compatible, 18V process. It features 8 programmable 6-bit DAC outputs, an  $I^2C$  bus slave receiver with 3 programmable address bits, and one input ( $V_{MAX}$ ) to set the maximum output voltage. The SO version has only two programmable address bits.

Each DAC can be programmed separately by a 6-bit word to 64 steps, but  $V_{MAX}$  determines the maximum output voltage for all DACs. The resolution will be approximately  $V_{MAX}/64$ . At power-on, all DACs are set to their lowest value.

#### **FEATURES**

- I<sup>2</sup>C compatible
- Serial input
- Single supply operation
- Low power consumption (150mW typ.)
- 8 DACs in single package

#### **APPLICATIONS**

- Television
- Radio
- Instrumentation

#### **ORDERING INFORMATION**

| DESCRIPTION                    | TEMPERATURE<br>RANGE | ORDER CODE |
|--------------------------------|----------------------|------------|
| 16-Pin Plastic DIP (SOT-38WE1) | 0 to 70°C            | TDA8444N   |
| 16-Pin Plastic SO (SOT-162)    | 0 to 70°C            | TDA8444D   |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                           | RATING      | UNIT |
|-------------------|-------------------------------------|-------------|------|
| V <sub>CC</sub>   | Supply voltage                      | 18          | V    |
| Icc               | Supply current                      | 10          | mA   |
| P <sub>DMAX</sub> | Power dissipation                   | 500         | mW   |
| T <sub>A</sub>    | Operating ambient temperature range | -20 to +70  | °C   |
| T <sub>STG</sub>  | Storage temperature range           | -65 to +150 | °C   |
| TJ                | Junction temperature                | + 125       | °C   |

#### PIN CONFIGURATIONS



# Octal 6-Bit DAC with I2C Bus

TDA8444

#### **BLOCK DIAGRAM**



December 1988 5-223

# Octal 6-Bit DAC with I<sup>2</sup>C Bus

**TDA8444** 

### **DC ELECTRICAL CHARACTERISTICS** Voltages with respect to $V_{EE}$ , $V_{CC}$ = 12V, $T_A$ = 25°C, unless otherwise specified.

|                  |                                                                                                  |                     | LIMITS                   |                       |              |
|------------------|--------------------------------------------------------------------------------------------------|---------------------|--------------------------|-----------------------|--------------|
| SYMBOL           | PARAMETER                                                                                        | Min                 | Тур                      | Max                   | UNIT         |
| V <sub>CC</sub>  | Supply voltage                                                                                   | 10.8                | 12                       | 13.2                  | ٧            |
| Icc              | Supply current (no loads, V <sub>MAX</sub> = V <sub>CC</sub> , all data = 00)                    | 8                   | 11                       | 15                    | mA           |
| P <sub>D</sub>   | Power dissipation N package D package                                                            |                     | 75<br>100                |                       | °C/W<br>°C/W |
|                  | V <sub>MAX</sub> input effective voltage range V <sub>2</sub> (V <sub>CC</sub> = 12V)            | 1                   |                          | 10.5                  | ٧            |
|                  | V <sub>MAX</sub> input current -I <sub>2</sub>                                                   |                     |                          | 10                    | μΑ           |
|                  | SDA, SCL input voltage V <sub>3</sub> , V <sub>4</sub>                                           | 0                   |                          | 5.5                   | ٧            |
|                  | SDA, SCL input logic LOW level V <sub>IL3, 4</sub>                                               |                     |                          | 1.5                   | ٧            |
|                  | SDA, SCL input logic HIGH level V <sub>IH3, 4</sub>                                              | 3.0                 |                          |                       | ٧            |
|                  | SDA, SCL input current LOW (Pins 3, 4)<br>HIGH (Pins 3, 4)                                       |                     |                          | 10<br>10              | μA<br>μA     |
|                  | SDA output logic LOW level V <sub>OL</sub>                                                       |                     |                          | 0.4                   | ٧            |
|                  | SDA output sink current I <sub>3</sub>                                                           | 3                   | 5                        |                       | mA           |
|                  | Address input voltage                                                                            | 0                   |                          | V <sub>CC</sub>       | ٧            |
|                  | Address logic LOW level V <sub>IL5, 6, 7</sub>                                                   |                     |                          | 1.4                   | ٧            |
|                  | Address logic HIGH level V <sub>IH 5, 6, 7</sub>                                                 | 2.1                 |                          |                       | ٧            |
| -I <sub>IL</sub> | Address input current LOW (Pins 5, 6, 7)                                                         |                     | 5                        | 10                    | μΑ           |
| hн               | Address input current HIGH (Pins 5, 6, 7)                                                        |                     |                          | 1                     | μА           |
|                  | DAC output voltage V <sub>9</sub> - V <sub>16</sub>                                              | 0.1                 |                          | V <sub>CC</sub> - 0.5 | ٧            |
|                  | DAC output low (data = 00, I <sub>L</sub> = 0)                                                   | 0.1                 | 0.4                      | 0.8                   | ٧            |
|                  | DAC output high (data = 3F, I <sub>L</sub> = 0, VCC = 12V)<br>V <sub>MAX</sub> = V <sub>CC</sub> | 10.0                | 10.5                     | 11.5                  | ٧            |
|                  | 1 < V <sub>MAX</sub> < 10.5V                                                                     | V <sub>OMAX</sub> = | 0.95V <sub>MAX</sub> + V | OMIN+0.5V             | ٧            |
| lo               | DAC output sink current l <sub>9</sub> -I <sub>16</sub>                                          | 2                   | 8                        | 15                    | mA           |
| -l <sub>0</sub>  | DAC output source current -l <sub>9</sub> l <sub>16</sub>                                        | 2                   |                          | 6.0                   | mA           |
| Z <sub>O</sub>   | DAC output impedance (-2 $\leq$ I <sub>L</sub> $\leq$ +2mA) Z <sub>O</sub>                       |                     | 2                        | 70                    | Ω            |
| V <sub>LSB</sub> | Step value of 1LSB (V <sub>MAX</sub> = V <sub>CC</sub> )                                         | 100                 | 160                      | 250                   | mV           |
|                  | Deviation from linearity                                                                         |                     |                          | 0.50                  | ٧            |
|                  | Power reset range                                                                                | 1                   |                          | 4.6                   | V            |

## Octal 6-Bit DAC with I<sup>2</sup>C Bus

TDA8444

#### FUNCTIONAL DESCRIPTION

#### I<sup>2</sup>C Bus

The I<sup>2</sup>C bus interface is a receive-only slave which accepts data according to the following formats:

| S | 0 | 1  | 0   | 0    | A2  | A1 | A0 | 0 | Α | 13    | 12     | l1   | 10 | SD | sc | SB | SA | Α | Х | Х    | D5     | D4     | D3 | D2 | D1 | D0 | Α | Р |
|---|---|----|-----|------|-----|----|----|---|---|-------|--------|------|----|----|----|----|----|---|---|------|--------|--------|----|----|----|----|---|---|
|   |   | ac | dre | ss i | yte |    |    |   |   | instr | uction | byte |    |    |    |    |    |   |   | firs | t data | a byte | 9  |    |    |    |   |   |

S = Start condition P = Stop condition

A = Acknowledge 13 - 10 = Instruction bits SD - SA = Sub-address bits

A2,A1,A0 = Programmable address bits

X = Don't careD5 - D0 = Data bits

Valid addresses (hexadecima!) are: 40, 42, 44, 46, 48, 4A, 4C, 4E (DIP version) 48, 4A, 4C, 4E (SO version)

All other addresses cannot be acknowledged by the circuit. The actual address depends on the program address bits A2, A1, A0. In this way up to 8 circuits can be used on one I<sup>2</sup>C bus. (For the SO version A2 is always open.)

Valid instructions (hexadecimal) are: 00 - 0F; F0 - FF.

The circuit will not respond to combinations of the 4 instruction bits I3 - I0 other than 0 or F. The difference between instructions 0 and F is only important when more than one data byte is sent within one transmission. Instruction 0 causes the data bytes to be written into the DAC latches with consecutive sub-addresses, starting with the sub-address given in the instruction byte (auto-increment of subaddress), while instruction F will cause a consecutive writing of the data bytes into the same DAC latch whose sub-address was given in the instruction byte. In case of only one data byte, the DAC latch with the subaddress equal to the sub-address in the instruction byte will receive the data.

Valid sub-addresses (hexadecimal) are: 0-7.

The sub-addresses correspond to DACO – DAC7.

The auto-increment (AI) function of instruction byte 0, however, works on all possible sub-addresses 0 – F in such a way that next to sub-address F, sub-address 0 will follow, and so on.

The data will be latched into the DAC latch on the positive-going edge of the acknowledgerelated clock pulse.

The specification of the SCL and SDA I/O meets the I $^2$ C bus specification. For protection against positive voltage pulses on Pins 3 and 4, zeners are connected between these pins and V<sub>EE</sub>. This means that normal bus line voltage should not exceed 5.5V.

The address inputs A0, A1, A2 can be easily programmed by either a connection to  $V_{EE}$  (AX = 0) or  $V_{CC}$  (AX = 1). If the inputs are left

floating, AX = 1 will result. (In SO version A2 is left floating.)

#### $V_{MAX}$

The V<sub>MAX</sub> input (Pin 2) provides a means of compressing the DAC output voltage swing. The maximum DAC output voltage will be approximately equal to V<sub>MAX</sub>, while the 6-bit resolution is maintained. This enables a higher voltage resolution for smaller output swings.

#### **DACs**

Each DAC consists of a 6-bit data latch, current switches, and an op amp. The current sources connected to the switches have values with weights  $2^0-2^5$ . The sum of the switched-on currents is converted by the op amp into a voltage between approximately 0.5V and 10.5V if  $V_{MAX} = V_{CC}$ .

The DAC outputs are short circuit protected against  $V_{\text{CC}}$  and  $V_{\text{EE}}$ .

# Signetics

# Comparator Selector Guide

**Linear Products** 

December 1988 5-226

| December |                          |                 |                | MAX. INP.    |              | INPUT<br>RENT  | SUPPLY         | RESPONSE<br>TIME | COMMON-<br>MODE        | OUTPUT                  | VOLTAGE                 |                     | VOLTAGE<br>GAIN |               | MAX DIFF       |
|----------|--------------------------|-----------------|----------------|--------------|--------------|----------------|----------------|------------------|------------------------|-------------------------|-------------------------|---------------------|-----------------|---------------|----------------|
| ber 1988 | DEVICE                   | COM-<br>PLEXITY | TEMP<br>RANGE* | VOLT<br>(mV) | BIAS<br>(μA) | OFFSET<br>(μA) | VOLTAGE<br>(V) | (TYP)<br>(ns)    | VOLTAGE<br>RANGE (V)   | V <sub>OL MAX</sub> (V) | V <sub>OH MIN</sub> (V) | OUTPUT<br>STRUCTURE | (TYP)<br>(V/mV) | TTL<br>FANOUT | VOLTAGE<br>(V) |
| 88       | LM111 <sup>1</sup>       | Single          | М              | 3.0          | 0.10         | 0.01           | ± 15           | 200              | -14.5/+13              | 0.4                     |                         | ОС                  | 200             | 5             | ± 30           |
|          | LM211                    | Single          | - 1            | 3.0          | 0.10         | 0.01           | to             | 200              | ~14.5/+13              | 0.4                     |                         | oc                  | 200             | 5             | ± 30           |
|          | LM311                    | Single          | С              | 7.5          | 0.25         | 0.05           | +5 and GND     | 200              | -14.5/+13              | 0.4                     |                         | oc                  | 200             | 5             | ± 30           |
|          | NE527 <sup>2</sup>       | Single          | С              | 10.0         | 4.00         | 1.0            | ± 10           | 16               | ± 5                    | 0.5                     | 2.7                     | TTL                 |                 | 5             | ± 5            |
|          | SE527                    | Single          | M              | 6.00         | 4.00         | 1.00           | +5             | 16               | ± 5                    | 0.5                     | 2.5                     | TTL                 |                 | 5             | ± 5            |
|          | NE529 <sup>3</sup>       | Single          | С              | 10.0         | 50.0         | 15.0           | ± 10           | 12               | ±5                     | 0.5                     | 2.7                     | TTL                 |                 | 5             | ± 5            |
|          | SE529                    | Single          | M              | 6.00         | 36.0         | 9.00           | and +5         | 12               | ± 5                    | 0.5                     | 2.5                     | TTL                 |                 | 5             | ±5             |
|          | NE5105A                  | Single          | A/C/M          | 0.25         | 1.2          | 0.02           | ± 5            | 36               | ± 3                    | 0.4                     | 2.4                     | TTL                 | 26              | 10            | ± 5            |
|          | NE5105                   | Single          | A/C/M          | 0.60         | 1.4          | 0.04           | ± 5            | 36               | ± 3                    | 0.4                     | 2.4                     | TTL                 | 26              | 10            | ± 5            |
|          | AU2903                   | Dual            | AX             | 7.0          | 0.25         | 0.05           | +2 to +36 GND  | 1300             | 0 to V <sub>S</sub> -2 | 0.7                     |                         | oc                  | 100             | 2             | 36             |
|          | LM119 <sup>3</sup>       | Dual            | М              | 7.00         | 1.00         | 0.10           | ± 15           | 80               | ± 13                   | 0.4                     | Ì                       | oc                  | 40              | 2             | ± 5            |
|          | LM219                    | Dual            | 1              | 7.00         | 1.00         | 0.10           | to             | 80               | ± 13                   | 0.4                     |                         | oc                  | 40              | 2             | ± 5            |
|          | LM319                    | Dual            | С              | 10.0         | 1.20         | 0.30           | +5 and GND     | 80               | ± 13                   | 0.4                     |                         | oc                  | 40              | 2             | ±5             |
|          | LM193 <sup>3</sup> /193A | Dual            | M              | 9.00/4.0     | 0.30         | 0.10           | ±1 to ±18      | 1300             | 0 to V <sub>S</sub> -2 | 0.7                     |                         | oc                  | 200             | 2             | 36             |
|          | LM293/293A               | Dual            | 1              | 9.00/4.0     | 0.40         | 0.15           | or             | 1300             | 0 to V <sub>S</sub> -2 | 0.7                     |                         | oc                  | 200             | 2             | 36             |
|          | LM393/393A               | Dual            | С              | 9.00/4.0     | 0.40         | 0.15           | +2 to +36 GND  | 1300             | 0 to V <sub>S</sub> -2 | 0.7                     | )                       | oc                  | 200             | 2             | 36             |
|          | LM2903                   | Dual            | 1              | 15.0         | 0.50         | 0.20           |                | 1300             | 0 to V <sub>S</sub> -2 | 0.7                     |                         | oc                  | 100             | 2             | 36             |
|          | NE/SE5214                | Dual            | M/C            | 15/10.0      | 40.0         | 12.0           | +5 -5 GND      | 8                | ± 3                    | 0.5                     | 2.5/2.7                 | TTL                 |                 | 12            | ±6             |
|          | NE/SE522                 | Dual            | M/C            | 15/10.0      | 40.0         | 12.0           | +5 -5 GND      | 10               | ±3                     | 0.5                     | 1                       | oc ·                |                 | 12            | ± 6            |
|          | AU2901                   | Quad            | AX             | 7.0          | 0.25         | 0.05           | +2 to +36 GND  | 1300             | 0 to V <sub>S</sub> -2 | 0.7                     | j                       | oc                  | 100             | 2             | 36             |
|          | LM139 <sup>3</sup> /139A | Quad            | M              | 9.00/4.0     | 0.30         | 0.10           |                | 1300             | 0 to V <sub>S</sub> -2 | 0.7                     |                         | oc                  | 200             | 2             | 36             |
| បុ       | LM239/239A               | Quad            | 1              | 9.00/4.0     | 0.40         | 0.15           | ±1 to ±18 or   | 1300             | 0 to V <sub>S</sub> -2 | 0.7                     |                         | oc                  | 200             | 2             | 36             |
| Ķ        | LM339/339A               | Quad            | C              | 9.00/4.0     | 0.40         | 0.15           | +2 to +36      | 1300             | 0 to V <sub>S</sub> -2 | 0.7                     | 1                       | oc                  | 200             | 2             | 36             |
| 27       | LM2901                   | Quad            | 1              | 15.0         | 0.50         | 0.20           |                | 1300             | 0 to V <sub>S</sub> -2 | 0.7                     |                         | oc                  | 100             | 2             | 36             |
|          | MC3302 <sup>3</sup>      | Quad            |                | 40.0         | 1.00         | 0.30           | +2 to +28 GND  | 1300             | 0 to V <sub>S</sub> -2 | 0.7                     |                         | oc                  | 100             | 2             | 36             |

#### NOTES:

- 1. With strobe, will work from single supply
- 2. Complementary output gates with individual strobes
- 3. Will operate from single or dual supplies
- 4. Ultra-high speed

\*Temperature Range

- I = Industrial -25°C to +85°C
- C = Commercial  $0^{\circ}$ C to  $+70^{\circ}$ C
- M = Military -55°C to +125°C
- A = Automotive  $-40^{\circ}$ C to  $+85^{\circ}$ C
- AX = Automotive extended -40°C to +125°C

# **Signetics**

# Symbols and Definitions for Comparators

#### **Linear Products**

# Common-Mode Rejection Ratio (CMRR)

The ratio of the change in input common-mode voltage (over a specified input common-mode range) to the corresponding change in V<sub>OS</sub> (see definition below). CMRR is expressed in dB where CMRR (dB) =  $20\log(\Delta \text{CMV}/\Delta \text{V}_{OS})$ .

# Differential Input Resistance $(R_{IN})$

The small-signal resistance looking into either input terminal with the other input terminal connected to a specified voltage.

#### Input Bias Current (IBIAS)

The current into either input terminal with both inputs connected to a common specified voltage.

# Input Common-Mode Voltage Range (CMVR)

The range of input common-mode voltage for which operation within the specifications is guaranteed.

#### Input Offset Current (IOS)

The difference between the two input bias currents with both inputs connected to a common specified voltage.

# Input Offset Current Drift (TCI<sub>OS</sub>)

The ratio of the change in I<sub>OS</sub> to the corresponding change in temperature as that temperature deviates from 25°C.

#### Input Offset Voltage (VOS)

The minimum potential difference required between the input terminals to force the output to a specified voltage.

# Input Offset Voltage Drift (TCV<sub>OS</sub>)

The ratio of the change in V<sub>OS</sub> to the corresponding change in temperature as that temperature deviates from 25°C.

# Input to Output Propagation Delay (tpn)

The propagation delay measured from the time the differential input signal equals  $V_{OS}$  to the 50% point of the output transition with the comparator in the compare mode. The propagation delay is specified for a given initial input voltage ( $-V_{IN}$ ) and overdrive ( $V_{OD}$ , see definition below) and can also be specified for both positive-( $t_{PD}$  ) and negative-( $t_{PD}$  –) going input signals.

# Latch Disable Propagation Delay (t<sub>LPD</sub>)

The propagation delay measured between the 50% point of the latch-to-compare transition of the latch enable signal and the 50% point of the output transition. This propagation delay can be specified for both positive-( $t_{\rm IPD}$ +) and negative-( $t_{\rm IPD}$ -) going output transitions and is specified for a particular value of  $V_{\rm OD}$  (see definition below).

#### Latch Hold Time (t<sub>H</sub>)

The minimum time after the compare-to-latch transition of the latch enable signal that the input signal must remain unchanged in order to be acquired and held at the output. Hold time is measured from the 50% transition point of the latch enable signal to the point at which the differential input signal equals V<sub>OS</sub> and is specified for a particular value of V<sub>OD</sub> (see definition below).

#### Latch Pulse Width (tw)

The minimum time that the latch enable signal must be in the compare mode in order to acquire and subsequently hold an input signal change. Pulse width is measured between the 50% transition points of the latch enable pulse and is specified for a particular value of  $V_{\rm OD}$  (see definition below).

#### Latch Setup Time (ts)

The minimum time before the compare-tolatch transition of the latch enable signal that the input signal must remain unchanged in order to be acquired and held at the output. Setup time is measured from the point at which the differential input voltage equals  $V_{OS}$  to the 50% transition point of the latch enable signal and is specified for a particular value of  $V_{OD}$  (see definition below).

#### Output High Current (IOH)

The current that can be sourced at the output terminal at a specified output voltage.

#### Output High Voltage (VOH)

The high output voltage at a specified output source current and differential input voltage.

#### Output Low Current (IOL)

The current that can be sunk at the output terminal at a specified output voltage.

#### Output Low Voltage (VOL)

The low output voltage at a specified output sink current and differential input voltage.

#### Overdrive (V<sub>OD</sub>)

The input overdrive  $(V_{OD})$  is the applied differential input voltage  $(V_{IN})$  in excess of the comparator input offset voltage  $(V_{OS})$ ; i.e.,  $V_{OD} = V_{IN} - V_{OS}$ . The dynamic response of a comparator depends on the input overdrive and, for this reason, such parameters as propagation delay and latch setup time, hold time, and pulse width are specified for a particular value of  $V_{OD}$ .

# Power Supply Rejection Ratio (PSRR)

The ratio of the change in power supply voltage (over a specified power supply voltage range) to the corresponding change in  $V_{OS}$ . PSRR is expressed in dB where PSRR(dB) =  $20\log(\Delta PSV/\Delta V_{OS})$ .

#### Voltage Gain (A<sub>V</sub>)

The ratio of the change in output voltage (over a specified output voltage range) to the change in differential input voltage.

# **Signetics**

# AU2901 Quad Voltage Comparator

Preliminary Specification

#### **Linear Products**

#### DESCRIPTION

The AU2901 consists of four independent precision voltage comparators, with an offset voltage specification as low as 2.0mV max for each comparator, which were designed specifically to operate from a single power supply over a wide range of voltages. Operation from split power supplies is also possible and the low power supply current drain is independent of the magnitude of the power supply voltage. These comparators also have a unique characteristic in that the input common-mode voltage range includes ground, even though they are operated from a single power supply voltage.

The AU2901 was designed to directly interface with TTL and CMOS. When operated from both plus and minus power supplies, the AU2901 will directly interface with MOS logic where their low power drain is a distinct advantage over standard comparators.

#### **FEATURES**

- Wide single supply voltage range 2.0V<sub>DC</sub> to 36V<sub>DC</sub> or dual supplies ± 1.0V<sub>DC</sub> to ± 18V<sub>DC</sub>
- Very low supply current drain (0.8mA) independent of supply voltage (1.0mW/comparator at 5.0Vnc)
- Low input biasing current 25nA
- Low input offset current ± 5nA and offset voltage
- Input common-mode voltage range includes ground
- Differential input voltage range equal to the power supply voltage
- Low output 250mV at 4mA saturation voltage
- Output voltage compatible with TTL, DTL, ECL, MOS and CMOS logic systems

#### **APPLICATIONS**

- A/D converters
- Wide range VCO
- MOS clock generator
- High voltage logic gate
- Multivibrators

#### PIN CONFIGURATION



#### **EQUIVALENT CIRCUIT**



AU2901

#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic SO  | -40°C to +125°C   | AU2901D    |
| 14-Pin Plastic DIP | -40°C to +125°C   | AU2901N    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                      | RATING       | UNIT            |
|-------------------|------------------------------------------------------------------------------------------------|--------------|-----------------|
| V <sub>CC</sub>   | V <sub>CC</sub> supply voltage                                                                 | 36 or ± 18   | $V_{DC}$        |
| V <sub>DIFF</sub> | Differential input voltage                                                                     | 36           | $V_{DC}$        |
| V <sub>IN</sub>   | Input voltage                                                                                  | -0.3 to +36  | V <sub>DC</sub> |
| P <sub>DMAX</sub> | Maximum power dissipation,  T <sub>A</sub> = 25°C (still-air) <sup>1</sup> N package D package | 1420<br>1040 | mW<br>mW        |
|                   | Output short-circuit to ground <sup>2</sup>                                                    | Continuous   |                 |
| I <sub>IN</sub>   | Input current (V <sub>IN</sub> < -0.3V <sub>DC</sub> ) <sup>3</sup>                            | 50           | mA              |
| T <sub>A</sub>    | Operating temperature range<br>AU2901                                                          | -40 to +125  | °C              |
| T <sub>STG</sub>  | Storage temperature range                                                                      | -65 to +150  | °C              |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                         | 300          | °C              |

#### NOTE:

- 1. Derate above 25°C, at the following rates:
  - N Package at 11.4mW/°C
  - D Package at 8.3mW/°C
- Short circuits from the output to V+ can cause excessive heating and eventual destruction. The maximum output current is aproximately 20mA independent of the magnitude of V+.
- 3. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the comparators to go to the V+ voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will reestablish when the input voltage, which was negative, again returns to a value greater than -0.3Vpc.

AU2901

#### DC AND AC ELECTRICAL CHARACTERISTICS V+ = 5V<sub>DC</sub>, AU2901: -40°C ≤ T<sub>A</sub> ≤ 125°C, unless otherwise specified.

|                  |                                              |                                                                                                                                                          |     | AU2901       |                  | LIMIT    |
|------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|------------------|----------|
| SYMBOL           | PARAMETER                                    | TEST CONDITIONS                                                                                                                                          | Min | Тур          | Max              | UNIT     |
| Vos              | Input offset voltage <sup>2</sup>            | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                      |     | ± 2.0<br>± 9 | ± 7.0<br>± 15    | mV       |
| V <sub>CM</sub>  | Input common-mode voltage <sup>3</sup> range | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                      | 0   |              | V+-1.5<br>V+-2.0 | ٧        |
| V <sub>IDR</sub> | Differential input voltage <sup>1</sup>      | Keep all V <sub>IN</sub> s ≥ 0V <sub>DC</sub> (or V- if need)                                                                                            |     |              | V+               | ٧        |
| IBIAS            | Input bias current <sup>4</sup>              | $I_{IN(+)}$ or $I_{IN(-)}$ with output in linear range $T_A = 25^{\circ}C$ Over temp.                                                                    |     | 25<br>200    | 250<br>500       | nA       |
| los              | Input offset current                         | $I_{IN(+)} - I_{IN(-)}$ $T_A = 25^{\circ}C$ Over temp.                                                                                                   |     | ± 5<br>± 50  | ± 50<br>± 200    | nA<br>nA |
| lor              | Output sink current                          | $V_{IN(-)} \ge 1V_{DC}, V_{IN}(+) = 0,$<br>$V_{O} \le 1.5V_{DC},$<br>$T_{A} = 25^{\circ}C$                                                               | 6.0 | 16           |                  | mA       |
| lон              | Output leakage current                       | $V_{IN(+)} \geqslant 1V_{DC}, V_{IN(-)} = 0$<br>$V_{O} = 5V_{DC},$<br>$T_{A} = 25^{\circ}C$<br>$V_{O} = 30V_{DC},$<br>Over temp.                         |     | 0.1          | 1.0              | nΑ<br>μΑ |
| Icc              | Supply current                               | $V+=28V,\ R_L=\infty$ on comparators, $T_A=25^{\circ}C$ $V+=30V$                                                                                         |     | 0.8<br>1.0   | 2.0<br>2.5       | mA       |
| A <sub>V</sub>   | Voltage gain                                 | $R_L \ge 15k\Omega$ ,<br>V+ = 15V <sub>DC</sub>                                                                                                          | 25  | 100          |                  | V/mV     |
| V <sub>OL</sub>  | Saturation voltage                           | $V_{\text{IN}(-)} \geqslant 1V_{\text{DC}}, V_{\text{IN}(+)} = 0,$ $I_{\text{SINK}} \leqslant 4\text{mA}$ $T_{\text{A}} = 25^{\circ}\text{C}$ Over temp. |     | 400          | 400<br>700       | mV       |
| t <sub>LSR</sub> | Large-signal response time                   | $\begin{aligned} & V_{IN} = TTL \ logic \ swing, \\ & V_{REF} = 1.4V_{DC}, \ V_{RL} = 5V_{DC}, \\ & R_L = 5.1k\Omega, \ T_A = 25^{\circ}C \end{aligned}$ |     | 300          |                  | ns       |
| t <sub>R</sub>   | Response time <sup>5</sup>                   | $V_{RL} = 5V_{DC}, R_L = 5.1k\Omega,$<br>$T_A = 25^{\circ}C$                                                                                             |     | 1.3          |                  | μs       |

#### NOTES:

Positive excursions of input voltage may exceed the power supply level by 17V. As long as the other voltage remains within the common-mode range, the
comparator will provide a proper output state. The low input voltage state must not be less than -0.3V<sub>DC</sub> (or 0.3V<sub>DC</sub> below the magnitude of the negative power
supply. If used).

<sup>2.</sup> At output switch point,  $V_O \cong 1.4V_{DC}$ ,  $R_S = 0\Omega$  with V+ from  $5V_{DC}$  to  $30V_{DC}$ ; and over the full input common-mode range  $(0V_{DC}$  to  $V+ - 1.5V_{DC})$ .

<sup>3.</sup> The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V+ - 1.5V, but either or both inputs can go to 30V<sub>DC</sub> without damage.

<sup>4.</sup> The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the reference or input lines.

<sup>5.</sup> The response time specified is for a 100mV input step with a 5mV overdrive. For larger overdrive signals, 300ns can be obtained (see Typical Performance Characteristics section).

AU2901

#### TYPICAL APPLICATIONS



AU2901

#### TYPICAL PERFORMANCE CHARACTERISTICS



# **Signetics**

# AU2903 Low Power Dual Voltage Comparator

Preliminary Specification

#### **Linear Products**

#### DESCRIPTION

The AU2903 consists of two independent precision voltage comparators with an offset voltage specification as low as 2.0mV max. for two comparators which were designed specifically to operate from a single power supply over a wide range of voltages. Operation from split power supplies is also possible and the low power supply current drain is independent of the magnitude of the power supply voltage. These comparators also have a unique characteristic in that the input common-mode voltage range includes ground, even though operated from a single power supply voltage.

The AU2903 was designed to directly interface with TTL and CMOS. When operated from both plus and minus power supplies, the AU2903 will directly interface with MOS logic where their low power drain is a distinct advantage over standard comparators.

#### **FEATURES**

- Wide single supply voltage range 2.0V<sub>DC</sub> to 36V<sub>DC</sub> or dual supplies ± 1.0V<sub>DC</sub>, to ± 18V<sub>DC</sub>
- Very low supply current drain (0.8mA) independent of supply voltage (2.0mW/comparator at 5.0V<sub>DC</sub>)
- Low input biasing current 25nA
- Low input offset current ±5nA and offset voltage ±2mV
- Input common-mode voltage range includes ground
- Differential input voltage range equal to the power supply voltage
- Low output 250mV at 4mA saturation voltage
- Output voltage compatible with TTL, DTL, ECL, MOS and CMOS logic systems

#### **APPLICATIONS**

- A/D converters
- Wide range VCO
- MOS clock generator
- High voltage logic gate
- Multivibrators

#### PIN CONFIGURATION



#### **EQUIVALENT CIRCUIT**



### Low Power Dual Voltage Comparator

AU2903

#### **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic SO  | -40°C to +125°C   | AU2903D    |
| 8-Pin Plastic DIP | -40°C to +125°C   | AU2903N    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                              | RATING      | UNIT            |
|-------------------|--------------------------------------------------------------------------------------------------------|-------------|-----------------|
| V <sub>CC</sub>   | Supply voltage                                                                                         | 36 or ± 18  | V <sub>DC</sub> |
|                   | Differential input voltage                                                                             | 36          | V <sub>DC</sub> |
| V <sub>IN</sub>   | Input voltage                                                                                          | -0.3 to +36 | V <sub>DC</sub> |
| P <sub>DMAX</sub> | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>3</sup><br>N package<br>D package | 1160<br>780 | mW<br>mW        |
|                   | Output short-circuit to ground <sup>1</sup>                                                            | Continuous  |                 |
| IIN               | Input current (V <sub>IN</sub> < -0.3V <sub>DC</sub> ) <sup>2</sup>                                    | 50          | mA              |
| T <sub>A</sub>    | Operating temperature range<br>AU2903                                                                  | -40 to +125 | °C              |
| T <sub>STG</sub>  | Storage temperature range                                                                              | -65 to +150 | °C              |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                 | 300         | °C              |

#### NOTES:

- Short circuits from the output to V+ can cause excessive heating and eventual destruction. The maximum
  output current is approximately 20mA independent of the magnitude of V+.
- 2. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the comparators to go to the V+ voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will re-establish when the input voltage, which was negative, again returns to a value greater than -0.3Vpc.
- 3. Derate above 25°C, at the following rates:
  - N package at 9.3mW/°C
  - D package at 6.2mW/°C

AU2903

# DC AND AC ELECTRICAL CHARACTERISTICS $V+=5V_{DC},~AU2903;~-40^{\circ}C\leqslant T_{A}\leqslant +125^{\circ}C,~unless~otherwise~specified.$

| ovumo:            | DADAMETER                                       |                                                                                                                                                                 |     |              |                  |          |
|-------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|------------------|----------|
| SYMBOL            | PARAMETER                                       | TEST CONDITIONS                                                                                                                                                 | Min | Тур          | Max              | UNIT     |
| V <sub>OS</sub>   | Input offset voltage <sup>2</sup>               | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                             |     | ± 2.0<br>± 9 | ± 7.0<br>± 15    | m∨       |
| V <sub>CM</sub>   | Input common-mode voltage range <sup>3, 6</sup> | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                             | 0   |              | V+-1.5<br>V+-2.0 | V        |
| V <sub>IDR</sub>  | Differential input voltage <sup>1</sup>         | Keep all V <sub>IN</sub> s ≥ 0V <sub>DC</sub> (or V- if need)                                                                                                   |     |              | V+               | V        |
| I <sub>BIAS</sub> | Input bias current <sup>4</sup>                 | $I_{IN(+)}$ or $I_{IN(-)}$ with output in linear range $T_A=25^{\circ}C$ Over temp.                                                                             |     | 25<br>200    | 250<br>500       | nA       |
| los               | Input offset current                            | $I_{IN(+)} - I_{IN(-)}$<br>$T_A = 25^{\circ}C$<br>Over temp.                                                                                                    |     | ± 5<br>± 50  | ± 50<br>± 200    | nA<br>nA |
| l <sub>OL</sub>   | Output sink current                             | $V_{IN(-)} \ge 1V_{DC}, V_{IN(+)} = 0,$<br>$V_0 \le 1.5V_{DC}$<br>$T_A = 25^{\circ}C$                                                                           | 6.0 | 16           |                  | mA       |
| l <sub>OH</sub>   | Output leakage current                          | $V_{IN(+)} \ge 1V_{DC}, \ V_{IN(-)} = 0$<br>$V_0 = 5V_{DC}, \ T_A = 25^{\circ}C$<br>$V_0 = 30V_{DC}, \ \text{over temp.}$                                       |     | 0.1          | 1.0              | nA<br>μA |
| lcc               | Supply current                                  | $R_L = \infty$ on both comparators. $T_A = 25^{\circ}C$ V+ = 30V, over temp.                                                                                    |     | 0.8<br>1     | 1<br>2.5         | mA       |
| A <sub>V</sub>    | Voltage gain                                    | $R_L \geqslant 15k\Omega$ , V+ = $15V_{DC}$ , $T_A = 25^{\circ}C$                                                                                               | 25  | 100          |                  | V/m\     |
| V <sub>OL</sub>   | Saturation voltage                              | $V_{\text{IN}(-)} \geqslant 1V_{\text{DC}}, \ V_{\text{IN}(+)} = 0,$ $I_{\text{SINK}} \leqslant 4\text{mA}$ $T_{\text{A}} = 25^{\circ}\text{C}$ Over temp.      |     | 400          | 400<br>700       | mV       |
| t <sub>LSR</sub>  | Large-signal response time                      | $\begin{aligned} &V_{IN} = TTL \ \ logic \ \ swing, \\ &V_{REF} = 1.4 V_{DC} \\ &V_{RL} = 5 V_{DC}, \ \ R_L = 5.1 k\Omega, \\ &T_A = 25^{\circ}C \end{aligned}$ |     | 300          |                  | ns       |
| t <sub>R</sub>    | Response time <sup>5</sup>                      | $V_{RL} = 5V_{DC}, R_L = 5.1k\Omega$<br>$T_A = 25^{\circ}C$                                                                                                     |     | 1.3          |                  | μs       |

#### NOTES:

Positive excursions of input voltage may exceed the power supply level by 17V. As long as the other voltage remains within the common-mode range, the
comparator will provide a proper output state. The low input voltage state must not be less than -0.3V<sub>DC</sub> (V<sub>DC</sub> below the magnitude of the negative power supply, if
used).

<sup>2.</sup> At output switch point,  $V_O \cong 1.4 V_{DC}$ ,  $R_S = 0 \Omega$  with V+ from  $5 V_{DC}$  to  $30 V_{DC}$  and over the full input common-mode range  $(0 V_{DC}$  to V+ - 1.5  $V_{DC}$ ).

<sup>3.</sup> The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V+ -1.5V, but either or both inputs can go to 30V<sub>DC</sub> without damage.

<sup>4.</sup> The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the reference or input lines.

<sup>5.</sup> The response time specified is for a 100mV input step with a 5mV overdrive.

For input signals that exceed V<sub>CC</sub>, only the overdriven comparator is affected. With a 5V supply, V<sub>IN</sub> should be limited to 25V maximum, and a limiting resistor should be used on all inputs that might exceed the positive supply.

### AU2903

#### TYPICAL APPLICATIONS



AU2903

#### TYPICAL PERFORMANCE CHARACTERISTICS



# **Signetics**

# LM111/211/311 Voltage Comparator

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The LM111 series are voltage comparators that have input currents approximately a hundred times lower than devices like the  $\mu$ A710. They are designed to operate over a wider range of supply voltages; from standard  $\pm$ 15V op amp supplies down to the single 5V supply used for IC logic. Their output is compatible with RTL, DTL, and TTL as well as MOS circuits. Further, they can drive lamps or relays, switching voltages up to 50V at currents as high as 50mA.

Both the inputs and the outputs of the LM111 series can be isolated from system ground, and the output can drive loads referred to ground, the positive supply, or the negative supply. Offset balancing and strobe capability are provided and outputs can be wire-ORed.

Although slower than the  $\mu$ A710 (200ns response time vs 40ns), the devices are also much less prone to spurious oscillations. The LM111 series has the same pin configuration as the  $\mu$ A710 series.

#### **FEATURES**

- Operates from single 5V supply
- Maximum input bias current: 150nA (LM311 — 250nA)
- Maximum offset current: 20nA (LM311 — 50nA)
- Differential input voltage range:
   ± 30V
   Power consumption: 135mW at
- ± 15V

   High sensitivity 200V/mV

#### PIN CONFIGURATION



#### **APPLICATIONS**

- Zero crossing detector
- Precision squarer
- Positive/negative peak detector
- Low voltage adjustable reference supply
- Switching power amplifier

#### **EQUIVALENT SCHEMATIC**



# Voltage Comparator

# LM111/211/311

#### **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Cerdip      | -55°C to +125°C   | LM111FE    |
| 8-Pin Cerdip      | -25°C to +85°C    | LM211FE    |
| 8-Pin Plastic DIP | -25°C to +85°C    | LM211N     |
| 8-Pin Plastic SO  | 0 to +70°C        | LM311D     |
| 8-Pin Cerdip      | 0 to +70°C        | LM311FE    |
| 8-Pin Plastic DIP | 0 to +70°C        | LM311N     |
| 8-Pin Plastic SO  | -25°C to +85°C    | LM211D     |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL             | PARAMETER                                                                                               | RATING                                | UNIT           |
|--------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|
| ٧s                 | Total supply voltage                                                                                    | 36                                    | ٧              |
|                    | Output to negative supply voltage:<br>LM111/LM211<br>LM311                                              | 50<br>40                              | V<br>V         |
|                    | Ground to negative supply voltage                                                                       | 30                                    | ٧              |
|                    | Differential input voltage                                                                              | ± 30                                  | ٧              |
| V <sub>IN</sub>    | Input voltage <sup>1</sup>                                                                              | ± 15                                  | ٧              |
| P <sub>D</sub> MAX | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 810<br>1190<br>780                    | mW<br>mW<br>mW |
| ı                  | Output short-circuit duration                                                                           | 10                                    | sec            |
| T <sub>A</sub>     | Operating ambient temperature range<br>LM111<br>LM211<br>LM311                                          | -55 to +125<br>-25 to +85<br>0 to +70 | ာ့<br>ပဲ       |
| T <sub>STG</sub>   | Storage temperature range                                                                               | -65 to +150                           | °C             |
| T <sub>SOLD</sub>  | Lead soldering temperature (10sec max)                                                                  | 300                                   | °C             |

#### NOTE:

<sup>1.</sup> Derate above 25°C, at the following rates:

F package at 6.4mW/°C N package at 9.5mW/°C

D package at 6.2m/W°C

# Voltage Comparator

# LM111/211/311

#### DC ELECTRICAL CHARACTERISTICS 1, 2, 3

|                                      |                                                         |                                                                |         | LM111/LM211 |            |       | UNIT       |            |                 |  |
|--------------------------------------|---------------------------------------------------------|----------------------------------------------------------------|---------|-------------|------------|-------|------------|------------|-----------------|--|
| SYMBOL                               | PARAMETER                                               | TEST CONDITIONS                                                | Min Typ |             | Max        | Min   | Тур        | Max        | UNII            |  |
| Vos                                  | Input offset voltage <sup>3</sup>                       | $T_A = 25$ °C, $R_S \le 50$ k $\Omega$                         |         | 0.7         | 3.0        |       | 2.0        | 7.5        | mV              |  |
| los                                  | Input offset current <sup>3</sup>                       | T <sub>A</sub> = 25°C                                          |         | 4.0         | 10         |       | 6.0        | 50         | nA              |  |
| I <sub>BIAS</sub>                    | Input bias current                                      | T <sub>A</sub> = 25°C                                          |         | 60          | 100        |       | 100        | 250        | nA              |  |
| A <sub>V</sub>                       | Voltage gain                                            | T <sub>A</sub> = 25°C                                          |         | 200         |            |       | 200        |            | V/mV            |  |
|                                      | Response time <sup>4</sup><br>Saturation voltage        | $T_A = 25$ °C<br>$V_{IN} \leqslant -5$ mV, $I_{OUT} = 50$ mA   |         | 200         |            |       | 200        |            | ns              |  |
| V <sub>SAT</sub>                     |                                                         | T <sub>A</sub> = 25°C                                          |         | 0.75        | 1.5        |       | 0.75       | 1.5        | ٧               |  |
| I <sub>BAL/STR</sub>                 | Strobe on current<br>Output leakage current             | $T_A = 25$ °C<br>$V_{IN} \ge 5$ mV, $V_{OUT} = 35$ V           |         | 3.0         |            |       | 3.0        |            | mA              |  |
| ILEAKAGE                             |                                                         | $T_A = 25$ °C, $I_{STROBE} = 3mA$                              |         | 0.2         | 10         |       | 0.2        | 50         | nA              |  |
| Vos                                  | Input offset voltage <sup>3</sup>                       | $R_S \leq 50 k\Omega$                                          |         |             | 4.0        |       |            | 10         | mV <sup>-</sup> |  |
| I <sub>OS</sub><br>I <sub>BIAS</sub> | Input offset current <sup>3</sup><br>Input bias current |                                                                |         |             | 20<br>150  |       |            | 70<br>300  | nA<br>nA        |  |
| V <sub>IN</sub>                      | Input voltage range<br>Saturation voltage               | $V = \pm 15V$ (Pin 7 may go to 5V)<br>$V=p0 \ge 4.5V$ , $V-=0$ | -14.5   | 13.8 -14.7  | 13.0       | -14.5 | 13.8 –14.7 | 13.0       | ٧               |  |
| V <sub>OL</sub>                      |                                                         | V <sub>IN</sub> ≤ -6mV, I <sub>SINK</sub> ≤ 8mA                |         | 0.23        | 0.4        |       | 0.23       | 0.4        | ٧               |  |
| Іон                                  | Output leakage current                                  | $V_{IN} \ge 5$ mV, $V_{OUT} = 35$ V                            |         | 0.1         | 0.5        |       |            |            | μΑ              |  |
| I <sub>CC</sub>                      | Positive supply current<br>Negative supply voltage      | T <sub>A</sub> = 25°C<br>T <sub>A</sub> = 25°C                 |         | 5.1<br>4.1  | 6.0<br>5.0 |       | 5.1<br>4.1 | 7.5<br>5.0 | mA<br>mA        |  |

#### NOTES:

- 1. This rating applies for ± 15V supplies. The positive input voltage limit is 30V above the negative supply. The negative input voltage limit is equal to the negative supply voltage or 30V below the positive supply, whichever is less.
- 2. These specifications apply for V<sub>S</sub> = ± 15V and 0°C < T<sub>A</sub> < 70°C unless otherwsie specified. With the LM211, however, all temperature specifications are limited to −25°C ≤ T<sub>A</sub> ≤ 85°C and for the LM111 is limited to −55°C < T<sub>A</sub> < 125°C. The offset voltage, offset current, and bias current specifications apply for any supply voltage from a single 5V supply up to ± 15V supplies.
- The offset voltages and offset currents given are the maximum values required to drive the output within a volt of either supply with 1mA load. Thus, these parameters define an error band and take into account the worst case effects of voltage gain and input impedance.
- 4. The response time specified is for a 100mV input step with 5mV overdrive.
- 5. Do not short the strobe pin to ground; it should be current driven at 3mA to 5mA.

#### TYPICAL APPLICATIONS



# Sianetics

# LM119/219/319 **Dual Voltage Comparator**

**Product Specification** 

#### Linear Products

#### DESCRIPTION

The LM119 series are precision highspeed dual comparators fabricated on a single monolithic chip. They are designed to operate over a wide range of supply voltages down to a single 5V logic supply and ground. Further, they have higher gain and lower input currents than devices like the µA710. The uncommitted collector of the output stage makes the LM119 compatible with RTL, DTL, and TTL as well as capable of driving lamps and relays at currents up to 25mA.

Although designed primarily for applications requiring operation from digital logic supplies, the LM119 series are fully specified for power supplies up to  $\pm$  15V. It features faster response than the LM111 at the expense of higher power dissipation. However, the high-speed, wide operating voltage range and low

package count make the LM119 much more versatile than older devices like the  $\mu$ A711.

The LM119 is specified from -55°C to +125°C, the LM219 is specified from -25°C to +85°C, and the LM319 is specified from 0°C to +70°C.

#### **FEATURES**

- Two independent comparators
- Operates from a single 5V supply
- Typically 80ns response time at ± 15V
- Minimum fanout of 3 (each side)
- Maximum input current of 1µA over temperature
- Inputs and outputs can be isolated from system ground
- High common-mode slew rate MIL-STD-883A, B, C available

#### PIN CONFIGURATION



#### **EQUIVALENT SCHEMATIC**



# LM119/219/319

#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Cerdip      | -55°C to +125°C   | LM119F     |
| 14-Pin Cerdip      | -25°C to +85°C    | LM219F     |
| 14-Pin Plastic SO  | 0 to +70°C        | LM319D     |
| 14-Pin Cerdip      | 0 to +70°C        | LM319F     |
| 14-Pin Plastic DIP | 0 to +70°C        | LM319N     |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                               | RATING                                | UNIT           |
|-------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|
| Vs                | Total supply voltage                                                                                    | 36                                    | V              |
|                   | Output to negative supply voltage                                                                       | 36                                    | ٧              |
|                   | Ground to negative supply voltage                                                                       | 25                                    | V              |
|                   | Ground to positive supply voltage                                                                       | 18                                    | V              |
| -                 | Differential input voltage                                                                              | ± 5                                   | V              |
| V <sub>IN</sub>   | Input voltage <sup>1</sup>                                                                              | ± 15                                  | V              |
|                   | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>2</sup> F package N package D package | 1190<br>1420<br>1040                  | mW<br>mW<br>mW |
|                   | Output short-circuit duration                                                                           | 10                                    | s              |
| T <sub>A</sub>    | Operating temperature range<br>LM119<br>LM219<br>LM319                                                  | -55 to +125<br>-25 to +85<br>0 to +70 | °C<br>°C       |
| T <sub>STG</sub>  | Storage temperature range                                                                               | -65 to +150                           | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                  | 300                                   | °C             |

#### NOTES:

<sup>1.</sup> For supply voltages less than  $\pm\,15\text{V}$ , the absolute maximum rating is equal to the supply voltage.

<sup>2.</sup> Derate above 25°C, at the following rates:

F package at 9.5mW/°C

N package at 11.4mW/°C D package at 8.3mW/°C

LM119/219/319

# DC ELECTRICAL CHARACTERISTICS V<sub>S</sub> = $\pm$ 15V, for LM119, $-55^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 125°C LM219, $-25^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 85°C LM319, $0^{\circ}$ C $\leq$ T<sub>A</sub> $\leq$ 70°C

unless otherwise specified.

|                 | PARAMETER                            |                                                                                                                                                                                                                                                                                                                                                                                                                            | LM119/219 |      |             |     |      |              |                |
|-----------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|-------------|-----|------|--------------|----------------|
| SYMBOL          |                                      | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                            | Min       | Тур  | Max         | Min | Тур  | Max          | UNIT           |
| V <sub>OS</sub> | Input offset voltage <sup>1, 2</sup> | $R_S \leqslant 5k\Omega$ , $T_A = 25^{\circ}C$<br>Over temp.                                                                                                                                                                                                                                                                                                                                                               |           | 0.7  | 4.0<br>7    |     | 2.0  | 8.0<br>10    | mV<br>mV       |
| los             | Input offset current <sup>1, 2</sup> | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                                                                                                                                                                                                                                                                                        |           | 30   | 75<br>100   |     | 80   | 200<br>300   | nA<br>nA       |
| 1 <sub>B</sub>  | Input bias current <sup>1</sup>      | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                                                                                                                                                                                                                                                                                        |           | 150  | 500<br>1000 |     | 250  | 1000<br>1200 | nA<br>nA       |
| A <sub>V</sub>  | Voltage gain                         | T <sub>A</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                                                      | 10        | 40   |             | 8   | 40   |              | V/mV           |
| V <sub>OL</sub> | Saturation voltage                   | $\begin{split} & V_{\text{IN}} \leqslant -5\text{mV}, \ I_{\text{OUT}} = 25\text{mA}, \ T_{\text{A}} = 25^{\circ}\text{C} \\ & V_{\text{IN}} \leqslant -10\text{mV}, \ I_{\text{OUT}} = 25\text{mA}, \\ & T_{\text{A}} = 25^{\circ}\text{C} \\ & V + \geqslant 4.5\text{V}, \ V - = 0 \\ & V_{\text{IN}} \leqslant -6\text{mV}, \ I_{\text{OUT}} = 3.2\text{mA} \\ & T_{\text{A}} \geqslant 0^{\circ}\text{C} \end{split}$ |           | 0.75 | 0.4         |     | 0.75 | 1.5          | v<br>v         |
|                 |                                      | $T_A \le 0$ °C<br>$V_{IN} \le -10$ mV, $I_{OUT} = 3.2$ mA                                                                                                                                                                                                                                                                                                                                                                  |           |      | 0.6         |     | 0.3  | 0.4          | V              |
| Гон             | Output leakage current               | $V-=0V,\ V_{IN}\geqslant 5mV \ V_{OUT}=35V,\ T_A=25^{\circ}C \ Over\ temp. \ V-=0V,\ V_{IN}\geqslant 10mV \ V_{OUT}=35V,\ T_A=25^{\circ}C$                                                                                                                                                                                                                                                                                 |           | 0.2  | 2<br>10     |     | 0.2  | 10           | μΑ<br>μΑ<br>μΑ |
| V <sub>IN</sub> | Input voltage range                  | $V_S = \pm 15V$<br>V+ = 5V, V- = 0V                                                                                                                                                                                                                                                                                                                                                                                        | 1         | ± 13 | 3           | 1   | ± 13 | 3            | <b>V V</b>     |
| V <sub>ID</sub> | Differential input voltage           |                                                                                                                                                                                                                                                                                                                                                                                                                            |           |      | ± 5         |     |      | ± 5          | ٧              |
| 1+              | Positive supply current              | V+ = 5V, V- = 0V, T <sub>A</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                                    |           | 4.3  |             |     | 4.3  |              | mA             |
| l+              | Positive supply current              | V <sub>S</sub> = ± 15V, T <sub>A</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                              |           | 8.0  | 11.5        |     | 8.0  | 12.5         | mA             |
| I               | Negative supply current              | V <sub>S</sub> = ± 15V, T <sub>A</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                              |           | 3.0  | 4.5         |     | 3.0  | 5.0          | · mA           |

#### NOTES:

#### **AC ELECTRICAL CHARACTERISTICS**

| CVMBOI           | DADAMETED                  | TEST CONDITIONS                                                              |     | LIMITS |      | UNIT |
|------------------|----------------------------|------------------------------------------------------------------------------|-----|--------|------|------|
| SYMBOL PARAMETER | TEST CONDITIONS            | Min                                                                          | Тур | Max    | UNII |      |
| t <sub>R</sub>   | Response time <sup>1</sup> | $V_S = \pm 15V$ , $T_A = 25^{\circ}C$<br>$R_L = 500\Omega$ (see test figure) |     | 80     |      | ns   |

<sup>1.</sup>  $V_{OS}$ ,  $I_{OS}$  and  $I_{B}$  specifications apply for a supply voltage range of  $V_{S} = \pm 15V$  down to a single 5V supply.

<sup>2.</sup> The offset voltages and offset currents given are the maximum values required to drive the output to within 1V of either supply with a 1mA load. Thus these parameters define an error band and take into account the worst case effects of voltage gain and input impedance.

<sup>1.</sup> The response time specified is for a 100mV step with 5mV overdrive.

# LM119/219/319

#### **TEST CIRCUIT**



### TYPICAL PERFORMANCE CHARACTERISTICS



# LM119/219/319

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



# LM119/219/319

#### TYPICAL APPLICATIONS



# **Signetics**

#### **Linear Products**

#### DESCRIPTION

The LM139 series consists of four independent precision voltage comparators. with an offset voltage specification as low as 2.0mV max for each comparator, which were designed specifically to operate from a single power supply over a wide range of voltages. Operation from split power supplies is also possible and the low power supply current drain is independent of the magnitude of the power supply voltage. These comparators also have a unique characteristic in that the input common-mode voltage range includes ground, even though they are operated from a single power supply voltage.

The LM139 series was designed to directly interface with TTL and CMOS. When operated from both plus and minus power supplies, the LM139 series will directly interface with MOS logic where their low power drain is a distinct advantage over standard comparators.

# LM139A/239A/339A/ LM139/239/339/ LM2901/MC3302 Quad Voltage Comparator

**Product Specification** 

#### **FEATURES**

- Wide single supply voltage range 2.0V<sub>DC</sub> to 36V<sub>DC</sub> or dual supplies ± 1.0V<sub>DC</sub> to ± 18V<sub>DC</sub>
- Very low supply current drain (0.8mA) independent of supply voltage (1.0mW/comparator at 5.0Vnc)
- Low input biasing current 25nA
- Low input offset current ± 5nA and offset voltage
- Input common-mode voltage range includes ground
- Differential input voltage range equal to the power supply voltage
- Low output 250mV at 4mA saturation voltage
- Output voltage compatible with TTL, DTL, ECL, MOS and CMOS logic systems

#### **APPLICATIONS**

- A/D converters
- Wide range VCO
- MOS clock generator
- High voltage logic gate
- Multivibrators

#### PIN CONFIGURATION



#### **EQUIVALENT CIRCUIT**



# LM139A/239A/339A/LM139/239/339/ LM2901/MC3302

#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Cerdip      | 0 to +125°C       | LM139AF    |
| 14-Pin Cerdip      | 0 to +125°C       | LM139F     |
| 14-Pin Plastic DIP | -25°C to +85°C    | LM239AN    |
| 14-Pin Plastic DIP | -25°C to +85°C    | LM239N     |
| 14-Pin Cerdip      | -25°C to +85°C    | LM239F     |
| 14-Pin Plastic SO  | -25°C to +85°C    | LM239D     |
| 14-Pin Cerdip      | -40°C to +85°C    | LM2901F    |
| 14-Pin Plastic DIP | -40°C to +85°C    | LM2901N    |
| 14-Pin Plastic SO  | -40°C to +85°C    | LM2901D    |
| 14-Pin Plastic DIP | 0 to +70°C        | LM339AN    |
| 14-Pin Plastic SO  | 0 to +70°C        | LM339D     |
| 14-Pin Plastic DIP | 0 to +70°C        | LM339N     |
| 14-Pin Cerdip      | 0 to +70°C        | LM339AF    |
| 14-Pin Cerdip      | 0 to +70°C        | LM339F     |
| 14-Pin Plastic SO  | -40°C to +85°C    | MC3302D    |
| 14-Pin Cerdip      | -40°C to +85°C    | MC3302F    |
| 14-Pin Plastic DIP | -40°C to +85°C    | MC3302N    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                                | RATING                                              | UNIT            |
|-------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------|
| V <sub>CC</sub>   | V <sub>CC</sub> supply voltage                                                                           | 36 or ± 18                                          | $V_{DC}$        |
| V <sub>DIFF</sub> | Differential input voltage                                                                               | 36                                                  | V <sub>DC</sub> |
| V <sub>IN</sub>   | Input voltage                                                                                            | -0.3 to +36                                         | V <sub>DC</sub> |
| P <sub>D</sub>    | Maximum power dissipation,  T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1190<br>1420<br>1040                                | mW<br>mW<br>mW  |
|                   | Output short-circuit to ground <sup>2</sup>                                                              | Continuous                                          |                 |
| I <sub>IN</sub>   | Input current (V <sub>IN</sub> < -0.3V <sub>DC</sub> ) <sup>3</sup>                                      | 50                                                  | mA              |
| T <sub>A</sub>    | Operating temperature range<br>LM139A<br>LM239A<br>LM339A<br>LM2901/MC3302                               | -55 to +125<br>-25 to +85<br>0 to +70<br>-40 to +85 | ဂံဂံဂံဂံ        |
| T <sub>STG</sub>  | Storage temperature range                                                                                | -65 to +150                                         | °C              |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                   | 300                                                 | ů               |

#### NOTE:

- 1. Derate above 25°C, at the following rates:
  - F Package at 9.5mW/°C
  - N Package at 11.4mW/°C
  - D Package at 8.3mW/°C
- Short circuits from the output to V+ can cause excessive heating and eventual destruction. The maximum
  output current is aproximately 20mA independent of the magnitude of V+.
- 3. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the comparators to go to the V+ voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will reestablish when the input voltage, which was negative, again returns to a value greater than -0.3Vpc.

# LM139A/239A/339A/LM139/239/339/ LM2901/MC3302

DC AND AC ELECTRICAL CHARACTERISTICS V + =  $5V_{DC}$ , LM139A/LM139:  $-55^{\circ}C \le T_{A} \le 125^{\circ}C$ , unless otherwise specified.

LM239:  $-25^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  85°C, unless otherwise specified. LM339:  $0^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  70°C, unless otherwise specified.

V+ = 5V<sub>DC</sub>, LM339A: 0°C  $\leq$  T<sub>A</sub>  $\leq$  70°C, unless otherwise specified. LM239A: -25°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, unless otherwise specified. LM2901/LM3302: -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, unless otherwise specified.

|                   |                                              |                                                                                                                                                                                                        | İ   | LM139 | A                | LN     | 1239A/3 | 39A              |          |
|-------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------------|--------|---------|------------------|----------|
| SYMBOL            | PARAMETER                                    | TEST CONDITIONS                                                                                                                                                                                        | Min | Тур   | Max              | Min    | Тур     | Max              | UNIT     |
| Vos               | Input offset voltage <sup>2</sup>            | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                                                                    |     | ± 1.0 | ± 2.0<br>± 4.0   |        | ± 1.0   | ± 2.0<br>± 4.0   | mV<br>mV |
| V <sub>CM</sub>   | Input common-mode voltage range <sup>3</sup> | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                                                                    | 0   |       | V+-1.5<br>V+-2.0 | 0<br>0 |         | V+-1.5<br>V+-2.0 | ٧        |
| V <sub>IDR</sub>  | Differential input voltage <sup>1</sup>      | Keep all $V_{IN}s \ge 0V_{DC}$ (or V− if need)                                                                                                                                                         |     |       | V+               |        |         | V+               | ٧        |
| I <sub>BIAS</sub> | Input bias current <sup>4</sup>              | $I_{IN(+)}$ or $I_{IN(-)}$ with output in linear range $T_A = 25^{\circ}\text{C}$ Over temp.                                                                                                           |     | 25    | 100<br>300       |        | 25      | 250<br>400       | nA<br>nA |
| Ios               | Input offset current                         | $I_{IN(+)} - I_{IN(-)}$<br>$T_A = 25^{\circ}C$<br>Over temp.                                                                                                                                           |     | ± 3.0 | ± 25<br>± 100    |        | ± 5.0   | ± 50<br>± 150    | nA<br>nA |
| loL               | Output sink current                          | $V_{\text{IN(-)}} \geqslant 1V_{\text{DC}}, \ V_{\text{IN}}(+) = 0, \ V_{\text{O}} \leqslant 1.5V_{\text{DC}}, \ T_{\text{A}} = 25^{\circ}\text{C} \ V_{\text{O}} = 800\text{mV}, \ \text{over temp.}$ | 6.0 | 16    | -                | 6.0    | 16      |                  | mA       |
| Іон               | Output leakage current                       | $V_{IN(+)} \geqslant 1V_{DC}, \ V_{IN(-)} = 0$ $V_{O} = 5V_{DC},$ $T_{A} = 25^{\circ}C$ $V_{O} = 30V_{DC},$ over temp.                                                                                 |     | 0.1   | 1.0              |        | 0.1     | 1.0              | nA<br>μA |
| Icc               | Supply current                               | $V+=28V, R_L=\infty$<br>on comparators,<br>$T_A=25^{\circ}C$<br>V+=30V                                                                                                                                 |     | 0.8   | 2.0              |        | 0.8     | 2.0              | mA       |
| A <sub>V</sub>    | Voltage gain                                 | $R_L \geqslant 15k\Omega$ ,<br>V+ = 15V <sub>DC</sub>                                                                                                                                                  | 50  | 200   |                  | 50     | 200     |                  | V/mV     |
| V <sub>OL</sub>   | Saturation voltage                           | $V_{\text{IN}(-)} \geqslant 1V_{\text{DC}}$ . $V_{\text{IN}(+)} = 0$ ,<br>$I_{\text{SINK}} \leqslant 4 \text{mA}$<br>$T_{\text{A}} = 25 ^{\circ}\text{C}$<br>Over temp.                                |     | 250   | 400<br>700       |        | 250     | 400<br>700       | mV<br>mV |
| t <sub>LSR</sub>  | Large-signal response time                   | $V_{IN}$ = TTL logic swing,<br>$V_{REF}$ = 1.4 $V_{DC}$ , $V_{RL}$ = 5 $V_{DC}$ ,<br>$R_L$ = 5.1 $k\Omega$ , $T_A$ = 25 $^{\circ}$ C                                                                   |     | 300   |                  |        | 300     |                  | ns       |
| t <sub>R</sub>    | Response time <sup>5</sup>                   | $V_{RL} = 5V_{DC}, R_L = 5.1k\Omega,$<br>$T_A = 25^{\circ}C$                                                                                                                                           |     | 1.3   |                  |        | 1.3     |                  | μs       |

See notes at the end of the Electrical Characteristics.

# LM139A/239A/339A/LM139/239/339/ LM2901/MC3302

DC AND AC ELECTRICAL CHARACTERISTICS V + =  $5V_{DC}$ , LM139A/LM139:  $-55^{\circ}C \le T_{A} \le 125^{\circ}C$ , unless otherwise specified.

LM239:  $-25^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  85°C, unless otherwise specified. LM339:  $0^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  70°C unless otherwise specified.

V+ = 5V<sub>DC</sub>, LM339A: 0°C  $\leq$  T<sub>A</sub>  $\leq$  70°C, unless otherwise specified LM239A: -25°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, unless otherwise specified. LM2901/LM3302: -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, unless otherwise specified.

|                   | DADAMETED                                    |                                                                                                                                                            |     | LM139 | •                | LM239/339 |       |                  | LIMIT    |
|-------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------------|-----------|-------|------------------|----------|
| SYMBOL            | PARAMETER                                    | TEST CONDITIONS                                                                                                                                            | Min | Тур   | Max              | Min       | Тур   | Max              | UNIT     |
| Vos               | Input offset voltage <sup>2</sup>            | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                        |     | ± 2.0 | ± 5.0<br>± 9.0   |           | ± 2.0 | ± 5.0<br>± 9.0   | mV<br>mV |
| V <sub>CM</sub>   | Input common-mode voltage range <sup>3</sup> | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                        | 0   |       | V+-1.5<br>V+-2.0 | 0<br>0    |       | V+-1.5<br>V+-2.0 | ٧        |
| V <sub>IDR</sub>  | Differential input voltage <sup>1</sup>      | Keep all $V_{IN}s \ge 0V_{DC}$ (or V- if need)                                                                                                             |     |       | V+               |           |       | V+               | ٧        |
| I <sub>BIAS</sub> | Input bias current <sup>4</sup>              | $I_{IN(+)}$ or $I_{IN(-)}$ with output in linear range $T_A = 25^{\circ}\text{C}$ Over temp.                                                               |     | 25    | 100<br>300       |           | 25    | 250<br>400       | nA<br>nA |
| los               | Input offset current                         | $I_{IN(+)} - I_{IN(-)}$<br>$T_A = 25^{\circ}C$<br>Over temp.                                                                                               |     | ± 3.0 | ± 25<br>± 100    |           | ± 5.0 | ± 50<br>± 150    | nA<br>nA |
| lor               | Output sink current                          | $V_{IN(-)} \geqslant 1V_{DC}, \ V_{IN}(+) = 0,$<br>$V_{O} \leqslant 1.5V_{DC},$<br>$T_{A} = 25^{\circ}C$<br>$V_{O} = 800 \text{mV},$<br>over temp.         | 6.0 | 16    |                  | 6.0       | 16    |                  | mA       |
| Юн                | Output leakage current                       | $V_{IN(+)} \geqslant 1V_{DC}, \ V_{IN(-)} = 0$ $V_{O} = 5V_{DC},$ $T_{A} = 25^{\circ}C$ $V_{O} = 30V_{DC},$ over temp.                                     |     | 0.1   | 1.0              |           | 0.1   | 1.0              | nA<br>μA |
| Icc               | Supply current                               | $V+ = 28V, R_L = \infty$ on comparators, $T_A = 25^{\circ}C$ $V+ = 30V$                                                                                    |     | 0.8   | 2.0              |           | 0.8   | 2.0              | mA       |
| A <sub>V</sub>    | Voltage gain                                 | $R_L \geqslant 15k\Omega$ ,<br>V+ = $15V_{DC}$                                                                                                             | 50  | 200   |                  | 50        | 200   |                  | V/mV     |
| V <sub>OL</sub>   | Saturation voltage                           | $V_{\text{IN}(-)} \geqslant 1V_{\text{DC}}, \ V_{\text{IN}(+)} = 0,$ $I_{\text{SINK}} \leqslant 4\text{mA}$ $T_{\text{A}} = 25^{\circ}\text{C}$ Over temp. |     | 250   | 400<br>700       |           | 250   | 400<br>700       | mV<br>mV |
| t <sub>LSR</sub>  | Large-signal response time                   | $V_{IN}$ = TTL logic swing,<br>$V_{REF}$ = 1.4 $V_{DC}$ , $V_{RL}$ = 5 $V_{DC}$ ,<br>$R_L$ = 5.1 $k\Omega$ , $T_A$ = 25°C                                  |     | 300   |                  |           | 300   |                  | ns       |
| t <sub>R</sub>    | Response time <sup>5</sup>                   | $V_{RL} = 5V_{DC}, R_L = 5.1k\Omega,$<br>$T_A = 25^{\circ}C$                                                                                               |     | 1.3   |                  |           | 1.3   |                  | μs       |

See notes on following page.

# LM139A/239A/339A/LM139/239/339/ LM2901/MC3302

DC AND AC ELECTRICAL CHARACTERISTICS V+ = 5V<sub>DC</sub>, LM139A/LM139: -55°C ≤ T<sub>A</sub> ≤ 125°C, unless otherwise specified.

LM239:  $-25^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  85°C, unless otherwise specified. LM339:  $0^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  70°C unless otherwise specified.

V + = 5V<sub>DC</sub>, LM339A:  $0^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  70°C, unless otherwise specified LM239A:  $-25^{\circ}\text{C} \le T_{\text{A}} \le 85^{\circ}\text{C}$ , unless otherwise specified. LM2901/LM3302:  $-40^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  85°C, unless otherwise specified.

|                   |                                              |                                                                                                                                                            |     | LM290        | 1                |     | MC330 | 2                |          |
|-------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|------------------|-----|-------|------------------|----------|
| SYMBOL            | PARAMETER                                    | TEST CONDITIONS                                                                                                                                            | Min | Тур          | Max              | Min | Тур   | Max              | UNIT     |
| V <sub>OS</sub>   | Input offset voltage <sup>2</sup>            | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                        |     | ± 2.0<br>± 9 | ± 7.0<br>± 15    |     | ± 3.0 | ± 20<br>± 40     | mV<br>mV |
| V <sub>CM</sub>   | Input common-mode voltage range <sup>3</sup> | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                        | 0   |              | V+-1.5<br>V+-2.0 | 0   |       | V+-1.5<br>V+-2.0 | ٧        |
| V <sub>IDR</sub>  | Differential input voltage <sup>1</sup>      | Keep all $V_{IN}^s \ge 0V_{DC}$ (or V- if need)                                                                                                            |     |              | V+               |     |       | V+               | ٧        |
| I <sub>BIAS</sub> | Input bias current <sup>4</sup>              | $I_{\text{IN(+)}}$ or $I_{\text{IN(-)}}$ with output in linear range $T_{\text{A}} = 25^{\circ}\text{C}$ Over temp.                                        |     | 25<br>200    | 250<br>500       |     | 25    | 500<br>1000      | nA<br>nA |
| los               | Input offset current                         | $I_{IN(+)} - I_{IN(-)}$<br>$T_A = 25$ °C<br>Over temp.                                                                                                     |     | ±5<br>±50    | ± 50<br>± 200    |     | ± 5   | ± 100<br>± 300   | nA<br>nA |
| l <sub>OL</sub>   | Output sink current                          | $V_{IN(-)} \geqslant 1V_{DC}, \ V_{IN}(+) = 0,$<br>$V_{O} \leqslant 1.5V_{DC},$<br>$T_{A} = 25^{\circ}C$<br>$V_{O} = 800 \text{mV},$<br>over temp.         | 6.0 | 16           |                  | 2.0 | 6     |                  | mA<br>mA |
| Гон               | Output leakage current                       | $V_{IN(+)} \ge 1V_{DC}, \ V_{IN(-)} = 0$ $V_{O} = 5V_{DC},$ $T_{A} = 25^{\circ}C$ $V_{O} = 30V_{DC},$ over temp.                                           |     | 0.1          | 1.0              |     | 0.1   | 1.0              | nA<br>μA |
| Icc               | Supply current                               | $V+=28V, \ R_L=\infty$ on comparators, $T_A=25^{\circ}C$ $V+=30V$                                                                                          |     | 0.8<br>1.0   | 2.0<br>2.5       |     | .8    | 1.8              | mA       |
| A <sub>V</sub>    | Voltage gain                                 | $R_L \geqslant 15k\Omega$ ,<br>V+ = 15V <sub>DC</sub>                                                                                                      | 25  | 100          |                  | 2   | 100   |                  | V/mV     |
| V <sub>OL</sub>   | Saturation voltage                           | $V_{\text{IN}(-)} \geqslant 1V_{\text{DC}}, \ V_{\text{IN}(+)} = 0,$ $I_{\text{SINK}} \leqslant 4\text{mA}$ $T_{\text{A}} = 25^{\circ}\text{C}$ Over temp. |     | 400          | 400<br>700       |     | 150   | 400<br>700       | mV<br>mV |
| t <sub>LSR</sub>  | Large-signal response time                   | $V_{IN}$ = TTL logic swing,<br>$V_{REF}$ = 1.4 $V_{DC}$ , $V_{RL}$ = 5 $V_{DC}$ ,<br>$R_L$ = 5.1 $k\Omega$ , $T_A$ = 25°C                                  |     | 300          |                  |     | 300   |                  | ns       |
| t <sub>R</sub>    | Response time <sup>5</sup>                   | $V_{RL} = 5V_{DC}, R_L = 5.1k\Omega,$<br>$T_A = 25^{\circ}C$                                                                                               |     | 1.3          |                  |     | 1.3   |                  | μs       |

#### NOTES:

5-252

NOTES:

1. Positive excursions of input voltage may exceed the power supply level by 17V. As long as the other voltage remains within the common-mode range, the comparator will provide a proper output state. The low input voltage state must not be less than −0.3V<sub>DC</sub> (or 0.3V<sub>DC</sub> below the magnitude of the negative power supply, if used).

2. At output switch point, V<sub>C</sub> ≅ 1.4V<sub>DC</sub>, R<sub>S</sub> = 0Ω with V+ from 5V<sub>DC</sub> to 30V<sub>DC</sub>; and over the full input common-mode range (0V<sub>DC</sub> to V+ − 1.5V<sub>DC</sub>). Inputs of unused comparators should be

grounded.
3. The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V+ - 1.5V, but either or both inputs current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the

<sup>5.</sup> The response time specified is for a 100mV input step with a 5mV overdrive. For larger overdrive signals, 300ns can be obtained (see typical performance characteristics section).

# LM139A/239A/339A/LM139/239/339/ LM2901/MC3302

#### TYPICAL APPLICATIONS



# LM139A/239A/339A/LM139/239/339/ LM2901/MC3302

#### TYPICAL PERFORMANCE CHARACTERISTICS



# **Signetics**

# Linear Products

#### DESCRIPTION

The LM193 series consists of two independent precision voltage comparators with an offset voltage specification as low as 2.0mV max. for two comparators which were designed specifically to operate from a single power supply over a wide range of voltages. Operation from split power supplies is also possible and the low power supply current drain is independent of the magnitude of the power supply voltage. These comparators also have a unique characteristic in that the input common-mode voltage range includes ground, even though operated from a single power supply voltage.

The LM193 series was designed to directly interface with TTL and CMOS. When operated from both plus and minus power supplies, the LM193 series will directly interface with MOS logic where their low power drain is a distinct advantage over standard comparators.

# LM193/A/293/A/393/A/ 2903

# Low Power Dual Voltage Comparator

Product Specification

#### **FEATURES**

- Wide single supply voltage range 2.0V<sub>DC</sub> to 36V<sub>DC</sub> or dual supplies ± 1.0V<sub>DC</sub>, to ± 18V<sub>DC</sub>
- Very low supply current drain (0.8mA) independent of supply voltage (2.0mW/comparator at 5.0Vnc)
- Low input biasing current 25nA
- Low input offset current ±5nA and offset voltage ±2mV
- Input common-mode voltage range includes ground
- Differential input voltage range equal to the power supply voltage
- Low output 250mV at 4mA saturation voltage
- Output voltage compatible with TTL, DTL, ECL, MOS and CMOS logic systems

#### **APPLICATIONS**

- A/D converters
- Wide range VCO
- MOS clock generator
- High voltage logic gate
- Multivibrators

#### PIN CONFIGURATION



#### **EQUIVALENT CIRCUIT**



# LM193/A/293/A/393/A/2903

#### ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Cerdip      | -55°C to +125°C   | LM193AF    |
| 8-Pin Cerdip      | -55°C to +125°C   | LM193FE    |
| 8-Pin Cerdip      | -25°C to +85°C    | LM293AFE   |
| 8-Pin Cerdip      | -25°C to +85°C    | LM293FE    |
| 8-Pin Plastic DIP | -25°C to +85°C    | LM293N     |
| 8-Pin Plastic SO  | -25°C to +85°C    | LM293D     |
| 8-Pin Plastic DIP | -25°C to +85°C    | LM293AN    |
| 8-Pin Cerdip      | 0 to +70°C        | LM393AFE   |
| 8-Pin Cerdip      | 0 to +70°C        | LM393FE    |
| 8-Pin Plastic SO  | 0 to +70°C        | LM393D     |
| 8-Pin Plastic DIP | 0 to +70°C        | LM393N     |
| 8-Pin Plastic DIP | 0 to +70°C        | LM393AN    |
| 8-Pin Plastic DIP | -40°C to +85°C    | LM2903N    |
| 8-Pin Plastic DIP | -40°C to +85°C    | LM2903D    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                                           | RATING                                              | UNIT            |
|-------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------|
| V <sub>CC</sub>   | Supply voltage                                                                                                      | 36 or ± 18                                          | $V_{DC}$        |
|                   | Differential input voltage                                                                                          | 36                                                  | V <sub>DC</sub> |
| V <sub>IN</sub>   | Input voltage                                                                                                       | -0.3 to +36                                         | V <sub>DC</sub> |
| P <sub>D</sub>    | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>F package<br>N package<br>D package | 780<br>1160<br>780                                  | mW<br>mW<br>mW  |
|                   | Output short-circuit to ground <sup>2</sup>                                                                         | Continuous                                          |                 |
| I <sub>IN</sub>   | Input current $(V_{IN} < -0.3V_{DC})^3$                                                                             | 50                                                  | mA              |
| T <sub>A</sub>    | Operating temperature range<br>LM193/193A<br>LM293/293A<br>LM393/393A<br>LM2903                                     | -55 to +125<br>-25 to +85<br>0 to +70<br>-40 to +85 | ဂံဂံဂံ          |
| T <sub>STG</sub>  | Storage temperature range                                                                                           | -65 to +150                                         | °C              |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                              | 300                                                 | °C              |

#### NOTES:

- 1. Derate above 25°C, at the following rates:
  - F package at 6.2mW/°C
  - N package at 9.3mW/°C
  - D package at 6.2mW/°C
- Short circuits from the output to V+ can cause excessive heating and eventual destruction. The maximum output current is approximately 20mA independent of the magnitude of V+.
- 3. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral INP parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the comparators to go to the V+ voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will re-establish when the input voltage, which was negative, again returns to a value greater than -0.3Vpc.

July 8, 1988 5-256

# LM193/A/293/A/393/A/2903

DC AND AC ELECTRICAL CHARACTERISTICS V+ = 5V<sub>DC</sub>, LM193/193A: -55°C ≤ T<sub>A</sub> ≤ +125°C, unless otherwise

, LM193/193A:  $-55^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  + 125 $^{\circ}$ C, unless otherwise specified.

LM293/293A:  $-25^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq +85^{\circ}\text{C}$ , unless otherwise specified.

LM393/393A: 0°C  $\leq$  T<sub>A</sub>  $\leq$  +70°C, unless otherwise specified. LM2903: -40°C  $\leq$  T<sub>A</sub>  $\leq$  +85°C, unless otherwise specified.

|                  |                                                        |                                                                                                                                                                     |        | LM193    | A                | LM293A/393A |       |                  | LM2903 |              |                  |          |
|------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------|------------------|-------------|-------|------------------|--------|--------------|------------------|----------|
| SYMBOL           | PARAMETER                                              | TEST CONDITIONS                                                                                                                                                     | Min    | Тур      | Max              | Min         | Тур   | Max              | Min    | Тур          | Max              | UNIT     |
| Vos              | Input offset<br>voltage <sup>2</sup>                   | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                                 |        | ± 1.0    | ± 2.0<br>± 4.0   |             | ± 1.0 | ± 2.0<br>± 4.0   |        | ± 2.0<br>± 9 | ± 7.0<br>± 15    | mV<br>mV |
| V <sub>CM</sub>  | Input common-<br>mode voltage<br>range <sup>3, 6</sup> | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                                 | 0<br>0 |          | V+-1.5<br>V+-2.0 | 0<br>0      |       | V+-1.5<br>V+-2.0 | 0      |              | V+-1.5<br>V+-2.0 |          |
| V <sub>IDR</sub> | Differential input voltage <sup>1</sup>                | Keep all V <sub>IN</sub> s ≥ 0V <sub>DC</sub><br>(or V- if need)                                                                                                    |        |          | V+               |             |       | V+               |        |              | V+               | ٧        |
| IBIAS            | Input bias current <sup>4</sup>                        | $I_{\text{IN(+)}}$ or $I_{\text{IN(-)}}$ with output in linear range $T_{\text{A}} = 25^{\circ}\text{C}$ Over temp.                                                 |        | 25       | 100<br>300       |             | 25    | 250<br>400       |        | 25<br>200    | 250<br>500       | nA<br>nA |
| los              | Input offset current                                   | $I_{IN(+)} - I_{IN(-)}$<br>$T_A = 25^{\circ}C$<br>Over temp.                                                                                                        |        | ± 3.0    | ± 25<br>± 100    |             | ± 5.0 | ± 50<br>± 150    |        | ± 5<br>± 50  | ± 50<br>± 200    | nA<br>nA |
| loL              | Output sink current                                    | $V_{IN(-)} \ge 1V_{DC}, V_{IN(+)} = 0,$<br>$V_0 \le 1.5V_{DC}$<br>$T_A = 25^{\circ}C$                                                                               | 6.0    | 16       |                  | 6.0         | 16    |                  | 6.0    | 16           |                  | mA       |
| Іон              | Output leakage<br>current                              | $V_{IN(+)} \ge 1V_{DC}, V_{IN(-)} = 0$ $V_0 = 30V_{DC}$ Over temp. $V_0 = 5V_{DC}, T_A = 25^{\circ}C$                                                               |        | 0.1      | 1.0              |             | 0.1   | 1.0              |        | 0.1          | 1.0              | nΑ<br>μΑ |
| Icc              | Supply current                                         | $R_L = \infty$ on both<br>comparators.<br>$T_A = 25^{\circ}C$<br>V+ = 30V, over temp.                                                                               |        | 0.8<br>1 | 1<br>2.5         |             | 0.8   | 1<br>2.5         |        | 0.8<br>1     | 1<br>2.5         | mA<br>mA |
| Av               | Voltage gain                                           | $R_L \geqslant 15k\Omega$ , V+ = 15V <sub>DC</sub> ,<br>$T_A = 25$ °C                                                                                               | 50     | 200      |                  | 50          | 200   |                  | 25     | 100          |                  | V/<br>mV |
| V <sub>OL</sub>  | Saturation voltage                                     | $\begin{split} V_{IN(-)} &\geqslant 1 V_{DC}, \ V_{IN(+)} = 0, \\ I_{SINK} &\leqslant 4 mA \\ T_A &= 25^{\circ}C \\ Over \ temp. \end{split}$                       |        | 250      | 400<br>700       |             | 250   | 400<br>700       |        | 400          | 400<br>700       | mV<br>mV |
| t <sub>LSR</sub> | Large-signal response time                             | $\begin{split} V_{IN} = & \text{TTL logic swing,} \\ & V_{REF} = 1.4 V_{DC} \\ V_{RL} = & 5 V_{DC}, \ R_L = 5.1 k\Omega, \\ & T_A = 25^{\circ}\text{C} \end{split}$ |        | 300      |                  |             | 300   |                  |        | 300          |                  | ns       |
| t <sub>R</sub>   | Response time <sup>5</sup>                             | $V_{RL} = 5V_{DC}, R_L = 5.1k\Omega$<br>$T_A = 25$ °C                                                                                                               |        | 1.3      |                  |             | 1.3   |                  |        | 1.3          |                  | μs       |

Signetics Linear Products Product Specification

### Low Power Dual Voltage Comparator

# LM193/A/293/A/393/A/2903

#### DC ELECTRICAL CHARACTERISTICS (Continued)

V+ = 5V<sub>DC</sub>, LM193/193A:  $-55^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  +125 $^{\circ}$ C, unless otherwise specified. LM293/293A:  $-25^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ , unless otherwise specified. LM393/393A:  $0^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  +70 $^{\circ}$ C, unless otherwise specified. LM2903:  $-40^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  +85°C, unless otherwise specified.

|                   |                                                 |                                                                                                                                                                                                                              |     | LM193 |                  |     | 93    |                  |          |
|-------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------------|-----|-------|------------------|----------|
| SYMBOL            | PARAMETER                                       | TEST CONDITIONS                                                                                                                                                                                                              | Min | Тур   | Max              | Min | Тур   | Max              | UNIT     |
| V <sub>OS</sub>   | Input offset voltage <sup>2</sup>               | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                                                                                          |     | ± 2.0 | ± 5.0<br>± 9.0   |     | ± 2.0 | ± 5.0<br>± 9.0   | mV<br>mV |
| V <sub>CM</sub>   | Input common-mode voltage range <sup>3, 6</sup> | T <sub>A</sub> = 25°C<br>Over temp.                                                                                                                                                                                          | 0   |       | V±-1.5<br>V±-2.0 | 0   |       | V+-1.5<br>V+-2.0 | V<br>V   |
| V <sub>IDR</sub>  | Differential input voltage <sup>1</sup>         | Keep all V <sub>IN</sub> s ≥ 0V <sub>DC</sub><br>(or V-if need)                                                                                                                                                              |     |       | V+               |     |       | V+               | ٧        |
| I <sub>BIAS</sub> | Input bias current <sup>4</sup>                 | $I_{IN(+)}$ or $I_{IN(-)}$ with output in linear range $T_A = 25^{\circ}C$ Over temp.                                                                                                                                        |     | 25    | 100<br>300       |     | 25    | 250<br>400       | nA<br>nA |
| los               | Input offset current                            | $I_{IN(+)} - I_{IN(-)}$<br>$T_A = 25^{\circ}C$<br>Over temp.                                                                                                                                                                 |     | ± 3.0 | ± 25<br>± 100    |     | ± 5.0 | ± 50<br>± 150    | nA<br>nA |
| l <sub>OL</sub>   | Output sink current                             | $V_{IN(-)} \ge 1V_{DC}, \ V_{IN(+)} = 0,$<br>$V_0 \le 1.5V_{DC}$<br>$T_A = 25^{\circ}C$                                                                                                                                      | 6.0 | 16    |                  | 6.0 | 16    |                  | mA       |
| Іон               | Output leakage current                          | $V_{IN(+)} \geqslant 1V_{DC}, \ V_{IN(-)} = 0,$ $V_0 = 5V_{DC}$ $T_A = 25^{\circ}C$ $V_0 = 30VDC \text{ over temp.}$                                                                                                         |     | 0.1   | 1.0              |     | 0.1   | 1.0              | nΑ<br>μΑ |
| Icc               | Supply current                                  | $R_L = \infty$ on both comparators<br>$T_A = 25^{\circ}C$<br>V+ = 30V, over temp.                                                                                                                                            |     | 0.8   | 1<br>2.5         |     | 0.8   | 1<br>2.5         | mA<br>mA |
| A <sub>V</sub>    | Voltage gain                                    | $R_L \geqslant 15k\Omega$ , V+ = $15V_{DC}$                                                                                                                                                                                  | 50  | 200   |                  | 50  | 200   |                  | V/mV     |
| V <sub>OL</sub>   | Saturation voltage                              | $V_{\text{IN}(-)} \geqslant 1V_{\text{DC}}, \ V_{\text{IN}(+)} = 0,$ $I_{\text{SINK}} \leqslant 4\text{mA}$ $T_{\text{A}} = 25^{\circ}\text{C}$ Over temp.                                                                   |     | 250   | 400<br>700       |     | 250   | 400<br>700       | mV<br>mV |
| t <sub>LSR</sub>  | Large signal response time                      | $\begin{aligned} &V_{\text{IN}} = \text{TTL logic swing,} \\ &V_{\text{REF}} = 1.4V_{\text{DC}}, \ V_{\text{RL}} = 5V_{\text{DC}} \\ &R_{\text{L}} = 5.1\text{k}\Omega, \\ &T_{\text{A}} = 25^{\circ}\text{C} \end{aligned}$ |     | 300   |                  |     | 300   |                  | ns       |
| t <sub>R</sub>    | Response time <sup>5</sup>                      | $V_{RL} = 5V_{DC},$ $R_{L} = 5.1k\Omega$ $T_{A} = 25^{\circ}C$                                                                                                                                                               |     | 1.3   |                  |     | 1.3   |                  | μs       |

#### NOTES:

5-258 July 8, 1988

<sup>1.</sup> Positive excursions of input voltage may exceed the power supply level by 17V. As long as the other voltage remains within the common-mode range, the comparator will provide a proper output state. The low input voltage state must not be less than -0.3V<sub>DC</sub> (V<sub>DC</sub> below the magnitude of the negative power supply, if

<sup>2.</sup> At output switch point,  $V_O \cong 1.4V_{DC}$ ,  $R_S = 0\Omega$  with V+ from  $5V_{DC}$  to  $30V_{DC}$  and over the full input common-mode range  $(0V_{DC}$  to  $V+-1.5V_{DC})$ .

<sup>3.</sup> The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common-mode voltage range is V+ -1.5V, but either or both inputs can go to  $30V_{DC}$  without damage.

<sup>4.</sup> The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the reference or input lines.

<sup>5.</sup> The response time specified is for a 100mV input step with a 5mV overdrive.

<sup>6.</sup> For input signals that exceed V<sub>CC</sub>, only the overdriven comparator is affected. With a 5V supply, V<sub>IN</sub> should be limited to 25V maximum, and a limiting resistor should be used on all inputs that might exceed the positive supply.

# LM193/A/293/A/393/A/2903

#### TYPICAL APPLICATIONS



# LM193/A/293/A/393/A/2903

#### TYPICAL PERFORMANCE CHARACTERISTICS



# **Signetics**

# NE/SA/SE5105/A Precision High-Speed Comparator With Latch

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE/SA/SE5105/A is a precision high-speed comparator ideally suited for applications requiring ultra-precision and speed. A typical application may be in a 12-bit successive approximation A/D converter. Input offset voltage is factory trimmed to typically 100 µV (0.04 LSB for a 12-bit, 10V system); the 36ns response time (measured at 1.2mV overdrive), low input offset current, and high gain remain essentially constant over the entire operating temperature range. Thus, the same degree of precision and speed can be maintained over the specified temperature range. A latch function incorporated with the comparator allows added flexibility to the system designer. A TTL high input at the latch enable pin forces the output of the comparator to stay at its existing logical state irrespective of subsequent signal transitions at the input.

#### **FEATURES**

- Precision input stage: Input offset voltage 100μV Input offset current 3nA
- Fast response time:
   5mV overdrive 32ns
   1.2mV overdrive 36ns
- High voltage gain 26,000V/V
- Low power dissipation 100mW
- TTL output capable of driving 10 TTL gates
- Latch function with TTL compatible input

#### PIN CONFIGURATION



#### **APPLICATIONS**

- High-speed, high-resolution successive approximation A/D converters
- Precision zero-crossing detectors
- Precision latching window comparators
- Fast latching ECL-to-TTL line translators
- Precision signal regenerators

#### **BLOCK DIAGRAM**



# NE/SA/SE5105/A

#### **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic DIP | 0 to +70°C        | NE5105AN   |
| 8-Pin Plastic DIP | 0 to +70°C        | NE5105N    |
| 8-Pin Plastic DIP | -40°C to +85°C    | SA5105AN   |
| 8-Pin Plastic DIP | -40°C to +85°C    | SA5105N    |
| 8-Pin Plastic SO  | 0 to +70°C        | NE5105AD   |
| 8-Pin Plastic SO  | 0 to +70°C        | NE5105D    |
| 8-Pin Plastic SO  | -40°C to +85°C    | SA5105AD   |
| 8-Pin Plastic SO  | -40°C to +85°C    | SA5105D    |
| 8-Pin Plastic DIP | -55°C to +125°C   | SE5105AN   |
| 8-Pin Plastic DIP | -55°C to +125°C   | SE5105N    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                             | PARAMETER                                                                                                  | RATING                                | UNIT           |
|------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|
| V <sub>CC</sub><br>V <sub>EE</sub> | Power supply<br>Power supply                                                                               | +6<br>-18                             | V<br>V         |
| P <sub>D</sub> MAX                 | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> FE package N package D package   | 885<br>1160<br>780                    | mW<br>mW<br>mW |
|                                    | Differential input voltage                                                                                 | ± 5                                   | ٧              |
|                                    | LATCH ENABLE input voltage                                                                                 | V <sub>CC</sub> to V <sub>EE</sub>    | ٧              |
| T <sub>STG</sub>                   | Storage temperature range                                                                                  | -65 to +150                           | °C             |
| T <sub>A</sub>                     | Operating temperature range<br>SE5105 (FE package)<br>SA5105 (N and D package)<br>NE5105 (N and D package) | -55 to +125<br>-40 to +85<br>0 to +70 | ိုင<br>လ       |
| Isc                                | Output short-circuit duration<br>To ground<br>To V <sub>CC</sub>                                           | Indefinite<br>1                       | Minute         |

#### NOTE:

<sup>1.</sup> Derate above 25°C, at the following rates:

FE package at 6.75mW/°C.

N package at 9.3mW/°C. D package at 6.2mW/°C.

# NE/SA/SE5105/A



#### TIMING DIAGRAMS



# NE/SA/SE5105/A

DC ELECTRICAL CHARACTERISTICS  $V_{CC} = +5V$ ,  $V_{EE} = -5V$ ,  $T_A = 25^{\circ}C$ ;  $V_{+\,IN} = V_{-\,IN} = 0V$  and Latch Enable grounded, unless otherwise noted.

|                                    |                                           |                                                                                                                |            | 5105A      |            |            | 5105       |            |          |
|------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------|------------|------------|------------|------------|------------|------------|----------|
| SYMBOL                             | PARAMETER                                 | TEST CONDITIONS                                                                                                | Min        | Тур        | Max        | Min        | Тур        | Max        | UNIT     |
| Vos                                | Input offset voltage                      | $R_S = 25\Omega$ , $V_{CM} = 0V$<br>$R_S = 25\Omega$ , $V_{CM} = \pm 3V$                                       |            | 100<br>140 | 250<br>400 |            |            | 600<br>750 | μ٧       |
| los                                | Input offset current                      | V <sub>LATCH</sub> = V <sub>CC</sub>                                                                           |            | . 3        | 20         |            |            | 40         | nA       |
| l <sub>B</sub>                     | Input bias current                        | V <sub>LATCH</sub> = V <sub>CC</sub>                                                                           |            | 400        | 1200       |            |            | 1400       | nA       |
| Avo                                | Voltage gain <sup>1</sup>                 |                                                                                                                | 18         | 26         |            | 18         | 26         |            | V/mV     |
| CMVR                               | Input voltage range                       |                                                                                                                | ± 3        | ± 3.3      |            | ± 3        | ± 3.3      |            | ٧        |
| CMRR                               | Common mode rejection ratio               | V <sub>CM</sub> = ± 3V                                                                                         | 86         | 99         |            | 84         |            |            | dB       |
| PSRR                               | Power supply rejection ratio              | $V_{CC}/V_{EE} = \pm 4.5V$ to $\pm 5.5V$<br>$V_{CC} = +5V$ and<br>$V_{EE} = -4.5V$ to $-15V$                   | 78<br>86   | 94<br>104  |            | 78<br>84   |            |            | dB<br>dB |
| V <sub>OH</sub>                    | Output high voltage                       | $V_{IN} \ge 10 \text{mV}, \ I_{OH} = 0 \mu \text{A}$<br>$V_{IN} \ge 10 \text{mV}, \ I_{OH} = 400 \mu \text{A}$ | 2.4<br>2.4 | 2.8<br>2.6 |            | 2.4<br>2.4 | 2.8<br>2.6 |            | V<br>V   |
| V <sub>OL</sub>                    | Output low voltage                        | $V_{IN} \le 10$ mV, $I_{OL} = 0\mu$ A<br>$V_{IN} \le 10$ mV, $I_{OL} = 16$ mA                                  |            | 0.2<br>0.3 | 0.4<br>0.4 |            | 0.2<br>0.3 | 0.4<br>0.4 | > >      |
| Icc                                | Positive supply current                   | $V_{O} \le 0.4V, I_{O} = 0\mu A$                                                                               |            | 11         | 14         |            |            | 16         | mA       |
| I <sub>EE</sub>                    | Negative supply current                   | $V_0 \le 0.4V, I_0 = 0\mu A$                                                                                   |            | 9          | 12         |            |            | 14         | mA       |
| P <sub>D</sub>                     | Power dissipation                         |                                                                                                                |            | 100        | 130        |            |            | 150        | mW       |
| V <sub>LH</sub>                    | Logic 1 at latch input                    |                                                                                                                | 2          |            |            | 2          |            |            | ٧        |
| V <sub>LL</sub>                    | Logic 0 at latch input                    |                                                                                                                |            |            | 0.8        |            |            | 0.8        | ٧        |
| I <sub>LH</sub><br>I <sub>LL</sub> | Latch input current<br>Logic 1<br>Logic 0 | V <sub>LATCH</sub> = 3V<br>V <sub>LATCH</sub> = 0.8V                                                           |            | 4          | 20<br>5    |            | 4          | 20<br>5    | μA<br>μA |
| R <sub>IN</sub>                    | Differential input resistance             |                                                                                                                |            | 1000       |            |            | 1000       |            | МΩ       |

#### NOTE:

<sup>1.</sup> Guaranteed by design.

NE/SA/SE5105/A

DC ELECTRICAL CHARACTERISTICS  $V_{CC}$  = +5V,  $V_{EE}$  = -5V; -55°C  $\leq$  T<sub>A</sub>  $\leq$  +125°C for SE5105A/5105; -40°C  $\leq$  T<sub>A</sub>  $\leq$  +85°C for SA5105A/5105; and, 0°C  $\leq$  T<sub>A</sub>  $\leq$  +70°C for NE5105A/5105.  $V_{+IN}$  = 0V and Latch Enable grounded, unless otherwise noted.

|                                    | DADAMETED                                 |                                                                                                            |            | 5105A        |             |            | 5105         |             |          |
|------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------|------------|--------------|-------------|------------|--------------|-------------|----------|
| SYMBOL                             | PARAMETER                                 | TEST CONDITIONS                                                                                            | Min        | Тур          | Max         | Min        | Тур          | Max         | UNIT     |
| V <sub>OS</sub>                    | Input offset voltage                      | $R_S = 25\Omega$ , $V_{CM} = 0V$<br>$R_S = 25\Omega$ , $V_{CM} = \pm 3V$                                   |            | 0.25<br>0.3  | 0.6<br>0.75 |            |              | 1<br>1.2    | mV       |
| TC Vos                             | Input offset voltage drift                | $V_{CM} = 0V$                                                                                              |            | 1.5          | 7.5         |            |              | 10          | μV/°C    |
| los                                | Input offset current                      | V <sub>LATCH</sub> = V <sub>CC</sub>                                                                       |            | 4            | 25          |            |              | 60          | nA       |
| IB                                 | Input bias current                        | V <sub>LATCH</sub> = V <sub>CC</sub>                                                                       |            | 0.5          | 1.5         |            |              | 1.8         | μΑ       |
| A <sub>VO</sub>                    | Voltage gain <sup>1</sup>                 |                                                                                                            | 16         | 23           |             | 16         | 23           |             | V/mV     |
| CMVR                               | Input voltage range                       |                                                                                                            | ± 3        | ± 3.2        |             | ± 3        | ± 3.2        |             | ٧        |
| CMRR                               | Common mode rejection ratio               | $V_{CM} = \pm 3V$                                                                                          | 83         | 93           |             | 80         |              |             | dB       |
| PSRR                               | Power supply rejection ratio              | $V_{CC}/V_{EE} = \pm 4.5V$ to $\pm 5.5V$<br>$V_{CC} = +5V$ and<br>$V_{EE} = -4.5V$ to $-15V$               | 75<br>75   | 94           |             | 72<br>72   |              |             | dB<br>dB |
| V <sub>OH</sub>                    | Output high voltage                       | $V_{IN} \ge 10 \text{mV}, I_{OH} = 0 \mu \text{A}$<br>$V_{IN} \ge 10 \text{mV}, I_{OH} = 320 \mu \text{A}$ | 2.4<br>2.4 | 94           |             | 2.4<br>2.4 |              |             | V<br>V   |
| V <sub>OL</sub>                    | Output low voltage <sup>2</sup>           | $V_{IN} \le 10$ mV, $I_{OL} = 9.6$ mA<br>$V_{IN} \le 10$ mV, $I_{OL} = 12.8$ mA                            |            | 0.28<br>0.35 | 0.4<br>0.45 |            | 0.28<br>0.35 | 0.4<br>0.45 | V        |
| Icc                                | Positive supply current                   | $V_{O} < 0.4V, I_{O} = 0\mu A$                                                                             |            | 15           | 19          |            |              | 22          | mA       |
| IEE                                | Negative supply current                   | $V_0 \le 0.4V, I_0 = 0 \mu A$                                                                              |            | 12           | 17          |            |              | 20          | mA       |
| P <sub>D</sub>                     | Power dissipation                         |                                                                                                            |            | 135          | 180         |            |              | 210         | mW       |
| V <sub>LH</sub>                    | Logic 1 at latch input                    |                                                                                                            | 2          |              |             | 2          |              |             | V        |
| V <sub>LL</sub>                    | Logic 0 at latch input                    |                                                                                                            |            |              | 0.8         |            |              | 0.8         | ٧        |
| I <sub>LH</sub><br>I <sub>LL</sub> | Latch input current<br>Logic 1<br>Logic 0 | V <sub>LATCH</sub> = 3V<br>V <sub>LATCH</sub> = 0.8V                                                       |            | 6<br>1       | 20<br>10    |            | 6<br>1       | 20<br>10    | μΑ<br>μΑ |
| R <sub>IN</sub>                    | Differential input resistance             |                                                                                                            |            | 1000         |             |            | 1000         |             | МΩ       |

#### NOTES:

# AC ELECTRICAL CHARACTERISTICS $V_{CC} = +5V$ ; $V_{EE} = -5V$ ; $T_A = 25^{\circ}C$ and Latch Enable grounded, unless otherwise noted.

| SYMBOL            | DADA44575D                                             | TEST COMPLETIONS                                | 5   |          |      |          |
|-------------------|--------------------------------------------------------|-------------------------------------------------|-----|----------|------|----------|
|                   | PARAMETER                                              | TEST CONDITIONS                                 | Min | Тур      | Max  | UNIT     |
| t <sub>PD+</sub>  | Input to output high propagation delay <sup>1, 2</sup> | $V_{OD} = 1.2 \text{mV}$ $V_{OD} = 5 \text{mV}$ |     | 36<br>32 | 50   | ns<br>ns |
| t <sub>PD</sub> _ | Input to output low propagation delay <sup>1, 2</sup>  | $V_{OD} = 1.2 \text{mV}$ $V_{OD} = 5 \text{mV}$ |     | 34<br>32 | - 50 | ns<br>ns |
| t <sub>LPD</sub>  | Latch disable time <sup>1, 2</sup>                     |                                                 |     | 25       | 38   | ns       |

#### NOTES:

Guaranteed by design.

<sup>2.</sup>  $V_{OL} = 0.45 V$  max at  $T_A \leqslant -40^{\circ} C$  and  $I_{OL} = 12.8 mA.$ 

<sup>1.</sup> Guaranteed by design.

<sup>2.</sup> Times are for 100mV step inputs. See Timing Diagrams, Figures 3 and 4.

### NE/SA/SE5105/A

#### AC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = +5V; V<sub>FF</sub> = -5V; -55°C ≤ T<sub>A</sub> ≤ +125°C for SE5105A/5105;

 $V_{CC}$  = +5V;  $V_{EE}$  = -5V; -55°C ≤  $T_A$  ≤ +125°C for SE5105A/5105; -40°C ≤  $T_A$  ≤ +85°C for SA5105/5105A, and, 0°C ≤  $T_A$  ≤ +70°C for NE5105A/5105 Latch Enable grounded, unless otherwise noted.

| CVMDOI            | ·                                                      | TTOT CONDITION                                     | 5   |          |     |          |
|-------------------|--------------------------------------------------------|----------------------------------------------------|-----|----------|-----|----------|
| SYMBOL            | PARAMETER                                              | TEST CONDITION                                     | Min | Тур      | Max | UNIT     |
| t <sub>PD+</sub>  | Input to output high propagation delay <sup>1, 2</sup> | V <sub>OD</sub> = 1.2mV<br>V <sub>OD</sub> = 5mV   |     | 50<br>45 |     | ns<br>ns |
| t <sub>PD</sub> _ | Input to output low propagation delay <sup>1, 2</sup>  | $V_{OD} = 1.2 \text{mV}$<br>$V_{OD} = 5 \text{mV}$ |     | 43<br>40 |     | ns<br>ns |
| t <sub>LPD</sub>  | Latch disable time <sup>1, 2</sup>                     |                                                    |     | 34       |     | ns       |

#### NOTES:

- 1. Guaranteed by design.
- 2. Times are for 100mV step inputs. See Timing Diagrams, Figures 3 and 4.

#### SYMBOLS AND DEFINITIONS

# Common-Mode Rejection Ratio (CMRR)

The ratio of the change in common-mode voltage to the corresponding change in Vos. CMRR is expressed in dB, CMRR = 20 log  $(\Delta CMV/\Delta V_{OS})$ .

#### Differential Input Resistance (RIN)

Resistance looking into either input terminal with the other referred to a specified voltage.

#### Input Bias Current (IBIAS)

The current into either input terminal with both inputs referred to a specified voltage.

#### Input Offset Current (IOS)

The difference between the two input bias currents with both inputs referred to a specified voltage

#### Input Offset Voltage (Vos)

The minimum potential difference required between the input terminals to force the output to a specified voltage.

#### Input Offset Voltage Drift (TCVos)

The ratio of the change in  $V_{OS}$  to the change in temperature as that temperature deviates from a  $+25^{\circ}C$  ambient.

# Input to Output Propagation Delay $(t_{PD+}$ and $t_{PD-})$

The propagation delay measured from the time the input signal crosses  $V_{OS}$  to the 50% transition point of the output signal. Delay is measured with a specified input step size  $(V_{ID})$  and overdrive  $(V_{OD})$ .

#### Input Voltage Range (CMVR)

The range of common-mode voltage at the input for which operation within specifications is guaranteed.

#### Latch Disable Propagation Delay (t<sub>LPD</sub>)

The propagation delay measured between the 50% transition points of the LATCH ENABLE signal falling edge and the output signal transition point.

#### Latch Hold Time (tH)

The minimum time after the positive transition of the LATCH ENABLE signal that the input signal must remain unchanged in order to be acquired and held at the output. Hold time is measured from the 50% transition point of the LATCH ENABLE signal to the point where comparator input signal crosses Vos.

#### Latch Pulse Width (tw)

The minimum time that the LATCH ENABLE signal must be low in order to acquire and subsequently hold the input signal change. Pulse width is measured between the 50% transition points of the falling and rising edges of the latch pulse.

#### Latch Setup Time (t<sub>S</sub>)

The minimum time before the positive transition of the LATCH ENABLE signal that an input signal change must be present in order to be acquired and held at the output. Setup time is measured from the point the input signal crosses V<sub>OS</sub> to the 50% transition point of the LATCH ENABLE signal.

#### Output High Current (IOH)

The current that the comparator output can source at a specified output voltage and input overdrive.

#### Output High Voltage (VOH)

The high output voltage with a specified source current and input overdrive.

#### Output Low Voltage (VOL)

The low output voltage with a specified sink current and input overdrive.

#### Output Sink Current (IOL)

The current that the comparator output can sink at a specified output voltage and input overdrive.

#### Overdrive (V<sub>OD</sub>)

The applied input differential voltage in excess of input offset voltage (VOS).

#### Power Supply Rejection Ratio (PSRR)

The ratio of the change in input offset voltage to the specified change in power supply voltage.

#### Voltage Gain (A<sub>V</sub>)

The ratio of the change in output voltage (over a specified range) to the change in differential input voltage.

# APPLYING THE NE/SA/SE5105/A

#### PC Board Layout

As with any high-speed circuit, layout of the PC board becomes critical for optimum performance. The supplies should be bypassed with good high frequency capacitors mounted as close to the IC as possible. A combination of high frequency ceramic and tantalum capacitors provide adequate suppression of transients on the supply lines. Since the comparator is an uncompensated amplifier with high gain, even a small amount of feedback from the output to the input can cause oscillation. A poor layout of the PC board not only increases the uncertainty region (due to oscillation) of the comparator, but also introduces hysteresis. Use of ground planes is essential since ground planes not only minimize inductance, but also reduce stray feedback capacitances by referring them to ground. Separate analog and digital ground planes should be used; the inputs are referred to the analog ground while the supplies and output are referred to the digital ground (Pin 1). Furthermore, the analog and digital ground planes should only meet at one point. Comparator output and input pins should be isolated from each other along with the traces from the respective pins. Stray capacitance from the IC pins to ground can be minimized by keeping the lead lengths and traces as short as possible.

# NE/SA/SE5105/A

#### TYPICAL PERFORMANCE CHARACTERISTICS



# NE/SA/SE5105/A

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



# **Signetics**

# AN1161 12-Bit A/D Converter Using the NE5105 Comparator

Application Note

#### Linear Products

Author: Prasanna M. Shah

#### INTRODUCTION

Comparators play an important role in an analog to digital conversion system. The accuracy and speed of the comparator determine the overall performance of an A/D system. Ultraprecision comparators require low input offset voltage, low input offset current, and high gain for high accuracy. In a successive approximation type A/D system, the propagation delay through the comparator should be kept to a minimum value for fast conversion time.

A typical n-bit successive approximation type A/D system is shown in Figure 1. In a V volts full scale A/D system, the LSB is  $V/2^{n-1}$  where n is the number of resolution bits. If a  $\frac{1}{2}$  LSB accuracy is desired, then the comparator should be able to resolve a  $V/2^{n+1}V$  signal. If the comparator is to resolve a  $V/2^{n+1}V$  signal, then the internal offset of

the comparator should be much smaller than  $\frac{1}{2}$  LSB. The Successive Approximation Register (SAR) takes at least n + 1 clock cycles to resolve the input signal into n bits. If  $t_S$  is the settling time of the DAC,  $t_{PD}$  is the propagation delay through the comparator and  $t_{SD}$  is the delay through the SAR, then the time taken for each comparison  $t_1$  is given by Equation 1.

$$t_1 = t_S + t_{PD} + t_{SD}$$
 (1)

Thus, for a complete n-bit conversion, the total time  $t_N$  is (n+1) times  $t_1$  which is given by Equation 2.

$$t_N = (n + 1) \cdot (t_S + t_{PD} + t_S)$$
 (2)

In order to decrease the conversion time, it is essential to have a fast settling DAC with low  $t_{\rm S}$ , a fast SAR with low  $t_{\rm SD}$ , and minimum propagation delay,  $t_{\rm PD}$ , through the comparator. For comparators, it is also essential that

the input offset voltage, input offset current, voltage gain, and propagation delay remain constant over the entire operating temperature range in order to maintain the speed and accuracy of the A/D system.

The block diagram of the NE5105 comparator is shown in Figure 2. It is composed of five major building blocks: the input stage, an intermediate stage with latch, an output stage with TTL buffer, a temperature-independent voltage reference, and a stable bias circuit. Typical gain of the input stage is 20, intermediate stage gain is 30, and the final stage gain is 45. This yields a total gain of 27,000 for the comparator. Also, the NE/SE5105 has typical input offset voltage of 100 µV, input offset current of 3nA, input bias current of 270nA. and a propagation delay of 36ns. The 36ns response time is measured at 1.2mV overdrive: low offset current and high gain remain essentially constant over the operating temperature range. Thus, the same degree of speed and precision can be maintained over the specified temperature range.

Figure 3 shows the simplified schematic of the input stage. The input transistors Q1 - Q2 have a constant collector current of 100 µA which yields typical input bias current of 270nA without the need for super Beta transistors or complex circuitry for bias current cancellation. A further advantage is that the input offset current remains constant over the entire differential input voltage range. Because of this, the error due to input offset current remains constant over the entire differential input voltage range. The level shifting diodes D1 and D2 preserve the input common mode voltage range (CMVR) from the input transistors Q1 and Q2 to the bases of Q3 and Q4. The load resistors R1 and R2 are trimmed to achieve input offset voltage of 100μV.

Figure 4 shows the simplified schematic of the intermediate stage with latch. Transistors Q7 and Q8 form the difference amplifier which receives its inputs from the outputs of the input stage shown in Figure 3. The latch circuit is incorporated within the intermediate stage. A TTL high input at the latch enable pin (LE) forces the output of the comparator to stay at its existing logical state irrespective of subsequent signal transitions at the input of the device. This prevents the comparator from oscillating or changing states due to





# 12-Bit A/D Converter Using the NE5105 Comparator

AN1161

noise glitch at the inputs during the latched state.

Figure 5 shows a simplified schematic of the final gain stage with TTL buffer. This stage provides additional gain while differential to single-ended conversion takes place at the output of the buffer. The 3.5V reference sets up the output high voltage  $V_{OH}$  while the 2.4V reference sets up the output low voltage  $V_{OL}$ .

The simplified schematic of the voltage reference of NE5105 is shown in Figure 6. This is a simple bandgap reference circuit. Voltages with near-zero temperature coefficients are generated at the emitters of Q20 and Q21 by cancelling the negative temperature coefficient of transistor VBEs with positive temperature coefficient voltages across the resistors

December 1988

R10 and R11. The fixed voltages  $V_{REF1}$  and  $V_{REF2}$  determine the TTL high and low levels at the output. A stable  $V_{REF1}$  keeps the  $V_{OH}$  stable over the temperature range and provides a good performance for narrow pulses at the input. A stable  $V_{REF2}$  yields an optimum base drive for the output transistor Q19 which maintains its high current sink capability over the operating temperature range.

#### TYPICAL APPLICATION

The NE5105 is well suited for high-accuracy, high-speed analog-to-digital conversion systems because of its low input offset current, low offset voltage, high gain, and low propagation delay. Figure 7 shows a typical application of NE5105 in a 12-bit fast successive

approximation A/D system. The 12-bit DAC is a fast settling DAC800-I with current output; a 2504 type SAR is used for logic control. Schottky diodes D1 and D2 are used to limit the maximum differential input voltage at the comparator inputs. To cancel the effect of the input bias current, resistors R4 and R5 are necessary. The value of R4 should be equal to RA of the DAC and R5 equal to RB + RC. The switch connects R4 to ground in unipolar mode and in bipolar mode the total resistance is R4 + R5 — which is approximately equal to RA + RB + RC.

To use the system in unipolar mode, the bipolar offset resistor RBO on DAC800-I should be connected to ground. When the bipolar offset resistor RBO is connected to IOUT on DAC800-I, the DAC will operate in a bipolar mode. This will allow the A/D to be used in a ±5V range or ±10V range depending on input voltage span selected. To adjust the full-scale for this 12-bit A/D system, set the input voltage on 10V span to 9.9964V which corresponds to full-scale minus 1/2 LSB and set up the CLOCK and START signals for continuous conversion. Adjust resistor R2 until all the bits are turned on and only the LSB flickers. To adjust the zero-scale, set 1.22mV at the input, which corresponds to ½ LSB, and adjust R1 until all the bits are turned off and only the LSB flickers. A similar approach can be taken for calibrating either in a bipolar mode or for the 20V span. This completes the calibration procedure for the A/D system.

The total conversion time can be calculated using Equation 2 with the settling time of DAC, propagation delay of the comparator, and the clock timing. If the settling time,  $t_S$ , for the DAC is 300ns, the propagation delay,  $t_{PD}$ , through the comparator is 36ns and the SAR delay,  $t_{SD}$  is 15ns, then from Equation 2 the total conversion time is 4.56 $\mu$ s. By using a faster settling DAC and an SAR with lower  $t_{SD}$ , together with a faster clock, the conversion time can be improved significantly.

Good board layout practice is essential for the design of a high-speed and high-accuracy A/D conversion system. A two-sided printed circuit board with good ground plane on both sides is recommended. Keeping the digital and analog ground planes separate will eliminate any clock feedthrough or digital noise in the analog section. However, it should be noted that both ground planes should meet at one - and only one - point on the board. Proper layout of the clock signal trace to the SAR with matching termination impedance will minimize any reflections and thus improve the overall performance. Power supply decoupling is also of prime importance to achieve high accuracy. Again, it is highly recommended that the digital and analog





# 12-Bit A/D Converter Using the NE5105 Comparator

AN1161

power supplies have sufficient decoupling and noise filtering and be kept separate.

#### **ERROR BUDGET ANALYSIS**

This section analyzes the errors contributed by the comparator in a successive approximation type A/D converter design. In a 12-bit A/D converter with 10V absolute full scale voltage and 4mA absolute full scale current,





1LSB is 2.44mV or 1µA. The error contributed by the comparator arises from the input offset voltage, input offset current, and voltage gain. The maximum input offset voltage at room temperature for NE5105A is 250 µV. Since 2.44mV is 1LSB, 250µV is equal to 0.1LSB. The maximum input offset current at room temperature is 20nA and 1LSB is 1µA, so the error contributed by offset current is 0.02LSB. To understand how the gain of the comparator contributes to the error budget, consider the following case. The output of comparator changes from 0.4V to 2.4V. Therefore,  $\Delta V = 2V$  and the gain of comparator is 18000 (minimum at room temperature for NE5105A), the necessary input voltage to cause the output to change is  $2/18000 = 111 \mu V$ . If the input threshold is at the midpoint of the input range of 111 µV, then the excursion on each side of the threshold is  $111\mu V/2 = 55\mu V$ . This 55μV due to gain contributes to the error budget. Again, 1LSB is 2.44mV, so 55μV is 0.02LSB. The worst case error is the sum of error contributed by offset voltage, offset current, and voltage gain. But the RMS error has more meaning because of the statistical nature of the offset and gain parameters. Table 1 shows the error contribution of NE/SE5105A in a 12-bit 10V/4mA A/D converter system at room temperature.

It can be seen from Table 1 that the RMS error contributed by the comparator at room temperature is 0.10LSB. If the 12-bit D/A converter is ½ LSB accurate, then the complete system can be ½ LSB accurate at room temperature. Table 2 shows the error contribution of NE/SE5105A over the military temperature range.

The RMS error over the military temperature range is 0.25LSB, which is significantly higher than the RMS error at room temperature. If the 12-bit D/A converter is ½ LSB accurate, then the total accuracy of the 12-bit A/D system will be ½ LSB. It is very hard to find 12-bit D/A converters which maintain ¼ accuracy over the entire operating temperature range. A ½ LSB accurate 12-bit D/A converter along with the NE5105A will yield a total system accuracy of ¾ LSB for 1 12-bit A/D converter over the entire military temperature range.



Table 1. Error Budget Analysis for NE5105A  $(T_A = +25^{\circ}C; V+ = 5V; V- = -5V)$ 

| SYMBOL                      | PARAMETER                    | TYP    | MIN/MAX | UNIT |
|-----------------------------|------------------------------|--------|---------|------|
| Vos                         | Input offset voltage         | 100    | 250     | μV   |
| los                         | Input offset current         | 3      | 20      | nA   |
| AV                          | Voltage gain                 | 26,000 | 18,000  | V/V  |
| E <sub>vos</sub>            | Error due to V <sub>OS</sub> | 0.04   | 0.10    | LSB  |
| E <sub>IOS</sub>            | Error due to I <sub>OS</sub> | 0.003  | 0.02    | LSB  |
| E <sub>AV</sub>             | Error due to gain            | 0.016  | 0.02    | LSB  |
| ΣEI                         | Worst case error sum         | 0.06   | 0.14    | LSB  |
| E <sub>t</sub> <sup>2</sup> | RMS error sum                | 0.04   | 0.10    | LSB  |

# 19

# 12-Bit A/D Converter Using the NE5105 Comparator

AN1161

Table 2. Error Budget Analysis for SE5105A ( $-55^{\circ}$ C  $\leq$  T<sub>A</sub>; V+ = 5V; V- = -5V)

| SYMBOL                      | PARAMETER                    | TYP    | MIN/MAX | UNIT |
|-----------------------------|------------------------------|--------|---------|------|
| Vos                         | Input offset voltage         | 250    | 600     | μV   |
| los                         | Input offset current         | 4      | 25      | nA   |
| AV                          | Voltage gain                 | 23,000 | 16,000  | V/V  |
| E <sub>vos</sub>            | Error due to V <sub>OS</sub> | 0.10   | 0.25    | LSB  |
| E <sub>IOS</sub>            | Error due to I <sub>OS</sub> | 0.004  | 0.025   | LSB  |
| E <sub>AV</sub>             | Error due to gain            | 0.018  | 0.026   | LSB  |
| ΣEI                         | Worst case error sum         | 0.12   | 0.30    | LSB  |
| E <sub>t</sub> <sup>2</sup> | RMS error sum                | 0.10   | 0.25    | LSB  |

# NE/SE521 High-Speed Dual-Differential Comparator/Sense Amp

**Product Specification** 

### **Linear Products**

#### **FEATURES**

- 12ns maximum guaranteed propagation delay
- 20μA maximum input bias current
- TTL compatible strobes and outputs
- Large common-mode input voltage range
- Operates from standard supply voltages
- Military qualifications pending

#### **APPLICATIONS**

- MOS memory sense amp
- A-to-D conversion
- High-speed line receiver

#### PIN CONFIGURATION



## ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic DIP | 0 to +70°C        | NE521N     |
| 14-Pin SO Package  | 0 to +70°C        | NE521D     |
| 14-Pin Cerdip      | 0 to +70°C        | NE521F     |
| 14-Pin Cerdip      | -55°C to +125°C   | SE521F     |

#### **EQUIVALENT SCHEMATIC**



**NE/SE521** 

## LOGIC FUNCTIONS

| V <sub>ID</sub><br>A <sup>+</sup> , B <sup>-</sup>   | STROBE S | STROBE G | OUTPUT (Y) |
|------------------------------------------------------|----------|----------|------------|
| V <sub>ID</sub> ≤ -V <sub>OS</sub>                   | Н        | н        | L          |
| -V <sub>OS</sub> < V <sub>ID</sub> < V <sub>OS</sub> | н        | Н        | Undefined  |
| V <sub>ID</sub> ≥ V <sub>OS</sub>                    | Н        | н        | Н          |
| X                                                    | L        | X        | Н          |
| X                                                    | ×        | L        | Н          |

## BLOCK DIAGRAM



## **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                                 | RATING                 | UNIT           |
|-------------------|-----------------------------------------------------------------------------------------------------------|------------------------|----------------|
| V+<br>V-          | Supply voltage<br>Positive<br>Negative                                                                    | +7<br>-7               | V<br>V         |
| V <sub>IDR</sub>  | Differential input voltage                                                                                | ± 6                    | ٧              |
| V <sub>IN</sub>   | Input voltage<br>Common mode<br>Strobe/gate                                                               | ± 5<br>+ 5.25          | V<br>V         |
| P <sub>D</sub>    | Maximum power dissipation <sup>1</sup> T <sub>A</sub> = 25°C (still-air)  F package  N package  D package | 1190<br>1420<br>1040   | mW<br>mW<br>mW |
| T <sub>A</sub>    | Operating temperature range<br>NE521<br>SE521                                                             | 0 to 70<br>-55 to +125 | ဗင             |
| T <sub>STG</sub>  | Storage temperature range                                                                                 | -65 to +150            | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature (10 sec. max)                                                                  | + 300                  | °C             |

#### NOTE:

- 1. Derate above 25°C at the following rates:
  - F package at 9.5mW/°C.
  - N package at 11.4mW/°C.
  - D package at 8.3mW/°C.

**NE/SE521** 

# **DC ELECTRICAL CHARACTERISTICS** (SE521) V+=+5V, V-=-5V, $T_A=-55^{\circ}C$ to $+125^{\circ}C$ , unless otherwise specified.

|                                    | PARAMETER                                           | TEST CONDITIONS                                                                                                                                         | LIMITS      |             |              |          |
|------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|--------------|----------|
| SYMBOL                             |                                                     |                                                                                                                                                         | Min         | Тур         | Max          | UNIT     |
| V <sub>OS</sub>                    | Input offset voltage At 25°C Over temperature range | V+ = +4.5V, V- = -4.5V                                                                                                                                  |             | 6           | 7.5<br>15    | mV       |
| I <sub>BIAS</sub>                  | Input bias current At 25°C Over temperature range   | V+ = +5.5V, V- = -5.5V                                                                                                                                  |             | 7.5         | 20<br>40     | μΑ       |
| los                                | Input offset current At 25°C Over temperature range | V+ = +5.5V, V- = -5.5V                                                                                                                                  |             | 1.0         | 5<br>12      | μΑ       |
| V <sub>CM</sub>                    | Common-mode voltage range                           | V+ = +4.5V, V- = -4.5V                                                                                                                                  | ± 3         |             |              | V        |
| V <sub>IL</sub>                    | Low level input voltage At 25°C Over temperature    |                                                                                                                                                         |             |             | 0.8<br>0.7   | ٧        |
| V <sub>IH</sub>                    | High level input voltage                            |                                                                                                                                                         | 2.0         |             |              | V        |
| Iн                                 | Input current<br>High                               | $V+=+5.5V,\ V-=-5.5V$ $V_{IH}=2.7V$ 1G or 2G strobe Common strobe S                                                                                     |             |             | 50<br>100    | μΑ<br>μΑ |
| I <sub>IL</sub>                    | Input Current<br>Low                                | V <sub>IL</sub> = 0.5V<br>1G or 2G strobe<br>Common strobe S                                                                                            |             |             | -2.0<br>-4.0 | mA<br>mA |
| V <sub>OH</sub><br>V <sub>OL</sub> | Output voltage<br>High<br>Low                       | $V_{I(S)} = 2.0V$<br>$V + = +4.5V, V - = -4.5V, I_{LOAD} = -1mA$<br>$V + = +4.5V, V - = -4.5V, I_{LOAD} = 10mA$<br>$T_A = 25^{\circ}C, I_{LOAD} = 20mA$ | 2.5         | 3.4         | 0.5<br>0.5   | ٧        |
| V+<br>V-                           | Supply voltage<br>Positive<br>Negative              |                                                                                                                                                         | 4.5<br>-4.5 | 5.0<br>-5.0 | 5.5<br>-5.5  | v        |
| lcc+<br>lcc-                       | Supply current Positive Negative                    | V+ = 5.5V, V- = -5.5V, T <sub>A</sub> = 25°C                                                                                                            |             | 27<br>-15   | 35<br>-28    | mA       |
| Isc                                | Short-circuit output current                        |                                                                                                                                                         | -35         |             | -115         | mA       |

**NE/SE521** 

# **DC ELECTRICAL CHARACTERISTICS** (NE521) V+=+5V, V-=-5V, $T_A=0$ to 70°C, unless otherwise specified.

| 0.44501                            | PARAMETER                                           | TEST CONDITIONS                                                                                                 | LIMITS        |             |               |          |
|------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|---------------|-------------|---------------|----------|
| SYMBOL                             |                                                     |                                                                                                                 | Min           | Тур         | Max           | UNIT     |
| V <sub>OS</sub>                    | Input offset voltage At 25°C Over temperature range | V+ = +4.75V, V- = -4.75V                                                                                        |               | 6           | 7.5<br>10     | m∨       |
| IBIAS                              | Input bias current At 25°C Over temperature range   | V+ = +5.25V, V- = -5.25V                                                                                        |               | 7.5         | 20<br>40      | μΑ       |
| los                                | Input offset current At 25°C Over temperature range | V+ = +5.25V, V- = -5.25V                                                                                        |               | 1.0         | 5<br>12       | μΑ       |
| V <sub>CM</sub>                    | Common-mode voltage range                           | V+ = +4.75V, V- = -4.75V                                                                                        | ± 3           |             |               | ٧        |
| l <sub>IH</sub>                    | Input current<br>High                               | $V+ = +5.25V, V- = -5.25V$ $V_{\text{IH}} = 2.7V$ $1G \text{ or } 2G \text{ strobe}$ $Common \text{ strobe } S$ |               |             | 50<br>100     | μΑ<br>μΑ |
| l <sub>IL</sub>                    | Input Current<br>Low                                | V <sub>IL</sub> = 0.5V<br>1G or 2G strobe<br>Common strobe S                                                    |               |             | -2.0<br>-4.0  | mA<br>mA |
| V <sub>OH</sub><br>V <sub>OL</sub> | Output voltage<br>High<br>Low                       | $V_{I(S)} = 2.0V$<br>$V+ = +4.75V, V- = -4.75V, I_{LOAD} = -1mA$<br>$V+ = +5.25V, V- = -5.25V, I_{LOAD} = 20mA$ | 2.7           | 3.4         | 0.5           | v        |
| V+<br>V-                           | Supply voltage<br>Positive<br>Negative              |                                                                                                                 | 4.75<br>-4.75 | 5.0<br>-5.0 | 5.25<br>-5.25 | v        |
| lcc+<br>lcc-                       | Supply current Positive Negative                    | V+ = 5.25V, V- = -5.25V, T <sub>A</sub> = 25°C                                                                  |               | 27<br>-15   | 35<br>-28     | mA       |
| Isc                                | Short-circuit output current                        |                                                                                                                 | -40           |             | -100          | mA       |

## AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $R_1 = 280\Omega$ $C_1 = 15pF$ V+ = 5V V- = 5V.

| CVMDO               | PARAMETER                | FROM INPUT | то оитрит | LIMITS |     |     |      |
|---------------------|--------------------------|------------|-----------|--------|-----|-----|------|
| SYMBOL              |                          |            |           | Min    | Тур | Max | UNIT |
| Large-sign          | al switching speed       |            |           |        |     |     |      |
|                     | Propagation delay        |            |           |        |     |     |      |
| t <sub>PLH(D)</sub> | Low to high <sup>1</sup> | Amp        | Output    |        | 8   | 12  | i    |
| t <sub>PHL(D)</sub> | High to low <sup>1</sup> | Amp        | Output    | i      | 6   | 9   | ns   |
| t <sub>PLH(S)</sub> | Low to high <sup>2</sup> | Strobe     | Output    | 1      | 4.5 | 10  | i    |
| t <sub>PHL(S)</sub> | High to low <sup>2</sup> | Strobe     | Output    | }      | 3.0 | 6   |      |
| f <sub>MAX</sub>    | Max. operating frequency |            |           | 40     | 55  |     | MHz  |

## NOTES:

- 1. Response time measured from 0V point of  $\pm 100 \text{mV}_{P-P}$  10MHz square wave to the 1.5V point of the output.
- 2. Response time measured from 1.5V point of input to 1.5V point of the output.

### TYPICAL PERFORMANCE CHARACTERISTICS



# NE/SE522 High-Speed Dual-Differential Comparator/Sense Amp

**Product Specification** 

#### **Linear Products**

### **FEATURES**

- 15ns maximum guaranteed propagation delay
- 20µA maximum input bias current
- TTL-compatible strobes and outputs
- Large common-mode input voltage range
- Operates from standard supply voltages

## **APPLICATIONS**

- MOS memory sense amp
- A-to-D conversion
- High-speed line receiver

# PIN CONFIGURATION



## ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Cerdip      | 0 to 70°C         | NE522F     |
| 14-Pin Cerdip      | -55°C to 125°C    | SE522F     |
| 14-Pin Plastic DIP | 0 to +70°C        | NE522N     |
| 14-Pin Plastic SO  | 0 to 70°C         | NE522D     |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                   | RATING                 | UNIT |
|-------------------|---------------------------------------------|------------------------|------|
|                   | Supply voltage                              |                        | V    |
| V+                | Positive                                    | +7                     |      |
| V-                | Negative                                    | -7                     |      |
| V <sub>IDR</sub>  | Differential input voltage                  | ± 6                    | ٧    |
| V <sub>IN</sub>   | Input voltage<br>Common-mode<br>Strobe/gate | ± 5<br>+ 5.25          | V    |
| PD                | Power dissipation                           | 600                    | mW   |
| TA                | Operating temperature range NE522<br>SE522  | 0 to 70<br>-55 to +125 | °C   |
| T <sub>STG</sub>  | Storage temperature range                   | -65 to +150            | °C   |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)      | +300                   | °C   |

## **BLOCK DIAGRAM**



**NE/SE522** 

## **EQUIVALENT SCHEMATIC**



5-280

NE/SE522

## DC ELECTRICAL CHARACTERISTICS (SE522) $\pm$ 5V $\pm$ 10%, T<sub>A</sub> = -55 to +125°C, unless otherwise specified.

|                 | PARAMETER TEST CONDITIONS                                 |                                                                                 | LIMITS      |             |             |          |
|-----------------|-----------------------------------------------------------|---------------------------------------------------------------------------------|-------------|-------------|-------------|----------|
| SYMBOL          |                                                           | TEST CONDITIONS                                                                 | Min         | Тур         | Max         | UNIT     |
| Vos             | Input offset voltage<br>At 25°C<br>Over temperature range | V+ = +4.5V, V- = -4.5V                                                          |             | 6           | 7.5<br>15   | mV       |
| IBIAS           | Input bias current<br>At 25°C<br>Over temperature range   | V+ = +5.5V, V- = -5.5V                                                          |             | 7.5         | 20<br>40    | μΑ       |
| los             | Input offset current<br>At 25°C<br>Over temperature range | V+ = +5.5V, V- = -5.5V                                                          |             | 1.0         | 5<br>12     | μΑ       |
| V <sub>CM</sub> | Common-mode voltage range                                 | V+ = +4.5V, V- = -4.5V                                                          | ± 3         |             |             | ٧        |
| V <sub>IL</sub> | Low level input<br>Voltage at 25°C<br>Over temperature    |                                                                                 |             |             | 0.8<br>0.7  | ٧        |
| V <sub>IH</sub> | High level temperature                                    |                                                                                 | 2.0         |             |             | ٧        |
| I <sub>ІН</sub> | Input current<br>High                                     | $V+=+5.5V,\ V-=-5.5V\\ V_{IH}=2.7V\\ 1G\ or\ 2G\ strobe\\ Common\ strobe\ S$    |             |             | 50<br>100   | μΑ<br>μΑ |
| l <sub>IL</sub> | Low input current                                         | V <sub>IL</sub> = 0.5V<br>1G 2G strobe<br>Common strobe S                       |             |             | -2<br>-4    | mA<br>mA |
| V <sub>OL</sub> | Output voltage<br>Low                                     | V+ = +4.5V, V- = -4.5V<br>$I_{OL} = 20mA, T_A = 25^{\circ}C$<br>$I_{OL} = 10mA$ |             |             | 0.5<br>0.5  | ٧        |
| Гон             | Output current<br>High                                    | V <sub>CC+</sub> = +4.5, V <sub>CC-</sub> = -4.5V, V <sub>OH</sub> = 5.5V       |             |             | 250         | μΑ       |
| V+<br>V-        | Supply voltage<br>Positive<br>Negative                    |                                                                                 | 4.5<br>-4.5 | 5.0<br>-5.0 | 5.5<br>-5.5 | ٧        |
| Icc+<br>Icc-    | Supply current<br>Positive<br>Negative                    | V+ = 5.5V, V- = -5.5V, T <sub>A</sub> = 25°C                                    |             | 27<br>-15   | 35<br>-28   | mA       |

**NE/SE522** 

# **DC ELECTRICAL CHARACTERISTICS** (NE522) $\pm$ 5V $\pm$ 5%, T<sub>A</sub> = 0 to +70°C, unless otherwise specified.

| 0)//40001         | PARAMETER                                                 | TEST CONDITIONS                                                                 | LIMITS        |             |               |          |
|-------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------|---------------|-------------|---------------|----------|
| SYMBOL            |                                                           | TEST CONDITIONS                                                                 | Min           | Тур         | Max           | UNIT     |
| V <sub>OS</sub>   | Input offset voltage<br>At 25°C<br>Over temperature range | V+ = +4.75V, V- = -4.75V                                                        |               | 6           | 7.5<br>10     | mV       |
| I <sub>BIAS</sub> | Input bias current<br>At 25°C<br>Over temperature range   | V+ = +5.25V, V- = -5.25V                                                        |               | 7.5         | 20<br>40      | μΑ       |
| los               | Input offset current<br>At 25°C<br>Over temperature range | V+ = +5.25V, V- = -5.25V                                                        |               | 1.0         | 5<br>12       | μΑ       |
| V <sub>CM</sub>   | Common-mode voltage range                                 | V+ = +4.75V, V- = -4.75V                                                        | ± 3           |             |               | ٧        |
| ΗH                | Input current<br>High                                     | $V+ = +5.25V, V- = -5.25V$ $V_{IH} = 2.7V$ 1G or 2G strobe Common strobe S      |               |             | 50<br>100     | μΑ<br>μΑ |
| l <sub>IL</sub>   | Low                                                       | V <sub>IL</sub> = 0.5V<br>1G 2G strobe<br>Common strobe S                       |               |             | -2.0<br>-4.0  | mA<br>mA |
| V <sub>OL</sub>   | Output voltage low                                        | $V+ = +5.25V, V_{-} = -5.25V, V_{I(S)} = 2.0V$<br>$I_{LOAD} = 20mA$             |               |             | 0.5           | ٧        |
| Іон               | Output current high<br>High                               | V <sub>CC+</sub> = +4.75<br>V <sub>CC</sub> - = -4.75V, V <sub>OH</sub> = 5.25V |               |             | 250           | μΑ       |
| V+<br>V-          | Supply Voltage<br>Positive<br>Negative                    |                                                                                 | 4.75<br>-4.75 | 5.0<br>-5.0 | 5.25<br>-5.25 | ٧        |
| I <sub>CC+</sub>  | Supply current Positive Negative                          | V+ = 5.25V, V- = -5.25V, T <sub>A</sub> = 25°C                                  |               | 27<br>-15   | 35<br>-28     | mA       |

NE/SE522

## AC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , $R_L = 280\Omega$ , $C_L = 15pF$

|                                                                                 | MBOL PARAMETER FROM INPUT TO OUTPUT                                                                                               |                                |                                      | LIMITS   |                   |                     |     |
|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------------|----------|-------------------|---------------------|-----|
| SYMBOL                                                                          |                                                                                                                                   | Min                            | Тур                                  | Max      | UNIT              |                     |     |
| IR                                                                              | Input resistance                                                                                                                  |                                |                                      |          | 4                 |                     | kΩ  |
| lc                                                                              | Input capacitance                                                                                                                 |                                |                                      |          | 3                 |                     | pF  |
| Large-signa                                                                     | al switching speed                                                                                                                |                                | <b>T</b>                             | <b>-</b> |                   |                     |     |
| t <sub>PLH(D)</sub> t <sub>PHL(D)</sub> t <sub>PLH(S)</sub> t <sub>PHL(S)</sub> | Propagation delay<br>Low to high <sup>1</sup><br>High to low <sup>1</sup><br>Low to high <sup>2</sup><br>High to low <sup>2</sup> | Amp<br>Amp<br>Strobe<br>Strobe | Output<br>Output<br>Output<br>Output |          | 10<br>8<br>6<br>5 | 15<br>12<br>13<br>9 | ns  |
| f <sub>MAX</sub>                                                                | Maximum operating frequency                                                                                                       |                                |                                      | 25       | 35                |                     | MHz |

#### NOTES:

## LOGIC FUNCTION TABLE

| V <sub>ID</sub><br>(A <sup>+</sup> , B <sup>-</sup> ) | STRS | STRG | Output<br>Transistor |
|-------------------------------------------------------|------|------|----------------------|
| <-V <sub>OS</sub>                                     | H    | H    | ON                   |
| -V <sub>OS</sub> < V <sub>ID</sub> < V <sub>OS</sub>  | H    |      | Undefined            |
| > V <sub>OS</sub>                                     | H    |      | OFF                  |
| X                                                     | L    | X    | OFF                  |
| X                                                     | X    | L    | OFF                  |

<sup>1.</sup> Response time measured from 0V point of  $\pm$ 100mV<sub>P-P</sub> 10MHz square wave to the 1.5V point of the output. 2. Response time measured from 1.5V point of the input to 1.5V point of the output.

#### TYPICAL PERFORMANCE CHARACTERISTICS



# NE/SE527 Voltage Comparator

Product Specification

#### **Linear Products**

#### DESCRIPTION

The NE/SE527 is a high-speed analog voltage comparator which, for the first time, mates state-of-the-art Schottky diode technology with the conventional linear process. This allows simultaneous fabrication of high speed TTL gates with a precision linear amplifier on a single monolithic chip. The NE/SE527 is similar in design to the Signetics NE/SE529 voltage comparator except that it incorporates an "Emitter-Follower" input stage for extremely low input currents. This opens the door to a whole new range of applications for analog voltage comparators.

#### **FEATURES**

- 15ns propagation delay
- Complementary output gates
- TTL or ECL compatible outputs
- Wide common-mode and differential voltage range
- MIL-STD-883A, B, C available
- Typical gain of 5000

### **APPLICATIONS**

- A/D conversion
- ECL-to-TTL interface
- TTL-to-ECL interface
- Memory sensing
- Optical data coupling

### **ORDERING INFORMATION**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic DIP | 0 to +70°C        | NE527N     |
| 14-Pin Cerdip      | 0 to +70°C        | NE527F     |
| 14-Pin SO          | 0 to +70°C        | NE527D     |
| 14-Pin Cerdip      | -55°C to +125°C   | SE527F     |
| 10-Lead metal can  | 0 to +70°C        | NE527H     |
| 10-Lead metal can  | -55°C to +125°C   | SE527H     |

#### PIN CONFIGURATIONS



#### **EQUIVALENT SCHEMATIC**



# NE/SE527

# ABSOLUTE MAXIMUM RATINGS

| SYMBOL            | PARAMETER                                                                                             | RATING                  | UNIT           |
|-------------------|-------------------------------------------------------------------------------------------------------|-------------------------|----------------|
| V <sub>1</sub> +  | Positive supply voltage                                                                               | + 15                    | V              |
| V <sub>1</sub> -  | Negative supply voltage                                                                               | -15                     | V              |
| V <sub>2</sub> +  | Gate supply voltage                                                                                   | +7                      | V              |
| V <sub>OUT</sub>  | Output voltage                                                                                        | +7                      | ٧              |
| V <sub>IN</sub>   | Differential input voltage                                                                            | · ±5                    | V              |
| V <sub>CM</sub>   | Input common mode voltage                                                                             | ± 6                     | ٧              |
| P <sub>D</sub>    | Max power dissipation <sup>1</sup><br>25°C ambient (still air)<br>F package<br>N package<br>D package | 1190<br>1420<br>1040    | mW<br>mW<br>mW |
| T <sub>A</sub>    | Operating temperature range<br>NE527<br>SE527                                                         | 0 to +70<br>-55 to +125 | ိုင            |
| T <sub>STG</sub>  | Storage temperature range                                                                             | -65 to +150             | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                | +300                    | °C             |

## **BLOCK DIAGRAM**

### NOTE:

- NOTE:

  1. Derate above 25°C, at the following rates:
  F package 9.5mW/°C
  N package 11.4mW/°C
  D package 8.3mW/°C

**NE/SE527** 

## **DC ELECTRICAL CHARACTERISTICS** $V_1+=10V$ , $V_{1-}=-10V$ , $V_{2+}=+5.0V$ , unless otherwise specified.

|                                                          |                                                                                                                                               | SE527                                                                                                                            |                |     | NE527                  |                 | IE527 |                         |                     |
|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------|-----|------------------------|-----------------|-------|-------------------------|---------------------|
| SYMBOL PARAMETER                                         |                                                                                                                                               | TEST CONDITIONS                                                                                                                  | Min            | Тур | Max                    | Min             | Тур   | Max                     | UNIT                |
| Input char                                               | acteristics                                                                                                                                   |                                                                                                                                  | -              |     |                        |                 |       |                         |                     |
| V <sub>OS</sub>                                          | Input offset voltage @ 25°C over temperature range                                                                                            |                                                                                                                                  |                |     | 4                      |                 |       | 6<br>10                 | mV<br>mV            |
| IBIAS                                                    | Input bias current @ 25°C over temperature range                                                                                              |                                                                                                                                  |                |     | 2                      |                 |       | 2<br>4                  | μA<br>μA            |
| I <sub>OS</sub>                                          | Input offset current @ 25°C over temperature range common-mode voltage range                                                                  | V <sub>IN</sub> = 0V .                                                                                                           |                |     | 0.5<br>1<br>±5         |                 |       | 0.75<br>1<br>±5         | μΑ<br>μΑ<br>V       |
| Gate chara                                               | acteristics                                                                                                                                   |                                                                                                                                  |                | -   |                        |                 |       |                         | •                   |
| V <sub>OUT</sub>                                         | Output Voltage ''1'' State ''0'' State                                                                                                        | V <sub>2</sub> + = 4.75V, I <sub>SOURCE</sub> = -1mA<br>V <sub>2</sub> + = 4.75V, I <sub>SINK</sub> = 10mA                       | 2.5            | 3.3 | 0.5                    | 2.7             | 3.3   | 0.5                     | V V                 |
|                                                          | Strobe inputs "O" Input current <sup>1</sup> "1" Input current @ 25°C <sup>1</sup> Over temperature range "O" Input voltage "1" Input voltage | $V_{2}+=5.25V,\ V_{STROBE}=0.5V$ $V_{2}+=5.25V,\ V_{STROBE}=2.7V$ $V_{2}+=5.25V,\ V_{STROBE}=2.7V$ $V_{2}+=4.75V$ $V_{2}+=4.75V$ | 2.0            |     | -2<br>50<br>200<br>0.8 | 2.0             |       | -2<br>100<br>200<br>0.8 | mA<br>μA<br>μA<br>V |
| I <sub>SC</sub>                                          | Short-circuit output current                                                                                                                  | $V_2 + = 5.25V, V_{OUT} = 0V$                                                                                                    | -18            |     | -70                    | -18             |       | -70                     | mA                  |
| Power sup                                                | pply requirements                                                                                                                             |                                                                                                                                  |                |     |                        |                 |       |                         |                     |
| V <sub>1</sub> +<br>V <sub>1</sub> -<br>V <sub>2</sub> + | Supply voltage                                                                                                                                |                                                                                                                                  | 5<br>-6<br>4.5 | 5   | 10<br>-10<br>5.5       | 5<br>-6<br>4.75 | 5     | 10<br>-10<br>5.25       | V<br>V              |
| <sub>1</sub> +<br>  <sub>1</sub> -<br>  <sub>2</sub> +   | Supply current                                                                                                                                | V <sub>1</sub> + = 10V, V <sub>1</sub> -= -10V<br>V <sub>2</sub> + = 5.25V<br>Over temp.<br>Over temp.<br>Over temp.             |                |     | 5<br>10<br>20          |                 |       | 5<br>10<br>20           | mA<br>mA<br>mA      |

#### NOTE:

1. See Logic Function Table.

## AC ELECTRICAL CHARACTERISTICS $T_A = 25^{\circ}C$ , unless otherwise specified. (See AC test circuit)

| overno.                              | 242445752                                                               | TEST SOMBITIONS                   |  |          |          |          |
|--------------------------------------|-------------------------------------------------------------------------|-----------------------------------|--|----------|----------|----------|
| SYMBOL                               | PAHAMETER                                                               | PARAMETER TEST CONDITIONS         |  | Тур      | Max      | UNIT     |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Transient response propagation delay time<br>Low-to-High<br>High-to-Low | $V_{IN} = \pm 100 \text{mV step}$ |  | 16<br>14 | 26<br>24 | ns<br>ns |
|                                      | Delay between output A and B                                            |                                   |  | 2        | 5        | ns       |
| t <sub>ON</sub>                      | Strobe delay time Turn-on time Turn-off time                            |                                   |  | 6<br>6   |          | ns<br>ns |

#### TYPICAL PERFORMANCE CHARACTERISTICS



### RESPONSE TIME TEST CIRCUIT



### И

# Voltage Comparator

# **NE/SE527**

#### **APPLICATIONS**

One of the main features of the device is that supply voltages  $(V_1+,\ V_1-)$  need not be balanced, as in the following diagrams. For

proper operation, however, negative supply  $(V_1-)$  should always be at least 6V more than the ground terminal (Pin 6). Input commonder range should be limited to values of 2V less than the supply voltages  $(V_1+)$  and  $V_1-)$ 

up to a maximum of  $\pm\,6\text{V}$  as supply voltages are increased. It is also important to note that Output A is in phase with Input A and Output B is in phase with Input B.

## LOGIC FUNCTION

| V <sub>ID</sub><br>(A <sup>+</sup> , B <sup>-</sup> ) | STROBE A | STROBE B | OUTPUT A  | ОИТРИТ В  | COMMENT                                  |
|-------------------------------------------------------|----------|----------|-----------|-----------|------------------------------------------|
| V <sub>ID</sub> ≤ -V <sub>OS</sub>                    | Н        | X        | L         | Н         | Read I <sub>IHA</sub> , I <sub>ILB</sub> |
| -V <sub>OS</sub> < V <sub>ID</sub> < V <sub>OS</sub>  | Н        | Н        | Undefined | Undefined |                                          |
| V <sub>ID</sub> ≥ V <sub>OS</sub>                     | X        | Н        | Н         | L         | Read I <sub>ILA</sub> , I <sub>IHB</sub> |
| X                                                     | L        | L        | Н         | Н         |                                          |

## TYPICAL APPLICATIONS



# NE/SE529 Voltage Comparator

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE/SE529 is a high-speed analog voltage comparator which, for the first time, mates state-of-the-art Schottky diode technology with the conventional linear process. This allows simultaneous fabrication of high-speed TTL gates with a precision linear amplifier on a single monolithic chip.

#### **FEATURES**

- 10ns propagation delay
- Complementary output gates
- TTL or ECL compatible outputs
- Wide common-mode and differential voltage range
- Typical gain 5000

#### **APPLICATIONS**

- A/D conversion
- ECL-to-TTL interface
- TTL-to-ECL interface
- Memory sensing
- Optical data coupling
- MIL-STD-883A, B, C available

## **ORDERING INFORMATION**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic DIP | 0 to +70°C        | NE529N     |
| 14-Pin Cerdip      | 0 to +70°C        | NE529F     |
| 14-Pin Cerdip      | -55°C to +125°C   | SE529F     |
| 14-Pin SO          | 0 to +70°C        | NE529D     |
| 10-Lead Metal Can  | 0 to +70°C        | NE529H     |
| 10-Lead Metal Can  | -55°C to +125°C   | SE529H     |

#### PIN CONFIGURATIONS



### **EQUIVALENT SCHEMATIC**



# **NE/SE529**

## **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                              | RATING                  | UNIT           |
|-------------------|--------------------------------------------------------------------------------------------------------|-------------------------|----------------|
| V <sub>1</sub> +  | Positive supply voltage                                                                                | +15                     | V              |
| V <sub>1</sub> -  | Negative supply voltage                                                                                | -15                     | V              |
| V <sub>2</sub> +  | Gate supply voltage                                                                                    | +7                      | V              |
| V <sub>OUT</sub>  | Output voltage                                                                                         | +7                      | V              |
| V <sub>IN</sub>   | Differential input voltage                                                                             | ± 5                     | ٧              |
| V <sub>CM</sub>   | Input common mode voltage                                                                              | ± 6                     | V              |
| P <sub>D</sub>    | Maximum power dissipation <sup>1</sup> T <sub>A</sub> = 25°C (still-air) F package N package D package | 1190<br>1420<br>1040    | mW<br>mW<br>mW |
| T <sub>A</sub>    | Operating temperature range<br>NE529<br>SE529                                                          | 0 to +70<br>-55 to +125 | °C             |
| T <sub>STG</sub>  | Storage temperature range                                                                              | -65 to +150             | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature<br>(10 sec max)                                                             | +300                    | °C             |

## **BLOCK DIAGRAM**



- 1. Derate above 25°C at the following rates:
  - F package at 9.5mW/°C.

  - N package at 11.5mW/°C.
    D package at 8.3mW/°C.

**NE/SE529** 

DC ELECTRICAL CHARACTERISTICS  $V_1+=+10V$ ,  $V_2+=+5.0V$ ,  $V_{1-}=-10V$ , unless otherwise specified.

| ovano.                                                   | DADAMETED                                                                          | TEST COMPLETIONS                                                                                      |                | SE529  |                 |                 | NE529 |                   |                |
|----------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------|--------|-----------------|-----------------|-------|-------------------|----------------|
| SYMBOL PARAMETER                                         |                                                                                    | TEST CONDITIONS                                                                                       | Min            | Тур    | Max             | Min             | Тур   | Max               | UNIT           |
| Input chara                                              | acteristics                                                                        |                                                                                                       |                |        |                 |                 |       |                   |                |
| Vos                                                      | Input offset voltage @ 25°C<br>Over temperature range                              |                                                                                                       |                |        | 4<br>6          |                 |       | 6<br>10           | mV<br>mV       |
| I <sub>BIAS</sub>                                        | Input bias current @ 25°C<br>Over temperature range                                | V <sub>IN</sub> = 0V                                                                                  |                | 5      | 12<br>36        |                 | 5     | 20<br>50          | μA<br>μA       |
| I <sub>OS</sub>                                          | Input offset current @ 25°C<br>Over temperature range<br>Common-mode voltage range | V <sub>IN</sub> = 0V                                                                                  |                | 2<br>0 | 3<br>9<br>±5    |                 | 2     | 5<br>15<br>± 5    | μΑ<br>μΑ<br>V  |
| Gate chara                                               | cteristics                                                                         |                                                                                                       |                |        |                 | L               |       | h                 |                |
| V <sub>OUT</sub>                                         | Output voltage "1" state "0" state                                                 | $V_2$ + = 4.75V,<br>$I_{SOURCE}$ = -1mA<br>$V_2$ + = 4.75V, $I_{SINK}$ = 10mA                         | 2.5            | 3.3    | 0.5             | 2.7             | 3.3   | 0.5               | v<br>v         |
|                                                          | Strobe inputs  "0" Input current  "1" Input current @ 25°C  Over temperature range | $V_{2}+=5.25V,$ $V_{STROBE}=0.5V$ $V_{2}+=5.25V,$ $V_{STROBE}=2.7V$ $V_{2}+=5.25V,$ $V_{STROBE}=2.7V$ |                |        | -2<br>50<br>200 |                 |       | -2<br>100<br>200  | mA<br>μA<br>μA |
|                                                          | "0" input voltage                                                                  | $V_2 + = 4.75V$<br>$V_2 + = 4.75V$                                                                    | 2.0            |        | 0.8             | 2.0             |       | 0.8               | V<br>V         |
| Isc                                                      | Short-circuit output current                                                       | $V_2$ + = 5.25V, $V_{OUT}$ = 0V                                                                       | -18            |        | -70             | -18             |       | -70               | mA             |
| Power sup                                                | ply requirements                                                                   |                                                                                                       |                |        |                 |                 |       |                   |                |
| V <sub>1</sub> +<br>V <sub>1</sub> -<br>V <sub>2</sub> + | Supply voltage                                                                     |                                                                                                       | 5<br>-6<br>4.5 | 5      | 10<br>10<br>5.5 | 5<br>-6<br>4.75 | 5     | 10<br>-10<br>5.25 | V<br>V<br>V    |
| l <sub>1</sub> +<br>l <sub>1</sub> -<br>l <sub>2</sub> + | Supply current                                                                     | $V_1+=10V,\ V_1-=-10V$ $V_2+=5.25V$ Over temp. Over temp. Over temp.                                  |                |        | 5<br>10<br>20   |                 |       | 5<br>10<br>20     | mA<br>mA<br>mA |

#### NOTES:

# AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C (See AC test circuit).

| SYMBOL                               | BOL PARAMETER TEST CONDITION                         |                                | Min | Тур      | Max      | UNIT     |
|--------------------------------------|------------------------------------------------------|--------------------------------|-----|----------|----------|----------|
| t <sub>R</sub>                       | Transient response                                   | V <sub>IN</sub> = ± 100mV step |     |          |          |          |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time<br>Low-to-high<br>High-to-low |                                |     | 12<br>10 | 22<br>20 | ns<br>ns |
|                                      | Delay between output A and B                         |                                |     | 2        | 5        | ns       |
| t <sub>ON</sub><br>t <sub>OFF</sub>  | Strobe delay time<br>turn-on time<br>turn-off time   |                                |     | 6<br>6   |          | ns<br>ns |

<sup>1.</sup> See logic function table.

**NE/SE529** 

#### TYPICAL PERFORMANCE CHARACTERISTICS



#### RESPONSE TIME TEST CIRCUIT



**NE/SE529** 

## **APPLICATIONS**

One of the main features of the device is that supply voltages (V+, V-) need not be balanced, as in the following diagrams. For proper operation, however, negative supply (V-) should always be at least 6V more than the ground terminal (pin 6). Input Common-Mode range should be limited to values of 2V less than the supply voltages (V+ and V-) up to a maximum of ± 6V as supply voltages are increased.

It is also important to note that Output A is in phase with Input A and Output B is in phase with Input B.

## LOGIC FUNCTION

| V <sub>ID</sub><br>(A <sup>+</sup> , B <sup>-</sup> ) | STROBE A | STROBE B | OUTPUT A  | OUTPUT B  |
|-------------------------------------------------------|----------|----------|-----------|-----------|
| V <sub>ID</sub> ≤ -V <sub>OS</sub>                    | Н        | ×        | L         | н         |
| -V <sub>OS</sub> < V <sub>ID</sub> < V <sub>OS</sub>  | н        | н        | Undefined | Undefined |
| V <sub>ID</sub> ≥ V <sub>OS</sub>                     | X        | н        | н         | L         |
| X                                                     | L        | L        | Н         | Н         |

## TYPICAL APPLICATIONS



# AN116 Applications for the NE521/ 522/527/529

Application Note

#### **Linear Products**

#### **COMPARATORS**

Voltage comparators are high gain differential input-logic output devices. They are specifically designed for open-loop operation with a minimum of delay time. Although variations of the comparator are used in a host of applications, all uses depend upon the basic transfer function. Device operation is simply a change of output voltage dependent upon whether the signal input is above or below the threshold input.

Comparator inputs are customarily marked with plus or minus signs to indicate their polarity. For example, the circuit of Figure 1 produces a logic 1 level when the non-inverting input is more positive than the reference voltage.

#### **DEFINITIONS**

Many similarities exist between operational amplifiers and the amplifier section of voltage comparators. In fact, op amps can be used to implement the comparator function at low frequencies.

Thus, the characteristic definitions presented here are similar to those reviewed for op amps.

#### Input Offset Voltage

As with operational amplifiers, the non-ideal comparator possesses some offset voltage. The definition differs slightly in that the output structure of comparators is digital rather than linear. Hence, input offset voltage is defined for comparators as the DC voltage required at the input to force the output to the logic threshold of ensuing devices (1.2V for TTL).

### Input Offset Current

Imbalances of input bias current arise from small variances of the junction geometry of the differential input amplifier. As for op amps, the imbalance is referred to as input offset current

#### **Bias Current**

As with op amps the input structure of comparators is usually a differential bipolar stage. Input bias current is the average of the two input currents.

#### Common-Mode Range

When specifying voltage comparators, one of the key parameters is common-mode range, which is defined as the range of voltages over which both inputs can be varied simultaneously without abnormal output voltage transitions or device degradation. This parameter must be kept uppermost in the designer's mind because the reference and signal voltages become common-mode signals at threshold. All ranges of input signals thus must be within the common-mode range of the input amplifier.

#### Voltage Gain

Specifications of voltage gain refer to the overall gain of the device, the bulk of which occurs in the amplifier section.

In general, higher gains would be advantageous for resolving smaller input signals. Of course, the propagation delay suffers due to the more severe saturation of the transistors. Typical gains for TTL output devices are set for 5000V/V. This gain provides 5V of output swing with 1mV input signal change for reasonable accuracy, but does not contribute severely to the overload recovery delay.

#### Propagation Delay

Voltage comparisons of analog signals with a reference voltage usually require that the operation take as little time as possible. Long delays in the comparator cause a pulse position error at the output since the analog



Figure 1. Basic Comparator Circuit



Figure 2. Propagation Delay Test Setup

signal in the meantime has changed value. At low frequencies the delay is of small consequence, but at higher frequencies, transit time becomes intolerable. Design of voltage comparator devices includes, as a prime goal, the minimizing of transit times.

Propagation delay testing is done under worst-case conditions. The recovery from saturation varies, depending upon the initial state of the amplifier and the overdrive. Worst-case conditions begin by applying a 100mV signal on the reference terminal. With no signal applied, the amplifier is in saturation in one direction. A step input pulse on the signal line of  $100\text{mV} \pm V_{OS}$  will bring the amplifier to a threshold level. Propagation delay at this point is undefined since the output has not switched.

To attain output switching, a small overdrive is necessary. Propagation delay is tested in a configuration such as Figure 2. The input is a step function of 100mV plus a specified excess or overdrive signal. This causes the amplifier to be exercised from saturation in



Figure 3. Response Time for NE/SE521 Comparator for Various Input Overdrives

one direction to saturation in the other for worst-case propagation delay. Note that larger overdrive reduces delay time as can be seen in Figure 3. An overdrive of 5mV causes 12ns delay, whereas a 100mV overdrive improves transit time to only 6ns.

If the measurement were made without initial saturation (less than 100mV/V threshold) the delay time would be less, due to the decreased storage times of unsaturated transistors

AN116

#### STATE-OF-THE-ART

Comparator design has always been optimized for four basic parameters. They are:

- 1. High Speed
- 2. Wide Input Voltage Range
- 3. Low Input Current
- 4. Good Resolution

Unfortunately, these four parameters are not compatible. For instance, gain and input current can be improved by using thinner diffusions for higher beta, but only at the expense of input voltage range. Higher gain also means higher saturation for an increase in delay time. So it becomes obvious that older comparators such as the 710 were designed with the best compromises in mind using standard processing.

One method of improving overall response adds gold doping to the processing flow. The gold dopant causes a decrease in minority carrier lifetime which aids the recombination process and shortens the saturation recovery time. Unfortunately, the transistor beta is adversely affected by gold, causing slightly higher bias and offset currents.

It was not until the advent of the Schottky clamp that a vast improvement in speed without input degradation was possible. A very familiar term in the semiconductor industry, the Schottky barrier diode's (SBD) location is illustrated in Figure 4.



Figure 4. Schottky Clamped Transistor

The Schottky clamped transistor is formed by paralleling the Schottky diode with the base-collector junction of the NPN transistor. Without the clamp, as base drive is increased the collector voltage falls until hard saturation occurs. At this point the collector voltage is very near the emitter voltage, and stored charges in the junctions causes slow recovery from saturation after base drive has been removed. The forward voltage drop of the Schottky diode is 0.4V—less than the forward drop of silicon diodes. This difference in forward drop is used by placing the diode across the transistor base-collector junction.

The Schottky diode becomes forward-biased when the collector voltage falls 0.4V below the base voltage. Excess base drive is then shunted into the collector circuit, prohibiting the transistor from reaching classic satura-



tion. With almost no stored charge in either the SBD or the transistor, there is a large reduction in storage time. Thus, transistor switching time is significantly reduced. A cross sectional area of the Schottky diode is shown in Figure 5.

|        | PROP       | Vos  | 1           | I                                  |      | CMR          |                                                                                                          |
|--------|------------|------|-------------|------------------------------------|------|--------------|----------------------------------------------------------------------------------------------------------|
| DEVICE | DELAY (ns) | (mV) | los<br>(μA) | I <sub>BIAS</sub><br>(μ <b>A</b> ) | GAIN | (V)          | BENEFITS                                                                                                 |
| NE521  | 12         | 7.5  | 5           | 20                                 | 5000 | ±3           | Dual, very fast, standard<br>supplies TTL<br>compatible, individual &<br>common strobe.                  |
| NE522  | 15         | 7.5  | 5           | 20                                 | 5000 | ±3           | Same as NE521 plus open-collector outputs for additional decoding.                                       |
| NE527  | 26         | ,    | 0.75        | 2                                  | 5000 | ±6           | Fast, very low input<br>current, differential<br>outputs, flexible surplus<br>wide common-mode<br>range. |
| NE529  | 22         | 6    | 5           | 20                                 | 5000 | ± 6          | Same as NE527 but with faster response.                                                                  |
| LM311  | 200        | 7.5  | 0.05        | 0.25                               | 200k | ± 30         | High common-mode input range, ±5V to ±15V supply, strobe input, open-collector output.                   |
| LM319  | 80         | 8    | 0.2         | 1.2                                | 40k  | ± 5          | Low input bias, dual,<br>+5V to ±15V supply,<br>open-collector output.                                   |
| LM339  | 1300       | 2    | 0.05        | 0.25                               | 200k | V +<br>-1.5V | High common-mode input range, low input bias, quad, +5V to ±15V supply, open-collector output.           |
| LM393  | 1300       | 2    | 0.05        | 0.25                               | 200k | V +<br>-1.5V | Same as LM339 but dual.                                                                                  |

#### NOTE:

Parameters are based on min/max limits at 25°C as defined in the individual data sheet.

Figure 6. Comparator Selection Guide

AN116

# COMPARING THE COMPARATORS

Presently available comparator ICs range from the ultra fast SE/NE521 to the general purpose comparator fashioned from an inexpensive op amp. Selection of the device depends upon the application in which it will be used. Speed of conversion is often of primary importance to minimize pulse position errors of high frequency signals. At other times the requirements are much less stringent, allowing the use of a general purpose comparator.

A handy reference guide to the major parameters is summarized in Figure 6. The necessary parameters can be chosen to select the proper device.

A general description of the comparator devices is included here to familiarize the user with available devices and their advantages.

#### NE/SE521/522 Comparators

Processed with state-of-the-art Schottky barrier diodes, the NE521/522 series devices provide good input characteristics while providing the fastest analog-to-TTL conversion to date. Total delay from input to output is typically 6ns with a guaranteed speed of 12ns. Additional features of this device include the dual configuration and individual output strobes to simplify system logic. The NE522, although sacrificing some speed, features open-collector outputs for party line or wired-OR configurations for additional system flexibility.

#### **NE/SE527 Comparator**

Featuring Darlington inputs for very low bias current, the NE527 is generically related to the NE529 comparator. Emitter-follower inputs to the differential amplifier are used to trade better input parameters for slightly less speed. As Figure 6 shows, a factor of 10 improvement in I<sub>BIAS</sub> is gained with a propagation delay increase of only 4ns maximum.

### **NE529 Comparator**

The NE529 is manufactured using Schottky technology. Although a few nanoseconds slower than the NE521, the NE529 features variable supplies from  $\pm$  5 to  $\pm$  10V with a high common-mode range of  $\pm$  6V. Both the NE527 and NE529 Schottky comparators boast complementary logic outputs with output A being in phase with input A. In addition, the supplies of both the NE527 and NE529 may be non-symmetrical to produce a desired shift in the common-mode range.

This technique is illustrated by the ECL-to-TTL and TTL-to-ECL transistor of Figures 16 and 17, respectively. The only major requirement of the supplies is that the negative supply be at least 5V more negative than the ground terminal of the gate. This is necessary to insure that the internal bias arrangement has sufficient voltage to operate normally.

#### **APPLICATIONS**

Today's state-of-the-art ultra high-speed comparators are capable of making logic decisions in less than 10ns. They are easily applied and possess good input and power supply noise rejection. As with all linear ICs, however, some preliminary steps should be taken in their use.

#### **GENERAL PRECAUTIONS**

#### Layout

The comparator is capable of resolving submillivolt signals. To prevent unwanted signals from appearing at signal ports, good physical layout is required. For any high-speed design, ground planes should be used to guard against ground loops and other sources of spurious signals. At high frequencies, hidden signal paths become dominant. Distributed capacitance is a particular nuisance. If care is not taken to isolate output from input, distributed capacitance can couple a few millivolts into the input, causing oscillation.

Another source of spurious signals is ground current. Input structures are relatively high impedance while the gate structures of comparators run with large signal and ground currents. If this gate ground current is allowed to pass near the input signal path, the small impedances of the ground circuit will cause millivolt changes in reference or signal voltages producing errors, sustained oscillation, ringing, or excessive Vos. A ground plane arranged such that output currents do not flow near input areas is highly recommended.

#### **Power Supplies**

Another general precaution that should always be exercised is power supply bypassing. As mentioned, the name of the game is speed. Very high-speed gates are used to produce the desired output logic levels. Maximizing response speed also requires higher current levels, giving rise to power supply noise. For this reason, good power supply bypassing very close to the device itself is always mandatory. A tantalum capacitor of 1 to  $10\mu\text{F}$  in parallel with 500 to 1000pF will prove effective in most cases. Lead lengths should be as short as physically possible to preserve low impedances at high frequency.

#### **Unused Inputs**

Some currently available comparators such as the NE521 and NE522 are dual devices. Most often both sections of these devices will be utilized. Should a system utilize one device, the unused inputs should be biased in a known condition. The high gain-bandwidth may otherwise cause oscillations in the unused comparator section. A low impedance

should be provided from both unused inputs to ground. A resistor of relatively high impedance may then be used to supply a differential input on the order of 100mV to insure the comparator assumes a known state.

If the inverting input is tied to the positive differential voltage the gate output will be low. The strobe inputs then provide a means of utilizing the Schottky gate for other system logic functions.

If the strobe inputs are not used, they should be connected to the output of a logic gate that is always high, or to the  $\pm5V$  supply through a 5 to  $10 k\Omega$  resistor. They should never be tied directly to the  $\pm5V$  supply as the relatively minor spiking on the supply may damage these inputs.

#### Common-Mode Signals

Manufacturers specify the maximum voltage range over which the inputs may be taken. In addition, the maximum differential voltage that may be safely applied to the inputs is specified. In the case of the NE529 comparator, the differential voltage is restricted to less than ± 5V, with a common-mode of ± 6V. That these two quantities interact cannot be overlooked. For instance, with both inputs at ± 4V the common-mode restriction is satisfied. If V<sub>REF</sub> is now left at +4V the signal input may not be taken more than 1V below ground because the differential signal becomes 5V.

It is important to observe this maximum rating since exceeding the differential input voltage limit and drawing excessive current in breaking down the emitter-base junctions of the input transistors could cause gross degradation in the input offset current and bias current parameters

It is also important to note that response time is specified for a common-mode voltage of zero and may degrade when the common-mode voltage approaches the common-mode specification limits.

Exceeding the absolute maximum positive input voltage limit of the device will saturate the input transistor and possibly cause damage through excessive current. However, even if the current is limited to a reasonable value so that the device is not damaged, erratic operation can result.

#### Input Impedance

The differential bias and offset currents of comparators are minimized by design. As was pointed out for op amps, the input resistance seen by both inputs should be equal. This reduces to a minimum the contribution of offset current to threshold error. Unbalanced input impedance also adds to the offset error due to the difference in voltage drop across the input resistances.

Signetics Linear Products Application Note

# Applications for the NE521/522/527/529

**AN116** 

#### **BASIC APPLICATIONS**

The basic comparator circuit and its transfer function were presented by Figure 1.

When the input exceeds the reference voltage, the output switches either positive or negative, depending on how the inputs are connected.

The vast majority of specific applications involve only the basic configuration with a change of reference voltage. A-to-D converters are realized by applying the signal to one terminal and the voltage derived from a ladder network to the other. Limit detectors are likewise made from only the very basic circuit. Both are only a small deviation from the basic level detector.

#### **Hysteresis**

Normally saturated high or low, the amplifiers used in voltage comparators are seldom held in their threshold region.

They possess high gain-bandwidth products and are not compensated to preserve switching speed. Therefore, if the compared voltages remain at or near the threshold for long periods of time, the comparator may oscillate or respond to noise pulses. For instance, this is a common problem with successive approximation D/A converters where the differential voltage seen by the comparator becomes successively smaller until noise signals cause indecision. To avoid this oscillation in the linear range, hysteresis can be employed from output to input. Figure 7 defines the arrangement. Both positive and negative feedback is provided by RIN and RE.

Hysteresis occurs because a small portion of the "one" level output voltage is fed back in phase and added to the input signal. This feedback aids the signal in crossing the threshold. When the signal returns to the threshold, the positive feedback must be overcome by the signal before switching can occur. The switching process is then assured and oscillations cannot occur. The threshold "dead zone" created by this method, illustrated in Figure 8, prevents output chatter with signals having slow and erratic zero crossings.

As shown in Figure 7, the voltage feedback is calculated from the expression:

$$V_{HYST} = \frac{E_{OUT} \cdot R_{IN}}{R_{IN} + R_{F}}$$

where  $E_{\text{OUT}}$  is the gate high output voltage.

The hysteresis voltage is bounded by the common-mode range and the ability of the gate to source the current required by the feedback network. If symmetrical hysteresis is desired, an additional inverting gate is

required if the comparator does not have differential outputs. The NE527 and NE529 devices provide inverted signals from differential outputs while the NE521 and NE522 devices will require the inverter. Care should be taken in the selection of the inverter that propagation delay is minimum, especially for very high-speed comparators such as the NE521.

#### Line Receiver

Retrieving signals which have been transmitted over long cables in the presence of high electrical noise is a perfect application for differential comparators. Such systems as automated production lines and large computer systems must transmit high frequency digital signals over long distances.

If the twisted-pair of the system is driven differentially from ground, the signals can be reclaimed easily via a differential line receiver.

Since the electrical noise imposed upon a pair of wires takes the form of a common-mode signal, the very high common-mode rejection of the NE521/522 makes the unit ideal for differential line receivers. Figure 9 depicts the simple schematic arrangement. The NE521 is used as a differential amplifier having a logic level output. Because common-mode signals are rejected, noise on the cable disappears and only the desired differential signal remains. Figure 10 illustrates the NE521 response to the 200mVp.p 10MHz differential signal. In Figure 11 the same signal has been buried in 5Vp.p of 1HMz common-mode "noise."

The circuit suffers no degradation of signal. If desired, several NE522 comparators may be "wire-ORed," or a latched output can be built as shown in Figure 9.

The NE521 and NE529 comparators have the advantage of wider bandwidth to permit higher data rates.



# Double-Ended Limit (Window) Detector

Many system designs require that it be known when a signal level lies between two limits. This function is easily accomplished with a single NE522 package. The schematic and transfer curve of the circuit is shown in Figure

Each half of the NE522 is referenced to the desired upper or lower voltage limit producing the desired transfer curve shown. Taking advantage of the dual configuration and the open-collectors of the NE522 minimizes external components and connections.

#### **Crystal Oscillator**

Any device with a reasonable gain can be made to oscillate by applying positive feedback in controlled amounts. The NE521 will lend itself to crystal control easily, provided the crystal is used in its fundamental mode. Figure 13 shows a typical oscillator circuit.

The crystal is operated in its series-resonant mode, providing the necessary feedback through the capacitor to the input of the NE521. The resistor RADJ is used to control the amount of feedback for symmetry. Oscillations will start whenever a circuit disturbance such as turning on the power supplies occurs. The NE521 will oscillate up to 70MHz. However, crystals with frequencies higher than about 20MHz are usually operated in one of their overtones. To build an oscillator for a specific overtone requires tuned circuits in addition to the crystal to provide the necessary mode suppression. If the spurious modes are not tuned out, the crystal will oscillate at the fundamental frequency. Higher frequency oscillators could be realized using input and output mode suppression or tuning. The NE522 is especially desirable since the open-collector topology allows the output to be collector-tuned readily.



Figure 8. 0V Level Detector With ± 10mV Hysteresis

# **AN116**











Signetics Linear Products Application Note

# Applications for the NE521/522/527/529

**AN116** 

#### Analog-to-Digital Converter

There are many types of A-to-D converter designs, each having its own merits. However, where speed of conversion is of prime interest, the multi-threshold conversion type is used exclusively. It is apparent from Figure 14 that the conversion speed of this design is the sum of the delay through the comparator and the decoding gates.

The sacrifices which must be made to obtain speed are the number of components, bit accuracy and cost. The number of comparators needed for an N-bit converter is 2n-1. Although the NE521 provides two comparators per package, the length of parallel converters is usually limited to less than 4 bits. Accuracy of multi-threshold A-D converters also suffers since the integrity of each bit is dependent upon comparator threshold accuracy.

The implementation of a 3-bit parallel A/D converter is shown in Figure 15 with a 3-bit digital equivalent of an analog input shown in Figure 14.

Reference voltages for each bit are developed from a precision resistor ladder network. Values of R and 2R are chosen so that the threshold is one half of the least significant bit. This assures maximum accuracy of  $\pm\,1/2$  bit

It is apparent from the schematic that the individual strobe line and duality features of the NE521 have greatly reduced the cost and complexity of the design. The speed of the converter is graphically illustrated by the photo of Figure 14. All 3-bit outputs have settled and are true a mere 15ns after the input step of 3V has arrived. The output is usually strobed into a register only after a certain time has elapsed to insure that all data has arrived.

#### Logic Interface

During the design of the NE527 and NE529 devices, particular attention was paid to the biasing network so that balanced supplies need not be provided. For example, if the "ground" terminal is set at -5.2V and the other supplies are adjusted accordingly, the output logic 1 state will be at -1.5V and logic 0 will be at -5.0V. With this freedom of power supply voltage, the user may adjust the output swings to match the desired logic levels even if that logic is other than TTL levels.

#### **ECL-to-TTL** Interface

Emitter-coupled logic is very popular due to its speed. Systems are often built around standard TTL logic with those portions requiring higher speed being implemented with emitter-coupled logic. As soon as such a decision is made the problem of interfacing TTL-to-ECL logic levels is encountered.





The standard logic output swings of ECL are -0.8V to -1.8V at room temperature. Converting these signals to TTL levels is accomplished simply by using the basic voltage comparator circuit with slight modifications. Figure 16 reveals that the power supplies have been shifted in order to shift the common-mode range more negative. This insures that the common-mode range is not exceeded by the logic inputs. Since ECL is extremely fast, the NE529 is usually selected

because of its superior speed so that a minimum of time is lost in translation.

#### TTL-to-ECL INTERFACE

Operating in the reverse, TTL levels can also be converted to ECL levels by the NE529. Again the NE529 is selected as the fastest converter with the necessary power supply flexibility to accomplish the level shifting with a minimum of effort and cost.

A check of output voltage for the NE529 reveals that the voltage is slightly less than

AN116

required by the ECL logic for fast switching. R2 and the diode of Figure 17 raises the gate supply voltage and therefore the NE529 output voltage by 0.7, sufficient to guarantee fast switching of the translator. Resistive pull-up from the NE529 output to  $V_{\rm CC}$  can also be used with the gate supply grounded. This method is dependent upon RC time constants of distributed capacitance and is therefore much slower

#### **Photo Diode Detector**

Responding to the presence or absence of light, the photo diode increases or decreases the current through it. Detecting the changes becomes a matter of converting light and dark currents to voltage across a resistor as shown in Figure 18. R1 is selected to be large enough to generate detectable differences between light and dark conditions. Once the signal levels are defined by R1 and the diode characteristics, the average between light and dark signals is used for V reference and is produced by the resistive divider consisting of R1 and R2. The comparator then produces an output dependent upon the presence or absence of light upon the diode.

#### **SENSE AMPLIFIERS**

Closely related to the comparator is the sense amplifier. Signals derived from the many sources, such as transducers, are not of sufficient amplitude to be compatible with subsequent logic. It then becomes necessary to amplify and convert the signal to TTL levels, which is the responsibility of the sense amplifier.

Some transducers produce an output current. It remains, then, for the user to convert these currents to TTL levels. A terminating resistor from the drain to ground provides a voltage output proportional to the current and the resistor size. Larger signals can be produced by larger resistors; but in practice, resistors larger than  $1 k \Omega$  are avoided because of increasing access time. Distributed capacitance forms a time constant with this output resistance causing slow rise and fall times when the resistor is large, adding to the access time.

Virtually any voltage comparator or sense amplifier can be used. Since total time is the sum of all delays, the sense amplifier is most often the fastest available. Signetics comparators NE521 and NE522 are ideal in this application because of low input offset voltages and very fast response. Using these Schottky clamped comparators significantly reduces the total cycle time of the memory.

Design of the sense amplifier network depends upon the transducer used and the input characteristics of the sense amplifier. The significant specifications are given in Table 1.

Consideration must first be given to the differential input voltage requirements of the sense amplifier. The required reference voltage is calculated from the relationship:

$$V_{REF} \le (I_T - I_B)R1 - V_{DIFF}$$

Where  $I_T$  is the transducer output current,  $I_B$  is sense amplifier bias current and  $V_{DIFF}$  is minimum differential voltage to switch the sense amplifier.

In large systems, noise coupled into the sense lines by stray capacitance can be very troublesome. Judicious layout patterns with sense lines as short as possible will help, but will not always be sufficient. One method of eliminating noise is to use a balance sense line as shown in Figure 19.

A dummy line should be run parallel to the actual sense line in as close proximity as possible. One end is connected to the sense amplifier at the  $V_{\rm REF}$  point while the other end is left open. The normal sense line is connected as usual. Electrical noise imposed upon the pair of sense lines takes the form of a common-mode signal and will be rejected by the sense amplifier. Signal currents in the sense line, on the other hand, form differential signals at the sense amp, causing the output to switch.

Table 1. Important Sense Amplifier Parameters

| DEVIC | CE V <sub>OS</sub> (mV) | i <sub>B</sub> (μA) | V <sub>IN (MIN)</sub> (mV) | SPEED (ns)<br>(V <sub>IN</sub> = 100mV) | GAIN |
|-------|-------------------------|---------------------|----------------------------|-----------------------------------------|------|
| 521   | 10                      | 40                  | 15                         | 12                                      | 5000 |
| 522   | 10                      | 40                  | 15                         | 15                                      | 5000 |

# **AN116**







# **AN116**



# Symbols and Definitions for Sample-and-Hold Circuits

#### **Linear Products**

#### Acquisition Time (tAO)

The time delay between the 50% (or threshold) point of the hold-to-sample transition of the sample/hold signal and the point at which the output voltage begins to track the input voltage to within a specified error band. By convention the acquisition time is defined for sampling a positive (or negative) full-scale input voltage after previously holding a negative (or positive) full-scale output voltage.

## Aperture Delay (t<sub>APD</sub>)

The time delay between the 50% (or threshold) point of the sample-to-hold transition of the sample/hold signal and the instant at which the switch is just opening. This latter instant can be defined as the time at which the internal control voltage across the switch element has moved by 10% of its full voltage swing, i.e., the instant at which the switch is 10% open.

## Aperture Time (tAP)

The time required for the sample-and-hold switch to open. The switch opening time can be defined as the interval between the conditions of 10% open and 90% open and does not include any delays of the sample/hold signal through the switch buffer circuitry.

## Aperture Uncertainty (t<sub>APU</sub>)

The range of variation of total aperture delay time (see definition below) due to internal circuit noise of all forms.

### Charge Transfer (Q<sub>T</sub>)

The amount of charge transferred to the holding capacitor (when switching from the sample-to-hold mode) originating from stray or parasitic capacitance associated with the sample-and-hold switch. Charge transfer is directly related to hold step (see definition below) by the following relationship:

 $V_{HS}(V) = Charge transfer(pC)/C_{H}(pF)$ 

where  $V_{HS}$  is the hold step and  $C_H$  is the holding capacitor. It can be seen that increasing  $C_H$  will reduce  $V_{HS}$ , since the charge transfer is constant for a given circuit.

### Input Resistance (RIN)

The large-signal input resistance over the specified input voltage range.

## Droop Rate (dVH/dt)

The rate of change of output voltage while the circuit is in the hold mode. It is due to leakage currents to, or from, the holding capacitor and can be positive or negative. It is related to the droop current,  $I_{\rm D}$  (defined below), by the following relationship;

 $dV_H/dt = I_D(pA)/C_H(pF)$ 

## Droop Current (ID)

The current flowing *into* the C<sub>H</sub> terminal when the circuit is in the hold mode.

# Effective Aperture Delay Time (teapp)

The difference between the propagation time of the analog input voltage to the sample-and-hold switch and the aperture delay (t<sub>APD</sub>). The value of t<sub>EAPD</sub> may be positive, negative or zero. For precise timing of the point on the input voltage to be held, the sample-to-hold transition of the sample/hold signal must be advanced by t<sub>EADD</sub>.

### Feedthrough Attenuation

A measurement of the isolation of the analog switch when the amplifier is in the HOLD mode. A direct function of feedthrough capacitance, it is the ratio of the output signal level to input signal level when in the HOLD mode. Feedthrough Attenuation is specified at a specific frequency and is usually expressed in dB.

### Full Power Bandwidth (fp)

The maximum frequency at which the fullscale output voltage can be achieved without significant distortion. The full power bandwidth is related to the slew rate, SR (defined below) by the following relationship;

 $F_P = SR/2\pi V_{CC}$ 

where  $V_{CC}$  is the peak value of the input signal; i.e.,  $V_{IN} = V_{CC} sin(2\pi F_P t)$ .

#### Gain Error

In a unity gain configuration this is the ratio of the difference between the input and output voltages to the input voltage expressed as a percentage of full scale input range capability.

#### Hold Mode Feedthrough

A measure of the amount of an input sinusoidal voltage that appears at the output of a sample-and-hold circuit when it is in the hold mode. It is usually expressed as a percentage or as an output RMS voltage for a specified input RMS voltage.

#### Hold Mode Settling Time (t<sub>HM</sub>)

The time delay between the 50% (or threshold) point of the sample-to-hold transition of the sample/hold signal and the point at which the output settles to within a specified error band of its final value before hold mode droop becomes significant.

5-304

#### Hold Step (V<sub>HS</sub>)

The step in the output voltage caused by charge transfer (defined above).

## Input Bias Current (IBIAS)

The bias current into the input terminal.

### Linearity Error (E<sub>I</sub>)

The maximum deviation of the output voltage from an ideal straight line drawn between the two output voltages corresponding to the extremes of the input voltage range. It is usually expressed as a percentage of the full-scale input voltage range.

#### Output Resistance (R<sub>O</sub>)

The ratio of the change in output voltage to a change in output load current in either the hold mode or for a fixed input voltage in the sample mode.

#### Overshoot

The maximum overshoot of the output voltage, in the sample mode, when slewing at its maximum rate over the full-scale output voltage range. It is usually expressed as a percentage of the full-scale output voltage range.

# Power Supply Rejection Ratio (PSRR)

The ratio of the change in power supply voltage (over a specified power supply voltage range  $\Delta$ PSV) to the corresponding change in zero-scale error,  $V_{ZS}$  (defined below); it is expressed in dB where PSRR(dB) =  $20\log(\Delta$ PSV/ $\Delta$ V $_{ZS}$ ).

#### Slew Rate (SR)

The maximum possible rate of change of the output voltage, in the sample mode, when changing over the full-scale output voltage range.

# Total Aperture Delay Time (t<sub>TAPD</sub>)

The sum of the aperture delay and the aperture time.

 $t_{TAPD} = t_{APD} + t_{AP}$ 

### Voltage Gain (A<sub>V</sub>)

The ratio of the output voltage to the input voltage when operating in the sample mode and over a specified input voltage range.

# Zero-Scale Error $(V_{ZS})$ or Input Offset Voltage $(V_{OS})$

The difference between the output and input voltages when operating in the sample mode and in a unity gain configuration.

# Symbols and Definitions for Sample-and-Hold Circuits



# LF198/LF298/LF398 Sample-and-Hold Amplifiers

**Product Specification** 

#### Linear Products

#### DESCRIPTION

The LF198/LF298/LF398 are monolithic sample-and-hold circuits which utilize high-voltage ion-implant JFET technology to obtain ultra-high DC accuracy with fast acquisition of signal and low droop rate. Operating as a unity gain follower, DC gain accuracy is 0.002% typical and acquisition time is as low as 6us to 0.01%. A bipolar input stage is used to achieve low offset voltage and wide bandwidth. Input offset adjust is accomplished with a single pin and does not degrade input offset drift. The wide bandwidth allows the LF198 to be included inside the feedback loop of 1MHz op amps without having stability problems. Input impedance of  $10^{10}\Omega$  allows high source impedances to be used without degrading accuracy.

P-channel junction FETs are combined with bipolar devices in the output amplifier to give droop rates as low as 5mV/min with a  $1\mu F$  hold capacitor. The JFETs have much lower noise than MOS devices used in previous designs and do not exhibit high temperature instabilities. The overall design guarantees no feed-through from input to output in the hold mode even for input signals equal to the supply voltages.

Logic inputs are fully differential with low input current, allowing direct connection to TTL, PMOS, and CMOS; differential threshold is 1.4V. The LF198/LF298/LF398 will operate from ±5V to ±18V supplies. They are available in an 8-lead TO-5 package, or an 8-pin plastic DIP.

#### **FEATURES**

- Operates from ±5V to ±18V supplies
- Less than 10μs acquisition time
- TTL, PMOS, CMOS compatible logic input
- 0.5mV typical hold step at C<sub>H</sub> = 0.01μF
- Low input offset
- 0.002% gain accuracy
- Low output noise in hold mode
- Input characteristics do not change during hold mode
- High supply rejection ratio in sample or hold
- Wide bandwidth

### **APPLICATION**

 The LF198/LF298/LF398 are ideally suited for a wide variety of sample-and-hold applications, including data acquisition, analogto-digital conversion, synchronous demodulation, and automatic test setup

#### PIN CONFIGURATIONS



#### ORDERING INFORMATION

| DESCRIPTION               | TEMPERATURE     | ORDER CODE |
|---------------------------|-----------------|------------|
| 8-Pin Cerdip              | -55°C to +125°C | LF198FE    |
| 8-Pin Metal Can           | -55°C to +125°C | LF198H     |
| 14-Pin Plastic SO Package | 0 to +70°C      | LF398D     |
| 8-Pin Cerdip              | 0 to +70°C      | LF398FE    |
| 8-Pin Metal Can           | 0 to +70°C      | LF398H     |
| 8-Pin Plastic DIP         | 0 to +70°C      | LF398N     |
| 8-Pin Cerdip              | -25°C to +85°C  | LF298FE    |
| 8-Pin Metal Can           | -25°C to +85°C  | LF298H     |

# Sample-and-Hold Amplifiers

# LF198/LF298/LF398

## **FUNCTIONAL DIAGRAM**



### TYPICAL APPLICATIONS



### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                              | RATING                                | UNIT           |
|-------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|
| Vs                | Supply voltage                                                                                         | ± 18                                  | V              |
|                   | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>3</sup> F package N package D package | 780<br>1160<br>1040                   | mW<br>mW<br>mW |
| T <sub>A</sub>    | Operating ambient temperature range<br>LF198<br>LF298<br>LF398                                         | -55 to +125<br>-25 to +85<br>0 to +70 | ာ့<br>ပဲ       |
| T <sub>STG</sub>  | Storage temperature range                                                                              | -65 to +150                           | °C             |
| V <sub>IN</sub>   | Input voltage                                                                                          | Equal to supply voltage               |                |
|                   | Logic-to-logic reference differential voltage <sup>2</sup>                                             | +7, -30                               | V              |
|                   | Output short-circuit duration                                                                          | Indefinite                            |                |
|                   | Hold capacitor short-circuit duration                                                                  | 10                                    | sec            |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                 | 300                                   | °C             |

### NOTES:

- The maximum junction temperature of the LF398 is 150°C. When operating at elevated ambient temperature, the packages must be derated based on the thermal resistance specified.
- Although the differential voltage may not exceed the limits given, the common-mode voltage on the logic pins must always be at least 2V below the positive supply and 3V above the negative supply.
- 3. Derate above 25°C, at the following rates:
  - F package at 6.2mW/°C
  - N package at 9.3mW/°C
  - D package at 8.3mW/°C

# Sample-and-Hold Amplifiers

# LF198/LF298/LF398

DC ELECTRICAL CHARACTERISTICS Unless otherwise specified, the following conditions apply: unit is in "sample" mode;  $V_S = \pm 15V; \ T_J = 25^{\circ}C; -11.5V \leqslant V_{IN} \leqslant + 11.5V; \ C_H = 0.01 \mu F; \ and \ R_L = 10 kΩ. \ Logic reference voltage = 0V and logic voltage = 2.5V.$ 

|                   |                                                  |                                                                | LF198/LF298 |                  |               | LF398 |                  |              |          |
|-------------------|--------------------------------------------------|----------------------------------------------------------------|-------------|------------------|---------------|-------|------------------|--------------|----------|
| SYMBOL            | PARAMETER                                        | TEST CONDITIONS                                                | Min         | Тур              | Max           | Min   | Тур              | Max          | UNIT     |
| V <sub>OS</sub>   | Input offset voltage <sup>4</sup>                | T <sub>J</sub> = 25°C                                          |             | 1                | 3<br>5        |       | 2                | 7<br>10      | mV<br>mV |
| I <sub>BIAS</sub> | Input bias current <sup>4</sup>                  | T <sub>J</sub> = 25°C<br>Full temperature range                |             | 5                | 25<br>75      |       | 10               | 50<br>100    | nA<br>nA |
|                   | Input impedance                                  | T <sub>J</sub> = 25°C                                          |             | 10 <sup>10</sup> |               |       | 10 <sup>10</sup> |              | Ω        |
|                   | Gain error                                       | $T_J = 25$ °C, $R_L = 10$ k<br>Full temperature range          |             | 0.002            | 0.005<br>0.02 |       | 0.004            | 0.01<br>0.02 | %        |
|                   | Feedthrough attenuation ratio at 1kHz            | $T_J = 25^{\circ}C, \ C_h = 0.01 \mu F$                        | 86          | 96               |               | 80    | 90               |              | dB       |
|                   | Output impedance                                 | T <sub>J</sub> = 25°C, ''HOLD'' mode<br>Full temperature range |             | 0.5              | 2<br>4        |       | 0.5              | 4<br>6       | Ω        |
|                   | "HOLD" step <sup>2</sup>                         | $T_J = 25^{\circ}C, C_h = 0.01 \mu F, V_{OUT} = 0$             |             | 0.5              | 2.0           |       | 1.0              | 2.5          | mV       |
| Icc               | Supply current <sup>4</sup>                      | T <sub>J</sub> ≤ 25°C                                          |             | 4.5              | 5.5           |       | 4.5              | 6.5          | mA       |
|                   | Logic and logic reference input current          | T <sub>J</sub> = 25°C                                          |             | 2                | 10            | ,     | 2                | 10           | μΑ       |
|                   | Leakage current into hold capacitor <sup>4</sup> | $T_J = 25^{\circ}C^3$ , "HOLD" mode                            |             | 30               | 100           |       | 30               | 200          | pA       |
| t <sub>AC</sub>   | Acquisition time to 0.1%                         | $\Delta V_{OUT} = 10V$ , $C_h = 1000pF$<br>$C_h = 0.01 \mu F$  |             | 4<br>20          |               |       | 4<br>20          |              | μs<br>μs |
|                   | Hold capacitor charging current                  | $V_{IN} - V_{OUT} = 2V$                                        |             | 5                |               |       | 5                |              | mA       |
|                   | Supply voltage rejection ratio                   | V <sub>OUT</sub> = 0                                           | 80          | 110              |               | 80    | 110              |              | dB       |
|                   | Differential logic threshold                     | T <sub>J</sub> = 25°C                                          | 0.8         | 1.4              | 2.4           | 0.8   | 1.4              | 2.4          | V        |

#### NOTES:

<sup>1.</sup> Unless otherwise specified, the following conditions apply. Unit is in "sample" mode,  $V_S = \pm 15V$ ,  $T_J = 25^{\circ}C$ ,  $-11.5V \le V_{|N} \le +11.5V$ ,  $C_h = 0.01\mu F$ , and  $R_L = 10k\Omega$ . Logic reference voltage = 0V and logic voltage = 2.5V.

<sup>2.</sup> Hold step is sensitive to stray capacitive coupling between input logic signals and the hold capacitor. 1pF, for instance, will create an additional 0.5mV step with a 5V logic swing and a 0.01µF hold capacitor. Magnitude of the hold step is inversely proportional to hold capacitor value.

<sup>3.</sup> Leakage current is measured at a junction temperature of 25°C. The effects of junction temperature rise due to power dissipation or elevated ambient can be calculated by doubling the 25°C value for each 11°C increase in chip temperature. Leakage is guaranteed over full input signal range.

<sup>4.</sup> The parameters are guaranteed over a supply voltage of ±5 to ±18V.

# Sample-and-Hold Amplifiers

# LF198/LF298/LF398

#### TYPICAL DC PERFORMANCE CHARACTERISTICS



#### TYPICAL AC PERFORMANCE CHARACTERISTICS



# Sample-and-Hold Amplifiers

# LF198/LF298/LF398

#### TYPICAL AC PERFORMANCE CHARACTERISTICS (Continued)



# **Signetics**

# NE/SE5060 Precision High-Speed Sample-and-Hold Amplifier

850ns

150.0μV/μs

Preliminary Specification

#### **Linear Products**

#### DESCRIPTION

The NE/SE5060 is a high-performance, monolithic sample-and-hold amplifier that features high accuracy, low droop rate, and fast acquisition times required in high-speed data acquisition systems.

The circuit consists of two high impedance buffer amplifiers connected by an analog switch. In the sample mode, the device is in a non-inverting unity-gain configuration. The switch (S2) (see Block Diagram) is implemented as a unique switchable output stage of the input buffer which has been optimized for fast charging of the hold capacitor and a low sample-to-hold step size. In the hold mode, the input signal is effectively disconnected from the circuit by switch S1 to give a low feedthrough, and GM2 maintains 0V across the switch S2. ensuring a low droop rate. The device includes a 100pF hold capacitor. If lower droop rates and smaller sample-to-hold step error is desired at the expense of acquisition time, additional hold capacitance may be added externally. The voltage at the hold capacitor is buffered by the output buffer amplifier to drive the external load.

The device utilizes high voltage ionimplanted JFETs to obtain the low droop rates. The circuit has been designed to minimize the initial zero offset error, which is trimmed at the wafer level to be less than 0.5mV. The NE5060 operates from ±9V to ±17V power supplies with little or no change in the specification as long as the peak input voltage is not within 4V of the supplies.

#### **FEATURES**

| Voltage gain               | 0.99970 |
|----------------------------|---------|
| • Low signal non-linearity | 0.0035% |
| Low offset error           | 0.5mV   |

- Fast acquisition time
- Low sample-to-hold step 1mV
- Low droop rate 0.2µV/µs +25°C (SE/NE5060) 0.2µV/µs +70°C (NE5060) 2.0µV/µs
- Internal 100pF hold capacitor

+125°C (SE5060)

- TTL CMOS Logic compatible
- Functional equivalent replacement for HA2420, HA2425, HA5320, AD583 and SMP11

#### APPLICATIONS

- Precision data acquisition systems
- D/A converter deglitching
- Auto-zero circuits
- Peak detectors

#### ORDERING INFORMATION

| DESCRIPTION            | TEMPERATURE RANGE | ORDER CODE |
|------------------------|-------------------|------------|
| 14-Pin Hermetic Cerdip | 0 to +70°C        | NE5060F    |
| 14-Pin Hermetic Cerdip | -55°C to +125°C   | SE5060F    |

#### PIN CONFIGURATION



#### **BLOCK DIAGRAM**



#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                                                                | RATING                  | UNIT |
|------------------|--------------------------------------------------------------------------|-------------------------|------|
|                  | Voltage between V <sub>CC</sub> and V <sub>EE</sub>                      | 36                      | ٧    |
| ViN              | Analog input voltage                                                     | ± 15                    | ٧    |
| V <sub>S/H</sub> | Logic input voltage                                                      | ± 15                    | ٧    |
| V <sub>LC</sub>  | Logic reference voltage                                                  | ± 15                    | ٧    |
| Isc              | Output short-circuit duration                                            | Indefinite              |      |
|                  | Hold capacitor short-circuit duration                                    | 60                      | s    |
| P <sub>D</sub>   | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> | 1190                    | mW   |
| T <sub>A</sub>   | Operating temperature range NE5060 SE5060S <sup>2</sup>                  | 0 to +70<br>-55 to +125 | ပံ့  |
| T <sub>STG</sub> | Storage temperature range                                                | -65 to +150             | °C   |

#### NOTES:

- 1. Derate above 25°C at 9.5mW/°C.
- 2. Operation above 110°C ambient requires that a heat sink be provided so as not to exceed the recommended maximum junction temperature of 150°C.

 $\theta_{JA} = 110^{\circ}\text{C/W}$  $\theta_{JC} = 30^{\circ}\text{C/W}$ 

 $T_J = V_{CC} \times I_{CC} \times 0.8 \times \theta_{JA}$ = 15 (15 + 14) × 0.8 × 110°C/W

= 38.2°C

# Precision High-Speed Sample-and-Hold Amplifier

NE/SE5060

#### DC ELECTRICAL CHARACTERISTICS Test conditions, unless otherwise noted:

 $V_{CC}$  = 15V;  $V_{EE}$  =  $\,$  -15V;  $-10V \leqslant V_{IN} \leqslant 10V; \ V_{LC}$  = 0V;  $V_{S/H} < 0.8V$  (for sample mode);  $V_{S/H} > 2.0V$  (for hold mode);  $C_H$  = Internal; device in sample mode;  $0^{\circ}C \leqslant T_A \leqslant +70^{\circ}C$  for NE5060;  $-55^{\circ}C \ \leqslant T_A \leqslant +125^{\circ}C$  for SE5060.

| SYMBOL             | PARAMETER                                  | TEST CONDITIONS                                                |             | NE5060             |       |             | SE5060             |       |                |
|--------------------|--------------------------------------------|----------------------------------------------------------------|-------------|--------------------|-------|-------------|--------------------|-------|----------------|
|                    |                                            |                                                                | Min         | Тур                | Max   | Min         | Тур                | Max   | UNIT           |
| V <sub>ZS</sub>    | Zero-scale error                           | $V_{IN} = 0V; T_A = 25^{\circ}C$ $T_{MIN} \text{ to } T_{MAX}$ |             | 0.5<br>1.0         | 2.0   |             | 0.5<br>3.0         | 4.0   | mV<br>mV       |
| I <sub>BIAS</sub>  | Input bias current                         | V <sub>IN</sub> = 0V                                           |             | 70                 | 150   |             | 70                 | 250   | nA             |
| R <sub>IN</sub>    | Input resistance                           |                                                                | 150         | 250                |       | 100         | 250                |       | МΩ             |
| A <sub>V</sub>     | Voltage gain                               | $V_{IN} = \pm 10V$ $T_A = 25^{\circ}C$ $T_{MIN}$ to $T_{MAX}$  |             | 0.99975<br>0.99965 |       |             | 0.99975<br>0.99955 |       | V/V<br>V/V     |
| EL                 | Linearity error                            | $V_{IN} = \pm 10V$ , $R_L = 5k\Omega$                          |             | 0.0035             | 0.007 |             | 0.0035             | 0.008 | %              |
| V <sub>INR</sub>   | Input voltage range                        |                                                                | ± 10.5      | ± 11               |       | ± 10.5      | ± 11               |       | ٧              |
| R <sub>OUT</sub>   | Output resistance                          |                                                                |             | 0.15               | 0.5   |             | 0.15               | 0.5   | Ω              |
| I <sub>LOAD</sub>  | Output load current (@ $R_O < 0.5\Omega$ ) | $V_{IN} = \pm 10V$ ; $T_A = 25$ °C<br>$T_{MIN}$ to $T_{MAX}$   | ± 10<br>± 8 | ± 15<br>± 11       |       | ± 10<br>± 7 | ± 15<br>± 11       |       | mA<br>mA       |
| V <sub>IH</sub>    | Logic "1" voltage                          |                                                                | 2.0         |                    |       | 2.0         |                    |       | ٧              |
| V <sub>IL</sub>    | Logic "0" voltage                          |                                                                |             |                    | 0.8   |             |                    | 0.8   | ٧              |
| l <sub>iH</sub>    | Logic input current high                   | V <sub>S/H</sub> = 5V                                          |             |                    | 0.1   |             |                    | 0.1   | μΑ             |
| I <sub>IL</sub>    | Logic input current low                    | V <sub>S/H</sub> = 0V                                          |             |                    | -15   |             |                    | -15   | μΑ             |
| E <sub>N RMS</sub> | Output noise                               | DC to 260kHz                                                   |             | 250                |       |             | 250                |       | μV             |
| V <sub>CC</sub>    | Positive supply voltage <sup>1</sup>       |                                                                | 13.5        | 15                 | 16.5  | 13.5        | 15                 | 16.5  | ٧              |
| VEE                | Negative supply <sup>1</sup>               |                                                                | -13.5       | -15                | -16.5 | -13.5       | -15                | -16.5 | ٧              |
| Icc                | Positive supply current                    |                                                                |             | 11.5               | 15    |             | 11.5               | 15    | mA             |
| I <sub>EE</sub>    | Negative supply current                    |                                                                |             | -11.5              | -14   |             | -11.5              | -14   | mA             |
| PSRR+              | Positive supply rejection ratio            | $V_{CC} = 15V \pm 5\%$ $V_{IN} = 0V$ $V_{IN} = \pm 10V$        | 85<br>80    | 100<br>90          |       | 85<br>80    | 100<br>90          |       | dB<br>dB<br>dB |
| PSRR-              | Negative supply rejection ratio            | $V_{EE} = -15V \pm 5\%$ $V_{IN} = 0V$ $V_{IN} = \pm 10V$       | 65<br>57    | 72<br>63           |       | 65<br>57    | 72<br>63           |       | dB<br>dB       |

#### NOTE:

<sup>1.</sup> Recommend operating supply voltage range for  $V_{IN}$  =  $\pm$  10V; DC specification production tested only at  $\pm$  15V.

# Precision High-Speed Sample-and-Hold Amplifier

# NE/SE5060

#### AC ELECTRICAL CHARACTERISTICS Test conditions, unless otherwise specified:

 $\begin{array}{l} V_{CC} = 15V; \; V_{EE} = -15V; \; V_{IN} = 0V; \; V_{LC} = 0V; \; R_L = 2k\Omega; \; C_L = 50pF; \; C_H = Internal; \\ V_{S/H} = 0.4V \; (for \; sample \; mode); \; V_{S/H} = 3.5V \; (for \; hold \; mode); \; T_A = +25^{\circ}C. \end{array}$ 

| 0,41001             |                                         |                                                           |     |                 |           |                         |
|---------------------|-----------------------------------------|-----------------------------------------------------------|-----|-----------------|-----------|-------------------------|
| SYMBOL              | PARAMETER                               | TEST CONDITIONS                                           | Min | Тур             | Max       | UNIT                    |
| SR                  | Slew rate <sup>1</sup>                  |                                                           | 16  | 20              |           | V/µs                    |
|                     | Overshoot <sup>1</sup>                  | ,                                                         |     | 6               |           | %                       |
| BW                  | Full power bandwidth                    | V <sub>IN</sub> = 20V <sub>P-P</sub>                      |     | 260             |           | kHz                     |
| t <sub>AQ</sub>     | Acquisition time, 1, 2                  |                                                           |     | 850             | 1250      | ns                      |
| t <sub>APD</sub>    | Aperture delay                          |                                                           |     | 30              |           | ns                      |
| t <sub>AP</sub>     | Aperture time                           |                                                           |     | 25              |           | ns                      |
| t <sub>APU</sub>    | Aperture uncertainty                    |                                                           |     | 1               |           | ns                      |
| V <sub>HT</sub>     | Sample - Hold transient (peak to peak)3 |                                                           |     | 2               | 15        | mV                      |
| t <sub>HM</sub>     | Hold mode settling <sup>2, 3</sup>      |                                                           |     | 35              | 125       | ns                      |
| Qt                  | Charge transfer <sup>3</sup>            |                                                           |     | 0.1             | 0.25      | рС                      |
|                     | Hold step <sup>3, 4</sup>               |                                                           |     | 1.0             | 2.5       | mV                      |
| dV <sub>H</sub> /dt | Drop rate                               | T <sub>A</sub> = +25°C<br>0°C to +70°C<br>-55°C to +125°C |     | 0.2<br>2<br>150 | 5<br>200  | μV/μs<br>μV/μs<br>μV/μs |
| lp                  | Drop current                            | T <sub>A</sub> = +25°C<br>0°C to +70°C<br>-55°C to +125°C |     | 2<br>100<br>10  | 500<br>20 | pA<br>pA<br>nA          |
|                     | Hold mode feedthrough                   | V <sub>IN</sub> = 10V <sub>P-P</sub> ; 100kHz             |     | 2               |           | mV                      |

#### NOTES:

- 1.  $V_{IN} = \pm 10V$  step.
- Y<sub>IN</sub> = 1 to V step.
   To within 1.0mV of its final value (0.01%).
   V<sub>S/H</sub> (HIGH) = 3.5V; t<sub>R</sub> = 50ns (V<sub>IL</sub> to V<sub>IH</sub>).
   Can be adjusted to zero.

# Precision High-Speed Sample-and-Hold Amplifier

NE/SE5060

#### **APPLYING THE NE/SE5060**

The NE/SE5060 is a high-performance sample-and-hold amplifier. In the track mode the device behaves as a non-inverting unity gain amplifier. In the hold mode the device holds the value of the output voltage that was present at the instant the sample-to-hold signal goes high.

#### **Hold Capacitor**

The NE/SE5060 includes an on-chip hold capacitor and achieves fast acquisition, low hold step, and droop rate which are adequate for most high-speed applications. However, if a smaller hold step and lower droop rate are desired, then an external hold capacitor (C<sub>H</sub>) may be added from Pin 11 to ground (Pin 6). The external hold capacitor should have high insulation resistance and low dielectric absorption to minimize droop errors.

If an external hold capacitor is used, then additional compensation capacitance of value  $0.03C_{\rm H}$  should be connected between Pin 8 and ground. Exact value and type are not critical. The additional hold capacitor will reduce the slew rate and increase acquisition time.

#### Offset Adjustment

The NE/SE5060 hold step error can be adjusted to zero using the offset adjustment pins as shown in the 'Typical Connections'. The error should be adjusted with the device in the hold mode, so that both the initial offset error and the hold-step error are nulled to zero. If desired, the center-tap of the offset adjustment potentiometer may be connected to  $V_{\rm CC}$  through a  $1 {\rm M}\Omega$  resistor in series with the center-tap of the potentiometer.

# Layout and Other Considerations

A printed circuit board with ground plane is recommended for best performance. Bypass capacitors ( $0.01\mu\mathrm{F}$  to  $0.1\mu\mathrm{F}$  ceramic) should be provided for each power supply terminal to Pin 6 as close to the device as possible.

The ideal ground connections are as follows:

- a wide trace between Pin 6 and Pin 13Pin 6 to each power supply ground
- a separate trace from Pin 6 to the signal ground
- Pin 13 to digital ground.

The hold capacitor (Pin 11) is sensitive to stray coupling. Any connection made to this pin should be kept short and guarded by a ground plane since nearby signal lines or power supply voltages will introduce errors in the hold mode.

In unity gain applications requiring no external hold capacitor, the NE/SE5060 can directly replace the HA2420, HA2425, and HA5320. In applications requiring an additional hold capacitor, it should be remembered that the capacitor should be connected from Pin 11 to ground.

#### Sample/Hold Input

Optimum performance is achieved with a clean (no ringing) sample-to-hold pulse with a rise time between 20ns and 50ns.

NE/SE5060 is compatible with all logic families. For TTL and DTL interface, simply ground Pin 13. The internal threshold voltage is set to 1.4V above the voltage at Pin 13. For CMOS and HTL interface, the appropriate voltage may be applied to Pin 13. For proper operation the voltage applied at Pin 13 must be at least 4V below the positive supply and 3V above the negative supply.



# **Signetics**

# NE/SE5537 Sample-and-Hold Amplifier

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE5537 monolithic sample-andhold amplifier combines the best features of ion-implanted JFETs with bipolar devices to obtain high accuracy, fast acquisition time, and low droop rate. This device is pin-compatible with the LF198, and features superior performance in droop rate and output drive capability. The circuit shown in Figure 1 contains two operational amplifiers which function as a unity gain amplifier in the sample mode. The first amplifier has bipolar input transistors which give the system a low offset voltage. The second amplifier has JFET input transistors to achieve low leakage current from the hold capacitor. A unique circuit design for leakage current cancellation using current mirrors gives the NE5537 a low droop rate at higher temperature. The output stage has the capability to drive a  $2k\Omega$  load. The logic input is compatible with TTL, PMOS or CMOS logic. The differential logic threshold is 1.4V with the sample mode occurring when the logic input is high. It is available in 8-lead TO-5, 8-pin plastic DIP packages, and 14-pin SO packages.

#### **FEATURES**

- Operates from ±5V to ±18V supplies
- Hold leakage current 6pA @ T<sub>.I</sub> = 25°C
- Less than 4μs acquisition time
- TTL, PMOS, CMOS compatible logic input
- 0.5mV typical hold step at C<sub>H</sub> = 0.01μF
- Low input offset: 1MV (typical)
- 0.002% gain accuracy with  $R_L = 2k\Omega$
- Low output noise in hold mode
- Input characteristics do not change during hold mode
- High supply rejection ratio in sample or hold
- Wide bandwidth

#### PIN CONFIGURATIONS



#### **BLOCK DIAGRAM**



#### G

# Sample-and-Hold Amplifier

NE/SE5537

#### **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic DIP | 0 to +70°C        | NE5537N    |
| 14-Pin Plastic SO | 0 to +70°C        | NE5537D    |
| 8-Pin Plastic DIP | -55°C to +125°C   | SE5537FE   |

#### ABSOLUTE MAXIMUM RATINGS

| SYMBOL            | PARAMETER                                                                                                | RATING                  | UNIT           |
|-------------------|----------------------------------------------------------------------------------------------------------|-------------------------|----------------|
| Vs                | Voltage supply                                                                                           | ± 18                    | V              |
| P <sub>D</sub>    | Maximum power dissipation  T <sub>A</sub> = 25°C (still-air) <sup>1</sup> N package D package FE package | 1160<br>1090<br>780     | mW<br>mW<br>mW |
| T <sub>A</sub>    | Operating ambient temperature range<br>SE5537<br>NE5537                                                  | -55 to +125<br>0 to +70 | °C             |
| T <sub>STG</sub>  | Storage temperature range                                                                                | -65 to +150             | °C             |
| V <sub>IN</sub>   | Input voltage                                                                                            | Equal to supply voltage |                |
|                   | Logic to logic reference differential voltage <sup>2</sup>                                               | +7, -30                 | ٧              |
|                   | Output short circuit duration                                                                            | Indefinite              |                |
|                   | Hold capacitor short circuit duration                                                                    | 10                      | s              |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                   | 300                     | °C             |

#### NOTES:

- 1. Derate above 25°C, at the following rates:
  - FE package at 6.2mW/°C
  - N package at 9.3mW/°C
  - D package at 8.3mW/°C
- 2. Although the differential voltage may not exceed the limits given, the common-mode voltage on the logic pins may be equal to the supply voltages without causing damage to the circuit. For proper logic operation, however, one of the logic pins must always be at least 2V below the positive supply and 3V above the negative supply.

Signetics Linear Products Product Specification

# Sample-and-Hold Amplifier

NE/SE5537

#### DC ELECTRICAL CHARACTERISTICS1

| SYMBOL            | PARAMETER TEST CONDITIONS                        |                                                                                                                                                                                                                                                                                          | SE5537 |                  |          |     |                  |           |          |
|-------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------|----------|-----|------------------|-----------|----------|
|                   |                                                  | Min                                                                                                                                                                                                                                                                                      | Тур    | Max              | Min      | Тур | Max              | UNIT      |          |
| Vos               | Input offset voltage <sup>4</sup>                | T <sub>J</sub> = 25°C<br>Full temperature range                                                                                                                                                                                                                                          |        | 1                | 3<br>5   |     | 2                | 7<br>10   | mV<br>mV |
| I <sub>BIAS</sub> | Input bias current <sup>4</sup>                  | T <sub>J</sub> = 25°C<br>Full temperature range                                                                                                                                                                                                                                          |        | 5                | 25<br>75 |     | 10               | 50<br>100 | nA<br>nA |
|                   | Input impedance                                  | T <sub>J</sub> = 25°C                                                                                                                                                                                                                                                                    |        | 10 <sup>10</sup> |          |     | 10 <sup>10</sup> |           | Ω        |
|                   | Gain error                                       | $\begin{split} T_J &= 25^{\circ}\text{C},\\ -10\text{V} \leqslant \text{V}_{ \text{N}} \leqslant 10\text{V}, \ \text{R}_L &= 2\text{k}\Omega\\ -11.5\text{V} \leqslant \text{V}_{ \text{N}} \leqslant 11.5\text{V},\\ \text{R}_L &= 10\text{k}\Omega \end{split}$ Full temperature range |        | 0.002            | 0.007    |     | 0.004            | 0.01      | %        |
|                   | Feedthrough attenuation ratio at 1kHz            | $T_J = 25^{\circ}C, C_H = 0.01 \mu F$                                                                                                                                                                                                                                                    | 86     | 96               |          | 80  | 90               |           | dB       |
|                   | Output impedance                                 | T <sub>J</sub> = 25°C, "HOLD" mode<br>Full temperature range                                                                                                                                                                                                                             |        | 0.5              | 2<br>4   |     | 0.5              | 4<br>6    | Ω        |
|                   | "HOLD" Step <sup>2</sup>                         | $T_J = 25^{\circ}C, C_H = 0.01 \mu F, V_{OUT} = 0$                                                                                                                                                                                                                                       |        | 0.5              | 2.0      |     | 1.0              | 2.5       | mV       |
| Icc               | Supply current <sup>4</sup>                      | T <sub>J</sub> = 25°C                                                                                                                                                                                                                                                                    |        | 4.5              | 6.5      |     | 4.5              | 7.5       | mA       |
|                   | Logic and logic reference input current          | T <sub>J</sub> = 25°C                                                                                                                                                                                                                                                                    |        | 2                | 10       |     | 2                | 10        | μΑ       |
|                   | Leakage current into hold capacitor <sup>4</sup> | T <sub>J</sub> = 25°C ''hold'' mode <sup>3</sup>                                                                                                                                                                                                                                         |        | 6                | 50       |     | 6                | 100       | pΑ       |
|                   | Acquisition time to 0.1%                         | V <sub>OUT</sub> = 10V,<br>C <sub>H</sub> = 1000pF<br>C <sub>H</sub> = 0.01μF                                                                                                                                                                                                            |        | 4<br>20          |          |     | 4<br>20          |           | μs<br>μs |
|                   | Hold capacitor charging current                  | V <sub>IN</sub> – V <sub>OUT</sub> = 2V                                                                                                                                                                                                                                                  |        | 5                |          |     | 5                |           | mA       |
| SVRR              | Supply voltage rejection ratio                   | V <sub>OUT</sub> = 0V                                                                                                                                                                                                                                                                    | 80     | 110              |          | 80  | 110              |           | dB       |
|                   | Differential logic threshold                     | T <sub>J</sub> = 25°C                                                                                                                                                                                                                                                                    | 0.8    | 1.4              | 2.4      | 0.8 | 1.4              | 2.4       | ٧        |

#### NOTES:

5-318

<sup>1.</sup> Unless otherwise specified, the following conditions apply: Unit is in "sample" mode.  $V_S = \pm 15V$ ,  $T_J = 25^{\circ}C$ ,  $-11.5V \le V_{IN} \le 11.5V$ ,  $C_H = 0.01 \mu F$ , and  $R_L = 2k\Omega$ . Logic reference voltage = 0V and logic voltage = 2.5V.

<sup>2.</sup> Hold step is sensitive to stray capacitive coupling between input logic signals and the hold capacitor. 1pF, for instance, will create an additional 0.5mV step with a 5V logic swing and a 0.01F hold capacitor. Magnitude of the hold step is inversely proportional to hold capacitor value.

<sup>3.</sup> Leakage current is measured at a junction temperature of 25°C. The effects of junction temperature rise due to power dissipation or elevated ambient can be calculated by doubling the 25°C value for each 11°C increase in chip temperature. Leakage is guaranteed over full input signal range.

<sup>4.</sup> These parameters guaranteed over a supply voltage range of ±5 to ±18V.

# Sample-and-Hold Amplifier

# NE/SE5537

#### TYPICAL PERFORMANCE CHARACTERISTICS



#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



August 15, 1988 5-320

### Sample-and-Hold Amplifier

# NE/SE5537

#### SAMPLE-AND-HOLD

 For many years designers have used the sample-and-hold (or track-and-hold) to operate on analog information in a time frame which is expedient.

By sampling a segment of the information and holding it until the proper timing for converting to some form of control signal or readout, the designer maintains certain freedom in performing predetermined manipulative functions. Therefore, the sample-and-hold can be defined as a "selective analog memory cell".

The memory is volatile and will also decay with time.

When using the sample-and-hold method for evaluating signal information, the designer is given the added feature of eliminating outside noise elements. With the analog-to-digital converter products available today, the "DC memory" of the sample-and-hold can be easily converted to digital format and further incorporated into microprocessor-based systems.

Parametric evaluation of the sample-and-hold will be discussed in the following paragraphs.

#### **DEFINITION OF TERMS**

#### Acquisition Time -

The time required to acquire a new analog input voltage with an output step of 10V. Note that acquisition time is not just the time required for the output to settle, but also includes the time required for all internal nodes to settle so that the output assumes the proper value when switched to the hold mode.

#### Aperture Delay Time -

The time elapsed from the hold command to the opening of the switch.

#### Aperture Jitter -

Also called "aperture uncertainty time", it's the time variation or uncertainty with which the switch opens, or the time variation in aperture delay.

#### Aperture Time —

The delay required between "HOLD" command and an input analog transition, so that the transition does not affect the held output.

#### Bandwidth -

The frequency at which the gain is down 3dB from its DC value. It's measured in sample (track) mode with a small-signal sine wave that doesn't exceed the slew rate limit.

#### Dynamic Sampling Error —

The error introduced into the hold output due to a changing analog input at the time the hold command is given. Error is expressed in mV with a given hold capacitor value and

input slew rate. Note that this error term occurs even for long sample times.

#### Effective Aperture Delay -

The time difference between the hold command and the time at which the input signal is at the held voltage.

#### Figure of Merit -

The ratio of the available charging current during sample mode to the leakage current during hold mode.

#### Gain Error --

The ratio of output voltage swing to input voltage swing in the sample mode expressed as a percent difference.

#### Hold Mode Droop -

The output voltage change per unit of time while in hold. Commonly specified in V/s,  $\mu$ V/  $\mu$ s or other convenient units.

#### Hold Mode Feedthrough -

The percentage of an input sinusoidal signal that is measured at the output of a sample-hold when it's in hold mode.

#### Hold Settling Time -

The time required for the output to settle within 1mV of final value after the "HOLD" logic command.

#### Hold Step -

The voltage step at the output of the sampleand-hold when switching from sample mode to hold mode with a steady (DC) analog input voltage. Logic swing is 5V.

#### Sample-to-Hold Offset Error -

The difference in output voltage between the time the switch starts to open, and the time when the output has settled completely. It is caused by charge being transferred to the hold capacitor switch as it opens.

#### Slew Rate -

The fastest rate at which the sample-and-hold output can change (specified in  $V/\mu s$ ).

#### Threshold Level -

That level which causes the switch control to change state.

#### **BASIC BLOCK DIAGRAM**

The basic circuit concept of the sample-andhold circuit incorporates the use of two (2) operational amplifiers and a switch control mechanism (which determines sample, hold or track conditions).

The block diagram of the NE5537 is a closed loop, non-inverting unity gain sample-and-hold system. The input buffer amplifier supplies the current necessary to charge the hold capacitor, while the output buffer amplifier closes the loop so that the output voltage is identical to the input voltage (with consideration for input offset voltage, offset current, and temperature variations which are com-

mon to all sample-and-hold circuits, be they monolithic, hybrid or modular).

When the sampling switch is open (in the hold mode), the clamping diodes close the loop around the input amplifier to keep it from being overdriven into saturation.

The switch control is driven by external logic levels via a timing sequence remote from the sample-and-hold device (See Figure 1). The switch control has a floating reference (Pin 7), referred to as the logic reference which makes the sample-and-hold device compatible to several types of external logic signals (TTL, PMOS, and CMOS). The switching device operates at a threshold level of 1.4V.



Figure 1. Typical Connection

The switch mechanism is on (sampling an information stream) when the logic level is high (Pin 8 is 1.4V higher than Pin 7) and presents a load of 5µA to the input logic signal. The analog sampled signal is amplified, stored (in the external holding capacitor), and buffered. At the end of the sampling period, the internal switch mechanism turns off (switch opens) and the "stored analog memory" information on the external capacitor (Pin 6) is loaded down by an operational amplifier connected in the unity gain noninverting configuration. This input impedance of this amplifier is effectively:

 $R = R_{IN}(A_{OL})/(1 + 1/A)$ 

where R = Effective input

impedance

R<sub>IN</sub> = Open-loop input impedance

 $A_{OL}$  = Open-loop gain A = AC loop gain

Therefore, the higher the open-loop gain of the second operational amplifier, the larger the effective loading on the capacitor. The larger the load, the lower the "leakage" current and the better the droop characteristics.

In actuality, the amplifiers are designed with special leakage current cancellation circuits along with FET input devices. The leakage current cancellation circuits give better high temperature operation. (Remember that the FET amplifiers double in required bias current

### Sample-and-Hold Amplifier

# NE/SE5537

for every 10 degree increase in junction temperature.)

Sampling time for the NE5537 is less than 10 µs (measured to 0.1% of input signal). Leakage current is 6pA at a rate output load of 2kΩ.

#### **BASIC APPLICATIONS**

#### Multiplying DAC

As depicted in the block diagram of Figure 2, the sample-and-hold circuit is used to supply a "variable" reference to the digital-to-analog converter. As the input reference varies, the output will change in accordance with Equation 1, shown in Figure 2.

Varying the input signal reference level can aid the system in performing both compression and expansion operations. The multiplying DACs used are the Signetics NE/SE5008; however, if the rate of change of the reference variation is kept slow enough, a microprocessor-compatible DAC can be incorporated, such as the NE5018 or the NE5020.

#### DATA ACQUISITION SYSTEMS

As mentioned earlier, the designer may wish to operate on several different segments of an "analog" signal; however, he is limited by the fact that only one analog-to-digital converter channel is available to him. Figure 3 shows the means by which a multiplexing system may be accomplished.

#### **APPLICATION HINTS**

#### **Hold Capacitor**

A significant source of error in an accurate sample-and-hold circuit is dielectric absorption in the hold capacitor. A mylar cap, for instance, may "sag back" up to 0.2% after a quick change in voltage. A long "soak" time is required before the circuit can be put back in the hold mode with this type of capacitor. Dielectrics with very low hysteresis are polystyrene, polypropylene, and teflon. Other types such as mica and polycarbonate are not nearly as good. Ceramic is unusable with > 1% hysteresis. The advantage of polypropylene over polystyrene is that it extends the maximum ambient temperature from 85°C to 100°C. The hysteresis relaxation time constant in polystyrene, for instance, is 10 - 50ms. If A-to-D conversion can be made within 1ms, hysteresis error will be reduced by a factor of ten.

#### DC ZEROING

DC zeroing is accomplished by connecting the offset adjust pin to the wiper of a  $1 k\Omega$ 





potentiometer which has one end tied to V+ and the other end tied through a resistor to ground. The resistor should be selected to give  ${\simeq}0.6\text{mA}$  through the 1k $\Omega$  potentiometer.

#### Sampling Dynamic Signals

Sampling errors due to moving (changing) input signals are of significant concern to designers employing sample-and-hold circuits. There exist finite phase delays through the sample-and-hold circuit causing an inputoutput phase of differential for moving signals. In addition, the series protection resistor  $(300\Omega$  to Pin 6 of the NE5537) will add an RC time constant, over and above the slew rate limitation of the input buffer/current drive amplifier. This means that at the moment the "HOLD" command arrives, the hold capacitor voltage may be somewhat different from the actual analog input. The effect of these delays is opposite to the effect created by delays in the logic which switches the circuit from sample to hold. For example, consider an analog input of 20 VP-P at 10kHz. Maximum dV/dt is  $0.6V/\mu s$ . With no analog phase delay and 100ns logic delay, one could expect up to  $(0.1\mu s)$   $(0.6V/\mu s) = 60mV$  error if the "HOLD" signal arrived near maximum dV/dt of the input. A positive-going input would give a  $\pm$ 60mV error. Now assume a 1MHz (3dB) bandwidth for the overall analog loop. This generates a phase delay of 160ns. If the hold capacitor sees this exact delay, then error due to analog delay will be (0.16 $\mu$ s) (0.6V/ $\mu$ s) = -96mV (analog) for a total of -36mV. To add to the confusion, analog delay is proportional to hold capacitor value, while digital delay remains constant. A family of curves (dynamic sampling error) is included to help estimate errors.

A curve labeled "Aperture Time" has been included for sampling conditions where the input is steady during the sampling period, but may experience a sudden change nearly coincident with the "HOLD" command. This curve is based on a 1mV error fed into the output.

A second curve, "Hold Settling Time," indicates the time required for the output to settle to 1mV after the "HOLD" command.

#### 5

# Sample-and-Hold Amplifier

NE/SE5537

#### Digital Feedthrough

Fast rise time logic signals can cause hold errors by feeding externally into the analog input at the same time the amplifier is put into the hold mode. To minimize this problem, board layout should keep logic lines as far as possible from the analog input. Grounded guarding traces may also be used around the input line, especially if it is driven from a high impedance source. Reducing high amplitude logic signals to 2.5V will also help.

Logic signals also couple to the hold capacitor. This hold capacitor should be guarded by a PC card trace connected to the sample-and-hold output. This will also minimize board leakage.

#### SPECIAL NOTES

- Not all definitions herein defined are measured parametrically for the NE5537, but are legitimate terms used in sample-and-hold systems.
- Reference should be made to Design Engineering, Volumes 23 (Nov. 8, 1978), 25 (Dec. 6, 1978) and 26 (Dec. 20, 1978) for articles written by Eugene Zuch of Datel Systems, Inc., for a further discussion of sample-and-hold circuits.
- Reference also made to National Semiconductor Corporation's Special Functions Data Book (1976)

# **Signetics**

# NE5520 LVDT Signal Conditioner

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE5520 is a signal conditioning circuit for use with Linear Variable Differential Transformers (LVDT). The chip includes a low distortion amplitude stable sine wave oscillator with programmable frequency to drive the primary of the LVDT; a synchronous demodulator to convert the LVDT output amplitude and phase to position information; and an output amp to provide gain and filtering.

#### **FEATURES**

- Oscillator frequency: 1kHz to 20kHz
- Low distortion
- Capable of ratiometric operation
- Single supply operation 5V to 20V or dual supply ± 2.5V to ± 10V
- Low power consumption

#### **APPLICATIONS**

- LVDT signal conditioning
- RVDT signal conditioning

#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic DIP | 0 to +70°C        | NE5520N    |
| 16-Pin SOL Package | 0 to +70°C        | NE5520D    |
| 16-Pin Ceramic DIP | 0 to +70°C        | NE5520F    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                      | RATING      | UNIT |
|------------------|--------------------------------|-------------|------|
| Vs               | Supply voltage                 | +20         | V    |
|                  | Split supply voltage           | ± 10        | V    |
| TA               | Operating temperature range    | 0 to +70    | °C   |
| T <sub>STG</sub> | Storage temperature range      | -65 to +165 | °C   |
| P <sub>D</sub>   | Power Dissipation <sup>1</sup> | 840         | mW   |

#### NOTES:

- 1. Supplied only in large SO (Small Outline) package. See package diagram.
- 2. Pin numbers are for N package.

#### PIN CONFIGURATIONS



# NE5520

### **BLOCK DIAGRAM**



April 28, 1988 5-325

NE5520

# **DC ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_R = V + = 10V$ , unless otherwise specified.

| CVMDO             | PARAMETER                                | TEST CONDITIONS                    |                       |                       |                         |                    |
|-------------------|------------------------------------------|------------------------------------|-----------------------|-----------------------|-------------------------|--------------------|
| SYMBOL            | PAHAMETER                                | TEST CONDITIONS                    | Min                   | Тур                   | Max                     | UNIT               |
| Icc               | Supply current                           | Over temperature                   |                       | 7.0                   | 10                      | mA                 |
| I <sub>REF</sub>  | Reference current                        | Over temperature                   |                       | 5.5                   | 10                      | mA                 |
| V <sub>REF</sub>  | Reference voltage range                  | Over temperature                   | 5                     |                       | V+                      | ٧                  |
| P <sub>D</sub>    | Power dissipation                        |                                    |                       | 120                   | 220                     | mW                 |
| Oscillator        | section                                  |                                    |                       |                       |                         |                    |
|                   | Oscillator output                        |                                    |                       | V <sub>R</sub><br>8.7 |                         | V <sub>RMS</sub>   |
|                   | Sine wave distortion                     |                                    |                       | 4                     |                         | %                  |
|                   | Initial amplitude error                  |                                    |                       |                       | ± 3                     | %                  |
|                   | Tempco of amplitude                      |                                    |                       |                       | 0.05                    | %/°C               |
|                   | Voltage coefficient of amplitude error   |                                    |                       |                       | 2.5                     | %/V                |
|                   | Initial accuracy of oscillator frequency |                                    |                       |                       | 20                      | %                  |
|                   | Tempco of frequency error                |                                    |                       | 0.05                  |                         | %/°C               |
|                   | Voltage coefficient of frequency         |                                    |                       | 2.5                   |                         | %/V(V <sub>R</sub> |
|                   | Oscillator output load current           | Over temperature                   | 8                     | 15                    |                         | mA <sub>RMS</sub>  |
| Demodulat         | tor section                              |                                    |                       |                       |                         |                    |
| Er                | Linearity error                          | Over temperature                   |                       | 0.05                  | 0.1                     | %                  |
|                   | Maximum demodulator input                | Over temperature range             | $\frac{V_{R}}{2}-0.5$ |                       | $\frac{V_{R}}{2} + 0.5$ | ٧                  |
|                   | Demodulator offset voltage               | Over temperature range             |                       |                       | 65                      | mV                 |
|                   | Demodulator input current                | Over temperature                   | -1000                 | -300                  |                         | nA                 |
|                   | V <sub>R/2</sub> accuracy                | Over temperature                   | -3                    | ± 0.5                 | +3                      | %                  |
| Auxiliary o       | output amplifier                         |                                    |                       |                       |                         |                    |
| Vos               | Input offset voltage                     | Over temperature                   | -10                   |                       | 10                      | mV                 |
| I <sub>BIAS</sub> | Input bias current                       | Over temperature range             | -500                  | -300                  |                         | nA                 |
| los               | Input offset current                     |                                    | -100                  |                       | 100                     | nA                 |
| A <sub>V</sub>    | Gain                                     | $R_L = 10k\Omega$ over temperature |                       | 100                   |                         | V/mV               |
| SR                | Slew rate                                |                                    |                       | 1.5                   |                         | V/µs               |
| GBW               | Gain bandwidth                           | A <sub>V</sub> = 1                 |                       | 1                     |                         | MHz                |
| V <sub>OUT</sub>  | Output voltage swing                     | $R_L = 10k\Omega$ over temperature | 1.5                   |                       | V+ - 1.5                | ٧                  |
| I <sub>SC</sub>   | Output short-circuit current             |                                    |                       | 50                    |                         | mA                 |

#### NOTE:

Rating applies to ambient temperatures up to 70°C. Above 70°C derate linearly at 7.6mW/°C for the plastic package and 7.3mW/°C for the cerdip package.

April 28, 1988 5-326

### NE5520

#### TYPICAL PERFORMANCE CHARACTERISTICS



NE5520

#### TYPICAL SINGLE SUPPLY LVDT CIRCUIT



5-328

# **Signetics**

# AN118 Using the LVDT Signal Conditioner

Application Note

#### **Linear Products**

#### INTRODUCTION

An LVDT is an electromechanical transducer which makes possible the measurement of very small motion in a structure or mechanical device. Mechanical motion is translated to an electrical signal which contains position information much as a radio frequency carrier contains sound information. The position information from the LVDT is contained in the phase and amplitude of the output AC waveform. In order to remove the position information (demodulation), a system such as is shown in block form in Figure 1 must be used. Once signal demodulation is achieved, the position data may be read out on a meter or digital display in addition to being processed by microprocessor or computer. The Signetics NE5520 is a Monolithic LVDT Driver-Demodulator designed to interface with most LVDTs presently being used in the industry.

Uses will range over a large number of potential applications including the accurate measurement of position, pressure, load weight, angular position and even acceleration. Historically, LVDTs have been used in the following applications:

- Load cell
- Linear motion
- Torque cell
- Vibration
- Fluid pressure
- Accelerometer
- Inclinometer
- Seismic load cell

#### Motion may be

- Linear
- Rotary

The NE5520 provides sinusoidal drive to the Linear Variable Differential Transformer (LVDT), the output of which is buffered, rectified and phase-demodulated to obtain both direction and displacement information in the form of a DC output signal (Figure 2).

#### LVDT LOADING

Due to the loosely coupled characteristics of the typical LVDT, loading effects versus frequency may be critical to a successful design. The graph (Figure 3a) shows this relationship in the form of a family of curves relative to LVDT core displacement for 400Hz and 2500Hz. From the curves it is obvious that the linearity and output level versus displacement





is superior for an LVDT operated at 2500Hz with a very high impedance load  $(0.5M\Omega)$ . The NE5520 demodulator presents a very high input impedance to the LVDT secondary for maximum linearity (Figure 3b).

# LVDT INTERFACING: SIGNAL CONDITIONING IS REQUIRED

In order to obtain usable information from the LVDT a series of signal-conditioning circuit operations are required. First, a stable source

**AN118** 



of constant frequency excitation voltage must be applied to the primary of the LVDT.

Next, some form of demodulator is needed to extract position information from the LVDT secondary output signal. A full-wave rectifier will provide usable amplitude information when adequately filtered; however, relative phase information is lacking. In order to obtain both phase and amplitude information, synchronous demodulation is needed. This type of demodulator exists in the Signetics NE5520. Once phase and amplitude information is obtained in the form of a polar fullwave rectified signal (see Figure 3c) from the synchronous demodulator, the carrier component (actually 2nd harmonic of the carrier plus higher-order spectral components) must be filtered out, leaving only the true position information. This is accomplished by passing the demodulated signal through a low-pass active filter. An auxiliary operational amplifier is provided for this purpose within the NE5520, in addition to adjustable signal gain for proper full-scale output (span adjustment). In addition, DC offsets are nulled by a simple offset adjustment at the auxiliary amplifier. The resulting system is a complete LVDT signal conditioner. Figure 4 shows a block diagram of the NE5520. The device will operate in a single supply range from 5 to  $20V_{\rm DC}$  or with split supplies of  $\pm 5$  to  $\pm 10V_{\rm DC}$ . A device current,  $I_{\rm CC}$ , of 10mA at an operating voltage of 10V is typical.

# DESCRIPTION OF THE NE5520 (Figure 4)

The NE5520 oscillator consists of a triangle wave generator, a current source-sink circuit which switches when the capacitor voltage reaches discrete levels at  $^{1/4}$  and  $^{3/4}$  V $_{\rm REF}$ . The total swing being V $_{\rm REF/2}$  V $_{\rm P.P.}$  The triangle wave is fed into a non-linear load which

generates a sinusoidal waveform with low distortion. The sine wave output is then buffered by two op amps, the output of which appear on Pins 9 and 10 in phase opposition. This then is the excitation signal for the LVDT primary.

The second major functional portion of the NE5520 is the synchronous demodulator and this section performs full-wave rectification in phase synchronism (Pin 6) with the above oscillator output. In order to extract true position information, the phase relationship of the LVDT secondary must be obtained. This means that as the LVDT core passes through null an abrupt 180° phase change occurs. Once full-wave rectification is accomplished, the resulting signal carrier frequency must be removed by filtering. Demodulator output appears on Pin 5. This is accomplished by an active filter incorporating the auxiliary op amp (Pins 1, 2, 3). The original position information

**AN118** 



then appears ripple-free on Pin 1 of the auxiliary amplifier.

Other functions include buffer amplifier feedback in the oscillator circuit. The loop is closed with negative feedback around both amplifiers (Pin 10 to 11) operating at unity rain

The oscillator timing capacitor controls the frequency as shown in the graph, Figure 5. The frequency is related by the equation  $f_{\rm OSC}=110C_{\rm T}(\mu{\rm F})$ . Absolute output frequency will vary slightly with supply voltage.

# BIASING THE REFERENCE V<sub>REF</sub> (Pin 12)

The manner in which the  $V_{\rm R}$  pin is biased will effect the output voltage function of the NE5520 and consideration must be given to this in order to arrive at an optimum system design. There are two basic modes of operation involved as listed below:

- 1) Ratiometric
- 2) Fixed Reference

0.01
0.01
1K
1K
10K
10K
10K
10K
10C
CPOSIONS

Figure 5. Oscillator Frequency vs
Capacitance

With the ratiometric mode, Pin 12 ( $V_{REF}$ ) is connected to Pin 14 (+ V). Since  $V_{R}$  controls the DC common-mode voltage of the demodulator and the oscillator RMS output, these magnitudes will now change with supply voltage. The DC output from Pin 1, using a single ground-referenced supply, will be ratiometric

with the supply voltage and centered within the common-mode range of the output amplifier when the LVDT transducer is at null. Single or dual supply operation will be ratiometric when +V is connected to V<sub>R</sub>.

The alternate method of biasing is the fixed reference mode with Pin 12 (VR) connected to a fixed reference voltage such as +10V and Pin 14 (+V) allowed to vary with an incoming poorly regulated supply. This might occur in automotive applications where battery voltage may vary from 10 to 14V. However, with a fixed reference driving V<sub>B</sub>, DC voltage at the output will not vary with supply but will vary within the common-mode limits of the amplifier as the LVDT core traverses its path. Output voltage of Pin 1 at LVDT null will be V<sub>R</sub>/2. Thus, for the case mentioned with V<sub>R</sub> = 10V, the null voltage will be +5V. The maximum linear swing would be 1.5 - 8.5V around this value. The fixed reference mode may be used with single or dual supply operation.

#### **DUAL SUPPLY OPERATION**

When connected to a typical LVDT transducer as shown in Figure 6, the NE5520 will exhibit an extremely linear transfer function. Very important to precision position measurement is the inherent repeatability of the system. The graphs in Figure 7a and b illustrate the highly linear transfer function and its repeatable accuracy with different supply voltages, in this case ±6V and ±10V. The transducer motion was over a range of ± 150 milliinches each side of the LVDT null. Typical DC output signal is Note that linearity remains constant, however, full-scale Note that linearity remains constant, however, full-scale output varies with supply voltage. This is due to the increased excitor drive to the LVDT with increased reference voltage. LVDT output is a linear function of excitor amplitude on the primary winding. The addition of a single gain control may easily be added between Pins 1 and 3 to reduce gain in order to retain constant output for different supply voltages (see Figure 8) or VR may be connected to a fixed voltage. (See 'Biasing.')

It is strongly recommended that dual output tracking regulated supplies be used in this type of application in order to minimize system DC offset and impaired measurement accuracy due to power supply unbalance. An optional circuit capable of automatically tracking and nulling power supply offset is shown in Figure 9. The bipolar output signal is referenced to ground.





# NULLING PROCEDURE (Figure 9)

- Null transducer position by observing Pin 4 waveform. Set supply voltage for ±6.00V.
- Set offset adjust pot (feeds Pin 3 of NE5520) for 0.00V<sub>DC</sub> at Pin 1 of NE5520.
- Adjust offset null pot (NE5512) for zero output on Terminal A.
- Check for equal voltage ± deflection when transducer is displaced equal distances from physical null position.
- Adjust tracking control for minimum DC output change when either supply is varied over operating range at 'A'.



### **AN118**



#### SINGLE SUPPLY OPERATION

Single-ended supply operation requires a different circuit approach to obtain measurement system interface. Figure 10 shows a typical circuit using a single 10V supply. Note that the output (Pin 1) of the NE5520 is now floating above ground at approximately V<sub>R</sub>/2. Simple measuring circuits may be realized (Figures 11a, b, c) by placing a DC microammeter between Pin 1 and a resistive divider creating a bridge readout which is ratiometric with supply voltage variations. In case more precision is necessary, a buffer amplifier may be added between the voltage divider or V<sub>B</sub>/2 and the readout circuit in order to minimize offset due to measuring circuit loading. DC offset due to internal tracking error in the NE5520 may be reduced by using the nulling circuit shown in Figure 12. Offset sensitivity and its effect on system accuracy will be inversely proportional to fullscale signal output of the NE5520 which is a function of the DC gain of the auxiliary amplifier and LVDT output. A typical full-scale output with 10V supply operation is V<sub>B</sub>/2± 3.5V with gain equal to 10.



**AN118** 



#### MATCHING THE NE5520 TO LOW IMPEDANCE LVDTS

The NE5520 exciter output is capable of driving LVDT primary windings with a minimum impedance of  $1k\Omega$ . When a significantly lower impedance primary is driven by the device some form of step-down impedance matching or a power buffer is recommended. Figure 13 shows a step-down matching trans-



Figure 12. DC Offset Adjust

former approach. A transformer with primary impedance of approximately  $1 \mathrm{K}\Omega$  (audio type) with the proper secondary impedance to match the LVDT primary is used to couple oscillator excitation. Depending on the output efficiency of the LVDT, output signal losses may occur with a corresponding loss in measuring sensitivity. The auxiliary amplifier gain may be increased to offset this loss.

A second approach makes use of a power buffer amplifier constructed from discrete transistors (2N2222, 2N3644). This circuit (Figure 14) results in less signal loss and is inexpensive. A DC decoupling capacitor must be used to prevent DC offset currents from flowing in the LVDT primary winding. A 3dB signal reduction is noted when driving a 15 $\Omega$  load to  $\delta V_{P-P}$  (10V operation); and  $12V_{P-P}$  for 20V supply.

# NE5520 TEMPERATURE COMPENSATION

Internal offset voltages originating in the NE5520 synchronous demodulator require external compensation to obtain best measurement accuracy when operating over the full temperature range. The circuits shown (Figures 15a, b) give a simple approach using a thermistor inserted in series with the offset null resistors to reduce voltage drift to a reasonable level. These tolerances are based on  $\pm$  3.5V full-scale output for LVDT displacements each side of physical null. A thermistor having a positive coefficient of  $\pm$  0.7%/°C is used. Obviously, if the total divider resistance is changed, a different thermistor resistance will be required.

# DEMODULATOR DISTORTION (OVERDRIVE)

When the demodulator input exceeds  $2V_{P,P}$  clipping distortion will increase and must be avoided by controlling oscillator drive to the primary of the LVDT. Figure 16 shows an example of a circuit for attenuating primary excitation using a  $1k\Omega$  potentiometer.

The procedure for adjusting the level is simply to:

- Set LVDT core position for maximum output from the secondary.
- Monitor the waveform on (Pin 5 demodulator output) and adjust oscillator level for the amplitude just below clipping. Normally, this should result in a maximum of 2 V<sub>P-P</sub> at Pin 4 of the NE5520 (25°C).



**AN118** 



#### LVDT SECONDARY PHASE ANGLE COMPENSATION BY EXCITATION FREQUENCY

The LVDT has a frequency-dependent phase shift associated with the particular characteristics of the device and its excitation frequency. This phase shift is in addition to the 180° shift which occurs when passing through null position.

By adjusting the frequency of the sine wave excitation a condition results which causes secondary voltage to be in phase with primary excitation. The adjustment of relative primary and secondary phase angles has several effects. First, if the primary excitation is referenced to the synchronous demodulator, as in the NE5520, optimum rectification occurs at zero phase differential between secondary AC phase and demodulator switching relative to the waveform zero crossings. Second, "Exciting an LVDT at its zero phase angle frequency results in minimum sensitivity to frequency and temperature variations" (Schaevitz Handbook of Measurement and Control, 1976).



#### **DEMODULATOR SYNC PHASE**

A second method of phase compensation of the NE5520 versus the LVDT is to use a variable phase shift network between the oscillator output and the sync input to the NE5520. This is shown in Figure 17. The oscillator frequency remains fixed and the pot is tuned for optimum demodulator phasing.

It is emphasized that an external phasing adjustment as outlined above is not always necessary. Some LVDTs operating in the 1-5kHz range will be near zero phase and will need no phase compensation. Experimental evaluation of the prototype design combined with system specifications will be the best means of making this decision.

The waveform photo in Figures 18a and b shows the demodulator output signal when phasing of the synchronous demodulator is correct (a) and improperly adjusted (b).

Proper phasing of the sync signal to the demodulator results in optimum sensitivity and linearity.

# NE5520 LVDT DRIVER DEMODULATOR APPLICATIONS Operated With a Single Power Supply

The NE5520 may be operated with a single-ended power supply ranging from +5 to 20V.

A very simple motion transducer may be constructed using the circuit shown in Figures 19a and b. The output is biased to one-half the supply voltage. This requires special interface circuitry for the signal readout. One simple method is to use a zero center meter in a bridge configuration, as shown. Displacement now may be measured as a positive or negative meter reading. Readout sensitivity is a function of the particular LVDT and of the gain of the error amplifier. DC offsets may be nulled by using a simple offset adjustment circuit as indicated.

The transducer is centered in its displacement and the offset adjust pot set for a zero meter reading. Once this procedure is completed, the circuit is capable of making measurements based on transducer displacement. Displacement sensitivity is a function of the LVDT transducer rated in volts-per-inch in addition to the transfer gain of the NE5520 demodulator. The input excitation is generally a fixed level as is the LVDT transducer transformer ratio. However, the auxiliary gain stage may be used to adjust the overall system sensitivity. This section of the device is also used to obtain a low-pass active filter for the smoothing of demodulator ripple. The design examples use a simple VCVS lowpass filter which allows gain and cut-off





frequency to be adjusted independently. Gain equals ten in the example.

Note that using a single supply results in a DC common-mode voltage at the output of one-half the reference voltage on Pin 12. This voltage, V<sub>Pi</sub>, may be equal to but not greater than the supply voltage on Pin 14.

# LVDT Measuring Circuit Using a Dual Supply

A second mode of operation makes use of dual power supply. A common choice may be  $\pm 5$ ,  $\pm 6$ , or  $\pm 10V$ . Special consideration must be made in properly biasing the internal

circuitry to operate under these conditions. Figure 20 shows a simple design for working with ±6V supplies. Special provisions for minimizing DC power supply offsets may be made by using the NE5512 dual op amp as a tracking voltage source and difference amplifier-output buffer (see Figure 9). A second method is to use a dual tracking regulator to supply the NE5520.

#### LVDT in Closed-Loop Servo

The LVDT provides an excellent method of obtaining position information for closed-loop servo drive systems. Pressure rollers, hydraulic drivers, and motor driven linear motion

**AN118** 



transducers are a few of the general applications which may benefit from the accuracy and speed of response inherent in the LVDT sensor.

A simple block diagram (Figure 21a) shows one possible application in which the NE5520 with LVDT sensor provides accurate position control in a closed-loop servo. Linear motion from millimeters to inches of translational motion are possible using the LVDT technique.

In practice, the position voltage may be the output of a D/A converter which in turn is activated digitally from a controlling microprocessor. Keyboard information or software commands are translated directly into mechanical motion (Figure 21b).

# LVDT SIGNAL TRANSMISSION BY CURRENT LOOP

In certain situations the demodulated output signal must be transmitted over long wires or cables before reaching the signal monitoring equipment. The receiver end may consist of chart recorders, digital panel meters and computers or microprocessors. In some systems, many LVDT signals must be monitored from different locations, thus requiring variable wire length between transmitter and receiver producing a different line resistance in each case. If voltage feed were used, signal accuracy would be affected by line

resistance. This need for accurate signal transmission necessitates the use of a current loop. A current loop develops a current exactly in proportion to the demodulated LVDT output voltage. It is not affected by line resistance within certain limits governed by the current generator.

One method of current loop transmission uses the V<sub>B/2</sub> common-mode reference to create a null balance signal circuit which is converted to a bipolar current signal corresponding to the LVDT transducer null (i.e. physical displacement center null position at which zero current occurs). This method is shown in Figure 22 and requires the use of an external dual op amp, half of which is used to provide a buffered reference (V<sub>R/2</sub>) voltage return for the current loop. With  $R_2 = 200\Omega$ . the current loop sensitivity is 5mA/V of input signal. In all cases, the current output to the loop receiver will remain constant with fixed input voltage (LVDT demodulator), even for varying line resistance up to  $600\Omega$ . This resistance must include all wire and load drops in the loop. Various full-scale current limits require different supply voltages and, without external supplies, will be limited by op amp swing characteristics, for to force a given current across R<sub>L</sub> + R<sub>2</sub> results in an ultimate voltage limit from the op amp output in the current converter as total resistance increases.

Another method uses an external supply and discrete transistor controlled by the closed-loop op amp referenced to shunt resistor R<sub>SH</sub> in the emitter return circuit. This, of course, is a unipolar current loop. See Figure 23.

Some systems in common use require twowire source to include both the device operating current and the signal loop current. Thus the quiescent device current must be nulled out at the receiver end, leaving the residual signal loop current. The NE5520 is not well suited to this particular application since the device standby current is approximately 10mA

A current loop operated from supply voltage sources at the transducer location is a better choice for the operation of an output signal loop where long lines must carry locally-generated LVDT signals after demodulation back to the monitor site.

#### POSITIONING THE NE5520 LVDT 3-WIRE REMOTE DRIVER DEMODULATOR SENSING HEAD

The NE5520 may be placed in close proximity to the LVDT transducer, provided the environment stays within device specifications. This physical arrangement allows only DC supply and low frequency signal lines (3 wires) being run between the transducer-conditioner unit and the signal processing station as shown in Figure 24.

**AN118** 



5-338

# **AN118**



# **AN118**



# **AN118**



**AN118** 





5-342

### **AN118**





#### **REFERENCES**

Handbook of Measurement and Control, Revised Edition 1976, by Edward Herceg, Schaevitz Engineering Publication, Pennsauken, New Jersey.

Handbook of Integrated-Circuit Operational Amplifiers, by George B. Rutkowski, Prentice Hall 1975, Englewood Cliffs, New Jersey.

# **Signetics**

# AN1180 A Microprocessor-Based Servo-Loop for Linear Position Control

Application Note

### Linear Products

Author: Les Hadley, Ed Ritter, Bill Ingle, Steve Ohr

#### **ABSTRACT**

A simple linear position servo-loop control system using a small amount of specialized ICs and electro-mechanical hardware can control the position of a cutting blade, pointer. or other machine tool to within 0.010 inch over an effective range of several inches. The system uses a unique single-chip LVDT signal conditioning circuit and an 8-bit analog-todigital converter on the front end for monitoring the linear position. An 8-bit DAC system and a novel switching motor drive circuit, on the back end, is used to turn-on/turn-off a fractional HP motor which repositions the lead screw assembly. Control is provided by a low-cost MOS microprocessor with a dedicated memory space, and a simplified software subroutine.

#### INTRODUCTION

Linear position servo-loop controllers have a wide range of industrial applications including machine tools, robotics and automated process control. Servo-loops may also be used in the control mechanisms of aircraft, as a way of programming and controlling the position of an aileron, or wing flap. In an industrial environment such as a machine shop, a linear position control could dictate the cutting position of a blade on a turning lathe. It could also dictate the position of a robot assembler's arm.

Up to now, the electronic package used to perform this electro mechanical function was large, cumbersome, and often very expensive. With the system shown here, the parts count — and consequently, the expense — is kept to a minimum. Apart from the electromechanical ends of the servo-control loop, the entire electronics package can fit comfortably into a  $12\times 8\times 6$  inch enclosure, with room left over for power supply components.

The system (Figure 1, Block Diagram) uses a Signetics NE5520 specialized LVDT signal conditioner, a Signetics NE5034 8-bit high speed analog-to-digital converter, a Signetics NE5018 8-bit D/A converter system, and a Signetics NE5560 switching regulator circuit which performs the motor control functions in conjunction with a matched pair of complementary power transistors. Loop control is performed by an industry-standard 8048 processor, also manufactured by Signetics, with very simple software subroutines. The outboard electro-mechanical, elements are an E1000 LVDT manufactured by Schavitz Engineering (Pennsauken, NJ), and a 10-inch lead screw driven through a 15:1 speed reduction worm gear. The motor is a Globe 100A 565 permanent magnet field type rated at 12VDC.

Although the system is compact and low cost, linear position can be controlled down to 0.010 inches over a 2-inch range. With the motor turning at 200RPM, and a lead screw of 1mm pitch, the response time of the servo system is within 10 second max over its full 2-inch range. It should be noted that various elements in the system can be changed to provide a wider linear position control range, tighter resolution, or a faster response time. The system, as demonstrated, has many useful elements which can be taken together as a convenient control package, or as the basic applications model for more complex control systems.

### THE SYSTEM IN BRIEF

As shown in Figure 1, the starting point of the control loop is the LVDT device. This, in conjunction with the NE5520 LVDT signal conditioner circuit, will provide a precise linear DC voltage representation of the linear position. The output voltage will vary over a range of 1.5 to 3.5V. This bipolar voltage output is translated into a current which feeds the NE5034 8-bit analog-to-digital converter. This will provide an 8-bit digital input code to the 8048 processor. Set point data for the loop control is provided by a separate keypad entry into the 8048.

The job of the 8048 processor, in turn, is to compare the set point data with the actual position data provided by the A/D. If the data is the same (within predetermined limits), the processor need do nothing. If the set point and A/D data is different, however, the processor will then latch in a new digital code in the input register of the NE5018 8-bit D/A converter. That new input code, essentially unipolar, will yield a linear voltage output. This voltage output, in turn, is fed to a switching regulator circuit, and is used to control the duty cycle of the regulator. The duty cycle of the regulator, through a power transistor switching scheme, will turn-on and control both the speed and direction of an outboard industrial motor. The motor will remain on until the position of its pointer conforms with the set point given the processor by keypad entry. Over a long travel, the motor pointer may overshoot its position. In that instance. the LVDT-A/D combination registers the new position to the processor, the processor puts a new code into the D/A, and the switching regulator starts on a new duty cycle, all designed to bring the position pointer back



# A Microprocessor-Based Servo-Loop for Linear Position Control AN1180

into line. In this manner the servo loop controller can dictate linear position down to hundredths of an inch, and with a very comfortable response time for machine tool applications

The current software package is offered in the interest of simplicity. A more sophisticated program will alleviate overshoot in the motor response, as well as take full advantage of the capabilities of the 8048.

# LVDT: PRECISE LINEAR POSITION SENSING

The key element of the system is the LVDT. As suggested in Figure 2, the Linear Variable Differential Transformer is essentially a transformer wound around a hollow metal cylinder, while the two secondaries—each wound 180° out-of-phase with each other—occupy opposite ends of the cylinder. The core of the transformer is a movable metal cylinder, which can slide horizontally (up-and-down or back-and-forth) through the inside of the transformer



When an AC voltage is applied to the primary of this transformer, the magnetic flux will pass through the metal core to the secondaries. The amount of flux transferred to each secondary will vary with the position of the metal slug inside the cylinder. Where the metal slug is closer to one secondary coil, that coil will receive the greatest proportion of the primary voltage, while the other secondary, at the opposite end of the cylinder, will receive a minimal transfer. If the transformer core shifts to the opposite end of the cylinder, the secondary coil at that end will receive a

greater voltage transfer, while the other secondary will experience a drop. With the transformer core at the exact center of the transformer — the null position — the voltage transferred to each secondary will be exactly equal, though opposite in phase, and their sum will be zero.

Because the position of the cylindrical core will affect the voltage rise or fall in each secondary, this system can be used to measure linear position with extreme precision and linearity. LVDTs manufactured by Schavitz Engineering, for example, can measure linear position over a range of 10 inches or more, with resolution in some cases down to 0.5 microns. Full scale accuracy is within 0.25% typical. Linearity is on the order of 0.1%, although linearity better than 0.05% is not uncommon in many position measurement systems.

Although the LVDT measurement technology has been with us for thirty years or more, its widespread use has been impeded by the complexity of the electronic signal conditioning package required to harness an LVDT. As a starting point, an LVDT requires a very stable AC voltage to drive the primary coils. This voltage must be relatively stable in frequency and amplitude, regardless of shifts in temperature and impedance of the LVDT primary coil. On the secondary coils, the LVDT would require a relatively sensitive voltage measuring system, including a synchronous demodulator to pull-out the AC component, and translate the voltage in each of the secondaries into a linear DC component. This DC component, in turn, must be amplified in order to register on a meter or some other measuring system. In operation, the AC drive voltage must have fairly low distortion components, and must be fairly stable in amplitude and frequency, regardless of the impedance shift the LVDT primary coil will likely exhibit over temperature. The synchronous demodulator in turn, must track the oscillator shifts with temperature in order to maintain the same phase relationship between input and output voltages, and, therefore, retain the same relative linearity over temperature. Because of these requirements, the signal conditioning package for an LVDT device has traditionally been large, complex and expensive.

# THE NE5520: A SINGLE-CHIP LVDT SIGNAL CONDITIONER

The NE5520, introduced by Signetics, is the very first monolithic LVDT signal conditioning

device. As shown by the block diagram in Figure 3, the device includes a low-distortion sine wave oscillator, a synchronous demodulator circuit, a stable on-chip voltage reference, and a high-output auxiliary op amp. The device will function comfortably from a single supply rail in the range of 5 to 25, or dual supply rails in the range of  $\pm 5$  to  $\pm 12$ , with less than 8.5 mA current consumption.

The oscillator will provide an AC voltage up to  $V_{REF/4}$  RMS in the frequency range of 1kHz to 20kHz (controlled by an external capacitor), with no more than 0.05%/°C variation in the temperature range from 0 to 70°C. Output voltage components will be DC in the range 1.5 to 8.5V depending on the supply voltage.

Hook up of the device in the servo-control loop is relatively easy: The on-chip auxiliary amplifier will provide a 0 to 10V output swing. centered at 5V, which can be fed to the input of an A/D converter, in most cases without additional amplification or signal conditioning. Figure 4, in fact, shows the NE5520 connected to a NE5034 8-bit A/D converter. The two components comprise the entire front end of the servo-loop controller. In the circuit shown, the LVDT signal conditioner is hooked up to a single +15V supply rail, with a separate +10V reference voltage input. In operation, the reference voltage at Pin 12 input should be provided by a closely regulated voltage to ensure accuracy of the LVDT measurement system.

Also in the circuit shown, the  $20k\Omega$  resistor in the feedback loop of the NE5520 auxiliary amplifier provides a gain of 5 for output voltage of 1.5 to 5.5V using a Schavitz E1000 LVDT over a range of  $\pm 1$  from the null position. Offset adjustment of the auxiliary amplifier is provided by the  $1k\Omega$  trimmer.

# THE NE5034: FAST 8-BIT CONVERSIONS

The output of the NE5520 is fed directly to the NE5034 through a 5k resistor. The NE5034 8-bit A/D converter has two special virtues: First, it is one of the few A/D converters available that seeks a current input. It will accept a wide range of analog voltage inputs, with the aid of a current scaling resistor. In the circuit shown, the reference resistor and the 5k input resistor should scale the current input to 1.0mA nominal at full scale. In other words, a 1.0mA current coming through Pin 15 of the NE5034 should produce a full scale digital code. The 10k resistor here will translate a 5V output voltage swing of the NE5520 into 1.0mA at the input of the NE5034.

# A Microprocessor-Based Servo-Loop for Linear Position Control AN1180



The second feature of the NE5034 is that its fast conversion speed, internal clock and relatively easy sequencing means it can be connected directly with a dedicated processor like the 8048. The NE5034 has a selfgenerating internal clock, which can provide a complete successive approximation 8-bit conversion in as little as 17 µs. This means that the converter need not function on the same system clock as the processor. The processor must instruct the NE5034 to convert by putting a start pulse - high to low to high (trigger on the positive-going edge) - on Pin 10 of the converter. About 100ns before the end of conversion, the converter will raise a "data ready" flag, and the processor will respond with a latching pulse on Output Enable (OE). (See Timing Sequence, Figure 5). All eight bits will be latched at Pins 1 through 8 on the 5034.

The 8048 processor, in turn, will provide pulses to trigger the OE line, in addition to Read/Write strobes. The processor can be fed data through either one of its bidirectional

ports, and stored on-chip in its resident RAM array, although the system demonstrated uses only one I/O port.

# COMPLETING THE CONTROL LOOP

The complete control loop, using an NE5018 D/A converter system, an NE5560 switching regulator, and a set of Darlington-configured power transistors is shown in Figure 6. In operation, the real precision of the servo-loop control is in the sophistication of the monitoring front end. Here, an LVDT in conjunction with a specialized signal conditioning device and an 8-bit A/D converter, will recognize position variations with 0.010-inch over a 2inch effective range. The control loop, however, need not be as precise. The basic response of the microprocessor to a discrepancy between the position indicated in its instructions, and the position actually measured, will be only one of three basic instructions to the motor: "On-Right", "On-Left", or "Hold". These instructions can be latched with a four-bit code and continually repeated until the servo-loop finds the position indicated in its instructions. A 6- or 8-bit code will not greatly affect the response time of the servo, but will increase its precision. (This will be largely dependent on the precision of the input sendor/converter combination.)

In the system shown, the NE5018 was selected for convenience. The single-chip DAC system includes D/A converter, input data latches, a voltage reference, and an output op amp. In operation, the data from the processor port is latched directly in the DAC register, using the Latch Enable (LE) Pin 10 of the 5018, and a binary instruction code from the 8048's output port. As an alternative, the 5018 latches can be latched permanently open and transparent by tying LE low. Zero scale adjustment of the DAC can be accomplished by a  $20k\Omega$  trimmer between the supply rails and the output pin of the DAC, while the full scale offset can be trimmed with a  $10k\Omega$  trimmer across Pins 12 and 14 of the 5018

A Microprocessor-Based

Servo-Loop

for Linear Position

Control



# A Microprocessor-Based Servo-Loop for Linear Position Control AN1180

The output of the NE5018, a unipolar voltage between 0 and 7.3V, is fed into Pin 5 of the NE5560 switching regulator. The single-ended output of the switcher is fed into a pulsed bidirectional drive circuit which feeds the Darlington-configured power transistors. This bridge driver circuit puts a variable duty cycle on the motor coils, and will be sufficient to drive the permanent magnet motor, and control its direction. In operation, a voltage below 3.5V on Pin 5 of the regulator will turn the motor in one direction, while a voltage above the 3.5V null point on the input pin will turn the motor in the opposite direction. The 3.5V on the input, in the circuit shown, will match a 50% duty cycle in the 5560 and provide an active hold state on for the motor coils. In this "Hold" condition, the motor armature is driven in both directions at the same time and is effectively in a "brake" or "stall" condition. Because of this, restoring torque is immediately available the instant the voltage on Pin 5 changes from its 3.5V null point.

Safety features of the 5560, particularly overcurrent sensing and shut down, protect the motor/drive circuit from an overdrive condition. (Other safety features, such as soft start and over-voltage protection, are not used in this application.)

One of the techniques for harnessing a switching regulator to the problems of motor control is to match the duty cycle of the switcher with the RPM of the motor used. In all circuits of this kind, a duty cycle of 50% on the regulator will produce exactly zero RPM from the motor. Varying the duty cycle of the switcher either up or down from the 50% value will increase the other. The exact relationship for the components used is shown in Figure 7a. Also shown is the relationship to the Hexidecimal input codes to the D/A converters from the microprocessor.

### SIMPLIFIED INSTRUCTION SET

In the system shown, the 8048 is given its instruction set by keypad entry. For simplicity, we are using a 2 digit Hexidecimal code. The actual relationship between the Hexidecimal input and the linear position is shown in Figure 7b. Because the 8048 processor carries its own resident ROM, which can be dedicated to a specific function, — for example, a look-up table which translates Hexidecimal codes into motor speed/position instructions to a D/A converter — the keyboard entry requirements and the input data the processor responds to can be extremely simple. The basic flow chart for the 8048



processor in this particular application is shown in Figure 8. As indicated, the processor will essentially loop up the appropriate duty cycle required, and bring set point (keypad entered) data in line with the actual position data indicated by the A/D converter.

#### SUMMARY AND CONCLUSIONS

While the system shown represents a useful position control loop, it is actually the model for a wide variety of industrial control systems. Higher resolution, for example, down to one mil can be obtained simply by increasing the resolution of the A/D converter, although the costs of the system will begin to increase dramatically. The 8048 similarly can be programmed to accommodate wider input data bytes, and set point data from another port. A robot assembler, for example, can use set point data obtained from a visual pattern recognition system (e.g., an optical scanner, amplifier, and A/D converter combination) to control or dictate the position of the linear servo-loop.

Other types of measurement and control systems, in turn, can follow the same format and use practically the same components. A

temperature measurement control system, for example, could harness a thermocouple junction, a specialized amplifier, 5034 A/D converter, an 8048 processor (with a new instruction set), a 5018 D/A converter and a set of heating/cooling coils (driven by power transistors) in the control loop. A similar measurement system can be harnessed to control pressure, etc.

In so far as the A/D converter, the dedicated  $\mu P$  and the D/A converter components remain the same, the system will have remarkable versatility for industrial control loops. But the additional benefits of a precise linear position sensing mechanism using an LVDT and the 5520, and the practical highly-efficient means of controlling motor speed/position with a 5560 switching regulator, give this system added benefits as a servo-position controller.

### **ACKNOWLEDGEMENTS**

Thanks to Alex Goldberger and James Goodhart of Signetics for help and advice on the 8048 interface requirements.

(The complete system is shown in Figure 9.)

# A Microprocessor-Based Servo-Loop ₫ **Linear Position** Control AN1180



# A Microprocessor-Based Servo-Loop for Linear Position Control AN1180



# A Microprocessor-Based Servo-Loop for Linear Position Control AN1180



December 1988 5-351

# ⋗ Microprocessor-Based Servo-Loop for Linear Position Control AN1180

Signetics Linear Products



# A Microprocessor-Based Servo-Loop for Linear Position Control AN1180



# **Signetics**

# NE/SA/SE5521 LVDT Signal Conditioner

**Product Specification** 

### **Linear Products**

### **DESCRIPTION**

The NE/SA/SE5521 is a signal conditioning circuit for use with Linear Variable Differential Transformers (LDVTs) and Rotary Variable Differential Transformers (RVDTs). The chip includes a low distortion, amplitude-stable sine wave oscillator with programmable frequency to drive the primary of the LVDT/RVDT, a synchronous demodulator to convert the LVDT/RVDT output amplitude and phase to position information, and an output amplifier to provide amplification and filtering of the demodulated signal.

### **FEATURES**

- Low distortion
- Single supply 5V to 20V, or dual supply ± 2.5V to ± 10V
- Oscillator frequency 1kHz to 20kHz
- Capable of ratiometric operation
- Low power consumption (182mV typ)

### **APPLICATIONS**

- LVDT signal conditioning
- RVDT signal conditioning
- LPDT signal conditioning
- Bridge circuits

#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 18-Pin Plastic DIP | 0 to +70°C        | NE5521N    |
| 18-Pin Cerdip      | 0 to +70°C        | NE5521F    |
| 16-Pin SOL Package | 0 to +70°C        | NE5521D    |
| 18-Pin Plastic DIP | -40°C to +85°C    | SA5521N    |
| 18-Pin Cerdip      | -55°C to +125°C   | SE5521F    |
| 16-Pin SOL Package | -40°C to +85°C    | SA5521D    |

### **BLOCK DIAGRAM**



# PIN CONFIGURATIONS



# PIN DEFINITIONS FOR D, F AND N PACKAGES

| PIN NO. |      |                     |                                                                                                                                                                                                                                                                 |  |  |  |  |
|---------|------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| D       | F, N | SYMBOL              | DEFINITION                                                                                                                                                                                                                                                      |  |  |  |  |
| 1       | 1    | Amp Out             | Auxiliary Amplifier Output.                                                                                                                                                                                                                                     |  |  |  |  |
| 2       | 2    | +IN                 | Auxiliary Amplifier non-inverting input.                                                                                                                                                                                                                        |  |  |  |  |
| 3       | 3    | -IN                 | Auxiliary Amplifier inverting input.                                                                                                                                                                                                                            |  |  |  |  |
| 4       | 4    | LVDT IN             | Input to Synchronous Demodulator from the LVDT/RVDT secondary.                                                                                                                                                                                                  |  |  |  |  |
| 5       | 5    | DEMOD               | Pulsating DC output from the Synchronous Demodulator output. This voltage should be fil-                                                                                                                                                                        |  |  |  |  |
|         |      | OUT                 | tered before use.                                                                                                                                                                                                                                               |  |  |  |  |
| 6       | 6    | SYNC                | Synchronizing input for the Synchronizing Demodulator. This input should be connected to the OSC or OSC output. Sync is referenced to V <sub>REF</sub> /2.                                                                                                      |  |  |  |  |
| 7       | 7    | GND                 | Device return. Should be connected to system ground or to the negative supply.                                                                                                                                                                                  |  |  |  |  |
| 8       | 8    | NC                  | No internal connection.                                                                                                                                                                                                                                         |  |  |  |  |
|         | 9    | NC                  | No internal connection.                                                                                                                                                                                                                                         |  |  |  |  |
|         | 10   | NC                  | No internal connection.                                                                                                                                                                                                                                         |  |  |  |  |
| 9       | 11   | R <sub>T</sub>      | A temperature stable $18k\Omega$ resistor should be connected between this pin and Pin 7.                                                                                                                                                                       |  |  |  |  |
| 10      | 12   | V <sub>REF</sub> /2 | A high impedance source of one half the potential applied to V <sub>REF</sub> . The LVDT/RVDT secondary return should be to this point. A bypass capacitor with low impedance at the oscillator frequency should also be connected between this pin and ground. |  |  |  |  |
| 11      | 13   | ŌSC                 | Oscillator sine wave output that is 180° out of phase with the OSC signal. The LVDT/RVDT primary is usually connected between OSC and OSC pins.                                                                                                                 |  |  |  |  |
| 12      | 14   | osc                 | Oscillator sine wave output. The LVDT/RVDT primaries are usually connected between OSC and OSC pins.                                                                                                                                                            |  |  |  |  |
| 13      | 15   | FEEDBACK            | Usually connected to the OSC output for unity gain, a resistor between this pin and OSC, and one between this pin and ground can provide for a change in the oscillator output pin amplitudes.                                                                  |  |  |  |  |
| 14      | 16   | V <sub>REF</sub>    | Reference voltage input for the oscillator and sine converter. This voltage MUST be stable and must not exceed +V supply voltage.                                                                                                                               |  |  |  |  |
| 15      | 17   | C <sub>T</sub>      | Oscillator frequency-determining capacitor. The capacitor connected between this pin and ground should be a temperature-stable type.                                                                                                                            |  |  |  |  |
| 16      | 18   | + V                 | Positive supply connection.                                                                                                                                                                                                                                     |  |  |  |  |

### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                                                 | RATING                                | UNIT           |  |
|------------------|-----------------------------------------------------------|---------------------------------------|----------------|--|
| V <sub>CC</sub>  | Supply voltage                                            | +20                                   | V              |  |
|                  | Split supply voltage                                      | ± 10                                  | V              |  |
| TA               | Operating temperature range<br>NE5521<br>SA5521<br>SE5521 | 0 to +70<br>-40 to +85<br>-55 to +125 | °C<br>°C<br>°C |  |
| T <sub>STG</sub> | Storage temperature range                                 | -65 to +150                           | °C             |  |
| PD               | Power dissipation <sup>1</sup>                            | 910                                   | mW             |  |

### NOTE:

5

<sup>1.</sup> For derating, see typical power dissipation versus load curves (Figure 1).

# LVDT Signal Conditioner

# NE/SA/SE5521

DC ELECTRICAL CHARACTERISTICS V+ =  $V_{REF}$  = 10V,  $T_A$  = 0 to 70°C for NE5521,  $T_A$  = -55 to +125°C for SE5521,  $T_A$  = -40 to +85°C for SA5521, Frequency = 1kHz, unless otherwise noted.

| SYMBOL            | PARAMETER                                                    | CONDITIONS              | NE5521 |                      |       | SA/SE5521 |                      |       |                            |
|-------------------|--------------------------------------------------------------|-------------------------|--------|----------------------|-------|-----------|----------------------|-------|----------------------------|
|                   |                                                              |                         | Min    | Тур                  | Max   | Min       | Тур                  | Max   | UNIT                       |
| V <sub>CC</sub>   | Supply current                                               |                         |        | 12.9                 | 20    |           | 12.9                 | 18    | mA                         |
| I <sub>REF</sub>  | Reference current                                            |                         |        | 5.3                  | 8     |           | 5.3                  | 8     | mA                         |
| V <sub>REF</sub>  | Reference voltage range                                      |                         | 5      |                      | V+    | 5         |                      | ٧+    | V                          |
| P <sub>D</sub>    | Power dissipation                                            |                         |        | 182                  | 280   |           | 182                  | 260   | mW                         |
| Oscillato         | or Section                                                   |                         |        |                      |       |           |                      |       |                            |
|                   | Oscillator output                                            | $R_L = 10k\Omega$       |        | V <sub>REF</sub> 8.8 |       |           | V <sub>REF</sub> 8.8 |       | V <sub>RMS</sub>           |
| THD               | Sine wave distortion                                         | No load                 |        | 1.5                  |       |           | 1.5                  |       | %                          |
|                   | Initial amplitude error                                      | T <sub>A</sub> = 25°C   |        | 0.4                  | ± 3   |           | 0.4                  | ± 3   | %                          |
|                   | Tempco of amplitude                                          |                         |        | 0.005                | 0.01  |           | 0.005                | 0.01  | %/°C                       |
|                   | Init. accuracy of oscillator freq.                           | T <sub>A</sub> = 25°C   |        | ± 0.9                | ± 5   |           | ± 0.9                | ± 5   | %                          |
|                   | Temperature coeff. of frequency 1                            |                         |        | 0.05                 |       |           | 0.05                 |       | %/°C                       |
|                   | Voltage coeff. of frequency                                  |                         |        | 2.5                  |       |           | 3.3                  |       | %/<br>V(V <sub>REF</sub> ) |
|                   | Min OSC (OSC) Load <sup>2</sup>                              |                         | 300    | 170                  |       | 300       | 170                  |       | =0m                        |
| Demodu            | lator Section                                                |                         |        |                      |       |           |                      |       |                            |
| $\epsilon_{r}$    | Linearity error                                              | 5V <sub>P-P</sub> input |        | ± 0.05               | ± 0.1 |           | ± 0.05               | ± 0.1 | %FS                        |
|                   | Maximum demodulator input                                    |                         |        | V <sub>REF</sub> 2   |       |           | V <sub>REF</sub> 2   |       | V <sub>P-P</sub>           |
| Vos               | Demodulator offset voltage                                   |                         |        | ± 1.4                | ± 5   |           | ± 1.4                | ± 5   | mV                         |
| TCV <sub>OS</sub> | Demodulator offset voltage drift                             |                         |        | 5                    | 25    |           | 5                    | 25    | μV/°C                      |
| I <sub>BIAS</sub> | Demodulator input current                                    |                         | -600   | -234                 |       | -500      | -234                 |       | nA                         |
|                   | V <sub>R/2</sub> accuracy                                    |                         |        | ± 0.1                | ± 1   |           | ± 0.1                | ± 1   | %                          |
| Auxiliary         | Output Amplifier                                             |                         |        |                      |       |           |                      |       |                            |
| Vos               | Input offset voltage                                         |                         |        | ± 0.5                | ± 5   |           | ± 0.5                | ± 5   | mV                         |
| I <sub>BIAS</sub> | Input bias current                                           |                         | -600   | -210                 |       | -500      | -210                 |       | nA                         |
| los               | Input offset current                                         |                         |        | 10                   | 50    |           | 10                   | 50    | nA                         |
| A <sub>V</sub>    | Gain                                                         |                         | 100    | 385                  |       | 100       | 385                  |       | V/mV                       |
| SR                | Slew rate                                                    |                         |        | 1.3                  |       |           | 1.3                  |       | V/µs                       |
| GBW               | Unity gain bandwidth product                                 | A <sub>V</sub> = 1      |        | 1.6                  |       |           | 1.6                  |       | MHz                        |
|                   | Output voltage swing                                         | $R_L = 10k\Omega$       | 7      | 8.2                  |       | 7         | 8.2                  |       | ٧                          |
|                   | Output short circuit current to ground or to $V_{\text{CC}}$ | T <sub>A</sub> = 25°C   |        | 42                   | 100   |           | 42                   | 100   | mA                         |

### NOTES:

This is temperature coefficient of frequency for the device only. It is assumed that C<sub>T</sub> and R<sub>T</sub> are fixed in value and C<sub>T</sub> leakage is fixed over the operating temperature range.

<sup>2.</sup> Minimum load impedance for which distortion is guaranteed to be less than 5%.

# LVDT Signal Conditioner

# NE/SA/SE5521

### **DEFINITION OF TERMS**

| Oscillator Output                           | RMS value of the AC voltage available at the oscillator output pin. This output is referenced to $V_{REF/2}$ and is a function of $V_{REF}$ .                                                                                                                       |  |  |  |
|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Sine Wave Distortion                        | The Total Harmonic Distortion (THD) of the oscillator output with no load. This is not a critical specification in LVDT/RVDT systems. This figure could be 15% or more without affecting system performance.                                                        |  |  |  |
| Initial Amplitude Error                     | A measure of the interchangeability of NE/SA/SE5521 parts, <i>not</i> a characteristic of any one part. It is the degree to which the oscillator output of a number of NE/SA/SE5521 samples will vary from the median of that sample.                               |  |  |  |
| Initial Accuracy of Oscillator<br>Frequency | Another measure of the interchangeability of individual NE/SA/SE5521 parts. This is the degree to which the oscillator frequency of a number of NE/SA/SE5521 samples will vary from the median of that sample with a given timing capacitor.                        |  |  |  |
| Tempco of Oscillator<br>Amplitude           | A measure of how the oscillator amplitude varies with ambient temperature as that temperature deviates from a 25°C ambient.                                                                                                                                         |  |  |  |
| Tempco of Oscillator<br>Frequency           | A measure of how the oscillator frequency varies with ambient temperature as that temperature deviates from a 25°C ambient.                                                                                                                                         |  |  |  |
| Voltage Coeffecient of Oscillator Frequency | The degree to which the oscillator frequency will vary as the reference voltage (V <sub>REF</sub> ) deviates from +10V.                                                                                                                                             |  |  |  |
| Min OSC (OSC) Load                          | Minimum load impedance for which distortion is guaranteed to be less than 5%.                                                                                                                                                                                       |  |  |  |
| Linearity Error                             | The degree to which the DC output of the demodulator/amplifier combination matches a change in the AC signal at the demodulator input. It is measured as the worst case nonlinearity from a straight line drawn between positive and negative fullscale end points. |  |  |  |
| Maximum Demodulator Input                   | The maximum signal that can be applied to the demodulator input without exceeding the specified linearity error.                                                                                                                                                    |  |  |  |

# APPLICATION INFORMATION

OSC frequency = 
$$\frac{V_{REF} - 1.3V}{V_{REF}(R_T + 1.5k)C_T}$$





# LVDT Signal Conditioner

# NE/SA/SE5521



Figure 3.  $I_{REF}$  and  $I_{CC}$  vs Voltage  $(T_A = +25^{\circ}C)$ 



Figure 4.  $I_{REF}$  and  $I_{CC}$  vs Temperature ( $V_{REF} = V_{CC} = 10V$ )

# **Signetics**

# AN1181 NE/SE5521 Simplifies Modulated Light Source Design

Application Note

#### **Linear Products**

Author: Zahid Rahim

Photoelectric light sources and detectors are widely used for detecting motion and the absence or presence of objects. The major advantage with photoelectric sensors is that one can sense the target without making any physical contact with it. Although the NE5521 chip is designed to interface with position transducers, it is possible to take advantage of the chip's functional blocks to configure a transmitter and a receiver for a modulated light source device (see Figure 1).

By using an incandescent light source (or an LED because of its long life) and a photosensor which produces current in response to the infrared (IR) light striking it, a transimpedance amplifier will convert the photosensor current to voltage. However, there are several disadvantages with the above approach. Incandescent light source devices cannot be used outdoors in the sunlight or near high intensity sources such as welding arcs, strobe lamps, and mercury lamps, because the IR light radiated from such sources can provide a false output at the receiver. Also, they are generally not recommended for applications where vibration can cause misalignment between the emitter and the receiver

By frequency modulating the transmitter and tuning the receiver to respond only to the modulating frequency, undesirable modulation frequencies can be electronically filtered out. Due to the high degree of ambient light rejection and noise immunity, the modulated light source devices are thus not significantly affected by direct or diffused exposure to sunlight or by indirect or diffused exposure to mercury lamps or welding arcs. Ambient light rejection can be increased further by tuning the receiver to look for the proper phase of the modulating signal. Modulated light source devices also offer the advantage of greater scanning distance, greater penetration through contaminated environments, and effective use for applications where the emitter and/or receiver may be subject to high vibration.

For the circuit in Figure 1, the oscillator output of the NE5521 chip produces a sine wave referenced to  $V_{\rm R/2}$  (in this case 5V) which causes the LM311 comparator to pulse the LED (Light Emitting Diode) at a high current level. In response to such an excitation, the LED produces high energy infrared pulses that can travel long distances and penetrate severely contaminated environments.

December 1988

The photodiode in the photoreceiver produces pulsating currents in response to the IR light striking it. A pulsed signal thus appears at the anode of the photodiode. The uncommitted amplifier of the NE5521 chip is configured as an AC-coupled amplifier with gain. Keep in mind that ambient light produces a DC voltage at the photoreceiver; however, capacitor C<sub>1</sub> blocks the DC voltage and allows only AC signals to pass through. The cutoff frequency is given by the following equation:

$$f_{CO} = \frac{1}{(2\pi R_1 C_1)}$$

At the frequency of interest, you can consider the capacitor to be a short circuit. Thus the uncommitted amplifier operates as an inverter with gain, the gain being determined by the ratio of  $R_2$  and  $R_1$ . Since the non-inverting input of the amplifier is connected to the  $V_{R/2}$  pin, the AC signal arising from the photoreceiver is referenced to  $V_{R/2}$ .

The receiver part of the NE5521 chip is comprised of the synchronous demodulator which provides precise rectification of the amplified photoreceiver signal in sync with the modulating signal of the LED. The modulating signal of the LED also drives the demodulator's comparator, which compares the modulating signal with the V<sub>R/2</sub> reference voltage (Figure 2). When the demodulator's sync input signal is below V<sub>R/2</sub>, the demodulator inverts the AC input signal. When the sync signal is above the V<sub>B/2</sub> voltage, however. the AC signal passes through the follower to the output. As a result, the demodulator's full wave rectification occurs in sync with the demodulator's input signal. Synchronously rectifying (demodulating) the square wave AC signal from the photoreceiver produces a DC signal at the demodulator output (Figure 3). A simple RC filter at the demodulator output filters out any spurious noise and transients generated at the switching points. When the IR light source is blocked, no AC signal arises from the photoreceiver. Thus, the demodulator output is biased at V<sub>R/2</sub> (5V in this case). For the circuit in Figure 1, the voltage at the output of the filter is 2.9V when the light source is uninterrupted. However, the output voltage changes to 5V when the light source is interrupted. One can thus apply the output signal to a level detector that energizes an external device, such as a switch or an alarm, whenever an object interrupts the light source

A timing resistor of fixed value ( $R_T=18k\Omega$ ) and a variable timing capacitor ( $C_T$ ) determine the frequency of the NE5521 chip's internal oscillator. The oscillator output signal's frequency (which is also the modulating signal of the LED) can be calculated from the equation below

$$f_{OSC} = \frac{(V_R - 1.3V)}{[V_R(R_T + 1.5k\Omega)C_T]}$$

When the scanning distance between the emitter and the receiver is increased, the sensitivity of the receiver decreases. There are, however, two ways of increasing the receiver sensitivity — reducing R<sub>3</sub>, which has the effect of increasing the intensity of the pulsed beam, or increasing the gain of the uncommitted amplifier, or using a combination of the two. When the gain of the amplifier is increased, keep in mind that the output swing of the amplifier should not be large enough to saturate the amplifier.

### IMPROVE AMBIENT LIGHT REJECTION BY PHASE DETECTION

Nearly perfect rejection of ambient light can be achieved by tuning the receiver section of the NE5521 chip to look for the proper phase of the modulating signal (Figure 4). Here, the synchronous demodulator is operated as a phase detector. The sine wave signal from the oscillator (which is also the modulating signal of the LED) is the demodulator input signal. The amplified photoreceiver signal (referenced to 5.45V) is the sync input of the demodulator. When the light source is interrupted, the 5.45V at the sync input causes the demodulator's comparator to allow the AC signal at the demodulator's input to pass through to the output. The output filter puts out a 5V DC signal (zero-scale voltage).

When the light source is uninterrupted, however, the demodulator puts out a full-wave rectified signal of negative polarity (Figure 5). The DC signal at the output filter is the negative full-scale voltage ( $-\mbox{\sc V}_{FS}$ ) and is less than 5V. For any other modulation frequency (available from nearby IR sources such as welding arcs, strobe lamps, and mercury lamps), the output filter's voltage is close to

# NE/SE5521 Simplifies Modulated Light Source Design

AN1181

- V<sub>FS</sub>. False triggering of the receiver in the presence of undesirable modulation frequencies is thus eliminated since the demodulator puts out a 5V DC signal only when the light source is completely blocked. The level detector can be set up so that a relay or an alarm is energized only when the filter's output is at 5V. Keep in mind that the gain of the uncommitted amplifier should be large enough so that the pulsed signal at the sync

input swings above and below the  $V_{R/2}$  voltage so as to enable the demodulator's comparator to switch the demodulator input signal between the follower and the inverter.



Figure 1. In a Typical Modulated Light Source Device, a High Degree of Ambient Light Rejection can be Achieved When the NE5521's Oscillator is Used to Frequency-Modulate an LED and the Demodulator is Used to Synchronously Rectify the Photoreceiver's AC Signal. DC Signal Produced by Ambient Light is Rejected by AC-Coupling NE5521's Uncommitted Amplifier

5-360

# NE/SE5521 Simplifies Modulated Light Source Design





Figure 3. When the Demodulator's Sync Input Signal is Above  $V_{R/2}$ , the Demodulator's Output Follows the Demodulator's Input Signal

# NE/SE5521 Simplifies Modulated Light Source Design





Figure 5. When a Sinusoidal Signal at the Demodulator Input That is 180° Out of Phase With the Sync Input Signal is Synchronously Rectified (as is the Case With the Circuit in Figure 4), the Circuit Puts Out a Full-Wave Rectified Signal of Negative Polarity. If the Phase Difference Between the Sync Input Signal and the Demodulator Input Signal Changes, the Demodulator Output Signal Also Changes Relative to the Phasing of the two Input Signals

# **Signetics**

# AN1182 Using the NE5521 Signal Conditioner in Multi-Faceted Applications

Application Note

### **Linear Products**

Author: Zahid Bahim

Position transducers call for a great deal of complex interface circuitry for input and output signal conditioning. The Signetics NE/SA/SE5521 packs all the interface circuitry on one chip and provides a complete monolithic solution to all the signal conditioning required for position transducers.

Position transducers are widely used in industrial and commercial applications for measuring very small displacement or rotation. In fact, such transducers can be used for any application where a given parameter can be converted to linear or angular motion. Weight, force, pressure, torque, and acceleration are often converted to linear displacement or linear rotation using position transducers. The displacement or rotation information is next conditioned to provide an accurate measurement of the parameter.

SE5521 can interface with all of the popular position transducers such as the LVDT, RVDT, and LPDT. In addition, by varying the arrangement of external components, you can also configure a phase detector, an AC bridge circuit, and an AC voltmeter. For a brief description of the IC, see the section entitled "A Look at the Signal Conditioning IC."

# IC PROVIDES SINGLE-CHIP SOLUTION TO LVDT MEASUREMENTS

Figure 1a shows a typical single supply LVDT displacement measurement circuit. The uncommitted amplifier is configured as a second-order, low-pass Butterworth filter with gain. The gain of the amplifier is  $1+\mathrm{R}_{\mathrm{F}}/(\mathrm{R}/2)$ . The 1k offset adjust potentiometer is used to trim out the LVDT/signal conditioner system offset at null.

Exciting an LVDT at zero phase angle frequency results in minimum null voltage and optimum linearity (for a discussion, see "How an LVDT Works"). There are two ways of reducing null voltage — the first method is to adjust the oscillator frequency so that the secondary voltage is in phase with the primary excitation. The demodulator and oscillator voltage can be monitored on an oscilloscope for correct phasing as depicted in Figures 1b and 1c. A second method of phase compensation is to use a variable phase shift network between the oscillator output and the sync

input to the device. An optional phase shift network in Figure 1a consists of a 20k phase adjust potentiometer in series with capacitor  $C_3$ . The potentiometer is adjusted for correct demodulator phasing as illustrated in Figures 1b and 1c. With  $R_O=10k,\,C_O=2nF,$  and at oscillator frequency,  $f_{OSC}=2900Hz,$  the phase shift is  $\varphi=-\tan^{-1}\left(\omega R_O C_O\right)=-20^\circ.$ 

The LVDT output is referenced to  $V_{R/2}$  by tying one end of the secondary to Pin 12 of the device. A capacitor between Pin 12 and ground provides an AC ground for  $V_{R/2}$ . Since the output of Pin 12 is a source of high impedance, Pin 12 may need to be buffered in some applications so as to prevent loading effects on the voltage divider. The common mode voltage and the RMS value of the oscillator signals are determined by  $V_{R_i}$  consequently,  $V_R$  should be a fixed reference voltage. By making  $V_R$  greater than  $V_R$ , the output swing of the auxiliary amplifier is increased and the filter can accommodate higher closed-loop gain.

The demodulator output has positive polarity when the LVDT output signal is 180° out of phase with the primary excitation (see Figure 1d), and has negative polarity when the LVDT output is in phase with the primary excitation (see Figure 1e). The polarity of the demodulator signal indicates on which side of null the core is while the amplitude indicates the relative displacement of the core from the null position.

Filtered DC output appears at Pin 1 of the device. Measurements with 10-bit accuracy at -55°C to +125°C temperature range are easily achieved by the circuit in Figure 1.

### PHASE DETECTOR MEASURES PHASE DIFFERENCE WITH 10-BIT ACCURACY

The synchronous demodulator easily lends itself to phase detection as illustrated in Figure 2a. If signals of identical frequency are applied to sync input (Pin 6) and to the demodulator input (Pin 4), respectively, the demodulator functions as a phase detector with output DC component being proportional to phase difference between the two inputs. The signals must be referenced to 0V for dual supply operation or to  $V_{\rm R/2}$  for single supply operation. At  $\pm\,5{\rm V}$  supplies, the demodulator can easily handle 7V peak-to-peak signals.

The low-pass network configured with the uncommitted amplifier provides DC output at Pin 1 of the device. The DC output is maximum (+ full-scale) when V $_1$  and V $_2$  are 180° out of phase (see Figure 1d) and minimum (– full-scale) when the signals are in phase (see Figure 1e). At quadrature ( $\varphi$  = 90°), the DC output is 0V as shown in Figure 2b. By calibrating the –FS, 0, and +FS points, any unknown phase difference may be determined by just measuring the DC output at Pin 1. A linear relationship between the DC output and phase difference is shown by the transfer curve in Figure 2c.

Even though the oscillator signals are not utilized in this particular application, the use of  $C_T$  and  $R_T$  is still recommended in order to prevent saturation of active devices in the IC.

# SIGNAL CONDITIONER EASES LPDT MEASUREMENTS

Figure 3 shows a simple dual supply setup for LPDT measurements. Op amp IC1 is configured as a low-pass filter with cut-off frequency equal to the oscillator frequency of 2900Hz. The filter attenuates the higher order spectral components of the oscillator signal and produces a low-distortion sine wave at the output. This sine wave excites one primary, while the other primary is excited by a cosine wave produced by amp IC2. Amp IC2 is configured as a constant amplitude lag circuit that preserves the amplitude of the sine wave input from IC<sub>1</sub>, but phase shifts the signal by 90° at the output. The phase shift,  $\varphi$ , is given by  $\varphi = -2 \tan^{-1} (2\pi f \cos R_5 C_3)$ . Thus, at 90° phase shift,  $f_{OSC} = 1/(2\pi R_5 C_3)$ . R<sub>5</sub> is a 10k potentiometer with its center wiper tied to one end. The potentiometer is tweaked and the wave forms from IC1 and IC2 are observed on an ocilloscope for 90° phase difference and 0V at the output of the device (Pin 1). The system is now ready to make phase measurements as discussed earlier.

For dual supply operation, both the positive and negative supplies should be closely regulated since the oscillator common mode voltage varies with the supplies.

AN1182

## AC BRIDGE CALIBRATES RESISTORS AND CAPACITORS WITH 10-BIT ACCURACY

An AC bridge, shown in Figure 4, provides a simple and cost-effective solution to matching resistors and capacitors on production lines. Impedances  $Z_{\rm R}$  and  $Z_{\rm X}$  form a half-bridge, while OSC and  $\overline{\rm OSC}$  excite the bridge differentially. The external op amp is a JFET input amplifier (LF356) with very low input bias current on the order of 30pA (typical).  $C_1$  allows AC coupling by blocking the DC common mode voltage from the bridge, while  $R_1$  biases the output of LF356 to 0V at DC. Use of FET input op amp insures that DC offset due to bias current through  $R_1$  is negligible. AC output of the demodulator is filtered via the uncommitted amp to provide DC voltage

for the meter. The 10k potentiometer,  $R_5,$  limits the current into the meter to a safe level. Calibration begins by placing equal impedances at  $Z_R$  and  $Z_X,$  and the system offset is nulled by the offset adjust circuit so that Pin 1 is at 0V. Next, known values are placed at  $Z_X$  and the meter deviations are calibrated. The bridge is now ready to measure an unknown impedance at  $Z_X$  with  $\pm\,0.05\,\%$  accuracy or better.

# RMS-TO-DC CONVERTER YIELDS 10-BIT ACCURACY

An AC voltmeter may be easily constructed as in Figure 5; the simplicity of the circuit and low component count make it particularly attractive. The demodulator output is a full-wave rectified signal from the AC input at Pin

4. DC component of the rectified signal at Pin 5 varies linearly with the RMS input at Pin 4 and thus provides an accurate RMS-to-DC conversion at the output of the filter (Pin 1).  $C_T$  is a variable capacitor that is tweaked until the oscillator signal to the sync input of the demodulator is in phase with the AC signal at Pin 4

In many applications it may not be desirable to adjust C<sub>T</sub> each time the AC signal frequency changes. An alternate approach is to use a zero-crossing detector to excite the sync input of the device. The LM311 comparator in Figure 6 produces a square wave (trace A in Figure 6b) in phase with the AC signal (trace B). Optimum rectification thus occurs at the demodulator output (trace C). For precision measurements at high frequencies, a fast, low offset comparator is recommended.



5-364



Figure 1 (Continued)

AN1182



a. Phase Detector Measures Phase Difference Between Signals  $V_1$  and  $V_2$  and Provides DC Output at Pin 1





b. When  $V_1$  and  $V_2$  in (a) are at Quadrature (Traces A and B), the DC Component of Demodulator Output (Trace C) is at 0V

c. The DC Output and Phase Vary Linearly

Figure 2







AN1182



a. AC Voltmeter. Comparator CI (LM311), Used as a Zero-Crossing Detector, Produces a Constant Amplitude Square Wave to Excite the Sync Input of the Demodulator. DC Output Appears at Pin 1



b. Trace B is the AC Signal at the Comparator and Demodulator Input. The Output of the Zero-Crossing Detector (Trace A) at Sync Input Causes Synchronous Rectification at the Demodulator Output (Trace C).

Auxiliary Amplifier Filter Produces DC Output at Pin 1

Figure 6

AN1182

#### APPENDIX I

# A LOOK AT THE SIGNAL CONDITIONING IC

The signal conditioner essentially consists of three major blocks: an oscillator with programmable frequency, a synchronous demodulator, and an auxiliary amplifier (see Figure I).

The oscillator generates a stable amplitude sine wave with an RMS value determined by a fixed reference voltage, V<sub>B</sub>, at Pin 16 of the device, and referenced to V<sub>R/2</sub>. Next, the oscillator signal is buffered by two high-gain. low-offset op amps to produce the buffered oscillator signal, OSC, and the inverted signal, OSC. The OSC and OSC signals exhibit less than 50ppm/°C amplitude drift (at -55°C to +125°C temperature range) with total harmonic distortion under 2%. OSC and OSC signals are used to differentially excite the primary of the LVDT/RVDT. A fixed 18k resistor, R<sub>T</sub> (external to chip), and an external timing capacitor, C<sub>T</sub>, determine the frequency of the oscillator. The oscillator frequency is given by the following:  $f_{OSC} = (V_R - 1.3V)/$  $[V_R(R_T + 1.5k\Omega) C_T]$ .

The signal conditioner employs a synchronous demodulatorulation technique to extract position and phase information of the transducer core. The synchronous demodulator block not only conditions the transducer output to provide usable information, but also provides a very high impedance load to the transducer output (on the order of several  $M\Omega$  for maximum linearity and for relative insensitivity to frequency drift (see "How an LVDT Works", Figure iii). Figure II shows how the demodulator functions. The oscillator signal, which is also the primary drive for the transducer, is tied to the sync input of the demodulator. Note that the OSC signal and the transducer output (demodulator input) are both referenced to  $V_{B/2}$ . The sync signal is compared to an internally-generated reference voltage, V<sub>R/2</sub>. During the first half-cycle, as the sync signal goes above V<sub>B/2</sub>, the demodulator functions as an inverter and, thus, the demodulator input appears inverted at the output. However, during the second half-cycle, as the sync signal goes below V<sub>B/2</sub>, the demodulator functions as a follower and, thus, the demodulator input appears at the output with unity gain. Full-wave rectification thus occurs in synchronism with the primary drive signal. The amplitude of the

rectified signal tells the position of the core, while the polarity of the output indicates on which side of null the core is. The demodulator offset is measured at less than 2PV with 5µV/°C offset drift, and linearity error is measured at ±0.05% full-scale (at -55°C to +125°C temperature range). A low offset is essential for transducer systems in precision applications since a high offset will not only mask the transducer null, but will also make position measurements inaccurate as the ambient temperature varies.

Since all readout devices (meters, recorders, etc.) are DC input devices, the AC output of the demodulator has to be converted to filtered DC before being applied to the readouts. Consequently, an on-chip amplifier may be used as an active filter with programmable gain for the demodulator output. The filter removes the carrier frequency and other higher-order harmonics from the demodulator output and produces a ripple-free DC output. The amplifier exhibits an open-loop gain of 380V/ mV (typical) and 0.5mV input offset (typical). DC offsets from the transducer/signal conditioner system can be nulled by offset adjustment at the auxiliary amplifier. The device operates from 4.5V to 22V with single supply, or  $\pm 2.25$ V to  $\pm 11$ V with dual supplies.



5-371

AN1182



December 1988 5-372

AN1182

#### APPENDIX II

#### HOW AN LVDT WORKS

Linear Variable Differential Transformers (LVDTs) are position transducers that have long been used to measure very small displacement and any parameter that can be converted to linear motion. LVDTs are mutual inductance devices consisting of a primary winding and a pair of secondary windings that are wound on an insulated bobbin, and a noncontacting magnetic core capable of free motion inside the transformer. The secondaries are tied together externally in a series-opposing configuration.

With AC excitation at the primary, the core controls the coupling between the primary and the secondaries and produces a differential voltage across the secondaries. The magnitude of the voltage across the secondaries varies linearly with core displacement and contains both the position and phase information (direction of motion) of the core with

respect to the center of the secondaries (null position).

With the core at null, the voltage induced at each secondary is equal and of opposite phase; thus cancellation occurs, resulting in a zero AC output. As the core traverses away from the null position, a sinusoidal voltage is developed across the secondaries, the amplitude of which contains the position information. Once the core moves through null, a 180° phase reversal occurs in the output signal with respect to the primary signal. Direction of the core (phase information) with respect to the null position is thus indicated as illustrated in Figure i.

In order to obtain any useful information, some form of signal conditioning is required. Figure ii shows the DC output of the LVDT as a linear function of the core position after proper signal conditioning. The output voltage of the LVDT is directly proportional to the excitation voltage; therefore, it is essential that the excitation signals have a constant amplitude over the operating temperature

range. Output voltage also varies with the excitation frequency. However, the change is not directly proportional to frequency, as shown in Figure iii. Most LVDTs show a small amount of phase shift between the excitation signal at the primary and the output signal at the secondaries. The phase shift introduces a DC offset at null and thus tends to mask the LVDT null. The LVDT null voltage may be reduced by exciting the primary at a frequency where both the primary signal and the output signal are in phase - this is the zero phase angle frequency. Exciting the LVDT at its zero-phase angle frequency optimizes linearity and repeatability of the measurements, while a high impedance load at the LVDT output eliminates the need for frequency regulation, as can be observed from Figures

Another popular position transducer is the Rotary Variable Differential Transformer (RVDT). The RVDT operation is analogous to the LVDT, except that the core motion is rotary



#### NOTES:

- With core at a, output is in phase with input. Output amplitude decreases as core moves from A to B.
   AC output is zero when core is at B (pull).
- AC output is zero when core is at B (null).
   Output amplitude increases as core moves from B to C. With core at C, output is 180° out of phase with respect to input.

Figure i. The LVDT Output Signal Changes Relative to Core Position





AN1182

### **APPENDIX III**

# LPDT CHANGES PHASE INSTEAD OF AMPLITUDE

A recently developed linear position transducer, the LPDT (Linear Phase Differential Transformer), produces a phase output linear with the core motion. The transducer construction is similar to the LVDT, the main exception being that there are six primary coils which are wound on a bobbin at a slant. The excitation to the transducer primaries consists of a sine wave and a cosine wave of equal magnitude. The output at the secondary is an AC signal of constant amplitude, which is the vector sum of the sine and cosine excitation signals, with a phase angle that varies linearly with core position. Figure A shows how the transducer is energized.

#### REFERENCES

- Handbook of Measurement and Control, Revised Edition 1976, by Edward Herceg, Schaevitz Engineering Publication, Pennsauken, New Jersey.
- Signetics Linear LSI Data and Applications Manual, 1985 Edition, pg 4-212, 9-41. Signetics Corporation, Sunnyvale, CA, 94086.



 Frank Yeaple, "Linear Position Transducer Changes Phase Instead Of Amplitude", Design News, November 5, 1984, pg 180. This application note is reprinted from EDN, May 29, 1986. ©1986 Cahners Publishing Company.

# 6

# **Signetics**

# Section 6 Interface

**Linear Products** 

### INDEX

| LINE DRIVERS  | S/RECEIVERS                                            |       |
|---------------|--------------------------------------------------------|-------|
| Symbols and D | Definitions for Line Drivers                           | 6-3   |
| MC1488        | Quad Line Driver                                       | 6-4   |
| MC1489/A      | Quad Line Receivers                                    | 6-8   |
| AN113         | Using the MC1488/1489 Line Drivers and Receivers       | 6-11  |
| NE5170        | Octal Line Driver                                      |       |
| NE5180/81     | Octal Differential Line Receivers                      | 6-21  |
| PERIPHERAL    | DRIVERS                                                |       |
| Symbols and D | Definitions for Peripheral and Display Drivers         | 6-26  |
| NE5090        | Addressable Relay Driver                               |       |
| NE590/NE591   | ·                                                      |       |
| PCF8574/A     |                                                        |       |
| DISPLAY DRIV  | /ERS                                                   |       |
| Symbols and D | Definitions for Peripheral and Display Drivers         | 6-51  |
| NE587         | LED Decoder/Driver                                     |       |
| NE589         | LED Decoder/Driver                                     |       |
| AN112         | LED Decoder Drivers: Using the NE587 and NE589         | 6-72  |
| NE/SA594      | Vacuum Fluorescent Display Driver                      |       |
| PCF2100       | LCD Duplex Driver                                      |       |
| PCF2111       | LCD Duplex Driver                                      |       |
| PCF2112       | LCD Driver                                             | 6-95  |
| PCF8566       | Universal LCD Driver for Low Multiplex Rates           | 6-100 |
| PCF8576       | Universal LCD Driver for Low Multiplex Rates           | 6-120 |
| PCF8577       | 32/64 Segment LCD Driver for Automotive                | 6-143 |
| SAA1064       | 4-Digit LED Driver with I <sup>2</sup> C Bus Interface | 6-153 |



# **Signetics**

# Symbols and Definitions for Line Drivers

### **Linear Products**

# Current Into or Out of Slew Control Pin (I<sub>SLEW</sub>)

# Differential Output Voltage ( $V_O$ or $\overline{V}_O$ , $V_T$ or $\overline{V}_T$ )

For a differential line driver (i.e., an RS-422 driver) this is the differential output voltage for an input voltage which is a logic HIGH ( $V_O$ ) or LOW ( $\overline{V}_O$ ).  $V_O$  is usually measured with no applied output load while  $V_T$  is the differential output voltage with a specified output load.

#### Enable

For line drivers and receivers having an ENABLE (or ENABLE) input, the application of a specified logic voltage to this input will force the outputs into a high resistance (High-Z) state. In this state, the circuit has a minimal loading effect on the transmission or bus line being driven by the output.

### Failsafe (FS)

For line receivers having a FAILSAFE (FS) input, the application of specified voltages to this input will force the outputs to correspondingly specified logic states, V<sub>OFS</sub> (defined below), when fault conditions occur on the transmission line.

### Failsafe Output Voltage (VOFS)

For line receivers: the voltage to which the outputs are forced when specified fault conditions occur on the transmission line and when a specified voltage is applied to the FAIL-SAFE (FS) input.

### Hysteresis (V<sub>H</sub>)

For line receivers: the difference between the high and low threshold voltages,  $V_{TH}$  and  $V_{TL}$  (defined below).

### Input Current (IIN)

For a line receiver: the current flowing into the transmission line input at a specified input voltage.

#### Input Clamp Voltage (Vcl.)

For a line driver: the input voltage applied to an input below which the driver clamps this voltage. V<sub>CL</sub> is specified for a particular current flowing from the driver into the voltage source.

### Input High Current (IIH)

The current flowing into or out of a Logic input when a specified Logic HIGH voltage is applied to that input (2.7V).

### Input High Current (II)

The current into or out of a Logic input when  $V_{CC}$  is applied to that input (5.5V).

# Input High Threshold Voltage (V<sub>TH</sub>)

For a line receiver: the differential input voltage at the transmission line input above which the output is in a defined logic state.

# Input High Voltage (VIH)

The range of input voltages recognized by a logic input as a logic HIGH.

### Input Low Current (IIL)

The current flowing into or out of a logic input when a specified logic LOW voltage is applied to that input.

# Input Low Threshold Voltage $(V_{TL})$

For a line receiver: the differential input voltage below which the output is in a defined logic state.

## Input Low Voltage (VIL)

The range of input voltages recognized by a logic input as a logic LOW.

### Input Resistance (RIN)

For a line receiver: the DC resistance of the transmission line input over a specified input voltage range.

### Mode

For line drivers having a MODE input the application of specified voltages to this input will force the driver outputs to comply with correspondingly specified EIA transmission standards, e.g., RS-232 or RS-423.

# Negative Power Supply Current

# Open-Circuit Input Voltage (V<sub>IOC</sub>)

For a line receiver: the voltage to which the transmission line input of the circuit reverts when no external connection is made at this input.

### Output Current High-Z (IO)

The current flowing into or out of an output when that output is in a High-Z state (see ENABLE definition). Io is specified at a particular applied output voltage.

### Output High Voltage (VOH)

The HIGH voltage at an output (for a driver or receiver) for specified load conditions, i.e., R<sub>L</sub> or I<sub>OUT</sub>, and input voltages.

## Output Low Voltage (VOL)

The LOW voltage at an output (for a driver or receiver) for specified load conditions, i.e., R<sub>L</sub> or I<sub>OUT</sub>, and input voltages.

### Output Leakage Current (Ix)

The current flowing into or out of an output when no power is applied to the circuit.  $I_{CEX}$  is specified at a particular applied output voltage and input conditions.

### Output Resistance (ROUT)

For a line driver: the output resistance over a specified output voltage range.

## Output Short-Circuit Current (Is)

The current flowing into or out of an output when the output is connected to the generator circuit ground for a line receiver or digital ground for a line driver.

# Output Unbalance Voltage $(|V_{OH}| - |V_{OL}|, |V_T| - |\overline{V}_T|)$

For a line driver: the difference between the absolute values of  $V_{OH}$  and  $V_{OL}$  or  $V_T$  and  $\overline{V}_T$ .

# Output Offset Voltage ( $V_{OS}$ or $\overline{V}_{OS}$ )

For a differential line driver, i.e. RS-422, the difference between the actual voltage at the center of the output load and the generator circuit ground.  $V_{OS}$  is measured with  $V_{T}$  at the output and  $\overline{V}_{OS}$  with  $\overline{V}_{T}$  at the output.

# Positive Power Supply Current (I<sub>CC</sub>)

# Propagation Delay (tpxx)

The time delay between specified reference points on the input and output waveforms of a line driver or receiver. The symbol X can be H, L or Z specifying HIGH, LOW or High-Z, respectively; i.e., tp-LZ is the propagation delay for the output of a line driver to change from an output LOW to a High-Z state after the application of a signal to the ENABLE input.

### Rise and Fall Times (t<sub>R</sub> and t<sub>F</sub>)

For a line driver: the time delays between the 10% and 90% points on the rising and falling output waveforms following a change in the logic voltage at the input.

# MC1488 Quad Line Driver

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The MC1488 is a quad line driver which converts standard DTL/TTL input logic levels through one stage of inversion to output levels which meet EIA Standard No. RS-232C and CCITT Recommendation V.24.

#### **FEATURES**

- Current limited output: ± 10mA
   Typ
- ullet Power-off source impedance: 300 $\Omega$  min
- Simple slew rate control with external capacitor
- Flexible operating supply range
- Inputs are DTL/TTL compatible

#### **APPLICATIONS**

- Computer port driver
- Digital transmission over long lines
- Slew rate control
- TTL/DTL to MOS translation

#### PIN CONFIGURATION



#### CIRCUIT SCHEMATIC



# **Quad Line Driver**

MC1488

#### **ORDERING INFORMATION**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic SO  | 0 to +75°C        | MC1488D    |
| 14-Pin Plastic DIP | 0 to +75°C        | MC1488N    |
| 14-Pin Ceramic DIP | 0 to +75°C        | MC1488F    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                               | RATING                      | UNIT           |
|-------------------|---------------------------------------------------------------------------------------------------------|-----------------------------|----------------|
| V <sub>CC</sub>   | Supply voltage V+                                                                                       | + 15                        | ٧              |
|                   | V-                                                                                                      | -15                         | V              |
| VIN               | Input voltage                                                                                           | -15 ≤ V <sub>IN</sub> ≤ 7.0 | V              |
| V <sub>OUT</sub>  | Output voltage                                                                                          | ± 15                        | V              |
| P <sub>D</sub>    | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1190<br>1420<br>1040        | mW<br>mW<br>mW |
| T <sub>A</sub>    | Operating ambient temperature range                                                                     | 0 to +75                    | °C             |
| T <sub>STG</sub>  | Storage temperature range                                                                               | -65 to +150                 | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                  | 300                         | °C             |

I. Derate above 25°C, at the following rates: F package at 9.5mW/°C. N package at 11.4mW/°C.

D package at 8.3mW/°C.

## **Quad Line Driver**

MC1488

DC AND AC ELECTRICAL CHARACTERISTICS  $V+=+9.0V~\pm1\%,~V-=-9.0V~\pm1\%,~T_A=0^{\circ}C$  to  $+75^{\circ}C$ , unless otherwise specifed. All typicals are for  $V+=9.0V,~V-=-9.0V,~and~T_A=25^{\circ}C^1.$ 

| ovume:            | DADAMETED                                                                                               |                                                     |                                                                     |      |                         |                         |                |
|-------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------|------|-------------------------|-------------------------|----------------|
| SYMBOL            | PARAMETER                                                                                               | TEST CONDITIONS                                     |                                                                     |      | Тур                     | Max                     | UNIT           |
| liH<br>liL        | Logic "0" input current<br>Logic "1" input current                                                      |                                                     | $V_{IN} = 0V$ $V_{IN} = +5.0V$                                      |      | -1.0<br>0.005           | -1.6<br>10.0            | mA<br>μA       |
| V <sub>OH</sub>   | High level output voltage                                                                               | $R_L = 3.0k\Omega$                                  | V+ = 9.0V<br>V- = -9.0V                                             | 6.0  | 7.0                     |                         | v              |
| VОН               | Trigit level output voltage                                                                             | V <sub>IN</sub> = 0.8V                              | V+ = 13.2V<br>V- = -13.2V                                           | 9.0  | 10.5                    |                         | V              |
|                   | Low level output voltage                                                                                | $R_L = 3.0 k\Omega$                                 | V+ = 9.0V<br>V- = -9.0V                                             | -6.0 | -6.8                    |                         | v              |
| V <sub>OL</sub>   | Low rever output voltage                                                                                | V <sub>IN</sub> = 1.9V                              | V+ = 13.2V<br>V- = -13.2V                                           | -9.0 | -10.5                   |                         | ٧              |
| I <sub>SC+</sub>  | High level output short-circuit current                                                                 |                                                     | $V_{OUT} = 0V$<br>$V_{IN} = 0.8V$                                   | -6.0 | -10.0                   | -12.0                   | mA             |
| I <sub>SC</sub> _ | Low level output short-circuit current                                                                  |                                                     | V <sub>OUT</sub> = 0V<br>V <sub>IN</sub> = 1.9V                     | 5.0  | 10.0                    | 12.0                    | mA             |
| R <sub>OUT</sub>  | Output resistance                                                                                       | •                                                   | 300                                                                 |      |                         | Ω                       |                |
|                   | Positive supply current                                                                                 | V <sub>IN</sub> = 1.9V                              | V+ = 9.0V, V- = -9.0V<br>V+ = 12V, V- = -12V<br>V+ = 15V, V- = -15V |      | 15.0<br>19.0<br>25.0    | 20.0<br>25.0<br>34.0    | mA<br>mA<br>mA |
| l+                | (output open)                                                                                           | V <sub>IN</sub> = 0.8V                              | V+ = 9.0V, V- = -9.0V<br>V+ = 12V, V- = -12V<br>V+ = 15V, V- = -15V |      | 4.5<br>5.5<br>8.0       | 6.0<br>7.0<br>12.0      | mA<br>mA<br>mA |
|                   | Negative supply current                                                                                 | V <sub>IN</sub> = 1.9V                              | V+ = 9.0V, V- = -9.0V<br>V+ = 12V, V- = -12V<br>V+ = 15V, V- = -15V |      | -13.0<br>-18.0<br>-25.0 | -17.0<br>-23.0<br>-34.0 | mA<br>mA<br>mA |
| <b> -</b>         | (output open)                                                                                           | V <sub>IN</sub> = 0.8V                              | V+ = 9.0V, V- = -9.0V<br>V+ = 12V, V- = -12V<br>V+ = 15V, V- = -15V |      | -1<br>-1<br>-0.01       | -15<br>-15<br>-2.5      | μΑ<br>μΑ<br>mA |
| P <sub>D</sub>    | Maximum power dissipation, T <sub>A</sub> = 25°C (still-air) <sup>2</sup> F package N package D package |                                                     |                                                                     |      |                         | 1190<br>1420<br>1040    | mW<br>mW<br>mW |
| t <sub>PD1</sub>  | Propagation delay to "1"                                                                                | $R_L = 3.0 k\Omega$ , $C_L = 15 pF$ , $T_A = 25 °C$ |                                                                     |      | 275                     | 560                     | ns             |
| t <sub>PD0</sub>  | Propagation delay to "0"                                                                                | R <sub>L</sub> = 3.0kS                              |                                                                     | 70   | 175                     | ns                      |                |
| t <sub>R</sub>    | Rise time                                                                                               | $R_L = 3.0k\Omega$                                  |                                                                     | 75   | 100                     | ns                      |                |
| t <sub>F</sub>    | Fall time                                                                                               | $R_L = 3.0k\Omega$                                  | 2, C <sub>L</sub> = 15pF, T <sub>A</sub> = 25°C                     |      | 40                      | 75                      | ns             |

#### NOTES:

<sup>1.</sup> Voltage values shown are with respect to network ground terminal. Positive current is defined as current into the referenced pin.

<sup>2.</sup> Derate above 25°C, at the following rates:

F package at 9.5mW/°C.

N package at 11.4mW/°C.

D package at 8.3mW/°C.

#### 6

#### **Quad Line Driver**

MC1488

#### TYPICAL PERFORMANCE CHARACTERISTICS



#### AC LOAD CIRCUIT



#### SWITCHING WAVEFORMS



#### **APPLICATIONS**

By connecting a capacitor to each driver output the slew rate can be controlled utilizing the output current-limiting characteristics of the MC1488. For a set slew rate the appropriate capacitor value may be calculated using the following relationship

$$C = I_{SC}(\Delta T/\Delta V)$$

where C is the required capacitor, ISC is the short-circuit current value, and  $\Delta V/\Delta T$  is the slew rate.

RS-232C specifies that the output slew rate must not exceed 30V/ $\mu$ s. Using the worst-case output short-circuit current of 12mA in the above equation, calculations result in a required capacitor of 400pF connected to each output.

#### TYPICAL APPLICATIONS



# MC1489/MC1489A Quad Line Receivers

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The MC1489/MC1489A are quad line receivers designed to interface data terminal equipment with data communications equipment. They are constructed on a single monolithic silicon chip. These devices satisfy the specifications of EIA standard No. RS-232C.

#### **FEATURES**

- Four totally separate receivers per package
- Programmable threshold
- Built-in input threshold hysteresis
- "Fail safe" operating mode
- Inputs withstand ± 30V

#### **APPLICATIONS**

- Computer port inputs
- Modems
- Eliminating noise in digital circuitry
- MOS-to-TTL/DTL translation

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic DIP | 0 to +70°C        | MC1489N    |
| 14-Pin Plastic DIP | 0 to +70°C        | MC1489AN   |
| 14-Pin Cerdip      | 0 to +70°C        | MC1489F    |
| 14-Pin Cerdip      | 0 to +70°C        | MC1489AF   |
| 14-Pin Plastic SO  | 0 to +70°C        | MC1489D    |
| 14-Pin Plastic SO  | 0 to +70°C        | MC1489AD   |

#### **EQUIVALENT SCHEMATIC**



## **Quad Line Receivers**

# MC1489/MC1489A

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                                                                                                           | RATING               | UNIT           |
|------------------|---------------------------------------------------------------------------------------------------------------------|----------------------|----------------|
| V <sub>CC</sub>  | Power supply voltage                                                                                                | 10                   | ٧              |
| V <sub>IN</sub>  | Input voltage range                                                                                                 | ± 30                 | V              |
| lout             | Output load current                                                                                                 | 20                   | mA             |
| P <sub>D</sub>   | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>F package<br>N package<br>D package | 1190<br>1420<br>1040 | mW<br>mW<br>mW |
| T <sub>A</sub>   | Operating temperature range                                                                                         | 0 to +75             | °C             |
| T <sub>STG</sub> | Storage temperature range                                                                                           | -65 to +150          | °C             |

#### **VOLTAGE WAVEFORMS**



#### NOTE:

- 1. Derate above 25°C, at the following rates:
  - F package at 9.5mW/°C
  - N package at 11.4mW/°C
  - D package at 8.3mW/°C

#### DC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 5.0V ± 1%, 0°C < T<sub>A</sub> < +75°C, unless otherwise specified.<sup>1, 2</sup>

| SYMBOL          |                                        |                                                                                                                                                  |                                | MC1489                         |                    |                                | MC1489A                        |                    |             |
|-----------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|--------------------|--------------------------------|--------------------------------|--------------------|-------------|
|                 | PARAMETER                              | TEST CONDITIONS                                                                                                                                  | Min                            | Тур                            | Max                | Min                            | Тур                            | Max                | UNIT        |
| V <sub>IH</sub> | Input high threshold voltage           | $T_A = 25^{\circ}C, \ V_{OUT} \le 0.45V, \ I_{OUT} = 10mA$                                                                                       | 1.0                            |                                | 1.5                | 1.75                           |                                | 2.25               | V           |
| V <sub>IL</sub> | Input low threshold voltage            | $T_A = 25^{\circ}C, \ V_{OUT} \ge 2.5V,$<br>$I_{OUT} = -0.5mA$                                                                                   | 0.75                           |                                | 1.25               | 0.75                           |                                | 1.25               | ٧           |
| I <sub>IN</sub> | Input current                          | $V_{IN} = +25V$ $V_{IN} = -25V$ $V_{IN} = +3V$ $V_{IN} = -3V$                                                                                    | +3.6<br>-3.6<br>+0.43<br>-0.43 | +5.6<br>-5.6<br>+0.53<br>-0.53 | +8.3<br>-8.3       | +3.6<br>-3.6<br>+0.43<br>-0.43 | +5.6<br>-5.6<br>+0.53<br>-0.53 | +8.3               | mA          |
| V <sub>OH</sub> | Output high voltage Output low voltage | V <sub>IN</sub> = 0.75V, I <sub>OUT</sub> = -0.5mA<br>Input = Open, I <sub>OUT</sub> = -0.5mA<br>V <sub>IN</sub> = 3.0V, I <sub>OUT</sub> = 10mA | 2.6<br>2.6                     | 3.8<br>3.8<br>0.33             | 5.0<br>5.0<br>0.45 | 2.6<br>2.6                     | 3.8<br>3.8<br>0.33             | 5.0<br>5.0<br>0.45 | V<br>V<br>V |
| Isc             | Output short-circuit current           | V <sub>IN</sub> = 0.75V                                                                                                                          |                                | 3.0                            |                    |                                | 3.0                            |                    | mA          |
| Icc             | Supply current                         | V <sub>IN</sub> = 5.0V                                                                                                                           |                                | 20                             | 26                 |                                | 20                             | 26                 | mA          |
| PD              | Power dissipation                      | V <sub>IN</sub> = 5.0V                                                                                                                           |                                | 100                            | 130                |                                | 100                            | 130                | mW          |

#### NOTES:

- 1. Voltage values shown are with respect to network ground terminal. Positive current is defined as current into the referenced pin.
- 2. These specifications apply for response control pin = open.

## AC ELECTRICAL CHARACTERISTICS $V_{CC} = 5.0V \pm 1\%$ , $T_A = 25^{\circ}C$ , unless otherwise specified.<sup>1, 2</sup>

| SYMBOL           | PARAMETER                                    | TEST CONDITIONS                       | MC1489 |     |     | MC1489A |     |     |      |
|------------------|----------------------------------------------|---------------------------------------|--------|-----|-----|---------|-----|-----|------|
|                  |                                              |                                       | Min    | Тур | Max | Min     | Тур | Max | UNIT |
| t <sub>PD1</sub> | Input to output "high"<br>Propagation delay  | $R_L = 3.9 k\Omega$ (AC test circuit) |        | 25  | 85  |         | 25  | 85  | ns   |
| t <sub>PD0</sub> | Input to output ''low''<br>Propagation delay | $R_L = 390\Omega$ (AC test circuit)   |        | 20  | 50  |         | 20  | 50  | ns   |
| t <sub>R</sub>   | Output rise time                             | $R_L = 3.9 k\Omega$ (AC test circuit) |        | 110 | 175 |         | 110 | 175 | ns   |
| t <sub>F</sub>   | Output fall time                             | $R_L = 390\Omega$ (AC test circuit)   |        | 9   | 20  |         | 9   | 20  | ns   |

#### NOTES:

- 1. Voltage values shown are with respect to network ground terminal. Positive current is defined as current into the referenced pin.
- 2. These specifications apply for response control pin = open.

## **Quad Line Receivers**

# MC1489/MC1489A

#### AC TEST CIRCUIT



#### TYPICAL APPLICATIONS



# AN113 Using the MC1488/1489 Line Drivers and Receivers

Application Note

#### **Linear Products**

#### LINE DRIVERS AND RECEIVERS

Many types of line drivers and receivers are available today. Each device has been designed to meet specific criteria. For instance, the device may be extremely wide-band or be intended for use in party line systems. Some include built-in hysteresis in the receiver while others do not.

#### The EIA Standard

The Electronic Industries Association (EIA) has produced a number of specifications dealing with the transmission of data between data terminal and communications equipment. One of these is EIA Standard RS-232C, which delineates much information about signal levels and hardware configurations in data systems.

#### MC1488/1489

December 1988

As line driver and receiver, the MC1488 and MC1489 meet or exceed the RS-232C specification.

Standard RS-232C defines, the voltage level as being from 5 to 15V with positive voltage representing a logic 0. The MC1488 meets these requirements when loaded with resistors from 3k to  $7 k \Omega$ .

Output slew rates are limited by RS-232C to  $30V/\mu$ s. To accomplish this specification, the MC1488 is loaded at its output by capacitance as shown by the typical hook-up diagram of Figure 1. A graph of slew rate vs output capacitance is given in Figure 2. For the standard  $30V/\mu$ s, a capacitance of 400pF is selected.

The short-circuit current charges the capacitance with the relationship

$$C = \frac{I_{SC}\Delta T}{\Delta V}$$

Where C is the required capacitor, ISC is the short-circuit current value, and  $\Delta V/\Delta T$  is the slew rate.

Using the worst-case output short-circuit current of 12mA in the above equation, calculations result in a required capacitor of 400pF connected to each output to limit the output slew rate to  $30V/\mu s$  in accordance with the EIA standard.

The EIA standard also states that output shorts to any other conductor of the cable must not damage the driver. Thus, the MC1488 is designed such that the output will withstand shorts to other conductors indefinitely even if these conductors are at worstcase voltage levels. In addition to output protection, the MC1488 includes a  $300\Omega$ , resistor to ensure that the output impedance of the driver will be at least  $300\Omega$ , even if the power supply is turned off. In cases where power supply malfunction produces a low impedance to ground, the  $300\Omega$  resistors are shorted to ground also. Output shorts then can cause excessive power dissipation. To prevent this, series diodes should be included in both supply lines as pictured in Figure 3.

The companion receiver, MC1489, is also designed to meet RS-232C specifications for receivers. It must detect a voltage from  $\pm$  3 to  $\pm$  25V as logic signals but cannot generate an input differential voltage of greater than 2V

should its inputs become open circuited. Noise and spurious signals are rejected by incorporating positive feedback internally to produce hysteresis. Featured also in the receiver is an external response node so that the threshold may be externally varied to fit the application. Figure 4 shows the shift in high and low trip points as a function of the programming resistance.

#### **APPLICATIONS**

The design of the MC1488 and MC1489 makes them very versatile with many possible applications. The MC1488 output current limiting enables the user to define the output voltage levels independent of supply voltages. Figure 5 shows the MC1488 as a TTL-to-MOS Translator, while Figures 6 and 7 illustrate TTL-to-HTL and TTL-to-MOS Translators.

The MC1489 response control node allows the user to modify the input threshold voltage levels. This is accomplished by adding a resistor between the response control pin and an external power supply. Figure 4 shows the shift thus provided. This feature and the fact that the inputs are designed to withstand ±30V permit the use of the MC1489 for level translation as shown in the MOS-to-TTL Translator of Figure 8. This feature is also useful for level shifting, as illustrated in Figure 9

The response control node can also be used to filter out high frequency, high energy noise pulses. Figures 10 and 11 give typical noise pulse rejection curves for various sized external capacitors.

# Using the MC1488/1489 Line Drivers and Receivers

**AN113** 



1000 1000 10,000 CAPACITANCE (pF)

Figure 2. Output Slew Rate vs Load Capacitance





# Using the MC1488/1489 Line Drivers and Receivers

AN113



1/4 MC1488
HTL
OUTPUT
-0.7V TO
+ 10V

Figure 6. TTL-to-HTL Translator











# NE5170 Octal Line Driver

Preliminary Specification

#### **Linear Products**

#### DESCRIPTION

The NE5170 is an octal line driver which is designed for digital communications with data rates up to 100kb/s. This device meets all the requirements of EIA standards RS-232C/RS-423A and CCITT recommendations V.10/X.26. Three programmable features: (1) output slew rate, (2) output voltage level, and (3) 3-State control (high-impedance) are provided so that output characteristics may be modified to meet the requirements of specific applications.

#### **FEATURES**

- Meets EIA RS-232C/423A and CCITT V.10/X.26
- Simple slew rate programming with a single external resistor
- 0.1 to 10V/μs slew rate range
- High/Low programmable voltage output modes
- TTL compatible inputs

#### **APPLICATIONS**

- High-speed modems
- High-speed parallel communications
- Computer I/O ports
- Logic level translation

#### **FUNCTION TABLE**

|        |       | OUTPUT VOLTAGE (V)   |                              |                               |  |  |
|--------|-------|----------------------|------------------------------|-------------------------------|--|--|
| ENABLE | LOGIC | RS-423A <sup>1</sup> | RS-                          | 232C                          |  |  |
|        |       | HS-423A              | Low Output Mode <sup>1</sup> | High Output Mode <sup>2</sup> |  |  |
| L      | L     | 5 to 6V              | 5 to 6V                      | ≥ 9V                          |  |  |
| L      | Н     | -5 to -6V            | -5 to -6V                    | ≤-9V                          |  |  |
| Н      | Х     | Hi-Z                 | Hi-Z                         | Hi-Z                          |  |  |

#### NOTES

- 1.  $V_{CC} = +10V$  and  $V_{EE} = -10V$ ;  $R_L = 3k\Omega$
- 2.  $V_{CC}$  = +12V and  $V_{EE}$  = -12V;  $R_L$  = 3k $\Omega$

#### **ORDERING CODE**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 28-Pin Plastic DIP | 0 to +70°C        | NE5170N    |
| 28-Pin PLCC        | 0 to +70°C        | NE5170A    |
| 24-Pin SO package  | 0 to +70°C        | NE5170D    |

#### PIN CONFIGURATIONS



#### Octal Line Driver NE5170

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                          | RATING     | UNIT |
|------------------|------------------------------------|------------|------|
| V <sub>CC</sub>  | Supply voltage and + MODE          | 15         | V    |
| V <sub>EE</sub>  | Supply voltage and - MODE          | -15        | V    |
| lout             | Output current <sup>1</sup>        | ± 150      | mA   |
| V <sub>IN</sub>  | Input voltage (ENABLE, Data)       | -1.5 to +7 | ٧    |
| V <sub>OUT</sub> | Output voltage <sup>2</sup>        | ± 15       | V    |
|                  | Minimum slew resistor <sup>3</sup> | 1          | kΩ   |
| P <sub>D</sub>   | Power dissipation                  | 1200       | mW   |

DC ELECTRICAL CHARACTERISTICS  $V_{\rm CC} = 10V \pm 10\%$ ;  $V_{\rm EE} = -10V \pm 10\%$ ;  $\pm MODES = 0V$ ;  $R_{\rm SL} = 2k\Omega$ ,  $0^{\circ}C \leqslant T_{\rm A} \leqslant 70^{\circ}C$ , unless otherwise specified.

| ovupo:           | PARAMETER                                 | TEST COMPLETIONS                                     | LIM                 | IITS               |      |
|------------------|-------------------------------------------|------------------------------------------------------|---------------------|--------------------|------|
| SYMBOL           |                                           | TEST CONDITIONS                                      |                     | Max                | UNIT |
|                  |                                           | $V_{IN} = 0.8V$ $H_{L} = 3k\Omega^{4}$               | 5                   | 6                  |      |
| V <sub>OH</sub>  | Output High voltage                       | $R_L = 450\Omega^4$                                  | 4.5                 | 6                  | V    |
|                  |                                           | $R_L = 3k\Omega^5$ , $C_L = 2500pF$                  | V <sub>CC</sub> - 3 |                    |      |
|                  |                                           | $V_{IN} = 2.0V$ $R_L = 3k\Omega^4$                   | -6                  | -5                 |      |
| V <sub>OL</sub>  | Output Low voltage                        | $R_L = 450\Omega^4$                                  | -6                  | -4.5               | V    |
|                  |                                           | $R_L = 3k\Omega^5$ , $C_L = 2500pF$                  |                     | V <sub>EE</sub> +3 |      |
| V <sub>OU</sub>  | Output unbalance voltage                  | $V_{CC} =  V_{EE} , R_L = 450\Omega^4$               |                     | 0.4                | ٧    |
| I <sub>CEX</sub> | Output leakage current                    | $ V_O  = 6V$ , ENABLE = 2V or $V_{CC} = V_{EE} = 0V$ | -100                | 100                | μΑ   |
| V <sub>IH</sub>  | Input High voltage                        |                                                      | 2.0                 |                    | ٧    |
| V <sub>IL</sub>  | Input Low voltage                         |                                                      |                     | 0.8                | ٧    |
| I <sub>IL</sub>  | Logic "0" input current                   | V <sub>IN</sub> = 0.4V                               | -400                | 0                  | μΑ   |
| l <sub>IH</sub>  | Logic "1" input current                   | V <sub>IN</sub> = 2.4V                               | 0                   | 40                 | μΑ   |
| los              | Output short circuit current <sup>1</sup> | $V_O = 0V$                                           | -150                | 150                | mA   |
| V <sub>CL</sub>  | Input clamp voltage                       | I <sub>IN</sub> = -15mA                              | -1.5                |                    | ٧    |
| Icc              | Supply current                            | No Load                                              |                     | 35                 | mA   |
| I <sub>EE</sub>  | Supply current                            | No Load                                              | -45                 |                    | mA   |

- 1 Maximum current per driver. Do not exceed maximum power dissipation if more than one output is on.
- 2. High-impedance mode.
- 3. Minimum value of the resistor used to set the slew rate.
- 4.  $V_{OH}$ ,  $V_{OL}$  at  $R_L=450\Omega$  will be  $\geq$  290% of  $V_{OH}$ ,  $V_{OL}$  at  $R_L=\infty$ . 5. High Output Mode; +MODE pin =  $V_{CC}$ ; -MODE pin =  $V_{EE}$ ;  $9V \leq V_{CC} \leq 13V$ ;  $-9V \geqslant V_{EE} \geqslant -13V$ .

December 1988 6-15 Signetics Linear Products Preliminary Specification

## Octal Line Driver NE5170

#### AC ELECTRICAL CHARACTERISTICS $V_{CC} = +10V$ ; $V_{EE} = -10V$ ; Mode = GND, $0^{\circ}C \le T_A \le 70^{\circ}C$

|                  |                                                 |                                                                                            | LIMITS |      |      |
|------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------|--------|------|------|
| SYMBOL           | PARAMETER                                       | TEST CONDITIONS                                                                            | Min    | Max  | UNIT |
| t <sub>PHZ</sub> | Propagation delay output high to high-impedance | $R_L = 450, C_L = 50pF$<br>or<br>$R_L = 3k, C_L = 2500pF$                                  |        | 5    | μs   |
| t <sub>PLZ</sub> | Propagation delay output low to high-impedance  | $R_L = 450, C_L = 50pF$<br>or<br>$R_L = 3k, C_L = 2500pF$                                  |        | 5    | μs   |
| t <sub>PZH</sub> | Propagation delay high-impedance to high output | $R_{SL} = 200k$<br>$R_{L} = 450, C_{L} = 50pF$<br>or<br>$R_{L} = 3k, C_{L} = 2500pF$       |        | 150  | μs   |
| t <sub>PZL</sub> | Propagation delay high-impedance to low output  | $R_{SL} = 200k$<br>$R_{L} = 450$ , $C_{L} = 50pF$<br>or<br>$R_{L} = 3k$ , $C_{L} = 2500pF$ |        | 150  | μs   |
|                  |                                                 | R <sub>SL</sub> = 2k                                                                       | 8      | 12   |      |
| SR               | Output slew rate <sup>1</sup>                   | R <sub>SL</sub> = 20k                                                                      | 0.8    | 1.2  | V/μs |
|                  |                                                 | R <sub>SL</sub> = 200k                                                                     | 0.06   | 0.14 | ]    |

#### NOTE:

SR: Load condition. (A) For  $R_{SL} < 4k\Omega$  use  $R_L = 450\Omega$ ;  $C_L = 50pF$ ; (B) for  $R_{SL} > 4k\Omega$  use either  $R_L = 450\Omega$ ,  $C_L = 50pF$  or  $R_L = 3k\Omega$ ,  $C_L = 2500pF$ .

#### AC PARAMETER TEST CIRCUIT AND WAVEFORMS



6-16

#### 4

#### Octal Line Driver

#### NE5170

#### SLEW RATE PROGRAMMING

Slew rate for the NE5170 is set using a single external resistor connected between the  $R_{\rm SL}$  pin and ground. Adjustment is made according to the formula:

$$R_{SL}$$
 (in  $k\Omega$ ) =  $\frac{20}{\text{Slew Rate}}$ 

where the slew rate is in  $V/\mu s$ . The slew resistor can vary between 2 and  $200k\Omega$  which gives a slew rate range of 10 to  $0.1V/\mu s$ . This adjustment of the slew rate allows tailoring output characteristics to recommendations for cable length and data rate found in EIA

standard RS-423A. Approximations for cable length and data rate are given by:

Max. data rate (in kb/s) = 300/t

Cable length (in feet) =  $100 \times t$ 

where t is the rise time in microseconds. The absolute maximum data rate is 100kb/s and the absolute maximum cable length is 4000 feet

#### **OUTPUT MODE PROGRAMMING**

The NE5170 has two programmable output modes which provide different output voltage

levels. The low output mode meets the specifications of EIA standards RS-423A and RS-232C. The high output mode meets the specifications of RS-232C only, since higher output voltages result from programming this mode. The high output mode provides the greater output voltages where higher attenuation levels must be tolerated. Programming the high output mode is accomplished by connecting the +MODE pin to V<sub>CC</sub> and the -MODE pin to V<sub>EE</sub>. The low output mode results when both of these pins are connected to ground.



# Octal Line Driver

NE5170



December 1988 6-18

Octal Line Driver NE5170



December 1988 6-19

#### Octal Line Driver

#### NE5170



Figure 4. Typical I<sub>CC</sub> and I<sub>EE</sub> vs Supply Voltages



Figure 7. Typical -MODE Current vs -MODE Voltage



Figure 10. Typical Output Low Voltage vs Temperature



Figure 5. Typical Input Current vs Input Voltage



Figure 8. Typical Output Low Voltage vs Load Current



Figure 11. Typical Output High Voltage vs Temperature



Figure 6. Typical + MODE Current vs + MODE Voltage



Figure 9. Typical Output High Voltage vs Load Current



Figure 12. Typical Slew Rate vs R<sub>SL</sub>

# NE5180/NE5181 Octal Differential Line Receivers

**Preliminary Specification** 

#### **Linear Products**

#### **DESCRIPTION**

The NE5180 and NE5181 are octal line receivers designed to interface data terminal equipment with data communications equipment. These devices meet the requirements of EIA standards RS-232C, RS-423A, RS-422A, and CCITT V.10, V.11, V.28, X.26 and X.27. The NE5180 is intended for use where the data transmission rate is up to 200 kb/s. The NE5181 covers the entire range of data rates up to 10 Mb/s. The difference in data rates for the two devices results from the input filtering of the NE5180. These devices also provide a failsafe feature which protects against certain input fault conditions.

#### **FEATURES**

- Meets EIA RS-232C/423A/422A and CCITT V.10, V.11, V.28
- Single +5V supply TTL compatible outputs
- Differential inputs withstand + 25V
- Failsafe feature
- Input noise filter (NE5180 only)
- Internal hysteresis
- Available in SMD PLCC

#### **APPLICATIONS**

- High-speed modems
- High-speed parallel communications
- Computer I/O ports
- Logic level translation

#### **FUNCTION TABLE**

| INPUT                                | FAILSAFE<br>INPUT | LOGIC<br>OUTPUT |
|--------------------------------------|-------------------|-----------------|
| V <sub>ID</sub> > 200mV <sup>1</sup> | Х                 | Н               |
| $V_{ID}$ < $-200$ m $V^1$            | X                 | L               |
| Dath insute and as assumed           | 0V                | L               |
| Both inputs open or grounded         | V <sub>CC</sub>   | Н               |

#### NOTE

 $1.\,V_{ID}$  is defined as the non-inverting terminal input voltage minus the inverting terminal input voltage.

#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 28-Pin Plastic DIP | 0 to +70°C        | NE5180N    |
| 28-Pin Plastic DIP | 0 to +70°C        | NE5181N    |
| 28-Pin PLCC        | 0 to +70°C        | NE5180A    |
| 28-Pin PLCC        | 0 to +70°C        | NE5181A    |

#### PIN CONFIGURATIONS



## Octal Differential Line Receivers

# NE5180/NE5181

## ABSOLUTE MAXIMUM RATINGS $T_A = +25$ °C

| SYMBOL                           | PARAMETER                  | RATING                  | UNIT |
|----------------------------------|----------------------------|-------------------------|------|
| P <sub>D</sub>                   | Power dissipation          | 800                     | mW   |
| V <sub>CC</sub>                  | Supply voltage             | 7                       | ٧    |
| V <sub>CM</sub>                  | Common-mode range          | ± 15                    | ٧    |
| V <sub>ID</sub>                  | Differential input voltage | ± 25                    | ٧    |
| I <sub>SINK</sub>                | Output sink current        | 50                      | mA   |
| V <sub>FS</sub> Failsafe voltage |                            | -0.3 to V <sub>CC</sub> | ٧    |
| los                              | Output short-circuit time  | 1                       | sec  |



#### DC ELECTRICAL CHARACTERISTICS $V_{CC} = +5V \pm 5\%$ , $0^{\circ}C \le T_{A} \le +70^{\circ}C$ , input common-mode range $\pm 7V$

|                  |                                      |                                          |                               |                                           | NE5   | 180  | NE5   | 181  |                                       |
|------------------|--------------------------------------|------------------------------------------|-------------------------------|-------------------------------------------|-------|------|-------|------|---------------------------------------|
| SYMBOL           | PARAMETER                            |                                          | TEST CONDITIONS               |                                           | Min   | Max  | Min   | Max  | UNIT                                  |
| R <sub>IN</sub>  | DC input resistance                  | 3V ≤   V <sub>IN</sub>   ≤ 25\           | /                             |                                           | 3     | 7    | 3     | 7    | kΩ                                    |
|                  |                                      | Inputs open or                           | 0 ≤ I <sub>OUT</sub> ≤ 8mA, V | failsafe = 0V                             |       | 0.45 |       | 0.45 |                                       |
| $V_{OFS}$        | Failsafe output voltage              | shorted to<br>GND                        | 0 ≥ I <sub>OUT</sub> ≥ −400μΑ | , V <sub>failsafe</sub> = V <sub>CC</sub> | 2.7   |      | 2.7   |      | V                                     |
|                  | Differential input high <sup>4</sup> | V <sub>OUT</sub> ≥ 2.7V,                 |                               | $R_S = 0^1$                               |       | 0.2  |       | 0.2  | .,                                    |
| V <sub>TH</sub>  | threshold                            | $I_{OUT} = -440 \mu A$                   |                               | $R_S = 500^1$                             |       | 0.4  |       | 0.4  | \ \                                   |
| .,               | Differential input low <sup>4</sup>  | V <sub>OUT</sub> ≤ 0.45V,                |                               | $R_S = 0^1$                               | -0.2  |      | -0.2  |      | V                                     |
| VtI              | threshold                            | I <sub>OUT</sub> = 8mA                   |                               | $R_S = 500^1$                             | -0.4  |      | -0.4  |      | 1 '                                   |
| V <sub>H</sub>   | Hysteresis <sup>4</sup>              | FS = 0V or V <sub>CC</sub>               | (See Figure 1)                |                                           | 50    | 140  | 50    | 140  | mV                                    |
| V <sub>IOC</sub> | Open-circuit input voltage           |                                          |                               |                                           |       | 2    |       | 2    | ٧                                     |
| CI               | Input capacitance                    |                                          |                               |                                           |       | 30   |       | 30   | pF                                    |
| V <sub>OH</sub>  | High level output voltage            | V <sub>ID</sub> = 1V, I <sub>OUT</sub> = | -440μΑ                        |                                           | 2.7   |      | 2.7   |      | V                                     |
| \/               |                                      | V <sub>ID</sub> = -1V                    |                               | $I_{OUT} = 4mA^2$                         |       | 0.4  |       | 0.4  | V                                     |
| V <sub>OL</sub>  | Low level output voltage             | V <sub>ID</sub> = - IV                   |                               | $I_{OUT} = 8mA^2$                         |       | 0.45 |       | 0.45 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| los              | Short-circuit output current         | V <sub>ID</sub> = 1V, Note 3             | 3                             |                                           | 20    | 100  | 20    | 100  | mA                                    |
| Icc              | Supply current                       | 4.75V ≤ V <sub>CC</sub> ≤ 5              | $5.25V$ , $V_{ID} = -1V$ ; FS | = 0V                                      |       | 100  |       | 100  | mA                                    |
| 1                | Input current                        | Other inputs gro                         | yundad                        | V <sub>IN</sub> = +10V                    |       | 3.25 |       | 3.25 | mA                                    |
| ļΙΝ              | input current                        | Other inputs gro                         | Junueu                        | V <sub>IN</sub> = -10V                    | -3.25 |      | -3.25 |      | ] "                                   |

#### NOTES

- 1. R<sub>S</sub> is a resistor in series with each input.
- 2. Measured after 100ms warm-up (at 0°C).
- 3. Only 1 output may be shorted at a time and then only for a maximum of 1 second.
- 4. See Figure 1 for threshold and hysteresis definitions.

## AC ELECTRICAL CHARACTERISTICS $V_{CC} = +\,5V~\pm\,5\%,~0^{\circ}C \leqslant T_{A} \leqslant +\,70^{\circ}C$

| CYMPOL           | DADAMETER                       | TEST CONDITIONS                                       | NE5180 |     | NE5181 |     | LINUT |
|------------------|---------------------------------|-------------------------------------------------------|--------|-----|--------|-----|-------|
| SYMBOL           | PARAMETER                       | TEST CONDITIONS                                       | Min    | Max | Min    | Max | UNIT  |
| t <sub>PLH</sub> | Propagation delay — low to high | $C_{L} = 50 pF, \ V_{ID} = \pm 1 V$                   |        | 500 |        | 100 | ns    |
| t <sub>PHL</sub> | Propagation delay — high to low | $C_L = 50pF, \ V_{ID} = \pm 1V$                       |        | 500 |        | 100 | ns    |
| fa               | Acceptable input frequency      | Unused input grounded, $V_{ID} = \pm 200 \text{mV}^1$ |        | 0.1 |        | 5.0 | MHz   |
| f <sub>r</sub>   | Rejectable input frequency      | Unused input grounded, $V_{ID} = \pm 500 \text{mV}$   | 5.5    |     | NA     |     | MHz   |

#### NOTE:

<sup>1.</sup>  $V_{ID} = \pm 1V$  for NE5181.

## Octal Differential Line Receivers

# NE5180/NE5181

#### **FAILSAFE OPERATION**

These devices provide a failsafe operating mode to guard against input fault conditions as defined in RS-422A and RS-423A stan-

dards. These fault conditions are (1) driver in power-off condition, (2) receiver not interconnected with driver, (3) open-circuited interconnecting cable, and (4) short-circuited interconnecting cable. If one of these four fault

conditions occurs at the inputs of a receiver, then the output of that receiver is driven to a known logic level. The receiver is programmed by connecting the failsafe input to  $V_{CC}$  or ground. A connection to  $V_{CC}$  provides

#### **APPLICATIONS**





#### AC TEST CIRCUIT



#### **VOLTAGE WAVEFORMS**



a logic "1" output under fault conditions, while a connection to ground provides a logic "0". There are two failsafe pins (F<sub>S1</sub> and F<sub>S2</sub>) on the NE5180 or NE5181 where each provides common failsafe control for four receivers

#### **RS-232 FAILSAFING**

The internal failsafe circuitry works by providing a small input offset voltage which can be polarity-switched by using the failsafe control pins. This offset is kept small (approximately 80mV) to avoid degradation of the ±200mV input threshold for RS-423 or RS-422 operation. If the positive and negative inputs to any receiver are both shorted to ground or open circuited, the internal offset drives that output to the programmed failsafe state. If only one input open circuits (as may be the case for RS-232 operation), that input will rise to the "input open circuit voltage" (approximately 700mV). Since this is much greater than the 200mV threshold, the output will be driven to a state that is independent of the failsafe programming. Failsafe programming can be achieved for non-inverting single-ended applications by raising or lowering the unused input bias voltage as shown in Figure 2. For V<sub>BIAS</sub> ≅ 1.4, an open (or grounded) INPUT line will be approximately 700mV (0V) and the output will failsafe low. If the resistor divider is not used and VBIAS is connected to ground, the output will failsafe high due to the internal failsafe offset for the INPUT grounded and the 700mV "open circuit input voltage" for the INPUT open circuited. Similar operation holds for an inverting configuration, with V<sub>BIAS</sub> applied to the positive input and  $V_{FS}$  = ground.

#### **INPUT FILTERING (NE5180)**

The NE5180 has input filtering for additional noise rejection. This filtering is a function of both signal level and frequency. For the specified input (5.5MHz at ± 500mV) the input stage filter attenuates the signal such that the output stage threshold levels are not exceeded and no change of state occurs at the output. As the signal amplitude decreases (increases) the rejected frequency decreases (increases).









## Octal Differential Line Receivers

# NE5180/NE5181



Figure 6. Typical Supply Current vs Supply Voltage



Figure 7. Typical High Level Output Voltage vs Output Current



Figure 8. Typical Low Level Output Voltage vs Output Current



\*This graph applies for all receiver inputs, provided that the opposite polarity input of the am-plifier being measured is grounded.

Figure 9. Input Current vs Input Applied Voltage\*



Figure 10. Typical V<sub>IOC</sub> vs V<sub>CC</sub>



Figure 11. Typical FS Input Current vs FS Applied Voltage



Figure 12. NE5180: Propagation Delay at Various Input Amplitudes



Figure 13. NE5180: Propagation Delay at Various Input Amplitudes

# Symbols and Definitions for Peripheral and Display Drivers

#### **Linear Products**

#### **BCD**

Binary Coded Decimal.

#### BI/RBO

Blanking Input or Ripple Blanking Output.

#### CE

Chip Enable.

#### CLR

Clear. Clear command will preset all internal circuits to a predetermined state.

#### **Duty Cycle**

Ratio of time on to time off. Generally expressed in percentage.

#### **f**MAX

The maximum clock frequency; the maximum input frequency at a clock input for the predictable performance. Above this frequency the device may cease to function.

#### BIAS

Input Bias Current. Current into an analog circuit input, specified at a particular voltage level

#### Icc (-Icc)

Supply Current. The current flowing into the  $+V_{CC}$  ( $-V_{CC}$ ) supply terminal of the circuit with specified input conditions and open outputs. Input conditions are chosen to guarantee worst case operation unless specified.

#### Ιн

Input High Current. The current flowing into or out of an input when a specified HIGH level voltage is applied to that input.

#### Ι<sub>Ι</sub>L

Input Low Current. The current flowing out of an input when a specified LOW level voltage is applied to that input.

#### loH

Output Current Source the device can supply while maintaining a specified voltage output level.

#### loL

Output Low Current. The current flowing into an output when it is in the LOW state.

#### los

Output Short-Circuit Current. The current flowing out of an output which is in the High state when that output is shorted to ground.

#### I٩

Source Current. Current flowing into the V<sub>S</sub> supply terminal of the device with specified operating conditions.

#### ISEC

Segment Current. The amount of current supplied to each segment as a display. Current ratios are generally compared to segment 'b'.

#### **LED**

Light-Emitting Diode.

#### RB

Ripple Blanking Input.

#### Segment Identification



#### tн

Hold Time. The interval immediately following the active transition of the timing pulse (usually the clock pulse) or following the transition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure its continued recognition. A negative hold time indicates that the current logic level may be released prior to the active transition of the timing pulse and still be recognized.

#### **tPHL**

Propagation Delay Time. The time between the specified reference points on the input and output waveforms with the output changing from the defined HIGH level to the defined LOW level.

#### t<sub>PLH</sub>

Propagation Delay Time. The time between the specified reference points on the input and output waveforms with the output changing from the defined LOW level to the defined HIGH level.

#### **t**REC

Recovery Time. The time between the reference point on the trailing edge of an asynchronous input control pulse and the reference point on the activating edge of a synchronous (clock) pulse input such that the device will respond to the synchronous input.

#### te

Setup Time. The interval immediately preceding the active transition of the timing pulse (usually the clock pulse) or preceding the transition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure its recognition. A negative setup time indicates that the correct logic level may be initiated sometime after the active transition of the timing pulse and still be recognized.

#### **Truth Tables**

0 = logic level LOW

1 = logic level HIGH

x = don't care condition; has no effect under circuit conditions listed.

#### Typical Value

The typical value of a particular parameter at 25°C determined by characterization of the device or sampling. Usually indicates that the particular device is not 100% tested for the parameter because it does not vary or can be determined by design and other tested variables. Occasionally typical values are given rather than min/max values because 100% testing would raise the cost of the product to a prohibitive level. If a typical value must be guaranteed to ensure specific operation, custom testing can often be provided at an additional cost to the user.

#### $V_{BR}$

Output Breakdown Voltage. Maximum voltage applied to a disabled (off) output to ensure a leakage current less than the specified value.

#### $V_{CC}$ (- $V_{CC}$ )

Supply Voltage. The range of power supply voltage over which the device will operate safely.

#### $V_{F}$

Forward voltage drop of a device at a specified current level.

#### $V_{IH}$

Input High Voltage. The range of input voltages recognized by the device as a logic HIGH.

#### Vıı

Input Low Voltage. The range of input voltages recognized by the device as a logic LOW.

# Symbols and Definitions for Peripheral and Display Drivers

#### VIN

The range of voltage on any input which the device can safely handle or a specified input voltage to the device.

#### V<sub>OH</sub>

Output High Voltage. The minimum guaranteed High voltage at an output terminal for the specified output current  $I_{OH}$  and at the minimum  $V_{CC}$  value.

#### $V_{OL}$

Output Low Voltage. The maximum guaranteed low voltage at an output terminal sinking the specified load current  $I_{OL}$ .

#### Vou

The range of voltage on any output which the device can safely handle or a specified output voltage to the device.

6-27

#### ٧5

Source Voltage. A separate  $V_{CC}$  line depending on part type.

#### $\overline{XX}$

Negate Bar. When it appears over a function indicates that the "'true" or valid condition of that function is a logic LOW level;

i.e., LE would require a logic HIGH level to cause a latch enable;

LE would require a logic LOW level to cause a latch enable.

December 1988

# NE/SA5090 Addressable Relay Driver

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE/SA5090 addressable relay driver is a high-current latched driver, similar in function to the 9934 address decoder. The device has 8 open-collector Darlington power outputs, each capable of 150mA load current. The outputs are turned on or off by respectively loading a logic "1" or logic "0" into the device data input. The required output is defined by a 3-bit address. The device must be enabled by a CE input line which also serves the function of further address decoding. A common clear input, CLR, turns all outputs off when a logic "0" is applied. The device is packaged in a 16-pin plastic or Cerdip package.

#### **FEATURES**

- 8 high-current outputs
- Low-loading bus-compatible inputs
- Power-on clear ensures safe operation
- Will operate in addressable or demultiplex mode
- Allows random (addressed) data entry
- Easily expandable
- Pin-compatible with 9334 (Siliconix or Fairchild)

#### **APPLICATIONS**

- Relay driver
- Indicator lamp driver
- Triac trigger
- LED display digit driver
- Stepper motor driver

#### PIN CONFIGURATION



#### **BLOCK DIAGRAM**

October 7, 1987



6-28

NE/SA5090

#### PIN DESIGNATION

| PIN NO.   | SYMBOL                          | NAME AND FUNCTION                                                                                                                                                                             |
|-----------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 – 3     | A <sub>0</sub> – A <sub>2</sub> | A 3-bit binary address on these pins defines which of the 8 output latches is to receive the data.                                                                                            |
| 4-7, 9-12 | Q <sub>0</sub> – Q <sub>7</sub> | The 8 device outputs.                                                                                                                                                                         |
| 13        | D                               | The data input. When the chip is enabled, this data bit is transferred to the defined output such that: "1" turns output switch "ON" "0" turns output switch "OFF"                            |
| 14        | CE                              | The chip enable. When this input is low, the output latches will accept data. When CE goes high, all outputs will retain their existing state, regardless of address of data input condition. |
| 15        | CLR                             | The clear input. When CLR goes low all output switches are turned "OFF". The high data input will override the clear function on the addressed latch.                                         |

#### **ORDERING INFORMATION**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 16-Pin Plastic SOL | 0 to +70°C        | NE5090D    |
| 16-Pin Plastic DIP | 0 to +70°C        | NE5090N    |
| 16-Pin Cerdip      | 0 to +70°C        | NE5090F    |
| 16-Pin Plastic DIP | -40 to +85°C      | SA5090N    |

#### TRUTH TABLE

|                  | INPUTS |             |                |                |                |                     |                | (                     | OUT          | PUT            | 3              |             |                    | MODE              |
|------------------|--------|-------------|----------------|----------------|----------------|---------------------|----------------|-----------------------|--------------|----------------|----------------|-------------|--------------------|-------------------|
| CLR              | CE     | D           | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | Qo                  | Q <sub>1</sub> | $Q_2$                 | $Q_3$        | Q <sub>4</sub> | Q <sub>5</sub> | $Q_6$       | Q <sub>7</sub>     |                   |
| L                | Н      | Х           | Х              | Х              | Х              | Н                   | Н              | Н                     | Н            | Н              | Н              | Н           | Н                  | Clear             |
| L<br>L<br>L      |        | L H L H L H | LHHHH          | LLLHH          | LLLHH          | HLHHHH              | H H L H H      | H<br>H<br>H<br>H<br>H | H H H H H    | H H H H H      | H H H H H      | H H H H H H | H H H H L          | Demultiplex       |
| Н                | Н      | Х           | Х              | Х              | Х              | Q <sub>N</sub> .    | 1 —            |                       |              |                |                |             | -                  | Memory            |
| H<br>H<br>H<br>H |        | LHLHLH      | LLHHHH         | LLLHH          | LLLHH          | I L Z Z Z Z Z Z Z Z | 1 L            | -1                    | N-1 —<br>N-1 |                |                |             | →<br>→<br>→<br>→ H | Addressable Latch |

#### NOTES:

X = Don't care condition

 $Q_{N-1}$  = Previous output state

L = Low voltage level/"ON" output state

H = High voltage level/"OFF" output state

Signetics Linear Products Products Product Specification

# Addressable Relay Driver

NE/SA5090

# **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise specified.

| SYMBOL            | PARAMETER                                                                                                           | RATING               | UNIT           |
|-------------------|---------------------------------------------------------------------------------------------------------------------|----------------------|----------------|
| Vcc               | Supply voltage                                                                                                      | -0.5 to +7           | ٧              |
| V <sub>IN</sub>   | Input voltage                                                                                                       | -0.5 to +15          | ٧              |
| V <sub>OUT</sub>  | Output voltage                                                                                                      | 0 to +30             | ٧              |
| I <sub>GND</sub>  | Ground current                                                                                                      | 500                  | mA             |
| lout              | Output current<br>Each output                                                                                       | 200                  | mA             |
| P <sub>D</sub>    | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>F package<br>N package<br>D package | 1388<br>1712<br>1315 | mW<br>mW<br>mW |
| T <sub>A</sub>    | Ambient temperature range                                                                                           | 0 to +70             | °C             |
| TJ                | Junction temperature                                                                                                | 150                  | °C             |
| T <sub>STG</sub>  | Storage temperature range                                                                                           | -65 to +150          | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec. max)                                                                             | 300                  | °C             |

#### NOTE:

F package at 11.1mW/°C.

N package at 13.7mW/°C.

D package at 10.5mW/°C.

#### DC ELECTRICAL CHARACTERISTICS $V_{CC} = 4.75V$ to 5.25V, $0^{\circ}C \leq T_A \leq +70^{\circ}C$ , unless otherwise specified.<sup>1</sup>

|                                    |                                                 |                                                                    |     | LIMITS        |              |      |  |
|------------------------------------|-------------------------------------------------|--------------------------------------------------------------------|-----|---------------|--------------|------|--|
| SYMBOL                             | PARAMETER                                       | TEST CONDITIONS                                                    | Min | Тур           | Max          | UNIT |  |
| V <sub>IH</sub><br>V <sub>IL</sub> | Input voltage<br>High<br>Low                    |                                                                    | 2.0 |               | 0.8          | ٧    |  |
| V <sub>OL</sub>                    | Output voltage<br>Low                           | I <sub>OL</sub> = 150mA, T <sub>A</sub> = 25°C<br>Over temperature |     | 1.05          | 1.30<br>1.50 | ٧    |  |
| l <sub>IH</sub><br>l <sub>IL</sub> | Input current<br>High<br>Low                    | V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>IN</sub> = 0V          |     | < 1.0<br>-3.0 | 10<br>-250   | μΑ   |  |
| Юн                                 | Leakage current                                 | V <sub>OUT</sub> = 28V,                                            |     | 5             | 250          | μΑ   |  |
| Іссь<br>Іссн                       | Supply current All outputs low All outputs high | V <sub>CC</sub> = 5.25V                                            |     | 35<br>22      | 60<br>50     | mA   |  |
| PD                                 | Power dissipation                               | No output load                                                     |     |               | 315          | mW   |  |

### NOTE:

October 7, 1987 6-30

<sup>1.</sup> Derate above 25°C at the following rates:

<sup>1.</sup> All typical values are at  $V_{CC} = 5V$  and  $T_A = 25^{\circ}C$ .

NE/SA5090

### SWITCHING CHARACTERISTICS $V_{CC} = 5V$ , $T_A = 25$ °C, $V_{OUT} = 5V$ , $I_{OUT} = 100$ mA, $V_{IL} = 0.8V$ , $V_{IH} = 2.0V$ .

| SYMBOL                                                           | PARAMETER                                                                      | то                         | FROM                  | MIN      | TYP        | MAX         | UNIT |
|------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------------|-----------------------|----------|------------|-------------|------|
| t <sub>PLH</sub><br>t <sub>PHL</sub>                             | Propagation delay time<br>Low-to-high <sup>1</sup><br>High-to-low <sup>1</sup> | Output                     | CE                    |          | 900<br>130 | 1800<br>260 | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub>                             | Low-to-high <sup>2</sup><br>High-to-low <sup>2</sup>                           | Output                     | Data                  |          | 920<br>130 | 1850<br>260 | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub>                             | Low-to-high <sup>3</sup><br>High-to-low <sup>3</sup>                           | Output                     | Address               |          | 900<br>130 | 1800<br>260 | ns   |
| t <sub>PLH</sub><br>t <sub>PHL</sub>                             | Low-to-high <sup>4</sup><br>High-to-low <sup>4</sup>                           | Output                     | CLR                   |          | 920        | 1850        | ns   |
| Switching                                                        | setup requirements                                                             |                            |                       |          |            |             |      |
| t <sub>S(H)</sub> <sup>5</sup><br>t <sub>S(L)</sub> <sup>5</sup> | Setup time high<br>Setup time low                                              | Chip enable<br>Chip enable | High data<br>Low data | 40<br>50 |            |             | ns   |
| t <sub>S(A)</sub> 6                                              | Address setup time                                                             | Chip enable                | Address               | 40       |            |             | ns   |
| t <sub>H(H)</sub> 5<br>t <sub>H(L)</sub> 5                       | Hold time high<br>Hold time low                                                | Chip enable<br>Chip enable | High data<br>Low data | 10<br>10 |            |             | ns   |
| t <sub>PW(E)</sub> 1                                             | Chip enable pulse width <sup>1</sup>                                           |                            |                       | 40       |            |             | ns   |

#### NOTES

- 1. See Turn-On and Turn-Off Delays, Enable-to-Output and Enable Pulse Width timing diagram.
- 2. See Turn-On and Turn-Off Delays, Data-to-Output timing diagram.
- 3. See Turn-On and Turn-Off Delays, Address-to-Output timing diagram.
- 4. See Turn-Off Delay, Clear-to-Output timing diagram.
- 5. See Setup and Hold Time, Data-to-Enable timing diagram.
- 6. See Setup Time, Address-to-Enable timing diagram

#### **FUNCTIONAL DESCRIPTION**

This peripheral driver has latched outputs which hold the input date until cleared. The NE5090 has active-Low, open-collector outputs, all of which are cleared when power is first applied. This device is identical to the NE590, except the outputs can withstand 28V.

#### Addressable Latch Function

Any given output can be turned on or off by presenting the address of the output to be set or cleared to the three address pins, by holding the "D" input High to turn on the selected output, or by holding it Low to turn off, holding the  $\overline{\text{CLR}}$  input High, and bringing the  $\overline{\text{CE}}$  input Low. Once an output is turned on or off, it will remain so until addressed again, or until all outputs are cleared by bringing the  $\overline{\text{CLR}}$  input Low while holding the  $\overline{\text{CE}}$  input High.

#### **Demultiplexer Operation**

By holding the CLR and CE inputs Low and the "D" input High, the addressed output will remain on and all other outputs will be off.

#### **High Current Outputs**

The obvious advantage of this device over other drivers such as the 9334 and

N74LS259 is the fact that the outputs of the NE5090 are each capable of 250mA and 28V. It must be noted, however, that the total power dissipation would be over 2.5W if all 8 outputs were on together and carrying 250mA each. Since the total power dissipation is limited by the package to 1W, and since power dissipation due to supply current is 0.25W, the total load power dissipation by the device is limited to 0.75W at room temperature, and decreases as ambient temperature rises.

The maximum die junction temperature must be limited to 165°C, and the temperature rise above ambient and the junction temperature are defined as:

$$T_R = \theta_{JA} \times P_D$$
  
 $T_J = T_A + t_R$ 

#### where

 $\theta_{\rm JA}$  is die junction to ambient thermal resistance

PD is total power dissipation

T<sub>R</sub> is junction temperature rise above ambient

T<sub>J</sub> is die junction temperature

T<sub>A</sub> is ambient (surrounding medium) temperature

For example, if we are using the NE5090 in a plastic package in an application where the ambient temperature is never expected to rise above 50°C, and the output current at the 8 outputs, when on, are 100, 40, 50, 200, 15, 30, 80, and 10mA, we find from the graph of output voltage vs load current that the output voltages are expected to be about 0.92, 0.75, 0.78, 1.04, 0.5, 0.7, 0.9, and 0.4V, respectively. Total device power due to these loads is found to be 473.5mW. Adding the 250mW due to the power supply brings total device power dissipation to 723.5mW. The thermal resistances are 83°C per W for plastic packages and 100°C per W for Cerdips. Using the equations above we find:

 $\begin{array}{l} \text{Plastic} \ \, T_R = 83 \times 0.7235 = 60 ^{\circ} \text{C} \\ \text{Plastic} \ \, T_J = 50 + 60 = 100 ^{\circ} \text{C} \\ \text{Cerdip} \ \, T_R = 100 \times 0.7235 = 72.4 ^{\circ} \text{C} \\ \text{Cerdip} \ \, T_J = 50 + 72.4 = 122.4 ^{\circ} \text{C} \\ \end{array}$ 

Thus we find that T<sub>J</sub> for either package is below the 165°C maximum and either package could be used in this application. The graphs of total load power vs ambient temperature would also give us this same information, although interpreting the graphs would not yield the same accuracy.

# NE/SA5090

#### TIMING DIAGRAMS



NE/SA5090

#### TYPICAL APPLICATIONS



#### TYPICAL PERFORMANCE CHARACTERISTICS



# NE590/591 Addressable Peripheral Drivers

**Product Specification** 

#### Linear Products

#### DESCRIPTION

The NE590/591 addressable peripheral drivers are high current latched drivers, similar in function to the 9334 address decoder. The device has eight Darlington power outputs, each capable of 250mA load current. The outputs are turned on or off by respectively loading a logic high or logic low into the device data input. The required output is defined by a 3-bit address. The device must be enabled by a CE input line. A common clear input, CLR, turns all outputs off when a logic low is applied.

The NE590 has eight open-collector Darlington outputs which sink current to ground. The device is packaged in a 16-pin plastic or Cerdip package.

The NE591 has eight open-emitter Darlington outputs which source current to an external load from a common collector line, V $_{\rm S}$ . This V $_{\rm S}$  line need not necessarily be the same as the 5V V $_{\rm CC}$  supply. The device is packaged in an 18-pin plastic or Cerdip package.

#### **FEATURES**

- 8 high current outputs
- Low-loading bus compatible inputs
- Power-on clear ensures safe operation
- NE590 will operate in
- addressable or demultiplex mode
- Allows random (addressed) data entry
- Easily expandable
- NE590 is pin compatible with 54/74LS259

#### **APPLICATIONS**

- Relay driver
- Indicator lamp driver
- Triac trigger
- LED display digit driver
- Stepper motor driver

#### PIN CONFIGURATIONS



#### **ORDERING INFORMATION**

| DESCRIPTION    | TEMPERATURE RANGE | ORDER CODE |
|----------------|-------------------|------------|
| 16-Pin Cerdip  | 0 to +70°C        | NE590F     |
| 16-Pin Plastic | 0 to +70°C        | NE590N     |
| 18-Pin Cerdip  | 0 to +70°C        | NE591F     |
| 18-Pin Plastic | 0 to +70°C        | NE591N     |

NE590/591

#### PIN DESIGNATION

| 590<br>PIN NO.   | 591<br>PIN NO.    | SYMBOL                          | NAME & FUNCTION                                                                                                                                                                                                            |
|------------------|-------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 – 3            | 2 – 4             | A <sub>0</sub> – A <sub>2</sub> | A 3-bit binary address on these pins defines which of the 8 output latches is to receive the data.                                                                                                                         |
| 4 – 7,<br>9 – 12 | 5 – 8,<br>11 – 14 | Q <sub>0</sub> – Q <sub>7</sub> | The 8 device outputs. The NE590 has open-collector Darlington outputs. The NE591 has open emitter-follower outputs.                                                                                                        |
| 13               | 15                | D                               | The data input. When the chip is enabled, this data bit is transferred to the defined output such that:  "1" turns output switch "ON"  "0" turns output switch "OFF"                                                       |
|                  |                   |                                 | Thus in logic terms, the NE590 inverts data to the relevant output. The NE591 retains true data at the output.                                                                                                             |
| 14               | 16                | CE                              | The chip enable. When this input is low, the output latches will accept data. When $\overline{\text{CE}}$ goes high, all outputs will retain their existing state regardless of address or data input conditions.          |
| 15               | 17                | CLR                             | The clear input. When CLR goes low all output switches are turned "OFF". On the NE590, a high data input will override the clear function on the addressed latch. On the NE591, CLR low will override any other condition. |
| -                | 1                 | CS                              | The chip select input provides for an additional level of address decoding.                                                                                                                                                |
| -                | 10                | V <sub>S</sub>                  | The $V_S$ line provides the power to all 8 output devices. It is connected to the collectors of all 8 output transistors. This pin may be connected to the $V_{CC}$ or another supply.                                     |

#### **BLOCK DIAGRAM**



# NE590/591

#### **TRUTH TABLE (NE590)**

| INPUTS                   |     |             |                |                       |                | OUTPUTS             |           |                          |           |           |           | MODE      |                            |                   |
|--------------------------|-----|-------------|----------------|-----------------------|----------------|---------------------|-----------|--------------------------|-----------|-----------|-----------|-----------|----------------------------|-------------------|
| CLR C                    | E   | D A         | A <sub>0</sub> | A <sub>1</sub>        | A <sub>2</sub> | $Q_0$               | $Q_1$     | $Q_2$                    | $Q_3$     | $Q_4$     | $Q_5$     | $Q_6$     | Q <sub>7</sub>             |                   |
| LH                       | H > | X           | Х              | Х                     | Х              | Н                   | Н         | Н                        | Н         | Н         | Н         | Н         | Н                          | Clear             |
|                          | L I | L<br>H<br>L | LLHHHH         | L<br>L<br>L<br>H<br>H | LHLLL          | 11111               | H H L H H | H H H H H                | H H H H H | H H H H H | H H H H H | H H H H H | H<br>H<br>H<br>H<br>L      | Demultiplex       |
| н                        | H > | X           | Χ              | Χ                     | Χ              | Q <sub>N</sub> .    |           |                          |           |           |           |           | -                          | Memory            |
| H I<br>H I<br>H I<br>H I | L I | L<br>H<br>L | L L H H H H    | L<br>L<br>H<br>H      | IIIII          | H L Q Z Q Z Q Z Q Z | L         | -1 —<br>-1 —<br>Qr<br>Qr |           |           |           |           | →<br>→<br>→<br>+<br>+<br>L | Addressable Latch |

#### NOTES:

X = Don't care condition

 $Q_{N-1}$  = Previous output state

L = Low voltage level/"ON" output state
H = High voltage level/"OFF" output state

#### **TRUTH TABLE (NE591)**

| INPUTS           |             |                  |             |                  |                |                  | OUTPUTS MODE                                                                                                            |
|------------------|-------------|------------------|-------------|------------------|----------------|------------------|-------------------------------------------------------------------------------------------------------------------------|
| CLR              | CE          | CS               | D           | A <sub>0</sub>   | A <sub>1</sub> | A <sub>2</sub>   | Q <sub>0</sub> Q <sub>1</sub> Q <sub>2</sub> Q <sub>3</sub> Q <sub>4</sub> Q <sub>5</sub> Q <sub>6</sub> Q <sub>7</sub> |
| L                | Х           | Х                | Х           | Х                | Х              | Х                | L L L L L L Clear                                                                                                       |
| H                | H<br>H<br>L | H<br>L<br>H      | X<br>X<br>X | X<br>X<br>X      | X<br>X<br>X    | X<br>X<br>X      | Q <sub>N-1</sub>                                                                                                        |
| H<br>H<br>H<br>H |             | L<br>L<br>L<br>L | LHLHLH      | L<br>H<br>H<br>H | LLLHH          | L<br>L<br>H<br>H | L Q <sub>N-1</sub>                                                                                                      |

#### NOTES:

X = Don't care condition

Q<sub>N-1</sub> = Previous output state

L = Low voltage level/"OFF" output state

H = High voltage level/"ON" output state

NE590/591

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                           | PARAMETER                                                                                                                             | RATING                          | UNIT |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------|
| V <sub>CC</sub>                  | Supply voltage                                                                                                                        | -0.5 to +7                      | V    |
| V <sub>IN</sub>                  | Input voltage                                                                                                                         | -0.5 to +15                     | V    |
| V <sub>OUT</sub>                 | Output voltage<br>NE590<br>NE591                                                                                                      | 0 to +7<br>0 to V <sub>CC</sub> | ٧    |
| Vs                               | Source bus voltage<br>NE591 only                                                                                                      | -0.5 to +7                      | V    |
| V <sub>S</sub> - V <sub>CC</sub> | Source/supply differential voltage<br>NE591 only                                                                                      | -5 to +2                        | V    |
| l <sub>OUT</sub>                 | Output current<br>Each output<br>All outputs                                                                                          | 300<br>1000                     | mA   |
| P <sub>D</sub>                   | Maximum power dissipation $T_A = 25^{\circ}C$ (still air) $NE590^1$ F package $N$ package $NE591^2$ F package $N$ package $N$ package | 1190<br>1450<br>1500<br>1690    | mW   |
| T <sub>A</sub>                   | Ambient temperature range                                                                                                             | 0 to +70                        | °C   |
| TJ                               | Junction temperature                                                                                                                  | 165                             | °C   |
| T <sub>STG</sub>                 | Storage temperature range                                                                                                             | -65 to +150                     | °C   |
| T <sub>SOLD</sub>                | Lead soldering temperature (10 sec max)                                                                                               | 300                             | °C   |

#### NOTES:

1. Derate above 25°C at the following rates:

F package at 9.5mW/°C.

N package at 11.6mW/°C.

Derate above 25°C at the following rates: F package at 12mW/°C.

N package at 13.5mW/°C.

NE590/591

#### DC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 4.75 to 5.25V, 0°C ≥ T<sub>A</sub> ≤ 70°C, unless otherwise specified. <sup>1,2</sup>

| SYMBOL                             |                                                                                      |                                                                                                 |     | LIMITS               |                      |      |  |
|------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|----------------------|----------------------|------|--|
|                                    | PARAMETER                                                                            | TEST CONDITIONS                                                                                 | Min | Тур                  | Max                  | UNIT |  |
| V <sub>IH</sub><br>V <sub>IL</sub> | Input voltage<br>High<br>Low                                                         |                                                                                                 | 2.0 |                      | 0.8                  | ٧    |  |
| V <sub>OL</sub><br>V <sub>OH</sub> | Output voltage<br>Low (NE590 only)<br>High (NE591 only)                              | $I_{OL} = 250$ mA, $T_A = 25$ °C<br>Over temperature<br>$I_{OH} = -250$ mA, $V_{CC} = V_S = 5V$ | 2.9 | 1.0                  | 1.3<br>1.5           | ٧    |  |
| l <sub>IH</sub>                    | Input current High Low CE input All other inputs                                     | V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>IN</sub> = 0V                                       |     | 0.1<br>-25<br>-15    | 10<br>-60<br>-50     | μΑ   |  |
| Іон                                | Leakage current                                                                      | V <sub>OUT</sub> = 5.25V                                                                        |     | 10                   | 250                  | μΑ   |  |
| I <sub>CCH</sub>                   | Supply current <sup>3</sup> All outputs low NE590 NE591 All outputs high NE590 NE591 | V <sub>S</sub> = V <sub>CC</sub> = 5V                                                           |     | 33<br>15<br>15<br>30 | 50<br>50<br>50<br>50 | mA   |  |
| P <sub>D</sub>                     | Power dissipation                                                                    | No output load                                                                                  |     |                      | 350                  | mW   |  |

#### NOTES:

<sup>1.</sup> All typical values are at  $V_{CC}$  = 5V and  $T_A$  = 25°C. 2. For the NE591  $V_S$  =  $V_{CC}$  in all tests. 3. Supply current for the NE591 is measured with no output load.

NE590/591

#### **SWITCHING CHARACTERISTICS** $V_{CC} = 5V$ , $T_A = 25$ °C.

| SYMBOL                                     |                                                                                | то                         | FROM                   |            | NE590      |            | NE591      |          |           |          |
|--------------------------------------------|--------------------------------------------------------------------------------|----------------------------|------------------------|------------|------------|------------|------------|----------|-----------|----------|
|                                            | PARAMETER                                                                      |                            |                        | Min        | Тур        | Max        | Min        | Тур      | Max       | UNIT     |
| t <sub>PLH</sub><br>t <sub>PHL</sub>       | Propagation delay time<br>Low-to-High <sup>1</sup><br>High-to-Low <sup>1</sup> | Output                     | CE                     |            | 65<br>115  | 150<br>230 |            | 50<br>70 | 80<br>120 | ns       |
| t <sub>PLH</sub><br>t <sub>PHL</sub>       | Low-to-High <sup>2</sup><br>High-to-Low <sup>2</sup>                           | Output                     | Data                   |            | 65<br>120  | 130<br>240 |            | 45<br>65 | 70<br>100 | ns       |
| t <sub>PLH</sub><br>t <sub>PHL</sub>       | Low-to-High <sup>3</sup><br>High-to-Low <sup>3</sup>                           | Output                     | Auddress               |            | 100<br>130 | 200<br>260 |            | 45<br>75 | 80<br>140 | ns       |
| t <sub>PLH</sub><br>t <sub>PHL</sub>       | Low-to-High <sup>4</sup><br>High-to-Low <sup>4</sup>                           | Output                     | CLR                    |            | 65         | 130        |            | 45       | 140       | ns       |
| t <sub>PLH</sub><br>t <sub>PHL</sub>       | Low-to-High <sup>1</sup><br>High-to-Low <sup>1</sup>                           | Output                     | CS                     |            |            |            |            | 40<br>70 | 80<br>120 | ns       |
| Switchin                                   | g setup requirements                                                           |                            |                        |            |            |            |            |          |           |          |
| t <sub>S(H)</sub> 5<br>t <sub>S(L)</sub> 5 |                                                                                | Chip enable<br>Chip enable | High data<br>Low data  | 210<br>210 |            |            | 100<br>100 |          |           | ns<br>ns |
| t <sub>S(A)</sub> 6                        |                                                                                | Chip enable                | Acldress               | 30         |            |            | 30         |          |           | ns       |
| t <sub>H(H)</sub> 5<br>t <sub>H(L)</sub> 5 |                                                                                | Chip enable<br>Chip enable | High data<br>Lovv data | 40<br>30   |            |            | 10<br>10   |          |           | ns<br>ns |
| t <sub>S(CS)</sub> 5                       |                                                                                | Chip enable                | Low chip select        |            |            |            | 100        |          |           | ns       |
| t <sub>PW(E)</sub>                         | Chip enable pulse width <sup>1</sup>                                           |                            |                        | 120        |            |            | 120        |          |           | ns       |

#### NOTES:

- 1. See Turn-On and Turn-Off Delays, Enable to Output and Enable Pulse Width timing diagram.
- 2. See Turn-On and Turn-Off Delays, Data to Output timing diagram.
- 3. See Turn-On and Turn-Off Delays, Address to Output timing diagram.
- 4. See Turn-Off Delay, Clear to Output timing diagram.
- 5. See Setup and Hold Time, Data to Enable timing diagram.
- 6. See Setup Time, Address to Enable timing diagram.

#### FUNCTIONAL DESCRIPTION

These peripheral drivers have latched outputs which hold the input data until cleared. The NE590 has active-Low, open-collector outputs, while the NE591 has active-High, uncommitted (open) emitter outputs. All outputs are cleared when power is first applied.

#### **Addressable Latch Function**

Any given output can be turned on or off by presenting the address of the output to be set or cleared to the three address pins, by holding the "D" input High to turn on the selected input, or by holding it Low to turn off, holding the  $\overline{\text{CLR}}$  input High, and bringing the  $\overline{\text{CE}}$  input Low. Once an output is turned on or off, it will remain so until addressed again, or until all outputs are cleared by bringing the  $\overline{\text{CLR}}$ ,  $\overline{\text{CE}}$ , and "D" inputs Low. For NE591,  $\overline{\text{CS}}$  must be brought Low any time CE is Low if any outputs are to be changed.

#### **Demultiplexer Operation**

By bringing the CLR and CE inputs Low and the "D" input High, the addressed output will remain on and all other outputs will be off. This condition will remain only as long as the output is addressed. For the NE591, the CS input must also be Low.

#### **High Current Outputs**

The obvious advantage of these devices over the 9334 and N74LS259 (which provide a similar function) is the fact that the NE590 and NE591 are capable of output currents of 250mA at each of their eight outputs. It should be noted, however, that the load power dissipation would be over 2.5W if all 8 outputs were to carry their full rated load current at one time. Since the total power dissipation is limited by the package to 1W, and since the power dissipation due to supply current is 0.25W, the total load power dissipation by the device is limited to 0.75W, and decreases as ambient temperature rises.

The maximum die junction temperature must be limited to 165°C, and the temperature rise above ambient and the junction temperature are defined as:

$$t_{R} = \theta_{JA} \times P$$
  
 $t_{J} = t_{A} + t_{R}$ 

#### where

 $\theta_{JA}$  is die junction to ambient thermal resistance

P<sub>D</sub> is total power dissipation

t<sub>R</sub> is junction temperature rise above ambient

J is die junction temperature

is ambient (surrounding medium) temperature

For example, if we are using the NE5090 in a plastic package in an application where the ambient temperature is never expected to rise above 50°C, and the output current at the 8 outputs, when on, are 100, 40, 50, 200, 15, 30, 80, and 10mA, we find from the graph of output voltage vs load current that the output voltages are expected to be about 0.92, 0.75, 0.78, 1.04, 0.5, 0.7, 0.9, and 0.4V, respectively. Total device power due to these loads is found to be 473.5mW. Adding the 250mW due to the power supply brings total device power dissipation to 723.5mW. The thermal resistances are 83°C per W for plastic packages and 100°C per W for Cerdips. Using the equations above we find:

Plastic  $t_R = 83 \times 0.7235 = 60$ °C Plastic  $t_1 = 50 + 60 = 100$ °C

Cerdip  $t_R = 100 \times 0.7235 = 72.4$ °C Cerdip  $t_A = 50 + 72.4 = 122.4$ °C

Thus we find that t<sub>J</sub> for either package is below the 165°C maximum and either package could be used in this application. The graphs of total load power vs ambient tem-

## Addressable Peripheral Drivers

NE590/591

perature would also give us this same information, although interpreting the graphs would not yield the same accuracy.

#### TYPICAL PERFORMANCE CHARACTERISTICS



## Addressable Peripheral Drivers

## NE590/591

#### **TIMING DIAGRAMS**





## Addressable Peripheral Drivers

NE590/591

#### TYPICAL APPLICATIONS



# **Signetics**

# PCF8574/A 8-Bit Remote I/O Expandor

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The PCF8574 is a single-chip silicon gate CMOS circuit. It provides remote I/O expansion for the MAB8400 and PCF84CXX microcomputer families via the two-line serial bidirectional bus (I<sup>2</sup>C). It can also interface microcomputers without a serial interface to the I<sup>2</sup>C bus (as a slave function only). The device consists of an 8-bit quasi-bidirectional port and an I<sup>2</sup>C interface.

The PCF8574 has low-current consumption and includes latched outputs with high-current drive capability for directly driving LEDs. It also possesses an interrupt line (INT) which is connected to the interrupt logic of the microcomputer on the I<sup>2</sup>C bus. By sending an interrupt signal on this line, the remote I/O can inform the microcomputer if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C bus. This means that the PCF8574 can remain a simple slave device.

The PCF8574 and the PCF8574A versions differ only in their slave address, as shown in Figure 9.

#### **FEATURES**

- Operating supply voltage: 2.5V to 6V
- Low-standby current consumption: max. 10μA
- Bidirectional expander
- Open-drain interrupt output
- 8-bit remote I/O port for the I<sup>2</sup>C bus
- Peripheral for the MAB8400 and PCF8500 microcomputer families
- Latched outputs with high-current drive capability for directly driving LEDs
- Address by 3 hardware address pins for use of up to 8 devices (up to 16 possible with mask option)

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION                                    | TEMPERATURE RANGE | ORDER CODE |
|------------------------------------------------|-------------------|------------|
| 16-Pin Plastic DIP (SOT-38)                    | -40°C to +85°C    | PCF8574PN  |
| 16-Pin Plastic DIP (SOT-38)                    | -40°C to +85°C    | PCF8574APN |
| 16-Pin Plastic SO package<br>(SO16L; SOT-162A) | -40°C to +85°C    | PCF8574TD  |
| 16-Pin Plastic SO package<br>(SO16L; SOT-162A) | -40°C to +85°C    | PCF8574ATD |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                              | PARAMETER                                  | RATING                                            | UNIT |
|-------------------------------------|--------------------------------------------|---------------------------------------------------|------|
| $V_{DD}$                            | Supply voltage range                       | -0.5 to +7                                        | V    |
| V <sub>I</sub>                      | Input voltage range (any pin)              | V <sub>SS</sub> – 0.5 to<br>V <sub>DD</sub> + 0.5 | V    |
| ± I <sub>I</sub>                    | DC current into any input                  | 20                                                | mA   |
| ± I <sub>O</sub>                    | DC current into any output                 | 25                                                | mA   |
| ± I <sub>DD</sub> ; I <sub>SS</sub> | V <sub>DD</sub> or V <sub>SS</sub> current | 100                                               | mA   |
| P <sub>D</sub>                      | Total power dissipation                    | 400                                               | mW   |
| Po                                  | Power dissipation per output               | 100                                               | mW   |
| T <sub>STG</sub>                    | Storage temperature range                  | -65 to +150                                       | °C   |
| T <sub>A</sub>                      | Operating ambient temperature range        | -40 to +85                                        | °C   |

## PCF8574/A

#### **BLOCK DIAGRAM**





July 21, 1988 6-44

PCF8574/A

### DC ELECTRICAL CHARACTERISTICS $V_{DD} = 2.5$ to 6V; $V_{SS} = 0V$ ; $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise specified.

| SYMBOL                              | PARAMETER                                                                                                 |                    | UNIT      |                        |          |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------|-----------|------------------------|----------|
| STRIDOL                             | FARAMETER                                                                                                 | Min                | Тур       | Max                    | ONI      |
| Supply (Pin                         | 16)                                                                                                       |                    |           |                        |          |
| $V_{DD}$                            | Supply voltage                                                                                            | 2.5                |           | 6                      | ٧        |
|                                     | Supply current at $V_{DD} = 6V$ ; no load, inputs at $V_{DD}$ , $V_{SS}$                                  |                    |           | 1 1                    |          |
| I <sub>DD</sub><br>I <sub>DDO</sub> | operating<br>standby                                                                                      |                    | 40<br>1.5 | 100<br>10              | μA<br>μA |
| V <sub>REF</sub>                    | Power-on reset voltage level <sup>1</sup>                                                                 |                    | 1.3       | 2.4                    | v        |
|                                     | input/output SDA (Pins 14; 15)                                                                            |                    |           |                        |          |
| V <sub>IL</sub>                     | Input voltage Low                                                                                         | -0.5V              |           | 0.3V <sub>DD</sub>     | ٧        |
| V <sub>IH</sub>                     | Input voltage High                                                                                        | 0.7V <sub>DD</sub> |           | V <sub>DD</sub> + 0.5  | ٧        |
| l <sub>OL</sub>                     | Output current Low at V <sub>OL</sub> = 0.4V                                                              | 3                  |           |                        | mA       |
| Hul                                 | Input/output leakage current                                                                              |                    |           | 100                    | nA       |
| f <sub>SCL</sub>                    | Clock frequency (See Figure 6)                                                                            |                    |           | 100                    | kHz      |
| ts                                  | Tolerable spike width at SCL and SDA input                                                                |                    |           | 100                    | ns       |
| Cı                                  | Input capacitance (SCL, SDA) at V <sub>I</sub> = V <sub>SS</sub>                                          |                    |           | 7                      | pF       |
| I/O ports (                         | Pins 4 to 7; 9 to 12)                                                                                     |                    |           |                        |          |
| V <sub>IL</sub>                     | Input voltage Low                                                                                         | -0.5V              |           | 0.3V <sub>DD</sub>     | ٧        |
| V <sub>IH</sub>                     | Input voltage High                                                                                        | 0.7V <sub>DD</sub> |           | V <sub>DD</sub> + 0.5V | ٧        |
| ± I <sub>IHL</sub>                  | Maximum allowed input current through protection diode at $V_1\!\geqslant\!V_{DD}$ or $\leqslant\!V_{SS}$ |                    |           | 400                    | μΑ       |
| loL                                 | Output current Low at V <sub>OL</sub> = 1V; V <sub>DD</sub> = 2.5V                                        | 10                 | 30        |                        | mA       |
| -I <sub>OH</sub>                    | Output current High at V <sub>OH</sub> = V <sub>SS</sub> (current source only)                            | 30                 | 100       | 300                    | μΑ       |
| -I <sub>OH</sub> t                  | Transient pull-up current High during acknowledge (see Figure 14)—at $V_{OH} = V_{SS}$                    |                    | 0.5       |                        | mA       |
| C <sub>I/O</sub>                    | Input/output capacitance                                                                                  |                    |           | 10                     | рF       |
| Port timing                         | ; C <sub>L</sub> ≤ 100pF (see Figures 10 and 11)                                                          |                    |           |                        |          |
| t <sub>PV</sub>                     | Output data valid                                                                                         |                    |           | 4                      | μs       |
| t <sub>PS</sub>                     | Input data setup                                                                                          | 0                  |           |                        | μs       |
| t <sub>PH</sub>                     | Input data hold                                                                                           | 4                  |           |                        | μs       |
| Interrupt IN                        | <b>IT</b> (Pin 13)                                                                                        |                    |           |                        |          |
| loL                                 | Output current Low at V <sub>OL</sub> = 0.4V                                                              | 1.6                |           |                        | mA       |
| loH                                 | Output current High at $V_{OH} = V_{DD}$                                                                  |                    |           | 100                    | nA       |
| INT timing;                         | C <sub>L</sub> ≤ 100pF (see Figure 11)                                                                    |                    |           |                        |          |
| t <sub>IV</sub>                     | Input data valid                                                                                          |                    |           | 4                      | μs       |
| t <sub>IR</sub>                     | Reset delay                                                                                               |                    |           | 4                      | μs       |
|                                     | ts A0, A1, A2 (Pins 1 to 3)                                                                               | 0.5);              |           | 0.014                  |          |
| V <sub>IH</sub>                     | Input voltage Low                                                                                         | -0.5V              |           | 0.3V <sub>DD</sub>     |          |
| V <sub>IH</sub>                     | Input voltage High                                                                                        | 0.7V <sub>DD</sub> |           | V <sub>DD</sub> + 0.5V | V        |
| ارا                                 | Input leakage current at $V_I = V_{DD}$ or $V_{SS}$                                                       |                    |           | 100                    | nA       |

#### NOTE

6-45

<sup>1.</sup> The power-on reset circuit resets the  $I^2C$  bus logic with  $V_{DD} < V_{REF}$  and sets all ports to logic 1 (input mode with current source to  $V_{DD}$ ).

PCF8574/A

# CHARACTERISTICS OF THE I<sup>2</sup>C BUS

The  $\rm I^2C$  bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a

serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the High period of the clock pulse, as changes in the data line at this time will be interpreted as control signals.



#### Start and Stop Conditions

Both data and clock lines remain High when the bus is not busy. A High-to-Low transition

of the data line while the clock is High is defined as the start condition (S). A Low-to-

High transition of the data line while the clock is High is defined as the stop condition (P).



#### **System Configuration**

A device generating a message is a "transmitter"; a device receiving a message is the

"receiver". The device that controls the message is the "master" and the devices which

are controlled by the master are the "slaves".



## PCF8574/A

#### Acknowledge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a High level put on the bus by the transmitter whereas the master generates an extra acknowledge re-

lated clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also, a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable Low

during the High period of the acknowledge. Related clock pulse, setup and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line High to enable the master to generate a stop condition.



#### **Timing Specifications**

Masters generate a bus clock with a maximum frequency of 100kHz. Detailed timing is shown in Figure 6.



PCF8574/A





### 6

## 8-Bit Remote I/O Expandor

### PCF8574/A

### FUNCTIONAL DESCRIPTION Addressing (See Figures 9, 10 and 11)

Each bit of the PCF8574 I/O port can be independently used as an input or an output.

Input data is transferred from the port to the microcomputer by the READ mode. Output data is transmitted to the port by the WRITE







# Interrupt (See Figures 12 and 13)

The PCF8574/A provides an open-drain output (INT) which can be fed to a corresponding input of the microcomputer. This gives these chips a type of master function which can initiate an action elsewhere in the system.

An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time  $t_{IV}$  the signal  $\overline{INT}$  is valid.

Resetting and reactivating the interrupt circuit is achieved when data on the port is changed to the original setting or data is read from or written to the port which has generated the interrupt. Resetting occurs as follows:

- In the READ mode at the acknowledge bit after the rising edge of the SCL signal.
- In the WRITE mode at the acknowledge bit after the High-to-Low transition of the SCL signal.

Each change of the ports after the resettings will be detected and after the next rising clock edge, will be transmitted as INT.

Reading from or writing to another device does not affect the interrupt circuit.

# Quasi-Bidirectional I/O Ports (See Figure 14)

A quasi-bidirectional port can be used as an input or output without the use of a control





signal for data direction. The bit designated as an input must first be loaded with a logic 1. In this mode only a current source to  $V_{DD}$  is active. An additional strong pull-up to  $V_{DD}$  allows fast rising edges into heavily loaded

outputs. These devices turn on when an output changes from Low-to-High, and are switched off by the negative edge of SCL SCL should not remain High when a short-circuit to  $V_{\rm SS}$  is allowed (input mode).



# **Signetics**

# Symbols and Definitions for Peripheral and Display Drivers

#### **Linear Products**

#### **BCD**

Binary Coded Decimal.

#### BI/RBO

Blanking Input or Ripple Blanking Output.

#### CE

Chip Enable.

#### CLR

Clear. Clear command will preset all internal circuits to a predetermined state.

#### **Duty Cycle**

Ratio of time on to time off. Generally expressed in percentage.

#### f<sub>MAX</sub>

The maximum clock frequency; the maximum input frequency at a clock input for the predictable performance. Above this frequency the device may cease to function.

#### BIAS

Input Bias Current. Current into an analog circuit input, specified at a particular voltage level.

#### Icc (-Icc)

Supply Current. The current flowing into the +V<sub>CC</sub> (-V<sub>CC</sub>) supply terminal of the circuit with specified input conditions and open outputs. Input conditions are chosen to guarantee worst case operation unless specified.

#### Ιн

Input High Current. The current flowing into or out of an input when a specified HIGH level voltage is applied to that input.

#### Щ

Input Low Current. The current flowing out of an input when a specified LOW level voltage is applied to that input.

#### loh

Output Current Source the device can supply while maintaining a specified voltage output level.

#### loi

Output Low Current. The current flowing into an output when it is in the LOW state.

#### los

Output Short-Circuit Current. The current flowing out of an output which is in the High state when that output is shorted to ground.

#### وا

Source Current. Current flowing into the  $V_S$  supply terminal of the device with specified operating conditions.

#### ISEG

Segment Current. The amount of current supplied to each segment as a display. Current ratios are generally compared to segment 'b'.

#### **LED**

Light-Emitting Diode.

#### RBI Ripple Blanking Input.

### Segment Identification



#### tн

Hold Time. The interval immediately following the active transition of the timing pulse (usually the clock pulse) or following the transition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure its continued recognition. A negative hold time indicates that the current logic level may be released prior to the active transition of the timing pulse and still be recognized.

#### tpHI

Propagation Delay Time. The time between the specified reference points on the input and output waveforms with the output changing from the defined HIGH level to the defined LOW level.

#### **tpLH**

Propagation Delay Time. The time between the specified reference points on the input and output waveforms with the output changing from the defined LOW level to the defined HIGH level.

#### tosc

Recovery Time. The time between the reference point on the trailing edge of an asynchronous input control pulse and the reference point on the activating edge of a synchronous (clock) pulse input such that the device will respond to the synchronous input.

#### ts

Setup Time. The interval immediately preceding the active transition of the timing pulse (usually the clock pulse) or preceding the transition of the control input to its latching level, during which interval the data to be recognized must be maintained at the input to ensure its recognition. A negative setup time indicates that the correct logic level may be initiated sometime after the active transition of the timing pulse and still be recognized.

#### **Truth Tables**

0 = logic level LOW

- 1 = logic level HIGH
- x = don't care condition; has no effect under circuit conditions listed.

#### **Typical Value**

The typical value of a particular parameter at 25°C determined by characterization of the device or sampling. Usually indicates that the particular device is not 100% tested for the parameter because it does not vary or can be determined by design and other tested variables. Occasionally typical values are given rather than min/max values because 100% testing would raise the cost of the product to a prohibitive level. If a typical value must be guaranteed to ensure specific operation, custom testing can often be provided at an additional cost to the user.

#### **VBR**

Output Breakdown Voltage. Maximum voltage applied to a disabled (off) output to ensure a leakage current less than the specified value.

#### V<sub>CC</sub> (-V<sub>CC</sub>)

Supply Voltage. The range of power supply voltage over which the device will operate safely.

#### ٧F

Forward voltage drop of a device at a specified current level.

#### ٧щ

Input High Voltage. The range of input voltages recognized by the device as a logic HIGH.

#### $V_{IL}$

Input Low Voltage. The range of input voltages recognized by the device as a logic LOW.

## Symbols and Definitions for Peripheral and Display Drivers

#### $V_{IN}$

The range of voltage on any input which the device can safely handle or a specified input voltage to the device.

## $v_{\text{OH}}$

December 1988

Output High Voltage. The minimum guaranteed High voltage at an output terminal for the specified output current  $I_{OH}$  and at the minimum  $V_{CC}$  value.

### VoL

Output Low Voltage. The maximum guaranteed low voltage at an output terminal sinking the specified load current I<sub>OI</sub>.

#### Vou

The range of voltage on any output which the device can safely handle or a specified output voltage to the device.

#### ٧s

Source Voltage. A separate  $V_{CC}$  line depending on part type.

#### $\overline{X}\overline{X}$

Negate Bar. When it appears over a function indicates that the "true" or valid condition of that function is a logic LOW level;

i.e., LE would require a logic HIGH level to cause a latch enable;

LE would require a logic LOW level to cause a latch enable.

6-52

# **Signetics**

# NE587 LED Decoder/Driver

**Product Specification** 

#### **Linear Products**

#### **DESCRIPTION**

The NE587 is a latch/decoder/driver for 7-segment common anode LED displays. The NE587 has a programmable current output up to 50mA which is essentially independent of output voltage, power supply voltage, and temperature. The data (BCD) inputs and LE (latch enable) input are low-loading so that they are compatible with any data bus system. The 7-segment decoding is implemented with a ROM so that alternative fonts can be made available.

#### **FEATURES**

- Latched BCD inputs
- Low loading bus-compatible inputs
- Ripple-blanking on leading- and/ or trailing-edge zeros

#### **APPLICATIONS**

- Digital panel motors
- Measuring instruments
- Test equipment
- Digital clocks
- Digital bus monitoring

#### **BLOCK DIAGRAM**



#### PIN CONFIGURATIONS



**NE587** 

#### **ORDERING INFORMATION**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE          |
|--------------------|-------------------|---------------------|
| 20-Pin Plastic SOL | 0 to +70°C        | NE587D <sup>1</sup> |
| 18-Pin Plastic DIP | 0 to +70°C        | NE587N              |
| 18-Pin Cerdip      | 0 to +70°C        | NE587F              |

#### NOTE:

#### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C unless otherwise specified.

| SYMBOL            | PARAMETER                                                                                           | RATING      | UNIT |
|-------------------|-----------------------------------------------------------------------------------------------------|-------------|------|
| V <sub>CC</sub>   | Supply voltage                                                                                      | -0.5 to +7  | V    |
| V <sub>IN</sub>   | Input voltage (D <sub>0</sub> – D <sub>3</sub> , $\overline{\text{LE}}$ , $\overline{\text{RBI}}$ ) | -0.5 to +15 | ٧    |
| V <sub>OUT</sub>  | Output voltage (a - g, RBO)                                                                         | -0.5 to +7  | V    |
| PD                | Power dissipation (25°C) <sup>1</sup>                                                               | 1000        | mW   |
| TA                | Ambient temperature range                                                                           | 0 to 70     | °C   |
| TJ                | Junction temperature                                                                                | 150         | °C   |
| T <sub>STG</sub>  | Storage temperature range                                                                           | -65 to +150 | °C   |
| T <sub>SOLD</sub> | Soldering temperature (10sec max)                                                                   | 300         | °C   |

#### NOTE:

<sup>1.</sup> SOL and non-standard pinout

Derate power dissipation as indicated
 N package — 95°C/W above 55°C
 F package — 100°C/W above 50°C

**NE587** 

#### DC ELECTRICAL CHARACTERISTICS

 $V_{CC}=4.75$  to 5.25V, 0°C <  $T_A$  < 70°C. Typical values are at  $V_{CC}$  = 5V,  $T_A=25^\circ C,$   $R_P=1k\Omega$  (± 1%), unless otherwise specified.

| ovuso:           | PARAMETER                             | TEST COMPLETIONS                                                                                                                                                    |            | LIMITS          |                 |      |  |  |
|------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|-----------------|------|--|--|
| SYMBOL           |                                       | TEST CONDITIONS                                                                                                                                                     | Min        | Тур             | Max             | UNIT |  |  |
| V <sub>CC</sub>  | Operating supply voltage              |                                                                                                                                                                     | 4.75       | 5.00            | 5.25            | ٧    |  |  |
| V <sub>IH</sub>  | Input high voltage                    | All inputs except $\overline{BI}$                                                                                                                                   | 2.0<br>2.0 |                 | 15<br>5.5       | V    |  |  |
| V <sub>IL</sub>  | Input low voltage                     |                                                                                                                                                                     |            |                 | 0.8             | ٧    |  |  |
| V <sub>IC</sub>  | Input clamp voltage                   | I <sub>IN</sub> = -12mA, T <sub>A</sub> = 25°C                                                                                                                      |            |                 | -1.5            | ٧    |  |  |
| Ιн               | Input high current                    | Inputs $D_0 - D_3$ , $\overline{LE}$ , $\overline{RBI}$ $V_{IN} = 2.4V$ $V_{IN} = 15V$ Input $\overline{BI}$ (Pin 4) $\overline{RBI} = H$ $V_{IN} = V_{CC} = 5.25V$ |            | 1.0<br>15<br>10 | 10<br>15<br>100 | μΑ   |  |  |
|                  | Input low current                     | $V_{IN} = 0.4V$ , Inputs $D_0 - D_3$<br>$\overline{LE}$ , $\overline{RBI}$                                                                                          |            | -5<br>-200      |                 | μΑ   |  |  |
| l <sub>IL</sub>  |                                       | Input <del>B</del> I<br>V <sub>CC</sub> = 5.25V<br><del>R</del> BI = H, V <sub>IN</sub> = 0.4V                                                                      |            | -0.7            |                 | mA   |  |  |
| V <sub>OL</sub>  | Output low voltage                    | Output RBO<br>I <sub>OUT</sub> = 3.0mA                                                                                                                              |            | 0.2             | 0.5             | ٧    |  |  |
| V <sub>OH</sub>  | Output high voltage                   | Output <del>ΠΒΟ</del><br>I <sub>OUT</sub> = -50 <i>μ</i> Α<br><del>ΠΒΙ</del> = Η                                                                                    | 3.5        | 4.5             |                 | ٧    |  |  |
| lout             | Output segment ''ON'' current         | Outputs ''a'' through ''g'' V <sub>OUT</sub> = 2.0V                                                                                                                 | 20         | 25              | 30              | mA   |  |  |
| $\Delta I_{OUT}$ | Output current ratio (all outputs ON) | With reference to "b" segment VOUT = 2.0V                                                                                                                           | 0.90       | 1.00            | 1.10            |      |  |  |
| l <sub>OFF</sub> | Output segment ''OFF'' current        | Outputs ''a'' through ''g'' VOUT = 5.0V                                                                                                                             |            | 20              | 250             | μΑ   |  |  |
| Icco             | Supply current                        | $V_{CC} = 5.25V$<br>All outputs "ON"<br>$V_{OUT} > 1V$                                                                                                              |            | 33              | 55              | mA   |  |  |
| I <sub>CCI</sub> | Supply current                        | V <sub>CC</sub> = 5.25V<br>All outputs blanked                                                                                                                      |            | 50              | 70              | mA   |  |  |

#### NOTE:

NE587 Programming:

The NE587 output current can be programmed, provided a program resistor, R<sub>P</sub>, be connected between I<sub>P</sub> (Pin 8) and Ground (Pin 9). The voltage at I<sub>P</sub> (Pin 8) is constant ( $\approx$ 1.3V). Thus, a current through R<sub>P</sub> is I<sub>P</sub>  $\approx \frac{1.3V}{R_P}$ , as shown in Figure 5.  $\frac{I_O}{I_P}$  is 20 in the 15 to 50mA output current range.

**NE587** 

### AC ELECTRICAL CHARACTERISTICS $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ , $R_L = 130\Omega$ , $C_L = 30pF$ including probe capacity.

| OVERDOL          | BARAMETER                           | TEST COMPLETIONS    |     | UNIT |     |      |
|------------------|-------------------------------------|---------------------|-----|------|-----|------|
| SYMBOL           | PARAMETER                           | TEST CONDITIONS     | Min | Тур  | Max | UNII |
| t <sub>DAV</sub> | Propagation delay<br>Figure 2       | From data to output |     | 135  |     | ns   |
| t <sub>DAV</sub> | Propagation delay<br>Figure 3       | From LE to output   |     | 135  |     | ns   |
| t <sub>W</sub>   | Latch enable pulse width Figure 4   |                     | 30  |      |     | ns   |
| ts               | Latch enable setup time<br>Figure 4 | From data to LE     | 20  |      |     | ns   |
| t <sub>H</sub>   | Latch enable hold time<br>Figure 4  | From LE to data     | 0   |      |     | ns   |

NOTE:

 $t_{DAV} = \frac{1}{2} (t_{HL} + t_{LH})$ 

#### TRUTH TABLE

| BINARY |       | INPUTS |                |                |                |                |   | OUTPUTS |   |        |   |   |   |     |         |
|--------|-------|--------|----------------|----------------|----------------|----------------|---|---------|---|--------|---|---|---|-----|---------|
| INPUT  | LE    | RBI    | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | а | b       | С | d      | е | f | g | RBO | DISPLAY |
| _      | Н     | *      | х              | Х              | Х              | Х              |   |         |   | STABLE |   |   |   | **  | STABLE  |
| 0      | L     | L      | L              | L              | L              | L              | Н | Н       | Н | Н      | Н | Н | Н | L   | BLANK   |
| 0      | L     | Н      | L              | L              | L              | L              | L | L       | L | L      | L | L | Н | Н   | 0       |
| 1      | l · L | X      | L              | L              | L              | H              | Н | L       | L | H      | Н | Н | н | H   | 1       |
| 2      | L     | X      | L              | L              | Н              | L              | L | L       | Н | L      | L | Н | L | н   | 2       |
| 3      | L     | Х      | L              | L              | H              | H              | L | L       | L | L      | Н | Н | L | н   | 3       |
| 4      | L     | X      | L              | Н              | L              | L              | Н | L       | L | н      | н | L | L | H   | 4       |
| 5      | L     | X      | L              | Н              | L              | Н              | L | Н       | L | L      | н | L | L | н   | 5       |
| 6      | L     | X      | L              | Н              | н              | L              | L | н       | L | L      | L | L | L | H   | 6       |
| 7      | L     | X      | L              | Н              | Н              | Н              | L | L       | L | Н      | н | Н | н | н   | 7       |
| 8      | L     | X      | Н              | L              | L              | L              | L | L       | L | L      | L | L | L | H   | 8       |
| 9      | L     | X      | Н              | L              | L              | Н              | L | L       | L | L      | Н | L | L | н   | 9       |
| 10     | L     | X      | Н              | L              | Н              | L              | Н | Н       | н | Н      | Н | Н | L | Н   | _       |
| 11     | L     | X      | н              | L              | н              | н              | L | н       | н | L      | L | L | L | Н   | E       |
| 12     | L     | X      | Н              | Н              | L              | L              | Н | L       | L | Н      | L | L | L | н   | н       |
| 13     | L     | X      | Н              | Н              | L              | Н              | н | Н       | н | L      | L | L | н | Н   | L       |
| 14     | L     | Х      | Н              | Н              | Н              | L              | L | L       | Н | Н      | L | L | L | Н   | Р       |
| 15     | L     | X      | Н              | Н              | н              | Н              | Н | н       | Н | Н      | н | Н | н | н   | Blank   |
| **BI   | X     | Х      | Х              | Х              | Х              | Х              | Н | Н       | Н | Н      | Н | Н | Н | L** | Blank   |

#### NOTES:

H = HIGH voltage level, output is "OFF"

L = LOW voltage level, output is "ON"

X = Don't care

<sup>\*</sup> The RBI will blank the display only if a binary zero is stored in the latches.

<sup>\*\*</sup> RBO/BI used as an input overrides all other input conditions.

**NE587** 

#### **NE587 PROGRAMMING**

NE587 output current can be programmed by using a programming resistor, Rp. connected between RP (Pin 8) and GND (Pin 9). The voltage at R<sub>P</sub> (Pin 8) is constant (≈ 1.40V). A partial schematic of the voltage reference used in the NE587 is shown in Figure 1.

Output current to program current ratio, Io/Ip. is 20 in the 15mA to 50mA range. Note that IP must be derived from a resistor (Rp), and not from a high-impedance source such as an IOUT DAC used to control display brightness.





#### TIMING DIAGRAMS





#### POWER DISSIPATION CONSIDERATIONS

LED displays are power-hungry devices, and inevitably, somewhat inefficient in their use of the power supply necessary to drive them. Duty cycle control does afford one way of improving display efficiency, provided that the LEDs are not driven too far into saturation: but the improvement is marginal. Operation at higher peak currents has the added advantage of giving much better matching of light output, both from segment-to-segment and digit-to-digit.

An output current of 10 to 50mA was chosen so that it would be suitable for multiplexed operation of large-size LED digits. When designing a display system, particular care must be taken to minimize power dissipation within the IC display driver. Since the output is a constant-current source, all the remaining supply voltage, which is not dropped across the LED (and the digit driver, if used), will appear across the output. Thus, the power dissipation will go up sharply if the display power supply voltage rises. Clearly, then, it is good design practice to keep the display supply voltage as low as possible, consistent with proper operation of the supply output current sources. Inserting a resistor or diode in series with the display supply is a good way of reducing the power dissipation within the integrated circuit segment driver, although, of course, total system power remains the

Power dissipation may be calculated as follows. Referring to Figure 6, the two system power supplies are  $V_{\text{CC}}$  and  $V_{\text{S}}$ . In many cases, these will be the same voltage. Necessary parameters are:

 $V_{\text{CC}}$ Supply voltage to driver Supply voltage to display ٧s Quiescent supply current of l<sub>CC</sub> driver LED segment current ISEG

LED segment forward voltage at

 $V_F$ ISEG

**K<sub>DC</sub>** % Duty cycle

V<sub>F</sub>, the forward LED drop, depends upon the type of LED material (hence the color) and the forward current. The actual forward voltage drops should be obtained from the LED display manufacturer's literature for the peak segment current selected; however, approximate voltages at nominal rated currents are:

Red 1.6 to 2.0V Orange 2.0 to 2.5V 2.2 to 3.5V Yellow Green 2.5 to 3.5V

**NE587** 



These voltages are all for single-diode displays. Some early red displays had 2 series LEDs per segment; hence the forward voltage drop was around 3.5V.

Thus, a maximum power dissipation calculation when all segments are on, is:

$$\begin{aligned} P_{D} &= V_{CC} \times I_{CC} + (V_{S} - V_{F}) \times 7 \times \\ &I_{SEG} \times K_{DC} mW \end{aligned}$$

$$\begin{aligned} \text{Assuming V}_S &= \text{V}_{CC} = 5.25 \text{V} \\ \text{V}_F &= 2.0 \text{V} \\ \text{K}_{DC} &= 100 \% \end{aligned}$$

$$P_{D \text{ MAX}} = 5.25 \times 50 + 3.25 \times 7 \times 30 \text{mW}$$
  
= 945mW

#### TYPICAL PERFORMANCE CURVES



**NF587** 



However, the average power dissipation will be considerably less than this. Assuming 5 segments are on (the average for all output code combinations), then

$$P_{D \text{ MAX}} = 5.0 \times 30 + 3.00 \times 5 \times 25 \text{mW}$$
  
= 525 mW

Operating temperature range limitations can be deduced from the power dissipation graph. (See Typical Performance Characteristics.)

However, a major portion of this power dissipation ( $P_{\rm D~MAX}$ ) is because the current source output is operating with 3.25V across it. In practice, the outputs operate satisfactorily down to 0.5V, and so the extra voltage may be dropped external to the integrated circuit.

Suppose the worst-case  $V_{CC}/V_S$  supply is 4.75 to 5.25V, and that the maximum  $V_E$  for the LED display is 2.25V. Only 2.75V is required to keep the display active, and hence 2.0V may be dropped externally with a resistor from  $V_{CC}$  to  $V_S$ . The value of this resistor is calculated by:

$$R_{S} = \frac{2.0}{7 \times I_{SEG}} \simeq 10\Omega \text{ (1/2 W rating)}$$

assuming worst case  $\ensuremath{\text{I}_{\text{SEG}}}$  of 30mA.

Hence now

$$\begin{array}{l} P_{D\ MAX} = V_{CC} \times I_{CC} + \\ (V_S - V_V - R_X \times 7 \times I_{SEG}) \\ \times 7 \times I_{SEG} \times K_{DC} \\ = 5.25 \times 50 + 1.25 \times \\ 7 \times 30 mW \\ = 525 mW \end{array}$$

an

$$P_{D av} = 5.0 \times 30 + 1.25 \times 5 \times 25$$
  
= 306 mW.

If a diode (or 2) is used to reduce voltage to the display, then the voltage appearing across the display driver will be independent of the number of "ON" segments and will be equal to

$$V_S - V_F - nV_d$$
,  $V_D \simeq 0.8V$ 

Where n is the number of diodes used, power dissipation can be calculated in a similar manner.

In a multiplexed display system, the voltage drop across the digit driver must also be considered in computing device power dissipation. It may even be an advantage to use a digit driver which drops an appreciable voltage, rather than the saturating PNP transistors shown in Figure 9. For example a Darlington PNP or NPN emitter-follower may be preferable. Figure 8 shows the NE591 as the digit driver in a multiplexed display system. The NE591 output drops about 1.8V which means that the power dissipation is evenly distributed between the two integrated circuits.

Where  $V_S$  and  $V_{CC}$  are two different supplies, the  $V_S$  supply may be optimized for minimum system power dissipation and/or cost. Clearly, good regulation in the  $V_S$  supply is totally unnecessary, and so this supply can be made much cheaper than the regulated 5V supply used in the rest of the system. In fact, a simple unsmoothed full-wave rectified sine wave works extremely well if a slight loss in brightness can be tolerated. A transformer voltage of about 3 – 4.5 $V_{RMS}$  works well in most LED display systems. Waveforms are shown below:



The duty cycle for this system depends upon  $V_S,\ V_F$  and the output characteristics of the display driver.

 $V_S = 4.9V$  peak  $V_F = 2.0V$ 

The duty cycle is approximately 60%.

**NE587** 



April 25, 1988 6-60

#### \_

## LED Decoder/Driver

## **NE587**



April 25, 1988 6-61

**NE587** 



# **Signetics**

# NE589 LED Decoder/Driver

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE589 is a latch/decoder/driver for 7-segment common cathode LED displays. The NE589 has a programmable current output up to 50mA which is essentially independent of output voltage, power supply voltage, and temperature. The data (BCD) inputs and LE (latch enable) input are low-loading so that they are compatible with any data bus system. The 7-segment decoding is implemented with a ROM so that alternative fonts can be made available.

#### **FEATURES**

- Latched BCD inputs
- Low loading bus-compatible inputs
- Ripple-blanking on leading and/or trailing-edge zeroes

#### **APPLICATIONS**

- Digital panel meters
- Measuring instruments
- Test equipment
- Digital clocks
- Digital bus monitoring

#### **BLOCK DIAGRAM**



#### PIN CONFIGURATIONS



Signetics Linear Products Product Specification

## LED Decoder/Driver

**NE589** 

### **ORDERING INFORMATION**

| DESCRIPTION                      | TEMPERATURE RANGE | ORDER CODE |
|----------------------------------|-------------------|------------|
| 20-Pin Plastic SOL, non-standard | 0 to +70°C        | NE589D     |
| 18-Pin Plastic DIP               | 0 to +70°C        | NE589N     |

### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C unless otherwise specified.

| SYMBOL                           | PARAMETER                                                                                              | RATING       | UNIT     |
|----------------------------------|--------------------------------------------------------------------------------------------------------|--------------|----------|
| V <sub>CC</sub> , V <sub>S</sub> | Supply voltage                                                                                         | -0.5 to +7   | ٧        |
| V <sub>IN</sub>                  | Input voltage $(D_0 - D_3, \overline{LE}, \overline{RBI})$                                             | -0.5 to +15  | V        |
| V <sub>OUT</sub>                 | Output voltage<br>(a - g, RBO)                                                                         | -0.5 to +7   | · v      |
| P <sub>D</sub>                   | Maximum power dissipation,<br>T <sub>A</sub> = 25°C (still-air) <sup>1</sup><br>N package<br>D package | 1690<br>1390 | mW<br>mW |
| T <sub>A</sub>                   | Ambient temperature range                                                                              | 0 to 70      | °C       |
| TJ                               | Junction temperature                                                                                   | 150          | °C       |
| T <sub>STG</sub>                 | Storage temperature range                                                                              | -65 to +150  | °C       |
| T <sub>SOLD</sub>                | Lead soldering temperature (10 sec. max)                                                               | 300          | °C       |

#### NOTES:

<sup>1.</sup> Derate above 25°C, at the following rates:

N package at 13.5mW/°C

D package at 11.1mW/°C

**NE589** 

DC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 4.75 to 5.25V, 0°C < T<sub>A</sub> < 70°C. Typical values are at V<sub>CC</sub> = V<sub>S</sub> = 5V, T<sub>A</sub> = 25°C, R<sub>P</sub> = 7k $\Omega$  (±1%), unless otherwise specified.

|                                     |                                       | TEST COMPLETIONS                                                                             |            | LIMITS     |           |          |  |
|-------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------|------------|------------|-----------|----------|--|
| SYMBOL                              | PARAMETER                             | TEST CONDITIONS                                                                              | Min        | Тур        | Max       | UNIT     |  |
| V <sub>CC</sub> ,<br>V <sub>S</sub> | Operating supply voltage              |                                                                                              | 4.75       | 5.00       | 5.25      | ٧        |  |
| V <sub>IH</sub>                     | Input high voltage                    | All inputs except Bl                                                                         | 2.0<br>2.0 |            | 15<br>5.5 | ٧        |  |
| V <sub>IL</sub>                     | Input low voltage                     |                                                                                              |            |            | 0.8       | ٧        |  |
| V <sub>IC</sub>                     | Input clamp voltage                   | I <sub>IN</sub> = -12mA, T <sub>A</sub> = 25°C                                               |            |            | -1.5      | ٧        |  |
| I <sub>IH</sub>                     | Input high current                    | Inputs $D_0 - D_3$ , $\overline{LE}$ , $\overline{RBI}$<br>$V_{IN} = 2.4V$<br>$V_{IN} = 15V$ |            | 0.1<br>10  | 10<br>15  | μΑ<br>μΑ |  |
| I <sub>IH</sub>                     | Input high current                    | Input 厨 (Pin 4)<br>RBI = H<br>V <sub>IN</sub> = V <sub>CC</sub> = 5.25V                      |            | 10         |           | μΑ       |  |
| I <sub>IL</sub>                     | Input low current                     | $V_{IN} = 0.4V$ , Inputs $D_0 - D_3$<br>$\overline{LE}$ , $\overline{RBI}$                   |            | -5<br>-200 |           | μΑ       |  |
| ارر                                 | Input low current                     | Input Bl<br>V <sub>CC</sub> = 5.25V<br>RBl = H, V <sub>IN</sub> = 0.4V                       |            | -0.7       |           | mA       |  |
| V <sub>OL</sub>                     | Output low voltage                    | Output RBO<br>I <sub>OUT</sub> = 3.0mA                                                       |            | 0.2        | 0.5       | ٧        |  |
| V <sub>OH</sub>                     | Output high voltage                   | Output RBO<br>I <sub>OUT</sub> = −50µA<br>RBI = H                                            | 3.5        | 4.5        |           | ٧        |  |
| lout                                | Output segment "ON" current           | Outputs "a" through "g"<br>V <sub>OUT</sub> = 2.0V                                           | 20         | 25         | 30        | mA       |  |
| $\Delta I_{OUT}$                    | Output current ratio (all outputs ON) | With reference to ''b'' segment $V_{OUT} = 2.0V$                                             | 0.90       | 1.00       | 1.10      | mA       |  |
| l <sub>OFF</sub>                    | Output segment "OFF" current          | Outputs "a" through "g"                                                                      |            | 20         | 250       | μΑ       |  |
| Icco                                | Supply current                        | $V_{CC} = 5.25V$ All outputs "ON" $V_{OUT} > 1V$                                             |            | 25         | 55        | mA       |  |
| Icci                                | Supply current                        | V <sub>CC</sub> = 5.25V<br>All outputs blanked                                               |            | 30         | 65        | mA       |  |

**NE589** 

#### AC ELECTRICAL CHARACTERISTICS $V_{CC} = V_S = 5V$ , $T_A = 25^{\circ}C$ , $R_L = 130\Omega$ , $C_L = 30pF$ including probe capacity.

|                                        |                                   |                     |     | LIMITS |     |      |  |  |
|----------------------------------------|-----------------------------------|---------------------|-----|--------|-----|------|--|--|
| SYMBOL                                 | PARAMETER                         | TEST CONDITIONS     | Min | Тур    | Max | UNIT |  |  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay Figure 2        | From data to output |     | 135    |     | ns   |  |  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay Figure 3        | From LE to output   |     | 135    |     | ns   |  |  |
| t <sub>W</sub>                         | Latch enable pulse width Figure 4 |                     | 85  |        |     | ns   |  |  |
| t <sub>S</sub>                         | Latch enable setup time Figure 4  | From data to LE     | 75  |        |     | ns   |  |  |
| t <sub>H</sub>                         | Latch enable hold time Figure 4   | From LE to data     | 0   |        |     | ns   |  |  |

#### TRUTH TABLE

| BINARY<br>INPUT | INPUTS |     |                |                |                |                | OUTPUTS |   |   |   |   |   |   |     |         |
|-----------------|--------|-----|----------------|----------------|----------------|----------------|---------|---|---|---|---|---|---|-----|---------|
|                 | LE     | RBI | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | а       | b | С | d | е | f | g | RBO | DISPLAY |
| _               | Н      | *   | Х              | Х              | Х              | Х              | STABLE  |   |   |   |   |   |   |     | STABLE  |
| 0               | L      | L   | L              | L              | L              | L              | L       | L | L | L | L | L | L | L   | BLANK   |
| 0               | L      | Н   | L              | L              | L              | L              | Н       | Н | Н | Н | Н | Н | L | Н   | 0       |
| 1               | L      | Х   | L              | L              | L              | H.             | L       | Н | Н | L | L | L | L | H   | 1       |
| 2               | L      | Х   | L              | L              | Н              | L              | Н       | Н | L | Н | Н | L | Н | Н   | 2       |
| 3               | L      | Х   | L              | L              | Н              | н              | Н       | н | н | н | L | L | Н | Н   | 3       |
| 4               | L      | X   | L              | Н              | L              | L              | L       | Н | Н | L | L | Н | Н | Н   | 4       |
| 5               | L      | X   | L              | Н              | L              | н              | Н       | L | Н | Н | L | н | н | Н   | 5       |
| 6               | l L    | x   | L              | н              | Н              | L              | н       | L | Н | н | Н | Н | н | Н   | 6       |
| 7               | L      | x   | L              | н              | н              | н              | Н       | Н | Н | L | L | L | L | Н   | 7       |
| 8               | L      | x   | н              | L              | Ĺ              | L              | Н       | Н | Н | н | н | Н | н | Н   | 8       |
| 9               | L      | ×   | Н              | L              | L              | Н              | Н       | Н | Н | н | L | Н | н | Н   | 9       |
| 10              | L      | x   | н              | L              | н              | L              | н       | Н | Н | L | Н | Н | н | Н   | a       |
| 11              | L      | l x | н              | L              | н              | н              | L       | L | н | н | н | Н | н | н   | b       |
| 12              | L      | ×   | н              | Н              | <sub>"</sub> L | L              | н       | L | L | н | н | Н | L | Н   | С       |
| 13              | L      | ×   | н              | н              | L              | н              | L       | н | н | н | Н | L | н | Н   | d       |
| 14              | L      | ×   | н              | н              | н              | L              | н       | L | L | н | н | Н | н | Н   | е       |
| 15              | L      | X   | н              | н              | Н              | Н              | Н       | L | L | L | н | н | н | Н   | f       |
| **BI            | Х      | Х   | Х              | Х              | Х              | Х              | L       | L | L | L | L | L | L | L** | blank   |

#### NOTES:

- H = HIGH voltage level, output is "ON". L = LOW voltage level, output is "OFF".
- X = Don't care.
- \* The RBI will blank the display only if a binary zero is stored in the latches.
- \*\* RBO/BI used as an input overrides all other input conditions.



**NE589** 

#### **NE589 PROGRAMMING**

Output current can be programmed by using a programming resistor,  $R_P$ , connected between  $r_P$  (Pin 8) and GND (Pin 9). The voltage at  $r_P$  (Pin 8) is constant ( $\approx 1.3V$ ). A partial schematic of the voltage reference used in the NES89 is shown in Figure 1.

Output current to program current ratio,  $I_O/I_P$ , is 120 in the 10mA to 50mA range. Note that  $I_P$  must be derived from a resistor (Rp), and not from a high-impedance source such as an  $I_{O \mid IT}$  DAC used to control display brightness.







# POWER DISSIPATION CONSIDERATIONS

LED displays are power-hungry devices, and inevitably somewhat inefficient in their use of the power supply necessary to drive them. Duty cycle control does afford one way of improving display efficiency, provided that the LEDs are not driven too far into saturation, but the improvement is marginal. Operation at higher peak currents has the added advantage of giving much better matching of light output, both from segment-to-segment and digit-to-digit.

An output current of 10 to 50mA was chosen so that it would be suitable for multiplexed operation of large size LED digits. When designing a display system, particular care must be taken to minimize power dissipation within the IC display driver. Since the output is a constant-current source, all the remaining supply voltage, which is not dropped across the LED (and the digit driver, if used), will appear across the output. Thus, the power dissipation will go up sharply if the display power supply voltage rises. Clearly, then, it is good design practice to keep the display supply voltage as low as possible consistent with proper operation of the supply output current sources. Inserting a resistor or diode in series with the display supply is a good way of reducing the power dissipation within the integrated circuit segment driver, although, of course, total system power remains the

Power dissipation may be calculated as follows. Referring to Figure 5, the two system power supplies are  $V_{\rm CC}$  and  $V_{\rm S}$ . In many cases, these will be the same voltage. Necessary parameters are:

V<sub>CC</sub> Supply voltage to driver

V<sub>S</sub> Supply voltage to display

I<sub>CC</sub> Quiescent supply current of driver

I<sub>SEG</sub> LED segment current

V<sub>F</sub> LED segment forward voltage at I<sub>SEG</sub>

K<sub>DC</sub> % Duty cycle

V<sub>F</sub>, the forward LED drop, depends upon the type of LED material (hence the color) and the forward current. The actual forward voltage drops should be obtained from the LED display manufacturer's literature for the peak segment current selected; however, approximate voltages at nominal rated currents are:

Red 1.6 to 2.0V Orange 2.0 to 2.5V Yellow 2.2 to 3.5V Green 2.5 to 3.5V

**NE589** 

#### TIMING DIAGRAMS (Continued)



These voltages are all for single diode displays. Some early red displays had 2 series LEDs per segment; hence the forward voltage drop was around 3.5V.

Thus a maximum power dissipation calculation, when all segments are on, is:

$$\begin{aligned} P_D &= V_{CC} \times I_{CC} + (V_S - V_F) \times 7 \times I_{SEG} \\ &\times K_{DC} mW \end{aligned}$$

Assuming  $V_S = V_{CC} = 5.25V$ 

$$V_F = 2.0V$$

$$K_{DC} = 100\%$$

$$P_D \max = 5.25 \times 50 + 3.25 \times 7 \times 30 \text{mW}$$
  
= 945mW

#### TYPICAL PERFORMANCE CURVES



### **NE589**



However, the average power dissipation will be considerably less than this. Assuming 5 segments are on (the average for all output code combinations), then

$$P_{DAV} = 5.0 \times 30 + 3.00 \times 5 \times 25 \text{mW}$$
  
= 525 mW

A major portion of this power dissipation ( $P_D$  max) is because the current source output is operating with 3.25V across it. In practice, the outputs operate satisfactorily down to 0.5V, and so the extra voltage may be dropped external to the integrated circuit.

Suppose the worst-case  $V_{CC}/V_S$  supply is 4.75 to 5.25V, and that the maximum  $V_E$  for the LED display is 2.25V. Only 2.75V is required to keep the display active, and hence 2.0V may be dropped externally with a resistor from  $V_{CC}$  to  $V_S$ . The value of this resistor is calculated by:

$$R_S = \frac{2.0}{7 \times I_{SEG}} \simeq 10\Omega \text{ (1/2W rating)}$$

assuming worst-case  $I_{\mbox{\footnotesize SEG}}$  of 30mA

Hence now

$$\begin{aligned} P_D \text{ max} &= V_{CC} \times I_{CC} + (V_S - V_V - R_X \times 7 \\ &\times I_{SEG}) \times 7 \times XI_{SEG} \times K_{DC} \\ &= 5.25 \times 50 + 1.25 \times 7 \times 30 \text{mW} \\ &= 525 \text{mW} \end{aligned}$$

and

$$P_{DAV} = 5.0 \times 30 + 1.25 \times 5 \times 25$$
  
= 306mW

If a diode (or 2) is used to reduce voltage to the display, then the voltage appearing across the display driver will be independent of the number of "ON" segments and will be equal to  $V_S - V_F - nV_D$ ,  $V_{D^{\infty}} = 0.8V$ 

Where "n" is the number of diodes used, power dissipation can be calculated in a similar manner.

In a multiplexed display system, the voltage drop across the digit driver must also be

considered in computing device power dissipation. It may even be an advantage to use a digit driver which drops an appreciable voltage, rather than the saturating PNP transistors shown in Figure 8. For example a Darlington PNP or NPN emitter-follower may be preferable. Figure 7 shows the NE590 as the digit driver in a multiplexed display system. The NE591 output drops about 1.8V which means that the power dissipation is evenly distributed between the two integrated circuits.

Where  $V_S$  and  $V_{CC}$  are two different supplies, the  $V_S$  supply may be optimized for minimum system power dissipation and/or cost. Clearly, good regulation in the  $V_S$  supply is totally unnecessary, and so this supply can be made much cheaper than the regulated 5V supply used in the rest of the system. In fact a simple unsmoothed full-wave rectified sine wave works extremely well if a slight loss in brightness can be tolerated A transformer voltage of about 3 – 4.5 $V_{RMS}$  works well in most LED display systems. Waveforms are shown below:



The duty cycle for this system depends upon  $V_S$ ,  $V_F$  and the output characteristics of the display driver. With

$$V_S = 4.9V_{pk}$$
  
 $V_F = 2.0V$ 

The duty cycle is approximately 60%.

**NE589** 





**NE589** 



# **Signetics**

# AN112 LED Decoder Drivers: Using the NE587 and NE589

Application Note

#### **Linear Products**

#### LED DECODER DRIVER NE587 AND 589

The NE587 and 589 are latchable decoder drivers for LED displays. Figure 1 provides a summary of their features.

The programmable constant-current supplies (fixed or adjustable) are essentially independent of output voltage, power supply voltage, and temperature.

The data (BCD) and  $\overline{\text{LE}}$  (latch enable) inputs are low loading and thus are compatible with a data bus system.

Figure 2 shows a block diagram of the NE587/589. Seven-segment decoding is implemented using a ROM.

# LED DRIVERS AND POWER DISSIPATION CONSIDERATION

The following discussion refers to the NE587, but is also applicable for the 589.

- Strobed latch
- Inputs compatible with NMOS, CMOS, DMOS, TTL
- Single 5V supply

- Inputs are compatible with microprocessor bus
- BCD inputs hexadecimal outputs
- Programmable segment current
- Figure 1. NE587/589 LED Drivers

LED displays are power hungry devices, and, inevitably, somewhat inefficient in their use of the power supply necessary to drive them. Duty cycle control does afford one way of improving display efficiency, provided that the LEDs are not driven too far into saturation, but the improvement is marginal. Operation at higher peak currents has the added advantage of giving much better matching of light output, both from segment-to-segment and digit-to-digit.

When designing a display system, particular care must be taken to minimize power dissipation within the IC display driver. Since the NE587 outbut is a constant programmed

current source, all the remaining supply voltage which is not dropped across the LED (and the digit driver, if used) will appear across the output of the NE587. Thus, the power dissipation in the NE587 will go up sharply if the display power supply voltage rises. Clearly then, it is good design practice to keep the display supply voltage as low as possible, consistent with proper operation of the output current sources. Inserting a resistor or diode in series with the display supply is a good way of reducing the power dissipation within the integrated circuit segment driver, although, total system power remains the same.



### LED Decoder Drivers: Using the NE587 and NE589

AN112



Power dissipation within the NE587 may be calculated as follows. Referring to Figure 3, the two system power supplies are  $V_{CC}$  and  $V_{S}$ . In many cases, these will be the same voltage. Necessary parameters are:

- · VCC Supply voltage to driver
- V<sub>S</sub> Supply voltage to display
- ICC Quiescent supply current of driver
- I<sub>SEG</sub> LED segment current
- V<sub>F</sub> LED segment forward voltage at I<sub>SEG</sub>
- K<sub>DC</sub> % Duty cycle

V<sub>F</sub>, the forward LED drop, depends upon the type of LED material (hence the color) and the forward current. The actual forward voltage drops should be obtained from the LED display manufacturer's literature for the peak segment current selected. However, approximate voltages at nominal rated currents are:

These voltages are all for single diode displays. Some early red displays had 2 series LEDs per segment, hence the forward voltage drop was around 3.5V.

Thus a maximum power dissipation calculation when all segments are on, is:

$$P_D = V_{CC} \times I_{CC} + (V_S - V_F) \times 7$$
$$\times I_{SEG} \times K_{DC} mW$$
 (1)

Assuming 
$$V_S = V_{CC} = 5.25V$$
  
 $V_F = 2.0V$   
 $K_{DC} = 100\%$   
 $I_{SEG} = 30mA$ 

$$P_{D MAX} = 5.25 \times 50 + 3.25 \times 7 \times 30 \text{mW}$$
  
= 945 mW

However, the average power dissipation will be considerably less than this. Assuming 5 segments are on (the average for all output code combinations), then

$$P_{D AV} = 5.0 \times 30 + 3.00 \times 5 \times 25 \text{mW}$$
  
= 525 mW

Operating temperature range limitations can be deduced from the power dissipation graph in Figure 4.

However, a major portion of this power dissipation ( $P_{\rm D\ MAX}$ ) is because the current source output is operating with 3.25V across it. In practice, the outputs operate satisfactorily down to 0.5V, and so the extra voltage may be dropped external to the integrated circuit.

Suppose the worst-case  $V_{CC}/V_S$  supply is 4.75 to 5.25V, and that the maximum  $V_F$  for the LED display is 2.25V. Only 2.75V is required to keep the display active, and hence 2.0V may be dropped externally with a resistor from  $V_{CC}$  to  $V_S$ . The value of this resistor is calculated by using equation 2.

$$R_{S} = \frac{V_{DROP}}{I_{SEG} \times \# \text{ of SEG}}$$
 (2)

or

$$R_S = \frac{2.0}{7 \times I_{SEG}} \simeq 10\Omega \text{ (1/2W rating)}$$

assuming worst-case I<sub>SEG</sub> of 30mA, now:



$$\begin{split} P_{D \ MAX} &= V_{CC} \times I_{CC} + (V_S - V_V - R_X \times 7 \times I_{SEG}) \times 7 \times I_{SEG} \times K_{DC} \\ &= 5.25 \times 50 + 1.25 \times 7 \times 30 \text{mW} \\ &= 525 \text{mW} \end{split}$$
 (3)

and 
$$P_{D AV} = 5.0 \times 30 + 1.25 \times 5 \times 25$$
  
= 306mW

If a diode (or 2) is used to reduce voltage to the display, then the voltage appearing across the display driver will be independent of the number of "ON" segments and will be equal to

$$V_S - V_F - nV_D$$
,  $V_D \simeq 0.8V$ 

Where n is the number of diodes used, and so power dissipation can be calculated in a similar manner.

In a multiplexed display system, the voltage drop across the digit driver must also be considered in computing device power dissipation. It may even be an advantage to use a digit driver which drops an appreciable voltage, rather than the saturating PNP transistors shown in Figure 5. For example, a Darlington PNP or NPN emitter-follower may be preferable. Figure 6 shows the NE591 as the digit driver in a multiplexed display system. The NE591 output drops about 1.8V, which means that the power dissipation is evenly distributed between the two integrated circuits.

## LED Decoder Drivers: Using the NE587 and NE589

AN112



December 1988 6-74

## LED Decoder Drivers: Using the NE587 and NE589

AN112



Where  $V_S$  and  $V_{CC}$  are two different supplies, the  $V_S$  supply may be optimized for minimum system power dissipation and/or cost. Clearly, good regulation in the  $V_S$  supply is totally unnecessary, and so this supply can be made much cheaper than the regulated 5V supply used in the rest of the system. In fact, a simple unsmoothed full-wave rectified sine wave works extremely well if a slight loss in brightness can be tolerated. A transformer voltage of about 3 – 4.5 $V_{RMS}$  works well in most LED display systems. Waveforms are shown in Figure 7.

The duty cycle for this system depends upon  $V_S$ ,  $V_F$  and the output characteristics of the display driver.

With  $V_S = 4.9V$  peak  $V_F = 2.0V$ 

The duty cycle is approximately 60%.

 $V_S$  in this example was derived by the circuit shown in Figure 7. Remember that the forward voltage drop of the rectifying diode must be subtracted to arrive at the exact peak of the  $V_S$  voltage.

Figure 8 shows other typical application schemes for multiplexing LED displays.

#### ADDRESSABLE PERIPHERAL DRIVERS SUPPORT MICROPROCESSOR-BASED SYSTEMS

The Signetics NE590, NE5090 and NE591 addressable peripheral drivers (APDs) greatly facilitate interfacing a variety of support circuits to microprocessor-based systems.

The APDs are designed to eliminate the need for many of the buffers, latches, TTL ICs, and discrete transistors currently needed to drive peripheral devices.

Figure 9 shows that each driver includes a set of input latches, a 1-of-8 demultiplexer, and a set of high current drive outputs together with the assorted chip enable and clear logic.

The low loading inputs of these drivers (typically  $I_{\rm IL}=15\mu{\rm A}$  and  $I_{\rm IH}=1\mu{\rm A}$ ) allow direct interfacing to the microprocessor bus. Eight addressable latches, which are addressed by a three bit binary code and (set/reset) by a single binary bit, allow storage of each output condition (ON/OFF), allowing the microprocessor to continue processing after the APD has been addressed.

Driver selection is accomplished with a low active chip enable which may be derived from



the I/O decoder common to all I/O devices. A low active master clear is also provided to reset all outputs simultaneously. This signal

#### LED Decoder Drivers: Using the NE587 and NE589

**AN112** 



may be generated from the I/O decoder or set high when not required.

The high current outputs of the drivers (250mA sinking with the NE590, 150mA sinking with the NE5090 and 250mA sourcing with the NE5091 allow direct interfacing to relays, motors, lamps, LEDs, and other devices or systems requiring high current drive capabilities.

Figure 10 demonstrates the use of APDs in a microprocessor-based system. When driving LED displays, a single 8-bit word contains all the data required for defining both digit location and segment selection. The APD uses four bits — three to address one of 8 outputs and one to set the output to an ON or OFF state.

When using the NE590 or NE5090, ON refers to the output low state in which the output is capable of sinking a maximum of 250mA for the NE590, or 150mA for the NE5090. The clear ( $\overline{\text{CL}}$ ) pin may be tied high and would normally not be required in this application.

The four remaining data bits are required by the NE587 which supplies segment data. These four BCD data bits are converted into seven-segment data used for driving the



#### LED Decoder Drivers: Using the NE587 and NE589

AN112



anodes of the LEDs. Data is strobed into the latches by the LATCH ENABLE INPUT at the same time that information is being supplied to the NE590. Since the NE587 provides a constant-current sink, uniform brightness is obtained from each segment in the display. The NE587 is capable of supplying up to 50mA/segment. Segment currents are set by a single programming resistor.

Figure 10 shows several devices connected to the NE591: a relay, a motor, and a D-C subsystem. Each device is selected in the

same manner as the LED digits; that is, three bits are used to select the output and one bit is used to turn the output ON or OFF.

An output may be cleared in one of two ways:

- By direct selection and clearing of the individual latch,
   or
- 2) By clearing all outputs through the use of the clear input.

The latter method does not require address-

The examples shown in Figure 10 clearly demonstrate the advantages that can be derived from using the NE590 and NE591 APDs in microprocessor-based systems. These devices provide easy interfacing and minimize the number of interfacing components; they also provide the logic interface to the microprocessor and the switch function and high current drive required by the peripheral units.

# **Signetics**

## NE/SA594 Vacuum Fluorescent Display Driver

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE/SA594 is a display driver interface for vacuum fluorescent displays. The device is comprised of 8 drivers and a bias network, and is capable of driving the digits and/or segments of most vacuum fluorescent displays.

The inputs are designed to be compatible with TTL, DTL, NMOS, PMOS or CMOS output circuitry.

There is an active pull-down circuit on each output so that display ghosting is minimized and no external components are required for most fluorescent display applications.

#### **FEATURES**

- Digit and/or segment drivers
- Active output pull-down circuitry
- High output breakdown voltage
- Low supply voltage
- Input compatible with all logic outputs

#### **APPLICATIONS**

- Digital clocks
- Dashboard displays
- Panel displays

#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 18-Pin Plastic DIP | 0 to +70°C        | NE594N     |
| 18-Pin Ceramic DIP | 0 to +70°C        | NE594F     |
| 20-Pin Plastic SO  | 0 to +70°C        | NE594D     |
| 18-Pin Plastic DIP | -40°C to +85°C    | SA594N     |
| 18-Pin Ceramic DIP | -40°C to +85°C    | SA594F     |

#### **EQUIVALENT SCHEMATIC**



#### PIN CONFIGURATIONS



## Vacuum Fluorescent Display Driver

**NE/SA594** 

#### ABSOLUTE MAXIMUM RATINGS (at 25°C unless otherwise noted)

| SYMBOL            | PARAMETER                                                                                                  | RATING                | UNIT           |
|-------------------|------------------------------------------------------------------------------------------------------------|-----------------------|----------------|
| V <sub>CC</sub>   | Supply voltage                                                                                             | 45                    | V              |
| V <sub>OUT</sub>  | Output voltage                                                                                             | V <sub>CC</sub>       |                |
| V <sub>IN</sub>   | Input voltage                                                                                              | -0.3, +20             | V              |
| lout              | Output current<br>Each output<br>All outputs                                                               | 50<br>200             | mA<br>mA       |
| P <sub>D</sub>    | Maximum power dissipation,  T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package  N package  D package | 1500<br>1690<br>1390  | mW<br>mW<br>mW |
| T <sub>A</sub>    | Operating ambient temperature range<br>NE594<br>SA594                                                      | 0 to 70<br>-40 to +85 | °C             |
| T <sub>STG</sub>  | Storage temperature range                                                                                  | +65 to +150           | °C             |
| TJ                | Maximum junction temperature                                                                               | - 150                 | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                     | 300                   | °C             |

#### NOTE:

<sup>1.</sup> Derate above 25°C, at the following rates:

F package at 12.0mW/°C

N package at 13.5mW/°C D package at 11.1mW/°C

#### Vacuum Fluorescent Display Driver

**NE/SA594** 

## DC ELECTRICAL CHARACTERISTICS $V_{CC} = +4.75$ to +40V, $T_A = 0$ to $70^{\circ}$ C (NE), $T_A = -40$ to $+85^{\circ}$ C (SA), unless otherwise stated.

|                                                       |                                                                                               |                                   |                                                                |                      | LIMITS                                       |                         |                            |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------|----------------------|----------------------------------------------|-------------------------|----------------------------|
| SYMBOL                                                | PARAMETER                                                                                     | TEST CO                           | ONDITIONS                                                      | Min                  | Тур                                          | Max                     | UNIT                       |
| V <sub>CC</sub>                                       | Supply voltage range                                                                          |                                   |                                                                | 4.75                 | 35                                           | 40                      | V                          |
| ICCH<br>ICCL                                          | Supply current (all outputs high)<br>Supply current (all outputs low)                         |                                   | /, V <sub>IN</sub> = 3.5V<br>/, V <sub>IN</sub> = 0.4V         |                      | 3<br>0.4                                     | 6<br>1                  | mA<br>mA                   |
| V <sub>IN</sub><br>V <sub>IH</sub><br>V <sub>IL</sub> | Input voltage range<br>Input voltage to ensure logic '1'<br>Input voltage to ensure logic '0' |                                   |                                                                | 0<br>2.6             |                                              | 15<br>0.8               | V<br>V                     |
| liH<br>liL<br>liN                                     | Input current to ensure logic '1' Input current to ensure logic '0' Input current             | ViN                               | = 2.6V<br>= 5.0V<br>= 15.0V                                    | 100                  | 60<br>180<br>.68                             | 10<br>130<br>330<br>1.3 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>mA |
| V <sub>OH</sub>                                       | Output high voltage                                                                           | $V_{IN} = 3.5V$ $I_{OUT} = -25mA$ | T <sub>A</sub> = 25°C  Over temp.  espect to V <sub>CC</sub>   | V <sub>CC</sub> -1.5 | V <sub>CC</sub> -1.1<br>V <sub>CC</sub> -1.3 |                         | V                          |
| V <sub>OH</sub>                                       | Output high, no load voltage                                                                  | V <sub>IN</sub> = 10UT = 0,       | = 3.5V,<br>T <sub>A</sub> = 25°C,<br>espect to V <sub>CC</sub> | V <sub>CC</sub> -1   | V <sub>CC</sub> -0.8                         |                         | v                          |
| V <sub>OFF</sub>                                      | Output 'OFF' voltage level                                                                    |                                   | = 0.8V,<br><sub>JT</sub> = 0                                   |                      | 10                                           | 200                     | mV                         |
| Юн                                                    | Available output current                                                                      |                                   | ', V <sub>IN</sub> = 3.5V,<br>V, T <sub>A</sub> = 25°C         | -35                  |                                              |                         | mA                         |
| lout                                                  | Output pulldown current                                                                       |                                   | <sub>OUT</sub> = 35V,<br>is open                               | 100                  | 200                                          | 400                     | μА                         |
| I <sub>CEX</sub>                                      | Output leakage current                                                                        |                                   | C, V <sub>IN</sub> = 0.4V<br>V, V <sub>OUT</sub> = 0V          |                      | -1<br>-1                                     |                         | μА                         |

#### AC ELECTRICAL CHARACTERISTICS $V_{CC}$ = 35V, $T_A$ = 25°C.

| 0,4400           |                                                   |                                                                                              | LIMITS |            |        |          |
|------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------|--------|------------|--------|----------|
| SYMBOL           | PARAMETER                                         | TEST CONDITIONS                                                                              | Min    | Тур        | Max    | UNIT     |
| t <sub>PLH</sub> | Propagation delay — low-to-high output transition | 50% V <sub>IN</sub> to 50% V <sub>OUT</sub>                                                  |        | 1          | 5      | μs       |
| t <sub>PHL</sub> | Propagation delay — high-to-low output transition | 50% V <sub>IN</sub> to 50% V <sub>OUT</sub>                                                  |        | 3          | 10     | μs       |
| t <sub>R</sub>   | Output rise time<br>Output fall time              | 10% V <sub>OUT</sub> to 90% V <sub>OUT</sub><br>90% V <sub>OUT</sub> to 10% V <sub>OUT</sub> |        | 0.5<br>1.5 | 3<br>5 | μs<br>μs |

#### Vacuum Fluorescent Display Driver

#### NE/SA594

#### SWITCHING TIMES OF DRIVERS





#### TYPICAL PERFORMANCE CHARACTERISTICS





# **Signetics**

# PCF2100 LCD Duplex Driver

**Product Specification** 

#### Linear Products

#### DESCRIPTION

The PCF2100 is a single-chip, silicongate CMOS circuit designed to drive an LCD (Liquid Crystal Display) with up to 40 segments in a duplex manner, especially for low-voltage applications. A three-line bus structure enables serial data transfer with microcontrollers. All inputs are CMOS/NMOS compatible.

#### **FEATURES**

- 40 LCD segment drive capability
- Supply voltage 2.25 to 6.5V
- Low current consumption
- Serial data input
- CBUS control
- One-point built-in oscillator
- Expansion possibility

#### APPLICATIONS

- LCD displays
- Gauges
- Level/volume indicators
- Thermometers

#### ORDERING INFORMATION

| DESCRIPTION                                    | TEMPERATURE RANGE | ORDER CODE |
|------------------------------------------------|-------------------|------------|
| 28-Pin Plastic DIP (SOT-117D)                  | -40°C to +85°C    | PCF2100PN  |
| 28-Pin Plastic SO package<br>(SO-28; SOT-136A) | -40°C to +85°C    | PCF2100TD  |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                                      | RATING                           | UNIT |
|------------------|------------------------------------------------|----------------------------------|------|
| V <sub>DD</sub>  | Supply voltage with respect to V <sub>SS</sub> | -0.3 to 8                        | V    |
| V <sub>N</sub>   | Voltage on any pin                             | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V    |
| T <sub>A</sub>   | Operating ambient temperature range            | -40 to +85                       | °C   |
| T <sub>STG</sub> | Storage temperature range                      | -65 to +150                      | °C   |

#### PIN CONFIGURATION



PCF2100

#### **BLOCK DIAGRAM**



#### **HANDLING**

Inputs and outputs are protected against electrostatic charge in normal handling. How-

ever, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices.

PCF2100

DC AND AC ELECTRICAL CHARACTERISTICS  $V_{DD}=2.25$  to 6.5 V;  $V_{SS}=0$  V;  $T_{A}=-40$  to +85°C;  $R_{O}=1$ M $\Omega$ ;  $C_{O}=680$ pF, unless otherwise specified.

|                                 |                                                         | TEGT COMPLETIONS                                                 |     |      |           |          |
|---------------------------------|---------------------------------------------------------|------------------------------------------------------------------|-----|------|-----------|----------|
| SYMBOL                          | PARAMETER                                               | TEST CONDITIONS                                                  | Min | Тур  | Max       | UNIT     |
| I <sub>DD</sub>                 | Supply current                                          | No external load                                                 |     | 10   | 50        | μΑ       |
| I <sub>DD</sub>                 | Supply current                                          | No external load;<br>$T_A = -25 \text{ to } +85^{\circ}\text{C}$ |     |      | 30        | μΑ       |
| f <sub>LCD</sub>                | Display frequency                                       | See Figure 7; T = 680μs                                          | 60  | 80   | 100       | Hz       |
| V <sub>BP</sub>                 | DC component of LCD drive                               | With respect to V <sub>SX</sub>                                  |     | ± 10 |           | mV       |
|                                 | Load on each segment driver                             |                                                                  |     |      | 10<br>500 | MΩ<br>pF |
|                                 | Load on each backplane driver                           |                                                                  |     |      | 1<br>5    | MΩ<br>nF |
| V <sub>IH</sub>                 | Input voltage HIGH                                      | See Figure 8                                                     | 2   |      |           | ٧        |
| V <sub>JL</sub>                 | Input voltage LOW                                       | See Figure 8                                                     |     |      | 0.6       | ٧        |
| t <sub>R</sub>                  | Rise time V <sub>BP</sub> to V <sub>SX</sub>            | Maximum load                                                     |     | 20   |           | μs       |
| Inputs C                        | LB, DATA, DLEN <sup>1</sup>                             |                                                                  |     |      | -         |          |
| t <sub>R</sub> , t <sub>F</sub> | Rise and fall times                                     | See Figure 1                                                     |     |      | 10        | μs       |
| t <sub>WH</sub>                 | CLB pulse width HIGH                                    | See Figure 1                                                     | 1   |      |           | μs       |
| t <sub>WL</sub>                 | CLB pulse width LOW                                     | See Figure 1                                                     | 9   |      |           | μs       |
| t <sub>SUDA</sub>               | Data setup time DATA → CLB                              | See Figure 1                                                     | 8   |      |           | μs       |
| t <sub>HDDA</sub>               | Data hold time<br>DATA → CLB                            | See Figure 1                                                     | 8   |      |           | μs       |
| t <sub>SUEN</sub>               | Enable setup time DLEN → CLB                            | See Figure 1                                                     | 1   |      |           | μs       |
| t <sub>SUDI</sub>               | Disable setup time<br>CLB → DLEN                        | See Figure 1                                                     | 8   |      |           | μs       |
| t <sub>SULD</sub>               | Setup time (load pulse) DLEN → CLB                      | See Figure 1                                                     | 8   |      |           | μs       |
| t <sub>BUSY</sub>               | Busy-time from load pulse to next start of transmission | See Figure 1                                                     | 8   |      |           | μs       |
| t <sub>SULZ</sub>               | Setup time (leading zero) DATA → CLB                    | See Figure 1                                                     | 8   |      |           | μs       |

#### NOTE:

All timing values are referred to V<sub>IHmin</sub> and V<sub>ILmax</sub> (see Figure 1). If external resistors are used in the bus lines (see Figure 8), the extra time constant has to be added.

PCF2100





6-86

#### 6

#### LCD Duplex Driver

PCF2100



NOTES:  $\frac{T_A = -40^{\circ}C}{---T_A = +25^{\circ}C}$   $---T_A = +85^{\circ}C$ Figure 4. Display Frequency as a Function of Supply Voltage;  $R_0C_0 = 680\mu s$ 

Figure 3. Output Resistance of Backplane and Segments





**PCF2100** 





NOTES:  $V_{SS}$  line is common. In systems where it is expected that  $V_{DD2} > V_{DD1} + 0.5V$ , a resistor should be inserted to reduce the current flowing through the input protection. Maximum input current  $\ll 40~\mu$ A.

Figure 8. Input Circuitry

PCF2100



NOTES:

NOTES:

1. In the slave mode, the serial resistors between BP1 and BP2 of the PCF2100 and the backplane of the LCD must be > 2.7k\Omega. In most applications the resistance of the interconnection to the LCD already has a higher value.

By connecting the OSC to Vss. the BP pins become inputs and generate signals synchronized to the single oscillator frequency, thus allowing expansion of several PCF2111, and PCF2100 ICs up to the BP drive capability of the master.

PCF2111 is a 64 LCD-segment driver.

Figure 9. Diagram Showing Expansion Possibility

# **Signetics**

## PCF2111 LCD Duplex Driver

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The PCF2111 is a single-chip, silicongate CMOS circuit designed to drive an LCD (Liquid Crystal Display) with up to 64 segments in a duplex manner; especially for low-voltage applications. A three-line bus structure enables serial data transfer with microcontrollers. All inputs are CMOS/NMOS compatible.

#### **FEATURES**

- 64 LCD segment drive capability
- Supply voltage 2.25 to 6.5V
- Low current consumption
- Serial data input
- CBUS control
- One-point built-in oscillator
- Expansion possibility

#### **APPLICATIONS**

- LCD displays
- Gauges
- Level/volume indicators
- Thermometers

#### ORDERING INFORMATION

| DESCRIPTION                             | TEMPERATURE RANGE | ORDER CODE |
|-----------------------------------------|-------------------|------------|
| 40-Pin Plastic DIP (SOT-129)            | -40°C to +85°C    | PCF2111PN  |
| 40-Pin Plastic SO<br>(VSO-40; SOT-158A) | -40°C to +85°C    | PCF2111TD  |

#### **BLOCK DIAGRAM**



#### PIN CONFIGURATION



PCF2111

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                                      | RATING                           | UNIT |
|------------------|------------------------------------------------|----------------------------------|------|
| V <sub>DD</sub>  | Supply voltage with respect to V <sub>SS</sub> | -0.3 to 8                        | ٧    |
| V <sub>n</sub>   | Voltage on any pin                             | $V_{SS} - 0.3$ to $V_{DD} + 0.3$ | V    |
| TA               | Operating ambient temperature range            | -40 to +85                       | °C   |
| T <sub>STG</sub> | Storage temperature range                      | -65 to +150                      | °C   |

#### **HANDLING**

ever, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices.

Inputs and outputs are protected against electrostatic charge in normal handling. How-

DC AND AC ELECTRICAL CHARACTERISTICS  $V_{DD}=2.25$  to 6.5V;  $V_{SS}=0$ V;  $T_A=-40$ °C to +85°C;  $R_O=1$ M $\Omega$ ;  $C_O=680$  pF, unless otherwise specified.

|                                    | DADAMETER                                               | TEGT COMPLETIONS                                | LIMITS |      |           |          |
|------------------------------------|---------------------------------------------------------|-------------------------------------------------|--------|------|-----------|----------|
| SYMBOL                             | PARAMETER                                               | TEST CONDITIONS                                 | Min    | Тур  | Max       | UNIT     |
| IDD                                | Supply current                                          | No external load                                |        | 10   | 50        | μΑ       |
| I <sub>DD</sub>                    | Supply current                                          | No external load; T <sub>A</sub> = -25 to +85°C |        |      | 30        | μΑ       |
| f <sub>LCD</sub>                   | Display frequency                                       | See Figure 7; T = 680μs                         | 60     | 80   | 100       | Hz       |
| V <sub>BP</sub>                    | DC component of LCD drive                               | With respect to V <sub>SX</sub>                 |        | ± 10 |           | mV       |
|                                    | Load on each segment driver                             |                                                 |        |      | 10<br>500 | MΩ<br>pF |
|                                    | Load on each backplane driver                           |                                                 |        |      | 1<br>5    | MΩ<br>nF |
| V <sub>IH</sub>                    | Input voltage HIGH                                      | See Figure 8                                    | 2      |      |           | V        |
| V <sub>IL</sub>                    | Input voltage LOW                                       |                                                 |        |      | 0.6       | V        |
| t <sub>R</sub>                     | Rise time<br>V <sub>BP</sub> to V <sub>SX</sub>         | Maximum load                                    |        | 20   |           | μs       |
| Inputs CLE                         | B, DATA, DLEN <sup>1</sup>                              |                                                 |        |      |           |          |
| C <sub>IN</sub><br>C <sub>IN</sub> | Input capacitance                                       | For SOT-129 package<br>For SOT-158A package     |        |      | 10<br>5   | pF<br>pF |
| t <sub>R</sub> , t <sub>F</sub>    | Rise and fall times                                     | See Figure 1                                    |        |      | 10        | μs       |
| t <sub>WH</sub>                    | CLB pulse width HIGH                                    | See Figure 1                                    | 1      |      |           | μs       |
| t <sub>WL</sub>                    | CLB pulse width LOW                                     | See Figure 1                                    | 9      |      |           | μs       |
| t <sub>SUDA</sub>                  | Data setup time<br>DATA → CLB                           | See Figure 1                                    | 8      |      |           | μs       |
| t <sub>HDDA</sub>                  | Data hold time<br>DATA → CLB                            | See Figure 1                                    | 8      |      |           | μs       |
| t <sub>SUEN</sub>                  | Enable setup time<br>DLEN → CLB                         | See Figure 1                                    | 1      |      |           | μs       |
| t <sub>SUDI</sub>                  | Disable setup time<br>CLB → DLEN                        | See Figure 1                                    | 8      |      |           | μs       |
| t <sub>SULD</sub>                  | Setup time (load pulse) DLEN → CLB                      | See Figure 1                                    | 8      |      |           | μs       |
| t <sub>BUSY</sub>                  | Busy-time from load pulse to next start of transmission | See Figure 1                                    | 8      |      |           | μs       |
| t <sub>SULZ</sub>                  | Setup time (leading zero) DATA → CLB                    | See Figure 1                                    | 8      |      |           | μs       |

#### NOTE

<sup>1.</sup> All timing values are referred to V<sub>IHmin</sub> and V<sub>ILmin</sub> (see Figure 1). If external resistors are used in the bus lines (see Figure 8), the extra time constant has to be added.

PCF2111





The following tests are carried out by the bus control logic:

a. Test on leading zero.b. Test on number of DATA bits.

c. Test of disturbed DLEN and DATA signals during transmission.

If one of the test conditions is not fulfilled, no action follows the load condition (load pulse with DLEN is LOW) and the driver is ready to receive new data.

Figure 2. CBUS Data Format

#### PCF2111



Figure 3. Output Resistance of Backplane and Segments



Figure 4. Display Frequency as a Function of Supply Voltage  $R_{\rm O}C_{\rm O}=680\mu{\rm s}$ 



Figure 5. Display Frequency as a Function of  ${\rm R_O}\times{\rm C_O}$  Time  ${\rm T_A}=25^{\circ}{\rm C}$ 





PCF2111



Figure 8. Input Circuitry



#### NOTES:

In In the slave mode, the serial resistors between BP1 and BP2 of the PCF2111 and the backplane of the LCD must be > 2.7 kΩ. In most applications the resistance of the interconnection to the LCD already has a higher value.

By connecting OSC to V<sub>SS</sub> the BP pins become inputs and generate signals synchronized to the single oscillator frequency, thus allowing expansion of several PCF2111, PCF2110, and PCF2100 ICs up to the BP drive capability of the master.

PCF2100 is a 40 LCD segment driver. PCF2110 is a 60 LCD segment driver plus 2 LED driver outputs.

Figure 9. Diagram Showing Expansion Possibility for a 16-digit Plus 16 Decimal Points LCD

# **Signetics**

## PCF2112 LCD Driver

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The PCF2112 is a single-chip, silicongate CMOS circuit designed to drive an LCD (Liquid Crystal Display) with up to 32 segments in direct drive; especially for low-voltage applications. A three-line bus structure enables serial data transfer with microcontrollers. All inputs are CMOS/NMOS compatible.

#### **FEATURES**

- 32 LCD segment drive capability
- Supply voltage 2.25 to 6.5V
- Low current consumption
- Serial data input
- CBUS control
- One-point built-in oscillator
- Expansion possibility

#### **APPLICATIONS**

- LCD displays
- Gauges
- Level/Volume indicators
- Thermometers

#### ORDERING INFORMATION

| DESCRIPTION                          | TEMPERATURE RANGE | ORDER CODE |
|--------------------------------------|-------------------|------------|
| 40-Pin Plastic DIP (SOT-129)         | -40°C to +85°C    | PCF2112PN  |
| 40-Pin Plastic SO (VSO-40; SOT-158A) | -40°C to +85°C    | PCF2112TD  |

#### **BLOCK DIAGRAM**



#### PIN CONFIGURATION



Signetics Linear Products Product Specification

#### LCD Driver

PCF2112

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                                      | RATING                                            | UNIT |
|------------------|------------------------------------------------|---------------------------------------------------|------|
| V <sub>DD</sub>  | Supply voltage with respect to V <sub>SS</sub> | -0.3 to 8                                         | ٧    |
| Vn               | Voltage on any pin                             | V <sub>SS</sub> - 0.3 to<br>V <sub>DD</sub> + 0.3 | ٧    |
| T <sub>A</sub>   | Operating ambient temperature range            | -40 to +85                                        | °C   |
| T <sub>STG</sub> | Storage temperature range                      | -65 to +125                                       | °C   |

#### **HANDLING**

Inputs and outputs are protected against electrostatic charge in normal handling. How-

ever, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices.

DC AND AC ELECTRICAL CHARACTERISTICS  $V_{DD}$  = 2.25 to 6.5V;  $V_{SS}$  = 0V;  $T_A$  = -40°C to +85°C;  $R_O$  = 1M $\Omega$ ;  $C_O$  = 1.5nF, unless otherwise specified.

| OVALDOL                            | 242445752                                                     | TEST CONDITIONS                                      | LIMITS |     |         |          |
|------------------------------------|---------------------------------------------------------------|------------------------------------------------------|--------|-----|---------|----------|
| SYMBOL                             | MBOL PARAMETER TEST CONDITIONS                                | Min                                                  | Тур    | Max | UNIT    |          |
| I <sub>DD</sub>                    | Supply current                                                | No external load                                     |        | 10  | 50      | μΑ       |
| I <sub>DD</sub>                    | Supply current                                                | No external load;<br>T <sub>A</sub> = -25°C to +85°C |        |     | 30      | μΑ       |
| f <sub>LCD</sub>                   | Display frequency                                             | T = 1.5ms                                            | 30     | 40  | 50      | Hz       |
| R <sub>S</sub>                     | Output resistance of each segment                             |                                                      |        |     | . 10    | kΩ       |
| R <sub>BP</sub>                    | Output resistance of backplane                                | $I_{O} = \mu A$                                      |        |     | 2       | kΩ       |
| V <sub>IH</sub>                    | Input voltage HIGH                                            | )                                                    | 2      |     |         | V        |
| V <sub>IL</sub>                    | Input voltage LOW                                             | see Figure 7                                         |        |     | 0.6     | V        |
| Inputs CLI                         | B, DATA, DLEN <sup>1</sup>                                    |                                                      |        |     | ,       |          |
| C <sub>IN</sub><br>C <sub>IN</sub> | Input capacitance                                             | For SOT-129 package<br>For SOT-158A package          |        |     | 10<br>5 | pF<br>pF |
| t <sub>R</sub> , t <sub>F</sub>    | Rise and fall times                                           | see Figure 1                                         |        |     | 10      | μs       |
| t <sub>WH</sub>                    | CLB pulse width HIGH                                          | see Figure 1                                         | 1      |     |         | μs       |
| t <sub>WL</sub>                    | CLB pulse width LOW                                           | see Figure 1                                         | 9      |     |         | μs       |
| t <sub>SUDA</sub>                  | Data setup time<br>DATA → CLB                                 | see Figure 1                                         | 8      |     |         | μs       |
| t <sub>HDDA</sub>                  | Data hold time<br>DATA → CLB                                  | see Figure 1                                         | 8      |     |         | μs       |
| t <sub>SUEN</sub>                  | Enable setup time<br>DLEN → CLB                               | see Figure 1                                         | 1      |     |         | μs       |
| t <sub>SUDI</sub>                  | Disable setup time<br>CLB → DLEN                              | see Figure 1                                         | 8      |     |         | μs       |
| t <sub>SULD</sub>                  | Setup time (load pulse) DLEN → CLB                            | see Figure 1                                         | 8      |     |         | μs       |
| t <sub>BUSY</sub>                  | Busy-time from load<br>pulse to next start of<br>transmission | see Figure 1                                         | 8      |     |         | μs       |
| t <sub>SULZ</sub>                  | Setup time (leading zero) DATA → CLB                          | see Figure 1                                         | 8      |     |         | μs       |

#### NOTE:

All timing values are referred to V<sub>IHmin</sub> and V<sub>ILmax</sub> (see Figure 1). If external resistors are used in the ← bus lines (see Figure 7), an extra time constant has to be added.

LCD Driver PCF2112





Signetics Linear Products Product Specification

#### LCD Driver PCF2112







Figure 3. Output Resistance of Backplane and Segments



NOTE:

V<sub>SS</sub> line is common. In systems where it is expected that V<sub>DD2</sub> > V<sub>DD1</sub> + 0.5V, a resistor should be inserted to reduce the current flowing through the input protection. Maximum input current ≤ 40 μA.

Figure 7. Input Circuitry

6-98

#### **LCD** Driver PCF2112



NOTES:

I. In the slave mode, the serial resistor between BP of the PCF2112 and the backplane of the LCD must be > 2.7kΩ. In most applications the resistance of the interconnection to the LCD already has a higher value.

By connecting OSC to V<sub>SS</sub> the BP pin becomes input and generates signals synchronized to the single oscillator frequency, thus allowing expansion of several PCF2112 ICs up to the BP drive capability of the master.

Figure 8. Diagram Showing Expansion Possibility for an 8-Digit Plus 8 Decimal Points LCD

## **Signetics**

# PCF8566 Universal LCD Driver for Low Multiplex Rates

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The PCF8566 is a peripheral device which interfaces to almost any liquid crystal display (LCD) having low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 24 segments and can easily be cascaded for larger LCD applications. The PCF8566 is compatible with most microprocessors/microcontrollers and communicates via a two-line bidirectional bus (I2C). Communication overheads are minimized by a display RAM with autoincremented addressing, by hardware sub-addressing, and by display memory switching (static and duplex drive modes).

#### **FFATURES**

- Single-chip LCD controller/driver
- Selectable backplane drive configuration: static or 2/3/4 backplane multiplexing
- Selectable display bias configuration: static, ½, or ⅓
- Internal LCD bias generation with voltage-follower buffers
- 24 segment drives: up to twelve
   8-segment numeric characters; up to six 15-segment alphanumeric characters; or any graphics of up to 96 elements
- $\bullet$  24  $\times$  4-Bit RAM for display data storage
- Auto-incremented display data loading across device subaddress boundaries

#### Display memory bank switching in static and duplex drive modes

- Versatile blinking modes
- LCD and logic supplies may be separated
- 3V to 6V power supply range
- Low power consumption
- Power saving mode for extremely low power consumption in battery-operated and telephone applications
- I2C bus interface
- TTL/CMOS compatible
- Compatible with any 4-bit, 8-bit, or 16-bit microprocessors/ microcontrollers
- May be cascaded for large LCD applications (up to 1536 segments possible)
- Cascadable with the 40-segment LCD driver PFC8576
- Optimized pinning for single plane wiring in both single and multiple PCF8566 applications
- Space-saving 40-pin plastic SO
- No external components required (even in multiple device applications)
- Manufactured in silicon-gate CMOS process

#### PIN CONFIGURATION



| PIN<br>NO. | SYMBOL          | DESCRIPTION                                    |
|------------|-----------------|------------------------------------------------|
| 1          | SDA             | I <sup>2</sup> C bus data input/output         |
| 2          | SCL             | I <sup>2</sup> C bus clock input/output        |
| 3          | SYNC            | Cascade synchronization input/                 |
|            |                 | output                                         |
| 4          | CLK             | External clock input/output                    |
| 5          | $V_{DD}$        | Positive supply voltage                        |
| 6          | OSC             | Oscillator input                               |
| 7          | A0 )            |                                                |
| 8          | A1 }            | I <sup>2</sup> C bus subaddress inputs         |
| 9          | A2 )            |                                                |
| 10         | SA0             | I <sup>2</sup> C bus slave address Bit 0 input |
| 11         | V <sub>SS</sub> | Logic ground                                   |
| 12         | $V_{LCD}$       | LCD supply voltage                             |
| 13         | BPO )           |                                                |
| 14         | BP2             | LOD to delete a set of                         |
| 15         | BP1             | LCD backplane outputs                          |
| 16         | врз )           |                                                |
| 17         | SO )            |                                                |
| to         | to              | LCD segment outputs                            |
| 40         | 523             | •                                              |

#### **ORDERING INFORMATION**

| DESCRIPTION                             | TEMPERATURE RANGE | ORDER CODE |
|-----------------------------------------|-------------------|------------|
| 40-Pin Plastic DIP (SOT-129)            | -40°C to +85°C    | PCF8566PN  |
| 40-Pin Plastic SO<br>(VSO-40; SOT-158A) | -40°C to +85°C    | PCF8566TD  |

#### PCF8566

#### **BLOCK DIAGRAM**



#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                                                           | PARAMETER                                                     | RATING                                             | UNIT |
|------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------|------|
| V <sub>DD</sub>                                                  | Power voltage range; see note                                 | -0.5 to +7                                         | ٧    |
| V <sub>LCD</sub>                                                 | LCD supply voltage range                                      | V <sub>DD</sub> – 7 to V <sub>DD</sub>             | V    |
| VI                                                               | Input voltage range (SCL; SDA; A0 to A2; OSC; CLK; SYNC; SA0) | V <sub>SS</sub> -0.5 to<br>V <sub>DD</sub> + 0.5   | V    |
| Vo                                                               | Output voltage range<br>(S0 to S23; BP0 to BP3)               | V <sub>LCD</sub> - 0.5 to<br>V <sub>DD</sub> + 0.5 | V    |
| ±II                                                              | DC input current                                              | 20                                                 | mA   |
| ± Io                                                             | DC output current                                             | 25                                                 | mA   |
| ± I <sub>DD</sub> ,<br>± I <sub>SS</sub> ,<br>± I <sub>LCD</sub> | $V_{DD}$ , $V_{SS}$ , or $V_{LCD}$ current                    | 50                                                 | mA   |
| P <sub>TOT</sub>                                                 | Power dissipation per package                                 | 400                                                | mW   |
| Po                                                               | Power dissipation per output                                  | 100                                                | mW   |
| T <sub>STG</sub>                                                 | Storage temperature range                                     | -65 to +150                                        | °C   |

PCF8566

DC ELECTRICAL CHARACTERISTICS  $V_{SS} = 0V$ ;  $V_{DD} = 3$  to 6V;  $V_{LCD} = V_{DD} - 3$  to  $V_{DD} - 6V$ ;  $V_{A} = -40$  to +85°C, unless otherwise specified.

| OVMDO:            | DADAMETED                                                                                                                            | LIMITS                 |     |                     |      |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|---------------------|------|
| SYMBOL            | PARAMETER                                                                                                                            | Min                    | Тур | Max                 | UNIT |
| V <sub>DD</sub>   | Operating supply voltage                                                                                                             | 3                      |     | 6                   | ٧    |
| V <sub>LCD</sub>  | LCD supply voltage                                                                                                                   | V <sub>DD</sub> - 6    |     | V <sub>DD</sub> - 3 | ٧    |
| l <sub>DD</sub>   | Operating supply current (normal mode) at f <sub>CLK</sub> = 200kHz <sup>1</sup>                                                     |                        |     | 180                 | μΑ   |
| I <sub>LP</sub>   | Power-saving mode supply current at $V_{DD}$ = 3.5V; $V_{LCD}$ = 0V; $f_{CLK}$ = 35kHz; A0, A1, and A2 tied to $V_{SS}$ <sup>1</sup> |                        |     | 60                  | μΑ   |
| Logic             |                                                                                                                                      |                        |     |                     |      |
| V <sub>IL</sub>   | Input voltage LOW                                                                                                                    | V <sub>SS</sub>        |     | 0.3 V <sub>DD</sub> | ٧    |
| V <sub>IH</sub>   | Input voltage HIGH                                                                                                                   | 0.7 V <sub>DD</sub>    |     | V <sub>DD</sub>     | V    |
| V <sub>OL</sub>   | Output voltage LOW at I <sub>O</sub> = 0mA                                                                                           |                        |     | 0.05                | ٧    |
| V <sub>OH</sub>   | Output voltage HIGH at IO = 0mA                                                                                                      | V <sub>DD</sub> - 0.05 |     |                     | ٧    |
| l <sub>OL1</sub>  | Output current LOW (CLK, SYNC) at V <sub>OL</sub> = 1.0V; V <sub>DD</sub> = 5V                                                       | 1                      |     |                     | mA   |
| Іон               | Output current HIGH (CLK) at V <sub>OH</sub> = 4.0V; V <sub>DD</sub> = 5V                                                            |                        |     | -1                  | mA   |
| I <sub>OL2</sub>  | Output current LOW (SDA; SCL) at V <sub>OL</sub> = 0.4V; V <sub>DD</sub> = 5V                                                        | 3                      |     |                     | mA   |
| ± I <sub>L</sub>  | Leakage current (SAO, CLK, OSC, A0, A1, A2, SCL, SDA) at $V_i = V_{SS}$ or $V_{DD}$                                                  |                        |     | 1                   | μΑ   |
| R <sub>SYNC</sub> | Pull-up resistor (SYNC)                                                                                                              | 15                     | 25  | 60                  | kΩ   |
| V <sub>REF</sub>  | Power-on reset level <sup>2</sup>                                                                                                    |                        | 1.3 | 1.8                 | ٧    |
| t <sub>SW</sub>   | Tolerable spike width on bus                                                                                                         |                        |     | 100                 | ns   |
| Ci                | Input capacitance <sup>3</sup>                                                                                                       |                        |     | 7                   | pF   |
| LCD outpu         | its                                                                                                                                  |                        |     |                     |      |
| ± V <sub>BP</sub> | DC voltage component (BP0 to BP3) at CBP = 35nF                                                                                      |                        | 20  |                     | mV   |
| ± V <sub>S</sub>  | DC voltage component (S0 to S23) at C <sub>S</sub> = 5nF                                                                             |                        | 20  |                     | mV   |
| R <sub>BP</sub>   | Output impedance (BP0 to BP3) at $V_{LCD} = V_{DD} - 5V^4$                                                                           |                        |     | 5                   | kΩ   |
| R <sub>S</sub>    | Output impedance (S0 to S23) at $V_{LCD} = V_{DD} - 5V^4$                                                                            |                        |     | 7.0                 | kΩ   |

PCF8566

AC ELECTRICAL CHARACTERISTICS  $V_{SS} = 0V$ ;  $V_{DD} = 3$  to 6V;  $V_{LCD} = V_{DD} - 3$  to  $V_{DD} - 6V$ ;  $T_A = -40$  to  $+85^{\circ}C$ , unless otherwise specified.

| CVMDO                              | DADAMETER                                                          | LIMITS |     |     |      |
|------------------------------------|--------------------------------------------------------------------|--------|-----|-----|------|
| SYMBOL                             | PARAMETER                                                          | Min    | Тур | Max | UNIT |
| f <sub>CLK</sub>                   | Oscillator frequency (normal mode) <sup>6</sup>                    | 125    | 200 | 315 | kHz  |
| f <sub>CLKLP</sub>                 | Oscillator frequency (power-saving mode) at V <sub>DD</sub> = 3.5V | 21     | 31  | 48  | kHz  |
| t <sub>CLKH</sub>                  | CLK HIGH time                                                      | 1      |     |     | μs   |
| t <sub>CLKL</sub>                  | CLK LOW time                                                       | 1      |     |     | μs   |
| t <sub>PSYNC</sub>                 | SYNC propagation delay                                             |        |     | 400 | ns   |
| tsyncl                             | SYNC LOW time                                                      | 1      |     |     | μs   |
| t <sub>PLCD</sub>                  | Driver delays with test loads at $V_{LCD} = V_{DD} - 5V$           |        |     | 30  | μs   |
| I <sup>2</sup> C bus               |                                                                    |        |     |     |      |
| t <sub>BUF</sub>                   | Bus free time                                                      | 4.7    |     |     | μs   |
| t <sub>HD</sub> , t <sub>STA</sub> | Start condition hold time                                          | 4      |     |     | μs   |
| t <sub>LOW</sub>                   | SCL LOW time                                                       | 4.7    |     |     | μs   |
| t <sub>HIGH</sub>                  | SCL HIGH time                                                      | 4      |     |     | μs   |
| t <sub>SU</sub> , t <sub>STA</sub> | Start condition setup time (repeated start code only)              | 4.7    |     |     | μs   |
| t <sub>HD</sub> , t <sub>DAT</sub> | Data hold time                                                     | 0      |     |     | μs   |
| t <sub>SU</sub> , t <sub>DAT</sub> | Data setup time                                                    | 250    |     |     | ns   |
| t <sub>R</sub>                     | Rise time                                                          |        |     | 1   | μs   |
| t <sub>F</sub>                     | Fall time                                                          |        |     | 300 | ns   |
| t <sub>SU</sub> , t <sub>STO</sub> | Stop condition setup time                                          | 4.7    |     |     | μs   |

#### NOTES:

- 1. Outputs open; inputs at  $V_{SS}$  or  $V_{DD}$ ; external clock with 50% duty factor;  $I^2C$  bus inactive.
- 2. Resets all logic when  $V_{DD} < V_{REF}$ .
- 3. Periodically sampled, not 100% tested.
- 4. Outputs measured one at a time.
- 5. All timing values referred to  $V_{IH}$  and  $V_{IL}$  levels with an input voltage swing of  $V_{SS}$  to  $V_{DD}$ . 6. At  $f_{CLK} < 125$ kHz,  $I^2$ C bus maximum transmission speed is derated.

PCF8566

#### **FUNCTIONAL DESCRIPTION**

The PCF8566 is a versatile peripheral device designed to interface any microprocessor to a wide variety of LCDs. It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 24 segments. The display configurations possible with the PCF8566 depend on the number of active backplane outputs required; a selection of display configurations is given in Table 1.

All of the display configurations given in Table 1 can be implemented in the typical system shown in Figure 1. The host microprocessor/microcontroller maintains the two-line  $l^2 \mathrm{C}$  bus communication channel with the PCF8566. The internal oscillator is selected by tying OSC (Pin 6) to VSS. The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally. The only other connections required to complete the system are to the power supplies (VDD, VSS, and VLCD) and to the LCD panel chosen for the application

#### Power-On Reset

At power-on, the PCF8566 resets to a defined starting condition as follows:

- 1. All backplane outputs are set to VDD.
- 2. All segment outputs are set to VDD.

- The drive mode '1:4 multiplex with 1/3 bias' is selected.
- 4. Blinking is switched off.
- 5. Input and output bank selectors are reset (as defined in Table 5).
- 6. The I2C bus interface is initialized.
- The data pointer and the subaddress counter are cleared.

Data transfers on the I<sup>2</sup>C bus should be avoided for 1ms following power-on to allow completion of the reset action.

#### LCD Bias Generation

The full-scale LCD voltage ( $V_{OP}$ ) is obtained from  $V_{DD} - V_{LCD}$ . The LCD voltage may be temperature-compensated externally through the  $V_{LCD}$  supply to Pin 12. Fractional LCD biasing voltages are obtained from an internal voltage divider of three series resistors connected between  $V_{DD}$  and  $V_{LCD}$ . The center resistor can be switched out of circuit to provide a  $^{1/2}$  bias voltage level for the 1:2 multiplex configuration.

#### LCD Voltage Selector

The LCD voltage selector coordinates the multiplexing of the LCD according to the selected LCD drive configuration. The operation of the voltage selector is controlled by

MODE SET commands from the command decoder. The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of  $V_{OP} = V_{DD} - V_{LCD}$  and the resulting discrimination ratios (D), are given in Table 2.

A practical value for  $V_{OP}$  is determined by equating  $V_{OFF(RMS)}$  with a defined LCD threshold voltage ( $V_{TH}$ ), typically when the LCD exhibits approximately 10% contrast. In the static drive mode, a suitable choice is  $V_{OP}$   $\gtrapprox$   $3V_{TH}$ .

Multiplex drive ratios of 1:3 and 1:4 with  $\frac{1}{2}$  bias are possible, but the discrimination and, hence, the contrast ratios, are smaller  $(\sqrt{3} = 1.732 \text{ for } 1:3 \text{ multiplex or } \sqrt{21}/$ 

3 = 1.528 for 1:4 multiplex). The advantage of these modes is a reduction of the LCD full-scale voltage V<sub>OP</sub> as follows:

1:3 multiplex (½ bias):  $V_{OP} = \sqrt{6}V_{OFF(RMS)} = 2.449V_{OFF(RMS)}$ 

1:4 multiplex (1/2 bias):

 $V_{OP} = 4\sqrt{3}/3V_{OFF(RMS)} = 2.309V_{OFF(RMS)}$ 

These compare with  $V_{OP} = 3V_{OFF(RMS)}$  when  $\frac{1}{3}$  bias is used.

Table 1. Selection of Display Configurations

| ACTIVE<br>BACKPLANE<br>OUTPUTS | NO OF SEGMENTS | 7-SEGMENT<br>NUMERIC                | 14-SEGMENT<br>ALPHANUMERIC             | DOT MATRIX       |
|--------------------------------|----------------|-------------------------------------|----------------------------------------|------------------|
| 4                              | 96             | 12 digits +<br>12 indicator symbols | 6 characters +<br>12 indicator symbols | 96 dots (4 × 24) |
| 3                              | 72             | 9 digits +<br>9 indicator symbols   | 4 characters +<br>16 indicator symbols | 72 dots (3 × 24) |
| 2                              | 48             | 6 digits +<br>6 indicator symbols   | 3 characters +<br>6 indicator symbols  | 48 dots (2 × 24) |
| 1                              | 24             | 3 digits +<br>3 indicator symbols   | 1 character +<br>10 indicator symbols  | 24 dots          |



PCF8566

Table 2. Preferred LCD Drive Modes: Summary of Characteristics

| LCD DRIVE MODE | LCD BIAS<br>CONFIGURATION | V <sub>OFF(RMS)</sub> | V <sub>ON(RMS)</sub><br>V <sub>OP</sub> | $D = \frac{V_{ON(RMS)}}{V_{OFF(RMS)}}$ |
|----------------|---------------------------|-----------------------|-----------------------------------------|----------------------------------------|
| static (1BP)   | static (2 levels)         | 0                     | 1                                       | ∞                                      |
| 1:2 MUX (2BP)  | 1/2 (3 levels)            | $\sqrt{2}/4 = 0.354$  | $\sqrt{10}/4 = 0.791$                   | $\sqrt{5} = 2.236$                     |
| 1:2 MUX (2BP)  | 1/3 (4 levels)            | 1/3 = 0.333           | $\sqrt{5}/3 = 0.745$                    | $\sqrt{5} = 2.236$                     |
| 1:3 MUX (3BP)  | 1/3 (4 levels)            | 1/3 = 0.333           | $\sqrt{33}/9 = 0.638$                   | $\sqrt{33}/3 = 1.915$                  |
| 1:4 MUX (4BP)  | 1/3 (4 levels)            | 1/3 = 0.333           | $\sqrt{3}/3 = 0.577$                    | $\sqrt{3} = 1.732$                     |

#### LCD Drive Mode Waveforms

The static LCD drive mode is used when a single backplane is provided in the LCD. Backplane and segment drive waveforms for this mode are shown in Figure 2.

When two backplanes are provided in the LCD, the 1:2 multiplex drive mode applies. The PCF8566 allows use of  $\frac{1}{2}$  or  $\frac{1}{2}$  bias in this mode as shown in Figures 3 and 4.

The backplane and segment drive wavefront for the 1:3 multiplex drive mode (three LCD backplanes) and for the 1:4 multiplex drive mode (four LCD backplanes) are shown in Figures 5 and 6, respectively.



PCF8566



PCF8566



PCF8566



PCF8566



PCF8566

#### **Oscillator**

The internal logic and the LCD drive signals of the PCF8566 or PCF8576 are timed either by the built-in oscillator or from an external clock.

The clock frequency (f<sub>CLK</sub>) determines the LCD frame frequency and the maximum rate for data reception from the I2C bus. To allow I<sup>2</sup>C bus transmissions at their maximum data rate of 100kHz, f<sub>CLK</sub> should be chosen to be above 125kHz. A clock signal must always be supplied to the device; removing the clock may freeze the LCD in a DC state.

#### internal Clock

When the internal oscillator is used, OSC (Pin 6) should be tied to  $V_{SS}$ . In this case, the output from CLK (Pin 4) provides the clock signal for cascaded PCF8566s and PCF8576s in the system.

#### **External Clock**

The condition for external clock is made by tying OSC (Pin 6) to VDD; CLK (Pin 4) then becomes the external clock input.

The timing of the PCF8566 organizes the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. In cascaded applications, the synchronization signal SYNC maintains the correct timing relationship between the PCF8566s in the system. The timing also generates the LCD frame frequency, which it derives as an integer multiple of the clock frequency (Table 3). The frame frequency is set by MODE SET commands when internal clock is used, or by the frequency applied to Pin 4 when external clock is used.

The ratio between the clock frequency and the LCD frame frequency depends on the mode in which the device is operating. In the power-saving mode, the reduction ratio is six times smaller; this allows the clock frequency to be reduced by a factor of six. The reduced clock frequency results in a significant reduction in power dissipation. The lower clock frequency has the disadvantage of increasing the response time when large amounts of display data are transmitted on the I2C bus. When a device is unable to digest a display data byte before the next one arrives, it holds the SCL line low until the first display data byte is stored. This slows down the transmission rate of the I2C bus, but no data loss occurs.

#### Display Latch

The display latch holds the display data while the corresponding multiplex signals are generated. There is a one-to-one relationship between the data in the display latch, the LCD segment outputs, and one column of the display RAM.

Table 3. LCD Frame Frequencies

| PCF8566 MODE      | f <sub>FRAME</sub>     | NOMINAL f <sub>FRAME</sub> (Hz) |
|-------------------|------------------------|---------------------------------|
| Normal mode       | f <sub>CLK</sub> /2880 | 64                              |
| Power-saving mode | f <sub>CLK</sub> /480  | 64                              |



Display RAM Addresses and Segment Outputs, and Between Bi

#### Shift Register

The shift register serves to transfer display information from the display RAM to the display latch while previous data is displayed.

#### **Segment Outputs**

The LCD drive section includes 24 segment outputs S0 to S23 (Pins 17 to 40) which should be connected directly to the LCD. The segment output signals are generated in accordance with the multiplexed backplane signals and with the data resident in the display latch. When less than 24 segment outputs are required, the unused segment outputs should be left open.

#### **Backplane Outputs**

The LCD drive section includes four backplane outputs BP0 to BP3 which should be connected directly to the LCD. The backplane output signals are generated in accordance with the selected LCD drive mode. If less than four backplane outputs are required, the unused outputs can be left open. In the 1:3 multiplex drive mode, BP3 carries the same signal as BP1; therefore, these two adjacent outputs can be tied together to give enhanced drive capabilities. In the 1:2 multiplex drive mode, BP0 and BP2, BP1 and BP3, respectively, carry the same signals, and may also be paired to increase the drive capabilities. In the static drive mode, the same signal is carried by all four backplane outputs, and they can be connected in parallel for very high drive requirements.

The display RAM is a static 24 imes 4-bit RAM which stores LCD data. A logic 1 in the RAM bit-map indicates the "on" state of the corresponding LCD segment; similarly, a logic 0 indicates the "off" state. There is a one-toone correspondence between the RAM addresses and the segment outputs, and between the individual bits of a RAM word and the backplane outputs. The first RAM column corresponds to the 24 segments operated with respect to backplane BP0 (Figure 7). In multiplexed LCD applications, the segment data of the second, third, and fourth column of the display RAM are time-multiplexed with BP1, BP2, and BP3, respectively.

When display data is transmitted to the PCF8566, the display bytes received are stored in the display RAM according to the selected LCD drive mode. To illustrate the filling order, an example of a 7-segment numeric display showing all drive modes is given in Figure 8; the RAM filling organization depicted applies equally to other LCD types.

With reference to Figure 8, in the static drive mode the eight transmitted data bits are placed in Bit 0 of eight successive display RAM addresses. In the 1:2 multiplex drive mode, the eight transmitted data bits are placed in Bits 0 and 1 of four successive display RAM addresses. In the 1:3 multiplex drive mode, these bits are placed in Bits 0, 1, and 2 of three successive addresses, with bit 2 of the third address left unchanged. This last bit may, if necessary, be controlled by an additional transfer to this address, but care should be taken to avoid overriding adjacent data because full bytes are always transmitted. In the 1:4 multiplex drive mode, the eight transmitted data bits are placed in Bits 0, 1, 2, and 3 of two successive display RAM addresses.

#### **Data Pointer**

The addressing mechanism for the display RAM is realized using the data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the data pointer by the LOAD DATA POINTER command, Following this, an arriving data byte is stored starting at the display RAM address indicated by the data pointer, thereby observing the filling order shown in Figure 8. The data pointer is automatically incremented according to the LCD configura-

PCF8566

Table 4. Blinking Frequencies

| BLINKING MODE | NORMAL OPERATING<br>MODE RATIO | POWER-SAVING<br>MODE RATIO | NOMINAL BLINKING FREQUENCY<br>f <sub>BLINK</sub> (Hz) |
|---------------|--------------------------------|----------------------------|-------------------------------------------------------|
| off           |                                |                            | blinking <sub>off</sub>                               |
| 2Hz           | f <sub>CLK</sub> /92160        | f <sub>CLK</sub> /15360    | 2                                                     |
| 1Hz           | f <sub>CLK</sub> /184320       | f <sub>CLK</sub> /30720    | 1                                                     |
| 0.5Hz         | f <sub>CLK</sub> /368640       | f <sub>CLK</sub> /61440    | 0.5                                                   |

tion chosen. That is, after each byte is stored, the contents of the data pointer are incremented by eight (static drive mode), by four (1:2 multiplex drive mode) by three (1:3 multiplex drive mode) or by two (1:4 multiplex drive mode).

#### Subaddress Counter

The storage of display data is conditioned by the contents of the subaddress counter. Storage is allowed to take place only when the contents of the subaddress counter agree with the hardware subaddress applied to A0, A1, and A2 (Pins 7, 8, and 9). A0, A1, and A2 should be tied to  $V_{SS}$  or  $V_{DD}$ . The subaddress counter value is defined by the DEVICE SELECT command. If the contents of the subaddress counter and the hardware subaddress do not agree, then data storage is inhibited, but the data pointer is incremented as if data storage had taken place. The subaddress counter is also incremented when the data pointer overflows.

The storage arrangements described lead to extremely efficient data loading in cascaded applications. When a series of display bytes are being sent to the display RAM, automatic wrap-over to the next PCF8566 occurs when the last RAM address is exceeded. Subaddressing across device boundaries is successful even if the change to the next device in the cascade occurs within a transmitted character.

#### **Output Bank Selector**

This selects one of the four bits per display RAM address for transfer to the display latch. The actual bit chosen depends on the particular LCD drive mode in operation and on the instant in the multiplex sequence. In 1:4 multiplex, all RAM addresses of Bit 0 are the first to be selected; these are followed by the contents of Bit 1, Bit 2, and then Bit 3. Similarly in 1:3 multiplex, Bits 0, 1, and 2 are selected sequentially. In 1:2 multiplex, Bits 0 then 1 are selected and, in the static mode, Bit 0 is selected.

The PCF8566 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the BANK SELECT command may request the contents of Bit 2 to be selected for display instead of Bit 0 contents. In the 1:2 drive mode, the contents of Bits 2 and 3 may be selected instead of Bits 0 and 1. This gives the

provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

#### Input Bank Selector

The input bank selector loads display data into the display RAM according to the selected LCD drive configuration. Display data can be loaded in Bit 2 in static drive mode or in Bits 2 and 3 in 1:2 drive mode by using the BANK SELECT command. The input bank selector functions independently of the output bank selector.

#### Blinker

The display blinking capabilities of the PCF8566 are very versatile. The whole display can be blinked at frequencies selected by the BLINK command. The blinking frequencies are integer multiples of the clock frequency; the ratios between the clock and blinking frequencies depend on the mode in which the device is operating, as shown in Table 4.

An additional feature is for an arbitrary selection of LCD segments to be blinked. This applies to the static and 1:2 LCD drive modes and can be implemented without any communication overheads. By means of the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blinking frequency. This mode can also be specified by the BLINK command.

In the 1:3 and 1:4 multiplex modes, where no alternate RAM bank is available, groups of LCD segments can be blinked by selectively changing the display RAM data at fixed time intervals.

If the entire display is to be blinked at a frequency other than the nominal blinking frequency, this can be effectively performed by resetting and setting the display enable Bit E at the required rate using the MODE SET command

## CHARACTERISTICS OF THE I<sup>2</sup>C

The I<sup>2</sup>C bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages

of a device. Data transfer may be initiated only when the bus is not busy.

#### Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals.

#### Start and Stop Conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P).

#### **System Configuration**

A device generating a message is a "transmitter"; a device receiving a message is a "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves"

#### Acknowledge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra acknowledge-related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also, a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge-related clock pulse, and setup and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition

#### PCF8566 I<sup>2</sup>C Bus Controller

The PCF8566 acts as an I<sup>2</sup>C slave receiver. It does not initiate I<sup>2</sup>C bus transfers or transmit data to an I<sup>2</sup>C master receiver. The only data

## PCF8566



Figure 8. Relationships Between LCD Layout, Drive Mode, Display RAM Filling Order and Display Data Transmitted Over the I<sup>2</sup>C Bus (x = Data Bit Unchanged)



output from the PCF8566 are the acknowledge signals of the selected devices. Device selection depends on the I<sup>2</sup>C bus slave address, on the transferred command data, and on the hardware subaddress.

In single device applications, the hardware subaddress inputs A0, A1, and A2, are normally left open or tied to  $V_{SS}$ , which defines the hardware subaddress 0. In multiple device applications, A0, A1, and A2 are tied to  $V_{SS}$  or  $V_{DD}$  according to a binary coding scheme such that no two devices with a

common I<sup>2</sup>C slave address have the same hardware sub-address.

In the power-saving mode, it is possible that the PCF8566 is not able to keep up with the highest transmission rates when large amounts of display data are transmitted. If this situation occurs, the PCF8566 forces the SCL line Low until its internal operations are completed. This is known as the "clock synchronization feature" of the I<sup>2</sup>C bus and serves to slow down fast transmitters. Data loss does not occur.

#### Input Filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

## I<sup>2</sup>C Bus Protocol

Two I<sup>2</sup>C bus slave addresses (0111110 and 0111111) are reserved for PCF8566. The least-significant bit of the slave address that a PCF8566 will respond to is defined by the level tied at its input SA0 (Pin 10). Therefore, two types of PCF8566 can be distinguished on the same I<sup>2</sup>C bus, which allows:

- (a) up to 16 PCF8566s on the same  $I^2C$  bus for very large LCD applications
- (b) the use of two types of LCD multiplex on the same  $I^2C$  bus

The I<sup>2</sup>C bus protocol is shown in Figure 13. The sequence is initiated with a start condition (S) from the I<sup>2</sup>C bus master, which is followed by one of the two PCF8566 slave addresses available. All PCF8566s with the corresponding SA0 level acknowledge in parallel the slave address, but all PCF8566s with the alternative SA0 level ignore the whole I<sup>2</sup>C bus transfer. After acknowledgement, one or

## PCF8566



SCL

MASTER
TRANSMITTER/
RECEIVER

SLAVE
TRANSMITTER/
RECEIVER

SLAVE
TRANSMITTER/
RECEIVER

MASTER
TRANSMITTER/
RECEIVER

AF04590S

Figure 11. System Configuration







more command bytes (m) follow which define the status of the addressed PCF8566s. The last command byte is tagged with a cleared most-significant bit, the continuation Bit C. The command bytes are also acknowledged by all addressed PCF8566s on the bus.

After the last command byte, a series of display data bytes (n) may follow. These display data bytes are stored in the display RAM at the address specified by the data pointer and the sub-address counter. Both data pointer and sub-address counter are automatically updated and the data is directed to the intended PCF8566 device. The acknowledgement after each byte is made only by the (A0, A1, A2) addressed PCF8566. After the last display byte, the I<sup>2</sup>C bus master issues a stop condition (P).

## **Command Decoder**

The command decoder identifies command bytes that arrive on the I<sup>2</sup>C bus. All available commands carry a continuation Bit C in their most-significant bit position (Figure 14). When this bit is set, it indicates that the next byte of the transfer to arrive will also represent a command. If the bit is reset, it indicates the last command byte of the transfer. Further bytes will be regarded as display data.

The five commands available to the PCF8566 are defined in Table 5.

Table 5. Definition of PCF8566 Commands

| COMMAND/OPCODE               | ОРТ                                                             | TIONS                          | DESCRIPTION                                                                 |
|------------------------------|-----------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------|
|                              | LCD Drive Mode                                                  | Bits M1 M0                     | Defines LCD drive mode.                                                     |
| MODE SET  C 1 0 LP E B M1 M0 | static (1BP)<br>1:2 MUX (2BP)<br>1:3 MUX (3BP)<br>1:4 MUX (4BP) | 0 1<br>1 0<br>1 1<br>0 0       |                                                                             |
|                              | LCD Bias                                                        | Bit B                          | Defines LCD bias configuration.                                             |
|                              | 1/3 bias<br>1/2 bias                                            | 0                              | — Defines disalou status                                                    |
|                              | Display Status                                                  | Bit E                          | Defines display status. The possibility of disabling the                    |
|                              | disabled (blank)<br>enabled                                     | 0                              | display allows implementation of blinking under external control.           |
|                              | Mode                                                            | Bit LP                         | Defines power dissipation mode.                                             |
|                              | normal mode<br>power-saving mod                                 | 0<br>de 1                      |                                                                             |
| LOAD DATA POINTER            | Bits P4 P3 P2                                                   | 2 P1 P0                        | Five bits of immediate data, Bits P4 to P0, are transferred                 |
| C 0 0 P4 P3 P2 P1 P0         | 5-Bit binary value                                              | of 0 to 23                     | to the data pointer to define one of twenty-four display RAM addresses.     |
| DEVICE SELECT                | Bits                                                            | A0 A1 A2                       | Three bits of immediate data, Bits A0 to A2, are transferred                |
| C 1 1 0 0 A2 A1 A0           | 3-Bit binary value                                              |                                | to the subaddress counter to define one of eight hardware subaddresses.     |
| BANK SELECT                  | Static 1:2                                                      | MUX Bit                        | Defines input bank selection                                                |
| C 1 1 1 1 0 I O              |                                                                 |                                |                                                                             |
|                              |                                                                 | 1 Bits 0, 1 0<br>1 Bits 2, 3 1 |                                                                             |
|                              | Static 1:2                                                      | MUX Bit                        | Defines output bank selection (retrieval of LCD display data).              |
|                              |                                                                 | 1 Bits 0, 1 0<br>1 Bits 2, 3 1 |                                                                             |
|                              |                                                                 |                                | The BANK SELECT command has no effect in 1:3 and 1:4 multiplex drive modes. |
| BLINK                        | Blink Frequency                                                 | Bits BF1 BF0                   | Defines the blinking frequency.                                             |
| C 1 1 1 0 A BF1 BF0          | off<br>2Hz<br>1Hz<br>0.5Hz                                      | 0 0<br>0 1<br>1 0<br>1 1       |                                                                             |
|                              | Blink Mode                                                      | Bit                            |                                                                             |
|                              | normal blinking<br>alternation blinkin                          | 0<br>19 1                      |                                                                             |
|                              |                                                                 |                                | modes.                                                                      |

PCF8566

## **Display Controller**

The display controller executes the commands identified by the command decoder. It contains the status registers of the PCF8566 and coordinates their effects. The controller is also responsible for loading display data into the display RAM as required by the filling order.

#### **Cascaded Operation**

In large display configurations, up to 16 PCF8566s can be distinguished on the same 1<sup>2</sup>C bus by using the 3-bit hardware subadress (A0, A1, A2) and the programmable 1<sup>2</sup>C slave address (SA0). It is also possible to cascade up to 16 PCF8566s. When cascaded, several PCF8566s are synchronized so

that they can share the backplane signals from one of the devices in the cascade. Such an arrangement is cost-effective in large LCD applications since the backplane outputs of only one device need to be through-plated to the backplane electrodes of the display. The other PCF8566s of the cascade contribute additional segment outputs, but their backplane outputs are left open (Figure 15).

The SYNC line is provided to maintain the correct synchronization between all cascaded PCF8566s. This synchronization is guaranteed after the power-on reset. The only time that SYNC is likely to be needed is if synchronization is accidently lost (e.g., by noise in adverse electrical environments, or by the definition of a multiplex mode when

PCF8566s with differing SA0 levels are cascaded). SYNC is organized as an input/ output pin, the output section being realized as an open-drain driver with an internal pullup resistor. A PCF8566 asserts the SYNC line at the onset of its last active backplane signal and monitors the SYNC line at all other times. Should synchronization in the cascade be lost, it will be restored by the first PCF8566 to assert SYNC. The timing relationships between the backplane waveforms and the SYNC signal for the various drive modes of the PCF8576 are shown in Figure 16. The waveforms are identical to the parent device PCF8576. Cascadability between PCF8566s and PCF8576s is possible, giving cost-effective LCD applications.

















# **Signetics**

# PCF8576 Universal LCD Driver for Low Multiplex Rates

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The PCF8576 is a peripheral device which interfaces to almost any liquid crystal display (LCD) having low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 40 segments and can easily be cascaded for larger LCD applications. The PCF8576 is compatible with most microprocessors and communicates via a two-line bidirectional bus (I2C). Communication overheads are minimized by a display RAM with auto-incremented addressing, by hardware sub-addressing, and by display memory switching (static and duplex drive modes).

## **FEATURES**

- Single-chip LCD controller/driver
- Selectable backplane drive configuration: static or 2/3/4 backplane multiplexing
- Selectable display bias configuration: static, ½, or ⅓
- 40 segment drives: up to twenty
   8-segment numeric characters; up to ten 15-segment alphanumeric characters; or any graphics of up to 160 elements
- 40 × 4-bit RAM for display data storage
- Auto-incremented display data loading across device sub-address boundaries
- Display memory bank switching in static and duplex drive modes
- Versatile blinking modes

- LCD and logic supplies may be separated
- Wide power supply range: from 2V for low-threshold LCDs and up to 9V for guest-host LCDs and high-threshold (automobile) twisted nematic LCDs
- Low power consumption
- Power-saving mode for extremely low power consumption in battery-operated and telephone applications
- I<sup>2</sup>C bus interface
- TTL/CMOS compatible
- Compatible with any 4-bit, 8-bit, or 16-bit microprocessors
- May be cascaded for large LCD applications (up to 2560 segments possible)
- Optimized pinning for single plane wiring in both single and multiple PCF8576 applications
- Space-saving 56-lead plastic minipack (VSO-56)
- Very low external component count (at most one resistor, even in multiple device applications)
- Compatible with Philips/Videlec chip-on-glass technology
- Manufactured in silicon-gate CMOS process

## APPLICATIONS

- Telephony
- Hand-held terminals
- General instrumentation
- Car dashboard displays

#### ORDERING INFORMATION

| DESCRIPTION                            | TEMPERATURE RANGE | ORDER CODE |
|----------------------------------------|-------------------|------------|
| 56-Pin Plastic SO<br>(VSO-56; SOT-190) | -40°C to +85°C    | PCF8576TD  |

## PIN CONFIGURATION



| PIN NO. | SYMBOL           | DESCRIPTION                                                                    |
|---------|------------------|--------------------------------------------------------------------------------|
| 1<br>2  | SDA<br>SCL       | I <sup>2</sup> C bus data input/output I <sup>2</sup> C bus clock input/output |
| 3       | SYNC             | Cascade synchronization input/<br>output                                       |
| 4       | CLK              | External clock input/output                                                    |
| 5       | $V_{DD}$         | Positive supply voltage                                                        |
| 6       | OSC              | Oscillator input                                                               |
| 7       | A0 )             |                                                                                |
| 8       | A1 }             | I <sup>2</sup> C bus subaddress inputs                                         |
| 9       | A2 )             | •                                                                              |
| 10      | SA0              | I <sup>2</sup> C bus slave address bit 0 input                                 |
| 11      | $V_{SS}$         | Logic ground                                                                   |
| 12      | V <sub>LCD</sub> | LCD supply voltage                                                             |
| 13      | BPO )            |                                                                                |
| 14      | BP2              | LCD backplane outputs                                                          |
| 15      | BP1 (            | LOD backplane outputs                                                          |
| 16      | BP3 )            |                                                                                |
| 17      | S0 )             |                                                                                |
| to      | to {             | LCD segment outputs                                                            |
| 56      | 539 )            |                                                                                |

## PCF8576

## **BLOCK DIAGRAM**



## **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                                                        | PARAMETER                                                       | RATING                                        | UNIT |
|---------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------|------|
| V <sub>DD</sub>                                               | Supply voltage range                                            | -0.5 to +11                                   | ٧    |
| V <sub>LCD</sub>                                              | LCD supply voltage range                                        | V <sub>DD</sub> -11 to V <sub>DD</sub>        | ٧    |
| Vi                                                            | Input voltage range (SCL; SDA; A0 to A2; OSC; CLK; SYNC; SA0)   | $V_{SS}$ -0.5 to $V_{DD}$ +0.5                | ٧    |
| v <sub>o</sub>                                                | Output voltage range (S0 to S39; BP0 to BP3)                    | V <sub>LCD</sub> -0.5 to V <sub>DD</sub> +0.5 | ٧    |
| ± I <sub>1</sub>                                              | DC input current                                                | 20                                            | mA   |
| ± I <sub>O</sub>                                              | DC output current                                               | 25                                            | mA   |
| ± I <sub>DD</sub> , ± I <sub>SS</sub> ,<br>± I <sub>LCD</sub> | V <sub>DD</sub> , V <sub>SS</sub> , or V <sub>LCD</sub> current | 50                                            | mA   |
| Ртот                                                          | Power dissipation per package                                   | 400                                           | mW   |
| Po                                                            | Power dissipation per output                                    | 100                                           | mW   |
| T <sub>STG</sub>                                              | Storage temperature range                                       | -65 to +150                                   | °C   |

6-121

PCF8576

DC ELECTRICAL CHARACTERISTICS  $V_{SS} = 0V$ ;  $V_{DD} = 2$  to 9V;  $V_{LCD} = V_{DD} - 2$  to  $V_{DD} - 9V$ ;  $V_{A} = -40$ °C to +85°C, unless otherwise specified.

| 0.44501             |                                                                                                       |                       | LIMITS |                    |      |
|---------------------|-------------------------------------------------------------------------------------------------------|-----------------------|--------|--------------------|------|
| SYMBOL              | PARAMETER                                                                                             | Min                   | Тур    | Max                | UNIT |
| V <sub>DD</sub>     | Operating supply voltage                                                                              | 2                     |        | 9 .                | V    |
| V <sub>LCD</sub>    | LCD supply voltage <sup>1</sup>                                                                       | V <sub>DD</sub> -9    |        | V <sub>DD</sub> -2 | ٧    |
| I <sub>DD</sub>     | Operating supply current at f <sub>CLK</sub> = 200kHz <sup>2</sup>                                    |                       |        | 180                | μΑ   |
| I <sub>LP</sub>     | Power-saving mode supply current at $V_{DD} = 3.5V$ ; $V_{LCD} = 0V$ ; $f_{CLK} = 35 \text{kHz}^2$    |                       |        | 60                 | μΑ   |
| Logic               |                                                                                                       | - L                   |        |                    |      |
| V <sub>IL</sub>     | Input voltage Low                                                                                     | V <sub>SS</sub>       |        | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>     | Input voltage High                                                                                    | 0.7 V <sub>DD</sub>   |        | V <sub>DD</sub>    | ٧    |
| V <sub>OL</sub>     | Output voltage Low at IO = 0mA                                                                        |                       |        | 0.05               | V    |
| V <sub>OH</sub>     | Output voltage High at I <sub>O</sub> = 0mA                                                           | V <sub>DD</sub> -0.05 |        |                    | ٧    |
| I <sub>OL1</sub>    | Output current Low (CLK, SYNC) at V <sub>OL</sub> = 1.0V; V <sub>DD</sub> = 5V                        | 1                     |        |                    | mA   |
| Гон                 | Output current High (CLK) at V <sub>OH</sub> = 4.0V; V <sub>DD</sub> = 5V                             |                       |        | -1                 | mA   |
| I <sub>OL2</sub>    | Output current Low (SDA; SCL) at V <sub>OL</sub> = 0.4V; V <sub>DD</sub> = 5V                         | 3                     | -      |                    | mA   |
| ± I <sub>L1</sub> . | Leakage current (SA0; A0 to A2; CLK; SCL; SDA) at V <sub>I</sub> = V <sub>SS</sub> or V <sub>DD</sub> |                       |        | 1                  | μΑ   |
| ± I <sub>L2</sub>   | Leakage current (OSC) at V <sub>I</sub> = V <sub>DD</sub>                                             |                       |        | 1                  | μΑ   |
| R <sub>SYNC</sub>   | Pull-up resistor (SYNC)                                                                               | 20                    | 50     | 150                | kΩ   |
| V <sub>REF</sub>    | Power-on reset level <sup>3</sup>                                                                     |                       | 1.0    | 1.6                | V    |
| t <sub>SW</sub>     | Tolerable spike width on bus                                                                          |                       |        | 100                | ns   |
| Cı                  | Input capacitance 4                                                                                   |                       |        | 7.                 | pF   |
| LCD outpu           | its                                                                                                   |                       |        |                    | :    |
| ± V <sub>BP</sub>   | DC voltage component (BP0 to BP3) at CBP = 35nF                                                       |                       | 20     |                    | mV   |
| ± V <sub>S</sub>    | DC voltage component (S0 to S39) at C <sub>S</sub> = 5nF                                              |                       | 20     |                    | mV   |
| R <sub>BP</sub>     | Output impedance (BP0 to BP3) at V <sub>LCD</sub> = V <sub>DD</sub> -5V <sup>5</sup>                  |                       |        | 5                  | kΩ   |
| R <sub>S</sub>      | Output impedance (S0 to S39) at V <sub>LCD</sub> = V <sub>DD</sub> -5V <sup>5</sup>                   |                       |        | 7.0                | kΩ   |

PCF8576

# AC ELECTRICAL CHARACTERISTICS $V_{SS} = 0V$ ; $V_{DD} = 2$ to 9V; $V_{LCD} = V_{DD} - 2$ to $V_{DD} - 9V$ ; $T_A = -40$ °C to +85°C, unless otherwise specified.

| SYMBOL                             | PARAMETER                                                                            | Min | Тур | Max | UNIT |
|------------------------------------|--------------------------------------------------------------------------------------|-----|-----|-----|------|
| f <sub>CLK</sub>                   | Oscillator frequency (normal mode) at $V_{DD} = 5V$ ; $R_{OSC} = 200k\Omega^{7}$     | 125 | 185 | 288 | kHz  |
| fCLKLP                             | Oscillator frequency (power-saving mode) at $V_{DD} = 3.5V$ ; $R_{OSC} = 1.2M\Omega$ | 21  | 31  | 48  | kHz  |
| t <sub>CLKH</sub>                  | CLK High time                                                                        | 1   |     |     | μs   |
| t <sub>CLKL</sub>                  | CLK Low time                                                                         | 1   |     |     | μs   |
| t <sub>PSYNC</sub>                 | SYNC propagation delay                                                               |     |     | 400 | ns   |
| tSYNCL                             | SYNC Low time                                                                        | 1   |     |     | μs   |
| t <sub>PLCD</sub>                  | Driver delays with test loads at V <sub>LCD</sub> = V <sub>DD</sub> -5V              |     |     | 30  | μs   |
| I <sup>2</sup> C bus h             | gh-speed mode                                                                        |     |     |     |      |
| t <sub>BUF</sub>                   | Bus free time                                                                        | 4.7 |     |     | μs   |
| t <sub>HD</sub> , t <sub>STA</sub> | Start condition hold time                                                            | 4   |     |     | μs   |
| t <sub>LOW</sub>                   | SCL Low time                                                                         | 4.7 |     |     | μs   |
| <sup>t</sup> HIGH                  | SCL High time                                                                        | 4   |     |     | μs   |
| t <sub>SU</sub> , t <sub>STA</sub> | Start condition setup time (repeated start code only)                                | 4.7 |     |     | μs   |
| t <sub>HD</sub> , t <sub>DAT</sub> | Data hold time                                                                       | 0   |     |     | μs   |
| t <sub>SU</sub> , t <sub>DAT</sub> | Data setup time                                                                      | 250 |     |     | ns   |
| t <sub>R</sub>                     | Rise time                                                                            |     |     | 1   | μs   |
| t <sub>F</sub>                     | Fall time                                                                            |     |     | 300 | ns   |
| tsu, tsto                          | Stop condition setup time                                                            | 4.7 |     |     | μs   |

#### NOTES:

- 1.  $V_{LCD} < V_{DD} \mbox{--} 3V$  for 1/3 bias.
- 2. Outputs open; inputs at  $V_{SS}$  or  $V_{DD}$ ; external clock with 50% duty cycle;  $I^2C$  bus inactive.
- 3. Resets all logic when V<sub>DD</sub> < V<sub>REF</sub>.
- 4. Periodically sampled, not 100% tested.
- 5. Outputs measured one at a time.
- 6. All timing values referred to  $V_{IH}$  and  $V_{IL}$  levels with an input voltage swing of  $V_{SS}$  to  $V_{DD}$ .
- 7. At f<sub>CLK</sub> < 125kHz, I<sup>2</sup>C bus maximum transmission speed is derated.

PCF8576

#### **FUNCTIONAL DESCRIPTION**

The PCF8576 is a versatile peripheral device designed to interface any microprocessor to a wide variety of LCDs. It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 40 segments. The display configurations possible with the PCF8576 depend on the number of active

backplane outputs required; a selection of display configurations is given in Table 1.

All of the display configurations given in Table 1 can be implemented in the typical system shown in Figure 1. The host microprocessor maintains the 2-line  $\rm l^2C$  bus communication channel with the PCF8576. A resistor con-

nected between OSC (Pin 6) and  $V_{SS}$  (Pin 11) controls the device clock frequency. The appropriate biasing voltages for the multiplexed LCD waveforms are generated internally. The only other connections required to complete the system are to the power supplies ( $V_{DD}$ ,  $V_{SS}$ , and  $V_{LCD}$ ) and to the LCD panel chosen for the application.

Table 1. Selection of Display Configurations

| ACTIVE BACK-<br>PLANE OUTPUTS | NUMBER OF<br>SEGMENTS | 7-SEGMENT<br>NUMERIC                | 14-SEGMENT<br>ALPHANUMERIC              | DOT MATRIX         |
|-------------------------------|-----------------------|-------------------------------------|-----------------------------------------|--------------------|
| 4                             | 160                   | 20 digits +<br>20 indicator symbols | 10 characters +<br>20 indicator symbols | 160 dots<br>(4×40) |
| 3                             | 120                   | 15 digits +<br>15 indicator symbols | 8 characters +<br>8 indicator symbols   | 120 dots<br>(3×40) |
| 2                             | 80                    | 10 digits +<br>10 indicator symbols | 5 characters + 10 indicator symbols     | 80 dots<br>(2×40)  |
| 1                             | 40                    | 5 digits + • 5 indicator symbols    | 2 characters +<br>12 indicator symbols  | 40 dots            |

#### Power-On Reset

At power-on, the PCF8576 resets to a defined starting condition as follows:

- All backplane outputs are set to V<sub>DD</sub>.
- 2. All segment outputs are set to VDD.
- 3. The drive mode '1:4 multiplex with ½ bias' is selected.
- 4. Blinking is switched off.
- 5. Input and output bank selectors are reset (as defined in Table 5).
- The I<sup>2</sup>C bus interface is initialized.

7. The data pointer and the subaddress counter are cleared.

Data transfers on the I<sup>2</sup>C bus should be avoided for 1ms following power-on to allow completion of the reset action.

#### LCD Bias Generator

The full-scale LCD voltage ( $V_{OP}$ ) is obtained from  $V_{DD} - V_{LCD}$ . The LCD voltage may be temperature compensated externally through the  $V_{LCD}$  supply to Pin 12. Fractional LCD biasing voltages are obtained from an internal voltage divider of three series resistors connected between  $V_{DD}$  and  $V_{LCD}$ . The center resistor can be switched out of circuit to

provide a ½ bias voltage level for the 1:2 multiplex configuration.

#### **LCD Voltage Selector**

The LCD voltage selector coordinates the multiplexing of the LCD according to the selected LCD drive configuration. The operation of the voltage selector is controlled by MODE SET commands from the command decoder. The biasing configurations that apply to the preferred modes of operation, together with the biasing characteristics as functions of  $V_{\rm OP} = V_{\rm DD} - V_{\rm LCD}$  and the resulting discrimination ratios (D), are given in Table 2.

Table 2. Preferred LCD Drive Modes: Summary of Characteristics

| LCD DRIVE MODE | LCD BIAS<br>CONFIGURATION | V <sub>OFF(RMS)</sub><br>V <sub>OP</sub> | V <sub>ON (RMS)</sub><br>V <sub>OP</sub> | $D = \frac{V_{ON(RMS)}}{V_{OFF(RMS)}}$ |
|----------------|---------------------------|------------------------------------------|------------------------------------------|----------------------------------------|
| Static (1BP)   | Static (2 levels)         | 0                                        | 1                                        | ∞                                      |
| 1:2 MUX (2BP)  | ½ (3 levels)              | $\sqrt{2}/4 = 0.354$                     | $\sqrt{10}/4 = 0.791$                    | $\sqrt{5} = 2.236$                     |
| 1:2 MUX (2BP)  | 1/3 (4 levels)            | 1/3 = 0.333                              | $\sqrt{5}/3 = 0.745$                     | $\sqrt{5} = 2.236$                     |
| 1:3 MUX (3BP)  | 1/3 (4 levels)            | 1/3 = 0.333                              | $\sqrt{33}/9 = 0.638$                    | $\sqrt{33/3} = 1.915$                  |
| 1:4 MUX (4BP)  | 1/3 (4 levels)            | 1/3 = 0.333                              | $\sqrt{3}/3 = 0.577$                     | $\sqrt{3} = 1.732$                     |

A practical value for  $V_{OP}$  is determined by equating  $V_{OFF(RMS)}$  with a defined LCD threshold voltage ( $V_{TH\,LCD}$ ), typically when the LCD exhibits approximately 10% contrast. In the static drive mode, a itable choice is  $V_{OP} \gtrsim 3V_{TH\,LCD}$ .

Multiplex drive ratios of 1:3 and 1:4 with  $\frac{1}{2}$  bias are possible, but the discrimination and, therefore, the contrast ratios are smaller ( $\sqrt{3}$  = 1.732 for 1:3 multiplex or  $\sqrt{21}$ /

3 = 1.528 for 1:4 multiplex). The advantage of these modes is a reduction of the LCD full scale voltage  $V_{OP}$  as follows:

1:3 multiplex ( $^{1}/_{2}$  bias):  $V_{OP} = \sqrt{6}V_{OFF(RMS)} = 2.449V_{OFF(RMS)}$ 

1:4 multiplex (½ bias):  $V_{OP} = 4\sqrt{3}/3$ V<sub>OFF(RMS)</sub> = 2.309V<sub>OFF(RMS)</sub>. These compare with  $V_{OP} = 3V_{OFF(RMS)}$  when ½ bias is used.

#### LCD Drive Mode Waveforms

The static LCD drive mode is used when a single backplane is provided in the LCD. Backplane and segment drive waveforms for this mode are shown in Figure 2.

When two backplanes are provided in the LCD, the 1:2 multiplex drive mode applies. The PCF8576 allows use of  $\frac{1}{2}$ 2 or  $\frac{1}{2}$ 3 bias in this mode as shown in Figures 3 and 4.

## 6

## Universal LCD Driver for Low Multiplex Rates





PCF8576



May 5, 1988 6-126



PCF8576

The backplane and segment drive wavefront for the 1:3 multiplex drive mode (three LCD backplanes) and for the 1:4 multiplex drive

mode (four LCD backplanes) are shown in Figures 5 and 6, respectively.





PCF8576



Figure 7. Oscillator Frequency as a Function of  $R_{OSC}$ :  $f_{CLK} \approx (3.6 \times 10^7 \ / R_{OSC}) \ kHz \cdot \Omega$ 

#### Oscillator

#### Internal Clock

The internal logic and the LCD drive signals of the PCF8576 are timed either by the built-in oscillator or from an external clock. When the internal oscillator is used, frequency control is performed by a single resistor connected between OSC (Pin 6) and V<sub>SS</sub> (Pin 11) as shown in Figure 7. In this case, the output from CLK (Pin 4) provides the clock signal for cascaded PCF8576s in the system.

## External Clock

The condition for external clock is made by tying OSC (Pin 6) to  $V_{DD}$ ; CLK (Pin 4) then becomes the external clock input.

The clock frequency (f<sub>CLK</sub>) determines the LCD frame frequency and the maximum rate for data reception from the I<sup>2</sup>C bus. To allow I<sup>2</sup>C bus transmissions at their maximum data rate of 100kHz, f<sub>CLK</sub> should be chosen to be above 125kHz.

A clock signal must always be supplied to the device; removing the clock may freeze the LCD in a DC state.

#### Timing

The timing of the PCF8576 organizes the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. In cascaded applications, the synchronization signal \$\overline{SYNC}\$ maintains the correct timing relationship between the PCF8576s in the system. The timing also generates the LCD frame frequency which it derives as an integer multiple of the clock frequency (Table 3). The frame frequency is set by the choice of value for Rosc when internal clock is used, or by the frequency applied to Pin 4 when external clock is used.

The ratio between the clock frequency and the LCD frame frequency depends on the

mode in which the device is operating. In the normal mode,  $R_{OSC} = 180k\Omega$  will result in the nominal frame frequency. In the power-saving mode, the reduction ratio is six times smaller: this allows the clock frequency to be reduced by a factor of six and, for the same frame frequency,  $R_{OSC}$  will be 1.2M $\Omega$ . The reduced clock frequency and the increased value of ROSC together contribute to a significant reduction in power dissipation. The lower clock frequency has the disadvantage of increasing the response time when large amounts of display data are transmitted on the I2C bus. When a device is unable to 'digest' a display data byte before the next one arrives, it holds the SCL line Low until the first display data byte is stored. This slows down the transmission rate of the I2C bus, but no data loss occurs

#### **Display Latch**

The display latch holds the display data while the corresponding multiplex signals are generated. There is a one-to-one relationship between the data in the display latch, the LCD segment outputs, and one column of the display RAM.

#### Shift Register

The shift register serves to transfer display information from the display RAM to the display latch while previous data is displayed.

#### Segment Outputs

The LCD drive section includes 40 segment outputs S0 to S39 (Pins 17 to 56) which should be connected directly to the LCD. The segment output signals are generated in accordance with the multiplexed backplane signals and with the data resident in the display latch. When less than 40 segment outputs are required, the unused segment outputs should be left open.

#### **Backplane Outputs**

The LCD drive section includes four backplane outputs BP0 to BP3 which should be connected directly to the LCD. The backplane output signals are generated in accordance with the selected LCD drive mode. If less than four backplane outputs are required, the unused outputs can be left open. In the 1:3 multiplex drive mode BP3 carries the same signal as BP1; therefore these two adjacent outputs can be tied together to give enhanced drive capabilities. In the 1:2 multiplex drive mode, BP0 and BP2, BP1 and BP3. respectively carry the same signals and may also be paired to increase the drive capabilities. In the static drive mode, the same signal is carried by all four backplane outputs and they can be connected in parallel for very high drive requirements.

## Display RAM

The display RAM is a static  $40 \times 4$ -bit RAM which stores LCD data. A logic 1 in the RAM bit-map indicates the 'on' state of the corre-

sponding LCD segment; similarly, a logic 0 indicates the 'off' state. There is a one-to-one correspondence between the RAM addresses and the segment outputs, and between the individual bits of a RAM word and the backplane outputs. The first RAM column corresponds to the 40 segments operated with respect to backplane BP0 (Figure 8). In multiplexed LCD applications, the segment data of the second, third, and fourth column of the display RAM are time-multiplexed with BP1, BP2, and BP3, respectively.

When display data is transmitted to the PCF8576, the display bytes received are stored in the display RAM according to the selected LCD drive mode. To illustrate the filling order, an example of a 7-segment numeric display showing all drive modes is given in Figure 9; the RAM filling organization depicted applies equally to other LCD types.

With reference to Figure 9, in the static drive mode, the eight transmitted data bits are placed in Bit 0 of eight successive display RAM addresses. In the 1:2 multiplex drive mode, the eight transmitted data bits are placed in Bits 0 and 1 of four successive display RAM addresses. In the 1:3 multiplex drive mode, these bits are placed in Bits 0, 1, and 2 of three successive addresses, with Bit 2 of the third address left unchanged. This last bit may, if necessary, be controlled by an additional transfer to this address, but care should be taken to avoid overriding adjacent data because full bytes are always transmitted. In the 1:4 multiplex drive mode, the eight transmitted data bits are placed in Bits 0, 1, 2, and 3 of two successive display RAM addresses

#### **Data Pointer**

The addressing mechanism for the display RAM is realized using the data pointer. This allows the loading of an individual display data byte, or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the data pointer by the LOAD DATA POINTER command. Following this, an arriving data byte is stored starting at the display RAM address indicated by the data pointer, thereby observing the filling order shown in Figure 9. The data pointer is automatically incremented according to the LCD configuration chosen. That is, after each byte is stored, the contents of the data pointer are incremented by eight (static drive mode), by four (1:2 multiplex drive mode), by three (1:3 multiplex drive mode) or by two (1:4 multiplex drive mode).

#### **Sub-Address Counter**

The storage of display data is conditioned by the contents of the sub-address counter. Storage is allowed to take place only when the contents of the sub-address counter

PCF8576

Table 3. LCD Frame Frequencies

| PCF8576 MODE      | RECOMMENDED R <sub>OSC</sub> ( $k\Omega$ ) | fFRAME                 | NOMINAL f <sub>FRAME</sub> (Hz) |
|-------------------|--------------------------------------------|------------------------|---------------------------------|
| Normal mode       | 180                                        | f <sub>CLK</sub> /2880 | 64                              |
| Power-saving mode | 1200                                       | f <sub>CLK</sub> /480  | 64                              |

Table 4. Blinking Frequencies

| BLINKING MODE | NORMAL OPERATING<br>MODE RATIO | POWER-SAVING<br>MODE RATIO | NOMINAL BLINKING FREQUENCY f <sub>BLINK</sub> (Hz) |
|---------------|--------------------------------|----------------------------|----------------------------------------------------|
| Off           |                                |                            | Blinking off                                       |
| 2Hz           | f <sub>CLK</sub> /92160        | f <sub>CLK</sub> /15360    | 2                                                  |
| 1Hz           | f <sub>CLK</sub> /184320       | f <sub>CLK</sub> /30720    | 1                                                  |
| 0.5Hz         | f <sub>CLK</sub> /368640       | f <sub>CLK</sub> /61440    | 0.5                                                |



Figure 8. Display RAM Bit Map Showing Direct Relationship Between Display RAM Addresses and Segment Outputs, and Between Bits in a RAM Word and Backplane Outputs

agree with the hardware sub-address applied to A0, A1, and A2 (Pins 7, 8, and 9). The sub-address counter value is defined by the DEVICE SELECT command. If the contents of the sub-address counter and the hardware sub-address do not agree, data storage is inhibited, but the data pointer is incremented as if data storage had taken place. The sub-address counter is also incremented when the data pointer overflows.

The storage arrangements described lead to extremely efficient data loading in cascaded applications. When a series of display bytes are being sent to the display RAM, automatic wrap-over to the next PCF8576 occurs when the last RAM address is exceeded. Subaddressing across device boundaries is successful even if the change to the next device in the cascade occurs within a transmitted in the cascade occurs within a transmitted character (such as during the 14th display data byte transmitted in 1:3 multiplex mode).

## Output Bank Selector

This selects one of the four bits per display RAM address for transfer to the display latch.

The actual bit chosen depends on the particular LCD drive mode in operation and on the instant in the multiplex sequence. In 1:4 multiplex, all RAM addresses of Bit 0 are the first to be selected. These are followed by the contents of Bit 1, Bit 2, and then Bit 3. Similarly, in 1:3 multiplex, Bits 0, 1, and 2 are selected sequentially. In 1:2 multiplex, Bits 0 then 1 are selected and; in the static mode, Bit 0 is selected.

The PCF8576 includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In the static drive mode, the BANK SELECT command may request the contents of Bit 2 to be selected for display instead of Bit 0 contents. In the 1:2 drive mode, the contents of Bits 2 and 3 may be selected instead of Bits 0 and 1. This gives the provision for preparing display information in an alternative bank and to be able to switch to it once it is assembled.

#### Input Bank Selector

The input bank selector loads display data into the display RAM according to the select-

ed LCD drive configuration. Display data can be loaded in Bit 2 in static drive mode or in Bits 2 and 3 in 1:2 drive mode by using the BANK SELECT command. The input bank selector functions independently of the output bank selector.

#### Blinker

The display blinking capabilities of the PCF8576 are very versatile. The whole display can be blinked at frequencies selected by the BLINK command. The blinking frequencies are integer multiples of the clock frequency; the ratios between the clock and blinking frequencies depend on the mode in which the device is operating, as shown in Table 4.

An additional feature is for an arbitrary selection of LCD segments to be blinked. This applies to the static and 1:2 LCD drive modes and can be implemented without any communication overheads. By means of the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blinking frequency. This mode can also be specified by the BLINK command.

In the 1:3 and 1:4 multiplex modes, where no alternate RAM bank is available, groups of LCD segments can be blinked by selectively changing the display RAM data at fixed time intervals.

If the entire display is to be blinked at a frequency other than the nominal blinking frequency, this can be effectively performed by resetting and setting the Display Enable Bit E at the required rate using the MODE SET command.

## PCF8576

| DRIVE MODE       | LCD SEGMENTS                                                                                                                                         | LCD BACKPLANES | DISPLAY RAM FILLING ORDER                                         | TRANSMITTED DISPLAY<br>BYTE |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------|-----------------------------|
| STATIC           | S <sub>n+2</sub>                                                                                                                                     | вро            | BiT/0 c b a f g e d DP BP 1 x x x x x x x x x x x x 3 x x x x x x | MSB LS8                     |
| 1:2<br>MULTIPLEX | $\begin{array}{c c} S_n & \overline{a} \\ S_{n+1} & \overline{b} \\ \hline S_{n+2} & \overline{b} \\ \hline S_{n+3} & \overline{d} & DP \end{array}$ | BP0 BP1        | BIT/ 0 a f e d BP 1 b g c DP 2 x x x x 3 x x x x                  | MSB LSB                     |
| 1:3<br>MULTIPLEX | S <sub>n+1</sub>                                                                                                                                     | BP1 BP2        | BIT/ 0 b a f BP t DP d e 2 c g x 3 x x x                          | MSB LSB                     |
| 1:4<br>MULTIPLEX | S <sub>n</sub> a b                                                                                                                                   | BP1 BP3        | n   n + 1                                                         | MSB LSB                     |

Figure 9. Relationships Between LCD Layout, Drive Mode, Display RAM Filling Order, and Display Data Transmitted Over the I<sup>2</sup>C Bus (x = Data Bit Unchanged)

# CHARACTERISTICS OF THE I<sup>2</sup>C BUS

The I<sup>2</sup>C bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

## Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the High period of the clock pulse as changes in the data line at this time will be interpreted as control signals.

## Start and Stop Conditions

Both data and clock lines remain High when the bus is not busy. A High-to-Low transition of the data line while the clock is High is defined as the start condition (S). A Low-to-High transition of the data line while the clock is High is defined as the stop condition (P).





PCF8576

#### **System Configuration**

A device generating a message is a "transmitter"; a device receiving a message is a "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".

#### Acknowledge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte is followed by one acknowledge bit. The acknowledge bit is a High level put on the bus by the transmitter, whereas the master generates an extra acknowledge-related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also, a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable Low during the High period of the acknowledge-related clock pulse; setup and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line High to enable the master to generate a stop condition.

## PCF8576 I<sup>2</sup>C Bus Controller

The PCF8576 acts as an I<sup>2</sup>C slave receiver. It does not initiate I<sup>2</sup>C bus transfers or transmit data to an I<sup>2</sup>C master receiver. The only data output from the PCF8576 are the acknowledge signals of the selected devices. Device selection depends on the I<sup>2</sup>C bus slave address, on the transferred command data, and on the hardware sub-address.

In single device applications, the hardware sub-address inputs A0, A1, and A2 are normally tied to  $V_{SS}$  which defines the hardware sub-address 0. In multiple device applications. A0, A1, and A2 are tied to  $V_{SS}$  or  $V_{DD}$  according to a binary coding scheme such that no two devices with a common  $I^2C$  slave address have the same hardware sub-address.

In the power-saving mode, it is possible that the PCF8576 is not able to keep up with the highest transmission rates when large amounts of display data are transmitted. If this situation occurs, the PCF8576 forces the SCL line Low until its internal operations are completed. This is known as the "clock synchronization feature" of the I<sup>2</sup>C bus and serves to slow down fast transmitters. Data loss does not occur.







#### Input Filters

To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines.

## I<sup>2</sup>C Bus Protocol

Two I<sup>2</sup>C bus slave addresses (0111000 and 0111001) are reserved for PCF8576. The least-significant bit of the slave address that a PCF8576 will respond to is defined by the level tied at its input SA0 (Pin 10). Therefore, two types of PCF8576 can be distinguished on the same I<sup>2</sup>C bus which allows:

- a. up to 16 PCF8576s on the same I<sup>2</sup>C bus for very large LCD applications;
- b. the use of two types of LCD multiplex on the same  $I^2C$  bus.

The I<sup>2</sup>C bus protocol is shown in Figure 14. The sequence is initiated with a start condition (S) from the I<sup>2</sup>C bus master which is followed by one of the two PCF8576 slave addresses available. All PCF8576s with the

corresponding SA0 level acknowledge in parallel the slave address, but all PCF8576s with the alternative SA0 level ignore the whole I<sup>2</sup>C bus transfer. After acknowledgement, one or more command bytes (m) follow which define the status of the addressed PCF8576s. The last command byte is tagged with a cleared most-significant bit, the continuation bit C. The command bytes are also acknowledged by all addressed PCF8576s on the bus.

After the last command byte, a series of display data bytes (n) may follow. These display data bytes are stored in the display RAM at the address specified by the data pointer and the sub-address counter. Both data pointer and sub-address counter are automatically updated and the data is directed to the intended PCF8576 device. The acknowledgement after each byte is made only by the (AO, A1, A2) addressed PCF8576. After the last display byte, the I<sup>2</sup>C bus master issues a stop condition (P).

PCF8576

#### **Command Decoder**

The command decoder identifies command bytes that arrive on the  $I^2C$  bus. All available commands carry a continuation bit C in their most-significant bit position (Figure 15). When this bit is set, it indicates that the next byte of the transfer to arrive will also represent a command. If the bit is reset, it indicates the last command byte of the transfer. Further bytes will be regarded as display data. The five commands available to the PCF8576 are defined in Table 5.



Table 5. Definition of PCF8576 Commands

| COMMAND/OPCODE        | ОРТІС                        | NS                            |      |                              | DESCRIPTION                    |
|-----------------------|------------------------------|-------------------------------|------|------------------------------|--------------------------------|
|                       | 100                          |                               |      |                              | Defines LCD drive mode         |
|                       | LCD drive mode               | Bits                          | M1   | M0                           |                                |
| MODE SET              | Static (1 BP)                |                               | 0    | 1                            |                                |
| <del></del>           | 1:2 MUX (2 BP)               |                               | 1    | 0                            |                                |
| C 1 0 LP E B M1 M0    | 1:3 MUX (3 BP)               |                               | 1    | 1                            |                                |
|                       | 1:4 MUX (4 BP)               | ĺ                             | 0    | 0                            |                                |
|                       |                              |                               |      |                              | Defines LCD bias configuration |
|                       | LCD bias                     | Bit                           | В    |                              |                                |
|                       | 1/3 bias                     |                               | 0    |                              |                                |
|                       | 1/2                          |                               | 1    |                              |                                |
|                       |                              | L                             |      |                              | Defines display status         |
|                       | Display status               | Bit                           | Ε    |                              | The possibility to disable the |
|                       | Disabled (blank)             |                               | 0    |                              | display allows implementation  |
|                       | Enabled                      | ļ                             | _    |                              | of blinking under external     |
|                       | Enabled                      | <u> </u>                      | 1    |                              | Defines power dissipation mode |
|                       | Mode                         | D:4                           | LP   |                              | Defines power dissipation mode |
|                       |                              | Bit                           |      |                              | -                              |
|                       | Normal mode                  | Ì                             | 0    |                              |                                |
|                       | Power-saving mode            |                               | 1    |                              |                                |
| LOAD DATA POINTER     |                              |                               |      |                              | Six bits of immediate data,    |
|                       | Bits P5 P4 P3                | P2                            | P1 F | 90                           | bits P5 to P0, are transferred |
| C 0 P5 P4 P3 P2 P1 P0 |                              |                               |      |                              | to the data pointer to define  |
|                       | 6-bit binary value of 0 to 3 | 6-bit binary value of 0 to 39 |      |                              | one of forty display RAM       |
|                       |                              |                               |      |                              | addresses                      |
| DEVICE SELECT         |                              |                               |      |                              | Three bits of immediate data,  |
|                       | Bits                         | A0                            | A1 / | 42                           | bits A0 to A2, are transferred |
| C 1 1 0 0 A2 A1 A0    |                              |                               |      |                              | to the sub-address counter to  |
|                       | 3-bit binary value of 0 to 7 |                               |      | define one of eight hardware |                                |
|                       |                              |                               |      |                              | sub-addresses                  |

PCF8576

Table 5. Definition of PCF8576 Commands (Continued)

| COMMAND/OPCODE      |                                        | OPTIONS  | 3    |        | DESCRIPTION                                                                                      |
|---------------------|----------------------------------------|----------|------|--------|--------------------------------------------------------------------------------------------------|
| BANK SELECT         | static                                 | 1:2 MUX  |      | bit I  | Defines input bank selection (storage of arriving display data)                                  |
|                     | RAM bit 0                              | RAM bits | 0, 1 | 0      |                                                                                                  |
|                     | RAM bit 2                              | RAM bits | 2, 3 | 1      | Defines output bank selection                                                                    |
|                     | static                                 | 1:2 MUX  |      | bit 0  | (retrieval of LCD display data)                                                                  |
|                     | RAM bit 0                              | RAM bits | 0, 1 | 0      |                                                                                                  |
|                     | RAM bit 2                              | RAM bits | 2, 3 | 1      |                                                                                                  |
|                     |                                        |          |      |        | The BANK SELECTION command ha no effect in 1:3 and 1:4 multiplex drive modes                     |
| BLINK               |                                        |          |      |        | Defines the blinking frequency                                                                   |
| C 1 1 1 0 A BF1 BF0 | blink frequency                        | bits     | BF1  | BF0    |                                                                                                  |
|                     | off                                    |          | 0    | 0      |                                                                                                  |
|                     | 2 Hz                                   |          | 0    | 1      |                                                                                                  |
|                     | 1 Hz<br>0.5 Hz                         |          | 1    | 0<br>1 |                                                                                                  |
|                     | blink mode                             |          |      | bit A  | Selects the blinking mode; normal operation with frequency                                       |
|                     | normal blinking<br>alteration blinking |          |      | 0      | set by bits BF1, BF0, or blinking by alteration of                                               |
|                     |                                        |          |      |        | display RAM banks. Alteration<br>blinking does not apply in 1:3<br>and 1:4 multiplex drive modes |

#### **Display Controller**

The display controller executes the commands identified by the command decoder. It contains the status registers of the PCF8576 and coordinates their effects. The controller is also responsible for loading display data into the display RAM as required by the filling order.

## **Cascaded Operation**

In large display configurations, up to 16 PCF8576s can be distinguished on the same I<sup>2</sup>C bus by using the 3-bit hardware subaddress (A0, A1, A2) and the programmable I<sup>2</sup>C slave address (SA0). It is also possible to cascade up to 16 PCF8576s. When cascaded, several PCF8576s are synchronized so

that they can share the backplane signals from one of the devices in the cascade. Such an arrangement is cost effective in large LCD applications since the backplane outputs of only one device need to be through-plated to the backplane electrodes of the display. The other PCF8576s of the cascade contribute additional segment outputs, but their backplane outputs are left open (Figure 16).

The SYNC line is provided to maintain the correct synchronization between all cascaded PCF8576s. This synchronization is guaranteed after the power-on reset. The only time that SYNC is likely to be needed is if synchronization is accidently lost (e.g., by noise in adverse electrical environment, or by the definition of a multiplex mode when

PCF8576s with differing SA0 levels are cascaded). SYNC is organized as an input/output pin; the output section being realized as an open-drain driver with an internal pull-up resistor. A PCF8576 asserts the SYNC line at the onset of its last active backplane signal and monitors the SYNC line at all other times. Should synchronization in the cascade be lost, it will be restored by the first PCF8576 to assert SYNC. The timing relationships between the backplane waveforms and the SYNC signal for the various drive modes of the PCF8576 are shown in Figure 17.

For single plane wiring of packaged PCF8576s and chip-on-glass cascading, see application information.



## PCF8576



6-137











PCF8576



## APPLICATION INFORMATION Chip-on-Glass Cascadability in Single Plane

In chip-on-glass technology, where driver devices are bonded directly onto the glass of the LCD, it is important that the devices may be cascaded without the crossing of conduc-

tors, but the paths of conductors can be continued on the glass under the chip. All of this is facilitated by the PCF8576 bonding pad layout (Figure 23). Pads needing bus interconnection between all PCF8576s of the cascade are  $V_{DD}$ ,  $V_{SS}$ , CLK, SCL, SDA, and  $\overline{SYNC}$ . These lines may be led to the corresponding pads of the next PCF8576 through

the wide opening between the  $V_{LCD}$  pad and the backplane output pads. The only bussed line that does not require a second opening to lead through to the next PCF8576 is  $V_{LCD}$ , being the cascade center. The placing of  $V_{LCD}$  adjacent to  $V_{SS}$  allows the two supplies to be tied together.

PCF8576



Figure 24 shows the connection diagram for a cascaded PCF8576 application with single plane wiring. Note the use of the open space between the  $V_{\rm LCD}$  pad and the backplane output pads to route  $V_{\rm DD}$ ,  $V_{\rm SS}$ , CLK, SCL, SDA, and  $\overline{\rm SYNC}$ . The external connections may be made to either end of the cascade, wherever most convenient for the connector.

When an external clocking source is to be used, OSC of all devices should be tied to  $V_{DD}$ . The pads OSC, A0, A1, A2, and SA0 have been placed between  $V_{SS}$  and  $V_{DD}$  to facilitate wiring of oscillator, hardware subaddress, and slave address.

#### **Bonding Pad Locations**

All X/Y coordinates are referenced to left-hand bottom corner (0/0) of Figure 24.

#### Dimensions in µm

| pad      | Х    | Y        |        |
|----------|------|----------|--------|
| S34      | 160  | 160      | bottom |
| S35      | 380  | <b>│</b> | ↑      |
| S36      | 580  |          |        |
| S37      | 780  |          |        |
| S38      | 980  |          |        |
| S39      | 1180 |          |        |
| SDA      | 1380 |          |        |
| SCL      | 1580 |          |        |
| SYNC     | 1780 |          | 1 1    |
| CLK      | 1980 |          |        |
| $V_{DD}$ | 2180 |          |        |
| osc      | 2400 |          |        |
| A0       | 2640 | . ↓      | ↓      |
| A1       | 2910 | 160      | bottom |
| S17      | 160  | 3960     | top    |
| S16      | 380  | <b>*</b> | ∳      |
| S15      | 580  |          |        |
| S14      | 780  |          |        |
| S13      | 980  |          |        |
| S12      | 1180 |          |        |
| S11      | 1380 |          |        |
| S10      | 1580 |          |        |
| S9       | 1780 |          |        |
| - S8     | 1980 |          |        |
| S7       | 2180 |          |        |
| S6       | 2400 |          |        |
| S5       | 2640 | 1        | 1      |
| S4       | 2910 | 3960     | top    |
|          |      |          |        |

|   | pad       | Х          | Υ    |          |
|---|-----------|------------|------|----------|
|   | S33       | 160        | 400  | left     |
|   | S32       | <b>↑</b> ↑ | 640  | ↑        |
|   | S31       |            | 860  |          |
|   | S30       |            | 1060 | i i      |
|   | S29       |            | 1260 |          |
|   | S28       |            | 1460 |          |
|   | S27       |            | 1660 |          |
| ĺ | S26       |            | 1860 |          |
|   | S25       |            | 2260 |          |
|   | S24       |            | 2460 |          |
|   | S23       |            | 2660 |          |
|   | S22       |            | 2860 |          |
|   | S21       |            | 3060 |          |
|   | S20       |            | 3260 |          |
|   | S19       | ↓          | 3480 | . ↓      |
|   | S18       | 160        | 3720 | left     |
|   | A2        | 2910       | 360  | right    |
|   | SA0       | t          | 560  | <b>↑</b> |
| ĺ | $V_{SS}$  | 2910       | 760  |          |
|   | $V_{LCD}$ | 2880       | 960  |          |
| i | BP0       | 2910       | 2360 |          |
|   | BP2       | ↑          | 2560 |          |
|   | BP1       |            | 2760 |          |
|   | BP3       |            | 2960 |          |
|   | S0        |            | 3160 |          |
|   | S1        |            | 3360 |          |
|   | S2        | ↓          | 3560 | . ↓      |
| ı | S3        | 2910       | 3760 | right    |

PCF8576



6-142

May 5, 1988

# **Signetics**

# PCF8577 32-/64-Segment LCD Driver for Automotive

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The PCF8577 is a single-chip, silicongate CMOS circuit. It is designed to drive liquid crystal displays with up to 32 segments directly, or 64 segments in a duplex manner.

The two-line I<sup>2</sup>C bus interface substantially reduces wiring overheads in remote display applications. Bus traffic is minimized in multiple IC applications by automatic address incrementing, hardware sub-addressing, and display memory switching (direct drive mode).

#### **FEATURES**

- Direct-/duplex-drive modes with up to 32-/64-segment LCD drive capability per device
- Operating supply voltage: 2.5 to 9V
- Low power consumption
- I<sup>2</sup>C bus interface
- Optimized pinning for single plane wiring
- Single-pin built-in oscillator
- Auto-incremented loading across device sub-address boundaries
- Display memory switching in direct-drive mode
- May be used for I<sup>2</sup>C bus output expander
- System expansion up to 256 segments
- Power-on reset sets all segments off (to blank)

## **APPLICATIONS**

- Telephony
- Car dashboards
- General instrumentation

#### ORDERING INFORMATION

| DESCRIPTION                             | TEMPERATURE RANGE | ORDER CODE |
|-----------------------------------------|-------------------|------------|
| 40-Pin Plastic DIP (SOT-129)            | -40°C to +85°C    | PCF8577PN  |
| 40-Pin Plastic SO<br>(VSO-40; SOT-158A) | -40°C to +85°C    | PCF8577TD  |

#### PIN CONFIGURATION



PCF8577

## **BLOCK DIAGRAM**



## **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                                 | PARAMETER                                  | RATING                                            | UNIT |
|----------------------------------------|--------------------------------------------|---------------------------------------------------|------|
| $V_{DD}$                               | Supply voltage range                       | -0.5 to 11                                        | · V  |
| Vi                                     | Voltage on any pin                         | V <sub>SS</sub> - 0.8 to<br>V <sub>DD</sub> + 0.8 | ٧    |
| ±η                                     | DC input current                           | 20                                                | mA   |
| ± I <sub>O</sub>                       | DC output current                          | 25                                                | mA . |
| ± I <sub>DD</sub> ,<br>I <sub>SS</sub> | V <sub>DD</sub> or V <sub>SS</sub> current | 50                                                | mA   |
| P <sub>TOT</sub>                       | Power dissipation per package              | 500 <sup>1</sup>                                  | mW   |
| P <sub>D</sub>                         | Power dissipation per output               | 100                                               | mW   |
| T <sub>A</sub>                         | Operating ambient temperature range        | -40 to +85                                        | °C   |
| T <sub>STG</sub>                       | Storage temperature range                  | -65 to +150                                       | °C   |

## NOTE:

<sup>1.</sup> Derate 7.7mW/°C when  $T_A > 60$ °C.

PCF8577

# **DC AND AC ELECTRICAL CHARACTERISTICS** $V_{DD} = 2.5$ to 9V; $V_{SS} = 0V$ ; $T_A = -40$ °C to +85°C, unless otherwise specified.

| SYMBOL                                                                                            |                                                                                                                                                                                                                          | LIMITS          |     |                               |                                |
|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-------------------------------|--------------------------------|
|                                                                                                   | PARAMETER                                                                                                                                                                                                                | Min             | Тур | Max                           | UNIT                           |
| V <sub>DD</sub>                                                                                   | Supply voltage                                                                                                                                                                                                           | 2.5             |     | 9.0                           | ٧                              |
| IDD                                                                                               | Supply current at $f_{SCL}$ = 100kHz, no load, $R_{OSC}$ = 1M $\Omega$                                                                                                                                                   |                 |     | 250                           | μΑ                             |
| V <sub>REF</sub>                                                                                  | Power-on reset level <sup>1</sup>                                                                                                                                                                                        | 0.9             | 1.3 | 2.0                           | ٧                              |
| V <sub>IL</sub><br>V <sub>IH</sub><br>I <sub>OL</sub><br>I <sub>OH</sub><br>tsw<br>C <sub>I</sub> | Input SCL; input/output SDA input voltage Low input voltage High output current Low at $V_{OL} = 0.4V$ output leakage current High at $V_{OH} = V_{DD}$ tolerable spike width on bus input capacitance at $V_I = V_{SS}$ | 0<br>2.0<br>3.0 |     | 0.8<br>9.0<br>100<br>100<br>7 | V<br>V<br>mA<br>nA<br>ns<br>pF |
| l <sub>i</sub>                                                                                    | A1 input leakage current at V <sub>I</sub> = V <sub>SS</sub> or V <sub>DD</sub>                                                                                                                                          |                 |     | 100                           | nA                             |
| l <sub>l</sub>                                                                                    | A2/BP2 input current at V <sub>I</sub> = V <sub>DD</sub>                                                                                                                                                                 |                 | 5.0 |                               | μΑ                             |
| ± I <sub>I</sub>                                                                                  | A0/OSC input current at V <sub>1</sub> = V <sub>SS</sub> or V <sub>DD</sub>                                                                                                                                              |                 | 5.0 |                               | μΑ                             |
| ± V <sub>BP</sub>                                                                                 | DC component of LCD driver                                                                                                                                                                                               |                 | 20  |                               | mV                             |
| C <sub>SX</sub><br>R <sub>SX</sub>                                                                | Segment loads                                                                                                                                                                                                            | 1               |     | 5                             | nF<br>MΩ                       |
| loL                                                                                               | Segment output current at V <sub>OL</sub> = 0.4V; V <sub>DD</sub> = 5V                                                                                                                                                   | 0.3             |     |                               | mA                             |
| −l <sub>OH</sub>                                                                                  | Segment output current at V <sub>OH</sub> = V <sub>DD</sub> - 0.4V; V <sub>DD</sub> = 5V                                                                                                                                 | 0.3             |     |                               | mA                             |
| C <sub>BP</sub><br>R <sub>BP</sub>                                                                | Backplane load (direct drive)                                                                                                                                                                                            | 100             |     | 50                            | nF<br>kΩ                       |
| C <sub>BP</sub><br>R <sub>BP</sub>                                                                | Backplane loads (duplex drive)                                                                                                                                                                                           | 100             |     | 35                            | nF<br>kΩ                       |
| t <sub>R</sub> , t <sub>F</sub>                                                                   | Rise and fall times (VBP - VSX) at maximum load                                                                                                                                                                          |                 |     | 200                           | μs                             |
| fLCD                                                                                              | Display frequency at $C_{OSC}$ = 680pF; $R_{OSC}$ = 1M $\Omega$                                                                                                                                                          | 65              | 90  | 120                           | Hz                             |

## NOTE:

<sup>1.</sup> The power-on reset circuit resets the  $I^2C$  bus logic with  $V_{DD} < V_{REF}$ .

PCF8577



## FUNCTIONAL DESCRIPTION Hardware Sub-Address A0, A1, A2

The hardware sub-address lines A0, A1, A2 are used to program the device sub-address for each PCF8577 on the bus. Lines A0 and A2 are shared with OSC and BP2, respectively, to reduce pinout requirements.

A0/OSC Line A0 is defined as Low (logic 0) when this pin is used for the local oscillator or when connected to V<sub>SS</sub>. Line A0 is defined as High (logic 1) when connected to V<sub>DD</sub>.

A1 Line A1 must be defined as Low (logic 0) or as High (logic 1) by connection to V<sub>SS</sub> or V<sub>DD</sub>, respectively.

A2/BP2 In the direct drive mode, the second backplane signal BP2 is not used and the A2/BP2 pin is exclusively the A2 input. Line A2 is defined as Low (logic 0) when connected to V<sub>SS</sub> or, if this is not possible, by leaving it unconnected (internal pull-down). Line A2 is defined as High (logic 1) when connected to V<sub>DD</sub>.

In the duplex drive mode, the second backplane signal BP2 is required, and the A2 signal is undefined. In this mode, device selection is made exclusively from lines A0 and A1.

#### Oscillator A0/OSC

The PCF8577 has a single-pin built-in oscillator which provides the modulation for the LCD segment driver outputs. One external resistor and one external capacitor are connected to the A0/OSC pin to form the oscillator. In an expanded system containing more than one PCF8577, the backplane signals are usually common to all devices and only one oscillator is needed. The devices which are not used for the oscillator are put into the expansion mode by connecting the A0/OSC pin to either V<sub>DD</sub> or V<sub>SS</sub> depending on the required state for A0. In the expansion mode, each PCF8577 is synchronized from the backplane signal(s).

#### **User-Accessible Registers**

There are nine user-accessible 1-byte registers. The first is a control register which is used to control the loading of data into the segment byte registers and to select display options. The other eight are segment byte registers, split into two banks of storage, which store the segment data. The set of even-numbered segment byte registers is called BANK A. Odd-numbered segment byte registers are called BANK B.

All PCF8577 have the same slave address (see Figure 12). All devices load the second byte into the control register, and each device maintains an identical copy of the control byte in the control register at all times (see I<sup>2</sup>C bus protocol Figure 13).

The control register is shown in more detail in Figure 1. The least-significant bits select which device and which segment byte register are loaded next. This part of the register is therefore called the Segment Byte Vector (SBV).

The upper three bits of the SBV (V5 to V3) are compared with the hardware sub-address input signals A2, A1, and A0. If they are the same, then the device is enabled for loading; if not, the device ignores incoming data but remains active.

The three least-significant bits of the SBV (V2 to V0) address one of the segment byte registers within the enabled chip for loading segment data.

The control register also has two display control bits. These bits are named MODE and BANK. The MODE bit selects whether the display outputs are configured for direct- or duplex-drive displays. The BANK bit allows the user to display BANK A or BANK B.

## **Auto-Incremented Loading**

After each segment byte is loaded, the SBV is incremented automatically, thus auto-incremented loading occurs if more than one segment byte is received in a data transfer.

Since the SBV addresses both device and segment registers, auto-incremented loading may proceed across device boundaries provided that the hardware sub-addresses are arranged contiguously.

PCF8577

#### **Direct-Drive Mode**

The PCF8577 is set to the direct-drive mode by loading the MODE control bit with logic 0. In this mode, only four bytes are needed to store the data for the 32 segment drivers. Setting the BANK bit to logic 0 selects even bytes (BANK A); setting the BANK bit to logic 1 selects odd bytes (BANK B).

In the direct-drive mode, the SBV is auto-incremented by two after the loading of each segment byte register. This means that auto-incremented loading of BANK A or BANK B is possible. Either bank may be completely or partially loaded regardless of which bank is being displayed. Direct-drive output wave-forms are shown in Figure 2.

## **Duplex Mode**

The PCF8577 is set to the duplex mode by loading the MODE bit with logic 1. In this mode, a second backplane signal (BP2) is needed and pin A2/BP2 is used for this; therefore, A2 and its equivalent SBV Bit V5 are undefined. The SBV auto-increments by one between loaded bytes.

All of the segment bytes are needed to store data for the 32 segment drivers and the BANK bit is ignored.

Duplex mode output waveforms are shown in Figure 3.

# CHARACTERISTICS OF THE I<sup>2</sup>C BUS

The I<sup>2</sup>C bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

## Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the High period of the clock pulse as changes in the data line at this time will be interpreted as control signals.







## 32-/64-Segment LCD Driver for Automotive

#### PCF8577

#### Start and Stop Conditions

Both data and clock lines remain High when the bus is not busy. A High-to-Low transition of the data line while the clock is High is defined as the start condition (S). A Low-to-High transition of the data line while the clock is High is defined as the stop condition (P).

#### System Configuration

A device generating a message is a "transmitter"; a device receiving a message is the "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".





#### **Acknowledge**

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte is followed by one acknowledge bit. The acknowledge bit is a High level put on the bus by the transmitter, whereas the master generates an extra acknowledge-related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also, a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable Low during the High period of the acknowledge-related clock pulse. Setup and hold times must also be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line High to enable the master to generate a stop condition.



## 32-/64-Segment LCD Driver for Automotive

PCF8577

#### **Timing Specifications**

Masters generate a bus clock with a maximum frequency of 100kHz. Detailed timing is shown in Figure 8.



Where:

 $t \ge t_{LOW\ min}$  The minimum time the bus must be free before a new transmission can start

t<sub>SU;</sub> t<sub>STA</sub> . t ≥ t<sub>LOW min</sub> Start condition setup time; only valid for repeated start code

 $\begin{array}{lll} t_{HD;} \ t_{DAT} & t \geqslant 0 \mu s & \text{Data hold time} \\ t_{SU;} \ t_{DAT} & t \geqslant 250 n s & \text{Data setup time} \end{array}$ 

 $t_{\text{R}}$   $t \leqslant 1\mu\text{s}$  Rise time of both the SDA and SCL line  $t_{\text{F}}$   $t \leqslant 300\text{ns}$  Fall time of both the SDA and SCL line

 $t_{SU; \ t_{STO}}$   $t \ge t_{LOW \ min}$  Stop condition setup time

NOTE

All the timing values refer to  $V_{IH}$  and  $V_{IL}$  levels with a voltage swing of  $V_{SS}$  to  $V_{DD}$ .

Figure 8. Timing



Signetics Linear Products Product Specification

## 32-/64-Segment LCD Driver for Automotive

PCF8577

#### **ADDRESSING**

Before any data is transmitted on the I<sup>2</sup>C bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure.

#### Slave Address

The slave address for PCF8577 is shown in Figure 10.

#### I<sup>2</sup>C Bus Protocol

The PCF8577  $I^2$ C bus protocol is shown in Figure 11.

The PCF8577 is a slave receiver and has a fixed slave address (Figure 10). All PCF8577 on the same bus acknowledge the slave address in parallel. The second byte is always the control byte and is loaded into the control register of each PCF8577 on the bus. Subsequent data bytes are loaded into the segment registers of the selected device. Any number of data bytes may be loaded in one transfer and in an expanded system rollover of the SBV from 111 111 to 000 000 is allowed. If a stop (P) condition is given after the control byte acknowledge, the segment data remains unchanged. This allows the BANK bit to be toggled without changing the segment register contents. During loading of segment data. only the selected PCF8577 gives an acknowl-





edge. Loading is terminated by generating a stop (P) condition.

#### DISPLAY MEMORY MAPPING

The mapping between the eight segment registers and the segment outputs S1 to S32 is shown in Tables 1 and 2.

Since only one register bit per segment is needed in the direct-drive mode, the BANK bit allows swapping of display information. If BANK is set to logic 0, even bytes (BANK A) are displayed; if BANK is set to logic 1, odd bytes (BANK B) are displayed. BP1 is always used for the backplane output in the direct-drive mode.

Table 1. Segment Byte - Segment Driver Mapping in the Direct-Drive Mode

| MODE | BANK  | V2 | V1 | VO | SEGMENT  | DIT | BIT MSB |     | 5   |       | 3   | 2   |     | LSB | BACKPLANE |
|------|-------|----|----|----|----------|-----|---------|-----|-----|-------|-----|-----|-----|-----|-----------|
| MODE | DAINE | V2 | ۷' | ٧٥ | REGISTER | DII | 7       | 7 6 |     | 5   4 |     | 2   | '   | 0   | BACKPLANE |
| 0    | 0     | 0  | 0  | 0  | 0        |     | S8      | S7  | S6  | S5    | S4  | S3  | S2  | S1  | BP1       |
| 0    | 1     | 0  | 0  | 1  | 1        |     | S8      | S7  | S6  | S5    | S4  | S3  | S2  | S1  | BP1       |
| 0    | 0     | 0  | 1  | 0  | 2        |     | S16     | S15 | S14 | S13   | S12 | S11 | S10 | S9  | BP1       |
| 0    | 1     | 0  | 1  | 1  | 3        |     | S16     | S15 | S14 | S13   | S12 | S11 | S10 | S9  | BP1       |
| 0    | 0     | 1  | 0  | 0  | 4        |     | S24     | S23 | S22 | S21   | S20 | S19 | S18 | S17 | BP1       |
| 0    | 1     | 1  | 0  | 1  | 5        |     | S24     | S23 | S22 | S21   | S20 | S19 | S18 | S17 | BP1       |
| 0    | 0     | 1  | 1  | 0  | 6        |     | S32     | S31 | S30 | S29   | S28 | S27 | S26 | S25 | BP1       |
| 0    | 1     | 1  | 1  | 1  | 7        |     | S32     | S31 | S30 | S29   | S28 | S27 | S26 | S25 | BP1       |

#### NOTES:

Mapping example: Bit 0 of Register 7 controls the LCD segment S25 if BANK bit is a logic 1. Even bytes (BANK A) correspond to backplane 1 (BP1) and odd bytes (BANK B) correspond to backplane 2 (BP2).

## 32-/64-Segment LCD Driver for Automotive

PCF8577

Table 2. Segment Byte - Segment Driver Mapping in the Duplex Mode

| MODE | BANK | V2 | V1 | VO | SEGMENT  | ВІТ | MSB | 6   | 5   |     | 3   | 2   |     | LSB | BACKPLANE |
|------|------|----|----|----|----------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----------|
| WODE | DANK | V2 | ۷' | VU | REGISTER | ы   | 7   | •   | 3   | 4   | 3   | _   | '   | 0   | BACKPLANE |
| 1    | х    | 0  | 0  | 0  | 0        |     | S8  | S7  | S6  | S5  | S4  | S3  | S2  | S1  | BP1       |
| 1    | x    | 0  | 0  | 1  | 1        |     | S8  | S7  | S6  | S5  | S4  | S3  | S2  | S1  | BP2       |
| 1    | х    | 0  | 1  | 0  | 2        |     | S16 | S15 | S14 | S13 | S12 | S11 | S10 | S9  | BP1       |
| 1    | x    | 0  | 1  | 1  | 3        |     | S16 | S15 | S14 | S13 | S12 | S11 | S10 | S9  | BP2       |
| 1    | x    | 1  | 0  | 0  | 4        |     | S24 | S23 | S22 | S21 | S20 | S19 | S18 | S17 | BP1       |
| 1    | x    | 1  | 0  | 1  | 5        |     | S24 | S23 | S22 | S21 | S20 | S19 | S18 | S17 | BP2       |
| 1    | х    | 1  | 1  | 0  | 6        |     | S32 | S31 | S30 | S29 | S28 | S27 | S26 | S25 | BP1       |
| 1    | х    | 1  | 1  | 1  | 7        |     | S32 | S31 | S30 | S29 | S28 | S27 | S26 | S25 | BP2       |

NOTES:

X = don't care.

Mapping example: Bit 7 of Register 5 controls the LCD segment S24/BP2.



6-151

## 32-/64-Segment LCD Driver for Automotive

PCF8577



NOTES:

1. MODE bit must always be set to 0 (direct-drive).
2. BANK switching is permitted.
3. BP1 must always be connected to V<sub>SS</sub> and A0/OSC must be connected to either V<sub>DD</sub> or V<sub>SS</sub> (no LCD modulation).

Figure 14. Use of PCF8577 as 32-Bit Output Expander in 1<sup>2</sup>C Bus Application

July 15, 1988 6-152

# **Signetics**

# SAA1064 4-Digit LED Driver with I<sup>2</sup>C Bus Interface

Objective Specification

#### **Linear Products**

#### DESCRIPTION

The LED driver is a bipolar integrated circuit made in an I<sup>2</sup>L compatible 18V process. The circuit is especially designed to drive four 7-segment LED displays with decimal point by means of multiplexing between two pairs of digits. It features an I<sup>2</sup>C bus slave transceiver interface with the possibility to program four different slave addresses, a power reset flag, 16 current sink outputs, controllable by software up to 21mA, two multiplex drive outputs for common anode segments, an on-chip multiplex oscillator, control bits to select static, dynamic and blank mode, and one bit for segment test.

#### **FEATURES**

- Programmable brightness
- SO package
- May be multiplexed to 16 digits

#### **APPLICATIONS**

 Digital displays requiring 4, 8, or 16 seven-segment characters

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION                           | TEMPERATURE RANGE | ORDER CODE |  |  |
|---------------------------------------|-------------------|------------|--|--|
| 24-Pin Plastic DIP (SOT-101BE)        | -20°C to +70°C    | SAA1064PN  |  |  |
| 24-Pin Plastic SOL (SO-24, SOT-137BE) | -20°C to +70°C    | SAA1064TD  |  |  |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                           | PARAMETER                                                                                                                       | RATING                          | UNIT                 |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------|
| V <sub>CC</sub>                  | Supply voltage (V <sub>13-12</sub> )                                                                                            | -0.5 to 18                      | ٧                    |
| Icc                              | Supply current (I <sub>13</sub> )                                                                                               | -50 to 200                      | mA                   |
| P <sub>D</sub><br>P <sub>D</sub> | Total power dissipation<br>SOT-101 (24-pin DIP)<br>SO-24, SOT-137 (24-pin SOL)                                                  | 1000<br>500                     | mW<br>mW             |
| V <sub>23, 24 - 12</sub>         | SDA, SCL voltages                                                                                                               | -0.5 to 5.9                     | ٧                    |
| V <sub>1-11, 14-22</sub>         | Voltages A0 - MX1 and MX2 - P16                                                                                                 | -0.5 to V <sub>CC</sub><br>+0.5 | ٧                    |
| ±1 .                             | Input/output current all pins outputs off                                                                                       | 10                              | mA                   |
| T <sub>A</sub>                   | Operating ambient temperature                                                                                                   | -20 to +70                      | °C                   |
| T <sub>STG</sub>                 | Storage temperature                                                                                                             | -65 to +150                     | °C                   |
| $	heta_{\sf CRA}$                | Thermal resistance<br>from crystal to ambient<br>24-Pin DIP<br>SO-24 on a Ceramic Substrate<br>SO-24 on a Printed Circuit Board | 35<br>115<br>145                | °C/W<br>°C/W<br>°C/W |

December 1988 6-153

## 4-Digit LED Driver with I<sup>2</sup>C Bus Interface

**SAA1064** 

#### **BLOCK DIAGRAM**



## 4-Digit LED Driver with $I^2C$ Bus Interface

**SAA1064** 

## **DC ELECTRICAL CHARACTERISTICS** $V_{CC} = 5V$ , $V_{EE} = 0V$ (ground), $T_A = 25^{\circ}C$ , unless otherwise specified.

| OVMDOL                              | DADAMETED                                                                                                                   |       | LIMITS                                              |                     | UNIT        |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------------|---------------------|-------------|
| SYMBOL                              | PARAMETER                                                                                                                   | Min   | Тур                                                 | Max                 | UNII        |
| V <sub>CC</sub>                     | Supply voltage (V <sub>13-12</sub> )                                                                                        | 4.5   | 5.0                                                 | 18.0                | V           |
| Icc                                 | Supply current all outputs off                                                                                              |       | 8.6                                                 |                     | mA          |
| P <sub>D</sub>                      | Power dissipation all outputs off                                                                                           |       | 43.0                                                |                     | mW          |
| SDA, SCL,                           | Bus (Pins 23 and 24)                                                                                                        |       |                                                     |                     |             |
| V <sub>23, 24 - 12</sub>            | Input voltages                                                                                                              | 0     |                                                     | 5.5                 | ٧           |
| V <sub>IL(L)</sub>                  | Logic input voltage Low                                                                                                     |       |                                                     | 1.5                 | V           |
| V <sub>IL(H)</sub>                  | Logic input voltage High                                                                                                    | 3.0   |                                                     |                     | V           |
| - I <sub>IL</sub>                   | Input current Low                                                                                                           |       |                                                     | 10.0                | μΑ          |
| V <sub>OL(L)</sub>                  | SDA logic output Low (Pin 23)                                                                                               |       |                                                     | 0.4                 | V           |
| lo                                  | SDA output sink current (Pin 23)                                                                                            | 3.0   | 5.0                                                 |                     | mA          |
| V <sub>1-12</sub>                   | Address input voltage (Pin 1)                                                                                               | 0     |                                                     | V <sub>CC</sub>     | V           |
| V <sub>1 - 12</sub>                 | Address input voltage (Pin 1) at programmable address bits:  A0 = 0, A1 = 0  A0 = 1, A1 = 0  A0 = 0, A1 = 1  A0 = 1, A1 = 1 |       | V <sub>EE</sub> ½ V <sub>CC</sub> ½ V <sub>CC</sub> |                     | V<br>V<br>V |
| -l <sub>1</sub>                     | Address input current Low                                                                                                   |       | - 55                                                | 10.0                | μΑ          |
| 11                                  | Address input current High                                                                                                  |       |                                                     | 10.0                | μΑ          |
| C <sub>EXT</sub> Switc              | th Level (Pin 2)                                                                                                            |       |                                                     |                     | <u></u>     |
| V <sub>IL</sub>                     | Input voltage Low                                                                                                           |       | V <sub>CC</sub> -3                                  |                     | V           |
| V <sub>IH</sub>                     | Input voltage High                                                                                                          |       | V <sub>CC</sub> - 1.4                               |                     | V           |
| ± I <sub>2</sub>                    | Input/output current                                                                                                        |       | 150                                                 |                     | μΑ          |
| Segments                            | (Pins 3 to 10 and 15 to 22)                                                                                                 |       |                                                     |                     | d           |
| Vo                                  | Output voltages                                                                                                             | 0.3   |                                                     | V <sub>CC</sub>     | V           |
| ± I <sub>O</sub>                    | Output current High                                                                                                         |       |                                                     | 10.0                | μΑ          |
| ю                                   | Output current Low; control bits C4, C5, and C6 High                                                                        | 17.85 | 21.0                                                | 24.15               | mA          |
| lo                                  | Contribution of control bit C4                                                                                              | 2.55  | 3.0                                                 | 3.45                | mA          |
| lo                                  | Contribution of control bit C5                                                                                              | 5.10  | 6.0                                                 | 6.90                | mA          |
| lo                                  | Contribution of control bit C6                                                                                              | 10.20 | 12.0                                                | 13.80               | mA          |
| Relative Se                         | egment Output Current Accuracy                                                                                              |       |                                                     |                     |             |
| Δl <sub>O</sub>                     | at $I_{3 to 10}$ and $I_{15 to 22} = 3mA$<br>at $I_{3 to 10}$ and $I_{15 to 22} = 21mA$                                     |       | ± 7                                                 |                     | %<br>%      |
| Multiplex 1                         | and 2 (Pins 11 and 14)                                                                                                      |       |                                                     |                     |             |
| Vo                                  | Output voltage                                                                                                              | 0     |                                                     | V <sub>CC</sub> - 1 | V           |
| - l <sub>11</sub> ; l <sub>14</sub> | Output current High                                                                                                         | 50    |                                                     |                     | mA          |
| 111,14                              | Output current Low                                                                                                          | 100   | 150                                                 | 200                 | μΑ          |
| f <sub>MPX</sub>                    | Output frequency at C <sub>2-12</sub> = 2.7nF                                                                               | 100   |                                                     | 200                 | Hz          |
| d                                   | Output duty cycle                                                                                                           |       | 49.2                                                |                     | %           |

## 4-Digit LED Driver with I<sup>2</sup>C Bus Interface

SAA1064

## S 0 1 1 1 0 A1 A0 1 A PR 0 0 0 0 0 0 1 P

SLAVE ADDRESS

STATUS BYTE

AE05380

Figure 1. I<sup>2</sup>C Bus Format; Read Mode

#### ADDRESS PIN ADR

Four different slave addresses can be chosen by connecting ADR either to  $V_{EE}$ ,  $\frac{1}{19}$   $V_{CC}$ ,  $\frac{2}{19}$   $V_{CC}$  or  $V_{CC}$ . This results in the corresponding valid addresses HEX 70, 72, 74 and 76 for writing and 71, 73, 75 and 77 for reading. All other addresses cannot be acknowledged by the circuit.

#### STATUS BYTE

Only one bit is present in the status byte, the power reset flag. A "1" indicates the occurence of a power failure since the last time it was read out. After completion of the read action, this flag will be set to "0."

#### SUBADDRESSING

The bits SC, SB and SA form a pointer and determine to which register the data byte following the instruction byte will be written. All other bytes will then be stored in the registers with consecutive subaddresses. This feature is called Auto-Increment (AI) of the subaddress and enables a quick initialization by the master. The subaddress pointer will wrap around from 7 to 0.

The subaddresses are given as follow:

| sc | SB | SA | Subaddress | Function         |
|----|----|----|------------|------------------|
| 0  | 0  | 0  | 00         | Control Register |
| 0  | 0  | 1  | 01         | Digit 1          |
| 0  | 1  | 0  | 02         | Digit 2          |
| 0  | 1  | 1  | 03         | Digit 3          |
| 1  | 0  | 0  | 04         | Digit 4          |
| 1  | 0  | 1  | 05         | Reserved         |
| 1  | 1  | 0  | 06         | Reserved         |
| 1  | 1  | 1  | 07         | Reserved         |

#### **CONTROL BITS (See Figure 3)**

The control bits C0 to C6 have the following meaning:

- C0 = 0 Static mode, i.e., continuous display of digits 1 and 2
- C0 = 1 Dynamic mode, i.e., alternating display of digit 1 + 3 and 2 + 4
- C1 = 0/1 Digits 1 + 3 are blanked/not
- C2 = 0/1 Digits 2 + 4 are blanked/not blanked
- C3 = 1 All outputs are switched on for seament test<sup>1</sup>
- C4 = 1 Adds 3mA to segment output current
- C5 = 1 Adds 6mA to segment output current
- C6 = 1 Adds 12mA to segment output

#### NOTE:

1. At a current determined by C4, C5, and C6; C3 overrules C0, C1, and C2.

#### DATA

A segment is switched on if the corresponding data bit is one. Data bits D17 to D10 correspond with digit 1, D27 to D20 with digit 2, D37 to D30 with digit 3 and D47 to D40 with digit 4. The MSBs correspond with outputs P8 and P16, the LSBs with P1 and P9. Digit number is equal to its subaddress.

#### SDA. SCL

The SDA and SCL I/O meet the I<sub>2</sub>C bus specification. For protection against positive voltage pulses on these inputs, voltage regulator diodes are connected to V<sub>EE</sub>. This means that normal line voltage should not exceed 5.5V. Data will be latched on the positive-going edge of the acknowledge-related clock pulse.

#### **POWER-ON RESET**

The power-on reset signal is generated and sets all bits to zero, and results in a completely blanked display. Only the power reset flag is set.

#### CEXT

With a capacitor on Pin 2 the multiplex frequency can be set. In case of only static use this pin can be connected to V<sub>EE</sub> or V<sub>CC</sub> or left floating since the oscillator will be switched off.

#### **SEGMENT OUTPUTS**

The segment outputs P1 to P16 are controllable current sink sources, which are switched on by the corresponding data bits and whose current is adjustable by control bits C4, C5 and C6.

#### **MULTIPLEX OUTPUTS**

The multiplex outputs MX1 and MX2 are switched alternately in dynamic mode with a frequency derived from the clock oscillator. In static mode, MX1 is switched on. The outputs consist of an emitter-follower, which can be used to drive the common anodes of two displays directly as long as the total power dissipation of the circuit will not be exceeded. If so, an external transistor should be added as drawn in the application diagram of Figure 4.

## 4-Digit LED Driver with I<sup>2</sup>C Bus Interface

## **SAA1064**





Objective Specification

# 4-Digit LED Driver with I<sup>2</sup>C Bus Interface

## **SAA1064**





December 1988 6-158

# Signetics

# Section 7 Timers and Clocks

**Linear Products** 

#### INDEX

|           | 0 10 0100 7                                      |      |
|-----------|--------------------------------------------------|------|
| ICM7555   | General Purpose CMOS Timer                       | 7-3  |
| PCF8573   | Clock/Calendar With Serial I/O                   | 7-12 |
| PCF8583   | 256 × 8-Bit Static RAM with Alarm Clock/Calendar | 7-23 |
| NE/SA/    |                                                  |      |
| SE556/-1/ |                                                  |      |
| SE556-1C  | Dual Timer                                       | 7-33 |
| NE/SA/    |                                                  |      |
| SE558     | Quad Timer                                       | 7-39 |
| AN171     | NE558 Applications                               | 7-43 |
| NE/SA/    |                                                  |      |
| SE555/    |                                                  |      |
| SE555C    | Timer                                            | 7-48 |
| AN170     | NE555 and NE556 Applications                     | 7-54 |



# **Signetics**

# ICM7555 General Purpose CMOS Timer

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The ICM7555 is a CMOS timer providing significantly improved performance over the standard NE/SE555 timer, while at the same time being a direct replacement for those devices in most applications. Improved parameters include low supply current, wide operating supply voltage range, low THRESHOLD, TRIGGER, and RESET currents, no crowbarring of the supply current during output transitions, higher-frequency performance and no requirement to decouple CONTROL VOLTAGE for stable operation.

The ICM7555 is a stable controller capable of producing accurate time delays or frequencies.

In the one-shot mode, the pulse width of each circuit is precisely controlled by one external resistor and capacitor. For astable operation as an oscillator, the free-running frequency and the duty cycle are both accurately controlled by two external resistors and one capacitor. Unlike the bipolar 555 device, the CONTROL VOLTAGE terminal need not be decoupled with a capacitor. The circuit is triggered and reset on falling (negative) waveforms, and the output inverter can source or sink currents large enough to drive TTL loads or provide minimal offsets to drive CMOS loads.

#### **FEATURES**

- Exact equivalent in most applications for NE/SE555
- Low supply current 80µA (typ)
- Extremely low trigger, threshold, and reset currents — 20pA (typ)
- High-speed operation 500kHz guaranteed
- Wide operating supply voltage range guaranteed 2 to 18V
- Normal reset function no crowbarring of supply during output transition
- Can be used with higherimpedance timing elements than the bipolar 555 for longer time constants
- Timing from microseconds through hours
- Operates in both astable and monostable modes
- Adjustable duty cycle
- High output source/sink driver can drive TTL/CMOS
- Typical temperature stability of 0.005%/°C at 25°C
- Outputs have very low offsets,
   HI and LO

#### PIN CONFIGURATION



#### **APPLICATIONS**

- Precision timing
- Pulse generation
- Sequential timing
- Time delay generation
- Pulse width modulation
- Pulse position modulation
- Missing pulse detector

#### ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic DIP | 0 to +70°C        | ICM7555CN  |
| 8-Pin Plastic SO  | 0 to +70°C        | ICM7555CD  |
| 8-Pin Plastic DIP | -40°C to +85°C    | ICM7555IN  |
| 8-Pin Plastic SO  | -40°C to +85°C    | ICM7555ID  |
| 8-Pin Plastic DIP | -55°C to +125°C   | ICM7555MN  |
| 8-Pin Ceramic DIP | -55°C to +125°C   | ICM7555MFE |

ICM7555

#### **EQUIVALENT BLOCK DIAGRAM**



#### TRUTH TABLE

| THRESHOLD<br>VOLTAGE  | TRIGGER<br>VOLTAGE    | RESET <sup>1</sup> | ОИТРИТ | DISCHARGE<br>SWITCH |
|-----------------------|-----------------------|--------------------|--------|---------------------|
| DON'T CARE            | DON'T CARE            | LOW                | LOW    | ON                  |
| > 2/3(V+)             | > 1/3(V+)             | HIGH               | LOW    | ON                  |
| V <sub>TH</sub> < 2/3 | V <sub>TR</sub> > 1/3 | HIGH               | STABLE | STABLE              |
| DON'T CARE            | < 1/3(V+)             | HIGH               | HIGH   | OFF                 |

#### NOTE:

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| SYMBOL                                                                        | PARAMETER                                                                                                 | RATING                               | UNIT           |
|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------|----------------|
| V <sub>DD</sub>                                                               | Supply voltage                                                                                            | +18                                  | V              |
| V <sub>TRIG</sub> 1<br>V <sub>CV</sub><br>V <sub>TH</sub><br>V <sub>RST</sub> | Trigger input voltage<br>Control voltage<br>Threshold input voltage<br>RESET input voltage                | > -0.3 to<br>< V <sub>DD</sub> + 0.3 | V              |
| lout                                                                          | Output current                                                                                            | 100                                  | mA             |
|                                                                               | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>2, 3</sup> F package N package D package | 780<br>1160<br>780                   | mW<br>mW<br>mW |
| T <sub>STG</sub>                                                              | Storage temperature range                                                                                 | -65 to +150                          | °C             |
| T <sub>SOLD</sub>                                                             | Lead temperature (Soldering 60s)                                                                          | 300                                  | °C             |

#### NOTES:

- 1. Due to the SCR structure inherent in the CMOS process used to fabricate these devices, connecting any terminal to a voltage greater than V<sub>DD</sub> + 0.3V or less than GND 0.3V may cause destructive latchup. For this reason it is recommended that no inputs from external sources not operating from the same power supply be applied to the device before its power supply is established. In multiple systems, the supply of the ICM7555 must be turned on first.
- 2. Derate above 25°C, at the following rates:

F package at 6.2mW/°C

N package at 9.3mW/°C

D package at 6.2mW/°C

3. See "Power Dissipation Considerations" section.

<sup>1.</sup> RESET will dominate all other inputs: TRIGGER will dominate over THRESHOLD.

ICM7555

## DC AND AC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, unless otherwise specified.

|                   |                                                                                      |                                                                                                           | 10           | CM7555          | М          | ICM7555I/C   |                 |            |                            |
|-------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------|-----------------|------------|--------------|-----------------|------------|----------------------------|
| SYMBOL            | PARAMETER                                                                            | TEST CONDITIONS                                                                                           | Min          | Тур             | Max        | Min          | Тур             | Max        | UNIT                       |
| V <sub>DD</sub>   | Supply voltage                                                                       | $T_{MIN} \le T_A \le T_{MAX}$                                                                             | 3            |                 | 16         | 2            |                 | 18         | ٧                          |
| I <sub>DD</sub>   | Supply current <sup>1</sup>                                                          | $V_{DD} = V_{MIN}$ $V_{DD} = V_{MAX}$                                                                     |              | 50<br>180       | 200<br>300 |              | 50<br>180       | 120<br>300 | μA<br>μA                   |
|                   | Astable mode timing <sup>2</sup>                                                     | $R_A$ , $R_B = 1k$ to 100k, $C = 0.1 \mu F$<br>$5V \le V_{DD} \le 15V$                                    |              |                 |            |              |                 |            |                            |
|                   | Initial accuracy<br>Drift with supply voltage<br>Drift with temperature <sup>3</sup> |                                                                                                           |              | 1.0<br>0.1      | 5.0<br>3.0 |              | 1.0<br>0.1      | 5.0<br>3.0 | %<br>%/V                   |
|                   | ,                                                                                    | $V_{DD} = 5V$ $V_{DD} = 10V$ $V_{DD} = 15V$                                                               |              | 50<br>75<br>100 |            |              | 50<br>75<br>100 |            | ppm/°C<br>ppm/°C<br>ppm/°C |
| V <sub>TH</sub>   | Threshold voltage                                                                    | V <sub>DD</sub> = 5V                                                                                      | 0.63         | 0.65            | 0.67       | 0.63         | 0.65            | 0.67       | $\times$ V <sub>DD</sub>   |
| V <sub>TRIG</sub> | Trigger voltage                                                                      | V <sub>DD</sub> = 5V                                                                                      | 0.29         | 0.31            | 0.34       | 0.29         | 0.31            | 0.34       | $\times$ V <sub>DD</sub>   |
| I <sub>TRIG</sub> | Trigger current                                                                      | $V_{DD} = V_{TRIG} = V_{MAX}$ $V_{DD} = V_{TRIG} = 5V$ $V_{DD} = V_{TRIG} = V_{MIN}$                      |              | 50<br>10<br>1   |            |              | 50<br>10<br>1   |            | pA<br>pA<br>pA             |
| I <sub>TH</sub>   | Threshold current                                                                    | $V_{DD} = V_{TH} = V_{MAX}$ $V_{DD} = V_{TH} = 5V$ $V_{DD} = V_{TH} = V_{MIN}$                            |              | 50<br>10<br>1   |            |              | 50<br>10<br>1   |            | pA<br>pA<br>pA             |
| I <sub>RST</sub>  | Reset current                                                                        | $V_{DD} = V_{RST} = V_{MAX}$ $V_{DD} = V_{RST} = 5V$ $V_{DD} = V_{RST} = V_{MIN}$                         |              | 100<br>20<br>2  |            |              | 100<br>20<br>2  |            | pA<br>pA<br>pA             |
| V <sub>RST</sub>  | Reset voltage                                                                        | V <sub>DD</sub> = V <sub>MIN</sub> and V <sub>MAX</sub>                                                   | 0.4          | 0.7             | 1.0        | 0.4          | 0.7             | 1.0        | ٧                          |
| V <sub>CV</sub>   | Control voltage                                                                      | V <sub>CC</sub> = 5V                                                                                      | 0.62         | 0.65            | 0.67       | 0.62         | 0.65            | 0.67       | ٧                          |
| V <sub>OL</sub>   | Output voltage (low)                                                                 | $V_{DD} = V_{MAX}$ , $I_{SINK} = 3.2$ mA<br>$V_{DD} = 5V$ , $I_{SINK} = 3.2$ mA                           |              | 0.1<br>0.2      | 0.4<br>0.4 |              | 0.1<br>0.2      | 0.4<br>0.4 | V<br>V                     |
| V <sub>OH</sub>   | Output voltage (high)                                                                | $V_{DD} = V_{MAX}$ , $I_{SOURCE} = 1.0 \text{mA}$<br>$V_{DD} = 5 \text{V}$ , $I_{SOURCE} = 1.0 \text{mA}$ | 15.25<br>4.0 | 15.7<br>4.5     |            | 17.25<br>4.0 | 17.8<br>4.6     |            | V<br>V                     |
| V <sub>DIS</sub>  | Discharge output voltage                                                             | V <sub>DD</sub> = 5V, I <sub>DIS</sub> = 10.0mA                                                           |              | 0.2             | 0.4        |              | 0.2             | 0.4        | ٧                          |
| t <sub>R</sub>    | Rise time of output <sup>3</sup>                                                     | $R_L = 10M\Omega$ , $C_L = 10pF$ , $V_{DD} = 5V$                                                          |              | 45              | 75         |              | 45              | 75         | ns                         |
| t <sub>F</sub>    | Fall time of output <sup>3</sup>                                                     | $R_L = 10M\Omega$ , $C_L = 10pF$ , $V_{DD} = 5V$                                                          |              | 20              | 75         |              | 20              | 75         | ns                         |
| f <sub>MAX</sub>  | Maximum oscillator frequency (astable mode)                                          |                                                                                                           | 500          |                 |            | 500          |                 |            | kHz                        |

#### NOTES:

<sup>1.</sup> The supply current value is essentially independent of the TRIGGER, THRESHOLD, and RESET voltages.

<sup>2.</sup> A stable timing is calculated using the following equation:  $f = \frac{1.38}{(R_A + 2R_B)C}.$  The components are defined in Figure 2.

<sup>3.</sup> Parameter is not 100% tested.

ICM7555

#### TYPICAL PERFORMANCE CHARACTERISTICS



ICM7555

### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



ICM7555

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



ICM7555

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



#### Propagation Delay vs Voltage Level of Trigger Pulse



Normalized Frequency Stability as a Function of Supply Voltage Astable Mode)



Normalized Frequency Stability as a Function of Temperature (Astable Mode)

ICM7555

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



#### **APPLICATION NOTES**

#### General

The ICM7555 device is, in most instances, a direct replacement for the NE/SE555 device. However, it is possible to effect economies in the external component count using the ICM7555. Because the bipolar 555 device produces large crowbar currents in the output driver, it is necessary to decouple the power supply lines with a good capacitor close to the device. The 7555 device produces no such transients. See Figure 1.

The ICM7555 produces supply current spikes of only 2 – 3mA instead of 300 – 400mA and supply decoupling is normally not necessary. Secondly, in most instances, the CONTROL VOLTAGE decoupling capacitors are not required since the input impedance of the CMOS comparators on chip are very high. Thus, for many applications, 2 capacitors can be saved using an ICM7555.

#### **Power Supply Considerations**

Although the supply current consumed by the ICM7555 device is very low, the total system supply can be high unless the timing compo-



Figure 1. Supply Current Transient Compared With a Standard Bipolar 555 During an Output Transition

nents are high impedance. Therefore, use high values for R and low values for C in Figures 2 and 3.

#### **Output Drive Capability**

The output driver consists of a CMOS inverter capable of driving most logic families including CMOS and TTL. As such, if driving CMOS, the output swing at all supply voltages will equal the supply voltage. At a supply voltage of 4.5V or more, the ICM7555 will drive at least 2 standard TTL loads.

#### **Astable Operation**

If the circuit is connected as shown in Figure 2, it will trigger itself and free run as a multivibrator. The external capacitor charges through  $\rm R_A$  and  $\rm R_B$  and discharges through  $\rm R_B$  only. Thus, the duty cycle (D) may be precisely set by the ratio of these two resistors. In this mode of operation, the capacitor charges and discharges between 1/3  $\rm V_{DD}$  and 2/3  $\rm V_{DD}$ . Since the charge rate and the threshold levels are directly proportional to the supply voltage, the frequency of oscillation is independent of the supply voltage.

$$F = \frac{1.38}{(R_A + 2R_B)}C \qquad D = \frac{R_A + R_B}{R_A + 2R_B}$$

ICM7555

#### **Monostable Operation**

In this mode of operation, the timer functions as a one-shot. Initially, the external capacitor (C) is held discharged by a transistor inside the timer. Upon application of a negative TRIGGER pulse to Pin 2, the internal flip-flop is set which releases the short circuit across the external capacitor and drives the OUT-PUT High. The voltage across the capacitor now increases exponentially with a time constant t = RAC. When the voltage across the capacitor equals 2/3 V+, the comparator resets the flip-flop, which in turn discharges the capacitor rapidly and also drives the OUTPUT to its low state. TRIGGER must return to a high state before the OUTPUT can return to a low state.

#### Control Voltage

The CONTROL VOLTAGE terminal permits the two trip voltages for the THRESHOLD and TRIGGER internal comparators to be controlled. This provides the possibility of oscillation frequency modulation in the astable mode, or even inhibition of oscillation, depending on the applied voltage. In the monostable mode, delay times can be changed by varying the applied voltage to the CONTROL VOLTAGE pin.

#### RESET

The RESET terminal is designed to have essentially the same trip voltage as the standard bipolar 555, i.e., 0.6 to 0.7V. At all supply voltages it represents an extremely high input impedance. The mode of operation of the RESET function is, however, much improved over the standard bipolar 555 in that it controls only the internal flip-flop, which in turn controls simultaneously the state of the OUT-PUT and DISCHARGE pins. This avoids the multiple threshold problems sometimes encountered with slow falling edges in the bipolar devices.





# **Signetics**

# PCF8573 Clock/Calendar with Serial I/O

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The PCF8573 is a low threshold, monolithic CMOS circuit that functions as a real-time clock/calendar in the Inter IC (I<sup>2</sup>C) bus-oriented microcomputer systems. The device includes an addressable time counter and alarm register, both for minutes, hours, days and months. Three special control/status flags, COMP, POWF and NODA, are also available. Information is transferred serially via a two-lin bidirectional bus (I<sup>2</sup>C). Back-up for the clock during supply interruptions is provided by a 1.2V nickel cadmium battery. The time base is generated from a 32.768kHz crystalcontrolled oscillator.

#### **FEATURES**

- Serial input/output bus (I<sup>2</sup>C) interface for minutes, hours, days and months
- Additional pulse outputs for seconds and minutes
- Alarm register for presetting a time for alarm or remote switching functions
- Battery back-up for clock function during supply interruption
- Crystal oscillator control (32.768kHz)

#### **APPLICATIONS**

- Automotive
- Telephony

#### **ORDERING INFORMATION**

| DESCRIPTION                   | TEMPERATURE RANGE | ORDER CODE |
|-------------------------------|-------------------|------------|
| 16-Pin Plastic DIP (SOT-38)   | -40°C to +85°C    | PCF8573PN  |
| 16-Pin Plastic SOL (SOT-162A) | -40°C to +85°C    | PCF8573T   |

#### ABSOLUTE MAXIMUM RATINGS

| SYMBOL                             | PARAMETER                                         | RATING      | UNIT |
|------------------------------------|---------------------------------------------------|-------------|------|
| V <sub>DD</sub> – V <sub>SS1</sub> | Supply voltage range (clock)                      | -0.3 to +8  | ٧    |
| V <sub>DD</sub> – V <sub>SS2</sub> | Supply voltage range (I <sup>2</sup> C interface) | -0.3 to +8  | ٧    |
| I <sub>IN</sub>                    | Input current                                     | 10          | mA   |
| l <sub>OUT</sub>                   | Output current                                    | 10          | mA   |
| P <sub>D</sub>                     | Maximum power dissipation per package             | 200         | mW   |
| T <sub>A</sub>                     | Operating ambient temperature range               | -40 to +85  | °C   |
| T <sub>STG</sub>                   | Storage temperature range                         | -65 to +150 | °C   |

#### PIN CONFIGURATION



## -

## Clock/Calendar with Serial I/O

## PCF8573

#### **BLOCK DIAGRAM**



Signetics Linear Products Products Product Specification

## Clock/Calendar with Serial I/O

PCF8573

# **DC ELECTRICAL CHARACTERISTICS** $V_{SS2} = 0V$ ; $T_A = -40$ to $+85^{\circ}$ C, unless otherwise specified. Typical values at $T_A = +25^{\circ}$ C.

| SYMBOL                                 | PARAMETER                                                                                                              | LIMITS                                         |         |                                       |          |  |  |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|---------|---------------------------------------|----------|--|--|
| STWIDOL                                | FANAMETEN                                                                                                              | Min -                                          | Тур     | Max                                   | UNI      |  |  |
| Supply                                 |                                                                                                                        |                                                |         |                                       |          |  |  |
| V <sub>DD</sub> – V <sub>SS2</sub>     | Supply voltage (I <sup>2</sup> C interface)                                                                            | 2.5                                            | 5       | 6.0                                   | ٧        |  |  |
| V <sub>DD</sub> – V <sub>SS1</sub>     | Supply voltage (clock)                                                                                                 | 1.1                                            | 1.5     | (V <sub>DD</sub> - V <sub>SS2</sub> ) | ٧        |  |  |
| -l <sub>SS1</sub><br>-l <sub>SS1</sub> | Supply current $V_{SS1}$<br>at $V_{DD} - V_{SS1} = 1.5V$<br>at $V_{DD} - V_{SS1} = 5V$                                 |                                                | 3<br>12 | 10<br>50                              | μΑ<br>μΑ |  |  |
| -I <sub>SS2</sub>                      | Supply current $V_{SS2}$<br>at $V_{DD} - V_{SS2} = 5V$<br>( $I_O = 0$ mA on all outputs)                               |                                                |         | 50                                    | μΑ       |  |  |
| Inputs SCL,                            | SDA, A0, A1, TEST                                                                                                      |                                                |         |                                       |          |  |  |
| V <sub>IH</sub>                        | Input voltage HIGH                                                                                                     | $0.7 \times V_{DD}$                            |         |                                       | ٧        |  |  |
| V <sub>IL</sub>                        | Input voltage LOW                                                                                                      |                                                |         | $0.2 	imes V_{DD}$                    | ٧        |  |  |
| ± I <sub>I</sub>                       | Input leakage current at V <sub>I</sub> = V <sub>SS2</sub> to V <sub>DD</sub>                                          |                                                |         | . 1                                   | μΑ       |  |  |
| Inputs EXTPI                           | F, PFIN                                                                                                                |                                                |         |                                       |          |  |  |
| V <sub>IH</sub> - V <sub>SS1</sub>     | Input voltage HIGH                                                                                                     | $0.7 \times (V_{DD} - V_{SS1})$                |         |                                       | ٧        |  |  |
| V <sub>IL</sub> – V <sub>SS1</sub>     | Input voltage LOW                                                                                                      | 0                                              |         | $0.2 \times (V_{DD} - V_{SS1})$       | ٧        |  |  |
| ± I <sub>I</sub>                       | Input leakage current<br>at $V_1 = V_{SS1}$ to $V_{DD}$<br>at $T_A = 25^{\circ}C$ ;                                    |                                                |         | 1                                     | μΑ       |  |  |
| ± I <sub>I</sub>                       | $V_I = V_{SS1}$ to $V_{DD}$                                                                                            |                                                |         | 0.1                                   | μΑ       |  |  |
| Outputs SEC                            | , MIN, COMP, FSET (normal buffer outputs)                                                                              | <b>—</b>                                       |         |                                       |          |  |  |
| V <sub>OH</sub>                        | Output voltage HIGH at $V_{DD} - V_{SS2} = 2.5V$ ; $-I_O = 0.1 mA$ at $V_{DD} - V_{SS2} = 4$ to $6V$ ; $-I_O = 0.5 mA$ | V <sub>DD</sub> – 0.4<br>V <sub>DD</sub> – 0.4 |         |                                       | V        |  |  |
| VOH                                    | Output voltage LOW                                                                                                     | VDD - 0.4                                      |         |                                       |          |  |  |
| V <sub>OL</sub>                        | at $V_{DD} - V_{SS2} = 2.5V$ ;<br>$I_O = 0.3 \text{mA}$<br>at $V_{DD} - V_{SS2} = 4$ to 6V;                            |                                                |         | 0.4                                   | ٧        |  |  |
| V <sub>OL</sub>                        | I <sub>O</sub> = 1.6mA                                                                                                 |                                                |         | 0.4                                   | ٧        |  |  |
| Output SDA                             | (N-Channel open drain)                                                                                                 |                                                |         |                                       |          |  |  |
| V <sub>OL</sub>                        | Output 'ON': $I_O = 3mA$<br>at $V_{DD} - V_{SS2} = 2.5$ to 6V                                                          |                                                |         | 0.4                                   | ٧        |  |  |
| lo                                     | Output 'OFF' (leakage current)<br>at V <sub>DD</sub> - V <sub>SS2</sub> = 6V; V <sub>O</sub> = 6V                      |                                                |         | 1                                     | μΑ       |  |  |
| Internal Thre                          | shold Voltage                                                                                                          | · · · · · · · · · · · · · · · · · · ·          |         |                                       |          |  |  |
| V <sub>TH1</sub>                       | Power failure detection                                                                                                | 1                                              | 1.2     | 1.4                                   | ٧        |  |  |
| V <sub>TH2</sub>                       | Power 'ON' reset<br>at V <sub>SCL</sub> = V <sub>SDA</sub> = V <sub>DD</sub>                                           | 1.5                                            | 2.0     | 2.5                                   | V        |  |  |

August 1, 1988 7-14

PCF8573

# AC ELECTRICAL CHARACTERISTICS $V_{SS2} = 0V; T_A = -40$ to $+85^{\circ}C$ , unless otherwise specified. Typical values at $T_A = +25^{\circ}C$ .

|                                  |                                                                                                                                                     | LIMITS |                      |          |          |  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------|----------|----------|--|
| SYMBOL                           | PARAMETER                                                                                                                                           | Min    | Тур                  | Max      | UNIT     |  |
| Rise and F                       | all Times of Input Signals                                                                                                                          |        |                      |          |          |  |
| t <sub>R</sub> , t <sub>F</sub>  | Input EXTPF                                                                                                                                         |        |                      | 1        | μs       |  |
| t <sub>R</sub> , t <sub>F</sub>  | Input PFIN                                                                                                                                          |        |                      | ∞        | μs       |  |
| t <sub>R</sub><br>t <sub>F</sub> | Input signals except EXTPF and PFIN between V <sub>IL</sub> and V <sub>IH</sub> levels rise time fall time                                          |        |                      | 1<br>0.3 | μs<br>μs |  |
| Frequency                        | at SCL                                                                                                                                              |        |                      |          |          |  |
| t <sub>LOW</sub>                 | at $V_{DD} - V_{SS2} = 4$ to 6V<br>Pulse width LOW (see Figure 8)                                                                                   | 4.7    |                      |          | μs       |  |
| t <sub>HIGH</sub>                | Pulse width HIGH (see Figure 8)                                                                                                                     | 4      |                      |          | μs       |  |
| t <sub>l</sub>                   | Noise suppression time constant at SCL and SDA input                                                                                                | 0.25   | 1                    | 2.5      | μs       |  |
| CIN                              | Input capacitance (SCL, SDA)                                                                                                                        |        |                      | 7        | pF       |  |
| Oscillator                       |                                                                                                                                                     |        |                      |          |          |  |
| C <sub>OUT</sub>                 | Integrated oscillator capacitance                                                                                                                   |        | 40                   |          | pF       |  |
| R <sub>F</sub>                   | Oscillator feedback resistance                                                                                                                      |        | 3                    |          | МΩ       |  |
| f/fosc                           | Oscillator stability for:<br>$\triangle(V_{DD} - V_{SS1}) = 100 \text{mV}$<br>at $V_{DD} - V_{SS1} = 1.55 \text{V}$ ;<br>$T_A = 25^{\circ}\text{C}$ |        | 2 × 10 <sup>-6</sup> |          |          |  |
|                                  | Quartz crystal parameters                                                                                                                           |        |                      |          |          |  |
|                                  | Frequency = 32.768 kHz                                                                                                                              |        |                      |          |          |  |
| R <sub>S</sub>                   | Series resistance                                                                                                                                   |        |                      | 40       | kΩ       |  |
| CL                               | Parallel capacitance                                                                                                                                |        | 9                    |          | pF       |  |
| C <sub>T</sub>                   | Trimmer capacitance                                                                                                                                 | 5      |                      | 25       | pF       |  |



Table 1. Cycle Length of the Time Counter

| UNIT                     | NUMBER OF BITS | COUNTING CYCLE                   | CARRY FOR FOLLOWING<br>UNIT                                                                            | CONTENT OF MONTH COUNTER |
|--------------------------|----------------|----------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------|
| Minutes<br>Hours<br>Days | 7<br>6<br>6    | 00 to 59<br>00 to 23<br>01 to 28 | $59 \rightarrow 00$ $23 \rightarrow 00$ $28 \rightarrow 01$ or $29 \rightarrow 01$ $30 \rightarrow 01$ | } 2 (see note)           |
| Months                   | 5              | 01 to 30<br>01 to 31<br>01 to 12 | 31 → 01<br>12 → 01                                                                                     | 1, 3, 5, 7, 8, 10, 12    |

NOTE: Day counter may be set to 29 by a write transmission with EXECUTE ADDRESS.

#### FUNCTIONAL DESCRIPTION

#### Oscillator

The PCF8573 has an integrated crystal-controlled oscillator which provides the time base for the prescaler. The frequency is determined by a single 32.768kHz crystal connected between OSCI and OSCO. A trimmer is connected between OSCI and V<sub>DD</sub>.

#### Prescaler and Time Counter

The prescaler provides a 128Hz signal at the FSET output for fine adjustment of the crystal oscillator without loading it. The prescaler also generates a pulse once a second to advance the seconds counter. The carry of the prescaler and the seconds counter are available at the outputs SEC and MIN, respectively, and are also readable via the I2C bus. The mark-to-space ratio of both signals is 1:1. The time counter is advanced one count by the falling edge of output signal MIN. A transition from HIGH to LOW of output signal SEC triggers MIN to change state. The time counter counts minutes, hours, days and months, and provides a full calendar function which needs to be corrected once every four years. Cycle lengths are shown in Table 1.

#### **Alarm Register**

The alarm register is a 24-bit memory. It stores the time-point for the next setting of the status flag COMP. Details of writing and reading of the alarm register are included in the description of the characteristics of the 1<sup>2</sup>C bus.

#### Comparator

The comparator compares the contents of the alarm register and the time counter, each

Table 2. Power Fail Selection

| EXTPF | PFIN | FUNCTION                        |
|-------|------|---------------------------------|
| 0     | 0    | Power fail is sensed internally |
| 0     | 1    | Test mode                       |
| 1     | 0    | Power fail is sensed externally |
| 1     | 1    | No power fail sensed            |

#### NOTE:

0: connected to V<sub>SS1</sub> (LOW) 1: connected to V<sub>DD</sub> (HIGH)

with a length of 24 bits. When these contents are equal, the flag COMP will be set 4ms after the falling edge of MIN. This set condition occurs once at the beginning of each minute. This information is latched, but can be cleared by an instruction via the I2C bus. A clear instruction may be transmitted immediately after the flag is set, and then it will be executed. Flag COMP information is also available at the output COMP. The comparison may be based upon hours and minutes only if the internal flag NODA (no date) is set. Flag NODA can be set and cleared by separate instructions via the I2C bus, but it is undefined until the first set or clear instruction has been received. Both COMP and NODA flags are readable via the I2C bus.

#### Power On/Power Fail Detection

If the voltage V<sub>DD</sub> – V<sub>SS1</sub> falls below a certain value, the operation of the clock becomes undefined. Thus, a warning signal is required to indicate that faultless operation of the clock is not guaranteed. This information is latched in a flag called POWF (Power Fail) and remains latched after restoration of the correct supply voltage until a write procedure with EXECUTIVE ADDRESS has been re-

ceived. The flag POWF can be set by an internally-generated power fail level-discriminator signal for application with  $(V_{DD} - V_{SS1})$  greater than  $V_{TH1}$ , or by an externally-generated power fail signal for application with  $(V_{DD} - V_{SS1})$  less than  $V_{TH1}$ . The external signal must be applied to the input PFIN. The input stage operates with signals of any slow rise and fall times. Internally-or externally-controlled POWF can be selected by input EXTPF as shown in Table 2.

The external power fail control operates by absence of the  $V_{DD} - V_{SS2}$  supply. Therefore, the input levels applied to PFIN and EXTPF must be within the range of  $V_{DD} - V_{SS1}$ . A LOW level at PFIN indicates a power fail. POWF is readable via the  $I^2C$  bus. A power-on reset for the  $I^2C$  bus control is generated on-chip when the supply voltage  $V_{DD} - V_{SS2}$  is less than  $V_{TH2}$ .

#### Interface Level Shifters

The level shifters adjust the 5V operating voltage  $(V_{DD} - V_{SS2})$  of the microcontroller to the internal supply voltage  $(V_{DD} - V_{SS1})$  of the clock/calendar. The oscillator and counter are not influenced by the  $V_{DD} - V_{SS2}$  supply

PCF8573

voltage. If the voltage  $V_{DD} - V_{SS2}$  is absent  $(V_{SS2} = V_{DD})$  the output signal of the level shifter is HIGH because  $V_{DD}$  is the common node of the  $V_{DD} - V_{SS2}$  and the  $V_{DD} - V_{SS1}$  supplies. Because the level shifters invert the input signal, the internal circuit behaves as if a LOW signal is present on the inputs. FSET, SEC, MIN and COMP are CMOS push-pull output stages. The driving capability of these outputs is lost when the supply voltage  $V_{DD} - V_{SS2} = 0$ .

# CHARACTERISTICS OF THE I<sup>2</sup>C BUS

The I<sup>2</sup>C bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### Bit Transfer (see Figure 1)

One data bit is transferred during each clock pulse. The data on the SDA line must remain

stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals.

## Start and Stop Conditions (see Figure 2)

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P)

# System Configuration (see Figure 3)

A device generating a message is a "transmitter", a device receiving a message is the "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".

#### Acknowledge (see Figure 4)

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge-related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse. So that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, setup and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition.

#### **Timing Specifications**

Masters generate a bus clock with a maximum frequency of 100kHz. Detailed timing is shown in Figure 5.





PCF8573





PCF8573





#### **ADDRESSING**

Before any data is transmitted on the I<sup>2</sup>C bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure.

#### Slave Address

The clock/calendar acts as a slave receiver or slave transmitter. Therefore, the clock signal SCL is only an input signal, but the data signal SDA is a bidirectional line. The clock calendar slave address is shown in Figure 8.

The subaddress bits A0 and A1 correspond to the two hardware address pins A0 and A1 which allows the device to have 1 of 4 different addresses.



## Clock/Calendar READ/WRITE Cycles

The I<sup>2</sup>C bus configuration for different clock/calendar READ and WRITE cycles is shown in Figures 9 and 10.

The write cycle is used to set the time counter, the alarm register and the flags. The transmission of the clock/calendar address is

followed by the MODE-POINTER-WORD which contains a CONTROL-nibble (Table 3) and an ADDRESS-nibble (Table 4). The ADDRESS-nibble is valid only if the preceding CONTROL-nibble is set to EXECUTE ADDRESS. The third transmitted word contains the data to be written into the time counter or alarm register.

PCF8573



Table 3. CONTROL-nibble

|   | C2 | C1 | CO | FUNCTION                                                             |
|---|----|----|----|----------------------------------------------------------------------|
| 0 | 0  | 0  | 0  | Execute address                                                      |
| 0 | 0  | 0  | 1  | Read control/status flags                                            |
| 0 | 0  | 1  | 0  | Reset prescaler, including seconds counter; without carry for minute |
|   |    |    |    | counter                                                              |
| 0 | 0  | 1  | 1  | Time adjust, with carry for minute counter <sup>1</sup>              |
| 0 | 1  | 0  | 0  | Reset NODA flag                                                      |
| 0 | 1  | 0  | 1  | Set NODA flag                                                        |
| 0 | 1  | 1  | 0  | Reset COMP flag                                                      |

At the end of each data word the address bits B1, B0 will be incremented automatically provided the preceding CONTROL-nibble is set to EXECUTE ADDRESS. There is no carry to B2.

Table 5 shows the placement of the BCD upper and lower digits in the DATA byte for writing into the addressed part of the time counter and alarm register, respectively.

Acknowledgement response of the clock calendar as slave receiver is shown in Table 6.

#### NOTE:

Table 4. ADDRESS-nibble

|   | B2 | В1 | B0 | ADDRESSED TO:          |
|---|----|----|----|------------------------|
| 0 | 0  | 0  | 0  | Time counter hours     |
| 0 | 0  | 0  | 1  | Time counter minutes   |
| 0 | 0  | 1  | 0  | Time counter days      |
| 0 | 0  | 1  | 1  | Time counter months    |
| 0 | 1  | 0  | 0  | Alarm register hours   |
| 0 | 1  | 0  | 1  | Alarm register minutes |
| 0 | 1  | 1  | 0  | Alarm register days    |
| 0 | 1  | 1  | 1  | Alarm register months  |

Table 5. Placement of BCD Digits in the DATA Byte

| MSB |             |    | DA | ГА |       |       | LSB |               |
|-----|-------------|----|----|----|-------|-------|-----|---------------|
|     | UPPER DIGIT |    |    |    | LOWER | DIGIT | •   |               |
| UD  | UC          | UB | UA | LD | LC    | LB    | LA  | ADDRESSED TO: |
| Х   | ×           | D  | D  | D  | D     | D     | D   | Hours         |
| X   | D           | D  | D  | D  | D     | D     | D   | Minutes       |
| Х   | X           | D  | D  | D  | D     | D     | D   | Days          |
| Х   | Х           | Х  | D  | D  | D     | D     | D   | Months        |

#### NOTE:

1. Where "X" is the don't care bit and "D" is the data bit.



If the seconds counter is below 30 there is no carry. This causes a time adjustment of max. -30 sec. From the count 30 there is a carry which adjusts the time by max. +30 sec.

PCF8573



To read the addressed part of the time counter and alarm register, plus information from specified control/status flags, the BCD digits in the DATA byte are organized as shown in Table 7.
The status of the MODE-POINTER-WORD concerning the CONTROL-nibble remains un-

changed until a write to MODE POINTER conditon occurs.

Table 6. Slave Receiver Acknowledgement

|   |    |     |     |         |    |    |    | ACKNOWLEDGE ON BYTE |              |      |  |  |
|---|----|-----|-----|---------|----|----|----|---------------------|--------------|------|--|--|
|   |    | MOE | E P | POINTER |    |    |    | Address             | Mode pointer | Data |  |  |
|   | C2 | C1  | CO  |         | B2 | В1 | B0 |                     |              |      |  |  |
| 0 | 0  | 0   | 0   | 0       | Х  | Х  | Х  | yes                 | yes          | yes  |  |  |
| 0 | 0  | 0   | 0   | 1       | Х  | Х  | X  | yes                 | no           | no   |  |  |
| 0 | 0  | 0   | 1   | Х       | Х  | Х  | X  | yes                 | yes          | no   |  |  |
| 0 | 0  | 1   | 0   | Х       | X  | Х  | X  | yes                 | yes          | no   |  |  |
| 0 | 0  | 1   | 1   | Х       | X  | Х  | X  | yes                 | yes          | no   |  |  |
| 0 | 1  | 0   | 0   | Х       | X  | Х  | X  | yes                 | yes          | no   |  |  |
| 0 | 1  | 0   | 1   | Х       | Х  | Х  | X  | yes                 | yes          | no   |  |  |
| 0 | 1  | 1   | 0   | Х       | Х  | Х  | X  | yes                 | yes          | no   |  |  |
| 0 | 1  | 1   | 1   | Х       | X  | Х  | X  | yes                 | no           | no   |  |  |
| 1 | X  | Х   | X   | Х       | X  | Х  | X  | yes                 | no           | no   |  |  |

#### NOTE:

1. Where "X" is the don't care bit.

Table 7. Organization of the BCD Digits in the DATA Byte

| MS | В    | D    | ATA |    | LSB  |        |      |                      |  |
|----|------|------|-----|----|------|--------|------|----------------------|--|
| U  | PPER | DIGI | Т   |    | LOWE | R DIGI | Т    | ADDRESSED TO:        |  |
| UD | UC   | UB   | UA  | LD | LC   | LB     | LA   |                      |  |
| 0  | 0    | D    | D   | D  | D    | D      | D    | Hours                |  |
| 0  | D    | D    | D   | D  | D    | D      | D    | Minutes              |  |
| 0  | 0    | D    | D   | D  | D    | D      | D    | Days                 |  |
| 0  | 0    | 0    | D   | D  | D    | D      | D    | Months               |  |
| 0  | 0    | 0    | *   | ** | NODA | COMP   | POWF | Control/status flags |  |

#### NOTES:

1. Where: "D" is the data bit, \* = minutes, \*\* = seconds.

PCF8573

#### **APPLICATION INFORMATION**



+5V O SDA SCI SCL SDA V<sub>DD</sub> SCL SDA V<sub>DD</sub> SCL SDA V<sub>DD</sub> A0 PCF8573 MASTER Α1 osci PCD8571 MICRO-TEST CONTROLLER PF IN EXTPF osco V<sub>SS1</sub> Figure 13. Application Example of the PCF8573 With Common  $V_{SS1}$  and  $V_{SS2}$  Supply

## \_

# **Signetics**

# PCF8583 256 $\times$ 8-Bit Static RAM with Alarm Clock/Calendar

Preliminary Specification

#### **Linear Products**

#### **DESCRIPTION**

The PCF8583 is a low-power 2048-bit static CMOS RAM organized as 256 words by 8 bits. Addresses and data are transferred serially via a two-line bidirectional bus (I2C). The built-in word address register is incremented automatically after each written or read data byte. One address pin, Ao, is used for programming the hardware address, allowing the connection of two devices to the bus without additional hardware. The built-in 32,768kHz oscillator circuit and the first 8 bytes of the RAM are used for the clock/calendar and counter functions. The next 8 bytes may be programmed as alarm registers or used as free RAM space.

#### **FEATURES**

- I<sup>2</sup>C bus interface operating supply voltage: 2.5V to 6V
- Clock operating supply voltage (0 to 70°C): 1.0V to 6V
- Data retention voltage: 1.0V to 6V
- Low standby current: max. 15μA
- Clock function with four-year calendar
- 24 or 12 hour format
- 32,768kHz or 50Hz time base
- Serial input/output bus (I<sup>2</sup>C)
- Automatic word address incrementing.
- Programmable alarm, timer, and interrupt function

#### **ORDERING INFORMATION**

| DESCRIPTION                                  | TEMPERATURE RANGE | ORDER CODE |
|----------------------------------------------|-------------------|------------|
| 8-Pin Plastic DIP (SOT-97A)                  | -40°C to +85°C    | PCF8583PN  |
| 8-Pin Plastic SO package<br>(SO-8L, SOT-176) | -40°C to +85°C    | PCF8583TD  |

#### PIN CONFIGURATION



#### **APPLICATIONS**

- Instrumentation
- White goods
- Brown goods
- Products with time-dependent functions

#### **BLOCK DIAGRAM**



## 256 imes 8-Bit Static RAM with Alarm Clock/Calendar

PCF8583

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                            | PARAMETER                                   | RATING                       | UNIT |
|-----------------------------------|---------------------------------------------|------------------------------|------|
| $V_{DD}$                          | Supply voltage range (Pin 8) <sup>1</sup>   | -0.8 to 8.0                  | ٧    |
| VI                                | Voltage range on any input                  | -0.8 to V <sub>DD</sub> +0.8 | ٧    |
| lι                                | DC input current (any input)                | 10                           | mA   |
| lo                                | DC output current (any output) <sup>1</sup> | 10                           | mA   |
| I <sub>DD</sub> ; I <sub>SS</sub> | Supply current (Pin 4 or Pin 8)             | 50                           | mA   |
| $P_D$                             | Power dissipation per package               | 300                          | mW   |
| Po                                | Power dissipation per output                | 50                           | mW   |
| T <sub>STG</sub>                  | Storage temperature range                   | -65 to +150                  | °C   |
| T <sub>A</sub>                    | Operating ambient temperature range         | -40 to +85                   | °C - |

#### NOTE:

#### DC ELECTRICAL CHARACTERISTICS VDD = 2.0 to 6.0V; VSS = 0V; TA = -40°C to +85°C, unless otherwise specified.

|                     |                                                                                       |                     | LIMITS            |                       |      |
|---------------------|---------------------------------------------------------------------------------------|---------------------|-------------------|-----------------------|------|
| SYMBOL              | PARAMETER                                                                             | Min                 | Тур               | Max                   | UNIT |
| Supply              | · · · · · · · · · · · · · · · · · · ·                                                 |                     |                   |                       |      |
| V <sub>DD</sub>     | Supply voltage (operating)                                                            | 2.5                 |                   | 6                     | ٧    |
| V <sub>DD</sub>     | Supply voltage (clock)                                                                | 1.0                 |                   | 6                     | ٧    |
| I <sub>DD</sub>     | Supply current  T <sub>A</sub> = 0 to +70°C  operating at f <sub>SCL</sub> = 100kHz   |                     |                   | 200                   | μΑ   |
| IDDO                | Clock at V <sub>DD</sub> = 5V                                                         |                     | 10                | 50                    | μΑ   |
| I <sub>DDO</sub>    | Clock at V <sub>DD</sub> = 1V                                                         |                     | 2                 | 10                    | μΑ   |
| V <sub>POR</sub>    | Power-on reset voltage level <sup>1</sup>                                             | 1.5                 | 1.9               | 2.3                   | V    |
| Inputs; inp         | ut/output SDA                                                                         |                     |                   |                       |      |
| V <sub>IL</sub>     | Input voltage Low <sup>2</sup>                                                        | -0.8                |                   | $0.3 \times V_{DD}$   | ٧    |
| V <sub>IH</sub>     | Input voltage High <sup>2</sup>                                                       | $0.7 \times V_{DD}$ |                   | V <sub>DD</sub> + 0.8 | ٧    |
| loL                 | Output current Low at V <sub>OL</sub> = 0.4V                                          | 3                   |                   |                       | ٧    |
| Іон                 | Output leakage current High at V <sub>OH</sub> = V <sub>DD</sub>                      |                     |                   | 250                   | nA   |
| ± I <sub>I</sub>    | Input leakage current at V <sub>I</sub> = V <sub>DD</sub> or V <sub>SS</sub>          |                     |                   | 250                   | nA   |
| CI                  | Input capacitance (SCL, SDA) at V <sub>I</sub> = V <sub>SS</sub>                      |                     |                   | 7                     | pF   |
| Low V <sub>DD</sub> | data retention                                                                        |                     |                   |                       |      |
| V <sub>DDR</sub>    | Supply voltage for data retention                                                     | 1                   |                   | 6                     | ٧    |
| I <sub>DDR</sub>    | Supply current at V <sub>DDR</sub> = 1V <sup>3</sup>                                  |                     |                   | 5                     | μΑ   |
| IDDR                | Supply current at V <sub>DDR</sub> = 1V; T <sub>A</sub> = -25°C to +70°C <sup>3</sup> |                     |                   | 2                     | μΑ   |
| Oscillator          |                                                                                       |                     |                   |                       |      |
| Cosc                | Integrated oscillator capacitance                                                     |                     | 40                |                       | pF   |
| f/f <sub>OSC</sub>  | Oscillator stability for: $\Delta V_{DD} = 100$ mV, $V_{DD} = 1.5$ V, $T_A = 25$ °C   |                     | 2×10 <sup>6</sup> |                       |      |
| Quartz cry          | stal parameters                                                                       |                     |                   |                       |      |
|                     | Frequency = 32,768kHz                                                                 |                     |                   |                       |      |
| Rs                  | Series resistance                                                                     |                     |                   | 40                    | kΩ   |
| CL                  | Parallel capacitance                                                                  |                     | 9                 |                       | pF   |
| Ст                  | Trimmer capacitance                                                                   | 5                   | ,                 | 25                    | pF   |

#### NOTES

1. The power-on reset circuit resets the  $I^2C$  bus logic when  $V_{DD} < V_{POR}$ .

3. Event or 50Hz mode only (no quartz).

August 1987 7-24

Inputs and outputs are protected against discharges in normal handling. However, to be totally safe, it
is advised to take handling precautions appropriate to handling MOS devices.

<sup>2.</sup> When the voltages are a diode voltage above or below the supply voltage VDD or VSS, input current will flow; this current must not exceed ±0.5mA.

## 256 imes 8-Bit Static RAM with Alarm Clock/Calendar

PCF8583

#### **FUNCTIONAL DESCRIPTION**

The PCF8583 contains a 256-by-8-bit RAM with an 8-bit auto-increment address register, an on-chip 32,768kHz oscillator circuit, a frequency divider, a serial two-line bidirectional I<sup>2</sup>C bus interface and a power-on reset circuit

The first 8 bytes of the RAM (memory addresses 00 to 07) are designed as addressable 8-bit parallel registers. The first register (memory address 00) is used as a control/status register. The memory addresses 01 to 07 are used as counters for the clock function. The memory addresses 08 to 0F are free RAM locations or may be programmed as alarm registers.

#### **Counter Function Modes**

When the control/status register is set, a 32,768kHz clock mode, a 50Hz clock mode, or an event counter mode can be selected.

In the clock modes, the hundredths of a second, seconds, minutes, hours, date, month (four-year calendar), and weekdays are stored in a BCD format. The timer register stores up to 99 days. The event counter mode is used to count pulses applied to the oscillator input (OSCO left open). The event counter stores up to 6 digits of data.

When one of the counters is read (memory locations 01 to 07), the contents of all counters are strobed into capture latches at the beginning of a read cycle. Therefore, faulty reading of the count during a carry condition is prevented.

#### **Alarm Function Modes**

By setting the alarm enable bit of the control/ status register, the alarm control register (address 08) is activated.

By setting the alarm control register, a dated alarm, a daily alarm, a weekday alarm, or a timer alarm may be programmed. In the clock modes, the timer register (address 07) may be programmed to count hundredths of a second, seconds, minutes, hours, or days. Days are counted when an alarm is not programmed.

Whenever an alarm event occurs, the alarm flag of the control/status register is set. A timer alarm event will set the alarm flag and an overflow condition of the timer will set the timer flag. The open-drain interrupt output is switched on (Active-Low) when the alarm or timer flag is set (enabled).

When a timer function without any alarm function is programmed, the remaining alarm registers (addresses 09 to 0F) may be used as free RAM space.

Table 1. Cycle Length of the Time Counters, Clock Modes

| UNIT                   | COUNTING<br>CYCLE                                                                                           | CARRY TO THE<br>NEXT UNIT                          | CONTENTS OF THE MONTH COUNTER                                            |
|------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------|
| Hundredths of a second | 00 to 99                                                                                                    | 99 to 00                                           |                                                                          |
| Seconds                | 00 to 59                                                                                                    | 59 to 00                                           |                                                                          |
| Minutes                | 00 to 59                                                                                                    | 59 to 00                                           |                                                                          |
| Hours (24h)            | 00 to 23                                                                                                    | 23 to 00                                           |                                                                          |
| Hours (12h)            | 12 AM,<br>01 AM to<br>11 AM,<br>12 PM,<br>01 PM to<br>11 PM<br>01 to 31<br>01 to 39<br>01 to 29<br>01 to 28 | 11 PM to 12 AM 31 to 01 30 to 01 29 to 01 28 to 01 | 1, 3, 5, 7, 8, 10, 12<br>4, 6, 9, 11<br>2, year = 0<br>2, year = 1, 2, 3 |
| Months                 | 01 to 12                                                                                                    | 12 to 01                                           | 2, you. 1, 2, 0                                                          |
| Year                   | 0 to 3                                                                                                      |                                                    |                                                                          |
| Weekdays               | 0 to 6                                                                                                      | 6 to 0                                             |                                                                          |
| Timer/days             | 00 to 99                                                                                                    | no carry                                           |                                                                          |



PCF8583

#### Control/Status Register

The control/status register is defined as the memory location 00 with free access for reading and writing via the I<sup>2</sup>C bus. All functions and options are controlled by the contents of the control/status register (see Figure 1).

### **Counter Registers**

In the different modes, the counter registers are programmed and arranged as shown in Figure 2. Counter cycles are listed in Table 1.

In the clock modes, 24h or 12h format can be selected by setting the most significant bit of the hours counter register. The format of the hours counter is shown in Figure 3.

The year and date are packed into memory location 05 (see Figure 4). The weekdays and months are packed into memory location 06 (see Figure 5). When reading these memory locations, the year and weekdays are masked out when the mask flag of the control/status register is set. This allows the user to read the date and month count directly.

In the event counter mode, events are stored in BCD format. D5 is the most significant and D0 the least significant digit. The divider is bypassed.

### **Alarm Control Register**

When the alarm enable bit of the control/ status register is set, the alarm control register (address 08) is activated. All alarm, timer, and interrupt output functions are controlled by the contents of the alarm control register (see Figures 6a and 6b).

#### **Alarm Registers**

All alarm registers are allocated with a constant address offset of hex 08 to the corresponding counter registers.

An alarm goes off when the contents of the alarm registers match bit-by-bit the contents of the involved counter registers. The year and weekday bits are ignored in a dated alarm. A daily alarm ignores the month and date bits. When a weekday alarm is selected, the contents of the alarm weekday/month register will select the weekdays on which an alarm is activated (see Figure 7).

### Interrupt Output

The open-drain n-channel interrupt output is programmed by setting the alarm control register. It is switched on (Active-Low) when the alarm flag or the timer flag is set. In the clock mode without alarm, the output sequence is controlled by the timer flag. The OFF voltage of the interrupt output may exceed the supply voltage.







PCF8583

#### Oscillator and Divider

A 32,768kHz quartz crystal has to be connected to OSCI (Pin 1) and OSCO-(Pin 2). A trimmer capacitor between OSCI and  $V_{DD}$  is used for tuning the oscillator. The oscillator frequency is scaled down to 128Hz by the divider. A 100Hz clock signal is derived from this signal.

In the 50Hz clock mode or event counter mode, the oscillator is disabled and the oscillator input is switched to a high-impedance state. This allows the user to feed the 50Hz reference frequency or an external high-speed event signal into the input OSCI.

#### Initialization

When power-up occurs, the I<sup>2</sup>C bus interface, the control/status register, and all clock counters are reset. The device starts time-keeping in the 32,768kHz clock mode with the 24h format on the first of January at 0.00.00:00.

A second level-sensitive reset signal to the I<sup>2</sup>C bus interface is generated as soon as the supply voltage drops below the interface reset level. This reset signal does not affect the control/status or clock counter registers.

It is recommended to set the stop counting flag of the control/status register before loading the actual time into the counters. Loading of illegal states will lead to a clock malfunction, but will not latch-up the device.

# CHARACTERICS OF THE I<sup>2</sup>C BUS

The I<sup>2</sup>C bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy.

### Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the High period of the clock pulse, as changes in the data line at this time will be interpreted as a control signal.





PCF8583





### Start and Stop Conditions

Both data and clock lines remain High when the bus is not busy. A High-to-Low transition of the data line, while the clock is High, is defined as the start condition (S). A Low-to-High transition of the data line, while the clock is High, is defined as the stop condition (P).

## System Configuration

A device generating a message is a "transmitter"; a device receiving a message is the "receiver". The device that controls the message is the "master", and the devices which are controlled by the master are the "slaves".

## Acknowledge

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each data byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a High level put on the bus by the transmitter, whereas the master also generates an extra acknowledge-related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each

byte. Also, a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The acknowledge device has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable Low during the High period of the clock pulse. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line High to enable the master to generate a stop condition.



# 7

# 256 imes 8-Bit Static RAM with Alarm Clock/Calendar

PCF8583





PCF8583

## **Timing Specifications**

All the timing values are valid within the operating supply voltage and ambient temperature range and refer to V $_{IL}$  and V $_{IH}$  with an input voltage swing of V $_{SS}$  to V $_{DD}$ .

| SYMBOL                | PARAMETER                    | MIN | TYP | MAX | UNIT |
|-----------------------|------------------------------|-----|-----|-----|------|
| f <sub>SCL</sub>      | SCL clock frequency          |     |     | 100 | kHz  |
| t <sub>SW</sub>       | Tolerable spike width on bus |     |     | 100 | ns   |
| t <sub>BUF</sub>      | Bus free time                | 4.0 |     |     | μs   |
| tsu; sta              | Start condition setup time   | 4.0 |     |     | μs   |
| t <sub>HD</sub> ; STA | Start condition hold time    | 4.7 |     |     | μs   |
| t <sub>LOW</sub>      | SCL Low time                 | 4.7 |     |     | μs   |
| t <sub>HIGH</sub>     | SCL High time                | 4.0 |     |     | μs   |
| t <sub>R</sub>        | SCL and SDA rise time        |     |     | 1.0 | μs   |
| t <sub>F</sub>        | SCL and SDA fall time        |     |     | 0.3 | μs   |
| tsu; dat              | Data setup time              | 250 |     |     | ns   |
| t <sub>HD</sub> ; DAT | Data hold time               | 0   |     |     | ns   |
| t <sub>VD</sub> ; DAT | SCL Low to data out valid    |     |     | 3.4 | μs   |
| tsu; sto              | Stop condition setup time    | 4.0 |     |     | μs   |



PCF8583

# I<sup>2</sup>C Bus Protocol

Before any data is transmitted on the I<sup>2</sup>C bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure. The I<sup>2</sup>C bus configuration for the different PCF8583 READ and WRITE cycles is shown in Figure 13.

#### APPLICATION INFORMATION

The PCF8583 slave address has a fixed combination 1010 as group 1.



PCF8583





# **Signetics**

# NE/SA/SE556/NE/SA/ SE556-1/SE556-1C Dual Timer

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

Both the 556 and 556-1 Dual Monolithic timing circuits are highly stable controllers capable of producing accurate time delays or oscillation. The 556 and 556-1 are a dual 555. Timing is provided by an external resistor and capacitor for each timing function. The two timers operate independently of each other, sharing only  $V_{\rm CC}$  and ground. The circuits may be triggered and reset on falling waveforms. The output structures may sink or source 200mA.

#### **FEATURES**

- Turn-off time less than 2μs (556-1, 1C)
- Maximum operating frequency > 500kHz (556-1, 1C)
- Timing from microseconds to hours
- Replaces two 555 timers
- Operates in both astable and monostable modes
- High output current
- Adjustable duty cycle
- TTL compatible
- Temperature stability of 0.005%/°C
- SE556-1 compliant to MIL-STD or JAN available from Signetics' Military Division

### **APPLICATIONS**

- Precision timing
- Sequential timing
- Pulse shaping
- Pulse generator
- Missing pulse detector

#### PIN CONFIGURATION



- Tone burst generator
- Pulse width modulation
- Time delay generator
- Frequency division
- Industrial controls
- Pulse position modulation
- Appliance timing
- Traffic light control
- Touch-Tone®encoder

### **BLOCK DIAGRAM**



<sup>®</sup>Touch-Tone is a registered trademark of AT&T

# NE/SA/SE556/NE/SA/SE556-1/SE556-1C

# EQUIVALENT SCHEMATIC (Shown for one circuit only)



# **ORDERING INFORMATION**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 14-Pin Plastic SO  | 0 to +70°C        | NE556D     |
| 14-Pin Cerdip      | 0 to +70°C        | NE556F     |
| 14-Pin Plastic DIP | 0 to +70°C        | NE556N     |
| 14-Pin Cerdip      | 0 to +70°C        | NE556-1F   |
| 14-Pin Plastic DIP | 0 to +70°C        | NE556-1N   |
| 14-Pin Plastic DIP | -40°C to +85°C    | SA556N     |
| 14-Pin Cerdip      | -40°C to +85°C    | SA556-1F   |
| 14-Pin Plastic DIP | -40°C to +85°C    | SA556-1N   |
| 14-Pin Cerdip      | -55°C to +125°C   | SE556F     |
| 14-Pin Plastic DIP | -55°C to +125°C   | SE556N     |
| 14-Pin Plastic DIP | -55°C to +125°C   | SE556CN    |
| 14-Pin Cerdip      | -55°C to +125°C   | SE556-1F   |
| 14-Pin Plastic DIP | -55°C to +125°C   | SE556-1N   |
| 14-Pin Cerdip      | -55°C to +125°C   | SE556-1CF  |
| 14-Pin Plastic DIP | -55°C to +125°C   | SE556-1CN  |

# NE/SA/SE556/NE/SA/SE556-1/SE556-1C

### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                           | RATING                                | UNIT   |
|-------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------|--------|
| V <sub>CC</sub>   | Supply voltage<br>NE/SA556, 556-1, SE556C,<br>SE556-1C<br>SE556-1, SE556                            | + 16<br>+ 18                          | v<br>v |
| PD                | Maximum allowable power dissipation <sup>1</sup>                                                    | 800                                   | mW     |
| T <sub>A</sub>    | Operating temperature range<br>NE556-1, NE556<br>SA556-1, SA556<br>SE556-1, SE556-1C, SE556, SE556C | 0 to +70<br>-40 to +85<br>-55 to +125 | ာ<br>ပ |
| T <sub>STG</sub>  | Storage temperature range                                                                           | -65 to +150                           | °C     |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                              | +300                                  | °C     |

### NOTE:

# **ELECTRICAL CHARACTERISTICS** $T_A = 25$ °C, $V_{CC} = +5V$ to +15V, unless otherwise specified.

| SYMBOL                                                              | PARAMETER TEST CON                                                                                       | TEST CONDITIONS                                                               | SE556/556-1 |                   |                 | NE/S<br>NE55 | UNIT              |                   |                    |
|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------|-------------------|-----------------|--------------|-------------------|-------------------|--------------------|
|                                                                     | ,                                                                                                        |                                                                               | Min         | Тур               | Max             | Min          | Тур               | Max               |                    |
| V <sub>CC</sub>                                                     | Supply voltage                                                                                           |                                                                               | 4.5         |                   | 18              | 4.5          |                   | 16                | V                  |
| lcc                                                                 | Supply current (low state) <sup>1</sup>                                                                  | $V_{CC} = 5V$ , $R_L = \infty$<br>$V_{CC} = 15V$ , $R_L = \infty$             |             | 6<br>20           | 10<br>24        |              | 6<br>20           | 12<br>30          | mA<br>mA           |
| $t_{M} \over \Delta t_{M}/\Delta T \over \Delta t_{M}/\Delta V_{S}$ | Timing error (monostable) Initial accuracy <sup>2</sup> Drift with temperature Drift with supply voltage | $R_A = 2k\Omega$ to $100k\Omega$<br>$C = 0.1\mu F$<br>T = 1.1 RC              |             | 0.5<br>30<br>0.05 | 100<br>0.2      |              | 0.75<br>50<br>0.1 | 3.0<br>150<br>0.5 | %<br>ppm/°C<br>%/V |
| $t_A$ $\Delta t_A/\Delta T$ $\Delta t_A/\Delta V_S$                 | Timing error (astable)  Initial accuracy <sup>2</sup> Drift with temperature  Drift with supply voltage  | $R_A$ , $R_B = 1k\Omega$ to $100k\Omega$ $C = 0.\mu F$ $V_{CC} = 15V$         |             | 4<br>400<br>0.15  | 6<br>500<br>0.6 |              | 5<br>400<br>0.3   | 13<br>500<br>1    | %<br>ppm/°C<br>%/V |
| V <sub>C</sub>                                                      | Control voltage level                                                                                    | V <sub>CC</sub> = 15V<br>V <sub>CC</sub> = 5V                                 | 9.6<br>2.9  | 10.0<br>3.33      | 10.4<br>3.8     | 9.0<br>2.6   | 10.0<br>3.33      | 11.0<br>4.0       | V                  |
| V <sub>TH</sub>                                                     | Threshold voltage                                                                                        | V <sub>CC</sub> = 15V<br>V <sub>CC</sub> = 5V                                 | 9.4<br>2.7  | 10.0<br>3.33      | 10.6<br>4.0     | 8.8<br>2.4   | 10.0<br>3.33      | 11.2<br>4.2       | V                  |
| I <sub>TH</sub>                                                     | Threshold current <sup>3</sup>                                                                           |                                                                               |             | 30                | 250             |              | 30                | 250               | nA                 |
| V <sub>TRIG</sub>                                                   | Trigger voltage                                                                                          | V <sub>CC</sub> = 15V<br>V <sub>CC</sub> = 5V                                 | 4.8<br>1.45 | 5.0<br>1.67       | 5.2<br>1.9      | 4.5<br>1.1   | 5.0<br>1.67       | 5.6<br>2.2        | V                  |
| I <sub>TRIG</sub>                                                   | Trigger current                                                                                          | V <sub>TRIG</sub> = 0V                                                        |             | 0.5               | 0.9             |              | 0.5               | 2.0               | μΑ                 |
| V <sub>RESET</sub>                                                  | Reset voltage <sup>5</sup>                                                                               |                                                                               | 0.4         | 0.7               | 1.0             | 0.4          | 0.7               | 1.0               | V                  |
| I <sub>RESET</sub>                                                  | Reset current<br>Reset current                                                                           | V <sub>RESET</sub> = 0.4V<br>V <sub>RESET</sub> = 0V                          | 0.4         | 0.1               | 0.4<br>1.0      | 0.4          | 0.1<br>0.4        | 0.6<br>1.5        | mA<br>mA           |
| V <sub>OL</sub>                                                     | Output voltage (low)                                                                                     | V <sub>CC</sub> = 15V<br>I <sub>SINK</sub> = 10mA<br>I <sub>SINK</sub> = 50mA |             | 0.1<br>0.4        | 0.15<br>0.5     |              | 0.1<br>0.4        | 0.25<br>0.75      | V                  |
|                                                                     | SE556<br>SE556-1<br>NE/SA556/SE556C<br>NE556-1/SE556-1C                                                  | I <sub>SINK</sub> = 100mA                                                     |             | 2.0<br>0.8        | 2.25<br>1.2     |              | 2.0<br>2.0        | 3.2<br>2.5        | V<br>V<br>V        |

<sup>1.</sup> The junction temperature must be kept below 125°C for the D package and below 150°C for the N and F packages. At ambient temperatures above 25°C, where this limit would be exceeded, the Maximum Allowable Power Dissipation must be derated by the following:

D package 115 °C/W

N package 80 °C/W

F package 100 °C/W

# NE/SA/SE556/NE/SA/SE556-1/SE556-1C

### ELECTRICAL CHARACTERISTICS (Continued) TA = 25°C, VCC = +5V to +15V, unless otherwise specified.

| SYMBOL           | PARAMETER                                                                                                            | TEST CONDITIONS                                                                                                                            | SE556/556-1 |                     |             | NE/SA556/SE556C<br>NE556-1/SE556-1C |                     |             | UNIT               |
|------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------|-------------|-------------------------------------|---------------------|-------------|--------------------|
|                  | ,                                                                                                                    |                                                                                                                                            | Min         | Тур                 | Max         | Min                                 | Тур                 | Max         |                    |
|                  |                                                                                                                      | $I_{SINK} = 200$ mA<br>$V_{CC} = 5$ V<br>$I_{SINK} = 8$ mA<br>$I_{SINK} = 5$ mA                                                            |             | 2.5<br>0.1<br>0.05  | 0.2<br>0.15 |                                     | 2.5<br>0.25<br>0.15 | 0.3<br>0.25 | V<br>V             |
| V <sub>OH</sub>  | Output voltage (high)                                                                                                | V <sub>CC</sub> = 15V<br>I <sub>SOURCE</sub> = 200mA<br>I <sub>SOURCE</sub> = 100mA<br>V <sub>CC</sub> = 5V<br>I <sub>SOURCE</sub> = 100mA | 13.0        | 12.5<br>13.3<br>3.3 |             | 12.75<br>2.75                       | 12.5<br>13.3<br>3.3 |             | V<br>V             |
| t <sub>OFF</sub> | Turn-off time <sup>6</sup><br>NE556-1/SE556-1/SE556-1C                                                               | V <sub>RESET</sub> = V <sub>CC</sub>                                                                                                       |             | 0.5                 | 2.0         |                                     | 0.5                 |             | μs                 |
| t <sub>R</sub>   | Rise time of output                                                                                                  |                                                                                                                                            |             | 100                 | 200         |                                     | 100                 | 300         | ns                 |
| t <sub>F</sub>   | Fall time of output                                                                                                  |                                                                                                                                            |             | 100                 | 200         |                                     | 100                 | 300         | ns                 |
|                  | Discharge leakage current                                                                                            |                                                                                                                                            |             | 20                  | 100         |                                     | 20                  | 100         | nA                 |
|                  | Matching characteristics <sup>4</sup> Initial accuracy <sup>2</sup> Drift with temperature Drift with supply voltage |                                                                                                                                            |             | 0.5<br>10<br>0.1    | 1.0         |                                     | 1.0<br>± 10<br>0.2  | 2.0<br>0.5  | %<br>ppm/°C<br>%/V |

#### NOTES:

- 1. Supply current when output is high is typically 1,0mA less.
- 2. Tested at  $V_{CC} = 5V$  and  $V_{CC} = 15V$ .
- 3. This will determine maximum value of  $R_A + R_B$ . For 15V operation, the max total  $R = 10M\Omega$ , and for 5V operation, the maximum total  $R = 3.4M\Omega$ .
- 4. Matching characteristics refer to the difference between performance characteristics for each timer section in the monostable mode.
- 5. Specified with trigger input high. In order to guarantee reset the voltage at reset pin must be less than or equal to 0.4V. To disable reset function, the voltage at reset pin has to be greater than 1V.
- 6. Time measured from a positive-going input pulse from 0 to 0.4 V<sub>CC</sub> into the threshold to the drop from high to low of the output. Trigger is tied to threshold.

# NE/SA/SE556/NE/SA/SE556-1/SE556-1C

### TYPICAL APPLICATIONS

One feature of the dual timer is that by utilizing both halves it is possible to obtain sequential timing. By connecting the output of

the first half to the input of the second half via a  $0.001\mu\text{F}$  coupling capacitor sequential timing may be obtained. Delay  $t_1$  is determined by the first half and  $t_2$  by the second half delay.

The first half of the timer is started by momentarily connecting Pin 6 to ground. When it is timed out (determined by 1.1R<sub>1</sub>C<sub>1</sub>) the second half begins. Its duration is determined by 1.1R<sub>2</sub>C<sub>2</sub>.



# NE/SA/SE556/NE/SA/SE556-1/SE556-1C

## TYPICAL PERFORMANCE CHARACTERISTICS



# **Signetics**

# NE/SA/SE558 Quad Timer

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The 558 Quad Timers are monolithic timing devices which can be used to produce four independent timing functions. The 558 output sinks current. These highly stable, general purpose controllers can be used in a monostable mode to produce accurate time delays; from microseconds to hours. In the time delay mode of operation, the time is precisely controlled by one external resistor and one capacitor. A stable operation can be achieved by using two of the four timer sections.

The four timer sections in the 558 are edge-triggered; therefore, when connected in tandem for sequential timing applications, no coupling capacitors are required. Output current capability of 100mA is provided in both devices.

### **FEATURES**

- 100mA output current per section
- Edge-triggered (no coupling capacitor)
- Output independent of trigger conditions
- Wide supply voltage range 4.5V to 18V
- Timer intervals from microseconds to hours
- Time period equals RC
- · Military qualifications pending

#### **APPLICATIONS**

- Sequential timing
- Time delay generation
- Precision timing
- Industrial controls
- Quad one-shot

#### PIN CONFIGURATION



## ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 16-Pin Plastic SOL | 0 to +70°C        | NE558D     |
| 16-Pin Cerdip      | 0 to +70°C        | NE558F     |
| 16-Pin Plastic DIP | 0 to +70°C        | NE558N     |
| 16-Pin Cerdip      | -40°C to +85°C    | SA558F     |
| 16-Pin Plastic DIP | -40°C to +85°C    | SA558N     |
| 16-Pin Cerdip      | -55°C to +125°C   | SE558F     |
| 16-Pin Plastic DIP | -55°C to +125°C   | SE558N     |

# **Quad Timer**

NE/SA/SE558

## **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                                      | RATING                                | UNIT           |
|-------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------|
| V <sub>CC</sub>   | Supply voltage<br>NE/SA558<br>SE558                                                                            | + 16<br>+ 18                          | V<br>V         |
| PD                | Maximum power dissipation T <sub>A</sub> = 25°C ambient (still-air) <sup>1</sup> F package N package D package | 1190<br>1450<br>1090                  | mW<br>mW<br>mW |
| T <sub>A</sub>    | Operating ambient temperature range<br>NE558<br>SA558<br>SE558                                                 | 0 to +70<br>-40 to +85<br>-55 to +125 | °C<br>°C       |
| T <sub>STG</sub>  | Storage temperature range                                                                                      | -65 to +150                           | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                         | +300                                  | °C             |

#### NOTE:

F package at 9.5mW/°C

N package at 11.6mW/°C D package at 8.7mW/°C

DC AND AC ELECTRICAL CHARACTERISTICS TA = 25°C, VCC = +5V to +15V, unless otherwise specified.

| SYMBOL                                                    | DADAMETER                                        |                                                  | SE558 |            |            | NE/SA558 |            |            |                          |
|-----------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-------|------------|------------|----------|------------|------------|--------------------------|
|                                                           | PARAMETER                                        | TEST CONDITIONS                                  | Min   | Тур        | Max        | Min      | Тур        | Max        | UNIT                     |
| V <sub>CC</sub>                                           | Supply voltage                                   |                                                  | 4.5   |            | 18         | 4.5      |            | 16         | ٧                        |
| Icc                                                       | Supply current                                   | V <sub>CC</sub> = Reset = 15V                    |       | 16         | 32         |          | 16         | 36         | mA                       |
|                                                           | Timing accuracy (t = RC) Initial accuracy        | R = $2k\Omega$ to $100k\Omega$ ,<br>C = $1\mu$ F |       | ± 1.0      | 3          |          | ± 2        | 5          | %                        |
| $t_A$<br>$\Delta t_A/\Delta T$<br>$\Delta t_A/\Delta V_S$ | Drift with temperature Drift with supply voltage |                                                  |       | 30<br>0.1  | 100<br>0.9 |          | 30<br>0.1  | 150<br>0.9 | ppm/°C<br>%/V            |
| V <sub>TRIG</sub>                                         | Trigger voltage <sup>1</sup>                     | V <sub>CC</sub> = 15V                            | 0.8   |            | 2.4        | 0.8      |            | 2.4        | ٧                        |
| I <sub>TRIG</sub>                                         | Trigger current                                  | Trigger = 0V                                     |       | 5          | 30         |          | 5          | 100        | μΑ                       |
| V <sub>RESET</sub>                                        | Reset voltage <sup>2</sup>                       |                                                  | 0.8   |            | 2.4        | 0.8      |            | 2.4        | ٧                        |
| IRESET                                                    | Reset current                                    | Reset                                            |       | 50         | 300        |          | 50         | 500        | μΑ                       |
| V <sub>TH</sub>                                           | Threshold voltage                                |                                                  |       | 0.63       |            |          | 0.63       |            | $\times$ V <sub>CC</sub> |
|                                                           | Threshold leakage                                |                                                  |       | 15         |            |          | 15         |            | nA                       |
| V <sub>OUT</sub>                                          | Output voltage <sup>3</sup>                      | I <sub>L</sub> = 10mA<br>I <sub>L</sub> = 100mA  |       | 0.1<br>0.7 | 0.2<br>1.5 |          | 0.1<br>1.0 | 0.4<br>2.0 | V<br>V                   |
|                                                           | Output leakage                                   |                                                  |       | 10         | 500        |          | 10         | 500        | nA                       |
| t <sub>PD</sub>                                           | Propagation delay                                |                                                  |       | 1.0        |            |          | 1.0        |            | μs                       |
| t <sub>R</sub>                                            | Rise time of output                              | I <sub>L</sub> = 100mA                           |       | 100        |            |          | 100        |            | ns                       |
| t <sub>F</sub>                                            | Fall time of output                              | I <sub>L</sub> = 100mA                           |       | 100        |            |          | 100        |            | ns                       |

## NOTES:

<sup>1.</sup> Derate above 25°C, at the following rates:

The trigger functions only on the falling edge of the trigger pulse only after previously being high. After reset, the trigger must be brought high and then low to implement triggering.

<sup>2.</sup> For reset below 0.8V, outputs set low and trigger inhibited. For reset above 2.4V, trigger enabled.

<sup>3.</sup> The 558 output structure is open-collector which requires a pull-up resistor to V<sub>CC</sub> to sink current. The output is normally low sinking current.

# E

# **Quad Timer**

# NE/SA/SE558

# **558 EQUIVALENT CIRCUIT**





**Quad Timer** 

NE/SA/SE558



# Signetics

# AN171 NE558 Applications

Application Note

#### **Linear Products**

#### INTRODUCTION

The 558 is a monolithic Quad Timer designed to be used in the timing range from a few microseconds to a few hours. Four entirely independent timing functions can be achieved using a timing resistor and capacitor for each section. Two sections of the quad may be interconnected for astable operation. All four sections may be used together, in tandem, for sequential timing applications up to several hours. No coupling capacitors are required when connecting the output of one timer section to the input of the next.

#### **FEATURES**

- 100mA output current per section
- Edge-triggered (no coupling capacitor)
- Output independent of trigger conditions
- Wide supply voltage range 4.5V to 16V
- Timer intervals from microseconds to hours
- Time period equals RC

#### CIRCUIT OPERATIONS

In the one-shot mode of operation, it is necessary to supply a minimum of two external components (the resistor and capacitor) for timing. The time period is equal to the product of R and C. An output load must be present to complete the circuit due to the output structure of the 558.

For a stable operation, it is desirable to cross-couple two devices from the 558 Quad. The outputs are direct-coupled to the opposite trigger input. The duty cycle can be set by the ratio of  $R_1C_1$  to  $R_2C_2$ , from close to zero to almost 100%. An a stable circuit using one timer is shown in Figure 5b.

#### **OUTPUT STRUCTURE 558**

The 558 structure is open-collector which requires a pull-up resistor to  $V_{\rm CC}$  and is capable of sinking 100mA per unit, but not to exceed the power dissipation and junction temperature rating of the die and package. The output is normally low and is switched high when triggered.

#### RESET

A reset function has been made available to reset all sections simultaneously to an output low state. During reset the trigger is disabled. After reset is finished, the trigger voltage must be taken high and then low to implement triggering.

The reset voltage must be brought below 0.8V to insure reset.

### THE CONTROL VOLTAGE

The control voltage is also made available on the 558 timer. This allows the threshold

voltage to be modulated, therefore controlling the output pulse width and duty cycle with an external control voltage. The range of this control voltage is from about 0.5V to  $V_{\rm CC}$  minus 1V. This will give a cycle time variation of about 50:1. In a sequential timer with voltage-controlled cycle time, the timing periods remain proportional over the adjustment range.

#### **TEST BOARD FOR 558**

The circuit layout can be used to test and characterize the 558 timer.  $S_2$  is used to connect the loads to either  $V_{\rm CC}$  or ground. The main precaution, in layout of the 558 circuit, is the path of the discharge current from the timing capacitor to ground (Pin 12). The path must be direct to Pin 12 and not on the ground bus. This is to prevent voltage spikes on the ground bus return due to current switching transient. It is also wise to use good power supply bypassing when large currents are being switched.



7-43

**AN171** 



# **AN171**





7

# AN171





# **AN171**





A single section of the quad time may be used as a non-precision oscillator. The values given are for oscillation at about 400Hz.  $T_1\approx R_1C_1$  and  $T_2\approx 2.25\;R_2C_2$  for  $V_{CC}$  of 15V. The frequency of oscillation is subject to the changes in  $V_{CC}$ .

# **Signetics**

# NE/SA/SE555/SE555C Timer

**Product Specification** 

#### **Linear Products**

### DESCRIPTION

The 555 monolithic timing circuit is a highly stable controller capable of producing accurate time delays, or oscillation. In the time delay mode of operation, the time is precisely controlled by one external resistor and capacitor. For a stable operation as an oscillator, the free running frequency and the duty cycle are both accurately controlled with two external resistors and one capacitor. The circuit may be triggered and reset on falling waveforms, and the output structure can source or sink up to 200mA.

### **BLOCK DIAGRAM**



#### **FEATURES**

- Turn-off time less than 2μs
- Max. operating frequency greater than 500kHz
- Timing from microseconds to hours
- Operates in both astable and monostable modes
- High output current
- Adjustable duty cycle
- TTL compatible
- Temperature stability of 0.005% per °C

#### **APPLICATIONS**

- Precision timing
- Pulse generation
- Sequential timing
- Time delay generation
- Pulse width modulation
- Pulse position modulation
- Missing pulse detector

### PIN CONFIGURATIONS



### **EQUIVALENT SCHEMATIC**



# NE/SA/SE555/SE555C

## ORDERING INFORMATION

| DESCRIPTION           | TEMPERATURE RANGE | ORDER CODE |
|-----------------------|-------------------|------------|
| 8-Pin Hermetic Cerdip | 0 to +70°C        | NE555FE    |
| 8-Pin Plastic SO      | 0 to +70°C        | NE555D     |
| 8-Pin Plastic DIP     | 0 to +70°C        | NE555N     |
| 8-Pin Plastic DIP     | -40°C to +85°C    | SA555N     |
| 8-Pin Plastic SO      | -40°C to +85°C    | SA555D     |
| 8-Pin Hermetic Cerdip | -55°C to +125°C   | SE555CFE   |
| 8-Pin Plastic DIP     | -55°C to +125°C   | SE555CN    |
| 14-Pin Plastic DIP    | -55°C to +125°C   | SE555N     |
| 8-Pin Hermetic Cerdip | -55°C to +125°C   | SE555FE    |
| 14-Pin Ceramic DIP    | 0 to +70°C        | NE555F     |
| 14-Pin Ceramic DIP    | -55°C to +125°C   | SE555F     |
| 14-Pin Ceramic DIP    | -55°C to +125°C   | SE555CF    |

# **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                              | RATING                                | UNIT       |
|-------------------|------------------------------------------------------------------------|---------------------------------------|------------|
| V <sub>CC</sub>   | Supply voltage<br>SE555<br>NE555, SE555C, SA555                        | + 18<br>+ 16                          | V          |
| P <sub>D</sub>    | Maximum allowable power dissipation <sup>1</sup>                       | 600                                   | mW         |
| T <sub>A</sub>    | Operating ambient temperature range<br>NE555<br>SA555<br>SE555, SE555C | 0 to +70<br>-40 to +85<br>-55 to +125 | ာ့<br>သို့ |
| T <sub>STG</sub>  | Storage temperature range                                              | -65 to +150                           | °C         |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                 | +300                                  | °C         |

### NOTE:

1. The junction temperature must be kept below 125°C for the D package and below 150°C for the FE, N and F packages. At ambient temperatures above 25°C, where this limit would be derated by the following factors:

D package 160 °C/W

FE package 150 °C/W N package 100 °C/W F package 105 °C/W

# NE/SA/SE555/SE555C

DC AND AC ELECTRICAL CHARACTERISTICS TA = 25°C, VCC = +5V to +15 unless otherwise specified.

| CVMDOL                                                      | PARAMETER TEST (                                                                                         | TEGT COMPLETIONS                                                                                                                           | SE555       |                                         |                                   | NE555/SE555C  |                                         |                                    |                    |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------|-----------------------------------|---------------|-----------------------------------------|------------------------------------|--------------------|
| SYMBOL                                                      |                                                                                                          | TEST CONDITIONS                                                                                                                            | Min         | Тур                                     | Max                               | Min           | Тур                                     | Max                                | UNIT               |
| V <sub>CC</sub>                                             | Supply voltage                                                                                           |                                                                                                                                            | 4.5         |                                         | 18                                | 4.5           |                                         | 16                                 | ٧                  |
| Icc                                                         | Supply current (low state) <sup>1</sup>                                                                  | $V_{CC} = 5V, R_L = \infty$<br>$V_{CC} = 15V, R_L = \infty$                                                                                |             | 3<br>10                                 | 5<br>12                           |               | 3<br>10                                 | 6<br>15                            | mA<br>mA           |
| $t_{M}$ $\Delta t_{M}/\Delta T$ $\Delta t_{M}/\Delta V_{S}$ | Timing error (monostable) Initial accuracy <sup>2</sup> Drift with temperature Drift with supply voltage | $R_A = 2k\Omega$ to $100k\Omega$ $C = 0.1\mu F$                                                                                            |             | 0.5<br>30<br>0.05                       | 2.0<br>100<br>0.2                 |               | 1.0<br>50<br>0.1                        | 3.0<br>150<br>0.5                  | %<br>ppm/°C<br>%/V |
| $t_A$ $\Delta t_A/\Delta T$ $\Delta t_A/\Delta V_S$         | Timing error (astable) Initial accuracy <sup>2</sup> Drift with temperature Drift with supply voltage    | $R_A$ , $R_B = 1kΩ$ to $100kΩ$<br>C = 0.1μF<br>$V_{CC} = 15V$                                                                              |             | 4<br>0.15                               | 6<br>500<br>0.6                   |               | 5<br>0.3                                | 13<br>500<br>1                     | %<br>ppm/°C<br>%/V |
| V <sub>C</sub>                                              | Control voltage level                                                                                    | V <sub>CC</sub> = 15V<br>V <sub>CC</sub> = 5V                                                                                              | 9.6<br>2.9  | 10.0<br>3.33                            | 10.4<br>3.8                       | 9.0<br>2.6    | 10.0<br>3.33                            | 11.0<br>4.0                        | V<br>V             |
| $V_{TH}$                                                    | Threshold voltage                                                                                        | $V_{CC} = 15V$ $V_{CC} = 5V$                                                                                                               | 9.4<br>2.7  | 10.0<br>3.33                            | 10.6<br>4.0                       | 8.8<br>2.4    | 10.0<br>3.33                            | 11.2<br>4.2                        | V<br>V             |
| I <sub>TH</sub>                                             | Threshold current <sup>3</sup>                                                                           |                                                                                                                                            |             | 0.1                                     | 0.25                              |               | 0.1                                     | 0.25                               | μΑ                 |
| V <sub>TRIG</sub>                                           | Trigger voltage                                                                                          | V <sub>CC</sub> = 15V<br>V <sub>CC</sub> = 5V                                                                                              | 4.8<br>1.45 | 5.0<br>1.67                             | 5.2<br>1.9                        | 4.5<br>1.1    | 5.0<br>1.67                             | 5.6<br>2.2                         | V                  |
| I <sub>TRIG</sub>                                           | Trigger current                                                                                          | V <sub>TRIG</sub> = 0V                                                                                                                     |             | 0.5                                     | 0.9                               |               | 0.5                                     | 2.0                                | μΑ                 |
| V <sub>RESET</sub>                                          | Reset voltage <sup>4</sup>                                                                               |                                                                                                                                            | 0.3         |                                         | 1.0                               | 0.3           |                                         | 1.0                                | V                  |
| I <sub>RESET</sub>                                          | Reset current<br>Reset current                                                                           | $V_{RESET} = 0.4V$ $V_{RESET} = 0V$                                                                                                        |             | 0.1<br>0.4                              | 0.4<br>1.0                        |               | 0.1<br>0.4                              | 0.4<br>1.5                         | mA<br>mA           |
| V <sub>OL</sub>                                             | Output voltage (low)                                                                                     | $V_{CC} = 15V$ $I_{SINK} = 10mA$ $I_{SINK} = 50mA$ $I_{SINK} = 100mA$ $I_{SINK} = 200mA$ $V_{CC} = 5V$ $I_{SINK} = 8mA$ $I_{SINK} = 5mA$   |             | 0.1<br>0.4<br>2.0<br>2.5<br>0.1<br>0.05 | 0.15<br>0.5<br>2.2<br>0.25<br>0.2 |               | 0.1<br>0.4<br>2.0<br>2.5<br>0.3<br>0.25 | 0.25<br>0.75<br>2.5<br>0.4<br>0.35 | V<br>V<br>V<br>V   |
| V <sub>OH</sub>                                             | Output voltage (high)                                                                                    | V <sub>CC</sub> = 15V<br>I <sub>SOURCE</sub> = 200mA<br>I <sub>SOURCE</sub> = 100mA<br>V <sub>CC</sub> = 5V<br>I <sub>SOURCE</sub> = 100mA | 13.0        | 12.5<br>13.3<br>3.3                     |                                   | 12.75<br>2.75 | 12.5<br>13.3<br>3.3                     |                                    | V<br>V             |
| toff                                                        | Turn-off time <sup>5</sup>                                                                               | V <sub>RESET</sub> = V <sub>CC</sub>                                                                                                       | 0.0         | 0.5                                     | 2.0                               | 2.75          | 0.5                                     | 2.0                                | μs                 |
| t <sub>R</sub>                                              | Rise time of output                                                                                      | THESE! TOO                                                                                                                                 |             | 100                                     | 200                               |               | 100                                     | 300                                | ns                 |
| t <sub>F</sub>                                              | Fall time of output                                                                                      |                                                                                                                                            |             | 100                                     | 200                               |               | 100                                     | 300                                | ns                 |
| -                                                           | Discharge leakage current                                                                                |                                                                                                                                            |             | 20                                      | 100                               |               | 20                                      | 100                                | ns                 |

#### NOTES

- 1. Supply current when output high typically 1mA less.
- 2. Tested at  $V_{CC} = 5V$  and  $V_{CC} = 15V$ .
- 3. This will determine the max value of  $R_A + R_B$ , for 15V operation, the max total  $R = 10M\Omega$ , and for 5V operation, the max total  $R = 3.4M\Omega$ .
- 4. Specified with trigger input high.
- 5. Time measured from a positive going input pulse from 0 to 0.8 × V<sub>CC</sub> into the threshold to the drop from high to low of the output. Trigger is tied to threshold.

# NE/SA/SE555/SE555C

### TYPICAL PERFORMANCE CHARACTERISTICS



# TYPICAL APPLICATIONS





# NE/SA/SE555/SE555C

### TYPICAL APPLICATIONS



# Trigger Pulse Width Requirements and Time Delays

Due to the nature of the trigger circuitry, the timer will trigger on the negative going edge of the input pulse. For the device to time out properly, it is necessary that the trigger voltage level be returned to some voltage greater than one third of the supply before the time out period. This can be achieved by making either the trigger pulse sufficiently short or by

AC coupling into the trigger. By AC coupling the trigger, see Figure 1, a short negative going pulse is achieved when the trigger signal goes to ground. AC coupling is most frequently used in conjunction with a switch or a signal that goes to ground which initiates the timing cycle. Should the trigger be held low, without AC coupling, for a longer duration than the timing cycle the output will remain in a high state for the duration of the

low trigger signal, without regard to the threshold comparator state. This is due to the predominance of  $Q_{15}$  on the base of  $Q_{16}$ , controlling the state of the bistable flip-flop. When the trigger signal then returns to a high level, the output will fall immediately. Thus, the output signal will follow the trigger signal in this case.

Another consideration is the "turn-off time". This is the measurement of the amount of time required after the threshold reaches 2/3  $V_{CC}$  to turn the output low. To explain further,  $Q_1$  at the threshold input turns on after reaching 2/3  $V_{CC}$ , which then turns on  $Q_5$ , which turns on  $Q_6$ . Current from  $Q_6$  turns on  $Q_{16}$  which turns  $Q_{17}$  off. This allows current from  $Q_{19}$  to turn on  $Q_{20}$  and  $Q_{24}$  to given an output low. These steps cause the  $2\mu_B$  max delay as stated in the data sheet.

Also, a delay comparable to the turn-off time is the trigger release time. When the trigger is low,  $Q_{10}$  is on and turns on  $Q_{11}$  which turns on  $Q_{15}$ .  $Q_{15}$  turns off  $Q_{16}$  and allows  $Q_{17}$  to turn on. This turns off current to  $Q_{20}$  and  $Q_{24}$ , which results in output high. When the trigger is released,  $Q_{10}$  and  $Q_{11}$  shut off,  $Q_{15}$  turns off,  $Q_{16}$  turns on and the circuit then follows the same path and time delay explained as "turn off time". This trigger release time is very important in designing the trigger pulse width so as not to interfere with the output signal as explained previously.

# **Signetics**

# AN170 NE555 and NE556 Applications

Application Note

#### **Linear Products**

#### INTRODUCTION

In mid 1972, Signetics introduced the 555 timer, a unique functional building block that has enjoyed unprecedented popularity. The timer's success can be attributed to several inherent characteristics foremost of which are versatility, stability and low cost. There can be no doubt that the 555 timer has altered the course of the electronics industry with an impact not unlike that of the IC operational amplifier.

The simplicity of the timer, in conjunction with its ability to produce long time delays in a variety of applications, has lured many designers from mechanical timers, op amps, and various discrete circuits into the ever increasing ranks of timer users.

#### DESCRIPTION

The 555 timer consists of two voltage comparators, a bistable flip-flop, a discharge transistor, and a resistor divider network. To understand the basic concept of the timer let's first examine the timer in block form as in Figure 1.

The resistive divider network is used to set the comparator levels. Since all three resistors are of equal value, the threshold comparator is referenced internally at  $\frac{2}{3}$  of supply voltage level and the trigger comparator is referenced at  $\frac{1}{3}$  of supply voltage. The out-

puts of the comparators are tied to the bistable flip-flop. When the trigger voltage is moved below ½ of the supply, the comparator changes state and sets the flip-flop driving the output to a high state. The threshold pin normally monitors the capacitor voltage of the RC timing network. When the capacitor voltage exceeds ¾ of the supply, the threshold comparator resets the flip-flop which in turn drives the output to a low state. When the output is in a low state, the discharge transistor is "on", thereby discharging the external timing capacitor. Once the capacitor is discharged, the timer will await another trigger pulse, the timing cycle having been completed.

The 555 and its complement, the 556 Dual Timer, exhibit a typical initial timing accuracy of 1% with a 50ppm/°C timing drift with temperature. To operate the timer as a one-shot, only two external components are necessary; resistance & capacitance. For an oscillator, only one additional resistor is necessary. By proper selection of external components, oscillating frequencies from one cycle per half hour to 500kHz can be realized. Duty cycles can be adjusted from less than one percent to 99 percent over the frequency spectrum. Voltage control of timing and oscillation functions is also available.

### **Timer Circuitry**

The timer is comprised of five distinct circuits: two voltage comparators; a resistive voltage divider reference; a bistable flip-flop; a discharge transistor; and an output stage that is the "totem-pole" design for sink or source capability. Q<sub>10</sub> - Q<sub>13</sub> comprise a Darlington differential pair which serves as a trigger comparator. Starting with a positive voltage on the trigger, Q<sub>10</sub> and Q<sub>11</sub> turn on when the voltage at Pin 2 is moved below one third of the supply voltage. The voltage level is derived from a resistive divider chain consisting of R7, R8 and R9. All three resistors are of equal value (5k $\Omega$ ). At 15V supply, the triggering level would be 5V. When  $Q_{10}$  and  $Q_{11}$  turn on, they provide a base drive for Q15, turning it on. Q<sub>16</sub> and Q<sub>17</sub> form a bistable flip-flop. When Q<sub>15</sub> is saturated, Q<sub>16</sub> is 'off' and Q<sub>17</sub> is saturated. Q<sub>16</sub> and Q<sub>17</sub> will remain in these states even if the trigger is removed and Q<sub>15</sub> is turned 'off'. While Q<sub>17</sub> is saturated, Q<sub>20</sub> and Q<sub>14</sub> are turned off.

The output structure of the timer is a "totempole" design, with  $Q_{22}$  and  $Q_{24}$  being large geometry transistors capable of providing 200mA with a 15V supply. While  $Q_{20}$  is 'off', base drive is provided for  $Q_{22}$  by  $Q_{21}$ , thus providing a high output.

For the duration that the output is in a high state, the discharge transistor is 'off'. Since the collector of  $Q_{14}$  is typically connected to the external timing capacitor, C, while  $Q_{14}$  is off, the timing capacitor now can charge through the timing resistor,  $R_A$ .

The capacitor voltage is monitored by the threshold comparator  $(Q_1-Q_4)$  which is a Darlington differential pair. When the capacitor voltage reaches two thirds of the supply voltage, the current is directed from  $Q_3$  and  $Q_4$  thru  $Q_1$  and  $Q_2$ . Amplification of the current change is provided by  $Q_5$  and  $Q_6$ .  $Q_5-Q_6$  and  $Q_7-Q_8$  comprise a diode-biased amplifier. The amplified current change from  $Q_6$  now provides a base drive for  $Q_{16}$  which is part of the bistable flip-flop, to change states. In doing so, the output is driven "low", and  $Q_{14}$ , the discharge transistor, is turned "on", shorting the timing capacitor to ground.

The discussion to this point has only encompassed the most fundamental of the timer's operating modes and circuitry. Several points of the circuit are brought out to the real world which allow the timer to function in a variety of modes. It is essential that one understands



**AN170** 



all the variations possible in order to utilize this device to its fullest extent.

#### **Reset Function**

Regressing to the trigger mode, it should be noted that once the device has triggered and the bistable flip-flop is set, continued triggering will not interfere with the timing cycle. However, there may come a time when it is necessary to interrupt or halt a timing cycle. This is the function that the reset accomplishes.

In the normal operating mode the reset transistor,  $Q_{25}$ , is off with its base held high. When the base of  $Q_{25}$  is grounded, it turns on, providing base drive to  $Q_{14}$ , turning it on. This discharges the timing capacitor, resets the flip-flop at  $Q_{17}$ , and drives the output low. The reset overrides all other functions within the timer.

### **Trigger Requirements**

Due to the nature of the trigger circuitry, the timer will trigger on the negative-going edge of the input pulse. For the device to time-out properly, it is necessary that the trigger voltage level be returned to some voltage greater than one third of the supply before the timeout period. This can be achieved by making either the trigger pulse sufficiently short or by AC coupling into the trigger. By AC

coupling the trigger (see Figure 3), a short negative-going pulse is achieved when the trigger signal goes to ground. AC coupling is most frequently used in conjunction with a switch or a signal that goes to ground which initiates the timing cycle. Should the trigger be held low, without AC coupling, for a longer duration than the timing cycle the output will remain in a high state for the duration of the low trigger signal, without regard to the threshold comparator state. This is due to the predominance of Q15 on the base of Q16, controlling the state of the bistable flip-flop. When the trigger signal then returns to a high level, the output will fall immediately. Thus, the output signal will follow the trigger signal in this case.

# **Control Voltage**

One additional point of significance, the control voltage, is brought out on the timer. As mentioned earlier, both the trigger comparator,  $O_{10}-O_{13}$ , and the threshold comparator,  $O_{1}-O_{4}$ , are referenced to an internal resistor divider network,  $R_{7},\ R_{8},\ R_{9}.$  This network establishes the nominal two thirds of supply voltage (V<sub>CC</sub>) trip point for the threshold comparator and one third of V<sub>CG</sub> for the

trigger comparator. The two thirds point at the junction of  $R_7$ ,  $R_8$  and the base of  $Q_4$  is

brought out. By imposing a voltage at this point, the comparator reference levels may be shifted either higher or lower than the nominal levels of one third and two thirds of the supply voltage. Varying the voltage at this point will vary the timing. This feature of the timer opens a multitude of application possibilities such as using the timer as a voltagecontrolled oscillator, pulse-width modulator, etc. For applications where the control voltage function is not used, it is strongly recommended that a bypass capacitor (0.01 µF) be placed across the control voltage pin and ground. This will increase the noise immunity of the timer to high frequency trash which may monitor the threshold levels causing timing error.

# Monostable Operation

The timer lends itself to three basic operating modes:

- 1. Monostable (one-shot)
- 2. Astable (oscillatory)
- 3. Time delay

By utilizing one or any combination of basic operating modes and suitable variations, it is possible to utilize the timer in a myriad of applications. The applications are limited only to the imagination of the designer.

AN170

One of the simplest and most widely used operating modes of the timer is the monostable (one-shot). This configuration requires only two external components for operation (see Figure 4). The sequence of events starts when a voltage below one third V<sub>CC</sub> is sensed by the trigger comparator. The trigger is normally applied in the form of a short negative-going pulse. On the negative-going edge of the pulse, the device triggers, the output goes high and the discharge transistor turns off. Note that prior to the input pulse, the discharge transistor is on, shorting the timing capacitor to ground. At this point the timing capacitor, C, starts charging through the timing resistor, R. The voltage on the capacitor increases exponentially with a time constant T = RC. Ignoring capacitor leakage, the capacitor will reach the two thirds V<sub>CC</sub> level in 1.1 time constants or

$$T = 1.1 RC$$
 (1)

Where T is in seconds, R is in ohms, and C is in Farads. This voltage level trips the threshold comparator, which in turn drives the output low and turns on the discharge transistor. The transistor discharges the capacitor, C, rapidly. The timer has completed its cycle and will now await another trigger pulse.

#### **Astable Operation**

In the astable (free-run) mode, only one additional component,  $R_{\rm B}$ , is necessary. The trigger is now tied to the threshold pin. At power-up, the capacitor is discharged, holding the trigger low. This triggers the timer, which establishes the capacitor charge path through  $R_{\rm A}$  and  $R_{\rm B}$ . When the capacitor reaches the threshold level of  $^2\!\!/{\rm 3}~V_{\rm CC}$ , the output drops low and the discharge transistor turns on.





AN170



The timing capacitor now discharges through  $R_{\rm B}$ . When the capacitor voltage drops to  $^{1\!\!/}\!\!\!\!/$   $^{1\!\!/}\!\!\!\!/$   $^{1\!\!/}\!\!\!\!/$   $^{1\!\!/}\!\!\!\!/$  the trigger comparator trips, automatically retriggering the timer, creating an oscillator whose frequency is given by:

$$f = \frac{1.49}{(R_A + 2R_B)C}$$
 (2)

Selecting the ratios of RA and RB varies the duty cycle accordingly. Lo and behold, we have a problem. If a duty cycle of less than fifty percent is required, then what? Even if  $R_A = 0$ , the charge time cannot be made smaller than the discharge time because the charge path is RA + RB while the discharge path is R<sub>B</sub> alone. In this case it becomes necessary to insert a diode in parallel with Re. cathode toward the timing capacitor. Another diode is desirable, but not mandatory (this one in series with R<sub>B</sub>), cathode away from the timing capacitor. Now the charge path becomes RA, through the parallel diode into C. Discharge is through the series diode and R<sub>B</sub> to the discharge transistor. This scheme will afford a duty cycle range from less than 5% to greater than 95%. It should be noted that for reliable operation a minimum value of  $3k\Omega$ for R<sub>B</sub> is recommended to assure that oscillation begins.

# Time Delay

In this third basic operating mode, we aim to accomplish something a little different from monostable operation. In the monostable mode, when a trigger was applied,



Figure 6. Method of Achieving Duty Cycles Less Than 50%

immediately changed to the high state, timed out, and returned to its pre-trigger low state. In the time delay mode, we require the output not to change state upon triggering, but at some precalculated time after trigger is received.

The threshold and trigger are tied together, monitoring the capacitor voltage. The discharge function is not used. The operation sequence begins as transistor  $(T_1)$  is turned on, keeping the capacitor grounded. The trigger sees a low state and forces the timer output high. When the transistor is turned off, the capacitor commences its charge cycle. When the capacitor reaches the threshold level, only then does the output change from its normally high state to the low state. The

output will remain low until  $T_1$  is again turned on.

## GENERAL DESIGN CONSIDERATIONS

The timer will operate over a guaranteed voltage range of 4.5V to 15VDC with 16VDC being the absolute maximum rating. Most of the devices, however, will operate at voltage levels as low as 3VDC. The timing interval is independent of supply voltage since the charge rate and threshold level of the comparator are both directly proportional to supply. The supply voltage may be provided by any number of sources, however, several precautions should be taken. The most important, the one which provides the most headaches if not practiced, is good power supply filtering and adequate bypassing, Ripple on the supply line can cause loss of timing accuracy. The threshold level shifts, causing a change of charging current. This will cause a timing error for that cycle.

Due to the nature of the output structure, a high power totem-pole design, the output of the timer can exhibit large current spikes on the supply line. Bypassing is necessary to eliminate this phenomenon. A capacitor across the  $V_{\rm CC}$  and ground, directly across the device, is necessary and ideal. The size of a capacitor will depend on the specific application. Values of capacitance from  $0.01\mu{\rm F}$  to  $10\mu{\rm F}$  are not uncommon, but note that the bypass capacitor would be as close to the device as physically possible.

# Selecting External Components

In selecting the timing resistor and capacitor, there are several considerations to be taken into account.

Stable external components are necessary for the RC network if good timing accuracy is to be maintained. The timing resistor(s) should be of the metal film variety if timing accuracy and repeatability are important design criteria. The timer exhibits a typical initial accuracy of one percent. That is, with any one RC network, from timer to timer only one percent change is to be expected. Most of the initial timing error (i.e., deviation from the formula) is due to inaccuracies of external components. Resistors range from their rated values by 0.01% to 10% and 20%. Capacitors may have a 5% to 10% deviation from rated capacity. Therefore, in a system where



timing is critical, an adjustable timing resistor or precision components are necessary. For best results, a good quality trim pot, placed in series with the largest feasible resistance, will allow for best adjustability and performance.

The timing capacitor should be a high quality, stable component with very low leakage characteristics. *Under no circumstances should ceramic disc capacitors be used in the timing network!* Ceramic disc capacitors are not sufficiently stable in capacitance to operate properly in an RC mode. Several acceptable capacitor types are: silver mica, mylar, polycarbonate, polystyrene, tantalum, or similar types.

The timer typically exhibits a small negative temperature coefficient (50ppm/°C). If timer accuracy over temperature is a consideration, timing components with a small positive temperature coefficient should be chosen. This combination will tend to cancel timing drift due to temperature.

In selecting the values for the timing resistors and capacitor, several points should be considered. A minimum value of threshold current is necessary to trip the threshold comparator. This value is  $0.25\mu A$ . To calculate the maximum value of resistance, keep in mind that at the time the threshold current is required, the voltage potential on the threshold pin is two thirds of supply. Therefore:

$$V_{potential} = V_{CC} - V_{capacitor}$$
  
 $V_{potential} = V_{CC} - \frac{2}{3} V_{CC} = \frac{1}{3} V_{CC}$ 

Maximum resistance is then defined as

$$R_{MAX} = \frac{V_{CC} - V_{cap}}{I_{thresh}}$$
 (3)

Example:  $V_{CC} = 15V$ 

December 1988

$$R_{MAX} = \frac{15 - 10}{0.25(10^{-6})} = 20M\Omega$$

Vcc = 5\

$$R_{MAX} = \frac{5 - 3.33}{0.35(10^{-6})}$$
 6.6M $\Omega$ 

#### NOTE

If using a large value of timing resistor, be certain that the capacitor leakage is significantly lower than the charging current available to minimize timing

On the other end of the spectrum, there are certain minimum values of resistance that should be observed. The discharge transistor, Q<sub>14</sub>, is current-limited at 35mA to 55mA internally. Thus, at the current limiting values, Q<sub>14</sub> establishes high saturation voltages. When examining the currents at Q14, remember that the transistor, when turned on, will be carrying two current loads. The first being the constant current through timing resistor, RA. The second will be the varying discharge current from the timing capacitor. To provide best operation, the current contributed by the RA path should be minimized so that the majority of discharge current can be used to reset the capacitor voltage. Hence it is recommended that a  $5k\Omega$  value be the minimum feasible value for RA. This does not mean lower values cannot be used successfully in certain applications, yet there are extreme cases that should be avoided if at all possible.

Capacitor size has not proven to be a legitimate design criteria. Values ranging from picofarads to greater than one thousand microfarads have been used successfully. One precaution need be utilized, though. (It should be a cardinal rule that applies to the usage of all ICs.) Make certain that the package power dissipation is not exceeded. With extremely

large capacitor values, a maximum duty cycle which allows some cooling time for the discharge transistor may be necessary.

The most important characteristic of the capacitor should be as low a leakage as possible. Obviously, any leakage will subtract from the charge count, causing the calculated time to be longer than anticipated.

### Control Voltage

Regressing momentarily, we recall that the control voltage pin is connected directly to the threshold comparator at the junction of  $R_7,$  or  $R_8$ . The combination of  $R_7,$   $R_8$  and  $R_9$  comprises the resistive voltage divider network that establishes the nominal  $\frac{1}{3}$   $V_{CC}$  trigger comparator level (junction  $R_8,$   $R_9)$  and the  $\frac{4}{3}$   $V_{CC}$  level for the threshold comparator (junction  $R_7,$   $R_8).$ 

For most applications, the control voltage function is not used and therefore is bypassed to ground with a small capacitor for noise filtering. The control voltage function, in other applications, becomes an integral part of the design. By imposing a voltage at this pin, it becomes possible to vary the threshold comparator "set" level above or below the  $^93$   $V_{\rm CC}$  nominal, thereby varying the timing. In the monostable mode, the control voltage may be varied from 45% to 90% of  $V_{\rm CC}$ . The 45-90% figure is not firm, but only an indication to a safe usage. Control voltage levels below and above those stated have been used successfully in some applications.

In the oscillatory (free-run) mode, the control voltage limitations are from 1.7V to V<sub>CC</sub>. These values should be heeded for reliable operation. Keep in mind that in this mode the trigger level is also important. When the control voltage raises the threshold comparator level, it also raise the trigger comparator level by one-half that amount due to R8 and R<sub>9</sub> of Figure 2. As a voltage-controlled oscillator, one can expect ±25% around center frequency (fO) to be virtually linear with a normal RC timing circuit. For wider linear variations around fo it may be desirable to replace the charging resistor with a constantcurrent source. In this manner, the exponential charging characteristics of the classical configuration will be altered to linear charge

### **Reset Control**

The only remaining function now is the reset. As mentioned earlier, the reset, when taken to ground, inhibits all device functioning. The output is driven low, the bistable flip-flop is reset, and the timing capacitor is discharged. In the astable (oscillatory) mode, the reset can be used to gate the oscillator. In the monostable, it can be used as a timing abort to either interrupt a timing sequence or establish a standby mode (i.e., device off during power-up). It can also be used in conjunction

**AN170** 

with the trigger pin to establish a positive edge-triggered circuit as opposed to the normal negative edge-trigger mode. One thing to keep in mind when using the reset function is that the reset voltage (switching) point is between 0.4V and 1.0V (min/max). Therefore, if used in conjunction with the trigger, the device will be out of the reset mode prior to reaching 1V. At that point the trigger is in the "turn on" region, below  $\frac{1}{3} \, \text{V}_{CC}$ . This will cause the device to trigger immediately, effectively triggering on the positive-going edge if a pulse is applied to Pins 4 and 2 simultaneously.

# FREQUENTLY ASKED APPLICATIONS QUESTIONS

The following is a harvest of various maladies, exceptions, and idiosyncrasies that may exhibit themselves from time to time in various applications. Rather than cast aspersions, a quick review of this list may uncover a solution to the problem at hand.

- 1. In the oscillator mode when reset is released the *first time constant* is approximately *twice as long as the rest*. Why?

  Answer: In the oscillator mode the capacitor voltage fluctuates between ½ and ¾ of the supply voltage. When reset is pulled down, the capacitor discharges completely. Thus for the first cycle it must charge from ground to ¾ V<sub>CC</sub>, which takes twice as long.
- 2. What is maximum frequency of oscillations?

Answer: Most devices will oscillate about 1MHz. However, in the interest of temperature stability, one should operate only up to about 500kHz.

3. What is temperature drift for oscillator mode?

Answer: Temperature drift of oscillator mode is 3 times that of one-shot mode due to the addition of a second voltage comparator. Frequency always increases with an increasing temperature. Therefore it is possible to partially offset this drift with an offsetting temperature coefficient in the external resistor/capacitor combination.

- 4. Oscillator exhibits spurious oscillations on crossover points. Why? Answer: The 555 can oscillate due to feedback from power supply. Always bypass with sufficient capacitance close to the device for all applications.
- 5. Trying to drive a *relay* but 555 *hangs* up. How come?

Answer: Inductive feedback. A clamp diode across the coil prevents the coil from driving Pin 3 below a negative 0.6V. This negative voltage is sufficient in some cases

- to cause the timer to malfunction. The solution is to drive the relay through a diode, thus preventing Pin 3 from ever seeing a negative voltage.
- 6. Double triggering of the TTL loads sometimes occurs. Why? Answer: Due to the high current capability and fast rise and fall times of the output, a totem-pole structure different from the TTL classical structure was used. Near TTL threshold this output exhibits a crossover distortion which may double trigger logic. A 1000pF capacitor from the output to ground will eliminate any false triggering.
- 7. What is the longest time I can get out of the timer?

Answer: Times exceeding an hour are possible, but not always practical. Large capacitors with low leakage specs are quite expensive. It becomes cheaper to use a countdown scheme (see Figure 15) at some point, dependent on required accuracy. Normally 20 to 30 min. is the longest feasible time.



Figure 8. Driving High Q Inductive Loads

#### **DESIGN FORMULAS**

Before entering the section on specific applications it is advantageous to review the timing formulas. The formulas given here apply to the 555 and 556 devices.

#### **APPLICATIONS**

The timer, since introduction, has spurred the imagination of thousands. Thus, the ways in which this device has been used are far too numerous to present each one. A review of the basic operation and basic modes has previously been given. Presented here are some ingenious applications devised by our applications engineers and by some of our customers.



TC06760S

c. Modified Duty Cycle (Astable)



d. Astable Timing Figure 9

December 1988

AN170

### Missing Pulse Detector

Using the circuit of Figure 10a, the timing cycle is continuously reset by the input pulse train. A change in frequency, or a missing pulse, allows completion of the timing cycle which causes a change in the output level. For this application, the time delay should be set to be slightly longer than the normal time between pulses. Figure 10b shows the actual waveforms seen in this mode of operation.



#### Frequency Divider

If the input frequency is known, the timer can easily be used as a frequency divider by adjusting the length of the timing cycle.





Figure 11b shows the waveforms of the timer in Figure 11a when used as a divide-by-three circuit. This application makes use of the fact that this circuit cannot be retriggered during the timing cycle.

## Pulse Width Modulation (PWM)

In this application, the timer is connected in the monostable mode as shown in Figure 12a. The circuit is triggered with a continuous pulse train and the threshold voltage is modulated by the signal applied to the control voltage terminal (Pin 5). This has the effect of modulating the pulse width as the control voltage varies. Figure 12b shows the actual waveform generated with this circuit.



### Pulse Position Modulation (PPM)

This application uses the timer connected for astable (free-running) operation, Figure 13a, with a modulating signal again applied to the control voltage terminal. Now the pulse position varies with the modulating signal, since the threshold voltage, and hence the time delay, is varied. Figure 13b shows the waveform generated for triangle-wave modulation signal.





AN170

## Tone Burst Generator

The 556 Dual Timer makes an excellent tone burst generator. The first half is connected as a one-shot and the second half as an oscillator (Figure 14).

The pulse established by the one-shot turns on the oscillator, allowing a burst to be generated.

#### Sequential Timing

One feature of the dual timer is that by utilizing both halves it is possible to obtain sequential timing. By connecting the output of the first half to the input of the second half via a  $0.001\mu F$  coupling capacitor, sequential timing may be obtained. Delay  $t_1$  is determined by the first half and  $t_2$  by the second half delay (Figure 15).

The first half of the timer is started by momentarily connecting Pin 6 to ground. When it is timed-out (determined by 1.1  $R_1C_1$ ) the second half begins. Its duration is determined by 1.1  $R_2C_2$ .

### Long Time Delays

In the 556 timer the timing is a function of the charging rate of the external capacitor. For long time delays, expensive capacitors with extremely low leakage are required. The practicality of the components involved limits the time between pulses to around twenty minutes.



To achieve longer time periods, both halves may be connected in tandem with a "divide-by" network in between.

The first timer section operates in an oscillatory mode with a period of  $1/f_0$ . This signal is then applied to a "divide-by-N" network to give an output with the period of  $N/f_0$ . This can then be used to trigger the second half of the 556. The total time is now a function of N and  $f_0$  (Figure 16).

## **Speed Warning Device**

Utilizing the "missing pulse detector" concept, a speed warning device, such as de-

picted, becomes a simple and inexpensive circuit (Figure 17a).

#### Car Tachometer

The timer receives pulses from the distributor points. Meter M receives a calibrated current thru  $\mathsf{R}_6$  when the timer output is high. After time-out, the meter receives no current for that part of the duty cycle. Integration of the variable duty cycle by the meter movement provides a visible indication of engine speed (Figure 18).



# **AN170**





**AN170** 

# Oscilloscope-Triggered Sweep

The 555 timer holds down the cost of adding a triggered sweep to an economy oscilloscope. The circuit's input op amp triggers the timer, setting its flip-flop and cutting off its discharge transistor so that capacitor C can charge. When capacitor voltage reaches the timer's control voltage (0.33V<sub>CC</sub>), the flip-flop resets and the transistor conducts, discharging the capacitor (Figure 19).

Greater linearity can be achieved by substituting a constant-current source for the frequency adjust resistor (R).

# Square Wave Tone Burst Generator

Depressing the pushbutton provides square wave tone bursts whose duration depends on the duration for which the voltage at Pin 4 exceeds a threshold. Components  $R_1$ ,  $R_2$  and  $C_1$  cause the astable action of the timer IC (Figure 20).

## Regulated DC-to-DC Converter

Regulated DC-to-DC converter produces  $15V_{DC}$  outputs from a  $+5V_{DC}$  input. Line and load regulation is 0.1% (Figure 21).

# Voltage-to-Pulse Duration Converter

Voltage levels can be converted to pulse durations by combining an op amp and a timer IC. Accuracies to better than 1% can be obtained with this circuit (a), and the output signals (b) still retain the original frequency, independent of the input voltage (Figure 22).



VCC (5-15V)

PB

VCC (5-15V)

VCC (5-15V)

PB

VCC (5-15V)

PB

VCC (5-15V)

PB

VCC (5-15V)

PR

All resistor values are in ohms.

Figure 20. Square Wave Tone Burst Generator

**AN170** 





## Servo System Controller

To control a servo motor remotely, the 555 needs only six extra components (Figure 23).

#### Stimulus Isolator

Stimulus isolator uses a photo-SCR and a toroid for shaping pulses of up to 200V at  $200\mu$ A (Figure 24).

# Voltage-to-Frequency Converter (0.2% Accuracy)

Linear voltage-to-frequency converter (a) achieves good linearity over the 0 to -10V range. Its mirror image (b) provides the same linearity over the 0 to +10V range, but is not DTL/TTL compatible (Figure 25).

# **AN170**





7-65

# AN170



## Positive-to-Negative Converter

Transformerless DC - DC converter derives a negative supply voltage from a positive. As a bonus, the circuit also generates a clock signal.

The negative output voltage tracks the DC input voltage linearity (a), but its magnitude is about 3V lower. Application of a 500 $\Omega$  load, (b), causes 10% change from the no-load value (Figure 26).

# **Auto Burglar Alarm**

Timer A produces a safeguard delay, allowing driver to disarm alarm and eliminating a vulnerable outside control switch. The SCR prevents timer A from triggering timer B, unless timer B is triggered by strategically-located sensor switches (Figure 27).



**AN170** 



## Cable Tester

Compact tester checks cables for open-circuit or short-circuit conditions. A differential transistor pair at one end of each cable line remains balanced as long as the same clock pulse-generated by the timer IC appears at both ends of the line. A clock pulse just at the clock end of the line lights a green light-emitting diode, and a clock pulse only at the other end lights a red LED (Figure 28).

## Low Cost Line Receiver

The timer makes an excellent line receiver for control applications involving relatively slow electromechanical devices. It can work without special drivers over single unshielded lines (Figure 29).





## **Temperature Control**

A couple of transistors and thermistor in the charging network of the 555-type timer enable this device to sense temperature and produce a corresponding frequency output. The circuit is accurate to within ± 1Hz over a 78°F temperature range (Figure 30).

# Automobile Voltage Regulator

A monolithic 555-type timer is the heart of this simple automobile voltage regulator. When the timer is off so that its output (Pin 3) is low, the power Darlington transistor pair is off. If battery voltage becomes too low (less than 14.4V in this case), the timer turns on and the Darlington pair conducts (Figure 31).

**AN170** 





# AN170

# DC-to-DC Converter



## **Audio Oscillator**



In other low power operations of the timer where  $V_{CC}$  is removed until timing is needed, it is necessary to consider the output load. If the output is driving the base of a PNP transistor, for example, and its power is not removed, it will sink current into Pin 3 to ground and use excessive power. Therefore, when driving these types of loads, one should recall this internal sinking path of the timer.

# Ramp Generator



# Low Power Monostable Operation

In battery-operated equipment where load current is a significant factor, Figure 35 can deliver 555 monostable operation at low standby power. This circuit interfaces directly with CMOS 4000 series and 74L00 series. During the monostable time, the current drawn is 4.5mA for T = 1.1RC. The rest of the time the current drawn is less than  $50\mu$ A. (Circuit submitted by Karl Imhof, Executone Inc., Long Island City, NY.)



7-70

# 7

# NE555 and NE556 Applications

AN170

## **BIBLIOGRAPHY**

- "Unconventional Uses for IC Timers" Jim Wyland and Eugene Hnatek, Electronic Design, June 7, 1973, pp. 88 – 90.
- "DC-to-DC Converter Uses the IC Timer", Robert Soloman and Robert Broadway, EDN, September 5, 1973, pp. 87 91.
- "Oscilloscope-Triggered Sweep: Another Job for IC Timer", Robert McDermott, Electronics, October 11, 1973, p. 125.
- "Get Square Wave Tone Bursts With a Single Timer IC", Sol Black, Electronic Design, September 1973, p. 148.
- 5. "Toroid and Photo-SCR Prevent Ground Loops in High-Isolation Bio-

- logical Pulser", Joseph Sonsino, Electronic Design, June 21, 1973. p. 128.
- "Voltage-to-Frequency Converter Constructed With Few Components is Accurate to 0.2%", 'Chaim Klement, Electronic Design, June 21, 1973, p. 124.
- "Positive Voltage Changed into Negative and No Transformer is Required", Bert Pearl, Electronic Design, May 24, 1973, p. 164.
- "Pair of IC Timers Sounds Auto Burglar Alarm", Michael Harvey, Electronics, June 21, 1973, p. 131.
- "Timer ICs and LEDs Form Cable Tester", L.W. Herring, Electronics, May 10, 1973, p. 115.

- "IC Timer can Function as Low Cost Line Receiver", John Pate, Electronics, June 21, 1973, p. 132.
- "IC Timer Plus Thermister can Control Temperature", Donald Dekold, Electronics, June 21, 1973, p. 132.
- "IC Timer Makes Economical Automobile Voltage Regulator", T.J. Fusar, Electronics, September 21, 1974, p. 100.
- "Switching Regulators, the Efficient Way to Power", Robert Olla, Electronics, August 16, 1973, pp. 94 – 95.
- 14. "'Put the IC Timer to Work in a Myriad of Ways", Eugene Hnatek, *EDN*, March 5, 1973, pp. 54 58.

# Signetics Section 8 Power Conversion and Control

**Linear Products** 

# INDEX

| MOTOR CONT       | TROL AND SENSOR CIRCUITS                                   |         |
|------------------|------------------------------------------------------------|---------|
| Symbols and I    | Definitions for Voltage Regulators                         | 8-3     |
| NE5044           | Programmable Seven-Channel RC Encoder                      | 8-4     |
| AN131            | Applications Using the NE5044 Encoder                      | 8-11    |
| AN1311           | Low Cost A/D Conversion Using the NE5044                   | 8-13    |
| NE5045           | Seven-Channel RC Decoder                                   | 8-15    |
| AN132            | Applications Using the NE5045 Decoder                      | 8-21    |
| AN1341           | Control System for Home Computer and Robotics Applications | 8-22    |
| NE544            | Servo Amplifier                                            | 8-33    |
| AN133            | Applications Using the NE544 Servo Amplifier               | 8-39    |
| NE/SA/           |                                                            |         |
| SE5570           | Brushless DC Motor Driver                                  | 8-44    |
| AN1281           | NE5570: A Theory of Operation and Applications             | 8-49    |
| TDA5040          | Brushless DC Motor Driver                                  | 8-63    |
| SWITCHED-MO      | ODE POWER SUPPLY CIRCUITS                                  |         |
| AN120            | An Overview of Switched-Mode Power Supplies                | 8-68    |
| NE/SE5560        | Switched-Mode Power Supply Control Circuit                 | 8-73    |
| AN1211           | A Microprocessor Controlled Switched-Mode Power Supply     | 8-88    |
| AN122            | NE5560 Push-Pull Regulator Application                     | 8-94    |
| AN1221           | Switched-Mode Drives for DC Motors                         | 8-97    |
| NE/SE5561        | Switched-Mode Power Supply Control Circuit                 |         |
| AN123            | NE5561 Applications                                        |         |
| AN124            | External Synchronization for the NE5561                    | 8-112   |
| NE/SA/           | External Synchronization for the NESSOT                    | 0-112   |
| SE5562           | SMPS Control Circuit, Single Output                        | 8-113   |
| NE5568           | Switched-Mode Power Supply Controller                      |         |
| SG1524C/         | Switched-wode Fower Supply Controller                      | 0-145   |
| 2524C/           |                                                            |         |
| 3524C/           | Switched-Mode Power Supply Control Circuits                | 0 1 1 7 |
|                  |                                                            |         |
| AN1261           | High-Frequency Ferrite Power Transformer and Choke         |         |
| AN1262           | · · · · · · · · · · · · · · · · · · ·                      |         |
| SG3524           | SMPS Control Circuit                                       |         |
| AN126            | Applications Using the SG3524                              |         |
| SG3526           | SMPS Control Circuit                                       |         |
| TEA1039          | Control Circuit for Switched-Mode Power Supply             | 8-227   |
| μ <b>Α723/C/</b> |                                                            |         |
| SA723C           | Precision Voltage Regulator                                | 8-235   |
| UC1842/          |                                                            |         |
| 2842/3842        | Current-Mode PWM Controller                                |         |
| AN125            | Progress in SMPS Magnetic Component Optimization           |         |
| AN128            | Introduction to the Series-Resonant Power Supply           | 8-260   |
| Triac Control    | Circuits                                                   |         |
| TDA 1023         | Time-Proportional Triac Trigger                            | 8-268   |
| AN1291           | Design of Time-Proportional Temperature Controls           |         |
|                  | Using the TDA1023                                          | 8-276   |



# Symbols and Definitions for Voltage Regulators

#### **Linear Products**

## **Absolute Maximum Rating**

Operating safe zones exceeding these limits could cause permanent damage to the device and are not meant to imply that devices can operate at these limits.

## **Current Limiting**

The ability of the amplified segment to limit the output current of the device when safe operating limits are exceeded. Measured in amperes (pre-determined).

## Duty Cycle ( $\delta$ )

The time the output is turned on. Usually expressed as a percent of the period.

## **Efficiency**

Regarding a regulator, the ratio of the total power input to the usable power output. Expressed as a percentage. (For example, if a regulator has a 50W input and a 40W output, its efficiency is 80%).

#### EMI/RFI

Electromagnetic Interference/Radio Frequency Interference regarding regulators, magnetic field disturbance and radio frequency interference signals generated especially by SMPS devices. Measurement is generally unspecified.

#### Line Regulation

Sometimes referred to as "static regulation". This term refers to the changes in the output as the input is varied slowly from its rated minimum value to its rated maximum value (from 105 VAC<sub>RMS</sub>) to 125 VAC<sub>RMS</sub>). Measured in mV/V.

#### Load Regulation

Sometimes referred to as "dynamic regulation". This term refers to the changes in the output when load conditions are suddenly changed (from no load to full load). Measured in mV/V.

## Package Type Designation

See full package designations in Appendix

## **Power Dissipation**

The power that the device can safely handle at 25°C. The dissipation must be derated as indicated for the individual package type.

## **Power Dissipation**

The ability of the regulator to tolerate excessively high levels of input power while maintaining its operation within the safe operating area of its active devices. Measured in watts.

# Safe Operating Area Restriction (SOAR)

Limits the output current of the amplifier to maintain safe (no thermal runaway) operating conditions. (Accomplished through internal sensor amplifiers.)

#### т,

Ambient temperature range. Range of the surrounding environment of the operating device.

#### TJ

Junction temperature. The maximum temperature of the device. 150°C is standard for silicon devices.

#### TSOLD

Soldering temperature. The temperature which can be applied to the lead frame of the device for short periods of time (normally specified for a duration of 10sec).

#### $\mathsf{T}_{\mathsf{STG}}$

Storage temperature range. Temperature range that the device can be stored in a non-operating condition.

#### Thermal Regulation

Referred to as changes due to ambient variations of thermal drift. Also referred to as temperature coefficient, measured in ppm/°C or mV/°C.

#### Thermal Shutdown

The ability of the regulator to shut itself down when the maximum die temperature is exceeded. Measured in degrees Celsius.

## **Transient Response**

The ability of the regulator to respond to rapid changes in line variations, load variations, or intermittent transient input conditions. (Transient Response is often referred to as "recovery time"). Measured in milliseconds.

#### Truth Tables

0 = logic level LOW

1 = logic level HIGH

X = don't care condition; has no effect under circuit conditions listed.

#### Vcc (-Vcc)

Supply Voltage. The range of power supply voltage over which the device will operate safely.

# Voltage Limiting

The ability of the regulator to "shut down" in the event that the internal reference sources fail to function properly. Measured in volts.

# NE5044 Programmable Seven-Channel RC Encoder

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE5044 is a programmable parallel input, serial output pulse width encoder. A multiplexed dual linear ramp technique is used to allow up to 7 inputs to be converted to a serial pulse width modulated signal with excellent linearity and minimal crosstalk. Fixed or variable frame rates can be used, externally controlled, for ease of demodulation. An onboard 5V regulator eliminates power supply sensitivities and provides up to 20mA current capability for driving external loads

#### **FEATURES**

- 3 to 7 channels, externally selectable
- Constant-current dual linear ramp for linearity better than 0.3%
- Internal voltage regulator for low drift
- Wide supply range 4.5 12V
- Fixed or variable frame rate set by external RC

## External control for channel gain or range

- Versatile applications: exponential rates, mixing, dual rate, reversing, etc.
- Compatible with all transmission mediums

## **APPLICATIONS**

- Radio-controlled aircraft, cars, boats, trains
- Industrial controllers
- Remote-controlled entertainment systems
- Security systems
- Instrumentation recorders/ controls
- Remote analog/digital data transmission
- Automotive sensor systems
- Robotics
- Telemetry

#### PIN CONFIGURATION



# **BLOCK DIAGRAM**



8-4

NE5044

# **ORDERING INFORMATION**

| DESCRIPTION               | TEMPERATURE RANGE | ORDER CODE |
|---------------------------|-------------------|------------|
| 16-Pin Plastic SO Package | 0 to +70°C        | NE5044D    |
| 16-Pin Plastic DIP        | 0 to +70°C        | NE5044N    |

# ABSOLUTE MAXIMUM RATINGS1

| SYMBOL           | PARAMETER                             | RATING             | UNIT |
|------------------|---------------------------------------|--------------------|------|
| V <sub>CC</sub>  | Supply voltage                        | 13                 | V    |
| Гоит             | Regulator output current              | -25                | mA   |
|                  | Serial output peak current            | 30                 | mA   |
|                  | Constant-current generator            | -1                 | mA   |
|                  | Parallel inputs, range input          | 0-V <sub>REG</sub> | V    |
|                  | One-shot input, frame generator input | 0-V <sub>REG</sub> | V    |
| T <sub>A</sub>   | Operating temperature range           | 0 to +70           | °C   |
| T <sub>STG</sub> | Storage temperature range             | -65 to +150        | °C   |

#### NOTE:

# DC ELECTRICAL CHARACTERISTICS Test Conditions TA = 25°C, VCC = 10V using Test Circuit, unless otherwise stated.

| OVMBOL           |                            |                                                   | LIMITS |       |       | l    |  |
|------------------|----------------------------|---------------------------------------------------|--------|-------|-------|------|--|
| SYMBOL           | PARAMETER TEST CONDITIONS  |                                                   | Min    | Тур   | Max   | UNIT |  |
| Power su         | pply requirements          |                                                   |        |       |       |      |  |
| V <sub>CC</sub>  | Power supply voltage range |                                                   | 4.5    |       | 12    | ٧    |  |
| Icc              | Power supply current       | Excluding control pots and serial output currents |        | 11    | 15    | mA   |  |
| Voltage re       | egulator                   |                                                   | •      |       |       |      |  |
| V <sub>REG</sub> | Output voltage             |                                                   | 4.5    | 5.0   | 5.5   | V    |  |
| l <sub>OUT</sub> | Output current             | V <sub>R</sub> ≥ 4.5V                             |        |       | -20   | mA   |  |
|                  | Line regulation            | 7 ≤ V <sub>CC</sub> ≤ 12                          |        | 0.005 | 0.02  | V/V  |  |
| Multiplexe       | r                          |                                                   |        |       |       |      |  |
| I <sub>IN</sub>  | Input current              | V <sub>n</sub> = 2.5V                             |        | ± 30  | ± 200 | nA   |  |
| V <sub>IN</sub>  | Input voltage range        | V <sub>n</sub> – V <sub>Range</sub> ≥ 0.75V       | 1.5    |       | 5     | ٧    |  |
|                  | Crosstalk                  |                                                   |        | ± 1   | ± 5   | μs   |  |

<sup>1.</sup>  $T_A = 25$ °C unless otherwise stated.

NE5044

# $\textbf{AC ELECTRICAL CHARACTERISTICS} \ \, \text{Test conditions} \ \, \text{$T_A = 25^{\circ}$C, $V_{CC} = 10$V using Test Circuit, unless otherwise stated.}$

|                 |                          |                                                                                       | LIMITS       |      |      |      |
|-----------------|--------------------------|---------------------------------------------------------------------------------------|--------------|------|------|------|
| SYMBOL          | PARAMETER                | TEST CONDITIONS                                                                       | Min          | Тур  | Max  | UNIT |
| Output pu       | lse                      |                                                                                       |              |      |      |      |
| t <sub>n</sub>  | Position                 | $R_{I}   \cdot   C_{MUX} = 1.25 ms$<br>$V_{n} = 0.5 V_{REG}, V_{RANGE} = 0.2 V_{REG}$ | 1350         | 1500 | 1650 | μs   |
|                 | Position linearity error |                                                                                       |              | 5    |      | μs   |
|                 | Position tempco          | 0°C ≤ T <sub>A</sub> ≤ 70°C                                                           |              | 0.15 |      | μs/° |
|                 | Position PSR             | 6V ≤ V <sub>CC</sub> ≤ 12V                                                            |              | 0.5  | 1    | μs/\ |
| to              | Width                    | $R_{O}C_{O} = 300 \mu s$                                                              | 240          | 285  | 330  | μs   |
|                 | Saturation voltage       | I <sub>O</sub> = 25mA                                                                 |              | 0.6  | 1    | V    |
| l <sub>11</sub> | Leakage current          |                                                                                       |              | 0.05 | 50   | μΑ   |
| R <sub>I</sub>  | Range input voltage      | $R_I = 50k\Omega$<br>$R_I = 25k\Omega$                                                | 0.75<br>1.00 |      |      | V    |
|                 | Frame time (fixed)       | $R_FC_F = 30 ms$                                                                      | 17           | 20   | 23   | ms   |
|                 | Inhibit threshold        |                                                                                       |              |      | 0.4  | V    |

NE5044

# TYPICAL PERFORMANCE CHARACTERISTICS



# NE5044

#### **TEST CIRCUIT**



# **CIRCUIT OPERATION**

The NE5044 is a programmable parallel input, serial output encoder containing all the active circuitry necessary to generate a precise pulse width modulated signal with 3 to 7 channels. The number of channels is externally programmable by grounding unused control inputs. A multiplexed dual linear ramp technique is used to provide excellent linearity, minimal crosstalk and low temperature drift. An on-board 5V regulator eliminates power supply sensitivities and has up to 20mA current capability for driving external loads. The encoder can be used in the fixedframe mode or, with the addition of one external NPN transistor, as a variable-frame encoder.

The multiplexer functions as a strobed voltage-follower so that each input, when active, appears as a high-impedance input (  $> 1 \text{M}\Omega$ ) and transfers the input voltage to the output. Only one of the seven inputs is active at any time and when a given input is inactive, it appears as an open circuit. The high-impedance multiplexer inputs eliminate loading on control inputs and simplify mixing circuits

where several controls may be mixed onto one input.

Channel 4, 5, 6 and 7 inputs may also be used to select the desired number of output pulses by grounding one or more of these pins. That is, by grounding Pin 4 (Channel 4 input) only the first three inputs of the encoder will be used and a 3-channel encoder results. Grounding Pin 5 results in a 4-channel encoder, and so on. Thus, any number of channels between 3 and 7 may be selected. Internal voltage clamping prevents encoder malfunction if any input is shorted to supply. ground or open-circuited. The remaining channels will continue to be encoded except as noted above. This feature eliminates catastrophic failures due to control pot open- or short-circuits.

The constant-current generator is a bidirectional current source whose current is set by an external resistor  $R_{\rm l}$ , where:

$$I_C = \pm \frac{V_R}{2R_I}$$

The current generator alternately charges and discharges the capacitor  $C_{\mbox{\scriptsize MUX}}.$  An inter-

nal feedback loop maintains a constant current and very high output impedance. This yields a typical linearity error of voltage input to pulse width output for the encoder of less than 0.1%. An external capacitor, C<sub>I</sub>, is required to insure stability of the feedback loop.

Two high gain comparators, C1 and C2, compare the voltage across C<sub>MUX</sub> with the multiplexer output voltage and the range input voltage. The input bias currents and offset voltages of these comparators are sufficiently low so as to not influence the overall accuracy of the encoder. The comparators feed the counter control logic which in turn controls the counter and current generator. The operation of this loop is as follows: When Ic is positive (sourced from the current generator into C<sub>MUX</sub>) the capacitor linearly charges up until it reaches a voltage equal to the multiplexer output voltage; assume this to be the voltage at Pin 1, V1. At this time the output of C1 goes high, which reverses the direction of I<sub>C</sub> (sinking into current generator from C<sub>MUX</sub>). C<sub>MUX</sub> now linearly discharges until it reaches the voltage set on Pin 12, VRANGE. At this time the output of C2 goes high, which again reverses the polarity of IC, clocks the counter,

NE5044





NE5044

and triggers the output one-shot. C<sub>MUX</sub> again charges up but now C1 goes high when C<sub>MUX</sub> reaches V2, the voltage on Pin 2. The resulting voltage waveform on C<sub>MUX</sub> is a triangle wave whose positive peaks correspond to the voltages on Pins 1 through 7 for the first through seventh peaks and whose negative peaks are constant and equal to V<sub>RANGE</sub>. This waveform is shown in the first portion of Figure 1.

Independent control of  $I_{\rm C}$  and  $V_{\rm RANGE}$  allows the encoder to be tailored to virtually any combination of input voltage changes and output pulse width changes. The functional relationships between these variables will be defined in the next section.

The frame generator controls the encoder frame time. It can operate as an astable or monostable multivibrator whose period is 0.66 × R<sub>F</sub>C<sub>F</sub>. The encoder will generate a synchronizing pulse at the end of each frame. When C<sub>MUX</sub> reaches the seventh positive peak it reverses and discharges to VRANGE. The counter is clocked to the state where QO is high when VCMUX = VRANGE. CMUX again charges up, but now the output of C1 is ignored, due to Qo being high, and charges up to V<sub>CLAMP</sub> and remains there. The encoder will remain in this state until a pulse from the frame generator is received. If RF and CF are connected as shown in the Block Diagram, then the frame generator operates in the astable mode, producing a narrow pulse output. This pulse allows C<sub>MUX</sub> to start discharging again. When CMUX reaches VRANGE, the counter is clocked to the state where Q1 is high (channel 1) and the entire process starts over. The frame period in this mode is 0.66 × R<sub>F</sub>C<sub>F</sub> and is referred to as the fixedframe mode. The variable-frame mode will be discussed in the application section.

The output one-shot generates a positive pulse whose width is equal to  $R_0C_0$ . The output is an open-collector, NPN transistor capable of sinking 25mA. This configuration allows the encoder to drive a wide variety of RF stages as well as providing current pulses in 2-wire communications applications.

#### **ENCODER DESIGN EQUATIONS**

The triangular waveform on  $C_{MUX}$  has a fixed slope (constant current) and variable positive peak voltages. The time between the negative peaks of  $C_{MUX}$ , which is equal to the output period for that channel, is given by:

$$t_{n} = \frac{2 (V_{n} - V_{RANGE}) C_{MUX}}{I_{C}}$$

Ic is given by:

$$I_C = \frac{V_R}{2R_I}$$

where  $V_{R}$  = Reference Voltage.

Additionally,  $V_n$ , the voltage on Pin n, which is the control voltage for Channel n, is typically the wiper voltage on a pot connected between  $V_B$  and ground. Thus  $V_n = X_n V_B$ .

 $V_{RANGE}$  is also derived from  $V_R$  so that  $V_{RANGE} = Y \ V_R$ . The resulting channel time period is:

$$t_n = \frac{2 (X_n - Y) V_R \cdot C_{MUX}}{(V_R / 2R_I)}$$

$$t_n = 4R_1 C_{MUX}(X_n - Y)$$

Thus, each channel pulse width, t<sub>n</sub>, is independent of supply voltage and depends only on external passive components.

The conversion rate, CR, for each channel is the change in output period,  $\Delta t_n$ , divided by the change in input voltage for that channel,  $\Delta V_n$ .

$$CR = \frac{\Delta t_n}{\Delta V_n} = \frac{\Delta t_n}{\Delta X_n} = 4 R_I C_{MUX}$$

In most applications, the input variable  $X_n$  will have some neutral or center value about which it will vary, thus

$$X_n = X_0 + x_n$$

and

$$CR = \frac{\Delta t_n}{\Delta X_n} = 4R_i C_{MUX}$$

Where  $X_O$  is the neutral value for X and is assumed to be the same for all n. Now

$$t_n = 4R_1C_{MUX}(X_0 - Y + X_n)$$

If we let  $t_{NEUTRAL} = 4R_1C_{MUX}(X_0 - Y)$  be the neutral value for  $t_n$ , then

$$t_n = t_{NEUTRAL} + 4R_IC_{MUX}(X_n)$$

Consider the following example to see how these design equations are used.

Assume:

 $t_{NEUTRAL} = 1.5ms$ 

 $X_O = 0.5$  — Control pot in center at

 $t_n = t_{NEUTRAL}$ 

 $\Delta x_n = \pm 0.1$  — Control pot resistance varies  $\pm 10\%$  (of total resistance) around neutral. This should include mechanical trim if used

$$\Delta t_n = \pm 0.5 ms$$

For this example, the conversion rate is

$$CR = \frac{\Delta t_n}{\Delta X_n} = \frac{0.5ms}{0.1} = 5ms,$$

SO

 $4R_1C_{MUX} = 5ms.$ 

If we let  $C_{MUX} = 0.047 \mu F$  then

$$R_{I} = \frac{5ms}{4 \times 0.047 \mu F} = 26.5 k\Omega = 27 k\Omega$$

and

$$t_{NEUTRAL} = 1.5ms = 4R_1C_{MUX}(X_0 - Y)$$

$$Y = 0.5 - \frac{1.5ms}{5ms} = 0.2.$$

The output pulse width is given by

$$t_0 = R_0C_0$$

so if  $t_O = 330 \mu s$  and  $C_O = 0.01 \mu F$  then

$$R_O = \frac{330 \mu s}{0.01 \mu F} = 33 k\Omega$$

The frame time constant,  $t_F$ , is given by

$$t_F = 0.66 R_F C_F$$
.

If  $t_F = 20$ ms and  $C_F = 0.47 \mu F$ 

$$R_F = \frac{20ms}{0.66 \times 0.47 \mu F} = 62k$$

Figure 2 shows the external connections for this example.

It should be noted that the temperature stability of all the encoded times depend on the temperature coefficients of the respective external  $R_{\rm C}$  time constants. No internal temperature compensation is used on the chip. The typical temperature sensitivity of  $t_{\rm n}$  using wirewound resistors and polycarbonate capacitors is less than 100ppm/°C in the –20°C to +70°C temperature range. For the above example, this corresponds to a change in  $t_{\rm n}$  of  $\pm 7.5 \mu {\rm s}$  for a change in temperature of  $\pm 50$ °C.

# AN131 Applications Using the NE5044 Encoder

Application Note

#### **Linear Products**

The encoder inputs have been designed to accept a wide variety of signal sources. This can range from simple systems using as an input the wiper of a control pot which is connected between V<sub>R</sub> and ground, to complex systems incorporating mixing, exponential processing and/or control polarity reversing. In all cases, it must be remembered that the control inputs to the encoder look like voltage-followers, that is, they draw only very small currents (>200nA). The voltage range for these inputs is +1.5V to +5V; however, internal clamps limit the linear control to approximately +1.5V to +3.5V. These clamps prevent interaction between channels if one input is open-circuited or shorted to supply or ground.

An example was worked out previously which utilized mechanical fine trim of the inputs (where the control pot body is rotated a small amount). In some applications, it is desirable to implement this fine trim electrically with the use of an additional pot. Many methods exist to achieve this and two are shown below.

In Figure 1 the series resistors  $R_T$  and  $R_C$  are much larger than the control pots so as to minimize non-linearity errors, and the ratio of  $R_T$  to  $R_C$  controls the relative sensitivity of the control and trim pots. This scheme allows the control pot to be centered at neutral so polarity reversing can be achieved by reversing  $V_R$  and ground on the pots.

The second approach, shown in Figure 2, is a simpler method for achieving electrical trim.

$$T_n = 4R_1C_{MUX} \left( \frac{R_T + X_nR_C}{R_T + R_C} - Y \right)$$

$$CR = 4R_1C_{MUX} \left( \frac{1}{1 + R_T/R_C} \right)$$

Interfacing the 5044 encoder to the modulator of an RF transistor can be done in several ways, depending on the desired output power, frequency stability and oscillator leakage. The simplest method is to use the 5044 output to directly modulate the bias current of a crystal-controlled oscillator. Figure 3 shows an example of such a connection.







# Applications Using the NE5044 Encoder

AN131



In a high performance system, separate oscillator, modulator and RF output stages may be required. An example of such a circuit is shown in Figure 4. In some systems, it may be required to provide additional filtering between the encoder output (Pin 11) and the RF modulator to comply with FCC regulations.

In the previous section, a design example was given for a fixed-frame encoder ( $T_F$  constant). In some applications, it may be desirable to make the frame time variable, allowing the synchronization pulse, which follows the last channel, to remain constant. The variable-frame mode simplifies the synchronization pulse detector in the receiver since the pulse does not vary with the control inputs. However, the variable frame time may complicate the design of the pulse stretchers in the servos. The 5044 can be operated as a

variable-frame encoder by discharging the capacitor  $C_F$  each time the output goes high. After the last output pulse,  $C_F$  is allowed to charge fully and the frame generator resets the encoder to channel 1. In this mode, the frame generator operates as a monostable multivibrator. Figure 5 shows the external connection. The sync pulse width (time between the falling edge of the last output pulse and the rising edge of the first pulse) is given by

$$t_S = 0.85 R_F C_F + R_I C_{MUX}$$

So if a sync of 6ms is desired and  $C_F = 0.1 \mu F$ , then

$$R_F = \frac{0.85 \times 6 \text{ms} - 0.047 \mu F \times 27 \text{k}\Omega}{0.1 \mu F} \cong 39 \text{k}\Omega.$$

Some applications may require an RF bypass on each of the multiplexer inputs, depending

on PC board layout and the wiring between the control pots and the board. If such is the case, a  $0.001\mu$ F capacitor is sufficient. Pin 12 may also require a bypass capacitor of  $0.1\mu$ F.



Figure 5. 5044 Variable-Frame Encoder

# AN1311 Low Cost A/D Conversion Using the NE5044

Application Note

#### **Linear Products**

Figure 1 shows an application for a multiplex A/D conversion using the pulse position encoder NE5044. In addition to its low cost per channel, the NE5044 has the following advantages:

- By grounding unused channel inputs between 3 and 7, high impedance analog inputs are available.
- Because of the serial output, only one microprocessor input is required.
- The 25mA output permits direct connection of optical couplers for optical isolation.
- The encoder in the 16-pin dual in-line package operates between 5 and 16V, but only uses 13mA.
- The non-linearity of the dual ramp conversion is between 0.1 and 0.3%.
- A voltage regulator with 20mA capability is on-chip.
- The seven analog inputs operate between approximately 1.5 and 3V with input current of 200nA.
- Open or short conditions, or connection to 5V are detected.
- The pulse which is to be measured is connected to the input T1 of the SCN8048. The instruction associated with this input, JUMP on NOT T1(JNT 1) and JUMP on T1 are used to start the 8-bit timer by using instruction start T. The instruction MOVE A, T transfers the result.



Figure 1. The 7-Channel RC Encoder NE5044 has Various Advantages. The Serial Output of 7 Analog Values is Achieved by Pulse Position Modulation Within a Frame of Typically 20ms.

The Pulse Widths Permit Processing Even With Slow Microcontrollers

8-13

# Low Cost A/D Conversion Using the NE5044

AN1311



Originally published as "A/D — Umsetzer für Mikrocontroller," Klaus Petersen, <u>Elektronik</u>, April 19, 1985, Munich, Germany.

8-14

# NE5045 Seven-Channel RC Decoder

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE5045 is a serial input, parallel output, decoder intended for applications in pulse width or pulse position modulation systems. The serial input pulse, either positive or negative, is shaped and amplified before being fed to the counter/decoder. An integrating type sync. separator detects pulses greater than tw = RSCs. The amplified input pulse triggers an internal one-shot (minimum pulse) which in turn clocks the counter-decoder, thereby enhancing system noise rejection. A missing pulse detector resets the decoder during the sync. pause. An internal voltage regulator supplies power for the radio receiver, providing excellent isolation from the power supply as well as the decoder logic.

#### **FEATURES**

- Decodes up to 7 channels
- High gain input amplifier
- Externally set sync. pause and minimum pulse

- Wide supply voltage range, 3.6V – 8V
- Positive or negative pulse inputs
- Noise and flutter rejection
- Outputs reset to zero without inputs
- Compatible with all transmission mediums

#### **APPLICATIONS**

- Radio-controlled aircraft, cars, boats, trains
- Industrial controllers
- Remote-controlled entertainment systems
- Security systems
- Instrumentation recorders/
- Remote analog/digital data transmission
- Automotive sensor systems
- Robotics
- Telemetry

#### PIN CONFIGURATION



# **BLOCK DIAGRAM**



NE5045

# **ORDERING INFORMATION**

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 16-Pin Plastic SO  | 0 to +70°C        | NE5045D    |
| 16-Pin Plastic DIP | 0 to +70°C        | NE5045N    |

# ABSOLUTE MAXIMUM RATINGS1

| SYMBOL           | PARAMETER                | RATING              | UNIT |
|------------------|--------------------------|---------------------|------|
| V <sub>CC</sub>  | Supply voltage           | 10                  | ٧    |
| Гоит             | Regulator output current | -25                 | mA   |
|                  | Decoded output current   | ± 5                 | mA   |
|                  | Pause input voltage      | 0 to V <sub>R</sub> | V    |
| V <sub>IN</sub>  | Input amplifier voltage  | 0 to V <sub>R</sub> | V    |
| TA               | Operating temperature    | 0 to +70            | °C   |
| T <sub>STG</sub> | Storage temperature      | -65 to +150         | °C   |

## NOTE:

# **DC ELECTRICAL CHARACTERISTICS** Standard conditions: $T_A = 25^{\circ}C$ , $V_{CC} = 5.0V$ , unless otherwise stated, using Test Circuit.

| ovuno.            | DADAMETED                  | TEGT COMPLETIONS                             | LIMITS |      |      |      |  |
|-------------------|----------------------------|----------------------------------------------|--------|------|------|------|--|
| SYMBOL            | PARAMETER                  | TEST CONDITIONS                              | Min    | Тур  | Max  | UNIT |  |
| Power sup         | ply requirements           |                                              |        |      |      |      |  |
| V <sub>CC</sub>   | Power supply voltage range | Test circuit                                 | 3.6    |      | 8.0  | ٧    |  |
| Icc               | Power supply current       | Excluding input bias current                 |        | 9.0  | 14.0 | mA   |  |
| Voltage re        | gulator                    |                                              |        |      |      |      |  |
| VR                | Output voltage             |                                              | 3.7    | 4.1  | 4.5  | ٧    |  |
| I <sub>R</sub>    | Output current             | V <sub>R</sub> ≥ 3.7V                        |        |      | -15  | mA   |  |
|                   | Line regulation            | V <sub>CC</sub> = 6V to 8V                   |        | 0.01 | 0.05 | V/V  |  |
|                   | Voltage drop               | V <sub>CC</sub> = 4V, I <sub>R</sub> = -10mA |        |      | 1.3  | ٧    |  |
| Input amp         | lifier                     |                                              |        |      |      |      |  |
| I <sub>BIAS</sub> | Input bias current         |                                              |        | 10   | 100  | nA   |  |
| V <sub>IN</sub>   | Input voltage range        |                                              | 2.0    |      | 4.0  | ٧    |  |
|                   | Open-loop gain             |                                              |        | 60   |      | dB   |  |
|                   | Feedback current           |                                              | 100    | 200  | 400  | μΑ   |  |
|                   | Detection threshold        | Test circuit, ΔV12 & 13                      |        | 8    | 20   | mV   |  |
| ts                | Sync. pause time           | R <sub>S</sub> C <sub>S</sub> = 6.0ms        | 5.1    | 6.0  | 6.9  | ms   |  |
| t <sub>M</sub>    | Minimum pulse time         | $R_{M} C_{M} = 500 \mu s$                    | 405    | 475  | 545  | μs   |  |
| Outputs -         | – all channels             |                                              |        |      |      |      |  |
| V <sub>OL</sub>   | Output voltage LOW         | I <sub>SINK</sub> = 1mA                      |        | 0.25 | 0.5  | V    |  |
| V <sub>OH</sub>   | Output voltage HIGH        | I <sub>SOURCE</sub> = 2mA                    | 2.7    |      |      | V    |  |

<sup>1.</sup> TA = 25°C unless otherwise stated.

# NE5045

# TYPICAL PERFORMANCE CHARACTERISTICS



NE5045

# **TEST CIRCUIT**





# NE5045

#### CIRCUIT OPERATION

The NE5045 is a serial input, parallel output decoder containing all the active circuitry necessary to separate up to 7 channels of information in a pulse width modulated system. An internal voltage regulator provides excellent power supply rejection for the decoder as well as a regulated output for a radio receiver, if used.

The high gain input amplifier, A1 ( $A_V > 60$ dB). allows either positive or negative pulses to be used and has input bias currents less than 10nA. Signals as low as 10mV<sub>P-P</sub> can easily be demodulated. The feedback current generator can be used to provide positive feedback, thereby creating hysteresis in the input switching levels. Hysteresis prevents false triggering due to noise or IF amplifier distortion. If positive input pulses are used, the signal would be connected to the non-inverting input, Pin 13. In this case, the input threshold would be set by the voltage difference between Pin 12 and Pin 13, established externally with a resistive divider network. Design of the divider will be covered later. Negative input signals would be coupled to Pin 12, the inverting input.

The amplified signal from A1 is gated by G1 and in turn sets the flip-flop. Assume, for the time, that G2 is low. The combination of the flip-flop and One-Shot 1 produces a minimum pulse to clock the counter-decoder for each positive edge at Pin 13 which exceeds the voltage on Pin 12. The width of this pulse is: t<sub>M</sub> = R<sub>M</sub>C<sub>M</sub>. With this arrangement, the system will not respond to any pulse after the first edge and before the end of t<sub>M</sub>. In effect the input is turned off for a period equal to t<sub>M</sub> following the leading edge of each input pulse. The noise immunity of the decoder is thus enhanced by the ratio of t<sub>M</sub> to the period between input pulses. Obviously t<sub>M</sub> must be less than the shortest period between input pulses.

The counter is clocked and One-Shot 2 is reset (capacitor  $C_S$  is discharged) each time the flip-flop is set. When the flip-flop is reset,  $C_S$  begins to charge up through  $R_S$ . The time constant  $C_S$  begins to charge up through  $C_S$  is normally much larger than the time between input pulses so that the output of One-Shot 2 remains low until the last pulse of a given frame is received. Figure 1 shows the timing diagram for the decoder. After the last pulse in a frame (system synchronized)  $\overline{Q}_O$  will go low and  $C_S$  will go high. The input is now disabled by  $C_S$  until One-Shot 2 times out, at which time  $C_S$  will go low.

This connection serves two purposes:

(1) establishes synchronization in no more than one frame and

(2) prevents the counter-decoder from overflowing due to extra noise pulses in a given frame. Thus, any noise pulses in a frame will only affect those channels after that pulse and only in that frame.

If fewer than 7 channels of input are used then  $\overline{O}_{O}$  is high after the last pulse and the counter-decoder is reset when One-Shot 2 goes high.

Each channel has a totem-pole output stage capable of sourcing 2mA and sinking 1mA.

The voltage regulator operates in two modes, depending on the power supply voltage. If V<sub>CC</sub> is greater than 5V, the voltage regulator acts as a series pass regulator with a nominal output voltage of 4.1V. When Vcc is less than 5V, the regulator acts as a dynamic decoupler where the bypass capacitor on Pin 14 filters out line transients. The internal pass transistor acts like an emitter-follower whose base is decoupled by the bypass capacitor. The value of capacitance will depend upon the degree of smoothing required and the amplitude of the line transients. If the regulator provides power for the radio receiver, this capacitor may have to be as large as 33μF. However, if this is not done, 1µF should be sufficient.

## **DECODER DESIGN EQUATIONS**

The design of the decoder's external circuitry is quite simple. The minimum pulse One-Shot (#1) and the synchronization One-Shot (#2) each have time periods given by:

$$t_{M} = R_{M}C_{M}$$
 and 
$$t_{S} = 0.85 R_{S}C_{S}$$

respectively. The constraints on these time periods are  $t_M < the minimum input pulse width or time between leading edges of the input and <math>t_S > maximum$  input pulse width but  $t_S < the sync pause (time between last pulse$ 

in frame and first pulse of the following frame).

The design of the input amplifier biasing network depends upon a number of factors, including:

- 1. Pulse polarity
- 2. Pulse amplitude
- 3. Variations in amplitude and noise
- 4. Detection threshold and hysteresis levels

For a very simple case, assume the input is a positive pulse train and the threshold of detection is desired to be 400mV without hysteresis. Figure 2 shows the input amplifier along with the associated biasing circuits. The resistors  $R_1$  and  $R_2$  set the voltage on Pin 12, which should be between 2V to 5V.

$$V_{12} = V_{R} \frac{1}{1 + R_{1}/R_{2}}$$

The threshold is set by the voltage drop across R<sub>3</sub>, that is, the decoder will not be triggered until the voltage on Pin 13 exceeds the voltage on Pin 12.

$$V_{THRESHOLD} = V_{12} - V_{13}$$

$$V_{\text{THRESHOLD}} = V_{12} \quad \left( \frac{1}{1 + R_4/R_3} \right)$$

If we assume  $V_R = 4.1V$  and let  $V_{12} = 3V$  then

$$R_1 = 1.1k$$

$$R_2 = 3.0k$$

The threshold is then set to 400mV by setting

$$R_4/R_3 = 6.5$$

 $\rm R_4$  should be sufficiently large so as to not load the input signal. If we let  $\rm R_3=51k$  then  $\rm R_4=330k$ . Figure 3 shows the external connections for a complete decoder. Note that this circuit does not have provisions for noise filtering or rejection of amplitude variations.



# NE5045



# AN132 Applications Using the NE5045 Decoder

Application Note

**Linear Products** 

#### **DECODER APPLICATIONS**

In most applications, the decoder input will be derived from the decoder of a radio receiver and will have the following characteristics:

- 1. Contain thermal noise at low levels
- 2. Will vary in level depending on RF signal strength and may contain flutter

The thermal noise can be filtered with a simple RC circuit. This filter should have a cut-off frequency of about 3kHz which is approximately the bandwidth of the receiver IF amplifier. A lower cut-off frequency would limit the information rate and resolution of the system. Figure 1 shows the external connections for the decoder input amplifier in which the abovementioned conditions are handled. Diodes D<sub>1</sub> and D<sub>2</sub> charge the 1µF coupling capacitor to the peak input voltage minus the fixed voltage at Pin 12 and the diode drops. D<sub>2</sub> also clamps the input signal reaching A1. The 0.2 µF capacitor forms a filter which allows the amplitude of the input to vary over a wide range and at high rates (as a result of RF flutter in the receiver) without false-triggering the decoder. When flutter occurs, the baseline of the positive input pulses varies as shown in Figure 2. The  $0.2\mu F$  charges up to the average baseline voltage but the 10k resistor does not allow it to be charged by the information pulses. Thus, so long as the pulse peaks exceed the baseline voltage by greater than the drop across diode D2, the system will be unaffected by baseline flutter no matter what its rate is.

Positive feedback has also been incorporated in the connection of Figure 1 to provide 100mV of hysteresis on the threshold. When the input (Pin 13) is low, the current generator is off and Pin 11 is near ground. However, when Pin 13 goes positive, the current generator turns on and approximately  $150\mu A$  is sourced. This raises Pin 11 by  $150\mu A \times 4.7 k\Omega = 0.7 V$ . The threshold is now given by

$$\begin{split} V_{\text{THRESHOLD (ON)}} &= V_{12} - V_{13} \\ &\simeq (V_{12} - V_{11}) \left( \frac{1}{1 + R_4 / R_3} \right) \\ &\simeq (3 - 0.7) \left( \frac{1}{1 + 330 k / 51 k} \right) \\ &= 0.3 V \end{split}$$

So the threshold has been reduced by 100mV or the amplifier will not turn off until the input

drops below 0.3V. A low pass filter is also used in the circuit of Figure 1. The 5.6k $\Omega$  and 0.01 $\mu$ F form a 2.8kHz low pass filter to improve the noise rejection characteristics of the detector.

A particular application of the NE5045 may not require all the components shown in Figure 1, however this circuit demonstrates all the features of the decoder which may be utilized.

Figure 3 shows a decoder connected for negative input pulses without hysteresis or flutter rejection. In this case, V<sub>13</sub> is set to 3V and V<sub>12</sub> is set to 3V + V<sub>THRESHOLD</sub>.

If V<sub>THRESHOLD</sub> = 0.4V

$$\begin{split} R_4 &= \frac{V_R - V_{12}}{V_{\text{THRESHOLD}}/51 k} \ = \ \frac{4.1 - 3.4}{0.4/51 k} \\ &= 89 k\Omega \simeq 91 k\Omega. \end{split}$$



Figure 1. NE5045 Decoder Input Circuit With Flutter and Noise Filtering





#### **Linear Products**

Authors: Dietmar Beer Bob Blauschild Dan Hariton Hans Stellrecht

#### INTRODUCTION

With the rapid expansion of microprocessors and home computers into virtually all areas of modern life, there is an increasing need for methods of communication between computers and remote devices. Communication is usually accomplished by parallel digital data transfer and digital/analog conversion. This method is used in the case of most stationary computer peripheral devices. For movable peripheral equipment, or when communication has to cover larger distances, various forms of serial data concepts are used. The choice of a particular serial data bus system depends on cost/performance tradeoffs and possible requirements for coding and protocol standardization. In a digital system, a serial message unit typically consists of a byte of serial digital data plus additional bits for addressing, synchronization, and for other required system management functions.

In consumer applications, where low cost is an important factor, mixed digital and analog encoding methods can offer significant advantages over other serial encoding methods. The digital proportional system described here uses pulse-position modulation for serial data transfer. In contrast to pure digital encoding, where one message block (or frame) contains one byte of data, the digital proportional system packs several bytes of data into one frame. This is possible because the information is encoded in the form of pulse position.

This application note will first make a brief comparison of data transfer methods to show where the PPM transmission concept is advantageous. Then it will describe the control system that was implemented with recently developed integrated circuits. Next, it will explain the computer interface hardware and software, and, finally, it will use a robotics application as an example to point out the various features and the flexibility of the system.

# AN1341 Control System for Home Computer and Robotics Applications

Application Note

Table 1. Comparison of Data Transfer Methods

|                                 |                  | TYPICAL PERFORMANCE |                    | 455110471011                                                                                        |  |
|---------------------------------|------------------|---------------------|--------------------|-----------------------------------------------------------------------------------------------------|--|
| TYPE                            | ENCODING         | Accuracy            | Speed              | APPLICATION                                                                                         |  |
| Digital bus                     | Parallel<br>data | 8-/16-bit           | 1Mbaud             | Computer peripherals                                                                                |  |
| Asynchronous or synchronous bus | Serial data      | 8-bit               | 300 – 1200<br>baud | Data communication<br>Computer peripherals<br>Robotics<br>Serial ports (RS-232)<br>Telephone modems |  |
| Computer network                | Serial data      | 8-/16-bit           | 1Mbaud             | Computer<br>Communications                                                                          |  |
| Digital proportional<br>bus     | Serial PPM       | 8-bit               | 3500baud           | Consumer<br>Home control<br>Robotics                                                                |  |

# OVERVIEW OF THE CONTROL SYSTEM DATA BUSES

A comparison of various data transfer methods is shown in Table 1. The first three methods are purely digital and are mostly used for commercial data bus systems and for computer networks. The most common type of communication with a computer, besides the keyboard, is the standard parallel bus used to connect to peripheral equipment. It usually has 8 or 16 bits and typical megabaud transfer rates. For serial data transfer, asynchronous or synchronous data communication is used. Most common formats use 8 bits with modems operating at 300 to 1200baud. This is the standard method of serial communication used for peripherals, robotics, instrumentation ports, and telephone modems. The third method uses more sophisticated serial data computer networks. These networks, which are presently widely discussed in the industry, are high-performance buses with megabaud rates. They are intended for commercial computer communication, but not for low cost consumer applica-

The digital proportional bus uses pulse-position modulation for serial data transfer. It typically has 8-bit accuracy, with a speed of up to 3500baud. The serial bus is intended for low cost and medium-performance consumer applications such as home control, robotics, hobby, and educational uses. It is also used in consumer telemetry applications such as radio control. In contrast to the other buses in this table, the proportional bus uses mixed analog and digital encoding methods, which result in simple and compact hardware. The

pulse positions are proportional to analog input voltages. The concept also lends itself to either amplitude or frequency modulation for remote control.

Other consumer-oriented serial buses belonging to this category are the D<sup>2</sup>B and I<sup>2</sup>C small area network serial buses developed by Phillips<sup>4</sup>. These buses are digital encoding methods

# DIGITAL PROPORTIONAL ENCODING

A comparison between digital proportional and pure digital encoding methods is shown in Figure 1. Here one frame of digital data and digital proportional data are compared. The serial digital frame shown in the left part of the figure consists of one data byte plus additional bits for frame management. This format may vary when different standards are used. In contrast to this, a frame in a digital proportional system contains several bytes of data. This is because, with pulse-position coding, the data is represented by the time interval between pulses. In this case, a frame has 8 pulses and 7 bytes of data. In digitized form, each byte is 8-bit accurate. Notice that both systems have the amplitude noise immunity offered by digital encoding. One additional advantage of pulse-position coding is the fact that the analog voltage can be retrieved relatively easily anywhere in the system.

The pulse-position encoding process, which results in the pulse train shown in the figure, can be achieved using mixed digital and analog methods. Combined with a multiplex-

# Control System for Home Computer and Robotics Applications AN1341





er, the standard serial data system is shown in Figure 2. Here seven parallel analog inputs are multiplexed and thus serialized. The pulse-position encoded pulses are transmitted to a decoder. The decoder converts the serial pulses into parallel pulse-width modulated outputs.

# COMPUTER-CONTROLLED DIGITAL PROPORTIONAL CONTROL SYSTEM

If this bus is combined with a home computer or microprocessor, a complete serial data system is obtained as shown in Figure 3. First, digital information from the home computer is encoded in pulse position. The encoded information is transmitted over an RF link in this case. Other transmission methods such as wire, carrier current, fiber optics, or infrared can also be used. The signal is then detected, demultiplexed, and used for motion control functions, typically with a servomotor as shown. A return path for sense channel data, shown in the lower portion of the figure, uses the same encoding method but a different RF frequency. On the receiving end, pulse information is converted directly to the 8-bit digital form and fed back to the computer. The sensor data can then be processed to make control decisions. This means, with the system as shown here, all the elements of a June 1984

computer remote-controlled system are present. The following section describes the building blocks required to implement this system.

# IC BUILDING BLOCKS Encoder (NE5044)

#### **Encoder Circuit Operation**

The digital-to-pulse encoder block diagram is shown in Figure 4. The encoder uses an 8-bit D/A converter and an analog-to-pulse-position converter. The encoder is a parallel input-serial output IC containing all the active circuitry necessary to generate a precise pulse-position modulated signal with seven channels. A multiplexed dual linear ramp technique is used to provide excellent linearity, minimal crosstalk, and low temperature drift. An on-chip 5V regulator, V<sub>REF</sub>, eliminates power supply sensitivities and has up to 20mA current capability for driving external loads such as the RF transmitter. The encoder can be used in the fixed-frame mode, or, with the addition of one external NPN transistor, in the variable-frame mode.

The encoder inputs are either digital (i.e., inputs from the  $D_0$ ,  $D_1$ , ...,  $D_7$  computer I/O data lines), or multiplexed analog (i.e., inputs from the CH1, CH2, ..., CH7 manual controls). The 8-bit parallel data from the

computer I/O bus is converted into analog voltage,  $V_A$ , by the D/A converter. The manual inputs are usually joysticks. Each joystick presents an analog voltage to one of the multiplexer inputs. The analog multiplexer output voltage is  $V_A$ . Each channel has an input selector switch. The two input choices are either the computer mode (i.e., input from the D/A converter), or the manual mode (i.e., input from the analog multiplexed joysticks).

The multiplexer functions as a strobed voltage follower. Each multiplexer input, when active, is high impedance, and transfers the selected input voltage to the multiplexer output. The high-impedance multiplexer inputs eliminate the loading of the control inputs. This simplifies the mixing circuits where several control voltages may be mixed into one input.

The variable analog voltage,  $V_A$ , resulting either from the D/A conversion or from the analog multiplexer, is used to set the threshold of a comparator.  $V_A$  minimum = 2V corresponds to 0, i.e., all lines = 0 on the 8-bit data bus, and  $V_A$  maximum = 3V corresponds to 256-1=255, i.e., all lines = 1 on the 8-bit data bus. The joystick range is also 2V to 3V.

Pulse-position timing is generated by alternately charging and discharging the  $C_{MUX}$  capacitor between two thresholds. The bottom threshold voltage is fixed at  $V_{RANGE}$  = 1V. The peak threshold voltage,  $V_A$ , defines each channel timing. The constant current generator,  $I_{C_1}$  is a bidirectional current source whose current is set by an external resistor,  $R_{I_1}$  where:

$$I_C = \pm \frac{V_{REF}}{2R_I}$$

An internal feedback loop maintains a constant current and very high output impedance. This yields a typical voltage-to-PPM encoder linearity error of less than 0.1%. An external capacitor,  $C_{\rm l}$ , is required to ensure stability of the feedback loop. Independent control of  $I_{\rm C}$  and  $V_{\rm RANGE}$  allows the encoder to be tailored to virtually any combination of input voltage change and output pulse width change.

Two high-gain comparators, C1 and C2, compare the voltage across  $C_{MUX}$  with the multiplexer or the D/A output voltage,  $V_{A}$ , and with the range input voltage,  $V_{RANGE}$ . The input bias currents and offset voltages of these comparators are sufficiently low so as not to influence the overall accuracy of the encoder. The comparators feed the counter control logic, which counts the channels and controls the current source. The logic also controls two monostables that generate the frame timing and the output pulse timing. The logic operates as a loop: when  $I_{C}$  is positive (sourced from the current generator into

Signetics Linear Products Application Note

# Control System for Home Computer and Robotics Applications AN1341



Home Computer Applications



C<sub>MUX</sub>), the capacitor linearly charges up until it reaches a peak voltage, VA. VA is equal to the multiplexed output voltage for CH1, or the D/A output voltage for the first data byte. Assume this to be the voltage for channel 1. V<sub>1</sub>. At this time the C1 comparator output goes High, which reverses the direction of I<sub>C</sub>. I<sub>C</sub> is then negative, sinking current into the generator from C<sub>MUX</sub>. C<sub>MUX</sub> then linearly discharges until it reaches the bottom threshold voltage set by V<sub>RANGE</sub>. At that time the C2 comparator output goes High. This again reverses the polarity of IC, clocks the counter, and triggers once the channel pulse generator. C<sub>MUX</sub> again charges up, but then the C1 comparator output goes High when CMUX reaches V2, with the voltage on CH2. The resulting voltage waveform on C<sub>MUX</sub> is a triangle wave whose positive peaks correspond to the VA voltages on CH1 through

CH7 (or to the 7 byte D/A input sequence), and whose negative peaks are constant and equal to V<sub>RANGE</sub>. This waveform is shown in Figure 5.

Internal voltage clamping is used to prevent encoder malfunction if any input is shorted to supply, is grounded, or is open-circuited. This feature eliminates catastrophic failures due to opens or shorts in the control joystick potentiometers.

The frame pulse generator can operate as an astable or monostable multivibrator whose period is  $0.66R_F$  C<sub>F</sub>. The encoder will generate a synchronizing pulse at the end of each frame. When  $V_{CMUX}$  reaches the seventh positive peak, it reverses and discharges to  $V_{RANGE}$ . When  $V_{CMUX} = V_{RANGE}$ , the counter is clocked to the state where  $C_{MUX}$  again charges up, but the output of the C1 compar-

ator is ignored and  $C_{\mbox{\scriptsize MUX}}$  charges up to V<sub>CLAMP</sub> and remains there, as shown in Figure 5. The encoder will remain in this state until a positive pulse from the frame generator is received. If RF and CF are connected as shown in Figure 4, the frame generator operates in the astable-multivibrator mode. It produces a narrow positive pulse output. This pulse allows C<sub>MUX</sub> to start discharging again. When V<sub>CMUX</sub> reaches V<sub>RANGE</sub>, the counter is clocked to the state where the entire process starts over from channel 1. The frame period in this astable mode is referred to as the fixed-frame mode and as TERAME in Figure 5. The variable-frame mode, or the monostablemultivibrator mode, is discussed later.

The output of the channel pulse generator is a positive pulse width equal to 0.85R<sub>O</sub> C<sub>O</sub>. The output stage is an open-collector NPN transistor capable of sinking 25mA. This configuration allows the encoder to drive a wide variety of RF stages and provides current pulses in 2-wire communication applications.

#### **Encoder Design Equations**

The triangular waveform on  $C_{MUX}$  has a fixed voltage slope (constant-current charging) and variable positive peak voltages. The time between the negative peaks of  $V_{CMUX}$ , equal to the output period for that channel, is given by:

$$t_{N} = \frac{2(V_{N} - V_{RANGE})C_{MUX}}{I_{O}}$$

 $V_N$ , the voltage on channel N, is either the wiper voltage on a joystick potentiometer connected between  $V_{REF}$  and ground, or the D/A output voltage,  $V_A$ . Thus  $V_N = X_N \ V_{REF}$ .

 $V_{RANGE}$  is also derived from  $V_{REF}$  so that  $V_{RANGE} = Y \ V_{REF}$ . The resulting channel time period is:

$$t_{N} = \frac{2(X_{N} - Y)V_{REF}C_{MUX}}{(V_{REF}/2R_{I})}$$
$$t_{N} = 4R_{I}(X_{N} - Y)C_{MUX}$$

Thus, each channel pulse width,  $t_{\text{N}}$ , is independent of supply voltage and depends only on external passive components.

The conversion rate, CR, for each channel is the change in output period,  $dI_N$ , divided by the change in input voltage for that channel,  $dV_N$ .

$$CR = dt_N/dV_N$$

 $= (1/V_{REF}) (dt_N/dX_N)$ 

$$=4R_1 C_{MUX}/V_{REF}$$

In most applications, the input variable  $X_N$  will have a neutral, or center, value about which it will vary, thus:

$$X_N = X_O + X_N$$

# Control System for Home Computer and Robotics Applications AN1341

 $CR = (1/V_{REF}) (dt_N/dx_N) = 4R_I C_{MUX}/V_{REF}$ where XO is the neutral value for X and is assumed to be the same for all N. Now:  $t_N = 4(X_O - Y + X_N)R_I C_{MUX}$ 

If we let:

 $t_{NEUTRAL} = 4(X_O - Y)R_1 C_{MUX}$ 

be the neutral value for tN, then:

$$t_N = t_{NEUTRAL} + 4X_N R_I C_{MUX}$$

It should be noted that the temperature stability of all the encoded times depends on the temperature coefficients of the respective external RC time constants. The typical temperature sensitivity of t<sub>N</sub> using wire-wound resistors and polycarbonate capacitors is less than 100ppm/°C in the -20°C to +70°C temperature range. For the above example, this corresponds to a change in  $t_N$  of  $\pm 7.5 \mu s$ for a change in temperature of ±50°C.

Interfacing the encoder to the modulator of an RF transmitter can be done in several ways depending on the desired output power, frequency stability, and oscillator leakage. The simplest method is to use the PPM output to modulate directly the bias current of a crystal-controlled oscillator. In a high-performance system, separate oscillator, modulator, and RF output stages may be required. In some systems, it may be required to provide additional filtering between the PPM encoder and the RF modulator to comply with FCC regulations. Additional filtering may also be required in computer-controlled systems. where RF transmission can cause interference between channel pulses and frame pulses.

#### **Encoder Applications**

The encoder inputs have been designed to accept a wide variety of signal sources. This can range from simple systems using as an input the wiper of a control pot, which is connected between V<sub>REF</sub> and ground, to complex systems incorporating mixing, exponential processing, and/or control polarity reversing. In all cases it must be remembered that the control inputs to the encoder look like voltage-followers; that is, they draw only very small currents (less than 200nA). The voltage range for these inputs is +1.5V to +5V; however, internal clamps limit the linear control to approximately +1.5V to +3.5V. Channels 4, 5, 6, and 7 analog inputs may be used to select the desired number of output pulses by grounding one of these inputs. That is, by grounding CH4 input, only the first three inputs of the encoder will be used and a three-channel encoder results. Grounding CH5 input results in a four-channel encoder and so on. Thus, any number of channels between 3 and 7 may be selected. The



selected channels will continue to be PPM encoded.

In the fixed-frame mode, the frame generator functions as an astable multivibrator. In this mode, the total seven-channel time width is included in t<sub>FRAMF</sub> and the synchronization pause is the time difference between the seven-channel time width and t<sub>FRAME</sub>. In some applications, it may be desirable to allow the synchronization pause, which follows the last channel, to have constant duration. The variable-frame mode simplifies the synchronization pulse detector in the receiver, since the total seven-channel time width is before tFRAME, and the frame pulse generator operates as a monostable multivibrator. Here the synchronization pause is equal to T<sub>FRAMF</sub>. However, the variable-frame mode may complicate the design of the pulse stretchers in the servos. The encoder can be operated as a variable-frame encoder by discharging the CF capacitor each time the channel pulse output goes High. After the last channel-end output pulse, CF is allowed to charge fully and the frame generator resets the encoder to channel one.

## Decoder (NE5045)

## Decoder Block Diagram

Figure 6 shows the block diagram of the decoder. To decode the PPM signal, a serialto-parallel conversion is required. The decoder separates up to seven channels of serial information into pulse-width modulated outputs. An on-chip voltage regulator, VR, provides power supply rejection for the decoder as well as a regulated output for a radio receiver if used.

The serial PPM train, after RF detection, is fed into the decoder logic. The channel counter, the gates G1, G2, G3, and the flipflop, make up the serial-to-parallel decoder. The channel counter is a 3-stage Johnson counter. The pulse-generator monostable provides noise immunity by blanking the input for a fixed time period. The synchronization pause-detector is required to separate successive frames and to initiate the channel count sequence. If a channel is lost due to interference, the system will synchronize again with the next frame without interruption of data. The output from the decoder is a parallel set of pulses. The width of these pulses represents the information for the control channels.

#### **Decoder Circuit Operation**

The high-gain input amplifier, Av = 60dB, allows either positive or negative pulses to be used and has input bias currents less than 10nA. Signals as low as 20mV<sub>P-P</sub> can be demodulated. The current generator, IF, can be used to provide positive feedback, thereby creating hysteresis in the input switching levels. Hysteresis prevents false triggering due to noise or distortion. If positive input pulses are used, the signal is connected to the amplifier non-inverting input. In this case, the input threshold is set by the voltage difference between the amplifier input pins, established externally with a resistive divider network. Negative input signals are coupled to the amplifier inverting input. Each positive edge at the amplifier non-inverting input exceeding the voltage at the amplifier inverting input produces an output signal.

The amplifier output signal, gated by G1, sets the flip-flop. Assume, for the time, that G2 is Signetics Linear Products Application Note

## Control System for Home Computer and Robotics Applications AN1341

Low. The flip-flop setting and the pulse generator monostable produce a minimum pulse that clocks the counter. The width of this pulse is  $t_M = 0.66 R_M \ C_M$ . With this arrangement, the system will not respond to any next pulse after the present pulse rising edge and before the end of  $t_M$ . In effect, the input is turned off for a period equal to  $t_M$  following the leading edge of each input pulse. The noise immunity of the decoder is thus enhanced by the ratio of  $t_M$  to the period between input pulses,  $t_M$ .

The channel counter is clocked each time the flip-flop is set, and the sync pause detector monostable is reset (capacitor  $C_{\rm S}$  is discharged). The sync pause is the time between the last channel pulse in a frame and the first channel pulse of the following frame. When the flip-flop is reset,  $C_{\rm S}$  begins to charge up through  $R_{\rm S}$ . The time constant  $t_{\rm S}=0.66R_{\rm S}$   $C_{\rm S}$  is normally much larger than the time between input pulses, so the output of the pause detector remains Low until the last pulse of a given frame is received.

Q<sub>0</sub> will go Low and G2 will go High in a synchronized-frame system after the last channel-end pulse in a frame. Gate G1 disables the decoder input until the pause detector monostable times out; at that time G2 will go Low. This serves two purposes;

- Establishes synchronization in no more than one frame
- Prevents the channel counter from overflowing due to extra noise pulses in a given frame.

Thus, any noise pulses in a frame will only affect the consecutive channels after the present channel, and only in the present frame. If fewer than 7 input channels are used,  $Q_0$  goes High after the last channel-end pulse and the channel counter is reset when the pause detector monostable goes High. Each channel has a totem-pole output stage capable of sourcing 2mA and sinking 1mA.

#### **Decoder Design Equations**

The minimum pulse generator and the synchronization pause detector each have time periods given by:

$$t_{M} = 0.66R_{M} C_{M}$$
  
 $t_{S} = 0.66R_{S} C_{S}$ 

respectively. The constraints on these time periods are:

 $t_{M}$  smaller than the minimum time width between consecutive leading edges of the serial PPM input;  $t_{NMIN} = 1 \, \text{ms}$  in the present robotics application.

t<sub>S</sub> greater than the maximum input pulse width; t<sub>NMAX</sub> = 2ms in the robotics application

ts smaller than the sync pause.



#### Servo Amplifier (NE544)

# Servo Amplifier Block Diagram and Circuit Operation

The control servo could be considered the workhorse of the remote-control system, since its function is to translate the pulse information into a usable mechanical form. A block diagram of the servo control IC is shown in Figure 7. This IC is used to convert the pulse-width information into the position of a control surface.

The input pulse width is nominally 15ms for the zero position. It is amplified and directed to a pulse comparator. The leading edge of the input pulse is used to trigger an internal feedback pulse whose length is proportional to the position of the servo control arm.

The width of the input pulse is compared to the width of the internal pulse in the pulse comparator circuit, and the difference, called the error pulse, is fed to a pulse-stretcher and Schmitt-trigger circuit. At the same time, the polarity information resulting from the pulse comparison is stored in a directional flip-flop. This polarity information is then gated by the Schmitt-trigger output for a length of time which is proportional to the error pulse. The gate output actuates a bidirectional motor drive circuit so that the servo motor can be driven in either direction with an amount of drive proportional to the error in the servo position. The position is sensed with a feedback potentiometer wiper that is mechanically coupled to the control surface.

The dynamic behavior of the servo can be adjusted by externally setting the pulse-stretcher gain and the deadband. The circuit, shown in Figure 7, converts pulse width to position.

A similar circuit can be used to convert pulse width to analog voltage. This is shown in Figure 8. In that case, the output pulse is simply integrated and its DC value is fed back to control the timing of the monostable multivibrator. The feedback is negative, and the output voltage adjusts to a value proportional to the input pulse. This circuit can be used, for example, if analog information such as voltage or current is used or displayed directly without digital processing.

#### Servo Amplifier Timing

For the servo amplifier in Figure 7, a monostable multivibrator was developed that can be used in the linear or in the exponential charge mode. The leading edge of the input pulse starts the process.

In the linear mode, a constant-current source, Ir, charges up the  $C_T$  capacitor. The charging is linear and the  $C_T$  voltage versus time is a ramp. When the ramp voltage reaches the comparator threshold voltage,  $V_{TH}$ , the timing cycle stops. The threshold voltage,  $V_{TH}$ , is the negative feedback voltage. The length of the timing cycle for an ideal circuit is given in the following equation:

$$t = V_{TH} C_T/I_T$$

The sources of timing error are: the offset voltage and the bias current of the comparator, the saturation resistance of the internal transistor that resets  $C_T$ , and the errors in the charging current,  $I_T$ . These errors can be kept to less than 0.4% by proper component design, proper process design, and matched component layout. The  $I_T$  current source can be programmed by the  $R_T$  resistor, from Pin 2 to ground. This adds flexibility since the same time constant can be obtained with a range of different capacitance and current values.

# Control System for Home Computer and Robotics Applications AN1341



Figure 7. Servo Amplifier (NE544) Block Diagram and Pulse Width-to-Position Conversion



Figure 8. Servo Amplifier (NE544) and Pulse Width-to-Analog Voltage Conversion

This flexibility also permits the use of the circuit in the exponential charge mode — which might be desirable for low-cost applications. In the exponential charge mode, the  $R_{\rm T}$  resistor is connected from  $V_{\rm REF}$  to Pin 1 (see Figure 7). The  $R_{\rm T}$  resistor is charging up the  $C_{\rm T}$  capacitor at Pin 1. The exponential timing response is given by the following equation:

$$t = R_T C_T ln \frac{V_{REF}}{V_{REF} - V_{TH}}$$

Otherwise, the circuit function is similar to that of the linear mode.

The remaining resistors and capacitors, shown externally to the servo amplifier IC in Figure 7, determine the relationship between the error pulse and the output pulse. This permitting adjustment of the system's dynamic performance for a variety of servo motors and mechanical components.

#### HOME COMPUTER INTERFACE Interface Requirements and Hardware

This section examines how the encoder system interfaces to the computer. The encoder interfaces directly with the internal data bus of a home computer by using the peripheral I/O port as shown in Figure 9. Besides the 8-bit bidirectional data lines,  $D_0$  and  $D_7$ , four other control lines are required to communicate with the computer. These are: two address lines,  $A_0$  and  $A_1$ , a Device Select line, and a Phase Zero Clock line.  $A_0$ ,  $A_1$ , and Device Select are 3-state lines. The hardware interface to the encoder requires only two flip-flops and two OR gates (see Figure 9).

The interface peripheral card plugs into the I/O connector on the computer board. It connects the computer to the joystick con-

sole via a 14-wire, 2ft. flat cable. The plug-in card can be modified for different hardware additions, and thus can be used to accommodate various home computer interface requirements.

The hardware implementation of the computer/robot interface contains an 8-bit D/A, an analog-to-PPM converter, flip-flops, gates, one 8-bit latch, seven switches, seven joystick controls, resistors, and capacitors. The D/A output range is 2V to 3V. The 2V corresponds to the digital input word 0, and 3V corresponds to the digital word 255. For manual joystick control, there are seven analog input lines, which access the multiplexer inputs. These input lines can be individually switched between computer control and joystick control.

#### Interface Signals and Timing

The data flow will be explained with reference to Figures 9 and 10. The P and F flip-flops serve as storage buffers. Synchronous with the computer Phase Zero Clock, they transfer the channel and the frame data from the P and F data lines to the computer. The ribbon cable lines, P and F, tell the computer that an encoder-console pulse is present. A complete frame contains eight channel pulses and starts and ends with a frame pulse. The P line carries the pulse-position data. The P line also serves as the system clock to tell the computer when to write data. Combining these functions simplifies the hardware when compared to a standard data acquisition system where these functions are separate. The QP flip-flop is set by the encoder channel pulses. The QF flip-flop is set by the encoder frame pulses. Both QP and QF flip-flops are reset by the computer write signal,  $\overline{DE} = 0$ . The AE and DTR lines are the read-enable and the data-ready controls for the pulse-todigital converter.

Figure 11 illustrates the timing sequence of the computer-encoder dialogue. The rising edge of the channel pulse causes the P signal to go High (see arrow 1). To read P. the computer reads the D4 data line. This line is read when the P flip-flop output is enabled and strobed. For this to occur, both A1 and DEV.SEL. must be zero. The computer senses P = 1 and starts to prepare data on the Do and Do lines (see arrow 2). After the new data is on the bus, the computer sends the write signal,  $\overline{DE} = 0$ , to the encoder (see arrow 3). The new data is latched into the D/ A input latch.  $\overline{DE} = 0$  resets the QP and QF flip-flops (see arrow 4). QP or QF go Low before the channel or frame pulse disappears. To activate DE, both Ao and DEV.SEL. are zero. The D/A input data is designated as the "Do-D7 Latch Output" signal in the figure. The idle data latched at the QF reset is erased by the first QP reset, when data for the first channel is latched

Signetics Linear Products Application Note

# Control System for Home Computer and Robotics Applications AN1341

Two consecutive channel pulses (within the same frame) are spaced from a minimum of 1ms to a maximum of 2ms. The frame pulses and F = 1 settings have a rate of about 50Hz. To read line F, line  $D_5$  is selected. The  $D_5$  line is read when the F flip-flop output is enabled by pulling both A1 and  $\overline{DEV.SEL}$ . Low.

# CONTROL SYSTEM APPLICATIONS

#### General Uses

Figure 12 illustrates the available transmission media for the serial data bus. In the present application, RF transmission was chosen. The figure also represents the consumer's viewpoint. It illustrates that a reduced number of components are needed between the encoder-decoder IC chip set and the home computer, thus keeping the system price low.

Some of the applications of the control concept are listed in Figure 13. A natural use is robotics. The control system concept can be used for home control, alarm and security systems, remote-controlled video games, and remote sensing of variables such as temperature, pressure, position, or motion. Analog data can be transferred and can be used for computer-controlled models. Examples of this last application would be a "smart" mouse that can learn to negotiate a maze and Radio Control models programmed by computer.





## Control System for Home Computer and Robotics Applications AN1341

#### **Computer-Controlled Robot**

The digital proportional system is well-suited to robotics applications because of the multi-channel positioning capability and the possibility for computer remote control. Figure 14 shows the features which were incorporated in the computer-controlled robot application. The objective was to use existing home computers to remotely control a robot. The robot, which has a built-in receiver and decoder, has seven motion capabilities. These are:

- 1. Forward and backward drive
- 2. Steering
- 3. Head rotation
- 4. Shoulder movement
- 5. Elbow movement
- 6. Wrist rotation
- 7. Hand opening and closing

These motions can be executed in the "play" mode by either keyboard or manual joystick control. In either case, the motion can be recorded and then replayed. In the "record" mode, individual channels can be edited by simultaneously recording these channels while playing back the other channels.

The playback and the recording speed can vary. The max./min. speed ratio is 256/2 = 128. This permits recording in slow motion and playback at normal speed for precise control, or allows special effects such as slow or fast playback. Except for the drive channel, all other channels are closed-loop and can function at variable speed, with the servo motors and the servo amplifiers providing local feedback. The drive channel is openloop and, when playing back with the drive active, the speed should be the same as the recording drive speed.

A discrete component radio control was used for the wireless robot control. The transmitter frequency and its range are based on standard radio control techniques.

# **COMPUTER PROGRAM Computer-Robot Software**

# Interface To execute the different operating modes, an efficient software program is essential. The

efficient software program is essential. The program has to be flexible and fast enough to interact in real-time with the robot. Machine language was used for the speed required to process the data. There are several operation options:

 Keyboard control over any channel combination with positive and negative steps in geometrical progression





- Joystick control over any channel combination
- Parallel recording of any channel combination from joysticks or keyboard.
   In the "record" mode the PPM-to-digital conversion is done by the software program
- Combined recording and playback, for individual channel editing
- Combined recording and playback, for any channel combination
- Graphic display of the pulse width of all seven channels
- Graphic display of the amount of motion-recording memory used for storage

To determine how much time the "record" or the "play" modes would last in a real-time application with a home computer, two things should be defined: the available memory and the speed at which the channel data is stored-in or read-out from this memory. Approximately 19kB of memory is available for recording. One frame has 7 channels and one channel has 8 bits. The total number of frames that may be recorded in memory is: 19,000/7 = 2,714. Data is stored in memory per frame. Because one frame lasts about 20ms, the memory data is addressed at 20ms intervals.

The choice of the recording speed is available. Any speed can be specified by an integer from 1 to 255. This number, Nf,

Signetics Linear Products Application Note

## Control System for Home Computer and Robotics Applications AN1341

- ROBOTICS
- HOME CONTROL
- ALARM AND SECURITY SYSTEMS
- VIDEO GAMES (REMOTE CONTROL)

- REMOTE SENSING
- TEMPERATURE
- PRESSURE
- POSITION, LIGHT, ETC.
- ANALOG DATA TRANSFER (VOLTAGE/CURRENT)
- COMPUTER CONTROLLED MODELS

Figure 13. General Control Applications of the Serial Data Bus



- PLAY MODE
- COMPUTER (KEYBOARD)
  CONTROL
  - MANUAL JOYSTICK CONTROL
- RECORD MODE
  - EDITING
  - VARIABLE RECORDING SPEED

#### REMOTE MOTION CAPABILITIES

A1 - FORWARD/BACKWARD MOTION A2 - STEERING (90°C)

A3 - HEAD ROTATION (360°C) A4 - SHOULDER (ARM) MOVEMENT

(110°C UP/DOWN)
A5 - ELBOW MOVEMENT (110°C UP/DOWN)

A6 - WRIST ROTATION (360°C) A7 - HAND (CLAW) - OPEN/CLOSE

Figure 14. Features of the Computer-Controlled Robot Application

represents the number of frames to be skipped between memory updates in terms of 20ms increment per frame. The computer will record one out of every Nf + 1 frames, or play the same channel data Nf + 1 times before incrementing to the next set of channel data in memory.

For example, at speed = 1, the memory usage is fast, every 2nd frame or  $2 \times 20 \text{ms} = 40 \text{ms}$ . The memory capacity is used up after 2,714  $\times$  2 = 5,428 frames or in 5,428  $\times$  20ms = 108s of real-time. At speed 255, the memory usage is slow, every 256th

frame or  $256\times20\text{ms}=5.12\text{s}$ . The memory capacity is used up after 2,714  $\times$  256 = 694,784 frames or in 694,784  $\times$  20ms = 3h:51min of real-time. For a 90° mechanical arm rotation, a 1s minimum time was observed. One frame update per second means a speed of 1s/20ms = 50. At this speed, the memory capacity will be used up in 2,714s = 45min real-time.

# Real-Time PPM-to-Digital Software Conversion

Pulse-position modulation can be converted directly to binary form by counting the time

between channel pulses. The software program divides the 1ms-2ms time interval between two channel pulses into about 190 bits, through a numerical algorithm. The peak counting error is  $\pm 2$  bits. Clock pulses are counted and the total is adjusted to fit a 0-255 scale.

Floppy disk operations, to save or load data records, are done under a disk-operating software program already written for the particular home computer used. At this time the computer is instructed to perform disk/memory data transfers and not to control the robot. In the present program, configuration disk/memory data transfers and robot control cannot be done at the same time.

#### **System Control Program**

The overall program uses both BASIC and machine language. The use of BASIC is confined to the program portion, which takes user inputs for defining the various operating modes. The program sections that control data flow to the robot are written in machine language. This is necessary because, with the PPM-to-digital conversion, less than 50 µs are available to present data to the bus after a channel pulse is received. If executed in BASIC, the instruction cycle of the channel play loop would take in excess of 1.5ms which is much too long. Machine language becomes even more essential if a full-duplex system is used, because such a system requires processing of sensor information simultaneously with the execution of a motion program.

#### The BASIC Program

The BASIC program section takes user inputs to set up the system configuration. Initial options include: playing the channel data program stored in memory, loading an old channel data program from disk into memory, saving the memory program on disk, or recording a new program in memory. If the "record" option is chosen, then the computer asks for the channel numbers to be recorded. Individual play/record channel control allows the user to record one or more channels and play the rest from memory. This feature permits re-recording of individual channels so that an entire seven-channel program doesn't have to be redone because of an error in one channel. Channel data for recording can be entered by joystick or from the keyboard.

## Control System for Home Computer and Robotics Applications AN1341

#### The Assembly Program

Figure 15 shows a flow diagram of the machine language section of the program, and Figure 16 shows the data management sequence. In addition to the main memory locations for channel data storage (\$4000 - \$9000), two memory buffers are used for input and editing. The keyboard buffer (\$300 - \$306) holds data entered from the keyboard during a recording sequence, and the scratchpad buffer (\$19 - \$1F) is used for channel data storage during each frame.

The program sequence begins with a memory pointer set to \$4000. When the computer senses a positive-going frame edge, the DE line is pulled Low to reset the QF flip-flop and. when an internal frame counter equals Nf + 1, seven bytes of data are moved from memory (pointer to pointer +6) to the scratchpad buffer. The program uses the time before the first channel pulse arrival to update the screen graphics and scan for keyboard input. The screen display shows a bar graph of the control surface relative position (from -1 to +1 for each channel), and of the storage memory usage. Valid keyboard inputs include channel number, increment or decrement, steps from 0.5% to 10% of the whole

1ms range, and "return". If a "return" is sensed, then the accumulator is loaded with the scratchpad byte for the last keyboard-specified channel number. The last specified increment/decrement amount is implemented and the new data is stored in the appropriate scratchpad location.

The program sets a channel counter equal to zero and waits for the first positive-going pulse edge. Upon sensing the positive-going pulse edge, the computer increments the channel counter and checks whether the first channel has been selected for "play" or "record". If channel one has been specified as "play", the data in the first scratchpad location is loaded onto the data bus and the DE line is pulled Low, latching the data as encoder input. The PPM-encoded data is sent to the robot. If "record" has been specified for channel one, then the counter checks if keyboard or joystick has been specified as an input option. For keyboard recording, the first byte in the keyboard buffer is copied to the first position in the scratchpad buffer. The byte is also put on the data bus and sent to the robot by pulling the DE line Low.

For joystick recording, the computer software must do a PPM-to-digital conversion (A/D).

This is initiated by zeroing an internal counter and pulling the DE line Low to reset the QP flip-flop. A small loop alternates between incrementing the counter and scanning for the next positive-going pulse edge. When the positive-going edge is sensed, the loop is broken and the count will be proportioned to the time between pulses. The joystick record sequence is then completed by incrementing the channel counter. The same sequence is followed for each channel. When the channel counter specifies that the eighth pulse has arrived, the seven bytes from the scratchpad buffer memory are copied back into the storage memory (pointer to pointer +6), and the pointer is incremented by seven. The computer waits for the next Nf + 1 positivegoing frame edge, after which the entire sequence is repeated. The programming/play sequence ends when either the keyboard scan senses a press on the space bar, or the storage memory capacity has been reached (approximately one and one-half minutes at full speed), or an end marker is read into the first position in the scratch pad buffer. Upon manual termination (space bar press), a zero is stored after the last valid channel as an end marker.



8-31

# Control System for Home Computer and Robotics Applications AN1341

FRAME 1 FRAME 2 FRAME 3

STORAGE MEMORY (\$HEX) 4000 - - -4007 - - -400E - - -

SCRATCHPAD BUFFER

(\$HEX)

19 1A 1B 1C 1D 1E 1F

CHANNEL NUMBER 1 2 3 4 5 6
KEYBOARD BUFFER (\$HEX) 300 301 302 303 305 306

#### DATA MANAGEMENT SEQUENCE

- 1. Move data from storage (\$4000-4006) to scratchpad (\$19-1F).
- 2. Operate on scratchpad data
  - a. Record joystick: PPM-to-digital count = \$18,X. X=channel no.
  - c. Playback: \$18,X-PPM serial to robot.
- 3. Move scratchpad data back to storage memory pointer: \$4000-\$4007
- 4. Increment storage memory pointer
- 5. Goto 1.

Figure 16. Software Data Management Sequency and Memory Allocation

# **Signetics**

# NE544 Servo Amplifier

**Product Specification** 

#### Linear Products

#### DESCRIPTION

The NE544 is a servo amplifier and pulse-width demodulator with internal motor drive transistors. It is designed for remote control applications in digital proportional systems but can be used in many other closed-loop position control applications. It incorporates a linear one-shot for improved positional accuracy and outputs for external PNP motor drive transistors.

#### **FEATURES**

- 500mA load current capability
- Bidirectional bridge output with single power supply
- Low standby power drain
- Adjustable deadband and trigger thresholds
- High linearity, 0.5% maximum error
- Output drive for external PNP transistors (optional)
- Wide supply voltage range

#### **APPLICATIONS**

- Miniature position servo
- Robotics
- Control devices
- Remote positioning

#### ORDERING INFORMATION

| DESCRIPTION                | TEMPERATURE RANGE | ORDER CODE |
|----------------------------|-------------------|------------|
| 14-Pin Plastic DIP         | 0 to +70°C        | NE544N     |
| 16-Pin Plastic SOL Package | 0 to +70°C        | NE544D     |

#### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C unless otherwise specified.

| SYMBOL            | MBOL PARAMETER RATING              |             |    |  |  |
|-------------------|------------------------------------|-------------|----|--|--|
| V+ Supply voltage |                                    | 6.0         | V  |  |  |
| lo                | Output current D package N package | 400<br>500  |    |  |  |
| TA                | Operating temperature              | 0 to + 70   | °C |  |  |
| T <sub>STG</sub>  | Storage temperature                | -65 to +150 | °C |  |  |

#### PIN CONFIGURATIONS



# Servo Amplifier

**NE544** 

#### **BLOCK DIAGRAM**



# Servo Amplifier

**NE544** 

#### **EQUIVALENT SCHEMATIC**



Signetics Linear Products Product Specification

# Servo Amplifier

**NE544** 

### DC ELECTRICAL CHARACTERISTICS $T_A = 25$ °C, $V_S = 4.8$ V unless otherwise specified.

| ovuno.                             | DADAMETER                                                                        | TEST CONDITIONS                                   |            | LIMITS          |         |                    |  |  |
|------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------|------------|-----------------|---------|--------------------|--|--|
| SYMBOL                             | SYMBOL PARAMETER TEST (                                                          |                                                   | MIN        | TYP             | MAX     | UNIT               |  |  |
| V <sub>CC</sub>                    | Supply voltage<br>Supply current, Pin 11                                         | Quiescent                                         | 3.2<br>4.2 | 4.8<br>5.5      | 6<br>10 | V<br>mA            |  |  |
| V <sub>TH</sub>                    | Input threshold, Pin 4<br>On<br>Off                                              |                                                   |            | 1.5<br>1.4      |         | ٧                  |  |  |
| Z <sub>IN</sub>                    | Input resistance, Pin 4                                                          |                                                   |            | 18              |         | kΩ                 |  |  |
| V <sub>OL</sub><br>V <sub>OH</sub> | Output voltage<br>Low<br>High                                                    | Pin 9 or 13. I <sub>L</sub> = 400mA               |            | 0.3<br>3.9      |         | ٧                  |  |  |
| V <sub>REG</sub>                   | Regulated voltage, Pin 3                                                         |                                                   | 2.1        | 2.5             | 2.9     | ٧                  |  |  |
| $\Delta V_{REG}$                   | Regulation, Pin 3<br>Minimum deadband, Pin 7<br>One-shot temperature coefficient | $3.9V \leqslant V_{CC} \leqslant 6V$ $R_{DB} = 0$ |            | 10<br>1<br>0.01 |         | mV/V<br>μs<br>%/°C |  |  |
|                                    | Standby output voltage PNP drive current                                         | Pins 9 and 13<br>Pins 10 and 12                   |            | 2.5<br>20       |         | V<br>mA            |  |  |

#### TYPICAL CONNECTION OF NE544N FOR LINEAR ONE-SHOT TIMING



# Servo Amplifier

**NE544** 

### PC BOARD - N PACKAGE



# Servo Amplifier

**NE544** 

#### TYPICAL PERFORMANCE CHARACTERISTICS



# **Signetics**

# AN133 Applications Using the NE544 Servo Amplifier

Application Note

#### **Linear Products**

#### DESCRIPTION

The NE544 is a new servo amplifier design for digital proportional RC systems which incorporates the latest state-of-the-art in integrated circuit technology. The basic systems concept was developed in close cooperation with a number of leading manufacturers of radio control equipment.

The design philosophy behind the NE544 was to provide the RC servo systems designer with maximum flexibility in adapting the amplifier performance characteristic to his particular servo system and at the same time to keep the external components count low. To achieve this goal, all the basic servo amplifier functions, such as motor drive, deadband and minimum output pulse, are integrated into the IC, but can be modified over a wide range by using external transistors or padding resistors, respectively. This makes it possible to use the IC for extremely low cost applications as well as for the most sophisticated RC servo systems. Additional features of the circuit are very low standby power drain (typically less than 6mA), an internal voltage regulator for improved power supply rejection and a highly accurate monostable multivibrator. This circuit may be used in 2 different charging modes: linear and exponential. In the linear charging mode, the internally-generated charging current is programmable over a wide range with a resistor to ground. Usable currents range from below 10 µA to above 1mA. In the exponential charging mode, the internal current source is simply bypassed with an external resistor from Pin 1 to the regulator output.

The bidirectional power output stage can supply load currents up to 500mA (NE544N package only). Output drive pins for external PNP transistors provide the user with the option of increasing the motor drive by bypassing the internal compound PNP transistors.

The NE544 also provides external pins to adjust deadband and to vary the hysteresis of the Schmitt trigger. This gives the user maximum flexibility in adapting the servo amplifier to a large variety of servo motor and gear train combinations. A dynamic brake integrated into the output stage serves to suppress inductive noise spikes and helps to improve the dynamic performance.

#### IC PACKAGE

The NE544 has sufficient power dissipation to handle motors with a minimum of  $8\Omega$  impedance with the integrated power transistors.

#### **OPERATION**

The basic building blocks of the NE544 servo driver are shown in Figure 1.

A positive input signal applied to the input pin (4) sets the input flip-flop and starts the one-shot time period. The directional logic compares the length of the input pulse to that of the internal one-shot and stores the result of this comparison in a directional flip-flop. The exact difference in pulse width between input and internal one-shot pulse, called the error pulse, is also fed to a pulse stretcher, dead-band and trigger circuit. These circuits determine 3 important parameters:

- Deadband The minimum difference between input pulse and internally-generated pulse to turn on the output.
- Minimum output pulse The smallest output pulse that can be generated from the trigger circuit.
- Pulse stretcher gain The relationship between error pulse and output pulse.
   Proper adjustment of these parameters can

Proper adjustment of these parameters can be achieved with external resistors and capacitors at Pins 6, 7 and 8. The trigger circuit activates the gate for a precise length of time to provide drive to the bridge output circuitry in proportion to the length of the error pulse.

# TYPICAL APPLICATION AS A LINEAR SERVO AMPLIFIER

Figure 2 shows a typical connection of the NE544 as a high performance servo amplifier for remote control servo applications using the 14-pin dual in-line package. The input pulse may be DC-coupled if a reset is used in the receiver decoder. Output drive to the servo motor is applied through Pins 9 and 13 with PNP transistors T<sub>A</sub> and T<sub>B</sub> optional for high performance applications. The wiper of potentiometer RP is mechanically-coupled to the servo control surface, providing positional feedback. The internal one-shot in this application is operating in the linear charging mode.

#### LINEAR ONE-SHOT TIMING

In contrast to most conventional servo drivers which use exponential one-shots, the NE544 uses a linear one-shot. This makes it possible to design servo systems with very high positional accuracy and linear pulse width to position transfer functions. The timing of the linear one-shot can best be explained with the help of Figure 3.

The timing cycle starts after the input pulse sets the input flip-flop and releases the reset transistor  $T_R$ . This allows current  $I_C$  to charge up capacitor  $C_T$  in a linear fashion. Current  $I_R$  is programmed by resistor  $R_T$ . The op amp serves as a linear voltage-to-current converter, with the current through  $R_T$  and  $C_T$  matched identically. The inverting input of the



# Applications Using the NE544 Servo Amplifier

**AN133** 



op amp is internally referenced to 1.8V so that the current  $I_{\rm R}$  is given by this equation:

$$I_{R} = \frac{V_{I}}{R_{T}} = \frac{1.8V}{R_{T}} = I_{C}$$

The timing period of the internal one-shot is complete when the voltage ramp at Pin 1 reaches the threshold set at Pin 14. This time is given by this equation:

$$T = \frac{C_T V_{14}}{I_R}$$

If we substitute the typical values given in Figure 2 we obtain this equation:  $(V_{14} = 1.5V)$ 

$$T = \frac{(0.1 \times 10^{-6})(1.5V)}{0.1 \times 10^{-3}A} = 1.5 \times 10^{-3} sec$$

When the internal one-shot has timed-out, the input flip-flop is reset. The reset transistor  $T_{\rm R}$  is clamped to ground as soon as the input pulse goes to zero. Figure 4 shows the relationship of the input pulse, the internal one-shot pulse, the ramp at Pin 1 and the error pulse for a condition where the input pulse is longer than the internal pulse.



In contrast to most conventional designs, the total value of the feedback pot  $R_P$  is no longer important, since it serves only as a voltage divider. A reasonable lower limit is  $1.5 \mathrm{k} \Omega$  to keep power consumption low and to prevent loading of the voltage regulator. In the typical application, a 5k pot is used.

can be changed by simply changing the charging current. Figure 5 shows a plot of the servo travel as a function of input pulse width for 3 different values of current setting resistors  $R_T$ .

# ADJUSTMENT OF SERVO

The amount of angular rotation of the feedback pot R<sub>P</sub> (or of the servo control surface)

## Applications Using the NE544 Servo Amplifier

**AN133** 





Figure 5. Servo Travel as a Function of Input Pulse for 3 Different Charging Currents

It should be noted that the center position of the wiper (1.5ms) will also shift when the amount of travel is changed. This shift may be compensated by mechanical wiper adjustment or by the addition of padding resistors as described in the next paragraph.

# INCREASING SERVO TRAVEL TO MORE THAN 180°

Servo travel may be increased up to the maximum active area of the feedback pot by using padding resistors  $\mathsf{R}_\mathsf{A}$  and  $\mathsf{R}_\mathsf{B}$  as shown in Figure 6.

Figure 7 shows the values of resistors which are required to obtain a desired amount of servo travel.

#### **EXPONENTIAL TIMING OPTION**

If an exponential timing characteristic is desired, the circuit shown in Figure 8 may be used.

The time constant of the one-shot in this case is given by this equation:





 $T_E = R_{TE}C_T \ \, \text{In} \, \frac{V_3}{V_3 - V_{14}}$ 

Substituting the values shown in Figure 8, where  $V_3 = 2.5V$  and  $V_{14} = 1.5V$  at the center position, we obtain this equation:

T = 
$$(16k\Omega)(0.1\mu\text{F})\ln\frac{2.5\text{V}}{2.5\text{V}-1.5\text{V}} = 1.47\text{ms}$$

The center position and servo travel can be changed as described in the previous section for linear operation.

#### **PULSE-STRETCHER**

The pulse-stretcher and associated circuitry shown in Figure 9 determine important servo parameters such as minimum output pulse, deadband and error pulse-to-output pulse conversion gain.

Initially, transistor  $Q_S$  is off and capacitor  $C_S$  is charged to the regulator voltage. An error pulse from gate G turns on transistor  $Q_S$  and discharges capacitor  $C_S$  to ground through parallel combination of  $R_{DB}$  and  $R_I$ . The deadband is determined by the time it takes for the voltage at Pin 6 to reach the trigger threshold  $(V_1)$  as shown in Figure 10.

As soon as the Schmitt trigger threshold is reached, transistor  $Q_{\rm S}$  is turned off and the capacitor is discharged through a constant current source I<sub>S</sub> until the error pulse disappears.

After the error pulse disappears, capacitor  $C_S$  is charged up through resistor  $R_S$ . The output remains turned on until the upper threshold  $(V_2)$  of the Schmitt trigger is reached. The minimum output pulse is determined by the hysteresis in the Schmitt trigger. This hysteresis may be varied over a wide range by connecting an external resistor  $R_{MP}$  from Pin 8 to ground or positive supply.

#### **DEADBAND**

Referring to Figure 10, the deadband can be calculated using the equations where  $T_{DB}$  is deadband in microseconds,  $C_S$  is the pulse stretching capacitor,  $I_T$  is the total discharge current, and  $\Delta V$  is approximately 0.65V. The deadband is determined by the time it takes to discharge capacitor  $C_S$  from its initial voltage to the Schmitt trigger threshold.

$$T_{DB}{\approx}~\frac{C_S{\triangleq}V}{I_T},~\text{and}~I_T{\approx}I_S + \frac{2.2V(R_I~R_{DB})}{R_I + R_{DB}}$$

The value of the internal deadband resistor  $R_{\rm I}$  is approximately 150  $\!\Omega.$  I  $\!_{T}$  can be calculated with this equation:

$$I_T = 3\text{mA} + \frac{2.2\text{V}(150\text{R}_{DB})}{150 + \text{R}_{DB}}$$

For the typical values shown in Figure 2, we obtain this equation:

$$I_T = 3 + 27 = 30mA$$

The deadband can then be calculated using the first equation to obtain this equation:

$$T_{DB} = \frac{(0.22 \times \mu F) \ 0.65V}{30 \text{mA}} = 4.8 \mu \text{s}$$

# Applications Using the NE544 Servo Amplifier

#### **AN133**







## 8

### Applications Using the NE544 Servo Amplifier

**AN133** 

The total deadband is then twice this value, i.e.,  $T_{DB\ TOTAL} = \pm T_{DB}$ .

Figure 11 shows plots of total deadband versus  $R_{DB}$  for 3 different values of pulse stretching capacitor  $C_S$ . The value of the minimum pulse resistor  $R_{MP}$  is held constant at 240.

#### MINIMUM PULSE

The length of the minimum output pulse can be adjusted by changing the hysteresis of the Schmitt trigger. As can be seen from Figure 10, this will also affect the deadband. To aid in the selection of the right value of minimum pulse and deadband resistor, Table 1 may be consulted. This table gives typical values of deadband and minimum pulse for 5 combinations of  $R_{\rm DB}$  and  $R_{\rm MP}$  with  $C_{\rm S}$  and  $R_{\rm S}$  held constant at  $0.22\mu{\rm F}$  and  $75{\rm k}\Omega_{\rm c}$  respectively.

If a particular application requires different values,  $C_S$  and  $R_S$  can be changed accordingly. A capacitor with low series resistance should be used for  $C_S$ . If  $C_S$  is too resistive, the minimum pulse becomes equal to the error pulse, causing the servo to buzz at the rest position.



Figure 11. Deadband vs RDB for 3 Different Pulse Stretching Capacitors

Table 1. Values of Deadband and Minimum Pulse for  $C_S = 0.22 \mu F$  and  $R_S = 75 k \Omega$ 

| $R_{MP}$ ( $\Omega$ ) | R <sub>DB</sub><br>(Ω) | DEAD-<br>BAND<br>(μs) | MINIMUM<br>PULSE<br>(ms) |
|-----------------------|------------------------|-----------------------|--------------------------|
|                       |                        | ± 7                   | 5.0                      |
| 360                   | 130                    | ± 5                   | 2.5                      |
| 240                   | 130                    | ± 5                   | 2.0                      |
| 160                   | 82                     | ± 3.5                 | 1.6                      |
| 100                   | 51                     | ± 2.3                 | 2.0                      |

#### **PULSE-STRETCHER GAIN**

For given values of  $R_{DB}$  and  $R_{MP}$ , the gain of the pulse-stretcher can be adjusted with capacitor  $C_S$  and resistor  $R_S$ . The values chosen in the typical application turn the outputs fully on with an error pulse of approximately 200 $\mu$ s.

The charging resistor  $R_S$  can also be connected to the positive supply voltage instead of the voltage regulator output. This usually requires somewhat tighter tolerances on  $R_S$  and  $C_S$ , but allows operation over a wide range of supply voltage since pulse-stretcher gain now varies inversely with supply voltage.

# FEEDBACK RESISTORS FOR CLOSED-LOOP DAMPING

The amount of feedback required for good closed-loop damping depends on the motor and gear train used, the desired pulse-stretcher gain and the deadband. In many applications, a single feedback resistor, RF, from Pin 9 to Pin 1 is sufficient, since the dynamic brake provides some damping. If the mechanical gain is very high, an additional feedback resistor from Pin 13 to Pin 14 may be required.

# **Signetics**

# NE/SA/SE5570 Brushless DC Motor Controller

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE/SA/SE5570 is a three-phase brushless DC motor controller with a microprocessor-compatible serial input data port; 8-bit monotonic digital-to-analog converter; PWM comparator; oscillator; three Hall sensor inputs and six source/sink phase pre-drivers.

#### **FEATURES**

- 8-bit DAC
- Serial-to-parallel converter
- Output pre-drivers
- Entire switch mode conversion
- Adaptable to 60° or 120° commutation
- Overcurrent protection

#### **APPLICATIONS**

- Motor controller for three-phase brushless DC motor
- Robotics
- Computer peripherals

#### ORDERING INFORMATION

| DESCRIPTION    | TEMPERATURE RANGE | ORDER CODE |
|----------------|-------------------|------------|
| 24-Pin SOL     | 0 to +70°C        | NE5570D    |
| 24-Pin Cerdip  | 0 to +70°C        | NE5570F    |
| 24-Pin Plastic | 0 to +70°C        | NE5570N    |
| 24-Pin Cerdip  | -40°C to +85°C    | SA5570F    |
| 24-Pin Plastic | -40°C to +85°C    | SA5570N    |
| 24-Pin Cerdip  | -55°C to +125°C   | SE5570F    |
| 24-Pin Plastic | -55°C to +125°C   | SE5570N    |

#### PIN CONFIGURATION



# NE/SA/SE5570

#### **BLOCK DIAGRAM**



#### **ABSOLUTE MAXIMUM RATINGS**

| 0.4450.          |                    |            |            |            |      |  |
|------------------|--------------------|------------|------------|------------|------|--|
| SYMBOL           | PARAMETER          | NE5570     | SA5570     | SE5570     | UNIT |  |
|                  | Temperature range  |            |            |            |      |  |
| $T_A$            | Operating ambient  | 0 to 70    | -40 to 85  | -55 to 125 | °C   |  |
| $T_J$            | Operating junction | -55 to 150 | -55 to 150 | -55 to 150 | °C   |  |
| T <sub>STG</sub> | Storage            | -65 to 150 | -65 to 150 | -65 to 150 | °C   |  |
| $V_{DD}$         | Power supply       | 16         | 16         | 16         | V    |  |
|                  | Logic inputs, all  | -0.3 to 15 | -0.3 to 15 | -0.3 to 15 | V    |  |

# NE/SA/SE5570

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL   | PARAMETER                  | RATING      | UNIT |
|----------|----------------------------|-------------|------|
| TA       | Ambient temperature range  |             |      |
|          | NE Grade                   | 0 to 70     | °C   |
|          | SA Grade                   | -40 to 85   | °C   |
|          | SE Grade                   | -55 to 125  | °C   |
| TJ       | Junction temperature range |             |      |
|          | NE Grade                   | 0 to 90     | °C   |
|          | SA Grade                   | -40 to 105  | °C   |
|          | SE Grade                   | -55 to 145  | °C   |
| $V_{DD}$ | Supply voltage             | 9.6 to 14.4 | V    |

**DC ELECTRICAL CHARACTERISTICS** Limits apply at  $V_{DD} = 12V \pm 10\%$ ,  $V_{REF} = 5V$  and over operating temperature range unless otherwise specified. Typical data applies at  $T_A = 25^{\circ}C$ .

|                   | DADAMETER                           | TEGT COMPLETIONS                                       | SA/NE5570 |          |      | SE5570 |          |               |      |
|-------------------|-------------------------------------|--------------------------------------------------------|-----------|----------|------|--------|----------|---------------|------|
| SYMBOL            | PARAMETER                           | TEST CONDITIONS                                        | Min       | Тур      | Max  | Min    | Тур      | Max           | UNIT |
| Oscillato         | r                                   | •                                                      | ·         | <u> </u> |      | ·      | <u> </u> | to-co-monate  |      |
| f <sub>O</sub>    | Frequency initial accuracy          | $T_A = 25$ °C, $R_T = 2.49$ k $\Omega$ , $C_T = 22$ nF | 18.5      | 20       | 21   | 18.5   | 20       | 21            | kHz  |
| f <sub>C</sub>    | Frequency drift over temp           | $R_T = 2.49k\Omega, C_T = 22nF$                        | 18        |          | 22   | 18     |          | 22            | kHz  |
|                   | Supply voltage sensitivity          | T <sub>A</sub> = 25°C                                  |           | ± 2      |      |        | ± 2      |               | %/V  |
|                   | Output pulse width                  | $T_A = 25$ °C, $R_T = 2.49$ k $\Omega$ , $C_T = 22$ nF |           | 500      | 1000 |        | 500      | 1000          | ns   |
| Motor Ph          | nase Pre-Drivers                    |                                                        |           | h        |      |        |          | · · · · · · · |      |
| t <sub>R</sub>    | Rise time                           | $R_L = 2k\Omega$ to Gnd, $C_L = 2nF$ [1V to 11V]       |           |          | 500  |        |          | 500           | ns   |
| t <sub>F</sub>    | Fall time                           | $R_L = 2k\Omega$ to $V_{CC}$ , $C_L = 2nF$ [1V to 11V] |           |          | 500  |        |          | 500           | ns   |
|                   | ISOURCE                             | V <sub>OH</sub> = 8V                                   | 80        |          |      | 80     |          |               | mA   |
| lout              | ISINK                               | V <sub>OL</sub> = 3.1V                                 | 80        |          |      | 80     |          |               | mA   |
|                   | V                                   | I <sub>SOURCE</sub> = 5mA                              | 11        | 11.8     |      | 11     | 11.8     |               | ٧    |
| V                 | V <sub>OH</sub>                     | I <sub>SOURCE</sub> = 80mA (over temp)                 | 8         | 10       |      | 8      | 10       |               | ٧    |
| V <sub>OUT</sub>  | Vol                                 | I <sub>SINK</sub> = 5mA                                |           | 0.4      | 1    |        | 0.4      | 1             | ٧    |
|                   | VOL                                 | I <sub>SINK</sub> = 80mA (over temp)                   |           | 2        | 3.1  |        | 2        | 3.1           | ٧    |
| PWM Co            | mparator                            |                                                        |           |          |      |        |          |               |      |
| I <sub>BIAS</sub> | Input bias current                  |                                                        |           |          | 1    |        |          | 1             | μΑ   |
| Current           | Sense Comparator                    |                                                        |           |          |      |        |          |               |      |
| I <sub>BIAS</sub> | Input bias current                  |                                                        |           |          | 1    |        |          | 1             | μΑ   |
| $V_{TH}$          | Current sense trip level            |                                                        | 350       | 500      | 600  | 350    | 500      | 600           | mV   |
| t <sub>PD</sub>   | Propagation delay to output drivers | C <sub>L</sub> = 2nF                                   |           | 250      |      |        | 250      |               | ns   |

June 27, 1988 8-46

# NE/SA/SE5570

DC ELECTRICAL CHARACTERISTICS (Continued) Limits apply at  $V_{DD} = 12V \pm 10\%$ ,  $V_{REF} = 5V$  and over operating temperature range unless otherwise specified. Typical data applies at  $T_A = 25$ °C.

| CVMPO             | DADAMETED                                     | TEST COMPLETIONS                                                                                           | S         | SA/NE5570   |        |           | SE5570      |        |        |
|-------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------|-------------|--------|-----------|-------------|--------|--------|
| SYMBOL            | PARAMETER                                     | TEST CONDITIONS                                                                                            | Min       | Тур         | Max    | Min       | Тур         | Max    | UNIT   |
| Error Am          | plifier                                       |                                                                                                            |           | •           |        |           | •           |        |        |
| I <sub>BIAS</sub> | Input bias current                            |                                                                                                            |           |             | 1      |           |             | 1      | μΑ     |
| V <sub>CM</sub>   | Input common-mode voltage range               |                                                                                                            | 0         |             | 5      | 0         |             | 5      | ٧      |
| V <sub>OL</sub>   | Large-signal voltage gain                     | V <sub>OUT</sub> = 1V to 11V                                                                               | 70        | 90          |        | 70        | 90          |        | dB     |
| PSRR              | Power supply rejection ratio                  |                                                                                                            | 60        |             |        | 60        |             |        | dB     |
| V <sub>O</sub>    | Output voltage swing                          | $V_{IN} = +50 \text{mV}, I_{L} = -150 \mu \text{A}$<br>$V_{IN} = -50 \text{mV}, I_{L} = +150 \mu \text{A}$ | 11.5      | 11.7<br>0.2 | 0.5    | 11.5      | 11.7<br>0.2 | 0.5    | V<br>V |
| Operation         | nal Amplifier                                 |                                                                                                            |           |             |        |           |             |        |        |
| V <sub>OS</sub>   | Offset voltage                                |                                                                                                            | -20       | 3           | +20    | -20       | 3           | +20    | mV     |
| I <sub>BIAS</sub> | Input bias current                            |                                                                                                            |           |             | 1      |           |             | 1      | μΑ     |
| V <sub>CM</sub>   | Input common-mode voltage range               | $T_A = 25$ °C Over temp.                                                                                   | -0.3<br>0 |             | 5<br>5 | -0.3<br>0 |             | 5<br>5 | ٧      |
| V <sub>OL</sub>   | Large signal voltage gain                     | V <sub>OUT</sub> = 1V to 11V                                                                               | 70        | 90          |        | 70        | 90          |        | dB     |
| PSRR              | Power supply rejection ratio                  |                                                                                                            | 60        | 90          |        | 60        | 90          |        | dB     |
| Vo                | Output voltage swing                          | $V_{IN} = +50 \text{mV}, \ I_L = -150 \mu \text{A}$<br>$V_{IN} = -50 \text{mV}, \ I_L = +150 \mu \text{A}$ | 11.5      | 11.7<br>0.2 | 0.5    | 11.5      | 11.7<br>0.2 | 0.5    | V<br>V |
| CMRR              | Common-mode rejection ratio                   | $R_S = 10k\Omega$                                                                                          | 60        | 80          |        | 60        | 80          |        | dB     |
| GBW               | Gain bandwidth                                | $R_F = 100k\Omega$                                                                                         |           | 250         |        |           | 250         |        | kHz    |
| V <sub>NN</sub>   | Input noise voltage                           | F = 1kHz                                                                                                   |           |             |        |           |             |        | nV/√Hz |
| Digital-to-       | -Analog Converter                             |                                                                                                            |           |             |        |           |             |        |        |
|                   | Resolution                                    |                                                                                                            |           |             | 8      |           |             | 8      | bits   |
| INL               | Integral non-linearity error                  |                                                                                                            |           | ± 1         | ± 2    |           | ± 1         | ± 2    | LSB    |
| DNL               | Differential non-linearity error <sup>1</sup> |                                                                                                            |           | ± 0.5       | ± 1    |           | ± 0.5       | ± 1    | LSB    |
| V <sub>FS</sub>   | Full-scale gain error                         | Error amp. A <sub>V</sub> = 1                                                                              |           | ± 0.2       | ± 0.8  |           | ± 0.2       | ± 0.8  | %FS    |
|                   | Full-scale temperature drift                  | $V_{REF}T_{C} = 0ppm/^{\circ}C$                                                                            |           | 20          |        |           | 20          |        | ppm/°C |
| $V_{ZS}$          | Zero-scale offset error                       | Error amp. A <sub>V</sub> = 1                                                                              |           | ± 1         | ± 2    |           | ± 1         | ± 2    | LSB    |
| Z <sub>IN</sub>   | Input impedance<br>(DAC ref. in)              |                                                                                                            | 30        | 45          | 60     | 30        | 45          | 60     | kΩ     |
| t <sub>S</sub>    | Settling time to ±0.5 LSB                     |                                                                                                            |           | 5           |        |           | 5           |        | μs     |
| t <sub>PLH</sub>  | Propagation delay time (high)                 | Through DAC                                                                                                |           | 200         |        |           | 200         |        | ns     |
| t <sub>PHL</sub>  | Propagation delay time (low)                  | Through DAC                                                                                                |           | 200         |        |           | 200         |        | ns     |
| Logic Inp         | puts                                          |                                                                                                            |           |             |        |           |             |        |        |
| V <sub>IH</sub>   | Input voltage: TTL high                       |                                                                                                            | 2.0       |             | 12     | 2.0       |             | 12     | ٧      |
| V <sub>IL</sub>   | Input voltage: TTL low                        |                                                                                                            | 0         |             | 0.8    | 0         |             | 0.8    | ٧      |
| lıн               | Input current: TTL high                       |                                                                                                            |           |             | ± 1    |           |             | ± 1    | μΑ     |
| l <sub>IL</sub>   | Input current: TTL low                        |                                                                                                            |           |             | ± 1    |           |             | ± 1    | μΑ     |
| Supply C          | urrent                                        | 100 3 000 1 000 000                                                                                        |           |             |        |           |             |        |        |
| lpp               |                                               |                                                                                                            | T         | 1.8         | 5.0    |           | 1.8         | 5.0    | mA     |

#### NOTE

<sup>1.</sup> Monotonicity guaranteed over operating temperature range.

# NE/SA/SE5570

#### TYPICAL PERFORMANCE CHARACTERISTICS



# **Signetics**

# AN1281 NE5570: A Theory of Operation and Applications

Application Note

#### **Linear Products**

Authors: Larry Engh Carl Fenger Les Hadley Dan Linebarger

#### INTRODUCTION

The three-phase brushless DC motor must be commutated by external logic which operates from Hall sensors. In addition, torque and velocity are required.

The Signetics NE5570 monolithic CMOS controller is described with basic applications showing its adaptation to microprocessor-controlled servo systems. The controller (NE5570) is adaptable to general three-phase brushless motor control by means of a serial data input command format which provides multiple function addressing within the chip.

These functions include rotational directions, 60 or 120 degrees commutation select, and current mode control to each phase on a dynamic basis by continuously programmed pulse width modulator.

# INTRODUCTION TO CIRCUIT FEATURES

# An 8-Bit Digital-to-Analog Converter

The internal register drives an 8-bit digital-toanalog converter (DAC). The voltage output of this converter is applied to the positive input of the error amp. This op amp is normally used for integrating the current measure at the output of op amp one. The error amplifier output drives the pulse width modulator (PWM).

For ease of use, the DAC voltage is continuously present to the error amplifier input. Even during changes of value, the transition is smooth to a new set point of the pulse width modulator. This is achieved through use of precision ratio resistors and CMOS transmission gates. The DAC can be quickly up-



8-49

August 1987

Signetics Linear Products Application Note

## NE5570: A Theory of Operation and Applications

AN1281

dated through the serial interface. The integrator time constant should be chosen to complement the motor dynamics, i.e., transient response, gain, and phase margin.

The accuracy of the DAC features excellent differential linearity. This is helpful for precision control. Integral linearity is very good; this allows consistent production tolerance for the overall system. The DAC reference input directly drives the resistor string of the DAC. The nominal reference voltage is 5%, and this is the voltage at which accuracy is specified. For consistent system performance, the reference voltage should be well filtered. Because the DAC is a CMOS design, voltages other than precisely 5V can be tolerated, however.

#### The Operational Amplifier

The op amp used for current sense must have a common-mode range which includes ground and negative down to 0.5V. A special design was required to meet this performance objective. The input is level-shifted with a source-follower pair and applied to a p-channel differential pair. This technique preserves the very high input impedance of a CMOS input down to -0.5V. At this voltage, the input protection network begins to draw current, and inputs should be current limited if negative spikes are present.

#### **Output Stage**

The output stage is an inverter design. It features moderate idle current with good capacitive drive capability and stability. For high resistance loads, the output can swing very nearly rail-to-rail. Outputs are tested at 100mA source-sink. (See Figure 1.)

#### Serial Data Entry - DAC Input

Three pins are used to allow the input of a serial word into an 11-bit serial-to-parallel data register. When CE is active, data may be clocked into the DATA pin using a rising edge clock into pin CLOCK. These three pins (DATA, CLOCK, CHIP ENABLE) are compatible with standard TTL input levels. The first two bits of the serial word select either the DAC data register or the Command control register.

In order to select the DAC register, the first two data bits must be 1 followed by a 0. The remaining nine bits are used to set the DAC to the desired level and control the direction of the motor rotation (CW or CCW). All eleven data bits must be shifted in before the DAC can be selected. The DAC register has an internal serial address of 10. (See Figure 2a.)

#### NOTE

Output change will occur on the falling edge of the 11th clock bit.



# The Control and Command Registers

The control register has an internal binary address of 11 (see Figure 2b). When the control register has been selected by clocking in an 11-bit serial word with the first two bits equal to 11 in binary, the command register can select any of five different motor control commands. This register can direct the outputs to switch at the oscillator frequency in order to drive the motor, lock the motor in a fixed position, smoothly brake the motor, disable the driving outputs, or switch between 60 degree and 120 degree commutating mode. When the run command is selected, the output phase pre-drivers will generate pulse width-modulated signals that can drive the gates of a six transistor FET bridge which in turn can drive the phases of the motor. The purpose of the decode logic is to take the

rotor position information (from Hall effect devices) at HS1, HS2, HS3 (Figure 3a), Pins 17, 16, and 15, together with the active state of ENABLE, CW/CCW, LOCK, BRAKE, and CYCLE to determine which of six outputs to turn on or off. The PWM duty cycle is then varied to regulate the current through the motor to a preset level controlled by the previous state of the DAC register.

#### Command Data Format

 The RUN command is the normal mode of operation for driving the motor. The input format for selecting run mode is shown below (Bit 3 High):

clk cycles 1 2 3 4 5 6 7 8 9 10 11 cmd data 1 1 1 0 0 0 0 0 0 0 0 0 Active on falling edge of 11th clock.

August 1987 8-50

# 8

# NE5570: A Theory of Operation and Applications

AN1281

2. BRAKE ENABLE: The brake enable command function allows a versatile way to brake the motor during a fault or power failure condition. For example, assume that previous commands have given the DAC a value above 0. The run command can be issued with the brake enable (Bit 5) register set to 1. The outputs will switch until RESET (Pin 4) is set to a Low state. This will reset the DAC register to 0 and cause the low-phase (sink) outputs P1L, P2L, and P3L to the High state, braking the motor to a halt.

clk cycles 1 2 3 4 5 6 7 8 9 10 11 cmd data 1 1 1 0 1 0 0 0 0 0 0 Active on falling edge of 11th clock.

3. BRAKE COMMAND: When set High, the brake command bit (Bit 4) forces the phase outputs to go into the brake condition immediately. This may be used to gently brake the motor when a fault is detected by a software routine or a loss of motor control. When activated, the brake signal causes the 6 FET pre-driver outputs to go to the High state. This turns the p-channel drivers off and the n-channel drivers on. A moving motor will generate back EMF and current will flow through the n-channel drivers. The motor torque generated by this current opposes the motion of the motor, thus slowing it.

clk cycles 1 2 3 4 5 6 7 8 9 10 11 cmd data 1 1 1 1 1 0 0 0 0 0 0 0 Active on falling edge of 11th clock.

4. LOCK: When the lock bit (it 6) of the command register is set High, the outputs Phase 1H and Phase 3L will be pulse width-modulated regardless of the state of the Hall effect sensor inputs. The detent torque created will force the motor into a fixed position.

clk cycles 1 2 3 4 5 6 7 8 9 10 11 cmd data 1 1 1 1 1 1 1 0 0 0 0 0 Active on falling edge of 11th clock.

 ENABLE: Enable is a digital on/off switch (Bit 3) and can be used to insure that the outputs are completely off when no drive is required.

clk cycles 1 2 3 4 5 6 7 8 9 10 11 cmd data 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 cmd data 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 disabled)

 60° or 120° Commutation Select (60 – 120): Setting this bit Low allows the Hall effect sensor inputs to commutate at 120 electrical degrees. When set High,



the sensor inputs can be reconfigured for driving motors with 60 degree commutation cycles. This is done by connecting Hall sensor 2 to the Pin HS3. Hall sensor 3 is connected to Pin HS2. HS1 is unchanged.

#### The Sawtooth Oscillator

The oscillator develops a sawtooth waveform on pin  $R_T/C_T$  (Pin 7) by charging a capacitor  $C_T$  through the resistor  $R_T$ . The internal DC trip points of the oscillator are at  $^{1}\!\!/_3$   $V_{DD}$  and  $^{2}\!\!/_3$   $V_{DD}$ . At the end of each timing cycle, a low duty cycle output pulse is generated on "OSC OUT" (Pin 6). This output pulse sets the output of two internal R/S latches High, which makes the "CYCLE COMMAND" (internal) Active-High. This will allow the outputs to go to the last programmed state with respect to the condition of the Hall sensor inputs.

# The Pulse Width Modulator (PWM) Comparator

Under current mode control, instantaneous current in the motor is summed at the input of the



Figure 4. Motor Current ve Ramp and Duty Cycle

op amp (Pin 12) to obtain the current mode feedback signal. Thus the error loop controlling the PWM duty cycle is normally responsive to motor current (see Figure 4).

The output of the error amplifier (Pin 8) is compared by the PWM to the analog ramp of the oscillator. When the ramp voltage exceeds the voltage at the output of the error amplifier, one R/S latch is reset, the "Cycle Command"

Signetics Linear Products

Application Note

## NE5570: A Theory of Operation and Applications

AN1281

is then Low and the output drivers are turned off. This condition is maintained until the next "OSC OUT" pulse is again generated by the oscillator. This prevents double pulsing at the outputs due to switching noise at the inputs of the PWM within a cycle (see Figures 3b and c)

#### Overcurrent Protection

The current sense comparator input (Pin 14) allows the outputs to be shut off by resetting the other R/S (overcurrent) latch. Overcurrent protection is provided by the I-sense comparator with the input connected to a voltage node that is sensitive to the forward motor current. When the voltage at Pin 14 exceeds 0.5V, the R/S latch is reset and the outputs will be turned off until the next oscillator cycle. This provides cycle-by-cycle current limiting. The 0.5V reference voltage is derived from the external 5V reference at DAC<sub>REF IN</sub> (Pin 5).

# NE5570 APPLICATIONS Driving the Brushless Motor Commutation

Today's DC brushless motor is the result of an effort to improve overall DC motor reliability by eliminating contact brushes to the armature. A secondary result is that RFI is greatly reduced. Motor manufacturers are now working to improve the rotor magnetics with rare earth materials such as neodymium iron and samarium cobalt. Inherent in the process of removing brush-type mechanical commutation to the rotating magnetics is the introduction of some method of electrically switching field polarity synchronously with rotor position. Hall effect magnetic field sensors and the necessary logic for commutation are now built as an integral part of the motor. TTLcompatible outputs make interfacing to external controllers a simple matter. With just a few logic gates driven by the Hall signals (as shown in Figure 5), an electrically-commutated brushless motor may be made to run on a single DC supply.

A Hall element gives a positive output when in close proximity to the north pole of a rotor magnet. The three-phase windings are connected in a star configuration with a 6-switch drive as shown in Figure 6. Programming the switches in the proper sequence will create a rotating vector field, driving the rotor in a clockwise or counter-clockwise direction. Phase signals are programmed as shown in the example.

#### **PWM Controls Motor Current**

With the motor commutation provided from shaft position, field coils are switched in the





proper manner to develop self-synchronous rotation. This differs from the AC induction. motor which is dependent on line frequency and so operates at fixed speeds that are submultiples of 50, 60, or 400Hz. For example: the brushless motor, which is synchronous with the commutation signals, develops rotational velocity based on its speed-torque characteristics much as does a DC brush motor. Speed then must be approached as a function of torque, average current, acceleration and load inertia in addition to supply voltage. High efficiency results from controlling speed by means of pulse width-modulated drive to the field windings of the motor. Normally PWM frequency is set at a rate orders of magnitude above the commutation rate. Generally, this is determined by the motor inductance and field resistance. Ideal switching rates are above the audio range, that is, 15 to 20kHz and greater.

With a fixed supply voltage, a change in the PWM duty cycle controls the average current in the motor. This develops a control variable capable of determining motor torque under varying load conditions.

Instantaneous control of duty cycle allows acceleration modeling, making an algorithm under microprocessor control a repeatably accurate technique for various ramp-up/ramp-down subroutines.

8-52

AN1281

# Constant Torque with the NE5570

Using current sense feedback to force the brushless motor switching currents to null at some average fixed level results in a constant torque output. (See Figure 7.)

With the NE5570, input commands to the current control DAC force the PWM duty cycle to generate a fixed output current to the motor. Once a current control command is received by the NE5570, the DAC latches the data into an 8-bit register and the motor is under local closed-loop control. With this configuration, a remotely located microprocessor or serial command module can generate new torque control commands and the controller will instantaneously respond with the required output current level. The NE5570 also contains internal automatic cycle-bycycle overcurrent protection to limit the duty cycle in case of an overload such as a stalled rotor condition. This feature is independent of the DAC control signal to the PWM. Current monitoring may be carried out by use of a simple resistive shunt in the driver current return leads, or a current transformer may be implemented for developing step-up voltage gain and lower impedance.

# Constant Velocity (Voltage Mode) and Acceleration Control Programming

By providing velocity feedback in addition to a motor drive current loop, an additional degree of control may be added. Velocity feedback may be derived from the commutation signals in cases where low cost is of primary concern or a tach generator may be added if increased inertia is not prohibited. A shaft encoder may also be utilized if a direct microprocessor control loop is required.

Velocity feedback may be addressed in either of two ways: Digital, where the shaft speed and position are under constant monitoring by the microprocessor; Analog loop, in which case direct voltage feedback is summed within the PWM control loop as shown in Figures 8, 9, and 10.

#### Multiple Motors Under Serial Bus Control

The requirement to control a number of brushless motors of various sizes and at different physical locations represents an interesting challenge. An ideal solution is demonstrated in an example which uses the Inter-IC (I<sup>2</sup>C) bus in modified form. The NMOS SCN8400 provides serial bus control using standard two-wire bus architecture, data plus clock; however, the NE5570 requires an additional chip enable signal input line (CE) in order to operate. As shown in Figure 11, this is easily implemented by using a separate I/O port signal line for each motor control mod-







Signetics Linear Products Application Note

## NE5570: A Theory of Operation and Applications

AN1281





ule. To select a particular motor, the I/O port sends the CE signal which enables the respective NE5570 to receive the proper input data commands. This allows several motors within a radius of approximately 10 to 12 feet to be controlled by a single I2C processor simultaneously. (See Figure 11.)

#### ESD Protection

The NE5570 must be protected from external power supply transients which exceed 16V even for a few nanoseconds (see Figure 12). This is due to the presence of a snap-back clamp circuit connected from the supply pin (Pin 24) to ground. This device forms a negative resistance switch (NPN) which, if not current-limited after turn-on, can short the supply to ground. The resulting current obviously will destroy the device.

#### Power-Up Sequence

In order to insure that the outputs of the NE5570 are in defined states at power-up, some timing delays must be added externally. It is essential that the V<sub>RFF</sub> supply (Pin 5) come up before the 12V supply. Minimum delay of the 12V supply with respect to V<sub>RFF</sub> is 1µs. Second, reset must be programmed

Low (active) for a period lasting until both the V<sub>DD</sub> supply (Pin 24) and V<sub>BEF</sub> (Pin 5) are active.

By adding a PNP transistor, as shown in Figure 13, with an RC delay circuit connected from  $V_{REF}$  (+5V) to the base of the transistor. initial power-up starts with the condition that the base is at 0V and the transistor is in conduction shorting Pin 4 to Ground. As the base-emitter voltage approaches 0V, Q1 turns off, setting the internal logic in the proper states. Pin 4 is now accessible to external reset signals for normal program-

#### A SERIAL BUS MICROPROCESSOR

#### Interface for the NE5570

Figure 14 shows a completed design example of a brushless motor controller which utilizes an SCN8400 microprocessor with a piggyback 2732 PROM as an automatic function generator. Command selection is via a small keypad attached to the PC board. The procedure calls for entry of the DAC commands in



three-digit format with a range from 0 to 255. The complete controller is mounted on a single PC board as shown in Figure 15. Lock, Brake, and Disable commands, in addition to Reverse, are entered on separate keys from the DAC commands.

Clock and Data from the microprocessor (SCN8400) are all that comprise a normal I2C bus using the standard Philips I<sup>2</sup>C peripherals; however, the NE5570 requires a Chip Enable and this must be provided from a separate I/O port (Pin 27).

#### A Microprocessor-Controlled Servo with Torque or Velocity Feedback (Figure 14)

Input data loading of the command word is illustrated in Figure 14. After lowering the chip enable input (Pin 3), an 11-bit word is loaded in sequence. Data bits are latched during rising edges of the clock. After 11 clock pulses, the chip enable is deactivated by raising Pin 3 High.

The 11-bit data word is organized into two fields: a rotation field and a speed field. From Figure 15, Bits 1, 2, and 3 determine the direction of rotation; a 101 indicates clock-

AN1281



wise, a 100 indicates counter-clockwise. Data Bits 4 – 11 are decoded as one of 256 possible speeds, from 11 to 255.

Commands are as follow:

**Lock** — On this command the motor magnets oppose each other and result in the motor coming to an immediate halt in a fixed position with detent torque.

**Brake** — During motor operation, issuing the brake command causes the motor to come to

an immediate halt, thus ending in a nontorqued or disabled state.

**Disable** — Issuing the disable command causes the driver FETs to immediately disengage and causes an immediate condition of zero torque. If issued during motor rotation, the motor will immediately cease to be driven and will slow to a stop from its own frictional losses.

**Run** — The run command tells the NE5570 to activate immediately using the command that is currently resident in the 11-bit shift register. When coming out of a Lock, Brake, or Dis-

abled state, the NE5570 must be given both a speed/rotation command plus an additional run command to start.

The special function commands are defined by the 11-bit words shown in Figure 17.

Interfacing to the NE5570 may be accomplished by almost any microcontroller or computer through the use of 3 I/O port lines. Emulation of the motor commands may easily be implemented via port commands. Multiple NE5570s may be implemented and controlled via a central processor by address decoding logic and the chip enable lines. As an example, Figure 14 illustrates the interfacing to an SCN8400 microcontroller via the I2C bus. The Data input line is connected to the SDA (serial data) pin on the SCN8400 microcontroller (Pin 2). The Clock input line from the NE5570 is connected to the serial clock pin (Pin 3), and the Chip Enable input is connected to Port 2, Bit 2 (Pin 27 on the 8400). To emulate the commands via the I2C port, a series of instructions are incorporated in a software routine called "motor" listed in Fig-

In this routine, the rotation control word is pre-loaded in the 3 MSBs of Register 1, and the remaining 8 bits defining speed are preloaded in Register r0. This routine accomplishes the following: disables any I<sup>2</sup>C device that may also be on the bus by issuing the "disable address" (it is a good idea to disable any CLIPs peripherals on the bus when using the bus for any non-I2C operations); second, toggles the chip enable High-Low-High once (an optional procedure to ensure that the shift register is initialized); third, programs the interface for a no-acknowledge mode (this tells the microcontroller to not generate an extra clock pulse for a peripheral acknowledgement; the NE5570 does not generate an acknowledgement). The routine then activates the NE5570 via port instructions, and transmits a series of 11 bits, the 3 MSBs from register f1, and all 8 bits from register r0 in high-bit to low-bit order. Assuming that these registers are properly loaded with a correct motor command, all motor control possibilities can be transmitted via this routine. To finish, the routine deactivates the chip enable line, "wakes up" the CLIPs peripherals that may be on the bus by issuing a STOP command, restores the normal I2C mode of operation, and returns.



August 1987

AN1281



Figure 15. Constant Current Motor Drive With the NE5570

This configuration may be extended to control multiple NE5570s by simply utilizing different port lines connected directly or through a decoder to each chip enable line on the motor controller ICs. The same routine may be used; just activate the appropriate chip enables. For additional serially-loading peripherals, refer to application notes AN163 and AN1681 "TEA1017: Using the C-Bus Devices on the I<sup>2</sup>C Bus".

#### NOTES

- Fenger, Carl, "AN163: Small Area Networks Using Serial Data Transfer," Signetics Linear Data and Applications Manual, Volume II, Sunnyvale, CA, 1985.
- Fenger, Carl, "AN1681: TEA1017: Using the C-Bus Devices on the I<sup>2</sup>C Bus, "Linear Division, Signetics Corporation, 1986.
- Holt, Charles A., Introduction to Electromagnetic Fields and Waves; John Wiley and Sons, 1963.
- Rutkowski, George B., Handbook of Integrated Circuit Operational Amplifiers; Prentice Hall, Inc., 1975.
- Airpax Brushless Motors Model K85901; Pub. Catalog CMO-834, 1983, Airpax Corporation, Cheshire, CN.
- MotorCon '85, Official Proceedings of the 7th International Conference, Chicago, IL, Intertec Communications, Inc., Oxnard, CA.
- PCI '82, Volume 4, Conference Proceedings, San Francisco, CA, Intertec Communications, Inc., Oxnard, CA.

Signetics Linear Products Application Note

# NE5570: A Theory of Operation and Applications

AN1281





8-58

August 1987

AN1281

| Motor | mov s1, #H'18'  | ;Reset S10 status.                     |
|-------|-----------------|----------------------------------------|
|       | mov s0, #H'02'  | ;Load iic disable.                     |
|       | mov s1, #H'0F8' | ;Start condition.                      |
|       | call pinwt      | ;                                      |
|       | orL p2, #H'02'  | ,                                      |
|       | nop             | i                                      |
|       | anL p2, #H'0FD' | ;Clear motor controller.               |
|       | nop             | :                                      |
|       | orL p2, #H'02'  | ;                                      |
| *     |                 |                                        |
| *     | mov s1, #H'18'  | ;Initial bus status register to a know |
|       |                 | ;state.                                |
|       | mov s2, #H'07'  | ;Leave acknowledge mode                |
|       |                 | ;and program bus clock frequency       |
|       |                 | (45kHz).                               |
|       | anL p2, #H'0Fd' | ;Activate for data reception.          |
|       | mov s1, #H'0EB' | ;Prepare for a 3-bit transmission.     |
|       | mov a, rl       | ;send rotation command.                |
|       | mov s0, a       | ;Transmit first 3-bits.                |
|       | call pinwt      | ;Wait for transmission complete.       |
|       | mov a, r0       | ;Get speed command.                    |
|       | mov s0, a       | ;Transmit.                             |
|       | call pinwt      | ;Wait for transmission complete.       |
|       | orL p2, #H'02'  | ;Deactivate.                           |
|       | mov s1, #H'0D8' | ;Stop condition                        |
|       | mov s1, #H'18'  | reset sio;                             |
|       | mov s2, #H'41'  | restore ack mode.                      |
|       | ret             |                                        |
| *     |                 |                                        |
| pinwt | mov a, s1       | ;Wait for end of serial transmission   |
|       | jb4 pinwt       | via polling of PIN bi in reg s1.       |
|       | ret             | ;                                      |

Figure 18. Motor-Controller Routine for Use on the I<sup>2</sup>C Bus

R

AN1281

#### TYPICAL PERFORMANCE CHARACTERISTICS



August 1987 8-60

AN1281

## TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



# NE5570: A Theory of Operation and Applications

AN1281

### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



# **Signetics**

# TDA5040 Brushless DC Motor Driver

Objective Specification

#### **Linear Products**

#### DESCRIPTION

The TDA5040 is designed to operate as a single-phase brushless motor driver in a voltage range of 5 to 16V. Thus a two-phase motor requires two TDA5040Ts and a 3-phase motor will require 3 such devices.

The device contains an internal Hall sensor element for controlling commutation. Motor direction is controlled by logic inputs to  $C_1$  and  $C_2$ .

#### **FEATURES**

• Thermal protection

#### **APPLICATIONS**

• Brushless DC motors

#### PIN CONFIGURATION



#### **ORDERING INFORMATION**

| ſ | DESCRIPTION              | TEMPERATURE RANGE | ORDER CODE |
|---|--------------------------|-------------------|------------|
| Ī | 8-Pin Plastic SO Package | 0 to +70°C        | TDA5040TD  |

#### **BLOCK DIAGRAM**



8-63

Objective Specification

# Brushless DC Motor Driver

**TDA5040** 

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                                                | PARAMETER                                                           | TEST CONDITIONS                               | RATING                              | UNIT   |
|-------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------|-------------------------------------|--------|
| V <sub>CC</sub><br>V <sub>CC</sub><br>V <sub>CC</sub> | Supply voltages<br>Low power stages<br>Output stage<br>Output stage | Under resistance load<br>Under inductive load | -0.5 to 16<br>-0.5 to 16<br>0 to 15 | V<br>V |
| v <sub>o</sub>                                        | Voltage on output                                                   | With a maximum of 16V                         | -0.5 to<br>V <sub>CC</sub> +1       | V      |
| C <sub>1</sub> , C <sub>2</sub>                       | Voltage on inputs                                                   |                                               | -0.5 to 16                          | ٧      |
| H <sub>I</sub> , H <sub>O</sub>                       | Voltage on Hall output                                              |                                               | -0.5 to 16                          | V      |
| ± Io                                                  | Output current                                                      |                                               | 1.24                                | Α      |
| T <sub>STG</sub>                                      | Storage temperature                                                 |                                               | -55 to<br>+150                      | °C     |
| TJ                                                    | Junction temperature                                                | Peak value up to 160°C during 5s              | + 150                               | °C     |

December 1988 8-64

# 8

# Brushless DC Motor Driver

**TDA5040** 

# **DC ELECTRICAL CHARACTERISTICS** Unless otherwise noted: $5V \le V_{CC} \le 16V$ , $-15^{\circ}C \le T_{A} \le 60^{\circ}C$ .

| OVMOOL                                   | DADAMETED                                      | TEST COMPLETIONS                                           |                        | LIMITS               |                      |            |
|------------------------------------------|------------------------------------------------|------------------------------------------------------------|------------------------|----------------------|----------------------|------------|
| SYMBOL                                   | PARAMETER                                      | TEST CONDITIONS                                            | Min                    | Тур                  | Max                  | UNIT       |
| Supply voita                             | ge                                             |                                                            |                        |                      |                      |            |
| V <sub>CC</sub>                          | Low power stage                                |                                                            | 5                      |                      | 16                   | ٧          |
| V <sub>CC</sub>                          | High power stage                               |                                                            | 0                      |                      | 15                   | V          |
| Hall-element                             | and trigger circuit                            |                                                            |                        |                      | ,                    |            |
| Mo                                       | Offset                                         |                                                            | -15 10 <sup>-3</sup>   |                      | +15 10-3             | Tesla      |
| Мн                                       | Hysteresis                                     | Using output Ho or Vo                                      | 2.5 10 <sup>-3</sup>   | 4.5 10 <sup>-3</sup> | 6.5 10 <sup>-3</sup> | Tesla      |
| Hall output                              | H <sub>o</sub>                                 |                                                            | ·                      |                      | ,                    |            |
|                                          |                                                | $V_p = 12V T_A = 25^{\circ}C$                              | 40                     | 4-                   |                      |            |
| −IH <sub>o</sub> H<br>IH <sub>o</sub> L  | Output current High Output current Low         | $VH_0 \le V_p - 0.25V$<br>$0.7V \le VH_0 \le V_p - 0.25V$  | 10<br>10               | 15<br>15             | 20                   | μA<br>     |
| III <sub>0</sub> L                       | Output current Low                             | $0.7 \text{ V} = \text{VH}_0 = \text{V}_p = 0.25 \text{V}$ | 10                     | 15                   | 20                   | μΑ         |
| $IHo/\DeltaT^{\circ}$                    | Temperature dependency                         |                                                            |                        | 0.15                 |                      | %/°C       |
| $IHo/\Delta V_p$                         | Voltage dependency                             |                                                            |                        | 4                    |                      | %/V        |
| Hall input H                             | 1                                              |                                                            |                        |                      |                      |            |
| VHIH                                     | Input level High                               | l <sub>HI</sub> > 10μA                                     |                        |                      |                      |            |
| VHIL                                     | Low                                            | $-I_{HI} > 10\mu A$                                        | 2.48                   | 2.8                  | 3.15                 | V          |
|                                          | Input switching level to drive                 |                                                            |                        |                      |                      |            |
| VH <sub>IS</sub>                         | Output V <sub>O</sub> according to truth table | Referred to the calculated                                 | TBD                    | 0                    | TBD                  | mV         |
| ***15                                    | Culput 10 doceraing to train table             |                                                            | 100                    |                      | 100                  | •          |
|                                          |                                                | switching level $\frac{V_{HIH} + V_{HIL}}{2}$              |                        |                      |                      |            |
| Logic inputs                             | C <sub>1</sub> resp. C <sub>2</sub>            |                                                            |                        |                      | LL                   |            |
| V <sub>IL</sub>                          | Input voltage Low                              |                                                            |                        |                      | 1                    | ٧          |
| $V_{IH}$                                 | Input voltage High                             |                                                            | 2                      |                      |                      | V          |
| I <sub>IL</sub>                          | Input current Low                              | $V_c = 0.4V$                                               | TBD                    | 19                   | TBD                  | μΑ         |
| - IIH                                    | Input current High                             | V <sub>c</sub> = 16V                                       | <u> </u>               |                      | 2                    | μΑ         |
| Power outpu                              | ıt stage                                       |                                                            |                        |                      |                      |            |
| V                                        | Outrot walks as I am                           | I <sub>o</sub> = pulse of 1ms                              |                        |                      | 1.05                 | ١,,        |
| V <sub>OL</sub><br>ΔV <sub>OL</sub> /ΔΤ° | Output voltage Low Temperature dependency      | $I_0 = 400 \text{mA} \text{ duty cycle} \leq 1/10$         |                        | 1<br>-0.93           | 1.25                 | V<br>mV/°C |
| V <sub>OH</sub>                          | Output voltage High                            | $-I_0 = 500 \text{mA} \text{ duty}$                        | V <sub>cc</sub> – 1.35 |                      |                      | V          |
|                                          |                                                | cycle ≤ 1/10                                               |                        |                      |                      |            |
| $\Delta V_{OH}/\Delta T^{\circ}$         | Temperature dependency                         |                                                            |                        | +3.6                 |                      | mV/°C      |
| lor                                      | Output current Low internally limited          | V = V = 16V                                                | 500                    |                      | 1200                 | mA<br>m A  |
| I <sub>OF</sub><br>-I <sub>OF</sub>      | Output current float Output current float      | $V_0 = V_{CC} = 16V$<br>$V_0 = 0V, V_{CC} = 16V$           |                        |                      | 1 1                  | mA<br>mA   |
| R <sub>L</sub>                           | Load resistance (across Pins 4 and 5)          | ν <sub>0</sub> – σν, ν <sub>CC</sub> – ισν                 | 6                      |                      | '                    | Ω          |
| Quiescent co                             | <u> </u>                                       |                                                            | 1                      | L                    | 1                    |            |
| l <sub>p</sub>                           | Output Low or Float                            | $I_0 = 0, \ V_p = V_{cc} = 16V$                            |                        | 6                    | TBD                  | mA         |
| Ip + Icc                                 | Output High                                    | $I_0 = 0$ , $V_p = V_{CC} = 16V$                           |                        | 9                    | TBD                  |            |
| Thermal pro                              | tection                                        |                                                            |                        |                      |                      |            |
| T <sub>JSW-OFF</sub>                     | Switch-off temperature                         |                                                            | 130                    |                      | 160                  | °C         |
| T <sub>JSW-ON</sub>                      | Switch-on temperature                          |                                                            | 90                     | _                    | 140                  | °C         |
| $T_{JSW}$                                | Hysteresis                                     |                                                            | 20                     | 30                   | 40                   | °C         |

# Brushless DC Motor Driver

**TDA5040** 





### Brushless DC Motor Driver

### TDA5040

#### THEORY OF OPERATION

 $C_1$  defines the motor rotation direction by connecting it to a high or low voltage level. A low voltage level on  $C_2$  is a float command. Both  $C_1$  and  $C_2$  can be driven by a TTL, CMOS or LOCMOS circuit. Both input characteristics allow up to three inputs to be driven directly by one TTL, CMOS or LOCMOS

circuit (e.g., a common float command line for all three ICs in the motor).

The circuit includes a thermal protection which switches the output in the floating state when the chip exceeds the limiting temperature. A hysteresis on this protection avoids degradation of the IC during constant short-

circuit of the output. The output power current is limited by a current-limiter in the lower output stage.

A zener diode protects the lower output stage in case the supply voltage  $V_{\rm CC}$  is disconnected and the output is inductively loaded. (See Block Diagram.)

#### TRUTH TABLE

|    |     | INPUT OUTPUT   |                |    |    | OUTPUT         |  |
|----|-----|----------------|----------------|----|----|----------------|--|
| TJ | М   | C <sub>2</sub> | C <sub>1</sub> | Hı | Ho | v <sub>o</sub> |  |
| L  | , N | Н              | Н              | Н  | Н  | COMMON         |  |
| L  | S   | Н              | Н              | н  | L  | Н              |  |
| L  | N   | Н              | Н              | L  | Н  | L              |  |
| L  | S   | Н              | Н              | L  | L  | COMMON         |  |
| L  | N   | Н              | L              | Н  | Н  | COMMON         |  |
| L  | S   | Н              | L              | Н  | L  | L              |  |
| L. | N   | Н              | L              | L  | Н  | Н              |  |
| L  | s   | Н              | L              | L  | L  | COMMON         |  |

#### Remarks

 $T_J = "L": junction temp. < min. switch on temp.$ 

M = ''N'' : magnetic north above and south pole below the IC, magnetic field strength > max. offset + ½ max. hysteresis

M = "S": magnetic south above and north pole below the IC, magnetic field strength > max. offset + ½ max. hysteresis

Ho is H<sub>I</sub> compatible



# **Signetics**

# AN120 An Overview of Switched-Mode Power Supplies

Application Note

#### **Linear Products**

Conceptually, three basic approaches exist for obtaining regulated DC voltage from an AC power source. These are:

- Shunt regulation
- · Series linear regulation
- · Series switched-mode regulation

All require AC power line rectification.

The series switched-mode regulators will be referred to as switched-mode power supplies or SMPS during the course of this article.

Briefly stated, if all three types of regulation can perform the same function, the following are some of the key parameters to be addressed:

- From an economical point of view, cost of the system is paramount.
- From an operations point of view, weight of the system is critical.
- From a design criteria, system efficiency is the first order of business.

The series and shunt regulators operate on the same principle of sensing the DC output voltage, comparing to an internal reference level and varying a resistor (active device) to maintain the output levels within prespecified limits.

Switched-mode power supplies (SMPS) are basically DC-to-DC converters, operating at frequencies in the 20kHz and higher region. Basically, the SMPS is a power source which utilizes the energy stored during one portion of its operating cycle to supply power during the remaining segment of its operating cycle.

Linear regulators, both shunt and series, suffer when required to supply large currents with resultant high dissipation across the regulating device. Efficiency suffers tremen-

dously. (Efficiencies less than 40% are typical.)

Switched-mode power supplies operate at much higher levels of efficiency (generally in the order of 75% to 80%), thereby reducing significantly the energy wasted in the regulated supply. The SMPS does, however, suffer significantly in the ripple regulation it is able to maintain, as opposed to a much higher degree of regulation available in series (or shunt) linear regulators.

The linear regulators obtain improved regulation by virtue of the series pass elements always conducting, as opposed to SMPS devices having their active devices operative only during a portion of the overall operating period.

Some definitions and comparisons between linear regulators and switched-mode power supplies follow for reference.

#### REGULATION

Line Regulation — (Sometimes referred to as static regulation) refers to the changes in the output (as a percent of nominal or actual value) as the input AC is varied slowly from its rated minimum value to its rated maximum value (eg. from 105VAC<sub>RMS</sub>) to 125VAC<sub>RMS</sub>).

Load Regulation — (Sometimes referred to as dynamic regulation) refers to changes in output (as a percent of nominal or actual value) when the load conditions are suddenly changed (eg. minimum load to full load.)

#### NOTES

The combination of static and dynamic regulation are cumulative; care should be taken when referring to the regulation characteristics of a power supply. **Thermal Regulation** — Referred to as changes due to ambient variations or thermal drift.

#### TRANSIENT RESPONSE

The ability of the regulator to respond to rapid changes in either line variations, load variations, or intermittent transient input conditions. (This parameter is often referred to as "recovery time.")

#### **AC PARAMETERS**

**Voltage Limiting** — The regulator's ability to "shut down" in the event that the internal control elements fail to function properly.

Current Limiting — Often referred to as "fold-back", where the amplifier segment of the regulator folds back the output current of the device when safe operating limits are exceeded.

Thermal Shutdown — The regulator's ability to shut itself down when the maximum die temperature is exceeded.

#### **GENERAL PARAMETERS**

**Power Dissipation** — The maximum power the regulator can tolerate and still maintain operation within the safe operating area of its active devices.

Efficiency — The ratio (in percent) of the usable versus total power being dissipated in a regulated supply. (The losses can be AC as well as DC losses.)

**EMI/RFI** — Generation of ElectroMagnetic/ Radio Frequency Interference signals and magnetic field disturbance in SMPS devices. (Transformer and choke design are available which reduce both RFI & EMI to safe acceptance regions.)



### An Overview of Switched-Mode Power Supplies

AN120

The balance of this section will be dedicated to the discussion of the general operation of Switched-Mode Power Supplies (SMPS) with emphasis on the Signetics NE5560 Control and Protection Module.

Switched-mode power supplies (SMPS) have gained much popularity in recent years because of the benefits they offer. They are now used on a large scale in desk calculators, computers, instrumentation, etc., and it is confidently expected that the market for this type of supply will grow.

The advantages of SMPS are low weight and small size, high efficiency, wide AC input voltage range, and low cost.

- Low weight and small size are possible because operation occurs at a frequency beyond the audible range; the inductive elements are small.
- High efficiency because, for output regulation, the power transistor is switched rapidly between saturation and cut-off and therefore has little dissipation. This eases heatsink requirements, which contributes to weight and volume reduction. Conventional linear regulator supplies may have efficiencies as low as 50%, or less, but efficiencies of 80% are readily achievable with SMPS (see Figure 1).
- Wide AC input voltage range because the flexibility of varying the switching frequency in addition to the change in transistor duty cycle makes voltage adaptation unnecessary.
- Low overall cost, due to the reduced volume and power dissipation, means that less material is required and smaller semiconductor devices suffice.

Switched-mode power supplies also have slight disadvantages in comparison to linear regulators, namely, somewhat greater circuit complexity, tendency to RFI radiation, slower response to rapid load changes, and less ability to remove output ripple.

# HOW SWITCHED-MODE POWER SUPPLIES OPERATE

The switched-mode power supply is a modern version of its forerunner, the electromechanical vibrator, used in the past to supply car radios. But the new concept is much more reliable because of the far greater lifetime of the transistor switch. Figure 2 shows the principle of the AC fed SMPS. In this system, the AC voltage is rectified, smoothed, and supplied to the electronic chopper, which operates at a frequency above the audible range to prevent noise. The chopped DC voltage is applied to the primary of a transformer, and the secondary voltage is rectified



and smoothed to give the required DC output. The transformer is necessary to isolate the output from the input. Output voltage is sensed by a control circuit, which adjusts the duty cycle of the switching transistor, via the drive circuit, to keep the output voltage constant irrespective of load and line voltage changes. Without the input rectifier, this system can be operated from a battery or other DC source.

Depending on the requirements of the application, the DC-to-DC converter can be one of the three basic types: flyback converter, forward converter, or push-pull (balanced) converter.

#### The Flyback Converter

Figure 3 shows the flyback converter circuit, and the waveforms of transistor voltage, VCE, and choke current, II, reflected to the primary (choke double-wound for line isolation). Cycle time and transistor duty cycle are denoted T and  $\delta$ , respectively. While Q1 conducts, energy is accumulated in the choke magnetic field (I<sub>1</sub> rising and D<sub>1</sub> reverse-biased), and it is discharged into the output capacitor and the load during the flyback period, that is, while Q1 is off (I<sub>I</sub> falling and D<sub>1</sub> forward-biased). During Q1 conduction, CO continues delivering energy to the load, so providing smoothing action. It will be noted that only one inductive element is needed, in distinction to the converter types discussed below, which require two. As the V<sub>CF</sub> waveform shows, the peak collector voltage is twice the input voltage,  $V_I$ , for  $\delta$  equal to 0.5.

#### The Forward Converter

A major advantage of the forward converter, particularly for low output voltage applications, is that the high frequency output ripple is limited by the choke in series with the output. Figure 4 illustrates the circuit. During the transistor-on (or forward) period, energy is simultaneously stored in the choke  $L_{\rm O}$  and passed via  $D_{\rm I}$  to the load. While Q1 is off, part of the energy accumulated in  $L_{\rm O}$  is

8-69

transferred to the load through free-wheeling diode  $D_2$ . Output capacitor  $C_0$  smoothes the ripple due to transistor switching. After transistor turn-off, the magnetic energy built up in the transformer core is returned to the DC input via the demagnetizing winding (closely coupled with the primary) and  $D_3$ , so limiting the peak collector voltage to twice the input voltage,  $V_1$ .

#### The Push-Pull Converter

This converter type, given in Figure 5, consists of two forward converters operating in push-pull. Diodes  $\mathsf{D}_1$  and  $\mathsf{D}_2$  rectify the rectangular secondary voltage generated by Q1 and Q2 being turned on during alternate half cycles. Push-pull operation doubles the frequency of the ripple current in output filter  $\mathsf{L}_0\mathsf{CO}$  and so reduces the output ripple voltage. The peak transistor voltage is  $2\mathsf{V}_1$ .

# MAKING THE BEST CONVERTER CHOICE

There exist several versions of the three fundamental circuits described earlier.

These are shown in Figure 6. Circuits IA, IIA and IIIA are the basic types. In the two transistor circuits IB and IIB, transistors Q1 and Q2 conduct simultaneously and diodes  $D_4$  and  $D_5$  limit the peak collector voltage to the level of DC input voltage,  $V_1$ . Similarly, in the push-pull circuits IIIB and IIIC, the collector voltage does not exceed  $V_1$ ; in circuit IIIB, Q1 and Q2 are turned on during alternate half cycles, in circuit IIIC, Q1 and Q4 are turned on in one half cycle and Q2 and Q3 in the next.

Converter choice depends on application and performance requirements. The flyback converter is the simplest and least expensive; it is recommended for multi-output supplies because each output requires only one diode and one capacitor. However, smoothing may be a problem where ripple requirements are severe. The push-pull type has the most complex base drive circuit but it produces the

### An Overview of Switched-Mode Power Supplies

**AN120** 







lowest output ripple with given values of  $L_{O}$  and  $C_{O}$ .

Figure 7 is a general guide for the choice of converter type, based on output voltage and power. In the case of the flyback converter, it becomes more and more difficult to keep the percentage output ripple below an acceptable level as the output power increases and the output voltage decreases. For reasons of circuit economy, however, the flyback converter is the best proposition if the output power does not exceed about 10W. For output powers higher than about 1kW, the push-pull converter is preferable.

# THE CONTROL AND PROTECTION MODULE

In addition to providing adequate output voltage stabilization against line voltage and load changes, the control module must give fast protection against overload, equipment malfunction, and the effects of switch-on immediately following switch-off. In addition the following features are desirable:

- Soft-Start: a gradual increase of the transistor duty cycle after switch-on causing a slow rise of the output voltage, which prevents an excessive inrush current due to a capacitive load or charging of the output capacitor.
- Synchronization: to prevent interference due to the difference in free-running frequencies (for example, in a system in which a low-power SMPS supplies the base drive circuit of the output switching transistor in a high-power SMPS).

December 1988 8-70

An Overview

으

Switched-Mode

**Power Supplies** 

**AN120** 



Figure 6. Various DC-to-DC Converter Types with Their Rectifier Supply

8

### An Overview of Switched-Mode Power Supplies

**AN120** 



 Remote switch-on and switch-off: essential for sequential switching of supply units in, for instance, a computer supply system.

The control and protection circuitry of a switched-mode power supply (SMPS) is a crucial and complicated part of the whole supply. Integration of this circuitry on a chip will therefore ease the design of an SMPS considerably.

#### SMPS CONTROL LOOP

Figure 8 shows the principal control loop of a regulated SMPS. The output voltage  $V_{\rm O}$  is sensed and, via a feedback network, fed to the input of an error amplifier where it is compared with a reference voltage.



The output of this amplifier is connected to an input of the pulse-width modulator, PWM.

The other input of this modulator is used for an oscillator signal, which can be a sawtooth or a triangle.

As a result, a rectangular waveform with the frequency of the oscillator is emerging at the output of the PWM.

The width of this pulse is dictated by the output voltage of the error amplifier.

After passing through an output stage, the pulse can be used to drive the power transistor of the SMPS.

When the width of the pulse-is varied, the ontime of this transistor will also vary and consequently the amount of energy taken from the input voltage,  $V_{\rm L}$ 

So, by controlling the duty cycle  $\delta$  of the power transistor, one can stabilize the output of the SMPS against line and load variations. The duty cycle  $\delta$  is defined as  $t_{ON}/T$  for the power transistor. Protections for overvoltage, overcurrent, etc., can be realized with additional inputs on the PWM or the output stage.

#### **INITIAL TURN-ON**

It may be helpful to operate an SMPS open loop with reduced error amplifier gain. This provides an easy way to verify correct operation of control loop elements.

# Signetics

# NE/SE5560 Switched-Mode Power Supply Control Circuit

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE/SE5560 is a control circuit for use in switched-mode power supplies. This single monolithic chip incorporates all the control and housekeeping (protection) functions required in switched-mode power supplies, including an internal temperature-compensated reference source, internal Zener references, saw-tooth generator, pulse-width modulator, output stage and various protection circuits.

#### **FEATURES**

- Stabilized power supply
- Temperature-compensated reference source
- Sawtooth generator
- Pulse-width modulator
- · Remote on/off switching
- Current limiting
- Low supply voltage protection
- Loop fault protection
- Demagnetization/overvoltage protection
- Maximum duty cycle clamp
- Feed-forward control
- External synchronization

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 16-Pin Plastic DIP | 0 to 70°C         | NE5560N    |
| 16-Pin Plastic Dip | -55°C to 125°C    | SE5560N    |
| 16-Pin Cerdip      | 0 to 70°C         | NE5560F    |
| 16-Pin Cerdip      | -55°C to 125°C    | SE5560F    |
| 16-Pin SOL         | 0 to 70°C         | NE5560D    |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                                                                                                   | RATING                              | UNIT         |
|------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------|
| V <sub>CC</sub>  | Supply <sup>1</sup><br>Voltage-forced mode<br>Current-fed mode                                              | + 18                                | V<br>mA      |
| Іоит             | Output transistor (at 20 – 30V max) Output current Collector voltage (Pin 15) Max. emitter voltage (Pin 14) | 40<br>V <sub>CC</sub> + 1.4V<br>+ 5 | mA<br>V<br>V |
| T <sub>A</sub>   | Operating ambient temperature range<br>SE5560<br>NE5560                                                     | -55 to +125<br>0 to 70              | ဗင           |
| T <sub>STG</sub> | Storage temperature range                                                                                   | -65 to +150                         | °C           |

NOTE

Does not include current for timing resistors or capacitors.

NE/SE5560

#### **BLOCK DIAGRAM**



# NE/SE5560

# **DC ELECTRICAL CHARACTERISTICS** $T_A = 25^{\circ}C$ , $V_{CC} = 12V$ , unless otherwise specified.

|                  |                                                                                           |                                                       |              | SE5560     | )            | NE5560       |            |              |                       |
|------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------|------------|--------------|--------------|------------|--------------|-----------------------|
| SYMBOL           | PARAMETER                                                                                 | TEST CONDITIONS                                       | Min          | Тур        | Max          | Min          | Тур        | Max          | UNIT                  |
| Reference        | sections                                                                                  |                                                       |              |            |              |              |            |              |                       |
| V <sub>REF</sub> | Internal reference voltage                                                                | 25°C<br>Over temperature                              | 3.69<br>3.65 | 3.72       | 3.81<br>3.85 | 3.57<br>3.53 | 3.72       | 3.95<br>4.00 | V<br>V                |
|                  | Temperature coefficient of V <sub>REF</sub>                                               |                                                       |              | -100       |              |              | -100       |              | ppm/°C                |
| V <sub>Z</sub>   | Internal Zener reference<br>Temperature coefficient of V <sub>Z</sub>                     | I <sub>L</sub> = -7mA                                 | 7.8          | 8.4<br>200 | 8.8          | 7.8          | 8.4<br>200 | 8.8          | V<br>ppm/°C           |
| Oscillator       | section                                                                                   |                                                       |              | -          |              |              | L          |              |                       |
|                  | Frequency range                                                                           | Over temperature                                      | 50           |            | 100k         | 50           |            | 100k         | Hz                    |
|                  | Initial accuracy oscillator                                                               | $R = 5k\Omega$                                        |              | 5          |              |              | 5          |              | %                     |
|                  | Duty cycle range                                                                          | f <sub>O</sub> = 20kHz                                | 0            |            | 98           | 0            |            | 98           | %                     |
| Modulator        |                                                                                           |                                                       |              | <u> </u>   |              |              | L          | L            |                       |
|                  | Modulation input current                                                                  | Voltage at Pin 5 = 2V<br>Over temperature             |              | 0.2        | 20           |              | 0.2        | 20           | μΑ                    |
| Housekeep        | ping function                                                                             |                                                       | 1            |            | 4            |              |            |              |                       |
|                  | Pin 6, input current                                                                      | At 2V<br>Over temperature                             |              | 0.2        | 20           |              | 0.2        | 20           | μΑ                    |
| I <sub>IN</sub>  | Pin 6, duty cycle limit control                                                           | For 50% max duty cycle<br>15kHz to 50kHz/41% of<br>Vz | 40           | 50         | 60           | 40           | 50         | 60           | % of duty             |
|                  | Pin 1, low supply voltage protection thresholds                                           |                                                       | 8            | 9.0        | 10.5         | 8            | 9.0        | 10.5         | V                     |
|                  | Pin 3, feedback loop<br>protection trip threshold                                         |                                                       | 400          | 600        | 720          | 400          | 600        | 720          | mV                    |
|                  | Pin 3, pull-up current Pin 13, demagnetization/over- voltage protection trip on threshold | At 2V Over temperature                                | -7<br>470    | -15<br>600 | -35<br>720   | -7<br>470    | -15<br>600 | -35<br>720   | μA<br>mV              |
| I <sub>IN</sub>  | Pin 13, input current                                                                     | At 0.25V<br>25°C<br>Over temperature                  |              | -0.6       | -10<br>-20   |              | -0.6       | -10<br>-20   | μΑ                    |
|                  | Pin 16, feed-forward duty cycle control                                                   | Voltage at $Pin 16 = 2V_Z$ At 16V, $V_{CC} = 18V$     | 30           | 40         | 50           | 30           | 40         | 50           | % original duty cycle |
|                  | *Pin 16, feed-forward input current                                                       | 25°C                                                  |              | 0.2        | 5            |              | 0.2        | 5            | μΑ                    |
|                  |                                                                                           | Over temperature                                      |              |            | 10           | 1            |            | 10           | μΑ                    |

NE/SE5560

#### DC ELECTRICAL CHARACTERISTICS (Continued) $T_A = 25$ °C, $V_{CC} = 12$ V, unless otherwise specified.

|                                    |                                                                                                         |                                                                          |                | SE5560         |                               |                | NE5560         |                               |              |
|------------------------------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------|----------------|-------------------------------|----------------|----------------|-------------------------------|--------------|
| SYMBOL                             | PARAMETER                                                                                               | TEST CONDITIONS                                                          | Min            | Тур            | Max                           | Min            | Тур            | Max                           | UNIT         |
| External s                         | synchronization                                                                                         |                                                                          |                |                |                               |                |                |                               |              |
|                                    | Pin 9 Off<br>On<br>Sink current                                                                         | Voltage at Pin 9 = 0V,<br>25°C                                           | 0<br>2         | -65            | 0.8<br>V <sub>Z</sub><br>-100 | 0<br>2         | -65            | 0.8<br>V <sub>Z</sub><br>-125 | V<br>V<br>μA |
|                                    |                                                                                                         | Over temperature                                                         |                |                | -125                          |                |                | -125                          | μΑ           |
| Remote                             | -                                                                                                       |                                                                          |                |                |                               |                |                |                               |              |
|                                    | Pin 10 Off<br>On                                                                                        |                                                                          | 0<br>2         |                | 0.8<br>V <sub>Z</sub>         | 0<br>2         |                | 0.8<br>V <sub>Z</sub>         | V            |
|                                    | Sink current                                                                                            | At 0V<br>25°C<br>Over temperature                                        |                | -85            | -100<br>-125                  |                | -85            | -125<br>-125                  | μΑ<br>μΑ     |
| Current lin                        | miting                                                                                                  |                                                                          |                |                |                               |                |                |                               |              |
| I <sub>IN</sub>                    | Pin 11 Input current                                                                                    | Voltage at Pin 11 = 250mV 25°C                                           |                | -2             | -20                           |                | -2             | -20                           | μΑ           |
|                                    | Single pulse inhibit delay                                                                              | Over temperature<br>Inhibit delay time for 20%<br>overdrive at 40mA IOUT |                | 0.7            | -40<br>0.8                    |                | 0.7            | -40<br>0.8                    | μA<br>μs     |
| OC <sub>1</sub>                    | Trip Levels: Shut down, slow start, low level                                                           |                                                                          | 0.500          | 0.600          | 0.700                         | 0.500          | 0.600          | 0.700                         | V            |
| OC <sub>2</sub><br>ΔOC             | Current limit, high level Low Level in terms of high level, OC <sub>1</sub>                             |                                                                          | 0.400<br>0.750 | 0.480<br>0.800 | 0.560<br>0.850                | 0.400<br>0.750 | 0.560<br>0.800 | 0.500<br>0.850                | V<br>V       |
| Error amp                          | lifier                                                                                                  |                                                                          |                |                | t-no                          |                |                |                               |              |
| V <sub>OH</sub><br>V <sub>OL</sub> | Output voltage swing Output voltage swing                                                               |                                                                          | 6.2            |                | 9.5<br>0.7                    | 6.2            |                | 9.5<br>0.7                    | V            |
|                                    | Open-loop gain                                                                                          |                                                                          | 54             | 60             |                               | 54             | 60             |                               | dB           |
| R <sub>F</sub>                     | Feedback resistor                                                                                       |                                                                          | 10k            |                |                               | 10k            |                |                               | Ω            |
| BW                                 | Small-signal bandwidth                                                                                  |                                                                          |                | 3              |                               |                | 3              |                               | MHz          |
| Output sta                         | age                                                                                                     |                                                                          |                |                |                               |                |                |                               |              |
|                                    | V <sub>CE</sub> (SAT) I <sub>C</sub> = 40mA<br>Output current (Pin 15)<br>Max. emitter voltage (Pin 14) |                                                                          | 40<br>5        | 6              | 0.5                           | 40<br>5        | 6              | 0.5                           | V<br>mA<br>V |
| Supply vo                          | oltage/current <sup>1</sup>                                                                             |                                                                          |                |                |                               |                |                |                               |              |
| Icc                                | Supply current                                                                                          | $I_Z = 0$ , voltage-forced,<br>$V_{CC} = 12V$ , 25°C<br>Over temp.       |                |                | 10<br>15                      |                |                | 10<br>15                      | mA<br>mA     |
| V <sub>CC</sub>                    | Supply voltage<br>Supply voltage                                                                        | I <sub>CC</sub> = 10mA current-fed<br>I <sub>CC</sub> = 30mA current-fed | 20<br>20       |                | 23<br>30                      | 19<br>20       |                | 24<br>30                      | V            |

#### NOTE:

<sup>1.</sup> Does not include current for timing resistors or capacitors.

NE/SE5560

#### **MAXIMUM PIN VOLTAGES**

| Function  VCC  Vz Feedback Gain Modulator Duty Cycle Control RT CT External Sync Remote On/Off Current Limiting GND Demagnetization/Overvoltage  See Note 1 Do not force (8.4 Vz Cy Current force mod Current force mod Current Limiting GND GND  See Note 1 Do not force (8.4 Vz Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current force (8.4 Vz Current f | NE5560                   |                                            |           |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------------|-----------|--|--|--|--|--|
| Vz         Do not force (8.4 Vz           Feedback         Vz           Gain         Vz           Modulator         Vz           Duty Cycle Control         Vz           RT         Current force mod           CT         External Sync           Remote On/Off         Vz           Current Limiting         Vcc           GND         GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Function                 | Function Maximum                           | n Voltage |  |  |  |  |  |
| Feedback                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>CC</sub>          | See Note 1                                 |           |  |  |  |  |  |
| Gain   Modulator   Vz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Vz                       | Do not force                               | (8.4V)    |  |  |  |  |  |
| Modulator         Vz           Duty Cycle Control         Vz           R <sub>T</sub> Current force mod           C <sub>T</sub> Vz           External Sync         Vz           Remote On/Off         Vz           Current Limiting         Vcc           GND         GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Feedback                 | edback V <sub>Z</sub>                      |           |  |  |  |  |  |
| Duty Cycle Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Gain                     | ain                                        |           |  |  |  |  |  |
| R <sub>T</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Modulator                | odulator V <sub>Z</sub>                    |           |  |  |  |  |  |
| CT         Vz           External Sync         Vz           Remote On/Off         Vz           Current Limiting         Vcc           GND         GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Duty Cycle Control       | ty Cycle Control V <sub>Z</sub>            |           |  |  |  |  |  |
| External Sync         Vz           Remote On/Off         Vz           Current Limiting         Vcc           GND         GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R <sub>T</sub>           | Current force                              | mode      |  |  |  |  |  |
| Remote On/Off Vz Current Limiting V <sub>CC</sub> GND GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | C <sub>T</sub>           |                                            |           |  |  |  |  |  |
| Current Limiting V <sub>CC</sub> GND GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | External Sync            | ternal Sync V <sub>Z</sub>                 |           |  |  |  |  |  |
| GND GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Remote On/Off            | emote On/Off V <sub>Z</sub>                |           |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Current Limiting         | rrent Limiting V <sub>CC</sub>             |           |  |  |  |  |  |
| Demagnetization/Overvoltage V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | GND                      | ND GND                                     |           |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Demagnetization/Overvolt | emagnetization/Overvoltage V <sub>CC</sub> |           |  |  |  |  |  |
| Output (Emit) V <sub>Z</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Output (Emit)            |                                            |           |  |  |  |  |  |
| Output (Collector) V <sub>CC</sub> + 2V <sub>BE</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Output (Collector)       |                                            |           |  |  |  |  |  |
| Feed-forward V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Feed-forward             |                                            |           |  |  |  |  |  |

#### NOTE:

#### TYPICAL PERFORMANCE CHARACTERISTICS



When voltage-forced, maximum is 18V; when current-fed, maximum is 30mA. See voltage-/current-fed supply characteristic curve.

NE/SE5560

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



NE/SE5560

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)





#### THEORY OF OPERATION

The following functions are incorporated:

- A temperature-compensated reference source.
- An error amplifier with Pin 3 as input.
   The output is connected to Pin 4 so that the gain is adjustable with external resistors.
- A sawtooth generator with a TTLcompatible synchronization input (Pins 7, 8, 9).
- A pulse-width modulator with a duty cycle range from 0 to 95%.

The PWM has two additional inputs:

Pin 6 can be used for a precise setting of  $\delta_{\text{MAX}}$ 

Pin 5 gives a direct access to the modulator, allowing for real constant-current operation:

- A gate at the output of the PWM provides a simple dynamic current limit.
- A latch that is set by the flyback of the sawtooth and reset by the output pulse of the above mentioned gate prohibits double pulsing.
- Another latch functions as a start-stop circuit; it provides a fast switch-off and a slow start.
- A current protection circuit that operates via the start-stop circuit. This

is a combined function with the current limit circuit, therefore Pin 11 has two trip-on levels; the lower one for cycle-by-cycle current limiting, the upper one for current protection by means of switch-off and slow-start.

- A TTL-compatible remote on/off input at Pin 10, also operating via the startstop circuit.
- An inhibit input at Pin 13. The output pulse can be inhibited immediately.
- An output gate that is commanded by the latches and the inhibit circuit.
- An output transistor of which both the collector (Pin 15) and the emitter (Pin 14) are externally available. This allows for normal or inverse output pulses
- A power supply that can be either voltage- or current-driven (Pins 1 and 12). The internally-generated stabilized output voltage V<sub>Z</sub> is connected to Pin
- A special function is the so-called feed-forward at Pin 16. The amplitude of the sawtooth generator is modulated in such a way that the duty cycle becomes inversely proportional to the voltage on this pin:  $\delta \sim 1/V16$ .

 Loop fault protection circuits assure that the duty cycle is reduced to zero or a low value for open- or shortcircuited feedback loops.

# Stabilized Power Supply (Pins 1, 2, 12)

The power supply of the NE5560 is of the well known series regulation type and provides a stabilized output voltage of typically 8.5V.

This voltage  $V_Z$  is also present at Pin 2 and can be used for precise setting of  $\delta_{\rm MAX}$  and to supply external circuitry. Its max. current capability is 5mA.

The circuit can be fed directly from a DC voltage source between 10.5V and 18V or can be current-driven via a limiting resistor. In the latter case, internal pinch-off resistors will limit the maximum supply voltage: typical 23V for 10mA and max. 30V for 30mA.

The low supply voltage protection is active when  $V_{(1-12)}$  is below 10.5V and inhibits the output pulse (no hysteresis).

When the supply voltage surpasses the 10.5V level, the IC starts delivering output pulses via the slow-start function

The current consumption at 12V is less than 10mA, provided that no current is drawn from  $V_Z$  and  $R_{(7-12)}\!\geqslant\!20k\Omega$ .

### NE/SE5560

#### The Sawtooth Generator

Figure 2 shows the principal circuitry of the oscillator. A resistor between Pin 7 and Pin 12 (GND) determines the constant current that charges the timing capacitor  $C_{\{8-12\}}$ .

This causes a linear increasing voltage on Pin 8 until the upper level of 5.6V is reached. Comparator H sets the RS flip-flop and Q1 discharges  $C_{(B-12)}$  down to 1.1V, where comparator L resets the flip-flop. During this flyback time, Q2 inhibits the output.

Synchronization at a frequency lower than the free-running frequency is accomplished via the TTL gate on Pin 9. By activating this gate  $(V^9 < 2V)$ , the setting of the sawtooth is prevented. This is indicated in Figure 3.

Figure 4 shows a typical plot of the oscillator frequency against the timing capacitor. The frequency range of the NE5560 goes from < 50Hz up to > 100kHz.

#### Reference Voltage Source

The internal reference voltage source is based on the bandgap voltage of silicon. Good design practice assures a temperature dependency typically ± 100ppm/°C. The reference voltage is connected to the positive input of the error amplifier and has a typical value of 3.72V.

#### **Error Amplifier Compensation**

For closed-loop gains less than 40dB, it is necessary to add a simple compensation capacitor as shown in Figures 4 and 5.









### NE/SE5560

# Error Amplifier with Loop-Fault Protection Circuits

This operational amplifier is of a generally used concept and has an open-loop gain of typically 60dB. As can be seen in Figure 5, the inverting input is connected to Pin 3 for a feedback information proportional to V<sub>O</sub>.

The output goes to the PWM circuit, but is also connected to Pin 4, so that the required gain can be set with  $R_S$  and  $R_{(3-4)}$ . This is indicated in Figure 5, showing the relative change of the feedback voltage as a function of the duty cycle. Additionally, Pin 4 can be used for phase shift networks that improve the loop stability.

When the SMPS feedback loop is interrupted. the error amplifier would settle in the middle of its active region because of the feedback via R(3-4). This would result in a large duty cycle. A current source on Pin 3 prevents this by pushing the input voltage high via the voltage drop over R<sub>(3-4)</sub>. As a result, the duty cycle will become zero, provided that  $R_{(3-4)} > 100k$ . When the feedback loop is short-circuited, the duty cycle would jump to the adjusted maximum duty cycle. Therefore, an additional comparator is active for feedback voltages at Pin 3 below 0.6V. Now an internal resistor of typically 1k is shunted to the impedance on the  $\delta_{\text{MAX}}$  setting Pin 6. Depending on this impedance,  $\delta$  will be reduced to a value  $\delta_0$ . This will be discussed further.





**Duty Cycle vs Input Voltage** 



### NE/SE5560

#### The Pulse-Width Modulator

The function of the PWM circuit is to translate a feedback voltage into a periodical pulse of which the duty cycle depends on that feedback voltage. As can be seen in Figure 6, the PWM circuit in the NE5560 is a long-tailed pair in which the sawtooth on Pin 8 is compared with the LOWEST voltage on either Pin 4 (error amplifier), Pin 5, or Pin 6 ( $\delta_{\rm MAX}$  and slow-start). The transfer graph is given in Figure 7. The output of the PWM causes the resetting of the output bistable.

# Limitation of the Maximum Duty Cycle

With Pins 5 and 6 not connected and with a rather low feedback voltage on Pin 3, the NE5560 will deliver output pulses with a duty cycle of  $\approx$  95%. In many SMPS applications, however, this high  $\delta$  will cause problems. Especially in forward converters, where the transformer will saturate when  $\delta$  exceeds 50%, a limitation of the maximum duty cycle is a must.

A DC voltage applied to Pin 6 (PWM input) will set  $\delta_{MAX}$  at a value in accordance with Figure 7. For low tolerances of  $\delta_{MAX}$ , this voltage on Pin 6 should be set with a resistor divider from V<sub>Z</sub> (Pin 2). The upper and lower sawtooth levels are also set by means of an internal resistor divider from V<sub>Z</sub>, so forming a bridge configuration with the  $\delta_{MAX}$  setting is low because tolerances in V<sub>Z</sub> are compensated and the sawtooth levels are determined by internal resistor matching rather than by absolute resistor tolerance. Figure 8 can be used for determining the tap on the bleeder for a certain  $\delta_{MAX}$  setting.

As already mentioned, Figure 9 gives a graphical representation of this. The value  $\delta o$  is limited to the lower and the higher side;

- It must be large enough to ensure that at maximum load and minimum input voltage the resulting feedback voltage on Pin 3 exceeds 0.6V.
- It must be small enough to limit the amount of energy in the SMPS when a loop fault occurs. In practice, a value of 10 – 15% will be a good compromise.

#### Extra PWM Input (Pin 5)

The PWM has an additional inverting input: Pin 5. It allows for attacking the duty cycle via the PWM circuit, independently from the feedback and the  $\delta_{\text{MAX}}$  information. This is necessary when the SMPS must have a real constant-current behavior, possibly with a fold-back characteristic. However, the realization of this feature must be done with additional external components. When not used, Pin 5 should be tied to Pin 6.





# Dynamic Current Limit and Current Protection (Pin 11)

In many applications, it is not necessary to have a real constant-current output of the SMPS.

Protection of the power transistor will be the prime goal. This can be realized with the NE5560 in an economical way. A resistor (or a current transformer) in the emitter of the power transistor gives a replica of the collector current. This signal must be connected to Pin 11. As can be seen in Figure 10, this input has two comparators with different reference levels. The output of the comparator with the lower 0.48V reference is connected to the same gate as the output of the PWM.



NE/SE5560

When activated, it will immediately reset the output flip-flop, so reducing the duty cycle. The effectiveness of this cycle-by-cycle current limit diminishes at low duty cycle values. When  $\delta$  becomes very small, the storage time of the power transistor becomes dominant. The current will now increase again, until it surpasses the reference of the second comparator. The output of this comparator activates the start-stop circuit and causes an immediate inhibit of the output pulses. After a certain deadtime, the circuit starts again with very narrow output pulses. The effect of this two-level current protection circuit is visualized in Figure 11.

#### The Start-Stop Circuit

The function of this protection circuit is to stop the output pulses as soon as a fault occurs and to keep the output stopped for several periods. After this dead-time, the output starts with a very small, gradually increasing duty cycle. When the fault is persistent, this will cause a cyclic switch-off/ switch-on condition. This "hiccup" mode effectively limits the energy during fault conditions. The realization and the working of the circuit are indicated in Figures 12 and 13. The dead time and the soft-start are determined by an external capacitor that is connected to Pin 6 (\$\textit{6MMX}\$ setting).

An RS flip-flop can be set by three different functions:

- 1. Remote on/off on Pin 10.
- 2. Overcurrent protection on Pin 11.
- 3. Low supply voltage protection (internal).

As soon as one of these functions cause a setting of the flip-flop, the output pulses are blocked via the output gate. In the same time transistor Q1 is forward-biased, resulting in a discharge of the capacitor on Pin 6.

The discharging current is limited by an internal  $150\Omega$  resistor in the emitter of Q1. The voltage at Pin 6 decreases to below the lower level of the sawtooth. When V6 has dropped to 0.6V, this will activate a comparator and the flip-flop is reset. The output stage is no longer blocked and Q1 is cut off. Now V<sub>Z</sub> will charge the capacitor via R1 to the normal  $\delta_{\rm MAX}$  voltage. The output starts delivering very narrow pulses as soon as V6 exceeds the lower sawtooth level. The duty cycle of the output pulse now gradually increases to a value determined by the feedback on Pin 3, or by the static  $\delta_{\rm MAX}$  setting on Pin 6.





#### Remote On/Off Circuit (Pin 10)

In systems where two or more power supplies are used, it is often necessary to switch these supplies on and off in a sequential way. Furthermore, there are many applications in which a supply must be switched by a logical signal. This can be done via the TTL-compatible remote on/off input on Pin 10. The output pulse is inhibited for levels below 0.8V. The output of the IC is no longer blocked when the remote on/off input is left floating or when a voltage > 2V is applied. Start-up occurs via the slow-start circuit.

#### The Output Stage

The output stage of the NE5560 contains a flip-flop, a push-pull driven output transistor, and a gate, as indicated in Figure 14. The flip-flop is set by the flyback of the sawtooth. Resetting occurs by a signal either from the PWM or the current limit circuit. With this configuration, it is assured that the output is switched only once per period, thus prohibiting double pulsing. The collector and emitter of the output transistor are connected to respectively Pin 15 and Pin 14, allowing for normal or inverted output pulses. An internally-grounded emitter would cause untolerable voltage spikes over the bonding wire, especially at high output currents.

This current capability of the output transistor is 40mA peak for  $V_{CE}\cong 0.4V.$  An internal clamping diode to the supply voltage protects the collector against overvoltages. The max. voltage at the emitter (Pin 14) must not exceed +5V. A gate, activated by one of the set or reset pulses, or by a command from the start-stop circuit will immediately switch-off the output transistor by short-circuiting its base. The external inhibitor (Pin 13) operates also via this base.

#### **Demagnetization Sense**

As indicated in Figure 14, the output of this NPN comparator will block the output pulse, when a voltage above 0.6V is applied to Pin 13. A specific application for this function is to prevent saturation of forward-converter transformers. This is indicated in Figure 15.

#### Feed-Forward (Pin 16)

The basic formula for a forward converter is  $V_{OUT} = \frac{dV_{IN}}{2} \ \, (n = transformer \ \, ratio)$ 

This means that in order to keep  $V_{OUT}$  at a constant value, the duty cycle  $\delta$  must be made inversely proportional to the input voltage. A preregulation (feed-forward) with the function  $\delta$  $^{\sim}1/V_{IN}$  can ease the feedback-loop design.





NE/SE5560

This loop now only has to regulate for laod variations which require only a low feedback gain in the normal operation area. The transformer of a forward converter must be designed in such a way that it does not saturate, even under transient conditions, where the max. inductance is determined by  $\delta_{\text{MAX}} \times V_{\text{IN}}$  max. A regulation of  $\delta_{\text{MAX}} \sim 1/V_{\text{IN}}$  will allow for a considerable reduction or simplification of the transformer. The function of  $\delta^{\sim}1/V_{\text{IN}}$  can be realized by using Pin 16 of the NE5560.

Figure 16 shows the electrical realization. When the voltage at Pin 16 exceeds the stabilized voltage V<sub>Z</sub> (Pin 2), it will increase the charging current for the timing capacitor on Pin 8.

The operating frequency is not affected, because the upper trip level for sawtooth increases also. Note that the  $\delta_{MAX}$  voltage on Pin 6 remains constant because it is set via Vz. Figure 17 visualizes the effect on  $\delta_{MAX}$  and the normal operating duty cycle  $\delta.$  For V<sub>16</sub> = 2 × Vz, these duty cycles have halved. The graph for  $\delta$  = f(V<sub>16</sub>) is given in Figure 18.

#### NOTE:

V<sub>16</sub> must be less than Pin 1 voltage.

#### **APPLICATIONS**

#### NE/SE5560 Push-Pull Regulator

This application describes the use of the Signetics NE/SE5560 adapted to function as a push-pull switched mode regulator, as shown in Figures 19 and 20.

Input voltage range is +12V to +18V for a nominal output of +30V and -30V at a maximum load current of 1A with an average efficiency of 81%.

Features include feed-forward input compensation, cycle-to-cycle drive current protection and other voltage sensing, line (to positive output) regulation < 1% for an input range of +13V to +18V and load regulation to positive output of < 3% for  $\Delta l_1$  (+) of 0.1 to 1A.

The main pulse-width modulator operates to 48kHz with power switching at 24kHz.







# NE/SE5560



# NE/SE5560



# **Signetics**

# AN1211 A Microprocessor Controlled Switched-Mode Power Supply

**Application Note** 

**Linear Products** 

Author: L.J. Hadley

#### INTRODUCTION

With the proper interfacing, a microprocessor can be programmed to form a closed loop feedback controller for a switched-mode power supply. This application note describes the use of the Signetics switched-mode power controller, the NE5560, in conjunction with the 8048/8748 microprocessor to achieve a selectable regulated DC output voltage with value set by keyboard entry or software. The circuit described operates on a nominal + 15 volts with output variable from 17 to 70 volts DC. Additional circuits describe the use of programmable buck and negative output boost supplies but having a closed analog loop.

# OPERATION: THE SMPS SECTION

The switched-mode power supply consists of an NE5560 pulse width modulated control IC and suitable output switching devices to drive a boost converter. The converter switching frequency is fixed at 20kHz by the timing components, a 20k $\Omega$  resistor (Pin 7, 5560) and a .003 $\mu$ F capacitor (Pin 8). This fixes the internal sawtooth generator frequency. (See NE5560 Block Diagram Figure 1.)

Input voltage to the pulse width modulator Pin 5 provides duty cycle control, " $\delta$ ", from 0 to 98% by programming the excursion of 1V to 6V. The corresponding output duty cycle change is shown in Figure 2a (PWM Transfer Function). A change in duty cycle converts directly to a change in output voltage from the power supply.

The boost or flyback converter principle states that output versus input voltage varies as the ratio  $V_{\text{IN}}/1-\delta$  where ' $\delta$ ' is percent duty cycle (on-time of the switching transistor). This causes output voltage to increase as duty cycle increases – very rapidly as  $\delta$  approaches 98%. In this application, a limit of  $\delta$  = 0.8 is more practical resulting in an output equal to five times the input voltage at maximum duty cycle. The  $\delta$  – max limit is fixed by the ratio of the resistor divider tied to Pin 6 as outlined graphically in Figure 2b.

#### A/D AND D/A INTERFACING TO THE MICROPROCESSOR

In order to control the PWM on a continuous basis from the microprocessor and accurately

sense changes in output voltage, both digital-to-analog and analog-to-digital interface devices are required. The system accuracy is determined mainly by the number of data bits actively controlling an output or retrieving an analog signal. In this system both the A/D and D/A converter are 8-bit devices and therefore are capable of differentiating 256 discrete data levels in or out of the  $\mu P$  control unit. Figure 3 shows a block diagram of the  $\mu P$ -controlled SMPS.

Supply output is monitored on a continuous basis via the 8-bit NE5034 A/D converter. The NE5034 has an internal structure as shown in the block diagram in Figure 4.

#### A/D SENSES SUPPLY OUTPUT

The input voltage at the A/D input (supply output) is changed to an input current via the input resistor feeding Pin 15. This current is compared internally through a D/A converter with NE5034. The internal conversion process involving a successive approximation register operating in conjunction with the internal D/A is initiated when a start pulse is received from the microprocessor. At this point, the internal clock is reset and synchronized with the start pulse Diode D1, from Pin 10 to 11, which stops the free running clock (f<sub>CLK</sub> = 500kHz) on receipt of the start signal, allowing it to restart on cue. The complete analog-to-digital signal conversion will be completed 8 clock pulses later at which time the "data ready" line of the NE5034 goes low (Pin 18). (See Figure 5 "Timing".)

The data from the A/D digital lines is actually sent through a common tri-state bus, to the 8048/8748 microprocessor on receipt of the "data ready" (DR) signal from the NE5034 and a corresponding output enable (OE) from the processor part. An adjustment to activate the proper bits at +70 volts is achieved by the full scale adjust pot feeding Pin 15 of the NE5034. Full scale operation is adjusted such that a maximum of 2mA flows into Pin 15 of the NE5034. With a  $5\mathrm{k}\Omega$  input resistor as shown in Figure 6, 10V will appear at the wiper of the full scale pot for a +70V output level.

# D/A CONVERTER INSTRUCTS PWM

The tri-state bus also sends 8-bit commands to the D/A converter (NE5018) on a continual basis preceded by a latch enable (LE) from the 8048/8748 in order to update the PWM and change the output voltage of the supply.

Total cycle time is in the order of  $20\mu s$  for the A/D and  $2\mu s$  for the D/A. The 8048/8748 is operating at 6MHz and can initiate changes in stimulus in a few microseconds. Output voltage is continually being compared to the last value entered on the keyboard and held at this value. The SMPS will be an order of magnitude slower in response time since its switching frequency (20kHz) and the time constant of the output loop filter enter in to determine total delay.

#### THE WORKING SYSTEM

Figure 6 shows the schematic of the microprocessor controlled SMPS. The  $\mu$ P may be a mask programmed 8048 or a U-V erasable 8748 which allows greater flexibility. Note that this particular type of circuit requires the dedicated attention of the  $\mu$ P: that is the continuous on-line monitoring of supply output via the A/D converter with corresponding updating of the duty cycle through the D/A converter

Output current is limited by the peak current capability of the lone output switching transistor  $Q_1$ .  $I_{average}$  is typically set to half the peak inductor current (3A). This allows an input power of 22W maximum. Assuming an overall efficiency of 70%, output power is limited to 15W.

#### **ALTERNATE CIRCUITS**

# $\mu P$ Programmable Output Supply with Analog Feedback Loop

Figure 7 shows a block diagram of a programmable buck regulator operated from rectified AC line input  $(160V_{\rm DC})$ . In this configuration, the microprocessor puts out a digital 8-bit code which selects a given reference voltage which, in turn, is summed with the converter DC output using a single op amp. The output of the op amp then drives the PWM to provide closed loop duty cycle control. Output voltage is now adjustable over a range of  $\cong$  +16V to

AN1211

+125V for a duty cycle variation of 10 to 75%.

Finally, a programmable negative output boost converter using the same general feedback arrangement is shown in Figure 8. In this case, however, a current output (NE5118) D/A converter is used. The microprocessor output now selects a negative current in the

range zero to minus 2mA from the NE5118 which is converted to a positive voltage output from the NE535 op amp. Negative feedback is used as before to provide a regulated negative output voltage from the supply which again is proportional to the negative reciprocal of  $(1-\delta)$  multiplied times the input voltage.

#### REFERENCES

1987 Signetics *Linear Data Manual*, Volume 2: Industrial

NE5034 8-Bit A/D Data Sheet, Signetics Corporation



8-89

AN1211





### AN1211





AN1211







0

# Signetics

# AN122 NE5560 Push-Pull Regulator Application

Application Note

**Linear Products** 

#### INTRODUCTION

NE/SE5560 Push-Pull Regulator

This application describes the use of the Signetics NE/SE5560 adapted to function as a push-pull switched-mode regulator, as shown in Figures 1 and 2.

Input voltage range is +12 to +18V for a nominal output of +30 and -30V at a maximum load current of 1A with an average efficiency of 81%.

Features include feed-forward input compensation, cycle-by-cycle drive current protection

and overvoltage sensing, line regulation (to positive output) <1% for an input range of +13 to +18V and load regulation to positive output of <3% for  $\Delta I_L(+)$  of 0.1 to 1 Amp.

The main pulse-width modulator operates to 48kHz with power switching at 24kHz.

# NE5560 Push-Pull Regulator Application

### **AN122**



8-95

# NE5560 Push-Pull Regulator Application

### **AN122**



8-96

# Sianetics

# AN1221 Switched-Mode Drives for DC **Motors**

Application Note

#### **Linear Products**

Author: Lester J. Hadley, Jr.

#### **ABSTRACT**

The purpose of this paper is to demonstrate the use of integrated switched-mode controllers, generally used for DC power conversion. as the primary control and excitation element in practical PWM drives for DC motors. Basic principles, related to motor specifications and drive frequency, are discussed.

Finally, a series of circuit configurations are shown to illustrate velocity and position servo applications in addition to ideas on constant speed and constant torque using the NE5560 switched-mode controller integrated circuit.

### PRINCIPLES OF THE PWM MOTOR DRIVE

#### THE MOTOR

Pulse-width-modulated drives may be used with a number of DC motor types; however, our discussion will be limited to permanent magnet field motors. This does not impose a severe restriction since PM motors are available today in a large variety of sizes, shapes, and power ratings from fractional to integral HP ranges. The PM motor, however, does have definite advantages for PWM drive as will be made evident in our discussion.

To begin with, let us look at some of the characteristics of DC motors in general, and see how these affect the design of a pulsewidth motor drive.

The permanent magnet field motor may be represented in terms of a simplified equivalent circuit as shown in Figure 1.



LA represents the total armature inductance, R is the equivalent series resistance, and E the back emf which represents that portion of the total input energy which has been converted to mechanical output. When the armature is not rotating, E = 0 and the motor is limited simply to the series armature R and L components.

Inductance, which may vary from tens of µH to mH, will have a significant effect on PWM drive designs. This is due to the fact that average motor current is a function of the electrical time constant of the motor,  $\tau_{\rm F}$ . Specifically, pulse current will depend upon the ratio of the pulse-width,  $\delta$  T, to the motor electrical time constant,  $\tau_E$ . A motor which has high armature inductance will require a lower PWM drive frequency in order to develop the necessary torque in most instances.

As we examine the motor current waveform (shown in Figure 2) for fixed period excitation and two different motor electrical time constants, the effects are obvious. A low inductance motor allows the use of higher switching drive frequency which results in faster response.



Figure 2. Instantaneous Motor Circuit

In general, then, to achieve optimum efficiency in a PWM motor drive at the highest practical frequency, the motor should have an electrical time constant,  $au_{ ext{E}}$ , close to the duration of the applied waveform, T. ( $\tau_F = kT$ for k small.)

The printed circuit motor is probably the lowest inductance motor available since the armature is etched from a flat disc-like material much like the standard double-sided printed circuit board. These motors also exhibit very fast response and high torque. Electrical time constants in the order of 100 us allow these motors to be used with switching rates as high as 100kHz, with typical drive circuits being operated at 10kHz.

#### **MOTOR TORQUE**

Now that we have discussed the role played by PWM frequency in gaining a high enough average motor current, the control of motor torque output as it relates to motor current is required. How is torque controlled in a PWM system? The answer is by controlling the duty cycle. Frequency is held constant so pulsewidth relays torque control information to the motor. Torque is dependent on average motor current which, in turn, is controlled by duty cycle ( $I_{ave}$   $a\delta$ ). The on-time of the voltage waveform to the motor is represented by the symbol "δ". Obviously, mechanical transient response depends on an input current.

To illustrate the general theory, a typical starting sequence will be simulated using the block diagram as reference with a manually adjusted DC level controlling the duty cycle. (Figure 3)

#### PWM MOTOR CONTROL

At initial start-up, the duty cycle is adjusted to be long enough to give sufficient starting torque. At zero rotational velocity ( $\omega = 0$ ), the back emf  $\epsilon$  = 0V which causes full step voltage across the motor terminal to appear across the inductor series impedance. The initial motor current determined according to the equation:

EQ1  

$$Ldi/dt + Ri = V_S[u(t)-u(t-t)],$$

where the drive signal is a variable duty cycle rectangular voltage wave with peak amplitude  $V_S$  and on-time  $\delta$  (%). Motor current prior to armature rotation is shown by Equation 2.

EQ2  
Im(t) = 
$$V_S/R[1-e^{-t/\tau}E]$$
  
(for t =  $\delta$ \*T),

where  $\tau_E$  equals  $L_m/R_t$ , the motor electrical time constant. Current now rises in the motor windings exponentially at a rate governed mainly by average supply voltage and motor inductance. If the pulse width is close to the  $\tau_{\rm F}$  of the motor as shown previously, motor current at the termination of the first pulse will

#### Switched-Mode Drives for DC Motors

AN1221



reach nearly 60% of I<sub>max</sub> = V<sub>s</sub>/R<sub>t</sub>. For the remainder of the PWM cycle, switch S1 is off and motor current will decay through the diode at a different rate, depending upon the external circuit constants and internal motor leakage currents, according to the equation:

EQ3  

$$I(t)/decay = -I_Oe-(t-t_O)/\tau E'$$

The simultaneous solution of Equations 1 – 3 over many cycles will result in a figure for the average motor current, l<sub>ave</sub>. This magnitude is much higher prior to armature rotation.



Note that motor current at the end of the cycle time, T, remains at a level, I<sub>1</sub>, which is the starting current of the next cycle. As this sequence repeats, adequate current soon flows to cause armature rotation. As soon as rotation begins, back emf is generated which subtracts from the supply voltage. The general motor equation then becomes:

EQ4
$$L_{A}di/dt + R_{T}i = V_{S}(t) - \epsilon$$

December 1988

For a given PWM duty cycle,  $\delta$ , the motor reaches a quiescent speed,  $\omega$ -rpm, governed by the negative load torque and damping friction. With the end of the starting ramp, duty cycle is reduced because less current is required than was necessary for accelerating

the motor and load inertias. The torque available from the motor is now lower due to the reduced lave level and a constant rpm is reached governed by average friction and loading. Torque is related by:

EQ5  
Torque = 
$$I_{ave}K_T$$
,

where  $K_T = Motor$  Torque Constant

For a low inductance motor where the electrical time constant is much less than the duty cycle,  $\delta$ , average current will be nearly equal to:

EQ6 
$$I_{ave} \cong (V_{S} - \epsilon) \cdot \delta / R_T$$

For a motor time constant,  $\tau_{\rm E}$ , close to the switching period, the current will be proportionately lower as determined by the exponential current equations, (Equations 2 and 3 where.

$$V_S = ((V_t) - \delta).)$$

In summary, the principle control variable in the PWM motor control system is 'duty cycle',  $\delta$ ; by changing  $\delta$ , motor torque and velocity may be tightly controlled. Next we shall discuss the integrated controller.

## THE SWITCHED MODE CONTROLLER

For the remaining portion of the paper, the NE5560 will be the principle integrated switched-mode controller referred to. Let us examine some of its features and then see how they fit into a number of motor drive designs. The device (see Figure 5) contains an internal voltage reference of 3.72V connected to the non-inverting input of the error

amplifier. The feedback signal from the motor tach or other monitoring element must be scaled to center about this positive input level. The error amplifier output, in addition to being available for gain adjustment and op amp compensation, is connected internally to the pulse-width modulator.

Frequency may be fixed at any value from 50Hz to 100kHz and duty cycle adjusted at any point from 0 to 98%. Supply is either voltage fed 11 to 18V, or current fed from 10 to 30mA. Automatic shut-down of the output stage occurs at low supply threshold -10.5V. The error amplifier has 60dB of open loop gain, is stable for closed loop gains above 40dB. It is compensated for unity gain by adding an external .02µF capacitor from Pin 4 to ground. The switching output is single ended from either emitter (+5V max) or collector output saturated during duty cycle on-time. The device has protective features such as high speed overcurrent sense on Pin 11, which works on a cycle-by-cycle basis to limit duty cycle, plus a second level of slow start shutdown. It is this input which can be adapted to act as a motor torque limit detector.

# THE OPEN LOOP PWM CONTROLLER USING THE NE5560 FOR SWITCHED MODE MOTOR DRIVE (SMMD)

For a given motor characteristic the switchedmode controller frequency should be set to allow best dynamic response considering starting current and motor electrical time constant, as discussed previously. The drive transistors must be capable of carrying peak motor current and, particularly if voltage above 50V is to be switched to the motor, these devices must be protected by snubber networks and diode transient suppressors. The new power MOS FETs provide an excellent solution to many DC drive designs since very low drive current is needed and they are self-protected from reverse transients by an internal intrinsic diode. These devices may be paralleled for added power handling capability.

Figure 6 shows a simple unipolar drive capable of driving a low voltage motor controlled by an external DC voltage to the PWM.

#### **CONSTANT VELOCITY SERVO**

Figure 8 shows in block form the general circuit used to obtain a constant speed SMMD servo. Figure 8a shows a unipolar drive using DC tachometer feedback to the PWM error amplifier. Starting torque is limited by the slow start circuit which limits duty cycle at power on. Average motor current is deter-

### Switched-Mode Drives for DC Motors

### AN1221





œ

Signetics Linear Products Application Note

#### Switched-Mode Drives for DC Motors

AN1221

mined by the duty cycle which, in turn, is governed by the speed torque characteristic of the motor as was shown in Figures 7a – 7c.



Figure 8b shows a bi-directional drive in a half-bridge configuration. In this case the duty cycle controls the direction of motor rotation. If the average duty cycle favors the CW switch, the motor turns CW, and vice-versa for the CCW switch. This circuit form can actually be used for both velocity and position servo-designs. The reversing switch allows tach output to match the polarity of the PWM reference which is always positive.



#### **FIXED SPEED SERVO**

The unipolar drive circuit in Figure 9 uses the NE5560 to develop a switched-mode motor drive (SMMD) with constant speed control suitable for small 20V motor operation. The switching drive is developed by a single IRF130 power Hex FET capable of 12 amps continuous current with a voltage rating of 100V drain to source. The PWM drive from the NE5560 is applied to the gate at a nominal 10kHz, although much higher frequencies are possible. Peak gate to source (Vas) is 10 to 15V to provide minimum  $R_{\rm On}$ . A shunt return resistor is placed in the source lead to monitor motor drive current on a

cycle-by-cycle basis with resistance value set to develop +0.48V at the desired maximum current. The NE5560 then automatically limits the duty cycle, should this threshold be exceeded. This may be used as an auto torque limit feature in addition to protecting the switching device.

The network from Pin 2 ( $V_Z$ ) to Pins 5 and 6 provides a simple slow start by gradually ramping up the duty cycle at power on.

## DYNAMIC VARIABLE DUTY CYCLE BRAKING

 $R_3,\,R_4$  sets fixed braking duty cycle control by forcing Pin 3 to remain at  $\cong +3V,$  thereby causing a relatively long duty cycle for braking communication. The higher  $V_B$  is set, the shower braking rate. Over-current circuit is still active.

## POSITION SERVO USING SMMD WITH $\mu P$ CONTROL

By coupling the switched motor drive in a bidirectional drive as shown in Figure 10, and then sensing linear position with a potentiometer or LVDT connected to a lead screw, for instance, the loop can be closed on a position servo. The input to control position of the mechanical stage may be fed as a DC offset to a summing amplifier whose output is fed to Pin 5 of the NE5560, as shown. Forward leadlag compensation may be combined with the summing amplifier function to achieve a stable response. A velocity loop may be closed through the error amplifier at Pin 3.

Note that Pin 5 may easily be interfaced to a microprocessor by means of a unipolar D/A converter working in the 1 to 6V output range.

#### CONCLUSION

The switched-mode motor drive, SMMD, using small, easily available, monolithic integrated control devices designed for switched-mode power, SMPS, applications may easily be adapted to perform a number of useful and efficient torque, velocity and position operations. The ready availability of good quality switching power devices in both bi-polar and power FET technology makes such designs even more effective and easily attainable by the controls systems designer.

December 1988 8-100

### Switched-Mode Drives for DC Motors

### AN1221





#### **REFERENCES**

- 1. An Engineering Handbook, "Transients in Linear Systems," "D.C. Motors Speed Controls," "Servo Systems", Electro Craft Corporation, 1972
- 2. Linear Data Manual, Volume 2: Industrial, Signetics Corporation, Sunnyvale, CA, 1987.
- 3. Millman and Taub, Pulse and Digital Circuits, McGraw Hill Publications, New York, NY, 1956.

## **Signetics**

## NE/SE5561 Switched-Mode Power Supply Control Circuit

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE5561/SE5561 is a control circuit for use in switched-mode power supplies. It contains an internal temperature-compensated supply, PWM, sawtooth oscillator, overcurrent sense latch, and output stage. The device is intended for low cost SMPS applications where extensive housekeeping functions are not required.

#### **FEATURES**

- Micro-miniature (D) package
- Pulse-width modulator
- Current limiting (cycle-by-cycle)
- Sawtooth generator
- Stabilized power supply
- Double pulse protection
- Internal temperature-compensated reference

#### **APPLICATIONS**

- Switched-mode power supplies
- DC motor controller inverter
- DC/DC converter

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic DIP | 0 to +70°C        | NE5561N    |
| 8-Pin Plastic DIP | -55 to +125°C     | SE5561N    |
| 8-Pin Cerdip      | 0 to +70°C        | NE5561FE   |
| 8-Pin Cerdip      | -55 to +125°C     | SE5561FE   |
| 8-Pin SO          | 0 to +70°C        | NE5561D    |

#### **BLOCK DIAGRAM**



NE/SE5561

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                               | PARAMETER                                                                         | RATING                             | UNIT         |
|--------------------------------------|-----------------------------------------------------------------------------------|------------------------------------|--------------|
| V <sub>CC</sub>                      | Supply <sup>1</sup> Voltage-forced mode Current-fed mode                          | + 18<br>30                         | V<br>mA      |
| I <sub>OUT</sub><br>V <sub>OUT</sub> | Output transistor (at 20-30V max) Output current Output voltage Output duty cycle | 40<br>V <sub>CC</sub> + 1.4V<br>98 | mA<br>V<br>% |
| $P_D$                                | Maximum total power dissipation                                                   | 0.75                               | w            |
| T <sub>A</sub>                       | Operating temperature range<br>SE5561<br>NE5561                                   | -55 to +125<br>0 to 70             | °C           |

#### NOTE:

### DC ELECTRICAL CHARACTERISTICS $V_{CC}$ = 12V, $T_A$ = 25°C, unless otherwise specified.

| CVMDO            | DADAMETER                             | Trot oo                           | TEST CONDITIONS         |          | SE5561                                  |      |      | NE5561   | l    |        |
|------------------|---------------------------------------|-----------------------------------|-------------------------|----------|-----------------------------------------|------|------|----------|------|--------|
| SYMBOL           | PARAMETER                             | TEST COM                          | IDITIONS                | Min      | Тур                                     | Max  | Min  | Тур      | Max  | UNIT   |
| Reference        | e section                             |                                   |                         | <b></b>  | <b></b>                                 |      |      |          |      |        |
|                  | Internal ref voltage                  | T <sub>A</sub> = 2                | 25°C                    | 3.69     | 3.75                                    | 3.84 | 3.57 | 3.75     | 3.96 | ٧      |
| V <sub>REF</sub> | internal rei voltage                  | Over temperature                  |                         | 3.65     |                                         | 3.88 | 3.55 |          | 3.98 | ٧      |
| Vz               | Internal zener ref                    | *I <sub>L</sub> = 7mA             |                         | 7.8      | 8.2                                     | 8.8  | 7.8  | 8.2      | 8.8  | ٧      |
|                  | Temp. coefficient of V <sub>REF</sub> |                                   |                         |          | ± 100                                   |      |      | ± 100    |      | ppm°C  |
|                  | Temp. coefficient of V <sub>Z</sub>   |                                   |                         |          | ± 200                                   |      |      | ± 200    |      | ppm/°C |
| Oscillator       | section                               |                                   |                         |          |                                         |      |      |          |      |        |
|                  | Frequency range                       | Over tem                          | perature                | 50       |                                         | 100k | 50   |          | 100k | Hz     |
|                  | Initial accuracy                      | R <sub>T</sub> and C <sub>T</sub> | constant                |          | 5                                       |      |      | 5        |      | %      |
|                  | Duty cycle range                      | f <sub>O</sub> = 2                | 0kHz                    | 0        |                                         | 98   | 0    |          | 98   | %      |
| Current li       | miting                                |                                   |                         |          | •                                       |      |      |          |      |        |
| l                | Input current                         | Pin 6 = 250mV                     | T <sub>A</sub> = 25°C   |          | -2                                      | -10  |      | -2       | -10  | μΑ     |
| I <sub>IN</sub>  | input current                         | FIII 6 - 250111V                  | Over temp.              |          |                                         | -20  |      |          | -20  | μΑ     |
|                  |                                       | Inhibit delay                     | I <sub>OUT</sub> = 20mA |          | 0.88                                    | 1.10 |      | 0.88     | 1.10 | μs     |
|                  | Single pulse inhibit delay            | time for 20% overdrive at         | I <sub>OUT</sub> = 40mA |          | 0.7                                     | 0.8  |      | 0.7      | 0.8  | μs     |
|                  | Current limit trip level              |                                   | K                       | .400     | .500                                    | .600 | .400 | .500     | .600 | ٧      |
| Error am         | olifier                               |                                   |                         |          | <del> </del>                            | ·    |      | <u> </u> |      |        |
|                  | Open-loop gain                        |                                   |                         |          | 60                                      |      |      | 60       |      | dB     |
|                  | Feedback resistor                     |                                   |                         | 10k      |                                         |      | 10k  |          |      | Ω      |
| BW               | Small-signal bandwidth                |                                   |                         |          | 3                                       |      |      | 3        |      | MHz    |
| V <sub>OH</sub>  | Output voltage swing                  |                                   |                         | 6.2      |                                         |      | 6.2  |          |      | ٧      |
| V <sub>OL</sub>  | Output voltage swing                  |                                   |                         |          |                                         | 0.7  |      |          | 0.7  | ٧      |
| Output st        | age                                   |                                   |                         | <b>.</b> | *************************************** |      |      |          |      |        |
| l <sub>OUT</sub> | Output current                        | Over tem                          | perature                | 20       |                                         |      | 20   |          |      | mA     |
| V <sub>CE</sub>  | Sat                                   | I <sub>C</sub> = 20mA, (          | Over temp.              |          |                                         | 0.4  |      |          | 0.4  | ٧      |

<sup>1.</sup> See Voltage-Current-fed supply characteristic curve.

NE/SE5561

### **DC ELECTRICAL CHARACTERISTICS** (Continued) $V_{CC} = 12V$ , $T_A = 25$ °C, unless otherwise specified.

| 0744001                |                   |                                        |                       |      | SE5561 |      |      | NE5561 |                    |      |  |
|------------------------|-------------------|----------------------------------------|-----------------------|------|--------|------|------|--------|--------------------|------|--|
| SYMBOL                 | PARAMETER         | TEST CONDITIONS                        |                       | Min  | Тур    | Max  | Min  | Тур    | Max                | UNIT |  |
| Supply voltage/current |                   |                                        |                       |      |        |      |      |        |                    |      |  |
| Icc Supply current     | C                 | I <sub>Z</sub> = 0, voltage-<br>forced | T <sub>A</sub> = 25°C |      |        | 10.0 |      |        | 10.0               | mA   |  |
| Icc                    | Supply current    |                                        | Over temp.            |      |        | 13.0 |      |        | 13.0               | mA   |  |
| V                      | Complex continues | I <sub>CC</sub> = 10mA,                | current-fed           | 20.0 | 21.0   | 22.0 | 19.0 | 21.0   | 24.0               | ٧    |  |
| V <sub>CC</sub>        | Supply voltage    | I <sub>CC</sub> = 30mA current         |                       | 20.0 |        | 30.0 | 20.0 |        | 30.0               | ٧    |  |
| Low supp               | ply protection    |                                        |                       |      |        |      |      |        | ****************** |      |  |
|                        | Pin 1 threshold   |                                        |                       | 8    | 9      | 10.5 | 8    | 9      | 10.5               | ٧    |  |

NE/SE5561

#### TYPICAL PERFORMANCE CHARACTERISTICS



NE/SE5561

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



#### NE5561 Start-Up

The start-up, or initial turn-on, of this device requires some degree of external protective duty cycle limiting to prevent the duty cycle from initially going to the extreme maximum ( $\delta > 90\%$ ). Either overcurrent limit or slow-start circuitry must be employed to limit duty cycle to a safe value during start-up. Both may be used, if desired.

To implement slow-start, the start-up circuit can be used. The divider R1 and R2 sets a voltage, buffered by Q1, such that the output of the error amplifier is clamped to a maximum output voltage, thereby limiting the maximum duty cycle. The addition of capacitor C will cause this voltage to ramp-up slowly when power is applied, causing the duty cycle to ramp-up simultaneously.

Overcurrent limit may be used also. To limit duty cycle in this mode, the switch current is monitored at Pin 6 and the output of the 5561 is disabled on a cycle-by-cycle basis when current reaches the programmed limit. With current limit control of slow-start, the duty cycle is limited to that value, just allowing maximum switch current to flow. (Approximately 0.50V measured at Pin 6.)

#### **APPLICATIONS**

## 5V, 0.5A Buck Regulator Operates from 15V

The converter design shows how simple it is to derive a TTL supply from a system supply of 15V (see Figure 1). The NE5561 drives a 2N4920 PNP transistor directly to provide switching current to the inductor.

Overall line regulation is excellent and covers a range of 12V to 18V with minimal change (<10mV) in the output operating at full load.

As with all NE5561 circuits, the auxiliary slow start and  $\delta_{MAX}$  circuit is required, as evidenced by Q1. The  $\delta_{MAX}$  limit may be calculated by using the relationship:

$$\frac{R2}{R1 + R2} (8.2V) = V\delta_{MAX}$$

The maximum duty cycle is then determined from the pulse-width modulator transfer graph, with R1 and R2 being defined from the desired conditions.

## **Signetics**

## AN123 NE5561 Applications

Application Note

#### **Linear Products**

#### INTRODUCTION 5V, 0.5A Buck Regulator Operates From 15V

The converter design shows how simple it is to derive a TTL supply from a system supply of 15V (see Figure 1). The NE5561 drives a 2N4920 PNP transistor directly to provide switching current to the inductor. Overall line regulation is excellent and covers a range of 12V to 18V with minimal change (< 10mV) in the output operating at full load.

As with all NE5561 circuits, the auxiliary slow start and  $\delta_{MAX}$  circuit is required, as evidenced by Q1. The  $\delta_{MAX}$  limit may be calculated by using the relationship.

$$\frac{R2}{R1 + R2} (8.2V) = V\delta_{MAX}$$

The maximum duty cycle is then determined from the pulse-width modulator transfer graph, and R1, R2 are defined from the desired conditions. (See Figure 2.)

#### NE5561 Boost Converter With Output Variable (18V to 30V, 0.2A)

The circuit shown uses the NE5561 SMPS controller in a non-isolated boost converter operating from a 15V line. The addition of three transistors and one diode is necessary to complete the design (see Figure 3).

Operation is as follows. Q1 is a combination slow start and max duty cycle limit transistor. When power is first applied to the circuit, C7 in a discharged state begins to charge toward the divider voltage, V $_{\delta}$ . This V $_{\delta}$ + V $_{BE}$  controls the voltage on Pin 4, the error amp output, causing the duty cycle to be limited initially to

 $\delta_0$ , then to gradually approach its normal operating range,  $\delta$ . The base divider is fed from V<sub>2</sub>, which is nominally 8.2V.

Output regulation starts at the error amplifier, with gain set by R2 (adj) and R5 combination. The error amp is stable for closed loop gain in excess of 40dB (×100), for which the regulation will be approximately 1%. C4 is added to the output to insure stability at gain below 40dB. C4 creates a dominant pole at approximately 1kHz, descending at 6dB per octave to unity near 1MHz. Input to the error amplifier is referenced to 3.75V and must reach this reference level for the output of the NE5561 to be active. Output voltage is then the quantity 3.75V times the divider ratio from VoUT to Pin 3 as set by R2.

If the ratio is, for instance, 10:1, the output will be  $\simeq$  37V. If the ratio is 5:1, the output will be  $\simeq$  18.5V, etc.



### **NE5561** Applications

**AN123** 



Output to Q2 base is a square wave of variable duty cycle as determined by load demand. The internal transistor is open-colector and must have a pull-up resistance; in this application the base circuit of Q2. The duty cycle  $\delta$  is a fraction between 0 and 1. The actual on time is proportional then to  $\delta\times T$ , where T is the period of the free-running frequency of the sawtooth generator internal to the NE5561. Frequency is set by the RC combination, R7  $\times$  C5 with charging current supplied from Vz (8.2V). The stabilizing effect of the internal zener supply gives a constant frequency. The sawtooth waveform is related to duty cycle as shown below.





8-108

### **NE5561** Applications

AN123

Q3 is switched on during the saturated portion of the output waveform from Pin 7 of the NE5561, termed  $\delta$ , and is switched off during the remainder of the cycle  $(1 - \delta)$ .

The sawtooth frequency is set at approximately 22kHz in this example. The NE5561 is capable of operation to 100kHz, however.

Pin 6 of the NE5561 operates an overcurrent protective feature which resets the output on Pin 7 if the instantaneous Pin 6 voltage exceeds 0.50V. In this case, R8 determines the peak current of Q3 emitter circuit prior to shutdown. The operation of the overcurrent circuit is on a pulse-to-pulse basis, returning to normal as soon as the Pin 6 voltage falls below 0.50V. As is noted, a small degree of filtering is needed to eliminate short switching transient, allowing only the primary current wave form to be sensed.

Switching circuit operation proceeds as follows. Q3 turns on, causing magnetization current to begin increasing in L1, the switching indicator. After initial start-up, C3 is

charged to the output, thus with Q3 on, Diode D1 is reverse-biased and does not conduct during the duty cycle,  $\delta$ . C3, the output capacitor, sustains the full load current during this part of the cycle. When Q3 turns off, the magnetic field energy previously stored in L1 is discharged through D1, which is now forward-biased. The output capacitor is incrementally charged, restoring its depleted voltage. The ripple voltage is a function of the size of C3 and its internal resistance. For minimum ripple, a low ESR (Equivalent Series Resistance) capacitor must be used, since previously-mentioned peak load current flows in C3.

#### Single Transistor 100V, 250mA Buck Converter (Off-Line)

With a single 15V zener diode to limit package dissipation, the NE5561 controller may be operated directly from the rectified AC line. The following example shows the simplicity of such a converter which is capable of a nominal 100V output (see Figure 5). A base drive transformer is used to gain high voltage

isolation between the NE5561 and the switching transistor, and to provide adequate base drive. A low power PNP transistor is used in an auxiliary slow-start and duty cycle limiting circuit to prevent over-excitation (Q1).



Operation is as follows. Drive from the NE5561 output is fed to the primary of T1, base drive transformer, with a pulse-width modulated signal causing Q2 (BU407) to switch current to inductor, L1. As the current



8-109

### **NE5561** Applications

**AN123** 

builds up, energy is stored in L1, coincident with the saturation period ( $\delta$ ) of the NE5561 output stage. During this period, current also flows through L1 to C<sub>O</sub> and the load. When Q2 cuts off, the choke field collapses and D1 conducts as the load is sustained by the inductor-stored energy.

V<sub>OUT</sub> is sampled by the divider R7 and R8, rising until the junction of the divider is forced to 3.75V. Load variations are thus translated to duty cycle variations to maintain constant voltage at the output. The measured efficiency at 0.5A load is in excess of 72%. Line regulation is good from approximately 93V to 120V.

The base current waveform driving Q2 is shown in Figure 4. This indicates that the BU407 base current rises initially to 60mA to obtain fast turn-on, then settles to about 40mA for the remainder of the duty cycle,  $\delta$ . Reverse-biasing of the emitter-base junction occurs to enhance turn-off.

Snubber networks are necessary, as shown across Q2 and commutation diode D1, to prevent component failure during fast switching. It is critical that these networks be placed physically adjacent to the respective components they protect, and that low inductance capacitors and resistors be used as snubbers (ceramic or dura mica caps and carbon resistors).

The base drive transformer is constructed using a Ferroxcube 2616-3C8 core, with primary of 120 turns of #26 wire, and 20 turns of #26 on secondary. The primary is wound in a simple solenoidal manner, first on the bobbin, followed by a layer of mylar tape to provide voltage isolation. Next, the secondary winding is added. Primary inductance measures 45mH with a leakage inductance of 120µH. It is important to have sufficient primary inductance to prevent excessive droop in base drive current. Also, leakage reactance must be kept reasonably low to minimize ringing.

## DC Motor Drive with Fixed Speed Control

The circuit shown in Figure 7 incorporates a simple switched-mode approach to DC motor control, which is efficient and free of the dissipation problems inherent in linear drives. The NE5561 provides pulse-proportional drive and speed control based on DC tachometer feedback. A simple switching circuit consisting of one transistor (2N4920 PNP) and a commutation diode is used to deliver programmed pulse energy to the motor.

A frequency of approximately 20kHz is used to eliminate audio noise present in some switching drives. The DC tach in this example delivers 2.7V/1000 RPM. Its output is such that negative feedback occurs when this voltage is applied to the error amplifier of the NE5561, Pin 3, through a suitable divider.

Note that the voltage to Pin 3 must be 3.75V in order to obtain servo lock. Thus, the divider from the tach output must be appropriate to maintain the proper ratio for speed control to occur.

As shown in the waveform pattern (Figure 6), duty cycle varies directly with load torque demand. No load current is  $\simeq 0.3A$  and full load is 0.6A. Current and voltage waveforms at 0.6A are shown in Figure 6. If desired, torque limiting may be set by feeding a derivative of motor return current back to Pin 6 of the NE5561.

Operating range is 12V to 18V input for a tach output nominal variation of less than 20mV, and approximately 4.35V for the divider values shown. The motor is a Globe 100A 565 rated at  $12V_{DC}$ .



8-110

#### O + 15V to + 18V 4.7μF/25V C<sub>T</sub> 0.0022μF 5% MYLAR 0.47μF CERAMIC 0.47μF CERAMIC 18K STABILIZED SUPPLY ₹300Ω GLOBE 100A 565 - 12VDC 470Ω 4ΛΛ + 8.2V 2N4920 DC MOTOR **≸** 6.2K Q3.75V 0.001μF CERAMIC 0.001 µF **₹ 1**00K - 0.001µF - CERAMIC RAB020 **≸**15Ω ERROR 3.7V **350**Ω 2N4920 ≸ıκΩ 2.7V<sub>DC</sub>/ 1000 RPM 0 TC09810S Figure 7. NE5561 Pulse-Width Modulated Motor Drive (Constant Speed)

## **Signetics**

## AN124 External Synchronization for the NE5561/5568

Application Note

#### Linear Products

Synchronization of the 5561 can be accomplished by forcing the timing pin (Pin 5) above the 5.6V sawtooth limit comparator for a short time.



This can be accomplished with a simple diode-coupled narrow pulse source with fairly low source impedance:



A drawback to this approach is that when the 5.6V threshold is reached, a discharge transistor is turned on to quickly pull the timing capacitor to ground and will also attempt to pull the pulse generator to ground. This condition can be avoided by keeping the pulse width very narrow (0.1 \( \mu \)) or by placing

a differentiator network between the pulse generator and the diode.

The differentiator will now produce a positive-going spike with the positive edge of the sync pulse, resetting the sawtooth without passing too much current through the discharge transistor. The negative spike produced by the falling edge of the clock will be blocked by the diode and will have no effect on the sawtooth ramp. A narrow sync pulse is no longer necessary while a sharp-edged pulse is. The value of  $C_D$  should be sufficient to ensure that a 10V pulse will drive the capacitor,  $C_T$ , high enough to trip the 5.6V comparator according to:

$$C_T \Delta V_{\rm CT} = C_{\rm D} (\Delta V_{\rm CT} - V_{\rm D})$$

This relates the magnitude of the spike to the size of the pulse. Also assume  $R_DC_D < 1 \mu s$ .

The free-running frequency of the slaved 5561 should be slightly lower than the sync frequency for proper operation.

## Signetics

## NE/SE5562 Switched-Mode Power Supply Control Circuit

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE/SE5562 is a single-output control circuit for switched-mode power supplies. This single monolithic IC contains all control and protection features needed for full-featured switched-mode power supplies.

The 100mA source/sink output is designed to drive power FETs directly. The associated output logic is designed to prevent double pulsing or cross-conduction current spiking on the output.

All of the control and protect features work cycle-by-cycle up to the maximum operating frequency of 600kHz.

For ease of interface, all digital inputs are TTL or CMOS compatible.

The NE5562 is supplied in 20-pin glass/ceramic (Cerdip), plastic DIP, and plastic SO packages. The NE grade part is characterized and guaranteed over the commercial ambient temperature range of 0°C to +70°C and junction temperature range of 0°C to +85°C. The SE5562 is supplied in the glass/ceramic (Cerdip) package. The SE grade part is characterized and guaranteed over the ambient temperature range of -55 to +125°C and junction temperature range of -55 to +135°C.

#### **FEATURES**

- Stabilized power supply
- Temperature-compensated reference source
- Sawtooth generator
- Pulse width modulator
- Remote on/off switching
- Current limiting (2 levels)
- Auxiliary comparator, with adjustable hysteresis
- Loop fault protection
- Demagnetization/overvoltage protection
- Duty cycle adjust and clamp
- Feed-forward control
- External synchronization
- Total shutdown after adjustable number of overcurrent faults
- Soft-start

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 20-Pin Plastic SO  | 0 to +70°C        | NE5562D    |
| 20-Pin Ceramic DIP | 0 to +70°C        | NE5562F    |
| 20-Pin Plastic DIP | 0 to +70°C        | NE5562N    |
| 20-Pin Ceramic DIP | -55°C to +125°C   | SE5562F    |

8

## NE/SE5562

#### **BLOCK DIAGRAM**



NE/SE5562

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                 | RATING         | UNIT    |
|-------------------|-----------------------------------------------------------|----------------|---------|
| V <sub>S</sub>    | Supply voltage-fed mode (Pin 17) current-fed mode (Pin 7) | 16<br>30       | V<br>mA |
|                   | Output transistor output current                          | 100            | mA      |
|                   | Sync (Pin 11)                                             | Vs             | V       |
|                   | Duty cycle control (Pin 5)                                | Vz             | V       |
|                   | Remote on/off (Pin 6)                                     | Vs             | V       |
|                   | Output invert control (Pin 15)                            | V <sub>S</sub> | ٧       |
|                   | Feedback pin (Pin 8)                                      | Vz             | V       |
|                   | C <sub>DELAY</sub> (Pin 16)                               | Vz             | ٧       |
|                   | External mod in (Pin 4)                                   | Vs             | V       |
| FF                | Feed-forward (Pin 1)                                      | V <sub>S</sub> | V       |
|                   | Demag/overvoltage in (Pin 18)                             | Vz             | V       |
|                   | Current sense (Pin 14)                                    | Vs             | V       |
|                   | Low supply sense and hysteresis<br>(Pins 12, 13)          | Vs             | V       |
| TJ                | Operating junction temperature                            | 135            | °C      |
| T <sub>STG</sub>  | Storage temperature range                                 | -65 to +150    | °C      |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec)                        | 300            | °C      |

#### NOTES:

- 1. Ground Pin 20 must always be the most negative pin.
- 2. For power dissipation, see the application section which follows.

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL         | PARAMETER                                          | RATING                  | UNIT                                   |
|----------------|----------------------------------------------------|-------------------------|----------------------------------------|
|                | Supply<br>voltage-fed<br>current-fed               | 10 to 16<br>15          | V<br>mA                                |
| T <sub>A</sub> | Ambient temperature range<br>NE grade<br>SE grade  | 0 to +70<br>-55 to +125 | °°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°°° |
| TJ             | Junction temperature range<br>NE grade<br>SE grade | 0 to +85<br>-55 to +135 | °C                                     |

## DC AND AC ELECTRICAL CHARACTERISTICS V<sub>CC</sub> = 12V, specifications apply over temperature, unless otherwise specified.

| SYMBOL                                | PARAMETER             |           | TEST CONDITIONS       | SE5562 |      |      | NE5562 |      |       |                |
|---------------------------------------|-----------------------|-----------|-----------------------|--------|------|------|--------|------|-------|----------------|
|                                       |                       | TEST PINS |                       | Min    | Тур  | Max  | Min    | Тур  | Max   | UNIT           |
| Internal re                           | ference               | <u> </u>  |                       |        |      |      |        |      |       |                |
| V <sub>REF</sub>                      | Reference voltage     | Internal  | T <sub>A</sub> = 25°C | 3.76   | 3.80 | 3.84 | 3.76   | 3.80 | 3.84  | ٧              |
| V <sub>REF</sub>                      | Reference voltage     | Internal  | Over temp.            | 3.72   | 3.8  | 3.90 | 3.725  | 3.8  | 3.870 | ٧              |
| · · · · · · · · · · · · · · · · · · · | Temperature stability | Internal  |                       |        | 30   |      |        | 30   |       | ppm/°C         |
|                                       | Long-term stability   | Internal  |                       |        | 0.5  |      |        | 0.5  |       | μV/<br>1000hrs |

NE/SE5562

DC AND AC ELECTRICAL CHARACTERISTICS (Continued) V<sub>CC</sub> = 12V, specifications apply over temperature, unless otherwise specified.

|                             |                                   |                    |                                                                                                                                                          |      | SE5562 |          |      | NE5562 |      |        |
|-----------------------------|-----------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|----------|------|--------|------|--------|
| SYMBOL                      | PARAMETER                         | TEST PINS          | TEST CONDITIONS                                                                                                                                          | Min  | Тур    | Max      | Min  | Тур    | Max  | UNIT   |
| Reference                   | <u> </u>                          | L                  | L                                                                                                                                                        | L    |        | <b>-</b> |      | L      | -    | L      |
| Vz                          | Zener voltage                     | 9                  | I <sub>L</sub> = 7mA,<br>T <sub>A</sub> = 25°C                                                                                                           | 7.35 | 7.60   | 7.75     | 7.35 | 7.6    | 7.75 | ٧      |
| Vz                          | Zener voltage                     | 9                  | I <sub>L</sub> = 7mA,<br>Over temp.                                                                                                                      | 7.25 |        | 7.80     | 7.20 |        | 7.78 | ٧      |
| $\triangle V_Z/\triangle T$ | Temperature stability             | 9                  | I <sub>L</sub> < 1mA                                                                                                                                     |      | 50     |          |      | 50     |      | ppm/°C |
| Low suppl                   | y shutdown                        |                    |                                                                                                                                                          |      |        |          |      |        |      |        |
|                             | Comparator threshold voltage      | Internal           | T <sub>A</sub> = 25°C                                                                                                                                    | 8.30 | 8.45   | 8.75     | 8.30 | 8.45   | 8.75 | ٧      |
|                             | Comparator threshold voltage      | Internal           | Over temp.                                                                                                                                               | 8.00 | 8.45   | 8.90     | 8.00 | 8.45   | 8.90 | ٧      |
|                             | Hysteresis                        | Internal           |                                                                                                                                                          | 25   | 50     | 8.00     | 25   | 50     | 800  | mV     |
| Oscillator                  |                                   |                    | <u> </u>                                                                                                                                                 |      |        |          |      |        |      |        |
| f <sub>MIN</sub>            | Frequency range,<br>minimum       | 1, 2,<br>3, 11     | $R_T = 42.7k\Omega$ ,<br>$C_T = 0.47\mu$ F                                                                                                               |      | 60     | 80       |      | 60     | 80   | Hz     |
| f <sub>MAX</sub>            | Frequency range,<br>maximum       | 1, 2,<br>3, 11     | $R_T = 2.87k\Omega$ ,<br>$C_T = 380pF$                                                                                                                   | 600  |        |          | 600  |        |      | kHz    |
|                             | Initial accuracy                  | 1, 2,<br>3, 11     | $\begin{aligned} f_O &= 52 \text{kHz}, \\ R_T &= 16 \text{k}\Omega \\ \text{and } C_T &= 0.0015 \mu\text{F}, \\ T_A &= 25^{\circ}\text{C} \end{aligned}$ | 48.6 | 54     | 59.4     | 48.6 | 54     | 59.4 | kHz    |
|                             | Voltage stability                 | 1, 2, 3,<br>11, 17 | 10V < V <sub>S</sub> < 18V                                                                                                                               |      | -215   |          |      | -215   |      | ppm/V  |
|                             | Temperature stability             | 1, 2,<br>3, 11     |                                                                                                                                                          |      | 300    | 500      |      | 300    | 500  | ppm/°0 |
|                             | Sawtooth peak voltage             | 2, 3               | $T_A = 25^{\circ}C^1$                                                                                                                                    | 5.00 | 5.25   | 5.40     | 5.00 | 5.25   | 5.40 | ٧      |
|                             |                                   | 2, 3               | Over temp.                                                                                                                                               | 4.80 | 5.25   | 5.60     | 4.80 | 5.25   | 5.60 | ٧      |
|                             | Sawtooth valley voltage           | 2, 3               | T <sub>A</sub> = 25°C                                                                                                                                    | 1.25 | 1.70   | 2.00     | 1.25 | 1.70   | 2.00 | ٧      |
|                             |                                   | 2, 3               | Over temp.                                                                                                                                               | 1.0  | 1.7    | 2.1      | 1.25 | 1.7    | 2.0  | ٧      |
|                             | Sync. in high level               | 11                 |                                                                                                                                                          | 2.0  |        | Vz       | 2.0  |        | Vz   | ٧      |
|                             | Sync. in low level                | 11                 |                                                                                                                                                          | 0.0  |        | 0.8      | 0.0  |        | 0.8  | ٧      |
|                             | Sync. in bias current             | 11 .               | (Sourced),<br>V <sub>11</sub> < 0.8V                                                                                                                     |      | 0.50   | 10.0     |      | 0.50   | 10.0 | μΑ     |
|                             | Feed-forward ratio, maximum       | 1                  |                                                                                                                                                          |      | 2      |          |      | 2      |      | _      |
|                             | Feed-forward duty cycle reduction | . 1                | V <sub>FF</sub> = 2V <sub>Z</sub> ,<br>T <sub>A</sub> = 25°C                                                                                             | 11   | 13.5   | 19       | 11   | 13.5   | 19   | %      |
|                             | reduction                         | 1                  | Over temp.                                                                                                                                               | 6    | 13.5   | 22       | 8    |        | 22   | %      |
| -                           | Feed-forward reference voltage    | 9                  |                                                                                                                                                          |      | Vz     | Vs       |      | Vz     | Vs   | ٧      |
|                             | Feed-forward bias current         | 1                  |                                                                                                                                                          |      | 2.5    | 50.0     |      | 2.5    | 50.0 | μΑ     |

NE/SE5562

## DC AND AC ELECTRICAL CHARACTERISTICS (Continued) V<sub>CC</sub> = 12V, specifications apply over temperature, unless otherwise specified.

|                     | PARAMETER                                   |           |                                                                   |      | SE5562 |       | NE5562 |       |       | ,    |
|---------------------|---------------------------------------------|-----------|-------------------------------------------------------------------|------|--------|-------|--------|-------|-------|------|
| SYMBOL              |                                             | TEST PINS | TEST CONDITIONS                                                   | Min  | Тур    | Max   | Min    | Тур   | Max   | UNIT |
| Error amp           |                                             |           |                                                                   |      |        |       |        |       |       |      |
| I <sub>BIAS</sub>   | Input bias current                          | 8         |                                                                   |      | 1.0    | 5.0   |        | 1.0   | 5.0   | μΑ   |
| A <sub>VOL</sub>    | DC open-loop gain                           | 8, 10     | $R_L > 100 k\Omega$                                               | 60   | 86     |       | 60     | 86    |       | dB   |
| V <sub>OH</sub>     | High output voltage                         | 10        | I <sub>SOURCE</sub> = 1mA                                         | 5    |        |       | 5      |       |       | ٧    |
| V <sub>OL</sub>     | Low output voltage                          | 10        | I <sub>SINK</sub> = 1mA                                           |      |        | 2.0   |        |       | 2.0   | ٧    |
|                     | PSRR from V <sub>Z</sub> and V <sub>S</sub> | Internal  | f <sub>O</sub> < 300kHz                                           |      | -40    |       |        | -40   |       | dB   |
| BW                  | Small-signal gain band-<br>width product    |           |                                                                   |      | 8      |       |        | 8     |       | MHz  |
|                     | Feedback resistor range                     |           |                                                                   | 1    |        | 240   | 1      |       | 240   | kΩ   |
| I <sub>SINK</sub>   | Output sink current                         |           | V8 = V10 = 5V                                                     |      |        | 10    |        |       | 10    | mA   |
| I <sub>SOURCE</sub> | Output source current                       |           | V8 = 3V,<br>V10 = 1V                                              |      |        | 5     |        |       | 5     | mA   |
|                     | Sawtooth feedthrough                        |           | A <sub>V</sub> = 100,<br>0% duty cycle                            |      | 200    |       |        | 200   |       | mV   |
| PWM com             | parator and modulator                       |           |                                                                   |      | _      |       |        |       |       |      |
|                     | Minimum duty cycle                          | 19        | @ V <sub>COMP</sub> < ,<br>f = 300kHz                             | 0    |        |       | 0      |       |       | %    |
|                     | Maximum duty cycle                          | 19        | @ V <sub>COMP</sub> > ,<br>f = 300kHz,<br>V15 = 0V                | 95   |        | 98    | 95     |       | 98    | %    |
| Acc                 | Duty cycle                                  | 10, 19    | f = 15kHz to<br>200kHz,<br>V <sub>IN</sub> = 0.472 V <sub>Z</sub> | 41   | 49     | 55    | 41     | 49    | 55    | %    |
| t <sub>PD</sub>     | Propagation delay to output                 | 2, 19     | V <sub>15</sub> = 0                                               |      | 400    |       |        | 400   |       | ns   |
| I <sub>BIAS</sub>   | Bias current, external modulator input      | 4         | (Sourced)                                                         |      | 0.20   | 20    |        | 0.20  | 20    | μΑ   |
| I <sub>BIAS</sub>   | Bias current, duty cycle control            | 5         | (Sourced)                                                         |      | 0.20   | 20    |        | 0.20  | 20    | μΑ   |
|                     | Soft-start trip voltage                     | 5         |                                                                   | .910 | 0.955  | 0.990 | 0.922  | 0.955 | 0.988 | ٧    |
| Remote or           | n/off (shutdown)                            |           |                                                                   |      |        |       |        |       |       |      |
|                     | Output enabled                              | 6         |                                                                   | 0    |        | 0.80  | 0      |       | 0.80  | ٧    |
|                     | Output disabled                             | 6         |                                                                   | 2    |        | Vz    | 2      |       | Vz    | ٧    |
| I <sub>BIAS</sub>   | Bias current                                | 6         |                                                                   |      | 1      | 10    |        | 1     | 10    | μΑ   |
| V <sub>IN</sub>     | Maximum input voltage                       | 6         |                                                                   | Vz   |        |       | Vz     |       |       | ٧    |
|                     | Delay to output(s)                          | 6, 19     |                                                                   |      | 400    |       |        | 400   |       | ns   |

NE/SE5562

DC AND AC ELECTRICAL CHARACTERISTICS (Continued) V<sub>CC</sub> = 12V, specifications apply over temperature, unless otherwise specified.

| CVMDO:             | PARAMETER                         | TECT DING    | TEST CONDITIONS                                                        | SE5562               |                      |      | NE5562               |                      |       |      |
|--------------------|-----------------------------------|--------------|------------------------------------------------------------------------|----------------------|----------------------|------|----------------------|----------------------|-------|------|
| SYMBOL             | PAHAMETEH                         | TEST PINS    | TEST CONDITIONS                                                        | Min                  | Тур                  | Max  | Min                  | Тур                  | Max   | UNIT |
| Current lin        | nit comparator(s)                 |              | L                                                                      |                      | L                    |      |                      |                      | l     |      |
|                    | Shutdown, OC2                     | 14           |                                                                        | .593                 | 0.645                | .697 | 0.593                | 0.645                | 0.697 | ٧    |
|                    | Minimum duty cycle, OC1           | 14           |                                                                        | .486                 | 0.528                | .570 | 0.486                | 0.528                | 0.570 | ٧    |
| I <sub>BIAS</sub>  | Bias current                      | 14           | (Sourced)                                                              |                      | 0.5                  | 50   |                      | 0.5                  | 50    | μΑ   |
| OC <sub>1</sub>    | C <sub>DELAY</sub> charge current | 16           | ,                                                                      | -18.2                | -13                  | -6.5 | -18.2                | -13                  | -7.8  | μΑ   |
| OC2                | C <sub>DELAY</sub> charge current | 16           |                                                                        | -770                 | -550                 | -250 | -770                 | -550                 | -330  | μΑ   |
| C <sub>DELAY</sub> | Discharge current                 | 16           | V12 = V <sub>Z</sub>                                                   | 0.4                  | 1.4                  | 4.0  | 0.8                  | 1.4                  | 2.0   | μΑ   |
| C <sub>DELAY</sub> | Shut off trip level               | 16           | T <sub>A</sub> = 25°C                                                  | 3.75                 | 3.86                 | 3.97 | 3.75                 | 3.86                 | 3.97  | ٧    |
| <del></del>        | omparator with shutdown           |              |                                                                        | 1                    |                      |      |                      |                      | L     |      |
| I <sub>BIAS</sub>  | Bias current                      | 12           | (Sourced)                                                              |                      | 1                    | 10   |                      | 1                    | 10    | μΑ   |
| <del> </del>       | Threshold voltage                 | 12           | ,                                                                      | 3.69                 | 3.80                 | 3.91 | 3.69                 | 3.80                 | 3.91  | ٧    |
| C <sub>DELAY</sub> | Discharge current                 | 12           | V <sub>IN</sub> = 3V                                                   | 5                    | 10                   |      | 5                    | 10                   |       | mA   |
|                    | Hysteresis                        | 12, 13       |                                                                        |                      | 10                   |      |                      | 10                   |       | mV   |
| Demagneti          | zation overvoltage compara        | tor          |                                                                        |                      |                      |      | L                    |                      |       |      |
| IBIAS              | Bias current                      | - 18         |                                                                        |                      | 2                    | 10   |                      | 2                    | 10    | μA   |
|                    | Threshold voltage                 | 18           |                                                                        | 3.62                 | 3.80                 | 3.91 | 3.69                 | 3.80                 | 3.91  | V    |
|                    | Hysteresis                        | 18           |                                                                        |                      | 10                   |      |                      | 10                   |       | mV   |
| Output sta         | ıge                               |              | L                                                                      |                      |                      |      |                      |                      |       |      |
| V <sub>OH</sub>    | High output voltage               | 19           | I <sub>SOURCE</sub> = 100mA                                            | V <sub>S</sub> - 2.5 | V <sub>S</sub> - 1.9 |      | V <sub>S</sub> - 2.5 | V <sub>S</sub> – 1.9 |       | V    |
| V <sub>OL</sub>    | Low output voltage                | 19           | I <sub>SINK</sub> = 2mA                                                |                      | 0.16                 | 0.4  |                      | 0.16                 | 0.4   | V    |
| V <sub>OL</sub>    |                                   | 19           | I <sub>SINK</sub> = 100mA,<br>T <sub>A</sub> = 25°C                    |                      | 1.4                  | 2.0  |                      | 1.4                  | 2.0   | ٧    |
|                    |                                   | 19           | I <sub>SINK</sub> = 100mA,<br>over temp.                               |                      |                      | 2.25 |                      |                      | 2.25  | ٧    |
| ·                  | I <sub>SINK</sub> max             | 19           |                                                                        | 100                  |                      |      | 100                  |                      |       | mA   |
|                    | I <sub>SOURCE</sub> max           | 19           |                                                                        | 100                  |                      |      | 100                  |                      |       | mA   |
| t <sub>R</sub>     | Rise time                         | 19           | C <sub>L</sub> = 2000pF                                                |                      | 160                  |      |                      | 160                  |       | ns   |
| t <sub>F</sub>     | Fall time                         | 19           | C <sub>L</sub> = 2000pF                                                |                      | 80                   |      |                      | 80                   |       | ns   |
| Supply cui         | rrent/voltage                     | <u> </u>     |                                                                        |                      |                      |      |                      |                      |       |      |
| lcc                | Supply current                    | 17           | $10V < V_S < 16V$<br>(Voltage-fed mode), $V_I < V_S$                   |                      | 9                    | 15   |                      | 9                    | 15    | mA   |
| V <sub>S</sub>     | Input voltage                     | 7, 17        | I <sub>I</sub> = 15mA,<br>(Current-fed mode)<br>V <sub>S</sub> = meter | 14.2                 | 15.3                 | 16.7 | 14.2                 | 15.3                 | 16.7  | ٧    |
| Operating          | frequency range for all fun       | ctions but f | eed-forward working                                                    | cycle-by             | -cycle               |      |                      |                      |       |      |
| f <sub>MIN</sub>   | Minimum frequency                 | All          | $R_T = 42.7k\Omega,$ $C_T = 0.47\mu F$                                 |                      | 60                   | 80   |                      | 60                   | 80    | Hz   |
| f <sub>MAX</sub>   | Maximum frequency                 | All          | $R_T = 2.87 k\Omega$ ,<br>$C_T = 380 pF$                               | 600                  | 1000                 |      | 600                  | 1000                 |       | kHz  |

<sup>1.</sup> Sawtooth peak and valley voltages were designed to be temperature-dependent to provide the frequency independence of temperature.

#### 8

## Switched-Mode Power Supply Control Circuit

## NE/SE5562







NE/SE5562







NE/SE5562

## THE NE/SE5562 THEORY OF OPERATION

#### INTRODUCTION

Switched-mode power conversion relies on the principle of pulsed energy storage in an inductive or capacitive element. Capacitive switched converters are typically used with low power systems for which only tens of milliamperes are required. Medium and high power converters tend to use inductive storage elements as shown in Figures 7 - 9 with which a single switch may be moved around to create step-up (flyback) positive or negative polarity and step-down (forward or buck) conversion from a fixed-voltage source. The relationship between input and output voltage in each case is controlled by the switching on-to-off ratios, which is termed duty cycle. Duty cycle modulation is the common factor in this basic type of power control mechanism. By adding a high-gain operational amplifier, having one input tied to a stable DC reference voltage, configured in a negative feedback loop to maintain a constant output voltage as shown in Figure 10, the switchedmode controller becomes a dynamic voltage regulator. It is this single-switch topology that is most readily adapted to the NE/SE5562 SMPS Control IC.

The ability to switch inductor currents at rates up to 600kHz with state-of-the-art power FETs makes the design of small, efficient switching power converters an attainable reality. Protective features such as programmable slow-start and cycle-by-cycle current limiting allow safe, maintenance-free power supplies to be mass-produced at reduced cost to the manufacturer. Integrated technology makes long-term reliability a predictably achievable goal.









NE/SE5562





### NE/SE5562

## THE NE/SE5562 THEORY OPERATION

#### The Sawtooth Oscillator

The sawtooth oscillator consists of a gated charge-discharge capacitor circuit with threshold comparators setting the peak and valley voltages of the ramp. The resistor divider R1 – 3 is supplied with a source voltage derived from either  $V_Z$  (7.50V) minus two diode drops, or, when feed-forward is in control, a voltage greater than  $V_Z$  and proportional to the main supply voltage. The nominal upper threshold voltage is 5.25V and the lower threshold 1.70V. These then determine the sawtooth peak and valley voltages, respectively.

#### Operation

Beginning with the charge cycle, ramp voltage builds up on the timing capacitor due to a constant current supplied to the node at Pin 2. When capacitor voltage reaches the upper threshold, comparator A switches, setting the latching flip-flop. The output of the latch goes high, generating a clock pulse. The discharge transistor is simultaneously turned on, reducing charge on the timing capacitor to the point at which the lower threshold voltage, 1.70V, is reached. The lower comparator is then activated, resetting the latch and terminating the clock pulse. Note that the discharge transis-

tor is referenced to the same return diodes as the threshold resistor divider and the discharge current is made to track with the charge current. This charge and discharge tracking results in a true sawtooth waveform even at extended frequencies. Figure 15 shows a family of curves which explains the relationship between  $R_{\text{T}},\,C_{\text{T}},$  and the frequency of the sawtooth generator. The data sheet shows the initial accuracy of the oscillator at 60Hz and 600kHz.

# THE PULSE WIDTH MODULATOR AND ERROR AMPLIFIER

The PWM consists of a multi-input voltage comparator (Figure 13) having its positive input tied to the sawtooth ramp voltage and the various negative inputs referenced to ORed control signal nodes. The primary control signal is the error amplifier output voltage node which sets the active duty cycle termination point of the PWM output waveform. As the error amplifier input signal derived from the power supply load voltage varies, for instance in a negative direction, the amplifier output moves upward, raising the PWM comparator toward longer duty cycles at the output on Pin 19. The start-up sequence begins with zero voltage at the input to the

error amplifier. Since this could signal an open feedback loop, the loop fault comparator on Pin 8 clamps the PWM duty cycle until the feedback voltage exceeds 0.955V. A second comparator monitors the duty cycle control, Pin 5, with the same threshold level, inhibiting the output via the start-stop latch (Figure 14).

The charging of the slow-start capacitor provides a controlled ramp-up of the output duty cycle and a resultant gradual increase in energy fed to the output magnetics.

The dynamic response of the PWM comparator is shown in the simulated waveform drawing of Figure 15. The error amplifier output voltage is depicted as sloping positive (increasing) with time as referenced to the sawtooth waveform. This causes the duty cycle to increase with time. This is an indication of an increasing load on the power supply as output voltage is decreasing. The Pin 5  $(\delta_{MAX})$  control voltage is also superimposed midway on the sawtooth, indicating the limits of duty cycle increase as the output waveform no longer increases in duty cycle after the  $\delta_{MAX}$  threshold is crossed. A hypothetical overcurrent pulse (Pin 14) is shown to illustrate cycle termination immediately at the output (Pin 19).



NE/SE5562





#### 8

### Switched-Mode Power Supply Control Circuit

NE/SE5562

The error amplifier's non-inverting input is tied to a bandgap reference of 3.80V, accurate to  $\pm\,2\%$  at 25°C. The temperature stability of the voltage reference is 30ppm/°C.

The error amplifier is designed for an openloop gain of 86dB having a small-signal unity gain bandwidth of 3MHz. Closed-loop gain is stable to 10dB, as shown in Figure 17. The DC output excursion of the amplifier is capable of controlling the full PWM range of 0 to 95%. The amplifier can sink 10mA and source 5mA. The nominal DC output for 50% duty cycle is 3.55V. Feedback control resistor value may range from  $1k\Omega$  to  $240k\Omega$  without overload or instability. However, low closedloop gains must be compensated by lag lead network techniques for optimum stability. Loop compensation networks may intersect the open-loop gain curve with a slope 2 closure and must then be compensated to maintain overall phase and gain margin (Figure 16).





NE/SE5562

## Feed-Forward Compensation (Pin 1)

To provide a means of automatically improving line-to-load voltage regulation, a technique called feed-forward regulation is made a part of the NE/SE5562 active mechanism. Referring back to the diagram for the sawtooth oscillator, note that Pin 1 is capable of changing the internal supply voltage to the charging circuit for the timing capacitor, Ct. With a nominal duty cycle of 30%, for instance, increasing Pin 1 voltage by 1V from 10.3 to 11.3 will reduce the output duty cycle by approximately 5%. Thus, a primary has caused a decrease in volt-seconds (duty cycle X primary volts) of 5/30 or 16% (Figure 4). The result is a small over-compensation in the output energy, but an overall safe margin in transformer flux.

#### NOTE:

Figure 18 shows a delta V<sub>1</sub> of 7.5V.

The mechanism which produces inverse duty cycle modulation is shown in Figure 18. Increasing Pin 1 voltage beyond the value of  $V_Z$  (7.50V) increases the charge rate on  $C_T$ , causing the duty cycle to be terminated earlier for each cycle that input voltage is increased. The threshold voltages at the sawtooth limit comparator reference inputs are changed with Pin 1 also in order to offset any change in oscillator frequency.

The secondary benefit of using feed-forward is the attenuation of any low-frequency AC riding on the DC supply before it reaches the regulated output.

Note that a start delay circuit is added to the Pin 1 divider in order to prevent internal race conditions during initial power-up. Once the turn-on transient has decayed, normal operation of the feed-forward circuit is assured. Figure 19 shows an RC delay placed in a base clamping circuit to provide reliable starting.





8-126

#### 8

## Switched-Mode Power Supply Control Circuit

NE/SE5562

#### **SYNCHRONIZATION**

The synchronization of the sawtooth oscillator to an external pulse of negative-going polarity is shown in Figure 20. When the sync input pulse crosses the 1.5V threshold, negative, the sawtooth oscillator is prevented from discharging the timing capacitor, causing the charge voltage on the capacitor to remain high (5.25V) until the sync pulse again goes above 1.5V, allowing reset. This action stretches the period of the oscillator and results in a lower frequency undersynchronization control than the free-running frequency.

#### NOTE:

See oscillator schematic, Figure 12, for sync circuit details.

The following relationship holds -

ffree-run > fsync

$$f_{\text{sync}} = \frac{1}{t_0 + \tau}$$

A typical recommended starting point in calculating frequency for synchronous operation is to set the free-run frequency approximately 10% higher than the sync frequency. Then set the pulse width,  $\tau$ , to 10% of  $t_0$ , the free-run period, with the desired new frequency determined by the sum as above.





### NE/SE5562

#### **DUTY CYCLE LIMIT (PIN 5)**

The forward or buck converter, and even the flyback converters, may require an automatic duty cycle limit to prevent transformer saturation or unstable behavior. A special input provides access to the PWM comparator for this purpose. As discussed previously in regard to the error amplifier, increasing load demand may drive the system current beyond safe limits. A simple solution is the placement of a duty cycle limit within the system dynamic response before this can occur. Figure 13 shows the PWM comparator with its multiple input ports. All are inverting in polarity and provide a lowest priority level sensing circuit. The lowest level on Pin 4, 5, or 10 gains control of the duty cycle limit. During normal operation, the  $\delta_{\text{MAX}}$  circuit sends a continuous threshold signal to the PWM comparator, setting a fixed limit on how much the error amplifier is allowed to increase the duty cycle in response to load demand. Figure 22 shows the circuit within the NE/SE5562 which actually controls duty cycle as listed below:

- Duty cycle ramp-up (slow-start) during power-up. Time constant controlled by external R, C ramp voltage at Pin 5.
- Slow-start if remote ON/OFF is actuated, if OC2 threshold trips, demagnetization/ overvoltage is sensed, or low supply voltage to the internal regulator is sensed (V<sub>S</sub> ≤ 8.45V).
- 3. Note that Pin 8 is monitored by the loop fault comparator. When the regulated supply feedback drops below this threshold level (0.955V), the duty cycle is clamped by two diodes in series with a 2kΩ load across Pin 5 to ground. This implies a minimum duty cycle condition as long as the low output level remains.

Referring to the graph in Figure 23, the designer may choose a divider ratio which,

when referenced to V<sub>Z</sub>, 7.5V, provides an easy duty cycle limit control. For example, a 50% limit results in a ratio of 0.48. Setting R<sub>2</sub> at a nominal value between 10 and  $20 k \Omega$  and solving for R<sub>1</sub>, the proper limit is obtained.

#### Example:

A duty cycle limit of 50% is required for a forward converter.

 $R_2 = 10k\Omega$ , find  $R_1$ 

$$\begin{array}{rcl} \frac{\mathsf{R}_2}{\mathsf{R}_1 + \mathsf{R}_2} &= 0.48 \\ & : \mathsf{R}_2 &= 0.48 \; (\mathsf{R}_1 + \mathsf{R}_2) \\ 0.48 \mathsf{R}_1 &= \mathsf{R}_2 - 0.48 \mathsf{R}_2 \\ & : \mathsf{R}_1 &= \frac{\mathsf{R}_2 (1 - 0.48)}{0.48} \\ &= \frac{10 \mathsf{k} \Omega (0.52)}{0.48} \\ &= 10.8 \mathsf{k} \Omega \end{array}$$



8-128

## NE/SE5562

## Switched-Mode Power Supply Control Circuit





C

Signetics Linear Products Product Specification

### Switched-Mode Power Supply Control Circuit

NE/SE5562

## THE START-STOP CONTROL SEQUENCE

The start-up circuit involves a sequential set of conditions which progresses as follows: power-up after OFF condition or remote ON after OFF. Initially, 0V exist on the supply output, causing zero feedback volts on Pin 8. The slow-start capacitor is discharged, forcing Pin 5 to 0V, having been clamped by the internal discharge transistor, Internal supply regulator input exceeds 8.45V, releasing low voltage shutdown condition with Pin 5 below 0.955V. The slow-start comparator output goes high, resetting the start/stop latch, sending a low output signal to the output stage power NOR gate. The PWM signal is then enabled to feed the output drive circuits, starting energy flow through the magnetics. However, instantaneously the power supply output is still below 0.955V and the loop fault comparator forces the PWM to remain at a minimum duty cycle. The equivalent circuit at this instant in the start-up cycle which exists at Pin 5 is shown in Figure 26.

The actual minimum duty cycle is determined by the parallel source resistance of  $R_1$  and  $R_2$  combined with the shunt loading internal to Pin 5. High values of divider resistance,  $20-30k\Omega$ , will supply less shunt current to Pin 5 and create a lower modulator duty cycle, while lower values of  $R_1$  and  $R_2$  (5 –  $10k\Omega$ ) will generate a higher modulator voltage and a greater resultant minimum duty cycle.

As the power conversion circuits become active and Pin 8 feedback voltage increases above 0.955V, the duty cycle network is unclamped; duty cycle increases, controlled by the RC time constant  $R_1 \parallel R_2.C_{SS}$ , and as output voltage brings the feedback voltage up to equal the reference voltage, 3.80V, the error amplifier takes control and the supply is in regulation.





The stop or shutdown sequence is initiated by any of the following conditions:

- a. Supply voltage (bulk) sense below 3.80V at Pin 12.
- b. Pin 17 below 8.45V or Pin 7 current below level (less than 9mA).
- c. Remote ON/OFF voltage at Pin 6 greater than 2V.
- d. Sustained OC2 causing C<sub>DLY</sub> to charge above 3.80V (current sense on Pin 14 continuously above 0.645V peak).

NE/SE5562

## DUAL-LEVEL OVERCURRENT COMPARATORS

The overcurrent sensing circuit (Figure 27) consists of a single PNP input buffer with emitter-follower tied to V<sub>Z</sub>, 7.50V, feeding into the base of an NPN split-emitter transistor. This forms the input node to a set of dual-level voltage comparators with references of 0.528 and 0.645V, respectively. Current sources for the comparator are fixed biased NPNs.

The typical transition time delay for an overcurrent fault is 300ns. Bias current at the input averages 500nA.

If the overcurrent sense feature is not used, it is recommended that Pin 14 be tied to ground.

When used for sensing current-derived voltage impulses from the primary driver, a high-speed, low-impedance transient filter network is advised. An example is shown in Figure 28. Keep C<sub>F</sub> close to the NE/SE5562.





NE/SE5562

# THEORY — OC1 AND OC2 Overcurrent Logic and Delay Capacitor Operations

The circuit takes a voltage input from Pin 14 and compares the level to a dual reference comparator with trips at 0.53 and 0.65V. The lower trip point actuates cycle-by-cycle shutdown of the output stage with an intrinsic delay of 400ns. The second level actuates the slow-start function. In addition, there exists a separate housekeeping circuit whose function is to terminate operation of the output stage if its threshold is exceeded. This involves a time delay circuit based on two

separate switchable current sources, OC1 and OC2. The time delay capacitor allows the user to program shutdown of the system after a predetermined number of overcurrent cycles have occurred within the period set by the ramp-up of the delay capacitor. Once shutdown has occurred in this manner, external reset is required to restart the system. Referring to the logic block Figure 29, which controls the gating of the two charge pumps into the delay capacitor at Pin 16, the complete signal flow may be traced. Logic signals from the overcurrent 1 and 2 comparators are gated by the clock and delayed clock signals generated by the sawtooth oscillator. The

complete sequence for an overcurrent fault may be understood by referring to Figure 30 for OC2. Here it is shown that an OC2 signal exists indicating that the 0.65V threshold has been exceeded by a signal at Pin 14.

Note that an overcurrent pulse within a particular clock frame turns on the respective OC2 charge ramp during the entire next clock frame. Consecutive overcurrent pulses of either OC1 or OC2 magnitude will activate the selected charge pump for the total duration that such overcurrent occurs. The charging cycle will continue until the delay capacitor reaches the 3.86V trip level.



#### 8

## Switched-Mode Power Supply Control Circuit

## NE/SE5562



NE/SE5562



# CALCULATING THE DELAY CAPACITOR

Actual delay time for a given capacitor value at Pin 16 may be estimated using the graphs in Figure 31 for OC1 and OC2. By first determining the allowable overcurrent time product for a particular power converter, a capacitor delay value may be calculated.

Note that the OC1 charge pump is typically  $13\mu A$  while OC2 pumps  $550\mu A$  into the capacitor. If the exact value is to be calculated for a particular delay requirement, use the following procedure:



- Determine the level of overcurrent OC1 or OC2.
- 2. Find the maximum delay time which the supply may safely sustain for this continuous overcurrent condition. Note that OC1 may be activated on every cycle if OC2 is not reached, causing continuous charging of C-Delay. However, OC2 overcurrent detection causes the supply to go into slow-start shutdown (hiccup mode), on the first such pulse. OC2 delays are based on an interrupted charging cycle with total cycle time determined by the external slow-start delay capacitor duty cycle maximum divider time constant.

For a continuous OC1 overcurrent:

$$C_{DLY} = \frac{(13 \times 10^{-6})(\text{Delay time} - \text{sec})}{3.86V}$$
 (1)

For a continuous OC2 overcurrent:

$$C_{DLY} = \frac{(550 \times 10^{-6})(\text{Delay cycles} \times 1 / f_{SW})}{3.86V}$$

Some downward adjustment of the OC2 capacitor value may be necessary to compen-

sate for the  $1-2\mu A$  of discharge current at Pin 16 during the delay cycles.

Example: A maximum of 100 OC2 current fault cycles is allowed.

$$f_{SW} = 400kHz$$
, find  $C_{DLY}$ 

$$C_{\text{DLY}} = \frac{(550 \times 10^{-6})(100 \times \frac{1}{4} \times 105)}{3.86V}$$

 $= 0.036 \mu F$ 

Example: OC2/CDLY

Find number of OC1 cycles before shutdown with  $0.036\mu F$  C<sub>DLY</sub>.

Delay Time = 
$$\frac{3.6 \times 10^{-8} \text{F})(3.86 \text{V})}{13 \times 10^{-6} \text{A}}$$

= 10.7 ms

Total cycles to shutdown = 
$$\frac{10.7 \times 10^{-6}}{2.5 \times 10^{-6}}$$

= 4280

Figure 33 shows an actual OC1 charging cycle for continuous fault current sensed at Pin 14 and a DLY =  $1\mu$ F.

NE/SE5562

# BULK-SENSE AUXILIARY COMPARATOR WITH SHUTDOWN

This circuit is intended to act as an automatic low-line detection mechanism. As shown in Figure 33, a voltage divider is connected from the main unregulated DC supply to Pin 12. The lower divider resistor may be a potentiometer of  $5-10k\Omega$  resistance with centertap connected to Pin 13. The comparator which senses Pin 12 voltage is referenced to

3.80V and Pin 12 divider voltage must be greater than this voltage by a sufficient margin to operate within the prescribed low-line limits. For instance, if a line voltage drop of 25% is considered the shutdown threshold, then  $V_{12}$  should be calculated for a nominal operating voltage as shown in Figure 33.

When the line voltage drops more than 25%, the output stage is disabled. With the hysteresis connected as shown and the pot adjusted near midway, the line voltage will have to

exceed V<sub>NOMINAL</sub> before the supply will restart. The hysteresis control may then be calibrated for the desired overexcursion before restart. This prevents unstable circuit

The reset switch provides a means for resetting the shutdown latch after overcurrent faults have charged  $C_{DLY}$  to its trip threshold. This also provides a discharge path for the delay capacitor. Figure 34 shows internal circuit.





### NE/SE5562

#### THE OUTPUT DRIVE STAGE

The output stage contains the power NOR inhibit gate, invert logic function, and source-sink drivers. The driver stage is capable of sourcing and sinking 100mA at frequencies up to 600kHz. The output transistors are Schottky clamped to prevent saturation and the resultant switching delay due to stored charge. A 2.5 $\Omega$  current sense resistor in the emitter of Q419 serves to drive active clamp Q427 when the output sources more than 200mA. This places a limit on the peak

current available during instantaneous charging of a power MOS FET gate. This feature protects the output stage from inadvertent catastrophic overload.

When sinking current, the output is clamped to a maximum of 1.4V. Output swing for positive output is typically V<sub>S</sub> – 1.9V at 100mA sourcing. Rise time for a 2000pF load at Pin 19 is typically 160ns with a fall time of 80ns.

The power NOR gate provides a fast response inhibit function to shutdown the output in the event of a number of different fault

conditions. All inputs are internal to the device and do not appear directly on the external pins as is shown on Figure 35.

The additional flexibility of an invert control allows the polarity at the output during duty cycle to be reversed. This provides a simple means of designing with P-channel power MOS FETs without adding external inverters. The invert logic is controlled by a simple logic signal at Pin 15. Grounding will cause the output to be a normal positive output and a high level gives inverted output.



March 1986 8-136

### NE/SE5562

# THE INTERNAL VOLTAGE REGULATOR

The internal regulator is configured to provide for external supply to the NE/SE5562 from either a voltage feed or a current feed.<sup>1</sup>

For the current-fed mode, a series-dropping resistor may be used to power the device from voltages greater than 18V with current supply of 15 to 25mA. Note that supply current stated in the data sheet is for the device only without load on the output or V<sub>2</sub>. Drive currents also are pulse-related and thus reflect frequency components onto the current-feed circuit. These must be filtered out at Pin 7 with adequately large capacitors in order to prevent motor-boating (see Figure 36 and Figure 37).

Input current to Pin 7 flows through Zeners  $Z_1$  and  $Z_2$ , and short regulator transmitter QR. A differential amplifier with 3.80V reference provides feedback to regulate  $V_S$  to 15V.

In the voltage-fed mode using Pin 17, the Zeners prevent current flow through QR for input voltages less than 19V.

Power dissipation of the device must stay within the allowable package limits. These limits are derived from the thermal characteristics of the particular package chosen. The NE5562N plastic package is capable of operating within the temperature range (ambient) of 0 to +70°C. This rating applies to the surface-mount product NE5562D also. Obviously, the power dissipation of the ''D'' package is lower than the standard DIP. Thermal resistance for the various packages are:

20-Pin plastic — NE5562N/SE5562N: 
$$\theta_{\rm JA}$$
 61°C/W

20-Pin glass/ceramic — NE5562F/ SE5562F:  $\theta_{\rm JA}$  90°C/W

20-Pin SO: -55 to +85°C/W (board-dependent)

#### NOTE:

1. See Figures 5 and 6 for Internal Regulator Response Curves.

Design Example — An NE5562N is operated at  $40^{\circ}$ C ambient in the voltage-fed mode with  $V_S = 15V$ ; assume  $I_S = 22$ mA average:





$$P_D = (22 \times 10^{-3})(15)$$
  
= 330mW

Solving for the temperature rise from ambient to the IC functions:

Temperature rise =  $61^{\circ}\text{C/W} \times 0.33\text{W}$ 

Junction temperatures will be 20.1°C above average ambient temperatures which is 40°C.

$$T_{,l} = 40^{\circ}C + 20.1^{\circ}C = 60.1^{\circ}C$$

The allowable maximum junction temperature is 150°C. 125°C is more conservative. The conditions of this example are safe.

### NE/SE5562





March 1986

### NE/SE5562





### Flyback Converter Design

### Flyback Converter

#### Advantages:

- Simple circuit. Only one inductive component even with line isolation.
- Economic. Low component count, low cost
- Work over large input voltage variations.
- Can accommodate multiple outputs.

### Disadvantages:

- Large output ripple current due to discontinuous energy transfer.
- Large output capacitor; has to supply part of the load current.
- Low leakage inductance required to prevent high voltage spikes at the switching transistors.
- Relatively large core volume for the output power. Core driven in one direction only.

### Design Parameters for Flyback Inductor

#### Input

- Minimum input voltage
- Maximum input voltage

#### Dutput

- Output voltage or voltages
- Output current or currents
- Output load

#### Frequency of Operation

Estimate of Overall Efficiency. ( $\eta$ )

NE/SE5562



March 1986

Figure 42. Forward Converter, 100W - 5V

#### 8

### Switched-Mode Power Supply Control Circuit

### NE/SE5562



NE/SE5562



March 1986 8-142

### NE/SE5562





### NE/SE5562



### **REFERENCES**

- R.D. Middlebrook and Slobadan Cuk, Advances in Switched Mode Power Con- version, Volumes I and II, TESLA Co., Pasadena, CA, 1983.
- Rudolf P. Stevens and Gordon E. Bloom, Modern DC to DC Switchmode Power Convertor Circuits, Van Nostrand Reinhold/Computer Science and Engineering Series, 1985.
- 3. H. Dean Venable, *Stability Analysis Made Simple*, Venable Industries, Inc., 1981.
- J. Jongsma and L.P.M. Bracke, High Frequency Ferrite Power Transformer and Choke Design, N. V. Philips ELCO-MA Publications, Eindhoven, the Netherlands, September 1982.
- Edwin S. Oxner, Power FETs and Their Applications, Prentice-Hall, 1982.

# **Signetics**

# NE5568 Switched-Mode Power Supply Controller

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The NE5568 is a control circuit for use in switched mode power supplies. It contains an internal temperature-compensated supply, PWM, sawtooth oscillator, over-current sense latch, and output stage. The device is intended for low cost SMPS applications where extensive housekeeping functions are not required. The NE5568 is a selected version of the NE5561.

#### **FEATURES**

- Micro-miniature (D) package
- Pulse width modulator
- Current limiting (cycle by cycle)
- Sawtooth generator
- Stabilized power supply
- Double-pulse protection
- Internal temperature-compensated reference

#### **APPLICATIONS**

- Switch mode power supplies
- DC motor controller inverter
- DC/DC converter

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 8-Pin Plastic DIP | 0 to +70°C        | NE5568N    |
| 8-Pin Cerdip      | 0 to +70°C        | NE5568FE   |
| 8-Pin SO package  | 0 to +70°C        | NE5568D    |

### **BLOCK DIAGRAM**



### Switched-Mode Power Supply Controller

NE5568

### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL          | PARAMETER                   | RATING  | UNIT |
|-----------------|-----------------------------|---------|------|
| V <sub>CC</sub> | Supply voltage              | 18      | V    |
| lout            | Output current              | 40      | mA   |
|                 | Output duty cycle           | 98      | %    |
| P <sub>D</sub>  | Max total power dissipation | 0.75    | w    |
| TA              | Operating temperature range | 0 to 70 | °C   |

### **DC ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 12V, $T_A$ = 25°C, unless otherwise specified.

| CVMDO            | DADAMETED                                   | TEST SOUR                           |                         |       |          |       | UNIT     |  |
|------------------|---------------------------------------------|-------------------------------------|-------------------------|-------|----------|-------|----------|--|
| SYMBOL           | PARAMETER                                   | TEST COND                           | HONS                    | Min   | Тур      | Max   |          |  |
| Reference        | e section                                   |                                     |                         | L     |          |       | ,        |  |
| V                | Internal reference voltage                  | T <sub>A</sub> = 25°                | С                       | 3.69  | 3.75     | 3.84  | ٧        |  |
| V <sub>REF</sub> | Internal reference voltage                  | Over tempe                          | rature                  | 3.66  |          | 3.87  | ٧        |  |
| Vz               | Internal zener ref                          |                                     |                         | 7.8   | 8.2      | 8.8   | ٧        |  |
|                  | Temperature coefficient of V <sub>REF</sub> | I <sub>L</sub> = 7m.                | 4                       |       | ± 100    |       | ppm/°    |  |
|                  | Temperature coefficient of V <sub>Z</sub>   |                                     |                         |       | ± 200    |       | ppm/°    |  |
| Oscillator       | section                                     |                                     |                         |       |          |       |          |  |
| f                | Frequency range                             | Over tempe                          | rature                  | 50    |          | 100k  | Hz       |  |
|                  | Initial accuracy                            | R <sub>T</sub> and C <sub>T</sub> C | onstant                 |       | 5        |       | %        |  |
|                  | Duty cycle range                            | f <sub>o</sub> = 20kl               |                         | 0     |          | 98    | %        |  |
| Current lim      | niting                                      |                                     |                         |       |          | •     |          |  |
|                  |                                             | D'- 0 050V                          | T <sub>A</sub> = 25°C   |       | -2       | -10   | μΑ       |  |
| I <sub>IN</sub>  | Input current                               | Pin 6 = 250mV                       | Over temp.              |       |          | -20   | μΑ       |  |
|                  | 0. 1 . 1 . 1 . 1 . 1                        | Inhibit delay time for              | I <sub>OUT</sub> = 20mA |       | 0.88     | 1.10  | μs       |  |
|                  | Single pulse inhibit delay                  | 20% overdrive at                    | I <sub>OUT</sub> = 40mA |       | 0.7      | 0.8   | μs       |  |
|                  | Current limit trip level                    |                                     |                         | 0.400 | 0.500    | 0.600 | ٧        |  |
| Error amp        | olifier                                     | <del>1</del>                        |                         |       |          |       |          |  |
|                  | Open-loop gain                              |                                     |                         |       | 60       |       | dB       |  |
|                  | Feedback resistor                           |                                     |                         | 10k   |          |       | Ω        |  |
| BW               | Small-signal bandwidth                      |                                     |                         |       | 3        |       | MHz      |  |
| V <sub>OH</sub>  | Output voltage swing                        |                                     |                         | 6.2   |          |       | ٧        |  |
| V <sub>OL</sub>  | Output voltage swing                        |                                     |                         |       |          | 0.7   | ٧        |  |
| Output st        | age                                         |                                     |                         |       |          |       |          |  |
| lout             | Output current                              | Over tempe                          | rature                  | 20    |          |       | mA       |  |
|                  | 0.1.11                                      | I <sub>C</sub> = 20mA, over t       | emperature              |       |          | 0.4   | V        |  |
| V <sub>CE</sub>  | Saturation                                  | I <sub>C</sub> = 40mA, over         | emperature              |       |          | 0.5   | V        |  |
| Supply vo        | oltage/current                              |                                     |                         |       | <u> </u> |       | <u> </u> |  |
|                  |                                             |                                     | T <sub>A</sub> = 25°C   |       |          | 10.0  | mA       |  |
| lcc              | Supply current                              | $I_Z = 0$ , voltage-fed             | Over temp.              |       |          | 13.0  | mA       |  |
| .,               |                                             | I <sub>S</sub> =10mA, cur           | rent-fed                | 19.0  | 21.0     | 24.0  | V        |  |
| V <sub>CC</sub>  | Supply voltage                              | I <sub>CC</sub> = 30mA, cu          | ırrent-fed              | 20.0  |          | 30.0  | V        |  |
| Low supp         | oly protection                              | I                                   |                         |       | 1        |       |          |  |
|                  | Pin 1 threshold                             |                                     |                         | 8.0   | 9.0      | 10.5  | V        |  |

NOTE

All curves and applications of NE5561 apply exactly.

# Signetics

# SG1524C/2524C/3524C Switched-Mode Power Supply **Control Circuits**

Preliminary Specification

#### **Linear Products**

### DESCRIPTION

This monolithic integrated circuit contains all the control circuitry for a regulating power supply inverter or switching regulator. Included in a 16-pin dual inline package is the voltage reference, error amplifier, oscillator, pulse-width modulator, pulse steering flip-flop, dual alternating output switches and currentlimiting and shut-down circuitry. This device can be used for switching regulators of either polarity, transformer-coupled DC-to-DC converters, transformerless voltage doublers and polarity converters. as well as other power control applica-

#### **FEATURES**

- · Fully interchangeable with standard SG1524 family
- Precision reference internally trimmed to within 1% and
- High-speed current limit function
- · Low supply protection with hysteresis
- Wide common-mode input range for both error amp and current limit comparator
- Very good CMRR & PSRR for both error amp and current limit comparator
- Superior logic design using ECL circuits for glitch-free high-speed

#### **APPLICATIONS**

- quaranteed
- 200mA of output current
- 60V output capability
- operation and fault protection

- Switched-mode power supplies
- Motor control circuitry

### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |
|--------------------|-------------------|------------|
| 16-Pin Plastic DIP | 0 to +70°C        | SG3524CN   |
| 16-Pin Ceramic DIP | 0 to +70°C        | SG3524CF   |
| 16-Pin Plastic SOL | 0 to +70°C        | SG3524CD   |
| 16-Pin Plastic DIP | -40°C to +85°C    | SG2524CN   |
| 16-Pin Ceramic DIP | -40°C to +85°C    | SG2524CF   |
| 16-Pin Plastic SOL | -40°C to +85°C    | SG2524CD   |
| 16-Pin Plastic DIP | -55°C to +125°C   | SG1524CN   |
| 16-Pin Ceramic DIP | -55°C to +125°C   | SG1524CF   |

8-147

### SG1524C/2524C/3524C

### **BLOCK DIAGRAM**



### SG1524C/2524C/3524C

### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                                    | RATING               | UNIT           |
|-------------------|--------------------------------------------------------------------------------------------------------------|----------------------|----------------|
| V <sub>IN</sub>   | Supply voltage                                                                                               | 40                   | V              |
| V <sub>C</sub>    | Collector supply voltage                                                                                     | 60                   | V              |
| lo                | Output current (each output)                                                                                 | 250                  | mA             |
| I <sub>REF</sub>  | Reference output current <sup>1</sup>                                                                        | 50                   | mA             |
| V <sub>REF</sub>  | Externally forced reference voltage                                                                          | 5.5                  | V              |
|                   | Error amp inputs                                                                                             | V <sub>IN</sub> – 3  | V              |
|                   | Error amp max diff. voltage <sup>2</sup>                                                                     | 0.5                  | ٧              |
|                   | Oscillator charging current                                                                                  | 5                    | mA             |
|                   | Current limit sense inputs                                                                                   | V <sub>IN</sub>      | V              |
|                   | Current limit max. diff. voltage                                                                             | 40                   | V              |
|                   | Shutdown inputs                                                                                              | 5.5                  | V              |
| P <sub>D</sub>    | Maximum power dissipation  T <sub>A</sub> = 25°C (still-air) <sup>3, 4</sup> F package  N package  D package | 1190<br>1450<br>1090 | mW<br>mW<br>mW |
| TJ                | Operating junction temperature                                                                               | 150                  | °C             |
| T <sub>STG</sub>  | Storage temperature range                                                                                    | -65 to +150          | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                       | 300                  | °C             |

#### NOTES:

- 1. Short-circuit protected.
- 2. Inputs are clamped by two diodes. Resistors should be used to limit input current to less than
- 3.  $P_D = I_{SB}V_{IN} + 2$  duty cycle  $(I_{OUT} \ V_{CE \ ON}) + I_{REF} \ (V_{IN} 5V) + 2I_{CT} \ (V_{IN} 3.6)$ .
- 4. Derate above 25°C, at the following rates:
  - F package at 9.5mW/°C
  - N package at 11.6mW/°C
  - D package at 8.7mW/°C

Ö

### SG1524C/2524C/3524C

### RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                                                             | RATING                               | UNIT     |
|------------------|-----------------------------------------------------------------------|--------------------------------------|----------|
| V <sub>IN</sub>  | Supply voltage                                                        | 7 to 40                              | V        |
| V <sub>C</sub>   | Collector supply voltage (with emitters grounded)                     | 0 to 60                              | V        |
| lo               | Output current (each output) $(V_{CE} < 2.5V)$                        | 0 to 200                             | mA       |
| I <sub>REF</sub> | Reference load current                                                | 0 to 20                              | mA       |
| V <sub>CM</sub>  | Error amp common-mode input                                           | 1.5 to (V <sub>IN</sub> – 4)         | V        |
| V <sub>CM</sub>  | Current limit amp common-mode input                                   | 0 to (V <sub>IN</sub> – 4)           | V        |
|                  | Oscillator charging current                                           | 0.02 to 2                            | mA       |
| R <sub>T</sub>   | Oscillator timing resistor                                            | 2 to 150                             | kΩ       |
| T <sub>A</sub>   | Operating ambient temperature range<br>SG1524C<br>SG2524C<br>SG3524C  | -55 to 125<br>-40 to 85<br>0 to 70   | °C<br>°C |
| TJ               | Operating junction temperature range<br>SG1524C<br>SG2524C<br>SG3524C | -55 to 150<br>-40 to 125<br>0 to 125 | °C<br>°C |
| C <sub>T</sub>   | Oscillator timing capacitor                                           | 0.47 to 100                          | nF       |
| f <sub>OSC</sub> | Oscillator frequency                                                  | 0.1 to 400                           | kHz      |

### SG1524C/2524C/3524C

# DC AND AC ELECTRICAL CHARACTERISTICS Minimum and maximum limits apply over recommended operating junction temperature range, typical data applies at $T_J = 25^{\circ}C$ , and $V_{|N} = V_C = 20V$ , $R_T = 2.7k\Omega$ , $C_T = 0.01\mu$ F, unless otherwise specified.

| 0.44501                                 |                              | TEST CONDITIONS                                        | SG1  | 524C/2 | 524C | 5     | G3524 | C     | LINUT             |
|-----------------------------------------|------------------------------|--------------------------------------------------------|------|--------|------|-------|-------|-------|-------------------|
| SYMBOL                                  | PARAMETER                    | TEST CONDITIONS                                        | Min  | Тур    | Мах  | Min   | Тур   | Max   | UNIT              |
| Turn-on                                 | characteristics              |                                                        |      |        |      | •     |       |       |                   |
| V <sub>IN</sub> Input minimum voltage   |                              | After turn-on                                          | 7    |        | 40   | 7     |       | 40    | V                 |
|                                         | Turn-on input voltage        |                                                        | 4.9  | 6      | 6.5  | 4.9   | 6     | 6.5   | V                 |
|                                         | Input voltage hysteresis     |                                                        | 100  | 240    | 360  | 100   | 240   | 360   | mV                |
| V <sub>REF</sub>                        | Turn-on reference voltage    |                                                        | 4.3  | 4.60   | 4.8  | 4.3   | 4.60  | 4.8   | V                 |
|                                         | Reference voltage hysteresis |                                                        | 100  | 240    | 360  | 100   | 240   | 360   | mV                |
| Referenc                                | e section <sup>1</sup>       |                                                        |      |        |      |       |       |       |                   |
| V <sub>OUT</sub>                        | Output voltage               | Over temperature                                       | 4.9  |        | 5.1  | 4.9   |       | 5.1   | V                 |
| V <sub>OUT</sub>                        | Output voltage               | T <sub>J</sub> = 25°C                                  | 4.95 | 5.00   | 5.05 | 4.915 | 5.00  | 5.105 | ٧                 |
|                                         | Temperature stability        |                                                        |      | 15     | 50   |       | 15    | 50    | mV                |
|                                         | Line regulation              | V <sub>IN</sub> = 7 to 40V                             |      | 1.0    | 15   |       | 1.0   | 15    | mV                |
|                                         | Load regulation              | I <sub>L</sub> = 0 to 20mA                             |      | 10     | 20   |       | 10    | 20    | mV                |
| *************************************** | Total output variation       | $7V < V_{IN} < 40V$ , $0mA < I_L < 20mA$               | 4.90 | 5.0    | 5.10 | 4.90  | 5.0   | 5.10  | ٧                 |
| l <sub>OUT</sub>                        | Maximum output current       | V <sub>REF</sub> = 0V                                  | -120 | -60    | -25  | -120  | -60   | -25   | mA                |
|                                         | Output noise voltage         | 10Hz < f < 10kHz, T <sub>A</sub> = 25°C                |      | 170    |      |       | 170   |       | μV <sub>RMS</sub> |
|                                         | Long-term stability          | T <sub>A</sub> = 25°C, 1khrs                           |      | 20     |      |       | 20    |       | mV                |
| RR                                      | Ripple rejection             | T <sub>A</sub> = 25°C, f = 2400Hz                      |      | 60     |      |       | 60    |       | dB                |
| Oscillator                              | section                      |                                                        |      |        |      |       |       |       |                   |
|                                         | Initial frequency            |                                                        | 38   | 41     | 44   | 38    | 41    | 44    | kHz               |
|                                         | Frequency temp. stability    |                                                        |      |        | 2    |       |       | 2     | %                 |
|                                         | Voltage stability            | V <sub>IN</sub> = 7 to 40V                             |      | 0.5    | 1.0  |       | 0.5   | 1.0   | %                 |
|                                         | Sawtooth peak voltage        | V <sub>IN</sub> = 40V                                  | 3.2  | 3.5    | 3.8  | 3.2   | 3.5   | 3.8   | ٧                 |
|                                         | Sawtooth valley voltage      | V <sub>IN</sub> = 7V                                   | 0.5  | .75    | 1.0  | 0.5   | .75   | 1.0   | ٧                 |
|                                         | Clock amplitude              |                                                        | 2.85 | 3.4    |      | 2.85  | 3.4   |       | V                 |
|                                         | Clock pulse width            | Measured level = 2.0V                                  | .25  | 0.5    | .75  | .25   | 0.5   | .75   | μs                |
| f <sub>MIN</sub>                        | Minimum frequency            | $R_T = 150k\Omega, C_T = 0.1\mu F$                     |      | 100    |      |       | 100   |       | Hz                |
| f <sub>MAX</sub>                        | Maximum frequency            | $R_T = 2k\Omega$ , $C_T = 470pF$ , $T_J = 25^{\circ}C$ |      | 550    |      |       | 550   |       | kHz               |
| f <sub>MAX</sub>                        | Maximum frequency            | $R_T = 2k\Omega$ , $C_T = 470pF$                       | 400  |        |      | 400   |       |       | kHz               |
| f <sub>MAX</sub>                        | Maximum frequency            | $R_T = 2k\Omega$ , $C_T = 1nF$                         | 290  |        |      | 290   |       |       | kHz               |
|                                         | Current mirror               | $I_{RT} = -2mA^4$                                      | -2.0 | -1.86  | -1.7 | -2.0  | -1.86 | -1.7  | mA                |
|                                         | Saturation voltage           | $I_{CT} = 5mA, V_P3 = 5V$                              | .55  | 0.72   | 1.0  | .55   | 0.72  | 1.0   | ٧                 |

December 1988 8-151

### SG1524C/2524C/3524C

### DC AND AC ELECTRICAL CHARACTERISTICS (Continued) Minimum and maximum limits apply over recommended

Minimum and maximum limits apply over recommended operating junction temperature range, typical data applies at T $_{\rm J}=25^{\rm s}{\rm C}$ , and V $_{\rm IN}={\rm V}_{\rm C}=20{\rm V},$  R $_{\rm T}=2.7{\rm k}\Omega,$  C $_{\rm T}=0.01\mu{\rm F},$  unless otherwise specified.

|                   |                                                                                                              |                                                                     | 01-0.0 |        |      |      |        |      |      |
|-------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------|--------|------|------|--------|------|------|
| SYMBOL            | PARAMETER                                                                                                    | TEST CONDITIONS                                                     | SG1    | 524C/2 | 524C |      | G35240 | 3    | UNIT |
|                   |                                                                                                              |                                                                     | Min    | Тур    | Max  | Min  | Тур    | Max  |      |
| Error am          | plifier section <sup>2</sup>                                                                                 |                                                                     |        |        |      |      | ,      |      |      |
| Vos               | Input offset voltage                                                                                         | $R_S = 2k\Omega$                                                    |        | 1.0    | 5.0  |      | 1.0    | 10   | mV   |
| I <sub>BIAS</sub> | Input bias current                                                                                           | $R_S = 1k\Omega$                                                    |        | 1.0    | 5.0  |      | 1.0    | 10   | μΑ   |
| los               | Input offset current                                                                                         | $R_S = 1k\Omega$                                                    |        | 0.04   | 1.0  |      | 0.04   | 1.0  | μΑ   |
| CMRR              | Common-mode rejection ratio                                                                                  | $V_{CM} = 1.5 \text{ to } 12.5V$                                    | 75     | 85     |      | 75   | 85     |      | dΒ   |
| PSRR              | Supply voltage rejection ratio                                                                               | $V_{IN} = 7$ to 40V                                                 | 80     | 93     |      | 80   | 93     |      | dB   |
|                   | DC open-loop gain                                                                                            | $C_L = 0.01 \mu F V_9 = 1 \text{ to } 4V$                           | 60     | 79     |      | 60   | 79     |      | dB   |
|                   | Gain bandwidth product                                                                                       | $T_A = 25^{\circ}C, A_V = 0B$                                       | 2      | 5      |      | 2    | 5      |      | MHz  |
|                   | Output low level $ \begin{aligned} & I_{SINK} = 100 \mu A, \\ & V_{CC1} 1 - V_{CC2} > 0.15 V \end{aligned} $ |                                                                     |        | 0.3    | 0.5  |      | 0.3    | 0.5  | V    |
|                   | Output high level                                                                                            | $I_{\text{SOURCE}} = 100 \mu \text{A}, \ V_2 - V_1 > 0.15 \text{V}$ |        | 5.6    | 6.0  | 5.0  | 5.6    | 6.0  | V    |
|                   | Output sink current                                                                                          | $V_1 - V_2 > 0.15V, V_9 = 2.5V$                                     | 100    | 136    | 170  | 100  | 136    | 170  | μΑ   |
|                   | Output source current                                                                                        | $V_2 - V_1 > 0.15V, V_9 = 2.5V$                                     | -170   | -140   | -100 | -170 | -140   | -100 | μΑ   |
| PWM cor           | nparator section                                                                                             |                                                                     |        |        |      |      |        |      |      |
|                   | Minimum duty cycle                                                                                           | $V_2 = 0.5V, V_9 = V_1$                                             |        |        | 0    |      |        | 0    | %    |
|                   | Maximum duty cycle                                                                                           | $V_2 = 3.9V, V_9 = V_1$                                             | 45     | 48.7   | 50   | 45   | 48.7   | 50   | %    |
|                   | Duty cycle for max. freq.                                                                                    | $V_2 - V_1 > 0.15V$ , Rt = 2k $\Omega$ ,<br>C <sub>T</sub> = 470pF  | 32     |        | 42   | 32   |        | 42   | %    |
| I <sub>BIAS</sub> | Input bias current                                                                                           | $I_{RT} = 0mA, V_2 = 2.5V, V_9 = V_1$                               | -5.0   |        | 0    | -5.0 |        | 0    | μΑ   |
|                   | Propagation delay to output                                                                                  |                                                                     |        | 0.5    |      |      | 0.5    |      | μs   |
| Current-li        | imiting section <sup>2</sup>                                                                                 |                                                                     |        |        |      |      | -      |      |      |
|                   | Sense voltage                                                                                                |                                                                     | 180    |        | 220  | 170  |        | 230  | mV   |
| IBIAS             | Input bias current                                                                                           | $R_S = 10k\Omega, V_2 - V_1 > 0.15V$                                | -5     |        | 0    | -5   |        | 0    | μΑ   |
| CMRR              | Common-mode rejection ratio                                                                                  | V <sub>CM</sub> = 0 to 12.5V                                        | 50     | 90     |      | 50   | 90     |      | dB   |
| PSRR              | Power supply rejection ratio                                                                                 | $V_{IN} = 7$ to 40V                                                 | 50     | 90     |      | 50   | 90     |      | dB   |
| V <sub>OL</sub>   | Output low voltage                                                                                           | $V_2 - V_1 > 0.15V, \ V_4 - V_5 > 0.3V$                             | 0      | 0.28   | 0.2  | 0    | 0.28   | 0.2  | ٧    |
| t <sub>PD</sub>   | Propagation delay to output                                                                                  |                                                                     |        | 0.7    |      |      | 0.7    |      | μs   |

### 8

### Switched-Mode Power Supply Control Circuits

### SG1524C/2524C/3524C

### DC AND AC ELECTRICAL CHARACTERISTICS (Continued) Minimum and maximum limits apply over recommended

Minimum and maximum limits apply over recommended operating junction temperature range, typical data applies at  $T_J=25^{\circ}C$ , and  $V_{IN}=V_C=20V$ ,  $R_T=2.7k\Omega$ ,  $C_T=0.01\mu F$ , unless otherwise specified.

|                 |                                          |                                                                      | SG1      | 524C/2     | 524C       | 5    | G35240                                | c          |          |
|-----------------|------------------------------------------|----------------------------------------------------------------------|----------|------------|------------|------|---------------------------------------|------------|----------|
| SYMBOL          | OL PARAMETER TEST CONDITIONS             |                                                                      | Min      | Тур        | Max        | Min  | Тур                                   | Max        | UNIT     |
| Shutdow         | n input                                  | '                                                                    | <u> </u> | L          |            |      | <u> </u>                              |            |          |
| IBIAS           | Input bias current                       | T <sub>J</sub> = 25°C, V <sub>10</sub> = 1V                          | 10       |            | 200        | 10   |                                       | 200        | μΑ       |
|                 | Shutdown threshold voltage               | T <sub>J</sub> = 25°C                                                | 0.6      | 0.8        | 1.0        | 0.6  | 0.8                                   | 1.0        | V        |
|                 | Shutdown threshold voltage               |                                                                      | 0.4      |            | 1.3        | 0.4  |                                       | 1.3        | ٧        |
| t <sub>PD</sub> | Propagation delay to outputs             |                                                                      |          | 0.5        |            |      | 0.5                                   |            | μs       |
| Output s        | ection (each output)                     |                                                                      |          | <u> </u>   | <u>L</u>   |      | · · · · · · · · · · · · · · · · · · · | <u> </u>   |          |
| V <sub>CE</sub> | Collector emitter voltage                | I <sub>C</sub> = 100μA                                               | 60       | 75         |            | 50   | 75                                    |            | ٧        |
|                 | Collector leakage current                | V <sub>CE</sub> = 60V, V <sub>10</sub> = 1.5V                        |          | 0.1        | 20         | و    | 0.1                                   | 20         | μΑ       |
|                 | Collector saturation voltage             | I <sub>C</sub> = 20mA                                                |          | 0.2        | 0.4        |      | 0.2                                   | 0.4        | V        |
|                 | Collector saturation voltage             | I <sub>C</sub> = 200mA                                               |          | 1.2        | 2.0        |      | 1.2                                   | 2.0        | V        |
|                 | Emitter output voltage                   | I <sub>E</sub> = 20mA                                                | 17.5     | 18         |            | 17.5 | 18                                    |            | ٧        |
|                 | Emitter output voltage                   | I <sub>E</sub> = 200mA                                               | 16.5     | 17.5       |            | 16.5 | 17.5                                  |            | V        |
| t <sub>R</sub>  | Collector rise time<br>Emitter rise time | $T_A = 25^{\circ}C, I_C = I_E = 10\text{mA},$<br>$C_L = 15\text{pF}$ |          | 0.5<br>0.1 | 0.6<br>0.2 |      | 0.5<br>0.1                            | 0.6<br>0.2 | μs<br>μs |
| t <sub>F</sub>  | Collector fall time<br>Emitter fall time | $T_A = 25$ °C, $I_C = I_E = 10$ mA,<br>$C_L = 15$ pF                 |          | 0.1<br>0.1 | 0.2<br>0.2 |      | 0.1<br>0.1                            | 0.2        | μs<br>μs |
| Total sup       | oply current <sup>3</sup>                |                                                                      |          | 1          |            |      |                                       |            |          |
| I <sub>SB</sub> | Standby supply current                   | $V_{IN} = 40V$ , $I_{RT} = 0mA$ , $V_{10} = 1.5V$                    |          | 9.0        | 11.0       |      | 9.0                                   | 11.0       | mA       |
| Icc             | Operating supply current                 | V <sub>IN</sub> = 40V, I <sub>C</sub> = I <sub>E</sub> = 10mA        |          | 11         | 15         |      | 11                                    | 15         | mA       |

### NOTES:

<sup>1.</sup> Unless otherwise specified,  $I_L = 0 mA$ .

<sup>2.</sup> Unless otherwise specified,  $V_{CM} = 2.5V$ .

<sup>3.</sup> Unless otherwise specified, I<sub>REF</sub> = 0mA.

<sup>4.</sup> IRT is the current into Pin 6.

# **Signetics**

# Linear Products

### ť

Authors: L. P. M. Bracke, F. C. Geerlings, and J. Jongsma

# PART 1: SWITCHED-MODE POWER SUPPLY MAGNETIC COMPONENT REQUIREMENTS

In switching power supplies, problems often arise with the design of the magnetic components, the ferrite-cored transformers, and chokes. The interaction between electronic and magnetic design deserves particular attention. Firstly, in switched-mode power supplies (SMPS), the power transformer and choke, and the electronic circuitry, are so interdependent that design is hardly possible without the magnetic aspects being constantly taken into account. Secondly, by combining magnetic and electronic design, a far better insight is gained into the operation of the circuit, with a consequent improvement in the design itself.

This application note covers most aspects of switching power supply design, with emphasis on the magnetic aspects. Here, the basic electrical relationships for SMPS are given for forward, push-pull, and flyback converters. Practical formulas are given for inductance and effective-current values; auxiliary outputs and other special features are also covered. Some aspects of control are treated. All treatments are related to the magnetic design.

# THE FORWARD CONVERTER Non-isolated

### Principle of Operation

Figure 1 shows the outline circuit of a forward converter. The basic operation of an ideal converter is described by

$$V_{O} = \delta V_{I} \tag{1}$$

# AN1261 High-Frequency Ferrite Power Transformer and Choke Design

Application Note





Figure 2. Voltage Waveform Across the Power Choke in a Forward-Converter SMPS, and the Associated Current Waveform

Figure 2 shows the voltage waveform across the inductance and the associated current waveforms.

#### NOTE:

All symbols for quantities used here are listed in the Table.

#### Minimum Choke Inductance

For continuous-mode operation (uninterrupted current flow through the choke) — otherwise, regulation deteriorates — output current I<sub>O</sub> must always be greater than half the choke

ripple current 2I<sub>AC</sub>. This is ensured by using a minimum value for the choke inductance

$$L_{MIN} = \frac{1}{2f} \frac{V_O}{I_{O MIN}} \left( 1 - \delta_{MAX} \frac{V_{I MIN}}{V_{I MAX}} \right)$$
 (2)

An increase in  $\delta$  as a result of a sudden load increase will cause a temporary increase in choke ripple current. As long as the ripple component is much smaller than the DC component, which is usually the case, this does not affect the design of the choke.

#### Choke Design

Output choke L carries a direct current equal to the DC current in the load. Thus, to avoid saturation, an airgap is required in the core. The design steps are:

- Determine  $I_M = \sigma I_{O MAX} + I_{AC}$
- Calculate I<sup>2</sup><sub>M</sub>L<sub>MIN</sub>
- Proceed to Part 4 of this series.

For core loss, see Part 2.

### Deriving Auxiliary Power from the Choke

During the flywheel period  $(1-\delta)/f$ , that is, while the power switch is not conducting, the voltage across the choke is stabilized. By adding secondary windings to the choke, auxiliary stabilized low voltages can be obtained as shown in Figure 3.

### AN1261 Part 1

### LIST OF SYMBOLS

| BAC OPT  BCF  dV/dt  Fig. 12  BCF  dF  Maximum permissible increase  f Hz  GP  Hz  GR  FR  FR  FR  FR  FR  FR  FR  FR  FR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | r-pole cross-sectional sectional area half the peak-to-peak ion peak flux density m throughput power ng window) breadth e rate of voltage  of transformer | t <sub>F</sub> V <sub>AUX</sub> V <sub>CEM</sub> V <sub>CESM</sub> V <sub>e</sub> V <sub>F</sub> V <sub>I</sub> V <sub>I</sub> BO V <sub>I</sub> MAX | s<br>V<br>V<br>V | Turn-off (fall) time of power switch Voltage on auxiliary winding Maximum voltage across power switch Maximum collector-emitter voltage for a power-switching transistor with the base-to-emitter voltage V <sub>BE</sub> ≤ 0 Effective volume of a core Voltage drop across output choke and leads Steady state (DC) input voltage to a converter 'Brown-out' converter input voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Acp MIN m2 Minimum core center area Ae m2 Effective core cross-flux-density sweep; flux density excurs BAC OPT T Optimum center pole sweep for maximum BCF mm Coil former (or winding divided by the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the content of the cont | r-pole cross-sectional sectional area half the peak-to-peak ion peak flux density m throughput power ng window) breadth e rate of voltage  of transformer | VAUX VCEM VCESM  Ve VF  VI VI BO VI MAX                                                                                                              | w <sup>3</sup> v | Maximum voltage across power switch Maximum collector-emitter voltage for a power-switching transistor with the base-to-emitter voltage V <sub>BE</sub> ≤ 0 Effective volume of a core Voltage drop across output choke and leads Steady state (DC) input voltage to a converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Ae m² Effective core cross- Flux-density sweep; l flux density excurs Optimum center pole sweep for maximum Coil former (or windi dV/dt V/s Maximum permissible increase f Hz Operating frequency f <sub>R</sub> Hz Resonant frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | sectional area half the peak-to-peak ion peak flux density m throughput power ng window) breadth prate of voltage  of transformer                         | VCEM<br>VCESM<br>Ve<br>VF<br>VI                                                                                                                      | m³ V             | Maximum collector-emitter voltage for a power-switching transistor with the base-to-emitter voltage V <sub>BE</sub> ≤ 0  Effective volume of a core  Voltage drop across output choke and leads  Steady state (DC) input voltage to a converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| BAC T Flux-density sweep, I flux density excurs  BAC OPT T Optimum center pole sweep for maximum  BCF mm Coil former (or wind increase)  f Hz Operating frequency fR Hz Resonant frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | sectional area nalf the peak-to-peak ion peak flux density throughput power ng window) breadth rate of voltage of transformer                             | V <sub>CESM</sub> V <sub>e</sub> V <sub>F</sub> V <sub>I</sub> V <sub>I BO</sub> V <sub>I MAX</sub>                                                  | m³ V             | Maximum collector-emitter voltage for a power-switching transistor with the base-to-emitter voltage V <sub>BE</sub> ≤ 0  Effective volume of a core  Voltage drop across output choke and leads  Steady state (DC) input voltage to a converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| BAC T Flux-density sweep; flux density excurs flux density excurs Optimum center pole sweep for maximum dV/dt V/s Maximum permissible increase f Hz Operating frequency fR Hz Resonant frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | nalf the peak-to-peak ion peak flux density the throughput powering window) breadth a rate of voltage                                                     | V <sub>e</sub><br>V <sub>F</sub><br>V <sub>I</sub><br>V <sub>I</sub> BO<br>V <sub>I</sub> MAX                                                        | v<br>v           | power-switching transistor with the base-to-emitter voltage V <sub>BE</sub> ≤ 0 Effective volume of a core Voltage drop across output choke and leads Steady state (DC) input voltage to a converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| BAC OPT  BCF  dV/dt  F  Hz  Gertain Maximum center pole sweep for maximum coil former (or winding maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for maximum permissible increase for m | e peak flux density<br>m throughput power<br>ng window) breadth<br>e rate of voltage                                                                      | V <sub>F</sub> V <sub>I</sub> V <sub>I BO</sub> V <sub>I MAX</sub>                                                                                   | v<br>v           | Effective volume of a core Voltage drop across output choke and leads Steady state (DC) input voltage to a converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| B <sub>CF</sub> mm Coil former (or windi<br>dV/dt V/s Maximum permissible<br>increase<br>f Hz Operating frequency<br>f <sub>R</sub> Hz Resonant frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | m throughput powering window) breadth arate of voltage                                                                                                    | V <sub>F</sub> V <sub>I</sub> V <sub>I BO</sub> V <sub>I MAX</sub>                                                                                   | v<br>v           | Voltage drop across output choke and<br>leads<br>Steady state (DC) input voltage to a<br>converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| dV/dt V/s Maximum permissible increase  f Hz Operating frequency f <sub>R</sub> Hz Resonant frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | of transformer                                                                                                                                            | V <sub>I BO</sub>                                                                                                                                    | v                | Steady state (DC) input voltage to a converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| increase f Hz Operating frequency f <sub>R</sub> Hz Resonant frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | of transformer                                                                                                                                            | V <sub>I BO</sub>                                                                                                                                    | v                | converter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| f <sub>R</sub> Hz Resonant frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | of transformer                                                                                                                                            | VI MAX                                                                                                                                               |                  | 'Brown-out' converter input voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                           |                                                                                                                                                      | l v              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ise capacitor                                                                                                                                             |                                                                                                                                                      |                  | Maximum (peak) converter input voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| combination                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                           | V <sub>I MIN</sub>                                                                                                                                   | V                | Minimum (trough) converter input voltage<br>(including drop-out)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| H <sub>CF</sub> mm Height of coil former                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | or winding window                                                                                                                                         | VIR                                                                                                                                                  | V                | Peak-to-peak converter input-voltage ripple                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| I <sub>AC</sub> A Half peak-to-peak cu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                           | Vo                                                                                                                                                   | V                | Output (load) voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| IE A RMS current at full I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                           | V <sub>O MAX</sub>                                                                                                                                   | v                | Maximum output voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| I <sub>M</sub> A Peak choke current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                           | V <sub>R</sub>                                                                                                                                       | v                | Voltage drop of output rectifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                           | V <sub>R</sub>                                                                                                                                       | v                | Overshoot (ringing) voltage allowance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| I <sub>magM</sub> A Maximum (peak) tran                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                           | V Н<br>X                                                                                                                                             | %                | Feedforward factor. The maximum %                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                                         | ^                                                                                                                                                    | /6               | increase in duty factor allowed by the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Triadati                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                           |                                                                                                                                                      |                  | control in response to a sudden load                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                           |                                                                                                                                                      |                  | change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                           | _                                                                                                                                                    | _                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| O MAX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                           | Z<br>α                                                                                                                                               | _                | Proportionality factor Ratio of core saturation flux to working                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                           | ω.                                                                                                                                                   | _                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| k – Paux/Paux max                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                           |                                                                                                                                                      |                  | flux allowed: for transient response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| l <sub>AV</sub> m Average turn length                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | - 41- 1                                                                                                                                                   | 0                                                                                                                                                    |                  | without saturation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| le m Effective magnetic pa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                           | β<br>δ                                                                                                                                               | -                | Voltage-limiting factor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| L H Choke inductance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                                                                                                                         |                                                                                                                                                      | _                | Duty factor of power switch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                           | $\delta_{MAX}$                                                                                                                                       |                  | Maximum permitted duty factor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| L <sub>MIN</sub> H Minimum required va                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                           | δ <sub>ΜΙΝ</sub>                                                                                                                                     | -                | Minimum duty factor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| L <sub>s</sub> H Stray inductance of circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                           | δ <sub>O MAX</sub>                                                                                                                                   | -                | Maximum duty factor under steady-state conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| m - Ratio of demagnetizi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                           | $\delta_{TR}$                                                                                                                                        | -                | Transient duty factor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| winding turns to se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                           | $\Delta I_{O}$                                                                                                                                       | Α                | Step change in load current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| turns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                           | ΔΤ                                                                                                                                                   | °C               | Temperature rise above ambient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| n – Number of turns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.                                                                                                                                                        | $\epsilon$                                                                                                                                           | -                | Unbalance factor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| N – Number of turns in a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | a winding portion                                                                                                                                         | $\mu_{a}$                                                                                                                                            | -                | Amplitude permeability at a stated mean                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| N <sub>D</sub> – Number of turns in r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | main choke winding                                                                                                                                        |                                                                                                                                                      |                  | flux density and for a stated variation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | mber of primary turns                                                                                                                                     | $\mu_{ m e}$                                                                                                                                         | - 1              | Effective relative permeability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P W Power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | i .                                                                                                                                                       | $\mu_0$                                                                                                                                              | H/m              | Permeability of free space: $4\pi 	imes 10^-$ H/m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| P <sub>C</sub> W Total transformer con                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                           | σ                                                                                                                                                    | -                | Ratio of setting of overcurrent trip to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| P <sub>E</sub> W Eddy-current loss in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                           |                                                                                                                                                      |                  | rated output current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| P <sub>H</sub> W Hysteresis loss in a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                           | SUBSCRI                                                                                                                                              | PTS              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P <sub>IN</sub> W Converter input power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                           |                                                                                                                                                      |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P <sub>L</sub> W Power absorbed in a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                           |                                                                                                                                                      |                  | a transformer primary or (in winding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Po MAX W Maximum output pow design                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                           |                                                                                                                                                      |                  | nary winding portion a transformer secondary or (in winding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Po MIN W Minimum output pow design                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                           | d                                                                                                                                                    | esign) sec       | condary winding portion an auxiliary winding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| P <sub>TH</sub> W Transformer throughp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                           |                                                                                                                                                      |                  | center pole of an E or EC core, or to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P <sub>W</sub> W Dissipation in transfo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                           |                                                                                                                                                      |                  | of a U core                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| r - Transformer turns ra                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                           |                                                                                                                                                      | ffective va      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| θ <sub>IC</sub> °C/W Transformer or choke                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                           |                                                                                                                                                      | ertains to       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| with winding creep incorporated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                           |                                                                                                                                                      |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| θ <sub>JN</sub> °C/W Transformer or choke                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                           | SUPERSO                                                                                                                                              |                  | and live and the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the |
| t <sub>C</sub> s Commutation time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | out creepage distance                                                                                                                                     | (8                                                                                                                                                   | asınır)a         | preliminary (not rounded) value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

<sup>\*</sup> unless otherwise stated.

AN1261 Part 1





These auxiliary voltages are rectified by diodes that conduct during the flywheel period. Since auxiliary loads decrease the amount of energy recovered by flywheel diode D, the amount of auxiliary power that can be derived is limited to 20-30% of the total output power.

In order to store sufficient energy in the choke to supply an auxiliary load, inductance L<sub>MIN</sub> calculated from Equation 2 must be increased to  $L_{\mbox{\scriptsize AUX}}.$  This might lead to the use of a larger core: see Part 4.

The relationship between LMIN and LAUX is

$$L_{AUX} > L_{MIN} / \{1 - \left( (0.3 \text{ to } 0.4) \frac{1}{1 - \delta_{MAX}} \right) \}$$
 (4)

The factor (0.3 to 0.4) corresponds to an auxiliary load being 20-30% of the total. If output ripple is not important, a higher proportion of auxiliary load can be drawn. The turns ratio

$$r \approx V_{O}/V_{AUX} = N_{D}/N_{AUX}$$
 (5)

During forward conversion, during the period  $\delta/f$ , the input power

$$P_{IN} = \delta V_I I_O$$

Similarly, the throughput power

$$P = \delta V_O I_O$$

The difference is the power stored in and then removed from the choke:

$$P_{L} = P_{IN} - P = \delta I_{O} (V_{I} - V_{O})$$

From Equation 1,

$$P_I = \delta I_O (V_I - \delta V_I)$$

$$= \delta V_1 I_0 (1 - \delta)$$

$$= P_{IN} (1 - \delta)$$



NOTE:

AN1261 Part 1

If, during flywheel period  $(1 - \delta)/f$ , the choke current is divided between output and flywheel diodes as indicated in Figure 4 by line A, P<sub>AUX</sub> is maximum (P<sub>AUX</sub> MAX). The current below A is that through the flywheel diode of the primary output. Figure 5 shows some waveforms.

Due to leakage induction, flywheel diode current does not begin at A, but at  $I_{MAX}$ , as the auxiliary output currents are then zero. This decreases the value of  $P_{AUX\ MAX}$ . If the current is shared according to line B in Figure 4,  $P_{AUX\ MAX} = kP_{AUX\ MAX}$ , where k = 0.5. In practice, k will be somewhat higher: a value of k = 0.7 is reasonable.

If L = L<sub>MIN</sub>, no auxiliary power can be drawn. From these considerations it follows that the auxiliary power that can be obtained is limited and depends on k,  $\delta$ , and L, such that

$$P_{AUX} \le k(1 - \delta) (1 - L_{AUX}/L_{MIN}) P_{IN}$$

The required value of  $L_{\text{AUX}}$  is obtained from

$$L_{AUX} > L_{MIN}/\{1 - \frac{P_{AUX}}{kP_{TOT}(1 - \delta_{MAX})}\}$$

Substituting k = 0.7 and  $P_{AUX}/P_{TOT} = (0.2$  to 0.3) yields Equation 4.

$$(P_{\mathsf{TOT}} = P_{\mathsf{TH}} - I_{\mathsf{O}}(\mathsf{V_F} + \mathsf{V_R} + \mathsf{V_O}))$$

# Single Forward-Converter With Isolating Transformer

#### Principle of Operation

The outline circuit of a forward-converter with power line isolation is given in Figure 6.

The magnetic energy stored in the transformer while S is ON must be removed while S is OFF, otherwise the energy stored and removed during a complete switching cycle would not be zero and the transformer core would rapidly saturate. A solution involving minimum power loss is to add a winding, closely coupled to the primary, and a diode  $D_3$  such that a flow of magnetizing current is ensured while S is OFF

The operation of the transformer-isolated forward-converter is described by the same basic expression, Equation 1, as was used for the non-isolated version. The transformer also adds an extra degree of freedom of choice of output voltage for practical values of  $\delta$ . This output voltage becomes

$$V_{O} = \frac{\delta V_{I}}{r} \tag{6}$$

Voltage and current waveforms for a transformer-isolated forward-converter are given in Figure 7.





Figure 7. Output Circuit Waveforms for the Power Line-Isolated Forward-Converter

#### **Duty Factor**

The maximum allowable duty factor at which the core will not saturate due to flux staircasing depends on r and m:

$$\delta_{\text{MAX}} < 1 - \frac{m}{m+r} \tag{7}$$

The maximum voltage across the power switch (here, a transistor) is then

$$V_{CEM} = V_{1 MAX} \frac{m+r}{m}$$
 (8)

When using a transistor with V<sub>CESM</sub> = 850V in a forward-converter with a maximum (rectified) input voltage of 375V, it is usually adequate to limit V<sub>CE</sub> to  $2\times375=750V$ . Thus, with m = r, there is 100V to spare for ringing and integrated supply voltage surges.

The effective duty factor depends on frequency, turns ratio, r, rated load current, the leakage inductance of the transformer and the inductance of the leads to the output diodes.

As a guide for power line operated SMPS, decrease the conduction time so that

$$\delta_{\rm e}/f = \delta/f - rI_{\rm O} \times 1.2 \times 10^{-9} \tag{9}$$

The inductance of the leads to the output diodes is reflected into the primary as the square of the turns ratio. With large turns ratios, combined with high switching currents,

the loss due to communication delay becomes substantial. The effect is as if the available duty factor is decreased.

In Figure 8a,

$$t_C \approx I_O r L_S / V_I$$

Now,  $L_S$  is about 1 nH/mm of leads and, for a 220V power line supply,  $V_{\rm I~MIN} \approx 200V$ . With the shortest possible leads to the output diodes, experiment shows that the commutation delay is

$$t_C \approx 1.2 l_D r \times 10^{-9}$$

This is an important reason for not operating low-voltage high-current SMPS at high frequencies, but, rather, to use a frequency just above the audible range.

### Preliminary Turns Ratio and Core Selection

The preliminary turns ratio

$$r' = \frac{\delta_{\text{E MAX}} V_{\text{I MIN}}}{V_{\text{O MAX}} + V_{\text{F}} + V_{\text{R}}}$$
(10)

For transformer core selection, see Part 2.

### **Multiple-Output Transformers**

Additional outputs at any DC level can be obtained simply by adding further secondaries of the appropriate number of turns to the output transformer. The regulation of the additional outputs will be better than with a flyback converter. However, each output needs two diodes and a power choke, against the single diode needed with a flyback converter.

Warning: the flywheel diode must always conduct when the forward diode does not. Otherwise, peak forward-conversion rectification occurs and the output voltage could rise to the peak value of the forward-conversion voltage, which might be much higher than the nominal voltage, with disastrous results. So, ensure that the appropriate minimum load is always present at each output.

With several different outputs, it is necessary to find that value of volts-per-turn for the transformer that allows each output voltage to be obtained within the permitted tolerance

AN1261 Part 1



0 t<sub>C</sub> TIME
OP15680S

 a. Inductance in the Secondary is Reflected Back into the Primary as the Square of the Turns Ratio

b. There is a Delay, t<sub>C</sub>, During Which Neither Output Diode Conducts

Figure 8. Effect of Stray Inductances in the Output Circuit of an Isolated Forward-Converter





Figure 9. Input Voltage and Duty Factor Combinations Under Transient Load Conditions for Feedback and Feed-forward Control

with an integral number of turns. The procedure for this is described in Part 3.

#### **Control Method**

The function of the control circuit is to stabilize the output against variations in input voltage and load by adjusting the duty factor of the switching device. However, the effect of step load changes cannot be corrected immediately because some time is needed for the current through the choke to assume the new value of the load current.

A momentary change in output voltage is thus inevitable. The time required for resumption of the desired level of output voltage after the sudden load change depends greatly on the properties of the control system. Two basic control characteristics can be distinguished (See Figure 9).

**Feedback** — A step increase in load current causes the power switch duty factor to increase instantly to its maximum value  $\delta_{\text{MAX}}$ , regardless of the level of input voltage. It is thus possible for  $(\delta V_{\text{I}})_{\text{MAX}} = \delta_{\text{MAX}} V_{\text{I}}$  MAX.

**Feed-forward** — A step rise in load current causes the power switch duty factor to increase to a value x% higher than its steady-state value for a constant load.

The  $(\delta V_I)_{MAX}$  product in response to a step load increase will be higher with feedback control. This results in a shorter delay in adjusting to the new load because the choke current is forced to increase at a maximum rate. However, the output transformer must be so designed that it is able to cope with the product  $\delta_{MAX}V_{I\ MAX}$  without saturating.

With feed-forward control,

$$(\delta V_I)_{MAX} = (1 + \frac{x}{100}) \delta_{MIN} V_{IMAX}$$

The corresponding value of a for the transformer design is

$$\alpha = 1 + \frac{x}{100}$$

Difficulties may be encountered with converter starting at full load with minimum power line voltage (15% below nominal). If the duty factor is close to maximum, all the output current will flow into the load and little or no current will be available to charge the output capacitor. Starting will be improved if the steady-state value of the duty factor is 10% below its maximum allowable value.

One disadvantage of feedback control is that a larger transformer core is generally required to avoid saturation.

### Primary Inductance and De-Saturation

The primary inductance is given by

$$L_1 = \mu_0 \mu_a n_1^2 A_e / \ell_e$$
 (11)

where the value of  $\mu_{\rm a}$  is obtained from the core data.

The maximum, peak, primary magnetizing current is

$$I_{\text{magM}} = \frac{(\delta V_{\text{I}})_{\text{MAX}}}{L_{1}f}$$
 (12)

The peak primary current is

$$I_{1M} = \frac{1}{r} (I_{O} + \frac{I_{O MIN}}{2}) + I_{magM}$$
 (13)

Primary inductance  $L_1$  together with slow-rise dV/dt capacitor C (Figure 10) across the switch forms a resonant circuit with a natural frequency

$$f_r = 1/\{2\pi\sqrt{(L_1C)}\}\$$
 (14)

The value of C used should satisfy the relationship

$$\frac{I_{1M}t_F}{2V_{CESM}} = C > I_{1M}/(dV/dt)$$

It is recommended that  $f_r > f$ . At a lower value of  $f_r$ , the core might fail to desaturate and flux staircasing could occur, with disastrous results. A higher  $f_r$  offers sufficient safety margin under all conditions; a ratio  $mf_r/(rf)$  of about 1.2 is a good compromise. An electronic solution to the problem can be found in some control ICs (e.g., TDA1060) where there is a facility for reducing the duty factor when core saturation is possible.

### AN1261 Part 1



Figure 10. Forward-Converter Transformer With Magnetizing (Energy Recovery)
Winding, and a Slow-Rise Capacitor in the Primary Circuit



The value and spread of L<sub>1</sub> may be reduced by introducing an airgap in the core; the penalty is higher magnetizing current. The spacer thickness required is generally smaller than the range for which the  $\rm l^2L$  curves discussed in Part 4 apply. For these small values of spacer thickness S (total airgap 2S), the value of  $\mu_{\rm e}$  (and, thus, L<sub>1</sub>) can be obtained for cores of constant cross-sectional area from

$$s = \frac{\ell_e}{2} \left( \frac{1}{\mu_e} - \frac{1}{\mu_a} \right) \tag{16}$$

If it is not possible to decrease  $L_1$  sufficiently to make  $f_r > f$ , the addition of a sensor

winding on the transformer to generate a signal to prevent premature switch-on should be considered.

#### **Transformer Currents**

The ripple in the output choke is, in general, only a few percent of the DC load current. For this reason, the transformer current can be regarded as a square wave for the purposes of winding loss calculation.

The maximum RMS current values are given, approximately, for the primary and secondary by

$$I_{e1} = \frac{I_O}{r} \sqrt{\delta_{OMAX}} = \frac{I_{e2}}{r}$$
 (17)

where

$$\delta_{\text{O MAX}} = \delta_{\text{MAX}} \frac{V_{\text{I}}}{V_{\text{I AV MIN}}}$$
 (18)

Duty factor  $\delta_{\text{O MAX}}$  is used in these calculations for the following reason.

For 220V power line, the minimum line voltage is roughly 185V<sub>RMS</sub>. Using an input filter capacitor of about  $2\mu$ F/W (to cope with a mains drop-out of 10ms), the peak-to-peak ripple at 185V power line input is about 20V. Under these conditions the minimum average (steady-state) input voltage

$$V_{1 \text{ AV MIN}} = \sqrt{2}V_{1 \text{ MIN}} - \frac{1}{2}V_{1R}$$
 (19)  
= 252V.

However,  $\delta_{\rm MAX}$  is set so that the converter can handle a 10ms drop-out. But mains dropout is not a steady-state condition, so that  $\delta_{\rm O~MAX}$  should be used to calculate I<sub>e</sub> and, thus, the loss and consequent temperature rise of the transformer.

#### Choke Design

To determine the minimum required choke inductance and for the choke design, see the Principle of Operation.

#### Transient Response Time

The transient response time required for a forward-converter to adjust to a step in the load current of  $\Delta I_{\mbox{\scriptsize O}}$  is

$$t_{R} = (\Delta I_{O}L)/\{(V_{O} + V_{F} + V_{R})(\frac{\delta_{tr}}{\delta} - 1)\}$$
 (20)

### The Double Forward Converter

#### Principle of Operation

The equivalent circuit diagram of a double forward converter is shown in Figure 11. It comprises two forward converters in parallel, with flywheel diode D and filter LC common to both. Switches  $S_1$  and  $S_2$  operate alternately, which doubles the ripple frequency of the choke current. Since energy is pumped twice per converter period, the output voltage is

$$V_{O} = 2\delta V_{I} \tag{21}$$

#### Choke Inductance

The minimum choke inductance is calculated in a similar way to that for the single forward converter. However, since there are now two charges and two discharges per converter period.

$$L > \frac{V_O}{4fl_{O MIN}} \left(1 - \frac{2\delta_{MAX}V_{IMIN}}{V_{I MAX}}\right)$$
 (22)

Further choke design proceeds as in section on Single Forward-Converter.

#### Preliminary Transformer Turns Ratio

The transformer is designed in a similar way to that for the single forward converter, except that now the turns ratio is twice as great. The preliminary turns ratio of a double forward converter transformer is

$$r' = 2 \frac{\delta_{\text{E MAX}} V_{\text{I MIN}}}{V_{\text{O MAX}} + V_{\text{F}} + V_{\text{B}}}$$
 (23)

#### Transient Response Time

The transient response time required for a double forward converter to adapt to a step in the load current of  $\Delta I_O$  is

$$t_{R} = (\Delta I_{O}L)/2\{(V_{O~MAX} + V_{F} + V_{R})~(\frac{\delta_{TR}}{\delta} - 1)\} \eqno(24)$$

# THE FLYBACK CONVERTER Non-Isolated Inverting

#### Converter

The outline circuit of an inverting flyback converter is given in Figure 12. The basic operation of an ideal inverting flyback converter is described by

$$V_{O} = \frac{\delta}{1 - \delta} V_{I} \tag{25}$$

The voltage waveform across inductance L and the associated current waveforms under steady-state conditions are given in Figure 13.



V<sub>L</sub> V<sub>I</sub> TIME 21<sub>AC</sub> V<sub>O</sub> TIME 11/4 TIME 11/4 TIME

Figure 13. Voltage and Current Waveforms for the Choke of a Non-Isolated, Inverting Flyback Converter

#### **Power Inductor**

The minimum inductance required to ensure continuous-mode operation at minimum load  $P_{O\ MIN}$  is

$$L > \frac{(\delta_{MIN}V_{I MAX})^2}{2fP_{O MIN}}$$
 (26)

 $\mbox{{\bf NOTE:}}$  use of  $\mbox{{\bf P}}_{\mbox{{\bf O}}}$  allows output diode loss to be neglected.

The maximum peak current through the inductor is  $I_M = I_{DC\ MAX} + 2I_{AC}$ , and

$$I_{M} = \frac{\sigma P_{O~MAX}}{\delta_{MAX} V_{I~MIN}} + \frac{\delta_{MAX} V_{I~MIN}}{2fL}$$
 (27)

For inductor design, see Part 4.

It is evident that the value of the inductor is inversely proportional to the minimum load. On the other hand, the choke must not saturate at maximum load if the supply voltage is minimum. Thus, continuous choke current with large output power variations is not always practical. The alternatives are:

- Pre-load the supply to decrease the ratio
   Po MAX/Po MIN-
- Change the operating frequency.
- Accept a discontinuous choke current at the expense of higher peak current through switch and output capacitor.

In the last case, the choke current waveform will be triangular rather than trapezoidal. For a triangular current waveform, Equations (26) and (27) become

$$L > \frac{(\delta_{\text{MIN}} V_{\text{I MAX}})^2}{2f P_{\text{O MIN}}}$$
 (28)

$$I_{M} = 2 \frac{\sigma P_{O MAX}}{\delta_{MAX} V_{I MIN}}$$
 (29)

Proceed now with Part 4.

### Non-Inverting Boost Converter

#### Principle of Operation

The outline circuit of a boost converter is shown in Figure 14. Its operation is described by

$$V_{O} = \frac{V_{I}}{1 - \delta}$$

The voltage waveform across inductor L and the associated current waveforms under steady-state conditions are shown in Figure 15.

#### Power Inductor

The minimum inductance required to ensure continuous-mode operation of the choke at load  $P_{O\ MIN}$  is

$$L > \frac{2}{27} \frac{V_0^2}{f P_{0 MIN}}$$
 (30)

The maximum peak inductor current is

$$I_{MAX~M} = \frac{\sigma P_{O~MAX}}{V_{IMIN}} + \frac{\delta_{MAX} V_{I~MIN}}{2fL}$$
 (31)

Proceed now with Part 4



### 8

### High-Frequency Ferrite Power Transformer and Choke Design

AN1261 Part 1



Figure 15. Voltage and Current Waveforms for the Choke of a Boost Flyback Converter



# Transformer-Isolated Flyback Converter

### Principle of Operation

For high-voltage low-current supplies, a useful variant of the inverting flyback converter is obtained by adding secondary windings to the choke to form a transformer, Figure 16. A further benefit of this arrangement is power line isolation.

#### Turns Ratio

In order to protect the switching devices, the turns ratio

$$r < \frac{V_{CESM} - (V_{IMAX} + V_r)}{V_O + V_F + V_B}$$
 (32)

At high voltages, such as rectified power line, a good compromise between inductor size, switching-transistor peak current, and diode peak current can usually be obtained by one of the following procedures. At moderate input voltage range,

$$\frac{V_{I~MAX}}{V_{I~MIN}} < 2$$

take  $\delta_{MIN} = 0.3$ . This yields

$$\delta_{MAX} = 1/\{1 + \frac{7}{3} (V_{I MIN}/V_{I MAX})\}$$
 (33)

so that

$$r' = \frac{3}{7} \{ V_{1 \text{ MAX}} / (V_{O} + V_{F} + V_{R}) \}$$
 (34)

At large input voltage range, that is,

$$\frac{V_{I \text{ MAX}}}{V_{I \text{ MIN}}} > 2$$

take

$$r' = \frac{1}{V_O + V_F + V_R} \sqrt{(V_{1 \text{ MAX}} V_{1 \text{ MIN}})}$$
 (3)

This yields

$$\delta_{MIN} = 1/\{1 + \frac{V_{IMAX}}{r'(V_O + V_F + V_B)}\}$$
 (36)

**NOTE:** If  $\delta_{\text{MIN}} > 0.3$ , take  $\delta_{\text{MIN}} = 0.3$  and proceed as for a small input voltage range, otherwise

$$\frac{1}{\delta_{MAX}} = 1 + (1 - \delta_{MIN}) V_{I MIN} / \delta_{MIN} V_{I MAX}$$

A *voltage limiting winding* with turns ratio between primary and limiting winding r/m limits switching device voltage to  $\beta V_{I}$  MAX. The maximum duty factor must then be such that

$$\delta_{\mathsf{MAX}} < 1 - \frac{1}{\beta} \tag{37}$$

wher

$$\delta_{MIN} = 1 / \{ 1 + \frac{(1 - \delta_{MAX})V_{1 MAX}}{\delta_{MAX}V_{1 MIN}} \}$$
 (38)

and

$$r' = \frac{\delta_{MIN}V_{I\ MAX}}{(1 - \delta_{MIN})(V_O + V_F + V_B)}$$
 with

$$m = \frac{r}{(\beta - 1)} \tag{40}$$

#### **Power Inductor**

To ensure continuous-mode operation, design the choke primary for minimum load.

$$L < \frac{(\delta_{MIN}V_{I MAX})^2}{2fP_{O MIN}}$$
 (41)

The maximum peak current through the primary

$$I_{MAX\ M} = \frac{\sigma P_{O\ MAX}}{\delta_{MAX} V_{I\ MIN}} + \frac{\delta_{MAX} V_{I\ MIN}}{2fL}$$

Proceed with Part 4. The number of turns on the choke secondary, together with r, are found in Part 3.

#### **Multiple Output**

Additional output voltages at any DC level can be obtained by simply adding additional secondaries of the appropriate numbers of turns. Note that, if the range of DC output voltages is large, leakage inductance will increase and regulation deteriorate.

The design procedure is covered in the following section.

#### **Effective Currents**

The maximum value of the RMS current through the primary winding is

$$I_{e1} = \frac{P_{O~MAX}\sqrt{\delta_{O~MAX}}}{\delta_{O~MAX}V_{I~MIN}} \sqrt{\left\{1 + \frac{1}{3} \left(\frac{P_{O~MIN}}{P_{O~MAX}}\right)^2\right\}}$$
(42)

and through secondary x.

$$I_{ex} = \frac{r_{x}P_{OX MAX}\sqrt{(1 - \delta_{O MAX})}}{\delta_{O MAX}V_{I MIN}} \times \sqrt{\left\{1 + \frac{1}{3}\left(\frac{P_{O MIN}}{P_{O MAX}}\right)^{2}\right\}}$$
(43)

where

$$\delta_{O MAX} = 1 / \left\{ 1 + \frac{V_{I AV MIN}}{r(V_{O} + V_{F} + V_{O})} \right\}$$

AN1261 Part 1



a. Two-Winding (1 + 1) Transformer in a Single-Ended Push-Pull Converter With a Bridge-Rectified Output



b. Two-Winding (1 + 1) Transformer in a Bridge Converter With a Bridge-Rectified Output



c. Three-Winding (1 + 2) Transformer in a Single-Ended Push-Pull Converter With a Bi-Phase Output



d. Three-Winding (1 + 2) Transformer in a Bridge Converter With a Bi-Phase Output Figure 17. The Basic Configurations of Push-Pull Converters

### 8

### High-Frequency Ferrite Power Transformer and Choke Design

### AN1261 Part 1



### THE PUSH-PULL CONVERTER

#### Principle of Operation

Outline circuits of the various basic configurations of push-pull converters are shown in Figure 17.

Since energy is pumped twice per converter period, the basic operation of a push-pull converter is described by

$$V_{O} = \frac{z \delta V_{i}}{2} \tag{44}$$

For full bridge and conventional push-pull converters, z = 4; for half bridge push-pull converters z = 2.

The voltage waveform across the choke and the associated current waveforms are shown in Figure 18.

#### **Duty Factor**

With the equal conduction times per converter cycle, the maximum allowable duty factor is 0.5, but a more practical value is 0.45. In practice, wiring and transformer stray inductances result in a finite commutation time between output diodes. As a result, the interval during which energy is supplied to the output is shorter, and the effective duty factor smaller. This effective duty factor depends on operating frequency, transformer ratio, load current, and the stray inductance of the leads to the rectifier diodes.

To compensate for the increased commutation time, the energy transfer period  $\delta/f$ should be decreased to about

$$\delta_{\rm e} f = \delta / f - 1.2 r I_{\rm O} \times 10^{-9}$$
 (45)

#### **Transformer Turns Ratio**

The preliminary turns ratio is

$$r' = \frac{2\delta_{E \text{ MAX}}V_{I \text{ MIN}}}{V_O + V_F + V_B}$$
 (46)

#### Power Choke Inductance

The minimum choke inductance that ensures continuous choke current, and, thus, continuous-mode operation is

$$L > \frac{V_O}{4fl_{AC}} (1 - 2\delta_{MAX} \frac{V_{l MAX}}{V_{l MIN}})$$
 Here,

$$I_{AC} = I_{O MIN} - I_{MAG M}$$
 (48)

and

$$I_{MAGM} = \frac{r\delta_{MAX}V_{1 \text{ MIN}}\ell_{e}}{2n_{1}^{2}\mu_{O}\mu_{e}A_{e}f}$$
(49)

During transistor conduction, Figure 19, the magnetizing current changes from  $+I_{MAG\ M}$  to  $-I_{MAG\ M}$ . While both transistors are off, during the interval ( $\frac{1}{2}f - \delta f$ ) the transformer primary is open circuit. This forces the magnetizing current to flow through the output diodes in series. Thus, the load and magnetizing currents converge in one diode and cancel in the other.



Figure 18. Voltage Waveform Across the Choke of a Push-Pull Converter Together with the Associated **Current Waveforms** 

If, at low output current, one diode ceases to conduct, there is no path for the magnetizing current, which is then diverted through the conducting diode and the output choke to the output capacitor. This causes the output voltage to rise. From this, it follows that the minimum load current that can be drawn from the converter without one diode ceasing to conduct in this way is

The magnetizing current flowing through the output diodes is

$$I_{MAGM} = \frac{\delta_{MAX}V_{I\ MIN}}{2L_{1}f}$$

where

$$L_1 = n_1^2 \mu_0 \mu_e \ell_e / A_e$$

These two expressions together yield equation 49.

From Figure 19, the peak current through the power choke is

$$I_{M} = \sigma(I_{O MAX} + I_{O MIN} + I_{MAGM})$$
 (50)

Further choke design proceeds with Part 4.



Figure 19. Waveform for Calculating the Peak Choke Current of a Push-Pull Converter

#### **Transformer Currents**

In a push-pull transformer, only one half of the double winding conducts at a time. The peak current through each half of the double winding is

$$I_{1M} = 1_M/r$$

The effective primary current in each winding

$$l_{e1} \approx \frac{l_{O}}{r} \sqrt{\delta_{O MAX}}$$
 (52)

and, in the secondary,

$$I_{e2} \approx I_{O} \sqrt{\delta_{O,MAX}}$$
 (53)

$$\delta_{O\ MAX} = \frac{\delta_{MAX}V_{I\ MIN}}{V_{I\ AV\ MIN}}$$

### Transient Response Time

The transient response time required for a push-pull converter to adjust to a step in the load current of  $\Delta I_O$  is

$$t_r = (\Delta I_O L)/2 \ (V_O + V_F + V_R) \ (\frac{\delta_{tr}}{\delta} - 1)$$
 (54)

AN1261 Part 2

PART 2: SWITCHED-MODE POWER SUPPLY MAGNETIC CONSIDERATIONS AND CORE SELECTION

#### CORE SELECTION

Available ferrite core types cater for a wide range of SMPS application requirements. The preferred grade of ferrite for high-frequency power applications is Ferroxcube 3C8: a range of cores in this material is listed in Table 1, together with the principal data required by a designer. All symbols for quantities used are listed in the Table below.

If the proper core for a given application is to be selected, a number of factors should be taken into account. The type of converter circuit used, for example, determines to a large extent the throughput power capacity of a transformer wound on a given core type.

The discussion here assumes that no premagnetization — magnetic bias by a permanent magnet — is applied to the core.

The selection charts given here are mainly intended for cores for push-pull and forward-converter transformers. The design procedure for flyback converter transformers differs considerably, and the selection charts given here are mainly intended as a check on the core selected in Part 4.

# Core Selection for Forward and Push-Pull Transformers

Selection charts 1, 2 and 3 show the throughput power as a function of frequency for a number of ferrite cores in the frequency range 10kHz to 100kHz. Note that the transformer throughput power must exceed the output power by an amount set by the efficiency of the output circuit, as discussed in Part 1.

Table 1. Principal Data for Cores for High-Frequency Power Applications

| CATALOG<br>NUMBER <sup>1</sup> | CORE TYPE  | A <sub>CP MIN</sub> (mm <sup>2</sup> ) | A <sub>e</sub><br>(mm²) | $V_e$ (mm $^3 	imes 10^3$ ) | l <sub>e</sub><br>(mm) | B <sub>CF</sub><br>(mm) | H <sub>CF</sub><br>(mm) | l <sub>AV</sub><br>(mm) | θ <sub>JN</sub><br>(°C/W) | θ <sub>JC</sub> ²<br>(°C/W) |
|--------------------------------|------------|----------------------------------------|-------------------------|-----------------------------|------------------------|-------------------------|-------------------------|-------------------------|---------------------------|-----------------------------|
| 4322 020 52500                 | EC35/17/10 | 66.5                                   | 84.3                    | 6.53                        | 77.4                   | 21.4                    | 4.6                     | 53                      | 17.4                      | 20.0                        |
| 4322 020 52510                 | EC41/19/12 | 100                                    | 121                     | 10.8                        | 89.3                   | 24.4                    | 5.5                     | 62                      | 15.5                      | 17.0                        |
| 4322 020 52520                 | EC52/24/14 | 134                                    | 180                     | 18.8                        | 105                    | 28.2                    | 7.5                     | 70                      | 10.3                      | 11.9                        |
| 4322 020 52530                 | EC70/34/17 | 201                                    | 279                     | 40.1                        | 144                    | 41.3                    | 11.5                    | 96                      | 7.1                       | 7.8                         |
| 4312 020 34070                 | EE20/20/5  | 23.5                                   | 31.2                    | 1.34                        | 42.8                   | 10.5                    | 3.0                     | 38                      | 35.4                      |                             |
| 4312 020 34020                 | EE25/25/7  | 52.0                                   | 55.0                    | 3.16                        | 57.5                   |                         |                         |                         | 30.0                      |                             |
| 4312 020 34550                 | EE30/30/7  | 46.0                                   | 59.7                    | 4.00                        | 66.9                   | 16.3                    | 4.8                     | 56                      | 23.4                      |                             |
| 4312 020 34110                 | EE42/42/15 | 172                                    | 182                     | 17.6                        | 97.0                   | 26.2                    | 6.8                     | 93                      | 10.4                      | 12.2                        |
| 4312 020 34120                 | EE42/42/20 | 227                                    | 236                     | 23.1                        | 98.0                   | 26.2                    | 6.8                     | 103                     | 10.0                      | 11.5                        |
| 4312 020 34170                 | EE42/54/20 | 227                                    | 236                     | 28.8                        | 122                    | 35.3                    | 6.8                     | 103                     | 8.3                       | 9.8                         |
| 4312 020 34190                 | EE42/66/20 | 227                                    | 236                     | 34.5                        | 146                    | 50.0                    | 6.8                     | 103                     | 7.3                       | 8.1                         |
| 4312 020 34100                 | EE55/55/21 | 341                                    | 354                     | 43.7                        | 123                    | 32.5                    | 7.7                     | 116                     | 6.7                       | 7.4                         |
| 3122 134 90210                 | EE55/55/25 | 407                                    | 420                     | 52.0                        | 123                    | 32.5                    | 7.7                     | 124                     | 6.2                       | 6.8                         |
| 4312 020 34380                 | EE65/66/27 | 517                                    | 532                     | 78.2                        | 147                    | 38.6                    | 10.2                    | 150                     | 5.3                       | 6.1                         |
| 3122 134 90690                 | UU15/22/6  | 30.0                                   | 30.0                    | 1.44                        | 48.0                   | 10.0                    | 4.0                     | 45                      | 33.3                      |                             |
| 3122 134 90300                 | UU20/32/7  | 52.2                                   | 56.0                    | 3.80                        | 68.0                   | 14.5                    | 5.5                     | 57                      | 24.2                      |                             |
| 3122 134 90460                 | UU25/40/13 | 100                                    | 100                     | 8.60                        | 86.0                   | 19.0                    | 7.0                     | 75                      | 15.7                      |                             |
| 3122 134 90760                 | UU30/50/16 | 157                                    | 157                     | 17.4                        | 111                    | 26.0                    | 9.0                     | 104                     | 10.2                      |                             |
| 3122 134 91390                 | UU64/79/20 | 289                                    | 290                     | 61.0                        | 210                    |                         |                         | 110/98 <sup>3</sup>     | 5.4                       | 6.2                         |

#### NOTES:

- 1. Core material 3C8.
- 2. For IEC class 2 insulation.
- 3. Wound on both legs.

Signetics Linear Products Application Note

### High-Frequency Ferrite Power Transformer and Choke Design

AN1261 Part 2

Each core is represented as a shaded area, as shown in Figure 1.



#### NOTE:

In the core selection charts, the power-handling capability of each core is plotted as a shaded are settending from 10kHz to 100kHz. The vertical boundaries of this area represent the upper and lower limits of throughput power capacity achievable by good design, but depending on conductor type and power line insulation requirements.

Figure 1. Power Handling Capability

The actual throughput power obtainable with a given core depends to a large extent on the following characteristics:

- The flux density sweep
- The winding configuration (simple or split/sandwiched windings, sensor or demagnetization windings, see Part 3)
- Conductor type (solid, strip, Litz, see Part 3)
- Single or multiple output
- Power line insulation requirements

The upper limit of the shaded area for each core refers to a transformer design with optimized flux-density sweep, maximum use of the winding window, and Litz wire for minimum AC resistance. The lower limit refers to a design with 8mm creepage distance for IEC 435 power line insulation, optimized flux-density sweep, a (1 + 2) winding configuration (Part 1), and optimized but solid-wire windings. In addition, the following general conditions were assumed in the calculation of both boundaries:

- The hot-spot (peak) temperature of the core is 100°C; the temperature rise is 40°C
- The maximum flux-density sweep is limited to 1/1.72 of the maximum permissible flux density for the core material (0.32T for FXC 3C8) to cope with transient conditions
- The thermal behavior of wound cores, but without potting or additional heatsinking, was assumed
- Core flux densities are calculated assuming minimum cross-sectional
  areas.

Thus, the selection charts are based on worst-case conditions. Where the ambient temperature is lower than 60°C, when feed-forward (Part 1) is used to ease the restriction on maximum flux density, or when heatsinking or potting are employed to improve heat transfer, throughput power capacity will be increased.

It may happen that, at a given power level, more than one type of core may be used. The following criteria may be used to make a choice:

- copper foil secondary windings are preferable for low-voltage, high-current supplies; thus, for ease of winding, a core with a round center pole should be chosen
- coil formers and mounting hardware are not available as standard for all core types
- production logistics may be improved if one core type is used for both transformer and choke.

Where these considerations do not apply, the choice of core should be guided by the discussion of Section 2.

# Core Selection for Flyback Converters and Chokes

The magnetic design of flyback transformers and output chokes for forward and push-pull converters is essentially the same: the main design parameter is the energy to be stored. Core selection, therefore, is made on the basis of energy stored,  $^{1\!/2}l_{\rm M}^2L$ . A selection procedure based on energy to be stored is given in Part 4. This leads directly to spacer thickness and number of turns. Once a core has been chosen from Part 4, use charts 4

and 5 to check that the core chosen satisfies the throughput power requirements. If not, choose a larger core size for the design procedure in Part 4.

#### **OPERATING FLUX DENSITY**

When determining operating flux density, a distinction must be made between transformers and chokes. For chokes, and flyback-converter transformers (which also function as chokes), the most important parameter is the maximum peak flux density. The flux density sweep follows from the inductance value required.

For push-pull and forward-converter transformers, both AC and DC components of flux density must be taken into account from the start of the design process.

# Flux-Density Levels for Forward and Push-Pull Transformers

The operating flux density of a transformer can seldom approach the maximum permissible flux density in practice since an allowance must be made for transient conditions, such as sudden load increases.

Unless special electronic measures (Part 1) are taken, a transient factor is required to cope with sudden load changes. This factor is related to the ability of the power supply to accept a range of input voltages. The input voltage range of power line operated power supplies may be 215V to 370V, or 200V to 340V; for telephone supplies, 40V to 70V; and for mobile supplies, 9V to 15.5V. The usual transient factor is 1.72.

For symmetrical excitation of the core (pushpull), the maximum possible flux-density sweep (Figure 2) is, in principle, twice that for asymmetrical excitation. In practice, however, allowance has to be made for unbalance when determining the operating flux density.

The maximum operating flux density depends on the protection circuitry. One source of unbalance is unequal flux linkage between two halves of a center-tapped winding. For this reason, bifliar windings are to be preferred. However, this is not possible in power line operated supplies since the voltage across the winding might be greater than the maximum voltage between adjacent turns.



a. Push-Pull Converter Transformers



b. Forward-Converter Transformer (With Slow-Rise Capacitor) or Ringing-Choke Flyback Converter



c. Flyback Converter Choke

Figure 2. Flux-Density Excursions and the Corresponding Flux-Density Sweeps

December 1988 8-166

AN1261 Part 2

Table 2. Maximum Values of Flux-Density Sweep for Various Converter Types and Control Circuits

| DOUNDARY CONDITIONS                                  | FLUX-DENSITY SWEEP BAC CP (T) |                                  |  |  |  |  |  |
|------------------------------------------------------|-------------------------------|----------------------------------|--|--|--|--|--|
| BOUNDARY CONDITIONS                                  | Forward                       | Push-pull                        |  |  |  |  |  |
| Maximum sweep for FXC 3C8 (100°C)                    | 0.16                          | 0.32                             |  |  |  |  |  |
| At transient factor <sup>∞</sup>                     | 0.32<br>2∝                    | <u>0.32</u> α                    |  |  |  |  |  |
| With unbalance factor $\epsilon$                     |                               | $\frac{0.32}{\epsilon^{\alpha}}$ |  |  |  |  |  |
| With x% feed-forward                                 | $\frac{0.32}{2(1+x/100)}$     |                                  |  |  |  |  |  |
| With unbalance factor $\epsilon$ and x% feed-forward |                               | $\frac{0.32}{\epsilon(1+x/100)}$ |  |  |  |  |  |

The major reason for asymmetry is unequal conduction times or saturation voltages of the power switches in a push-pull converter. Storage effects can result in different switch-off delays. Core saturation occurring due to a delay decreases the primary inductance so that the magnetizing current rises steeply. This may lead to the destruction of the power switches. As a further safeguard, the maximum operating flux density should be decreased by an additional factor that depends on the efficiency of the protection circuit. A practical guide is a 15% allowance for a fully protected converter (unbalance factor  $\epsilon=1.15$ ), but a 100% allowance for an unbalanced push-pull converter ( $\epsilon=2$ ).

In forward converters, remanence should, in theory, also be allowed for. However, to obtain the correct primary inductance, some airgap is often useful. This airgap, together with the slow-rise capacitor (Part 1), results in the whole first quadrant of the BH loop being useful in practice, as is shown in Figure 2.

Where feedforward control is used, the transient factor can be reduced considerably and a higher flux-density sweep can often be applied.

The actual transient factor is determined by the feed-forward percentage used. Note, however, that application of feed-forward reduces the transient response of the power supply.

Practical flux-density and sweep limits are summarized for various converter types in Table 2. The curves of Figure 3, show the optimum flux-density sweep, where throughput power is maximum, for a range of cores in the frequency range 10kHz to 100kHz. Horizontal lines indicate the maximum allowable sweep for various converter types. Further lines can be added for other boundary conditions with the aid of Table 2. The given curves are calculated for a transformer temperature rise of 40°C.

The converter operating frequency is set by the required output voltage and current, and by the type of switch to be used. Once this frequency is known, the optimum flux-density sweep can be found for any core type.

Where the frequency is more or less fixed, and two core types could be used (Section 1), preference should be given to that core type for which the intersection of the optimum sweep curve with the set frequency is closest to the maximum flux density sweep.

Where frequency can be chosen freely, the frequency corresponding to the intersection of the optimum sweep curve with the line for the maximum flux-density sweep represents the optimum use of the core material.

Operation at the optimum sweeps represented by the curves of Figure 3 means that core loss and permissible winding loss are in optimum proportion. Deviation from the optimum proportion of core and winding loss, results in a lower throughput power. When the design is limited by saturation flux density,

deviation is inevitable. The effect of deviation from the optimum flux density is plotted in Figure 4. This plot, which applies to any frequency, gives a rough indication of the reduction in throughput power from the optimum value. Once the optimum flux density sweep has been determined for the core and converter combination, the number of turns can be calculated as shown in the next section.

# Flux Densities for Chokes and Flyback Transformers

The flux-density sweep in chokes is generally relatively low, and so, in consequence, is the core loss. It may happen, however, especially in ringing choke flyback converters, that the flux-density sweep is comparable to that in forward converters. Core loss is not then negligible and should be calculated as shown in the section on core loss.

Once core type, spacer thickness, and number of turns have been established, the peak flux-density sweep can be calculated:

$$B_{AC\ CP} = \frac{LI_{AC}}{N_{PRIM}\,A_{CP}}$$

AN1261 Part 2



where  $I_{AC}$  is found during the design process (Part 1). In the case of a flyback transformer, all quantities refer to the primary.

If  $I_{AC}$  is relatively high, core loss will be significant.



Figure 4. The Effect on Throughput Power Capacity of a Deviation in B<sub>AC</sub> from the Optimum Value Indicated in Figure 3

#### NUMBER OF TURNS

Once the flux-density sweep is known, the number of turns can be determined.

# Forward and Push-Pull Converter Transformers

The *minimum* number of turns in the secondary

$$n_{2MIN} = \frac{\delta V_1}{r'A_{CP\ MIN}B_{AC\ CP}fz}$$

z = 2 for forward and half-bridge push-pull converters;

z = 4 for full-bridge push-pull converters.

The values of  $\delta$  and V<sub>I</sub> are obtained from  $\delta V_I = \delta_{MAX} V_{I\ MIN} = \delta_{MIN} V_{I\ MAX}$  (this and r' are found in Part 1).

 $n_{2~MIN}$  will generally not be an integer and must be rounded. If the value of  $n_{2~MIN}$  is small, rounding will change the flux density sweep significantly. To prevent saturation, rounding should be to the next higher integer. The effect of rounding can be counteracted by changing the operating frequency.

Where operating frequency is not fixed, iteration will result in a satisfactory design. When the actual flux-density sweep is within 10% of the optimum, throughput power will be within 5% of its maximum.

Use the flux-density sweep obtained after rounding to determine core loss.

### Flyback Converters and Chokes

Flyback converters and output chokes: the number of turns is derived and rounded in the choke design procedure given in Part 4.

Flyback transformers: the rounded number of primary turns is found in the choke design procedure of Part 4. The value of r' is calculated in Part 1.

### **CORE LOSS**

At frequencies approaching 100kHz, core loss has two main components: hysteresis loss and eddy-current loss. The hysteresis loss in Ferroxcube 3C8 at 100°C is

$$P_{H} \approx 16.7 f^{1.3} B^{2.5}_{AC EM} V_{e}$$

This expression applies between 10kHz and 100kHz for both symmetrical and asymmetrical excitation, and for both sine and square wave fields.

The eddy-current loss for Ferroxcube 3C8, under the same conditions, is

$$P_E \approx 0.8 f^2 B^2_{AC\ EM} A_e V_e$$

The contribution of eddy-current loss in the core is greatly dependent on core size, frequency and flux density sweep. Below 100kHz, eddy-current loss may be neglected for small cores. However, for the larger cores, such as the E65 and EC70, eddy-current loss becomes important at much lower frequencies.

For very large cores, with center-pole diameters exceeding 35mm, the expressions for both  $P_{H}$  and  $P_{F}$  do not hold, even below 100kHz.

In the above expressions,  $B_{AC\ EM}$  is the peak effective flux density sweep. It is related to  $B_{AC\ CP}$  by

$$B_{AC} CPACP = B_{AC} EMA_e$$

For cores of constant cross sectional area, such as most E and U cores,  $B_{AC\ CP}$  and  $B_{AC\ EM}$  are similar in value, but they differ significantly for EC cores.

AN1261 Part 2

#### THERMAL RESISTANCE

In order to determine the maximum permissible dissipation of a transformer or choke, its thermal behavior must be known. This depends on core size, conductor form, and insulation requirements. Table 1 gives two values for thermal resistance: with and without creepage distance allowance at the ends of the winding.

These thermal resistances were measured with the transformer mounted on a printed circuit board with no local heat sources. They are referred to the hotspot temperature in the middle of the center leg of the core (as deduced from the measured value on the ferrite surface).

For hot-spot temperatures up to 100°C, the maximum permissible winding dissipation may be obtained from:

$$P_W = \frac{\Delta T}{\theta_1} - P_C$$

This expression may be used for any ratio of core to winding dissipation.

In a choke with a large DC component of current, where core loss is negligible,  $P_W = \Delta T/\theta_J$ .

The temperature rise should be checked again once the winding design is complete. Winding design is treated in Part 3 for transformers and Part 4 for chokes. If the actual temperature rise is too high, the estimated throughput capacity was optimistic and a larger core should be used.

# DATA NECESSARY FOR WINDING DESIGN

Before it is possible to move to the design of the windings, the following data should be available

#### Forward and push-pull converters

- Core type(s)
- · Coil former dimensions
- Power line insulation requirements
- Preliminary turns ratio (Part 1)
- · Rounded number of secondary turns
- Operating frequency
- · Secondary current and waveform
- Winding dissipation permitted
- Other windings auxiliary outputs or sensor windings.

### Flyback Transformers

- Core types (Part 4)
- Coil former dimensions
- Number of primary turns (Part 4)
- Preliminary turns ratio (Part 1)
- Operating frequency (Part 3)
- Primary and secondary currents and waveforms
- Other windings sensor or auxiliary outputs
- Winding dissipation permitted
- Core loss
- Power line insulation requirements

#### **Output and Flyback Chokes**

Core loss

Proceed to Part 4 for remaining design.

#### **CORE SELECTION CHARTS**

These charts allow an initial selection to be made of the appropriate ferrite core for a particular SMPS application. The upper limit of the shaded areas represents the performance of the core under ideal conditions: Litz wire windings and the whole of the winding window devoted to power transfer windings. Thus, there are no auxiliary windings, such as energy-recovery (demagnetizing) windings, and no allowance for creepage distance. The lower limit of the shaded area corresponds to the minimum performance to be expected from a basic, practical design. Thus, allowance is made for creepage distance, 30% of the remaining window is assumed to be occupied by auxiliary windings (non-power transfer windings), and the winding design is assumed to be optimized as shown in Part 3 of this series, but of simple construction. For both boundaries, optimum flux-density sweep is assumed.

### NOTE:

\*Cores marked with an asterisk have insufficient winding breadth for creepage distance for IEC 435 power line isolation.

AN1261 Part 2

#### THROUGHPUT POWER CORE SELECTION CHART 1

#### **Forward Converter**



#### ጸ

## High-Frequency Ferrite Power Transformer and Choke Design

AN1261 Part 2

#### THROUGHPUT POWER CORE SELECTION CHART 2

#### **Balanced Push-Pull Converter**



8-171

AN1261 Part 2

#### THROUGHPUT POWER CORE SELECTION CHART 3

#### **Unbalanced Push-Pull Converter**



December 1988 8-172

AN1261 Part 2

#### THROUGHPUT POWER CORE SELECTION CHART 4

Flyback  $\gamma = 1$  +



check that choice

 $\uparrow$  is the ratio of minimum to maximum load current for good regulation at constant duty factor. \*Without creepage allowance.

AN1261 Part 2

#### THROUGHPUT POWER CORE SELECTION CHART 5

Flyback  $\gamma = 0.25$  <sup>+</sup>



AN1261 Part 3

# PART 3: TRANSFORMER WINDING DESIGN

#### INTRODUCTION

At ultrasonic frequencies, the simple design rules used for low frequency transformer winding design are no longer valid.

Winding resistance and thus winding loss are increased through eddy-current effects — the proximity effect. At power line frequencies these effects can be ignored.

The design methods and aids presented here aim at finding the optimum winding design: that is, the winding geometry that yields lowest loss.

In drafting these design aids, the number of decisions made for the designer has been restricted to a minimum. He thus obtains a maximum of freedom of choice.

The essential background information will be given after presenting practical design procedures.

A certain amount of background information is required to use that freedom properly.

# DEFINITION OF THE PROBLEM: BOUNDARY CONDITIONS

## Given Boundary Conditions

The following boundary conditions are set once a core is selected:

- Frequency
- · Primary and secondary RMS currents
- Primary and secondary turns numbers
- Winding breadth
- Available winding height
- · Permissible winding loss

Coil former and winding dimensions are defined in Figure 1 and the List of Symbols which is on the following page.

These parameters can only marginally—if at all—be varied in winding design, therefore, they are termed given boundary conditions.

Winding breadth  $b_W$  follows from coil former breadth  $B_{CF}$  and the required creepage allowance c as set by the insulation standard. Available winding height is the height of the winding window  $H_{CF}$  in the coil former less the height occupied by the screens with the insulation, and the auxiliary windings (control windings not taking part in power transfer.) This available height should accommodate the power-transfer windings. It is not possible to determine beforehand the maximum height of individual windings.



#### **Chosen Boundary Conditions**

In the winding design process the designer can make his own choice of

- Winding configuration
- Conductor form (wire, strip, bunched wire, etc.)

At the moment of choice, it is not always clear which choice is best. When an inexpensive design has an acceptable loss it may be preferable to a more costly design with even lower loss. It may therefore be desirable to work out more than one design by making preliminary choices for these boundary conditions.

#### The Design Problem

The actual winding design is now to determine the most suitable winding geometry.

Solving this problem requires (preferably convenient) means and methods to determine

- for strip windings (strip width equal to winding breadth)
  - strip thickness
- for wire windings
- number of layers
- wire size.

Having chosen the interleaving thicknesses, all further desired parameters can be calculated. Such means and methods are presented in this paper. For the prevailing set of (given and chosen) boundary conditions they are directed to finding the geometry giving minimum loss.

#### **DESIGN PROCEDURES**

The design process is organized in the following five phases.

- I Collecting the boundary conditions.
- II Determining the ideal power windings.
- III Evaluating winding loss and required height. (According to the result, the design process then branches to Phase IV or Phase V, or a new start is required.)

- IV Determining the optimum combination of non-ideal designs that will fit into the available height.
- V Finalizing the design.

#### NOTE

Here, the term "ideal" is used to describe windings designed for minimum loss regardless of the height of coil former required. Non-ideal windings have a height less than that required for ideal windings and the lowest possible loss that this height permits.

# PHASE I. COLLECT THE BOUNDARY CONDITIONS

#### **Given Boundary Conditions**

Collect the given boundary conditions as set by circuit requirements and the core selected (Parts 1 and 2 of this series for forward and push-pull transformers, Parts 1 and 4 for flyback transformers).

#### 1. Core Related:

- Operating frequency
- Maximum permissible winding loss
   Pw MAX
- Preliminary primary to secondary turns ratio r'.

For forward and push-pull transformers:

- Number of turns in secondary N<sub>SEC</sub>
- Full-load RMS secondary current le 2.

For flyback transformers:

- · Number of turns in primary N<sub>1</sub>
- Full-load RMS primary current le 1
- Full-load RMS secondary current le 2.

#### 2. Circuit Related:

- In the case of power line isolation, creepage distance c
- Data on windings other than power windings, such as demagnetizing and sensor windings
- Single or multiple secondaries.

## AN1261 Part 3

#### LIST OF SYMBOLS

| SYMBOL              | UNIT* | DEFINITION                                                   | SYMBOL               | UNIT*       | DEFINITION                                                              |
|---------------------|-------|--------------------------------------------------------------|----------------------|-------------|-------------------------------------------------------------------------|
| b                   | mm    | Breadth of (rectangular) conductor                           | Ng                   | _           | Number of turns per layer                                               |
| $b_W$               | mm    | Actual winding breadth                                       | N <sub>PRIM</sub>    | _           | Rounded number of primary turns                                         |
| В                   | T     | Leakage flux density                                         | N <sub>SEC</sub>     | _           | Rounded number of secondary turns                                       |
| B <sub>CF</sub>     | mm    | Coil former (or winding window) breadth                      | р                    | -           | Number of layers                                                        |
| С                   | mm    | Creepage distance required by the ruling insulation standard | P <sub>M</sub>       | W           | Winding loss margin: P <sub>W MAX</sub> minus total winding loss        |
| С                   |       | Winding configuration factor: simple = 1;                    | Pw                   | W           | Dissipation in transformer windings                                     |
|                     |       | split/sandwiched = 2                                         | Pw MAX               | W           | Maximum permissible winding dissipation                                 |
| $C_N$               |       | Correction factor for N (strip windings)                     | r                    | -           | Transformer turns ratio                                                 |
| C <sub>p</sub><br>d | mm    | Correction factor for p (wire windings) Wire diameter        | r <sub>AC</sub>      | Ω/m         | AC resistance per unit length of conductor (under specified conditions) |
| d <sub>O</sub>      | mm    | Overall wire diameter of enamelled wire                      | rDC                  | Ω/m         | DC resistance per unit length of                                        |
| d∞                  | mm    | Optimum wire diameter for p > 1                              | 1.00                 |             | conductor                                                               |
| f                   | Hz    | Operating frequency                                          | RAC                  | Ω           | AC resistance                                                           |
| f <sub>e</sub>      | kHz   | Effective frequency                                          | R <sub>DC</sub>      | Ω           | DC resistance                                                           |
| Fg                  | _     | Space (copper) factor in the layer breadth                   | t                    | mm          | Winding pitch                                                           |
| FB                  |       | Ratio of AC resistance to DC resistance                      | t <sub>MIN</sub>     | mm          | Minimum winding pitch required for a                                    |
|                     |       | (at a specified frequency)                                   |                      |             | given wire size                                                         |
| h                   | mm    | Conductor height: for solid, round wire                      | Т                    | mm          | bw/N, winding breadth-to-turns ratio                                    |
|                     |       | $h = d\sqrt{(\pi/4)}$ ; for strip conductor, strip           | z                    | -           | Factor                                                                  |
|                     |       | thickness                                                    | Δ                    | mm          | Skin thickness                                                          |
| Н                   | mm    | Height of a winding (portion)                                | $\theta$             | -           | Ratio of minimum to maximum leakage                                     |
| H <sub>A</sub>      | mm    | Available height for power windings or winding portions      |                      |             | flux density over the height of a winding                               |
| H <sub>B</sub>      | mm    | Remaining free winding height: HA less                       | $\mu_0$              | H/m         | Permeability of free space: $4\pi \times 10^{-}$ H/m                    |
|                     |       | the combined heights of the power                            | σ                    | Ωm          | Resistivity                                                             |
|                     |       | windings                                                     | φ                    | _           | Effective conductor height, expressed as                                |
| i                   | mm    | Thickness of interleaving                                    | '                    |             | a multiple of $\Delta$                                                  |
| łΕ                  | Α     | RMS current at full load .                                   | SUBSCR               | PTS         |                                                                         |
| $l_{AV}$            | m     | Average turn length                                          |                      |             |                                                                         |
| n                   |       | Preliminary number of turns                                  | 1                    |             | a transformer primary or primary winding                                |
| n <sub>H</sub>      | -     | Winding-height factor for bunched wire                       | ,                    | ortion      |                                                                         |
| $n_S$               |       | Number of strands in bunched wire                            | ł                    |             | a transformer secondary or secondary                                    |
| n <sub>t</sub>      | -     | Winding pitch factor for bunched wire                        |                      | vinding po  |                                                                         |
| Ν                   | -     | Rounded number of turns in a winding                         | e An effective value |             |                                                                         |
|                     |       | portion                                                      | id A                 | n ideal (c  | ptimum) value                                                           |
|                     |       |                                                              |                      |             |                                                                         |
|                     |       |                                                              | , (                  | as in r') a | preliminary (not rounded) value.                                        |

<sup>\*</sup> unless otherwise stated.

#### 8

## High-Frequency Ferrite Power Transformer and Choke Design

AN1261 Part 3

#### **Chosen Boundary Conditions**

1. Winding configuration: Choose between the simple configuration (where C = 1) or the split/sandwiched configuration (where C = 2). In the latter case, decide which winding will be split, and which sandwiched. (It is usual to split the winding with the larger number of turns.) Sketch the complete winding arrangement (not to scale), including any auxiliary or multiple-output windings, as in Figures 4, 18 and 20. Draw also the leakage-flux (or NI) diagram and determine for each of the power windings the value of θ, the ratio of minimum to maximum leakage flux density over the height of the winding. Normally  $\vartheta = 0$ , but in multiple output transformers it occurs that  $\vartheta \neq 0$ .

In the case of a flyback transformer, draw the leakage-flux diagram for both the period of primary conduction and the period of secondary conduction.

Conductor form: Assume single round wire initially. The results thus obtained will guide the final choice of conductor.

#### **Derived Boundary Conditions**

- Effective frequency: If the waveform of the current through the windings is known from previous designs, the effective frequency f<sub>e</sub> can be obtained by analysis of the current waveform. If the waveform is unknown, assume that f<sub>e</sub> is the switching frequency in kHz.
- Effective skin thickness in copper at 100°C is

$$\Delta_{\rm e}$$
 = (5.62/f<sub>e</sub>) (mm)

with fe in kHz.

- 3. Number of turns
- secondary, N<sub>2</sub> = N<sub>SEC</sub>/C primary, n<sub>1</sub> = N<sub>SEC</sub>r'. Initially, round n<sub>1</sub> to the next even integer N<sub>PRIM</sub>. It is essential that N<sub>PRIM</sub> is even if the winding is to be split, and it avoids a further rounding if there are two layers in a simple winding. Then,

a. Forward and push-pull transformers;

$$N_1 = N_{PRIM}/C.$$

b. Flyback transformers: A flyback transformer may use a split/sandwiched winding configuration to reduce leakage inductance, but this will not, however, reduce winding loss. The design procedures are always those for simple windings. But, of course, the number of turns of the split winding must be rounded to an even number.

$$N_2 = N_1/r'$$

rounded to an integer.

- c. Multiple-output windings
- Calculate (as described in Part 2 of this series) for the output with the lowest voltage, that is, with the smallest number of turns, and round up to the next integer.
- To obtain the number of turns for the other outputs divide the required output voltage by the volts-per-turn value for the lowestvoltage winding. Round the numbers of turns of all outputs to the nearest integer.
- Check whether the various output voltages are within the required limits with these numbers of turns.
- If not, increase the number of turns of the lowest-voltage winding by one, and repeat the calculations, starting with the volts per turn.
- When the numbers of turns for the correct output voltages have been established, correct the number of primary turns using the volts-per-turn value last found.
- 4. Winding window
  - a. Winding breadth  $b_W = B_{CF} c$ , see Figure 1.
  - b. Available height: the height available for the complete power windings is  $H_{CF}$  less
    - An allowance for imperfect contact between layers, interleavings and screens;
    - The height of screens and their insulation (C times);
    - The height of auxiliary windings handling little or no power, such as:
      - A sensor winding on the primary side of the screen that may also supply a little power for the control circuitry,
    - A demagnetizing winding.

Such windings are not designed for minimum loss. To save height, single layers are assumed of winding pitch

$$t = b_W/(N+1).$$

Choose a wire size such that  $t_{MIN} \leqslant t$  and  $d \leqslant \Delta_e$ . Then with an interleaving of thickness i suitable for the winding pitch, the required height is

$$H = d_O + i$$
.

The height that remains after all deductions divided by C is H<sub>A</sub>, the height available for one primary and one secondary winding portion

#### PHASE II: DETERMINE THE IDEAL POWER WINDINGS

Not yet knowing the value of p, multilayer windings are assumed initially. If, during the design procedure, this assumption proves incorrect, the design procedure switches to that for single-layer windings.

Follow the procedure below for all power windings.

# Ideal Multilayer Windings of Solid, Round Wire

1. Calculate 
$$d_{\infty} = \left(\frac{17.1b_W}{Nf_e}\right)^{1/3}$$

If \$\psi = 0\$, read \$C\_p\$ from the table below. If p is not known, take \$p = 1.5\$ for a sandwiched winding or \$p = 2\$ in other cases.

If  $\vartheta \neq 0$ , calculate

$$C_p = \sqrt{\frac{1 - \vartheta}{(1 - \vartheta^3)^{1/3}}}$$

Then calculate  $d_{iD} = d_{\infty}C_{P}$ .

- 3. Select the nearest standard wire size from a wire table and note d, d<sub>O</sub>, t<sub>MIN</sub> and r<sub>DC</sub>.
- 4. Number of layers:

a. 
$$p_{ID} = \frac{N}{b_W/t_{MIN} - 1}$$

#### NOTE:

This expression is valid only for  $t_{\mbox{\scriptsize MIN}}$  from Step 3.

- If p<sub>ID</sub> ≤ 1.5 a strip or foil alternative may be preferable.
- If  $\vartheta=0$  and  $p_{ID}\leqslant 1$ , the expression for  $d_{\infty}$  in Step 1 is not valid. Go to the single-layer winding procedure.
- b. Find p by rounding up p<sub>ID</sub> to the next suitable value: to a multiple of 0.5 for a sandwiched winding, and to an integer in other cases.
- c. Calculate  $N\ell=N/p$ . If that value is not an integer, consider an adaptation of N to facilitate manufacture. Start again with the new value of N.
- d. If  $\vartheta=0$ , check that the value of p used equals that assumed in Step 1. If not, repeat from Step 2 using the correct value of p.
- 5. Determine the winding pitch  $t = b_W/(Nl + 1) = pb_W/(N + p)$ . Nl may not be the

AN1261 Part 3

same in all layers (Step 3c); this will result in different values of t. Remember that all layers should occupy the full breadth bw. Do not allow a difference greater than one turn in N£.

- 6. Select a suitable interleaving, thickness i, for the winding pitch and calculate the required height  $H_{\text{ID}} = p(d_{\text{O}} + i)$ .
- 7. Resistance factor  $F_R = 1 + \frac{1}{2}(d/d_{ID})^6$  when  $d/d_{ID} < 1.25$ . But when p = 1.5 this expression holds only for  $d/d_{ID} < 1.15$ .
- 8. AC resistance per meter length of wire  $r_{AC} = F_R r_{DC}$ .
- Winding loss of a complete winding (of C portions) P<sub>W</sub> = Cl<sub>3</sub><sup>2</sup>M<sub>AVIAC</sub>, taking for the average turn length l<sub>AV</sub> the value for a fully wound coil former in m.

Having found the ideal designs for all power windings using this procedure, proceed to Phase III.

# Single- and Half-Layer Windings of Solid Round Wire

This procedure applies only when  $\vartheta = 0$ .

Arriving from Step 4a of the previous procedure, take p = 1.

- 1. Winding pitch  $t = pb_W/(N + p)$ .
- Select from a wire table the thickest standard wire for which t<sub>MIN</sub> ≤ t and note d, d<sub>O</sub> and r<sub>DC</sub>. Also choose a suitable interleaving, thickness i.
- 3.  $H = p(d_O + i)$ .
- 4.  $\varphi = \sqrt{(0.124 f_e d^3/t)}$ , (f<sub>e</sub> in kHz, d and t in mm).

#### NOTE

If  $f_{\text{e}}$  differs from the switching frequency, use the lower value of frequency.

- 5. Read  $F_R$  from Figure 2. Beyond the chart,  $F_R = p\varphi$ .
- 6.  $r_{AC} = F_R r_{DC}$
- 7.  $P_W = Cl_e^2 N l_{AV} r_{AC}$ , where  $l_{AV}$  in m.



Figure 2.  $F_R$  vs  $\varphi$  for Single- and Half-Layer Windings

In the case of a sandwiched winding, consider a strip or foil winding. If a wire winding is preferred, and if  $\varphi$  from Step 4 is about 4 or greater, a half-layer winding will probably have about equal  $r_{AC}$ , about half the wire size and about one quarter of the copper content; follow the above procedure using p = 0.5.

Having found the ideal designs for all power windings, go to Phase III.

#### Ideal Strip or Foil Windings

1. If  $\vartheta = 0$ , read  $C_N$  from the table below.

|   | N  | 0.5  | 1    | 1.5  | 2    | 2.5  | 3 to 4.5<br>1.01 | ≥ 5 |
|---|----|------|------|------|------|------|------------------|-----|
| Ì | CN | 1.69 | 1.19 | 1.06 | 1.03 | 1.02 | 1.01             | 1   |

If 
$$\vartheta \neq 0$$
, calculate  $C_N = \{\frac{(1-\vartheta)^3}{1-\vartheta^3}\}^{1/4}$ 

Then determine fe (kHz).

$$h_{ID} = C_N \sqrt{\frac{9.74}{Nf_e}} \frac{1}{mm}$$
, using  $f_e$  in kHz.  
2. Select the nearest available strip or foil

- thickness, h.
- 3.  $F_R = 1 + (1/3)(h/h_{ID})^4$  when  $h/h_{ID} < 1.4$ . 4.  $r_{AC} = F_R/(45b_W h)\Omega/m$  (b<sub>W</sub> and h in mm).
- 5.  $P_W = Cl_e^2 N l_{AV} r_{AC}$
- 6. Select a suitable interleaving, thickness i, then  $H_{1D} = N(h + i)$ .

#### NOTE:

This procedure is for copper at 100°C, resistivity 1/452mm²/m. It can be adapted to aluminium conductor (62% higher resistivity at 100°C). In the expression for h<sub>ID</sub> (Step 1) replace 9.74 by 15.8; in Step 4, replace 45 by 28.

Compare  $P_W$  from Step 5 with that of the wire version of the winding, (Step 9 or Step 7) and choose the ideal solution for lowest  $r_{AC}$ . Having found the ideal designs for all power windings, go to Phase III.

#### PHASE III: EVALUATE THE DESIGN WITH RESPECT TO WINDING LOSS AND HEIGHT

The success of a design attempt is judged on the basis of winding-loss margin  $P_{\text{M}}$  and remaining free height  $H_{\text{R}}$ .

The winding-loss margin is calculated from  $P_{W\ MAX}$  and the total loss of the power windings. The remaining free height is calculated from  $H_A$  and the heights of the power windings.

There are four possible results of the evaluation:

- P<sub>M</sub> and H<sub>R</sub> both positive: design attempt successful, proceed to Phase V.
- P<sub>M</sub> and H<sub>R</sub> both negative: boundary conditions do not permit a successful design.

- Make a fresh start with a higher operating frequency or a larger core, for example
- P<sub>M</sub> positive and H<sub>R</sub> negative: a frequent occurrence, especially at lower frequencies. Try non-ideal winding designs requiring less height as in Phase IV.
- P<sub>M</sub> negative and H<sub>R</sub> positive: reconsider the chosen boundary conditions and start again. Some basic considerations are:
  - Split/sandwiched designs offer lower loss than simple ones, especially at higher frequencies.
  - Strip or foil windings tend to have lower losses than (single-layer) wire windings.
  - If H<sub>R</sub> is large, try replacing a single-wire winding by a multiple-wire or bunchedwire winding. Design procedures are given in the next section. A Litz-wire winding may also be possible if H<sub>r</sub> is particularly large. Evaluate the result again.

If adoption of one of these measures results in both  $H_R$  and  $P_M$  being positive, the design is successful; if not, try a higher operating frequency or a larger core in a new design.

#### ALTERNATIVE DESIGNS: MULTIPLE, BUNCHED AND LITZ-WIRE WINDINGS

#### Ideal Multiple-Wire Windings

- 1. Choose the number of parallel strands  $n_S$ : usually 2 or 3.
- Follow the design procedure for ideal multilayer windings of solid, round wire, as if the winding had n<sub>S</sub>N turns. If Step 4a results in p<sub>ID</sub> ≤ 1, follow the single-layer design procedure, again replacing N by n<sub>S</sub>N.
- 3. Divide the value of r<sub>AC</sub> by n<sub>S</sub> to find the AC resistance of the n<sub>S</sub> parallel strands.

#### Ideal Bunched-Wire Windings

Bunched wire consists of a few strands of insulated wire twisted together to form a bunch. The strand diameter is not so small that eddy-current loss is negligible.

The minimum winding pitch of a bunched wire of  $n_S$  strands is  $n_T$   $t_{MIN}$ , and the layer height without interleaving is  $n_H t_{MIN}$ , where  $t_{min}$  is the minimum winding pitch given in the wire tables for a single strand. Values of  $n_t$  and  $n_h$  for crude experimental bunches are given for guidance in the table below.

| n <sub>S</sub> | 4    | 5    | 6    | 7    | 8    | 9    | 10   |
|----------------|------|------|------|------|------|------|------|
|                | 2.45 |      |      |      |      |      |      |
| n <sub>H</sub> | 2.31 | 2.69 | 2.93 | 2.93 | 3.16 | 3.16 | 3.26 |

## 8

## High-Frequency Ferrite Power Transformer and Choke Design

## AN1261 Part 3

#### Multilayer Bunched-Wire Winding

- 1. Choose ns. a bunch of 7 strands gives the best space (copper) factor.
- 2. If  $\vartheta = 0$ , read  $C_p$  from the table below. If p is not known, take p = 1.5 for a sandwiched winding, and p = 2 in other cases.

If  $\vartheta \neq 0$ , calculate

$$\begin{split} C_{p} &= \sqrt{\frac{1 - \vartheta}{(1 - \vartheta^{3})^{1/3}}} \\ \text{Then } d_{ID} &= C_{p} \left( \frac{17.1 b_{W}}{n_{s} N f_{e}} \right)^{1/3} \end{split}$$

- 3. Select the nearest standard wire size from a wire table, and note d, do, thin and roc.
- 4. Number of lavers:

a. 
$$p_{ID} = \frac{N}{b_W/(n_T t_{MIN}) - 1}$$

#### NOTE:

The expression holds only for t<sub>MIN</sub> from the previous steps. If  $p_{ID} \le 1$ , the expression in Step 2 does not apply.

- b. Find p by rounding p<sub>ID</sub> up to the next suitable value. For sandwiched windings, round to multiples of 0.5; in other cases, round to integers.
- c. Calculate Nl = N/p. If this does not yield and integer, consider adapting N to facilitate manufacture. Start again using the new value of N.
- d. If  $\vartheta = 0$ , check that the value of p found is that assumed in Step 2. If not, repeat from Step 2 using the correct value of p.
- 5. Winding pitch  $t = b_W/(N\ell + 1) = pb_W/$ (N+p). Nl may not be the same in all layers. This will result in different values of t, since all layers should occupy the full winding breadth. Do not permit differences of more than one turn in Nl.
- Select a suitable interleaving, thickness i, for the winding pitch. The required height  $H = p (n_H t_{MIN} + i)$  where  $n_H$  is given in the table in the section on Ideal Bunched-Wire Windings.
- 7. Resistance factor  $F_R = 1 + \frac{1}{2} (d/d_{ID})^6$ .
- 8. Resistance per meter length of bunch  $r_{AC} = F_R r_{DC} / n_S$  where  $r_{DC}$  is the resistance per meter length of strand.
- 9.  $P_W = Cl_e^2 N l_{AV} r_{AC}$ , where  $l_{AV}$  in m.

#### Single-Layer and Half-Laver Bunched-Wire Windings

This procedure applies only if  $\vartheta = 0$  and p = 1.

- 1. Winding pitch  $t = pb_W/(N + p)$ .
- 2. From a wire table, select the thickest strand for which t<sub>MIN</sub> ≤ t/n<sub>T</sub> and note d, t<sub>MIN</sub> and r<sub>DC</sub>. Also, choose a suitable interleaving, thickness i, for the winding pitch.
- 3. Required height  $H = p (n_H t_{MIN} + i)$ .
- 4.  $\varphi = \sqrt{(0.124 n_S f_e d^3/t)}$ .

- If fe differs from the switching frequency, use the lower of the two values (in kHz).
- 5. Read F<sub>R</sub> from Figure 2. Beyond the range of Figure 2,  $F_B = p\varphi$ .
- 6. The AC resistance per meter length of bunch  $r_{AC} = F_{R}r_{DC}/n_S$ , where  $r_{DC}$  is the DC resistance of a meter length of strand.
- 7. Winding loss  $P_W = Cl_e^2 N l_{AV} r_{AC}$ , where  $l_{AV}$

If  $\varphi$  in Step 4 is greater than or equal to about 4, a half-layer design might be preferable for a sandwiched winding.

#### Litz-Wire Windings

Litz-wire is here taken to be a kind of bunched wire in which the strands are so thin (d  $\leqslant \Delta_{\rm e}$ ) that eddy-current effects can be neglected. Its main drawback is its low space (copper) factor, often only 25% to 30%.

Litz-wire is standardized and commercially available. The standards specify numbers of strands, strand diameter, overall diameter and DC resistance.

Mechanical stress deforms the bunch so that the breadth in the layer and, thus, the minimum winding pitch are greater than the overall diameter of the bunch, but the height of the laver is smaller.

- 1. Knowing the winding current Ix, select a bunch of strand diameter d and number of strands  $n_S$  such that  $\pi d^2 n_S \cong I_X$ . The resulting current density will be about 4 A/ mm<sup>2</sup>.
- 2. Due to deformation, the winding pitch  $t \approx 1$ , 2d<sub>O</sub>, where d<sub>O</sub> is the overall diameter of the bunch.
- 3. Provisional number of layers p' = Nt/ (bw - t).
- 4. If p' is within 10% of the next lower integer, the winding may be feasible with care with this lower value. Otherwise, take for p the next higher integer. Then calculate  $n'_S = n_S(p/p')^2.$
- 5. Select a standard Litz-wire with the same strand diameter, and a number of strands as large as possible, but lower than n's.

- 6. The required height of the winding will be less than  $H = p (d_O + i)$ , where i is the thickness of the interleaving.
- 7. The DC resistance per meter length is usually given for 20°C, multiply that value by 1.3 to get the resistance at 100°C. Then calculate  $P_W = Cl_e^2 N l_{AV} r_{DC}$ , using  $l_{AV}$  in m.

If all windings in the transformer are of Litz-wire, the split/sandwiched winding configuration does not lead to lower losses.

If a suitable Litz-wire is not readily available, the above procedure can be adapted to use multiple Litz-wire using similar methods to those for multiple wire.

#### PHASE IV: **DETERMINE THE OPTIMUM** COMBINATION OF NON-IDEAL DESIGNS

When ideal designs overflow the winding space, non-ideal designs must be used. First, collect a few non-ideal versions of, if possible, primary and secondary. The accommodation procedure will then show which combinations fit into the available height. The one having the lowest loss can then be used as the final

#### Non-Ideal Design Versions in Solid Round Wire

Non-ideal design versions of wire windings are generated simply by successively reducing the number of layers to reduce winding height.

The procedure given in this Section is not valid when at the start p = 1. However, it remains valid if step 2 yields values of  $p \le 1$ .

- 1. Note, for the coil former, bw and lav (is in m); and for the ideal design,  $d_{\text{ID}}$  (before rounding), N, Ie, p, t, d, H, rAC, and PW.
  - A table such as that shown below will be found a convenient design route.
- 2. Reduce p by one step
  - of 0.5 for a sandwiched winding.
  - of 1 in other cases.
- 3. If Nl = N/p is not an integer, consider adapting N to obtain an integral number of turns per layer. If possible, let this adaptation cancel a previous one. Calculate the winding pitch.
  - $t = pb_W/(N + p)$ .
- 4. Select (from a wire table) the thickest standard wire for which t<sub>MIN</sub> ≤ t and note d, do, and roc. Select a suitable interleaving, thickness i.

AN1261 Part 3

5. Required height

 $H = p (d_O + i).$ 

6. Resistance factor

$$F_R = 1 + \frac{1}{2} (d/d_{ID})^6$$

If  $p_{|D} > 1$ , this expression holds for  $p \le 1$ , but this is not the case if  $p_{|D} \le 1$ .

- 7. Resistance per meter length of wire rac = F<sub>B</sub>r<sub>D</sub>c.
- 8. Winding loss

$$P_W = Cl_e^2 N \ell_{AV} r_{AC}$$

For each design version, repeat this procedure from Step 2.

Example: In this table of design versions, the 3-layer version is the ideal design; the others are derived using the procedure above.

| Primary: Split, C = 2, b <sub>W</sub> = 13.4mm,<br>$d_{1D} = 0.437$ mm,<br>$I_e = 0.565$ A, $\ell_{AV} = 0.053$ m. |       |       |       |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------|-------|-------|-------|--|--|--|--|
| р                                                                                                                  | 3     | 2     | 1     |  |  |  |  |
| N                                                                                                                  | 57    | 58    | 57    |  |  |  |  |
| t                                                                                                                  | 0.670 | 0.447 | 0.231 |  |  |  |  |
| d                                                                                                                  | 0.450 | 0.355 | 0.180 |  |  |  |  |
| d <sub>O</sub>                                                                                                     |       | 0.414 | 0.222 |  |  |  |  |
| r <sub>DC</sub>                                                                                                    |       | 0.225 | 0.873 |  |  |  |  |
| FR                                                                                                                 |       | 1.144 | 1.002 |  |  |  |  |
| r <sub>AC</sub>                                                                                                    | 0.223 | 0.257 | 0.875 |  |  |  |  |
| Pw                                                                                                                 | 0.430 | 0.505 | 1.688 |  |  |  |  |
| j i                                                                                                                |       | 0.06  | 0.06  |  |  |  |  |
| - н                                                                                                                | 1.728 | 0.948 | 0.282 |  |  |  |  |

# Non-Ideal Design Versions of Strip or Foil Windings

Here, the required reduction in height is obtained by using thinner conductor.

- 1. Note, for the coil former,  $b_W$  and  $\ell_{AV}$ , and for the ideal design, N,  $l_e$ ,  $h_{ID}$  (before rounding), h, i,  $r_{AC}$ , H, and  $P_W$ . Set out a table in the form shown below.
- For h, take the next available size below that used in the last design, and select a suitable interleaving, thickness i.
- 3. Resistance factor  $F_R = 1 + (1/3)(h/h_{ID})^4$ .
- 4. Resistance per meter length of conductor

 $r_{AC} = F_{R}/(45b_{W}h).$ 

- 5. Winding loss  $P_W = Cl_e^2 N \ell_{AV} r_{AC}$ .
- 6. Required height H = N(h + i).

For each successive version, repeat from Step 2 onward.

Example of a table of design versions of strip conductor:

#### Secondary: Sandwiched, C = 2, N = 4, $b_W = 13mm$ , $h_{ID} = 0.222mm$ , $l_e = 8.05A$ , $\ell_{AV} = 0.053m$ . 0.15 0.073 0.2 0.1 i 0.1 0.06 0.06 0.04 $F_R$ 1.069 1.014 1.004 0.0104 0.0173 0.0235 0.0122 rAC $P_{\mathsf{W}}$ 0.286 0.335 0.475 0.646 Н 1.20 0.84 0.64 0.452

# Alternative Winding Designs With Reduced Height

It is difficult to predict the value of n<sub>S</sub>, that is, the best starting point for the following procedure when the loss margin is positive.

- If p<sub>ID</sub> > 1, use the procedure for Non-Ideal Design Versions, but divide t (Step 3) and r<sub>DC</sub> (Step 4) by n<sub>S</sub>.
- For a sandwiched winding, if p<sub>ID</sub> ≤ 1 and p = 1, use the procedure for single- and half-layer winding, again dividing t (Step 1) and r<sub>DC</sub> (Step 2) by n<sub>S</sub>.

Bunched wire: use the procedure for Ideal Multiple Wire Windings as follows:

- If  $p_{ID} > 1$ , commence with Step 4b and continue with values of  $p > P_{ID}$ .
- For a sandwiched winding, if  $p_{ID} \le 1$  and p = 1, use the procedure for Single-Layer and Half-Layer Bunched Wire Bindings with p = 0.5

Litz-wire: use the appropriate procedure with lower values of p.

Having collected several versions of, preferably, all power windings, follow the procedure in the next section.

#### **Accommodation Procedure**

This procedure seeks combinations of design versions that fit into the available winding height, together with their total winding loss.

 Calculate, for all versions of the primary, the maximum permissible secondary height, as shown in the table below.

$$H_{2MAX} = H_A - H_1$$
.

Note, also, primary dissipation P<sub>W 1</sub> of all versions.

- 2. Select, for each primary version, the secondary that most nearly fills  $H_{2MAX}$  and note its dissipation  $P_{W2}$ .
- 3. Calculate the remaining free height

$$H_R = H_{2MAX} - H_2$$
  
and total winding loss  
 $P_W = P_{W1} + P_{W2}$ .

 Select the combination having the lowest value of P<sub>W</sub>. Table 1 illustrates the accommodation procedure for a transformer with two power windings. The same principles apply for transformers with more power windings, even though the number of combinations is greater. Much labor might be saved if design versions with excessive loss per mm of winding height are not considered.

Since the maximum permissible winding loss is 1.23W, the 2-layer primary combined with the secondary using 0.1mm strip results in a satisfactory design. There is no need to consider the secondary using 0.15mm strip, although the excess height of 0.02mm (C = 2) could perhaps, be accommodated by careful manufacture.

#### NOTE.

The example is for a split/sandwiched winding configuration (C = 2), so that winding heights are for one portion of each winding.

#### PHASE V: FINALIZING THE DESIGN

In order to prepare the transformer design for production, four further steps are necessary.

- Check that the design route followed was the correct one, and that no errors have crept in. Moreover, ensure that the correct value of winding-configuration factor C was used throughout.
- 2. Make a dimensioned sketch of a cross-section through the windings in the winding window. Calculate the conductor lengths required for each winding, using the actual average turn lengths. For wire windings, check that NŁ turns of the wire selected will fit into the winding breadth, that is, that bw ≥ (NŁ + 1)tmin.
- Prior to prototype evaluation, make a final estimate of the transformer temperature rise using winding losses recalculated from the actual winding lengths obtained in the previous step.
- 4. In preparation for manufacture, collect all required information about core and coil former, windings and interleavings, screens and their interleavings, interwinding insulation, and terminations. Specify winding pitches for wire windings: windings are generally not close-packed since all layers should be of equal breadth.

This concludes the practical design procedures. The following sections contain supplementary information only.

#### BACKGROUND

The essential difference between a designer and a computer is creative thinking. Thus, a true designer will find no lasting satisfaction in following design procedures that resemble

AN1261 Part 3

Table 1. Illustrating the Accommodation Procedure for  $H_A = 1.778$ mm and  $P_{W MAX} = 1.23$ W

| • •                                       | •••                                                            |                     |                       |                      |                       |
|-------------------------------------------|----------------------------------------------------------------|---------------------|-----------------------|----------------------|-----------------------|
| Primary versions<br>(split, single wire)  | P <sub>1</sub><br>P <sub>W 1</sub> (W)<br>H <sub>1</sub> (mm). | 3<br>0.430<br>1.728 | 0.5<br>0.9            | 05                   | 1<br>1.688<br>0.282   |
| Height available for secondary            | H <sub>2 MAX</sub>                                             | 0.050               | 0.8                   | 30                   | 1.496                 |
| Secondary versions<br>(sandwiched, strip) | H <sub>2</sub> (mm)<br>h (mm)<br>P <sub>W 2</sub> (W)          |                     | 0.84<br>0.15<br>0.335 | 0.64<br>0.1<br>0.475 | 1.20<br>0.20<br>0.286 |
| Remaining height                          | H <sub>R</sub> (mm)                                            |                     | -0.01                 | 0.19                 | 0.296                 |
| Total winding loss                        | P <sub>W</sub> (W)                                             |                     | 0.840                 | 0.980                | 1.974                 |
|                                           |                                                                |                     |                       |                      |                       |

computer flow charts: he cannot help asking why the procedures are as they are, and how they can be extended to solve related problems. This section seeks to answer these and other questions with a view, too, to avoiding mistakes due to misinterpretation of the instructions. It is mainly qualitative in nature: mathematics have been reduced to a minimum, and higher-order effects, although included in the formulae behind the design aids, are generally not discussed.

# EDDY-CURRENT EFFECTS IN WINDINGS

#### **Transformer Magnetics**

The main flux that couples primary and secondary windings is core-bound.

Since primary and secondary ampere turns oppose, the instantaneous value of the mutual flux is determined by the instantaneous difference between them. The magnetizing flux is proportional to the induced mmf per turn. In an ideal transformer (zero core refluctance and zero winding resistance) with a short-circuited secondary, the induced mmf and, thus, the magnetizing flux are both zero.

Flux also crosses the winding space. This flux is not common to all windings, and not even to all turns in the same winding, and is, therefore, known as leakage flux.

Figure 3a shows the leakage flux paths in a simple, ideal, short-circuited transformer (with no main flux). Within the winding space, primary and secondary leakage flux lie in the same direction. Since they mutually repel, they are in parallel with the interface between primary and secondary; that is, in parallel with the layers if the windings are on top of each other. Thus, in order not to jeopardize this parallelism, only complete layers of equal breadth will be

The leakage flux-density is maximum at the interface between primary and secondary, Figure 3b. On both sides of this maximum, the flux-density falls roughly linearly to zero over the height of the winding.

Consider a flux path crossing the winding window at a distance x from the wall of the coil former. Figure 3a. Assuming that the current density over the height of the primary is constant.

$$\oint \frac{B}{\mu_0} ds = NI \frac{x}{H_1}$$

where B is the flux-density, s is the distance along the flux path, and  $NIx/H_1$  is the number of ampereturns enclosed. The field strength is negligible in the (high-permeability) core, and is assumed constant over the winding breadth, so that the leakage flux-density

$$B = \mu_O \times \frac{N}{b} \times I \times \frac{x}{H_1}$$

where b is the flux-path length outside core material. Figure 3b shows how B varies over the height of the wound area. There is a good case for arguing that, if b<sub>W</sub> is smaller than the width of the winding window (perhaps due to creepage allowance), b should be taken equal to b<sub>W</sub>. Note that leakage flux is not due to imperfect core material, but is an intrinsic property of a winding.

The leakage flux through the windings gives rise to eddy currents in the conductors.

In a transformer of normal construction, the leakage flux lies parallel to the layers of the winding and roughly normal to the turns.

Note that the leakage flux-density varies from layer to layer. In any given layer (e.g., at height x in Figure 3a) the leakage flux-density is proportional to the sum of the ampere-turns in that layer and the ampere-turns in the layers between that layer and the nearest point of zero flux-density.

The average leakage flux-density and, thus, the eddy-current losses, can be reduced by suitably mixing primary and secondary windings. One result of this process is the split/sandwiched configuration of Figure 4b.

Figure 4a again shows the leakage-flux distribution of a basic transformer winding arrangement. In Figure 4b, the primary winding is split into halves, with the secondary sandwiched between them. This halves the peak flux-density.

To make this construction possible, the split winding must have an even number of turns, and an even total number of layers. The sandwiched winding, although physically one unit, can also be regarded as consisting of two portions; its leakage flux distribution is shown in more detail so that it can be seen that it may have an odd number of layers.

Then, each portion contains a 'half' layer: a layer having half the height of a normal layer. Similarly, a portion of a sandwiched winding may contain a 'half' turn if the 'half' layer has an odd number of turns.

Due to the symmetry of the split/sandwiched configuration, only one portion of each winding need be considered in calculating the eddy-current effects.

The splitting-and-sandwiching process could, of course, be repeated to further reduce eddy-current loss. However, this quickly becomes unpractical: each interface between primary and secondary portions requires extra insulation, usually including screens to reduce radio frequency interference. Their presence reduces the space (copper) factor attainable in the winding window, eventually to such a degree that any improvement is either lost or not worth the extra complication.

A distinction can thus be made between

- simple windings, as in Figure 4a
- split windings, such as the primary in Figure 4b.
- sandwiched windings, such as the secondary in Figure 4b.

The design process described in this section deals exclusively with winding portions:

- · a complete simple winding
- one half of a split winding
- · one half of a sandwiched winding.

In the split/sandwiched winding configuration, the number of turns in a winding portion is half that in the complete primary or secondary.

#### Penetration of an Electromagnetic Wave Into a Conductor

Eddy currents are induced in a conductor exposed to an electromagnetic wave. They oppose the penetration of the wave and, in

AN1261 Part 3





Figure 4. The Effect of Splitting a Transformer Primary Into Two Portions

resistive conductors, transform electromagnetic energy into heat.

Let plane x=0 be the surface of a conductor of infinite depth. The electric and magnetic fields of a plane electromagnetic wave propagating in the non-conducting semi-space above the conductor, and incident perpendicularly upon it, are tangential to the surface and mutually perpendicular. If the positive x axis is into the conductor, the penetrating wave can be described by

A 
$$\exp \left\{ -\frac{x}{\Delta} + j \left( \omega t - \frac{x}{\Delta} + \phi \right) \right\}$$

Constants A and  $\phi$  (part of the incident energy is reflected from the surface) are not of interest here. The amplitude of the wave decays within the conductor as  $c^{-x/\Delta}$ , where  $\Delta$  depends on the properties of the conductor and the frequency of the wave.

At a depth  $x = \Delta$  the amplitude of the wave has decreased to 1/e of its value at the

surface and the phase is delayed one radian. At a depth equal to a small multiple of  $\Delta$ , there is no field in the bulk of the conductor and, consequently, no induced current.

At  $x = 2\pi\Delta$ , where the phase delay is just  $2\pi$  radian, the field strengths decay to the negligible value  $e^{-2\pi} = 0.0019$ . This is at a depth of one wavelength of the penetrating wave.

#### Skin Effect

A straight, isolated, round wire carrying alternating current generates a concentric, circular magnetic field: both in the wire itself and in the surrounding space.

Isolated in this context means that there are neither other conductors nor magnetic fields in the vicinity of the wire. The low frequency field distribution under these circumstances is shown in Figure 5. The field is tangential to the surface of the wire.

This field induces eddy currents that oppose its penetration, enhancing the current flow near the surface and reducing it near the center of the wire as shown in Figure 6.

The net current flow remains the same, but the current density is nonuniform. This effect increases with wire diameter and frequency. The magnetic field within the wire is also redistributed.

As was the case with the penetrating electromagnetic wave, there is a tendency for current to flow only near to the surface of the wire: the skin effect.

Figure 7 shows the current distribution carrying the same alternating current at various frequencies. As frequency increases,  $\Delta$  decreases and d/ $\Delta$  increases

This current redistribution results in the AC resistance of the wire being greater than its DC resistance.

The voltage is constant over any cross-section of the wire normal to its axis since there can be no radial current flow. In general, the voltage across a length of the wire is the sum of resistive and induced voltage drops. With a relatively thick wire (c/ $\Delta$  $\geqslant$ 1), the voltage drop near the centre is mainly induced by the eddy currents, whereas, near the surface, where the current density is high, the voltage drop is mainly resistive.

If the wire is replaced by a tube of the same material and diameter, such that the tube has the same DC resistance as the wire of AC, its wall thickness will be equal to  $\Delta$ , provided that the curvature of the surface is negligible (d $\gg$  $\Delta$ ). For this reason,  $\Delta$  is known as the (equivalent) skin thickness.

The term "penetration depth" is often used for  $\Delta_{\rm h}$  but some authorities prefer this term for the wavelength  $(2\pi\Delta)$  of the penetrating wave discussed above. The (uniform) current density in the equivalent tube is equal to that at the surface of the wire it replaces. The ratio of AC resistance to DC resistance due to skin effect can be deduced from the relative cross-sectional areas of wire and tube:

$$F_{R} \cong \frac{d}{4\Delta}, \left(\frac{d}{\Delta} \gg 1, \text{ in practice}\right)$$
 $F_{R} \cong \frac{1}{4} \left(\frac{d}{\Delta} + 1\right) \text{ if } \frac{d}{\Delta} \gg 5.$ 

The AC resistance perimeter length of wire is proportional to  $\rm d^{-1}$ , although the DC resistance is proportional to  $\rm d^{-2}$ .

Skin thickness  $\Delta$  depends on conductor material and frequency:

$$\Delta = \sqrt{\frac{\rho}{\pi \mu_{\rm O} \mu_{\rm R}^4}}$$

AN1261 Part 3

The current redistribution establishes an equilibrium between inductive and resistive voltage drops. Increasing the frequency does not alter the flux-density at the surface because the current remains constant, but does cause an increase in the induced voltage which results in a smaller skin thickness and, thus, a higher current density. This, in turn results in a higher resistive voltage drop which opposes the concentration of current at the surface. A new equilibrium is achieved at a skin thickness proportional to  $1/\sqrt{1}$ . Similar reasoning can be established for the effect of  $\mu_B$  and  $\rho$ .

The skin thickness itself is independent of the current carried by the wire. Because the wire is is immersed in its own field, there is a fixed relationship between average current density and magnetic flux-density.

#### **Proximity Effect**

A different class of eddy currents is found in wire exposed to an external alternating magnetic field normal to the axis of the wire. In that case, eddy-current flow in opposite sides of the wire is in opposite directions, figure 8.

Eddy-current flow is confined to a skin below the conductor surfaces that are tangential to the external field. No net current flow is assumed in the wire. To avoid the complications of a curved surface, a rectangular conductor is shown in Figure 8.

The situation resembles that of a turn in a winding exposed to leakage flux.

The essential difference is that the turn carries an alternating current, and that the leakage flux-density is proportional to this current. The relationship between current and leakage flux is not the same all over the winding, but depends on the position of the layer which contains the turn under consideration.

Because the leakage flux to which the turn is exposed originates from other turns in proximity to it, the eddy-current phenomenon is known as the proximity effect in this case.

Figure 9a represents a section through a few turns in a layer with the concentric magnetic flux paths associated with an isolated wire. Between the turns, however, individual flux lines, which are roughly perpendicular to the layer, oppose and so tend to cancel. The result is the flux pattern of Figure 9b. Such flux patterns from a number of layers result in the flux distribution of Figures 3 and 4. The difference between the two types of eddy-current effect is now evident.

Skin effect: tendency for the current to flow near the conductor surface, no current reversal and thus no increase in current flow. Proximity effect: there are two skin regions below the surfaces tangential to the magnetic field; besides the tendency for the main current to flow in the skin region where the magnetic field is highest, the skin regions carry opposite eddy currents that increase the effective current flow.

The leakage flux-density varies from layer to layer, but is constant over the breadth of each



NOTE:

X is the distance from the center of the conductor, and r is the conductor radius.

Figure 5. Low-Frequency Distribution of Flux Density B About a Round Current-Carrying Conductor



Figure 6. The Magnetic Field Generated by an AC Current in a Wire Induces Currents in the Wire that Oppose its Own Penetration

layer (Figures 3 and 4). The proximity effect is greatest in the layers at both sides of the interface between primary and secondary, where the leakage flux-density is greatest.

The simplest case is that of a strip or foil winding, where each layer has only one turn. The number of layers (and turns) is thus known at the start of the design process.

Figure 10, which is based on normalized conductor height, shows the relationship between proximity effect and leakage flux-density.



Figure 7. Current Distribution in a Wire Carrying Constant AC at Various Frequencies

The proximity effect in a wire winding depends not only on wire diameter, but also on the layer space (copper) factor.

The main geometrical parameters of a turn in a wire winding are wire diameter d and winding pitch t. Of course,  $t \ge d_{O}$ .

A useful simplification is to regard a round wire as a square wire of equal cross section and, thus, equal current density, Figure 11. Then,  $h=d\sqrt{(\pi/4)}\cong 0.886d$ . Extending this model allows a layer to be regarded as a strip of thickness h and layer space (copper) factor  $F_L=h/t$  carrying a current  $N_L$  times greater than that in the wire. The leakage flux is the same as that of the wire-wound layer, but the current density is  $1/F_L$  times greater.

The equivalent conductor height  $\varphi=h/\Delta$  for strip or foil windings, and  $\varphi=(h/\Delta)$   $\sqrt{\digamma \it{l}}=(d/\Delta)$   $\sqrt{(\digamma \it{l} \it{l} \it{l} \it{l} \it{l} \it{l})}\cong 1.128 \; (d/\Delta)\sqrt{\digamma \it{l}}$  for windings of solid round wire.

Comparison of  $h/\Delta$  for strip with  $(h/\Delta)\sqrt{F_L}$  for wire indicates that the skin depth in wire seems  $1/\sqrt{F_L}$  times greater than in strip. This can be understood by remembering that  $\Delta$  is proportional to  $\sqrt{\rho}$  and that increasing  $\rho$  or increasing the current density has the same effect on the resistive voltage drop on which the equilibrium depends.

#### RESISTANCE Resistance Factor F<sub>R</sub>

The increase in conductor resistance due to proximity effects can be expressed in terms of resistance factor  $F_{\text{R}}$ : the ratio of AC resistance to DC resistance.

AN1261 Part 3



The chart of Figure 12 gives FR as a function of equivalent conductor height  $\varphi$ , with the number of layers n as a parameter. Inspection of these curves shows that there is a region where FR is proportional to  $\varphi$ . In multi-layer windings, this region commences when  $\varphi$  is greater than about 3, but for single layer windings, when  $\varphi \ge 1$ . This is the region of skin conduction, where no current flows in the bulk of the conductor. The situation is similar to that for skin effect when  $d/\Delta\gg1$ , where  $F_R$  is proportional to d. The curve for p = 1 (eddy-current loss negligible when  $\varphi \leq 1$ , skin conduction when  $\varphi \geq 1$ ) also represents the behavior of the first laver of a multilayer winding. The curve for p = 0.5 shows similar behavior, but at double the values of  $\varphi$ . In all layers of a multilayer winding except the first, eddycurrent loss (proportional to FR - 1) increases as  $\varphi_4$ up to  $\varphi \cong 2$ , and in proportion to  $\varphi$  above  $\varphi \cong 3$ . This is most clearly demonstrated by the curve for p = 10, but the effect is already evident in the curve for p = 1.5. Eddy-current losses in the higher layers evidently dominate the AC losses in the first layer, unless φ≪ 1.



The concentric flux due to the winding current (a) cancels between turns so that the resultant flux lines are parallel to the layer (b).

Figure 9. Four Turns From a Layer of a Winding

This explains the difference that will become apparent later between single and half-layer windings, and multi-layer windings.

It should be noted that eddy-current loss remains proportional to  $\varphi_4$  in the lower bend of the curves, below  $F_R{\cong}2.$  The bend is due to DC loss not being negligible compared to eddy-current loss in that region (see also Figure 2, mathematically a plot of  $F_R-1,$  scale calibrated for  $F_R)$ .

Figure 12 is most useful for determining the AC resistance of a winding of known geometry. However, it is not a convenient basis for optimizing winding geometry itself.

# AC Resistance Per Meter Conductor Length $r_{AC}$

The AC resistance per meter conductor length is a useful quantity for comparing various versions of a given winding design.

Winding loss is proportional to winding resistance  $R_{AC} = N \ell_{AV} r_{AC}$ . In a given design problem, the number of turns and coil former dimensions are known. Conductor length  $N \ell_{AV}$  is only slightly influenced by the number of layers or the conductor size. Thus, achievement of the design goal — the winding geometry for minimum loss — can be reduced to the achievement of minimum  $r_{AC}$ .

# Windings of Strip or Foil Conductor

The geometry of windings of full-width strip or foil conductor is completely established once strip thickness h is known.

Strip breadth is b<sub>W</sub>, and the number of layers is equal to the number of turns in the winding portion. These are all set by the boundary conditions, so that the only parameter remaining to be determined is thickness.

Since  $r_{AC}$  is proportional to  $F_R/\varphi$ , its value can be derived from Dowell's chart, Figure 12.

$$r_{AC} = r_{DC}F_R = \frac{\rho}{b_W h} F_R = \frac{\rho}{b_W \Delta} \cdot \frac{F_R}{\varphi}$$
(since  $\varphi = h/\Delta$ )

thu

$$r_{AC} \frac{b_W \Delta}{\rho} = \frac{F_R}{\varphi}$$

Therefore, it is sufficient to plot  $F_R/\varphi$  against  $\varphi$  as in Figure 13. There, the straight, dashed line labelled  $F_R=1$  represents  $r_{DC}$ . Since  $r_{DC}$  is proportional to  $\varphi^{-1}$ , its slope is –1.

Each curve in Figure 13 has a minimum, marked by a dot. Each minimum occurs at the normalized, ideal\* strip thickness  $h_{\rm ID}/\Delta$  and the lowest possible value of  $r_{\rm AC}b_{\rm W}\Delta/\varphi$  from which the value of  $r_{\rm AC}$   $_{\rm ID}$  can be calculated.

As, for given  $\Delta$ , strip thickness increases beyond  $h_{ID}$ , eddy-current loss increases more quickly than DC loss decreases. Note that  $h_{ID}$  is independent of winding current because leakage flux-density is proportional to current density.

All minima in Figure 13 lie close to the straight line  $F_R = 4/3$ , although some deviation can be seen at low values of N.

In the practical design procedure,  $h_{ID}$  is found assuming this straight line, but a correction factor  $C_N$  has been added for the deviation that occurs when N<5. Since, usually,  $h\neq h_{ID}$ , the approximation  $F_R=1+(\frac{y_0}{3})(h/h_{ID})^4$  is included in the design procedure to give the AC resistance.

Foil or strip conductor is only recommended for sandwiched windings, not for split or even simple windings.

There is no guarantee that current distribution is uniform over the breadth of a strip. In fact, there is a tendency for current density to be higher near the edges of a strip when  $\Delta=\ll\sqrt{(b_Wh)}$ , which is invariably the case. Non-uniform current density cannot occur when the leakage flux is truly parallel to the layers, so advantage should be taken of the repulsive forces between the leakage flux of primary and secondary. Sandwiching a strip winding between two portions of a wire winding, whose current density must be uniform over the layer breadth, ensures that there are strong repulsive forces on both sides of the strip winding, where leakage flux-density is maximum.

<sup>\*</sup>The term ''ideal'' is used in preference to ''optimum'' since the former implies desirability but not necesarily feasibility. A thickness other than  $h_{\rm ID}$  may have to be used due either to conductor or space availability limitations.

AN1261 Part 3



Figure 10. The Proximity Effect in a Winding of 5 Layers. Effective Conductor Heights are  $\varphi$  = 0.59 (Left),  $\varphi$  = 2 (Center) and  $\varphi$  = 8 (Right). Sections Through the Ends of the Layers of the Winding are Shown, Hatched. The Layers are of Strip Conductor, but Could Also be N $_{\rm L}$  Turns of Rectangular Wire. The Current Density Distribution is Plotted in (a). The Full Line is the Amplitude, the Broken Line the Real Part, and the Dotted Line the Imaginary Part. The Losses are Plotted in (b). The Loss Distribution (Solid Line) is Proportional to the Square of the Current Density Amplitude. The Broken Line Shows the Average Loss in Each Layer, and the Dotted Line the Average Loss in the Complete Winding. Since the Scale Calibration is Multiples of the DC Loss, the Dotted Line Shows the Value of F $_{\rm R}$ . (c) is the Leakage Flux Diagram, Obtained by Integration of the Current Density. Scale Divisions are Layer Current; Line Types are as in (a)

#### Wire Windings: Winding Breadth-To-Turns Ratio T

The AC resistance per meter length of wire  $r_{AC}$  can be derived from a plot of  $F_R/\varphi_2$  against  $\varphi$ , Figure 14.

For rectangular wire of breadth b (in the layer) and height h (normal to the layer)

$$\varphi = \frac{h}{\Delta} \sqrt{\frac{b}{t}}$$

and

$$F_{R}/\varphi^{2} = \frac{r_{AC}\Delta^{2}t}{r_{DC}h^{2}b} = r_{AC} \frac{\Delta^{2}t}{\rho h}$$

For round wire of diameter d

$$\begin{split} \varphi &= \frac{h}{\Delta} \sqrt{\frac{h}{t}} = \left(\frac{\pi}{4}\right)^{3/4} \times \frac{d}{\Delta} \sqrt{\frac{d}{t}} \\ &= \frac{1}{\Delta} \left(\frac{d}{t} \sqrt{\frac{\pi}{4}}\right)^{3/2} \end{split}$$

so that, for a given ratio t/d,

$$\mathsf{F}_\mathsf{R}/\varphi^2 = \mathsf{r}_\mathsf{AC} \; \frac{\Delta^2 \mathsf{t}}{\rho \mathsf{h}} = \mathsf{r}_\mathsf{AC} \; \frac{\Delta^2 \mathsf{t}}{\rho \mathsf{d}} \sqrt{\frac{4}{\pi}}$$

is proportional to rAC.

Here,  $r_{DC} \simeq \varphi^{-2}$  so that the line  $F_R = 1$  has a slope of -2. Whereas Figure 13 gave the solution of the design of a strip winding, where the number of layers and conductor breadth were known, the plot of Figure 14 does not contain the solution for wire windings. The number of layers is still not known.

The winding breadth is introduced in the form of the winding breadth-to-turns ratio  $T=b_W/N$ .

Physically, T is the winding pitch in a single-layer winding containing all N turns. Note that at the interface between primary and secondary, the leakage flux-density B =  $\mu_0$ |/T and also that T is known at the start of the design process.

Since t = pT, for a rectangular wire

$$\varphi = \frac{h}{\Lambda} \sqrt{\frac{b}{nT}}$$

and for round win

$$\varphi = \left(\frac{\pi}{4}\right)^{3/4} \times \frac{d}{\Delta} \sqrt{\frac{d}{pT}}$$

#### Close-Packed Windings of Round Wire

For close-packed windings,  $r_{AC}\Delta^2/\rho$  can be plotted against  $T/\Delta$ , Figure 15; this gives better access to the design problem.

In close-packed wire windings  $t=d_O,$  so the layer space (copper) factor depends on the ratio  $d/d_O$  for the wire. This ratio is not constant: standard-wire tables show that  $d/d_O$  is smallest for fine wire, but the rate of change is rather low. If Figure 14 were replotted to give  $r_A c \Delta_Z/\rho$  against t, the calibration of the axes would, of course, change, but the shape of the curves would hardly be affected because the rate of change of d/t is so low. In order to replace t by T, the values for each of the curves must be divided by p, since T=t/p. This shifts every curve horizontally a distance — log p.

The introduction of T is an important step forward: knowing T/ $\Delta$ , it is possible to read the lowest possible value of  $r_{AC}\Delta^2/\rho$ , the

optimum number of layers, and, finally, from  $d_{\rm O}=t=p{\rm T},$  the optimum wire size can be determined.

In order to plot Figure 15, values of  $d/d_0$  and its variation with wire size were estimated. So, although the plot of Figure 15 is adequate for illustrating the theory, its accuracy is not sufficient for practical design purposes.

#### Spaced Windings of Round Wire

Windings are also possible with a pitch greater than the overall wire diameter: spaced windings. This introduces an additional degree of freedom that can be exploited to achieve a further reduction in AC resistance. This is illustrated by the plot of Figure 16.

The solid curves in Figure 16 are for close-packed windings ( $t = d_O$ ), as in Figure 15. The dash-dot curves are for windings of two layers, in which t>  $d_O$ . These show that there is a range of  $T/\Delta$  where spacing results in lower values of  $f_{AC}$ . However, spacing should not be excessive: better performance is always possible if a smaller number of layers can be used.

The straight dashed lines in Figure 16 are a further addition: they show that spacing displaces the curves so that similar points lie on a line of slope  $-\frac{2}{3}$ . They also show that the curves for  $p\leqslant 1$  are so steep that spacing brings no improvement.

In effect, spacing allows designs intermediate between close-packed versions.

Signetics Linear Products Application Note

## High-Frequency Ferrite Power Transformer and Choke Design

AN1261 Part 3





NOTE:
This virtually solves the design problem for strip windings. Given the number of turns N, the minimum in the 
appropriate curves gives the ideal (lowest loss) strip 
thickness as a multiple of the skin thickness. The 
resistance per meter length of strip can also be determined.

Figure 13. Plot of  $F_R/\varphi vs\varphi$ 



Figure 12. Resistance Factor  $F_R$  vs Equivalent Conductor Height  $\varphi$ , With Number of Layers p as a Parameter



Figure 14. Plot of  $F_R/\varphi^2$  Versus  $\varphi$ , a First Step Towards the Solution of the Design Problem for Wire Winding



Figure 15. Plot of  $r_{AC}\Delta^2/\rho$  Versus  $T/\Delta$  With P as a Parameter for Close-Packed Wire Windings

# The Basic Solution of the Design Problem

Sufficient information is now available to make a plot that effectively solves the design problem. This is given as Figure 17.

Figure 17a differs from Figure 14 in that spaced windings are included where they give lower loss. Furthermore, those parts of the curves for close-packed windings that are not useful for design purposes have been suppressed.

The full lines apply to optimum designs with an integral number of layers. The broken lines apply to optimum designs with a half layer (except in the plot of winding height, these often coincide with the full-line curves). The dotted lines are for non-optimum, close-packed windinas.

There it can be seen that, if  $T/\Delta$  is known, the optimum design is completely determined. Further inspection reveals that:

- for T/∆ greater than about 2, the optimum design is a single-layer winding but, in sandwiched designs, when T/∆ is greater than about 6, the optimum is a half-layer winding
- for T/Δ less than about 2, the optimum design has more than one layer.

Both the full and the broken lines for p>1 show that the resistance minima occur generally for spaced windings so that it is important to include in the manufacturing instructions a specific statement that windings should not be close packed. The curves for  $p\leqslant 1$  have a slope of about -1, indicating that  $F_{R}^{\alpha}\varphi^{-1}$ , so that they belong to the region of skin conduction. Moreover, they are, in principle, close-packed windings. It is clear that multilayer (p>1) windings and those with  $p\leqslant 1$  will require different design methods.

#### Multilayer Windings (p > 1)

The full lines in the chart for  $r_{AC}\Delta^2/\rho$  and d/  $\Delta$ , Figure 17, consist of several sections,

AN1261 Part 3

each for a particular value of p. Together, for p > 1, they form nearly straight lines.

The ideal values of d and  $r_{AC}$  are, thus, generally independent of p. There is only a slight deviation for the lower values of p: it can be seen that the lines for p=1.5 do not coincide with those for p=2.

The resistance factor for optimum or ideal designs  $F_{R\ ID}\cong 1.5$ , which means that the eddy current loss is half the frequency-independent resistive loss, also called DC loss.

The slope of the straight lines indicates that  $r_{AC\ ID}{}^{\alpha}(T/\Delta)^{-2/3}$  and  $d_{ID}{}^{\alpha}(T/\Delta)^{1/3}$ . Since  $r_{DC}{}^{\alpha}d^{-2}$ ,  $F_{R}=r_{AC}/r_{DC}$  must be constant.

If the actual wire diameter d deviates from the ideal diameter  $\mathbf{d}_{|D}$ , the estimated resistance factor becomes

$$F_{R} = 1 + \frac{1}{2} \left( \frac{d}{d_{1D}} \right)^{6}$$

This approximation, derived from the first two terms of the series expansion of Dowell's expression, is sufficiently accurate for values of  $F_{\rm R} \leqslant 2$ . In an ideal winding, where d =  $d_{\rm ID}$ ,  $F_{\rm R} = 1.5$ . The expression is not valid in the region of skin conduction.

To find the ideal wire diameter for windings having a large number of layers, the expression  $d_{\infty}/\Delta=1.45~({\rm T}/\Delta)^{1/3}$  can be used. In a more practical form this expression reads

$$d_{\infty} = \left(\frac{17.1bw}{Nf_e}\right)^{1/3} \text{ where } f_e \text{ is in kHz.}$$

The ideal wire diameter for a practical winding,  $d_{\text{ID}}$ , is then obtained using the correction factor  $C_{\text{D}}$ .

This factor corrects for the effect of the small steps between the line sections for practical numbers of layers.



Figure 16. Plot of  ${\rm r_{AC}}\Delta^2/\rho$  vs T/ $\Delta$  Extended for Spaced Windings







c.  $H_{\ell}/\Delta$  vs  $T/\Delta$  With  $\rho$  as a Parameter

#### NOTE:

 $H_{\rm B}$  is the required height excluding interleaving. Knowing  $T/\Delta$ , the ideal winding geometry and the resistance per meter length of wire can be determined.

Figure 17. Basic Design Charts for Wire Windings

Using these expressions, ideal designs can be obtained by simple calculation.

Once knowing  $d_{\rm ID}$  the winding geometry can be determined. After rounding  $d_{\rm ID}$  to the nearest standard wire size,  $d_{\rm O}$  is known. Following the design rules in the practical sections, the number of layers and the required height are easily found. Knowing  $r_{\rm DC}$  of the selected wire,  $r_{\rm AC}$  can be estimated after calculation of  $F_{\rm R}$ .

#### Single-Laver and Half-Laver Windings

This is the region where the procedures of the previous section lead to a number of layers  $p \le 1$ .

This definition is given because the criterion T/ $\Delta > 2$  is only an indication.

First it is necessary to decide between strip and wire windings.

Strip or foil windings are often preferable.

For simple and split designs, it is known that p=1. This is also the case in sandwiched designs if  $T/\Delta$  is below about 6. Since windings should be close packed, geometry is fixed.

The end of the curve for p=1 at  $T/\Delta=6$  is not a theoretical limit; the curve can be extended. But d may be so great that a different form of conductor will probably be chosen.

For sandwiched windings, a half-layer winding may be preferable, provided  $T/\Delta$  is greater than about 6.

That saves winding height without a loss penalty. In case of doubt (T/ $\Delta$  $\cong$ 6), a choice can be made after having worked out both alternatives.

The remaining problem is the estimation of  $r_{AC}$ . To solve that, calculate

$$\varphi = \left(\frac{\pi}{4}\right)^{3/4} \times \frac{d}{\Delta} \sqrt{\frac{d}{pT}}$$

or, alternatively,

$$\varphi = \sqrt{(0.124f_{\rm e}d^3/t)}$$

and read  $F_R$  from the plot of  $F_R$  versus  $\varphi$ , Figure 2.

Figure 2 gives the  $F_R$  plot in a more suitable form than Figure 12. Do not use the expression for  $F_R$  given in the previous section: it is not valid in the region of skin conduction.

AN1261 Part 3

#### Winding Height

#### Ideal Designs

In previous sections, methods were developed for designing minimum-loss windings of both strip and wire conductors. In developing these methods, possible height restrictions have so far been ignored.

By doing this, each winding could be treated separately, the design of a primary was not influenced by the secondary, and vice versa.

Such designs, not affected by a height restriction, are called ideal designs.

Similarly, terms such as ideal windings, ideal number of layers, ideal conductor size, etc., are also used.

It is, of course, necessary to check whether the situation is ideal: that the height of the winding window does not impose a height restriction on the windings.

The height of a winding (portion) is calculated from:

for strip windings, H = N (h + i)

for wire windings, H = p ( $d_0 + i$ ). For the available winding height (the height available for all power-transferring windings), see the section on "Given Boundary Conditions".

#### Non-Ideal Design Versions

In strip windings the only way to reduce winding height is to use thinner strip.

Various non-ideal design versions are found by repeatedly stepping to a smaller available strip thickness. The AC resistance is found from the expression for Fa.

Several non-ideal design versions are found by repeatedly stepping to a lower number of layers.

Thus, non-ideal as well as ideal design versions can be found. Although these non-ideal design versions have smaller winding height than the ideal design, they also have higher loss.

#### **IMPORTANT**

There is no justification for using conductor sizes in excess of the ideal size (apart from rounding a calculated ideal size to the available size). Reduction of current density is a false motive. The extra conductor material has only an adverse effect.

#### Accommodation

Once a few design versions (the ideal design and one or more non-ideal versions) of the primary and secondary have been collected, selection of the most suitable combination is made by an accommodation procedure.

The accommodation procedure is given in detail and comprises the following basic steps:

- List the design versions obtained, the height they require and their losses
- Make combinations of primary and secondary designs having a total height not exceeding the available height, and note the winding loss of each
- Finally, select the lowest-loss combination.

Demagnetizing and control windings are usually designed for minimum height rather than minimum loss, since they do not take part in power transfer. Their height is taken into account in determining the height available for the power windings.

#### **Design Evaluation**

A design attempt is successful if the transformer does not run hot.

Final evaluation is, of course, experimental. Unnecessary experimentation can, however, be avoided if the estimated losses are first compared with the estimated permissible loss.

The permissible loss is estimated from the permissible temperature rise and the thermal resistance given in the data for the core selected\*. Core loss was estimated in the process of core selection and determination of the number of primary and secondary turns.

Current densities much higher than are usual in lowfrequency transformers may well be acceptable. As has been mentioned, conductors in excess of the ideal size make matters even worse.

If a design attempt fails, it is advisable to first review the chosen boundary conditions. This would not invalidate the results of the core selection procedure.

An improvement may be obtained by using split/ sandwiched rather than simple windings. These tend to lower r<sub>AC</sub>, thicker conductors and increased height. A different conductor form might also be considered. A new start, including the core selection procedure, is required if the given boundary conditions have to be altered.

It may be possible to use same core size if switching frequency is increased. This leads to fewer turns, of thicker conductors and, thus, lower winding loss.

To avoid fruitless effort, the practical design process is so organized that an initial design evaluation is made as soon as suitable ideal designs and their losses have been determined.

Winding height can be reduced with the penalty of increased loss and vice versa (by using bunched wire, for example) but this will not help if the ideal design has neither loss nor height reserve.

#### Some Notes

#### **Multiple-Output Transformers**

Figure 18 shows a possible winding arrangement and leakage flux density distribution for a multiple output transformer.

In both primary and secondary 2, the flux-density varies from zero to a maximum, so these can be designed using the present methods. That is not possible for secondary 1 because its leakage flux distribution does not agree with the assumptions. The ratio of leakage flux-density to number of turns is much higher than has been assumed so far.

The ideal wire diameter for an infinite number of layers  $d_{\infty}$  in the winding exposed to the higher leakage flux is calculated as normal, but the layer correction factor becomes

$$C_p = \sqrt{\frac{1 - \vartheta}{(1 - \vartheta^3)^{1/3}}}$$

where  $\vartheta$  is the ratio of minimum to maximum leakage field over the height of the winding.

In secondary 1 of Figure 18,  $\vartheta$  = (Nscc 2 /scc 2)/ (N<sub>PRIMIPPRIMI</sub>). The factor  $C_p$  is always less than unity and decreases with increasing  $\vartheta$ . The higher leakage field is compensated for by using thinner wire. As is usual ( $\vartheta$  = 0) for wire windings,  $F_{R}$  ID  $\cong$  1.5: the formula for  $F_{R}$  still applies.

Similarly, for strip conductor,

$$C_N = \left\{ \begin{array}{c} \frac{(1-\vartheta)^3)^{1/4}}{1-\vartheta^3} \end{array} \right\}$$

As normal ( $\vartheta$  = 0) for strip windings, F<sub>R ID</sub>  $\cong$  4/3.

To obtain lowest total winding loss, the layout of the secondary windings (2 or more) in the winding window must be considered carefully.

<sup>\*</sup>The thermal resistances in the published data can be reduced by potting the transformers. If this is to be done, it might be possible to eliminate the creepage distance, so increasing winding breadth. The loss in each winding can be estimated as  $P_{W} = I^2 N \ell_{AV} r_{AC}$ 

## AN1261 Part 3





- Secondaries of the same conductor type, either wire or strip: exposing the winding carrying the smallest current, that is, the one using the thinnest conductor, to the highest leakage field will result in lowest loss. Remember that the eddy current loss increases in proportion to  $\varphi^4$ .
- Secondaries of different conductor type (wire or strip): the optimum arrangement is not easy to predict. Work out the possible layouts and select for lowest total loss.

#### **Push-Pull Transformers**

In push-pull transformers, Figure 19, not all windings carry current at the same time.

The operation of a push-pull converter is explained in Part 1 of this series of publications. Here it is sufficient to split up one converter operating period into

- Interval a: N<sub>1A</sub> and N<sub>2A</sub> are conducting, other windings carry no current. During this interval the current waveforms in N<sub>1A</sub> and N<sub>2A</sub> are the same.
- Interval b: N<sub>1B</sub> and N<sub>2B</sub> are conducting.
  - Interval c, occurring twice per period: N<sub>1A</sub> and N<sub>1B</sub> are nonconducting, N<sub>2A</sub> and N<sub>2B</sub> carry equal and opposite flywheel currents about half as great as the secondary currents during intervals a and b (magnetizing current neglected). The closer intervals a and b approach a half period (at full load) the shorter this interval will be. Whether or not the flywheel current pulses have an influence on winding dosign depends on the winding arrangement.

Bifilar windings are often used to achieve close coupling between winding halves.

Figure 20 shows a cross-section through the windings and the leakage flux diagrams during the three intervals

If wire windings are used the flywheel currents during interval c cancel (higher order effects neglected). That is not quite so if 'bifliar' strip windings are used (two full-breadth strips and interleavings wound simultaneously). The peak flux-density is then about  $1/(2N_2)$  times that during intervals a or b. Since the eddy-current loss is proportional to the square of frequency and flux-density, the eddy-current loss in interval c may be negligible if the half-secondaries have at least a few turns. It might not be possible to ignore the contribution of the flywheel currents to the DC loss unless interval c is very short.

During intervals a and b, eddy currents are generated in both the conducting and the non-conducting windings.

Both windings of a pair are exposed to the same leakage flux and have about equal eddy-current loss. Only one of these has DC loss at a time.

For minimum loss (ideal designs), the ratio of eddy-current loss to DC loss remains one half for wire windings and one third for strip windings. That requires thinner conductors than in non-bifliar windings having equal numbers of turns, and winding pitch or strip breadth.

For multilayer wire windings, the reduction is  $2^{-1/6}=0.89$  (one step in the wire table), and for strip windings,  $2^{-1/4}=0.84$ .

The reader can adapt the design procedures to cope with bifilar windings, as noted in the section "Phase II: Determine the Ideal Power Windings."

Multilayer wire windings:

- in step 1 multiply d∞ by 0.89
- in step 4 use 2t<sub>MIN</sub> in the expression for p<sub>ID</sub>
- in step 9 calculate the loss in a winding pair.

Single-layer wire windings:

- in step 2, use  $2t_{MIN}$  rather than  $t_{MIN}$
- in step 6, calculate r<sub>AC</sub> = (2F<sub>R</sub> 1)r<sub>DC</sub>
- -- in step 7, estimate the loss of a winding pair.

Strip or foil windings:

- in step 1, multiply C<sub>N</sub> by 0.84
- —in step 5, estimate the loss of a winding pair.

Bifilar windings are not possible if the wire insulation cannot safely withstand at least twice the peak voltage across a winding half.

The transformer of Figure 21 differs from the previous one in that the primary winding halves do not share the same space.

The leakage flux diagrams show an asymmetry. During interval a winding N<sub>1B</sub>, although not conducting, is subjected to a high leakage flux and has about three times the eddy current loss of the conducting winding N1A, because the average of the RMS flux-density squared in N1A is one third of that in N<sub>1B</sub>. In interval b, however, N<sub>1A</sub> has no eddycurrent loss. The primary winding halves thus have different AC resistance due to a difference in eddycurrent loss by a factor of four. Moreover, the leakage inductance is greater in N1A. The energy stored in the leakage field can be expressed as  $\frac{1}{2}$ LI<sup>2</sup> or as  $\frac{1}{2}$ VB<sup>2</sup>/ $\mu$ O, where L is the leakage inductance and V the field volume (here proportional to the area of the flux diagram times the average turn length).

By arranging the windings as in Figure 22, only a minor asymmetry due to different turn lengths remains and eddy-current loss in the non-conducting primary is eliminated. In this arrangement the coupling between the primary winding halves will be less close and the stray capacitance across the secondaries, now situated between two screens, will be increased.



Figure 20. Cross-Section Through the Windings of a Bifilar-Wound Push-Pull Transformer Together With the Leakage Flux Diagrams for the Conduction Intervals Described in the Text

Signetics Linear Products Application Note

## High-Frequency Ferrite Power Transformer and Choke Design

AN1261 Part 3

In Figure 23, the secondaries are also divided: nonconducting windings are not exposed to leakage flux. Now eddy-current loss during interval c occurs in the secondaries.

This indicates the effect of different current waveforms in primaries and secondaries, which means that their effective frequencies are different.

For split/sandwiched configurations, similar considerations apply as indicated above for simple configurations.

Here, also, leakage flux diagrams will be of great help in the analysis. The discussion in this Section clearly illustrates the general risk of overlooking important parameters in striving for an optimum in a particular respect.

#### Flyback Transformers

In a flyback transformer, current conduction in primary and secondary occurs alternately. When the primary conducts, there is no current in the secondary, and vice versa. Two different leakage flux-density diagrams are thus required, as in Figure 24.

The flux diagrams shown do not pretend to be accurate. In drawing the full-line portions, tight coupling to the core and a leakage flux parallel to the layers were assumed. However, since the repulsion between primary and secondary flux does not exist, the latter assumption is an idealization. The broken lines are speculative.

It is therefore recommended that the outer winding has the thinner wire

The leakage flux generated by the current in the inner winding also induces eddy currents in the outer winding.

As a practical guide, it is recommended that the outer winding be wound with a wire one size smaller than that calculated using the procedures given in this article. The estimated winding loss will then probably prove slightly optimistic.

Although the present design methods are not as accurate for flyback transformers as they are for forward and push-pull types, their use is helpful in preventing excessive eddy-current loss.

Strip or foil windings: Since the leakage flux might not be truly parallel to the layers, we should not be surprised if the losses are higher than calculated. The current density near the edges of the conductor might be considerably higher than near the middle of the breadth. That effect is nearly independent of the conductor thickness. The use of multiple-wire, bunched or Litz-wire might be a better solution for low-voltage windings.

#### **Screens**

Eddy-current losses will also occur in the screens between primary and secondary.

Screens are always situated in positions of maximum flux-density.

Screens should not be thicker than necessary; there should be the minimum of overlap of the ends. Copper is not the most suitable material: a (non-magnetic) conductor of higher resistivity is preferable.

Eddy-current loss is directly proportional to conductivity, and proportional to the thickness cubed. Thus, screens should be as thin as possible (UL-1244 specifies a minimum of 0.15mm).

Although its low resistivity makes copper the natural choice for the winding conductor, it is not the first choice for screens. Phosphor bronze CuSn8 has a resistivity 10.9% of that of copper at 20°C and 13.8% at 100°C. The use of such a material reduces losses in proportion.

Additional loss can be caused by the capacitance of the overlap at the ends of the screen, which causes the screen to act as a shorted turn. This overlap should be as small as possible.

# CHOSEN BOUNDARY CONDITIONS

Once the given boundary conditions have been established from the choice of core and numbers of primary and secondary turns, the designer can choose winding configuration and conductor type.

#### Winding Configuration

The designer can choose between:

- Simple windings
- Split/sandwiched windings

The lower losses of split/sandwiched windings arising from the halved peak leakage flux-density will be evaluated further, as will also the required winding height

In the split/sandwiched configuration, a winding portion has half the number of turns of the complete primary or secondary winding. Hence the value of  $T=b_W/N$  is doubled.

#### Strip or Foil Windings

The use of strip or foil windings is only recommended for sandwiched windings. The following discussion is given for completeness, because the route of a design process cannot always be predicted.

Analysis of the design formula shows that for moderate values of N (where  $C_N\cong 1$ ), halving N increases  $h_{id}$  by a factor of about  $\sqrt{2}$ . Since the total number of turns in the complete winding remains the same, sandwiching increases the height of the ideal winding by 41%.

The influence of the interleaving is neglected. Besides the increase in required height, the extra winding interface with its insulation and screening reduces the available height. In the extreme case, where N changes from 1 to 0.5,  $h_{ID}$  doubles because  $C_N$  also increases by a factor of  $\sqrt{2}$ .

 $F_{R\ ID}$  was shown to be about constant for all values of N. So the ideal winding resistance tends to decrease as  $1/\sqrt{2}$ , a reduction of 29%

For N=0.5,  $r_{AC\ ID}$  is half that for N=1.

A smaller improvement can be obtained where the sandwiched version must be non-ideal

Even if the simple version has to be non-ideal it may occur that its sandwiched counterpart has a lower AC resistance.

#### Wire Windings

If, for a simple wire winding having at least 2 layers, the ideal design is replaced by an, also ideal, split or sandwiched winding  $r_{AC}$  will be improved by about 37%. The penalty is a considerable increase in required height.

The actual increase in height is not readily predictable, since the number of layers may change (the effect of doubling  $T/\Delta$  is shown in Figure 17). In many cases the split or sandwiched version will be non-ideal, so that the improvement in resistance is smaller than 37%. The improvement of a (non-ideal) split or sandwiched winding replacing a non-ideal simple winding also varies from case to case.

The replacement of an ideal, simple, single-layer winding by an ideal, split or sandwiched winding must be considered separately. Doubling  $T/\Delta$  (Figure 17) results in halving  $r_{AC\ ID}$ . If the result is two single-layer portions, wire diameter will be doubled, and required height quadrupled. But, if the result is two half-layer portions, wire diameter and winding height remain the same.

This will not often occur in practice, because strip or foil windings are generally preferable to single-layer windings.

#### **Conductor Form**

The designer can choose between solid round wire, strip or foil conductor, multiple-wire, bunched-wire and Litz-wire.

# Strip or Foil Versus Solid Round Wire

Strip or foil is only recommended for sandwiched windings. There will seldom be more than 10 turns in a winding portion.

Usually, the total winding may have up to 20 turns with as many interleavings in the (radial) heat-flow path. Depending on current density, internal overheating may occur if the number of turns and interleavings is unduly high.

Strip or foil windings can be considered if T/  $\Delta\!\geqslant\!2$ , as an alternative for single-layer or half-layer wire windings, for example. If

AN1261 Part 3



Figure 21. Cross-Section Through the Windings of a Push-Pull Transformer With a Bifilar Secondary, Together With the Leakage Flux Diagrams for Two Conduction Intervals. Note the Asymmetry



Figure 22. Rearrangement of the Windings of Figure 21 Showing the Reduced Asymmetry



Figure 23. Cross-Section Through the Windings of a Push-Pull Transformer Showing That, With Divided Primary and Secondary Windings, the Non-Conducting Windings are not Exposed to Leakage Flux



Figure 24. In a Flyback Converter Transformer, Primary and Secondary Conduct Alternately. Thus, Two Leakage Flux Diagrams are Required for Loss Analysis:

One for the Inner Winding Conducting (Left) and One for the Outer

Winding Conducting (Right)

the winding has only a few turns, they are a must

In practical transformers,  $b_W/\Delta$  may be assumed to be > 20. With  $N\leqslant 10$ , then  $T/\Delta\geqslant 2$ . The basic dosing chart for wire windings, Figure 17, shows that that is the region for single-layer or half-layer designs, for which  $r_{AC\ ID}\ \Delta^2/\rho\cong 1.1\{T/\Delta)^{-1}$ 

Choosing strip rather than wire reduces the winding resistance by a factor of about 0.9  $\sqrt{N}$  if ideal designs can be used.

If N > 1, the expression for the ideal strip thickness can be written as  $h_{|D}/\Delta\cong 3^{1/4}N^{-1/2}.$  Then,  $r_{AC\ |D}=F_{R\ |D}\rho/(f_0Wh_{|D})\cong (F_{R\ |D}/1.32)$   $\rho N^{1/2}(b_0W\Delta)^{-1}.$  Since  $F_{R\ |D}\cong 1.33,$  dividing this result by that for wire windings obtained above yields the factor  $0.9/\sqrt{N}.$ 

With a non-ideal strip design, the improvement over an ideal solid-wire version is, of course, smaller, but the strip version remains preferable as long as the thickness of all turns in the portion together exceeds  $\Delta$ .

For a non-ideal strip version in which  $F_R\cong 1$  (that is, if  $h\leqslant 0.5~h_{|D}),~r_{AC}\cong r_{DC}=\rho/(b_Wh).$  To make this smaller than the  $r_{AC~|D}$  of the wire version, Nh  $>\Delta/1.1~$  or, as a rule of thumb, Nh  $>\Delta$ .

#### Multiple Wire

In a multiple-wire winding, each turn consists of  $n_{\rm S}$  strands lying side-by-side in the layer, Figure 25.

Multiple-wire turns have the height of a single strand, but an area  $n_S$  times that of a strand, and a layer space (copper) factor the same as that in a layer wound conventionally with wire of the size of each strand.

The design procedure for solid round wire windings can easily be adapted for multiple-wire

In the basic design chart of Figure 17, after dividing T/ $\Delta$  by  $n_{S_1}$  read  $d_{\rm ID}/\Delta$ ,  $p_{\rm ID}$  and  $H_{\rm E}$   $_{\rm ID}/\Delta$  as usual. The value of  $r_{\rm AC}$   $_{\rm ID}\Delta^2/\rho$  for the single strand must be divided by  $n_{\rm S}$  to find the resistance of the multiple wire.

In effect, a single-wire winding is designed with a layer breadth  $b_W/n_S$ , or alternatively, the winding geometry is determined as if there were  $n_SN$  turns.  $T/\Delta$  and  $r_{AC}$  are thus  $1/n_S$  times those for a normal wire winding.

Compared with normal, single-strand, multi-layer windings (more than one layer per portion, T/ $\Delta$  < 2), r<sub>AC ID</sub> and d<sub>ID</sub> decrease



NOTE:

The strands of one turn are indicated by black dots.

Figure 25. A Multiple-Wire Winding of
4 Turns, Each of 3 Strands

Signetics Linear Products Application Note

## High-Frequency Ferrite Power Transformer and Choke Design

AN1261 Part 3

about as  $n_{\overline{S}}^{1/3}$  and  $H_{e}$  increase about as  $n_{\overline{S}}^{1/3}.$ 

With 2 parallel strands, Figure 26, the reduction in  $r_{AC\ ID}$  and  $d_{ID}$  is about 20%: the height increase is roughly 25%. With 3 parallel strands, the reduction in  $r_{AC\ ID}$  and  $d_{ID}$  is about 30%: the height increase is roughly 45%.

If the increased height does not permit the use of the ideal design of a multiple-wire version, the single-strand winding will often have a lower resistance. More than 3 parallel strands are not often used due to winding difficulty, or inadequate height.

In the region of  $T/\Delta > 2$  it is usual to try to use strip or foil conductor. If that is not possible, multiple-wire may be considered.

Strip conductor, although promising lower resistance, cannot always be used because of uneven current distribution over the layer breadth, for example, or due to constructional problems.

If  $T/\Delta > 2n_S$  lower resistance cannot be achieved, (Figure 26), but a multiple-wire winding design might be justified by reduced winding height, the use of thinner, more flexible wire, and saving in copper.

The curve for p = 1 in Figure 17 ends at  $T/\Delta=6$  only for practical reasons. There is no theoretical limit: the resistance remains inversely proportional to  $T/\Delta$ . If p = 1 and  $T/\Delta > 2n_S$ , or if p = 0.5 and  $T/\Delta > 6n_S$  the overall wire diameter and, thus, the winding height, will be found to reduce in inverse proportion to  $n_S$ . In order to understand how less copper can have equal resistance, it is necessary to realize that this is in the region of pure skin conduction  $(\varphi \gg 1)$ . The breadth of a turn (either a single wire or  $n_S$  strands) and, thus the skin area remains the same. Stranding reduces the amount of useless conductor in the winding.



NOTE:

The improvement quickly vanishes between  $T/\Delta = 2$  and  $T/\Delta = 2n_S$ . But if  $T/\Delta$  exceeds  $2n_S$ , winding height and copper content are reduced by the use of thinner wire

Figure 26. Design Chart for Multiple-Wire Windings Showing the Improvement in  $r_{AC\ ID}$  Obtainable for  $n_s=1,\ 2,\ and\ 3$  Strands

#### **Bunched-Wire**

Bunched-wire comprises three or more enamelled wires, twisted around each other to form a bunch

Here, a distinction is made between bunched-wire and Litz-wire, which latter is discussed in the next section. The difference is in the strand diameter: in bunched-wire it is of the order of magnitude of  $\Delta_{\rm t}$  whereas in Litz-wire the strands are much finer. In the literature, the term bunched-wire is sometimes used for what is here called Litz-wire

In both bunched- and Litz-wire the strands undulate within the height of the layer. This ensures equal current sharing between the strands, because, on average, the position of each strand is in the middle of the layer height. Bunched-wire windings are designed in much the same way as single-wire windings having Nn<sub>S</sub> turns, but adaptations of the procedures are required for the determination of winding pitch and layer height.

#### 1 itz-Wire

Litz-wire is a form of bunched-wire in which the strand diameter is small compared to  $\Delta$ . Eddy-current effects are thus virtually eliminated, and the AC resistance is equal to the DC resistance.

Thus Litz-wire windings require no special design procedures: the design methods for low-frequency windings apply.

Litz-wire is standardized and commercially available.

For instance, IEC Publication 317-11 covers Litzwire of 3 to 400 strands of 0.025mm to 0.071mm diameter. Standards and manufacturer's catalogs should be consulted for engineering data.

Litz-wire is generally only useful where ample winding space is available.

The main drawback of Litz-wire is its low space (copper) factor. Typically, only one quarter to one third of the winding space will be conductor.

# NON-SINUSOIDAL CURRENT, EFFECTIVE FREQUENCY

So far, sinusoidal current waveform of frequency equal to the switching frequency has been assumed.

When considering proximity effect loss compared to DC (i.e., frequency-independent) loss, it was found that the total loss is minimum if the ratio of eddy-current loss to DC loss is 1:3 in strip or foil windings and 1:2 in multi-layer wire windings. In single-layer and half-layer windings there was no such optimum ratio

The current waveforms associated with SMPS transformers are generally far from sinusoidal.

A non-sinusoidal repetitive waveform can be represented by a DC component, a component at the fundamental frequency (the switching frequency) and several components at harmonic frequencies. The DC component will not, of course, cause eddy-current loss: its current density is uniform over the conductor cross-section. The fundamental component has eddy-current loss as well as DC loss associated with it. This is also the case for the harmonic components, but the ratio of eddy-current to DC loss will be higher than for the fundamental.

Neglecting the non-sinusoidal character of the current waveform introduces an inaccuracy.

The sum of all eddy-current losses should be determined together with the total DC loss to ensure that they have the desired optimum ratio.

One problem is that, when designing the windings, it is not possible to make a reliable estimate of the current waveform.

Sometimes it is possible to make use of experience gained in previous designs.

Many designs have, in fact, been made as if the current were sinusoidal and the results have usually been satisfactory.

The errors due to calculation only at the switching frequency oppose. The component of loss occurring at DC is overestimated, whereas the components due to harmonics are underestimated.

The inaccuracy can be avoided by using an effective frequency in winding design.

The effective frequency is, of course, notional. It should be used only in connection with eddy-current effects.

In so far as eddy-current loss is proportional to  $\varphi^4$  (that is to f²), the effective frequency can be found from an analysis of the current waveform:

$$f_e = \frac{1}{2\pi} \frac{1}{1}$$

where I is the RMS winding current; i is the RMS value of dI/dt, the first derivative of the current waveform.

This expression does not apply in the region of skin conduction, where the eddy-current loss is proportional to  $\varphi$  or  $\sqrt{f}.$ 

It is apparent that i contains no contribution from the DC component and a more pronounced contribution from the harmonics, since d (sin  $n\omega t$ )/dt =  $n\omega$  cos  $n\omega t$ . The rise and fall times of the current pulses have a considerable effect on the value of i. Moreover, some (if not all) of the higher harmonics lie in the region of skin conduction.

A simple method of determining  $f_e$  has not yet been found:  $f_e$  can be expected to be lower than the switching frequency  $f_c$  but higher than  $f|_{E\ AC}/IE_c$  where  $|_{e\ AC} = \sqrt{(|_e^2 - I_0^2)}$  is the RMS value of the AC component and  $I_0$  is the DC component.

AN1261 Part 3

The use of this effective frequency, despite its not being valid in the region of skin conduction, will yield the optimum winding geometry.

Single-layer windings are chosen if  $p_{ID} \leq 1$  and since  $f_e$  is valid for determining  $P_{Id}$  the choice between multilayer and single-layer windings is clear. Both single and half-layer windings are close-packed, in principle, so their layer geometry is independent of frequency.

Since the effective frequency for the skin-conduction region is not known, winding loss cannot be accurately estimated, and, consequently, a reliable choice between a single-and a half-layer winding cannot always be made. In most practical cases, however, these problems do not occur because, in any case, strip windings are preferable in this region.

For use in choke design an expression for  $f_{\rm e}$  has been derived and simplified, but due to the large variation in conditions it is impossi-

ble to give a typical example for transformer

For the waveform of Figure 27, provided that the rise and fall times are between 15% and 85% of the repetition period.

$$f_{\mathrm{e}} {\, \cong \,} \frac{1.3 f}{\sqrt{[1+3(I_0/I_{\mathrm{AC}})^2]}}$$

and the effective current

$$I_e = \sqrt{(I_0^2 + I_{AC}^2/3)}$$
.

For a sinusoidal rather than a triangular waveform superimposed on a DC current.

$$f_{e} = \frac{f}{\sqrt{[1 + 2(I_{0}/I_{AC})^{2}]}}$$
 and 
$$I_{e} = \sqrt{(I_{0}^{2} + 1_{AC}^{2}/2)}.$$



Figure 27. Current Waveform in a Smoothing Choke Idealized for the Calculation of Effective Frequency

Signetics Linear Products Application Note

## High-Frequency Ferrite Power Transformer and Choke Design

AN1261 Part 3

# APPENDIX: Example of Tables of Standard Wires Sizes Enamelled Round Copper Winding Wire, IEC-grade 2

| NOMINAL DIAMETER<br>d (mm) |       | METER OVERALL CROSS-SECT DIAMETER do (mm) |         | MINIMUM<br>WINDING PITCH<br>t <sub>min</sub> (mm) | NOMINAL RESISTANCE AT 100°C r <sub>DC</sub> (Ω/m) |  |
|----------------------------|-------|-------------------------------------------|---------|---------------------------------------------------|---------------------------------------------------|--|
| 0.040                      |       | 0.054                                     | 0.00126 | 0.059                                             | 17.68                                             |  |
|                            | 0.045 | 0.061                                     | 0.00159 | 0.066                                             | 13.97                                             |  |
| 0.050                      |       | 0.068                                     | 0.00196 | 0.073                                             | 11.32                                             |  |
|                            | 0.056 | 0.076                                     | 0.00246 | 0.082                                             | 9.022                                             |  |
| 0.063                      |       | 0.085                                     | 0.00312 | 0.091                                             | 7.129                                             |  |
|                            | 0.071 | 0.095                                     | 0.00396 | 0.102                                             | 5.613                                             |  |
| 0.080                      |       | 0.105                                     | 0.00503 | 0.112                                             | 4.421                                             |  |
|                            | 0.090 | 0.117                                     | 0.00636 | 0.125                                             | 3.493                                             |  |
| 0.100                      |       | 0.129                                     | 0.00785 | 0.137                                             | 2.829                                             |  |
|                            | 0.112 | 0.143                                     | 0.00985 | 0.152                                             | 2.256                                             |  |
| 0.125                      |       | 0.159                                     | 0.0123  | 0.169                                             | 1.811                                             |  |
|                            | 0.140 | 0.176                                     | 0.0154  | 0.187                                             | 1.444                                             |  |
| 0.160                      |       | 0.199                                     | 0.0201  | 0.210                                             | 1.1052                                            |  |
|                            | 0.180 | 0.222                                     | 0.0254  | 0.234                                             | 0.8733                                            |  |
| 0.200                      |       | 0.245                                     | 0.0314  | 0.257                                             | 0.7074                                            |  |
|                            | 0.224 | 0.272                                     | 0.0394  | 0.284                                             | 0.5639                                            |  |
| 0.250                      |       | 0.301                                     | 0.0491  | 0.315                                             | 0.4527                                            |  |
|                            | 0.280 | 0.334                                     | 0.0616  | 0.348                                             | 0.3609                                            |  |
| 0.315                      |       | 0.371                                     | 0.0779  | 0.387                                             | 0.2852                                            |  |
|                            | 0.355 | 0.414                                     | 0.0990  | 0.431                                             | 0.2245                                            |  |
| 0.400                      |       | 0.462                                     | 0.126   | 0.481                                             | 0.1768                                            |  |
|                            | 0.450 | 0.516                                     | 0.159   | 0.538                                             | 0.1397                                            |  |
| 0.500                      |       | 0.569                                     | 0.196   | 0.593                                             | 0.11318                                           |  |
|                            | 0.560 | 0.632                                     | 0.246   | 0.659                                             | 0.09022                                           |  |
| 0.630                      |       | 0.706                                     | 0.312   | 0.736                                             | 0.07129                                           |  |
|                            | 0.710 | 0.790                                     | 0.396   | 0.823                                             | 0.05613                                           |  |
| 0.800                      |       | 0.885                                     | 0.503   | 0.922                                             | 0.04421                                           |  |
|                            | 0.900 | 0.990                                     | 0.636   | 1.032                                             | 0.03493                                           |  |
| 1.000                      |       | 1.093                                     | 0.785   | 1.139                                             | 0.02829                                           |  |
|                            | 1.120 | 1.217                                     | 0.985   | 1.268                                             | 0.02256                                           |  |
| 1.250                      |       | 1.351                                     | 1.227   | 1.408                                             | 0.01811                                           |  |
|                            | 1.400 | 1.506                                     | 1.539   | 1.569                                             | 0.01444                                           |  |
| 1.600                      |       | 1.711                                     | 2.011   | 1.783                                             | 0.011052                                          |  |
|                            | 1.800 | 1.916                                     | 2.545   | 1.996                                             | 0.008733                                          |  |
| 2.000                      |       | 2.120                                     | 3.142   | 2.209                                             | 0.007074                                          |  |
|                            | 2.240 | 2.366                                     | 3.941   | 2.465                                             | 0.005639                                          |  |
| 2.500                      |       | 2.631                                     | 4.909   | 2.742                                             | 0.004527                                          |  |

Values of t<sub>MIN</sub> are based on recommendations for mass production of one particular manufacturer. Other manufacturers may use different values.

December 1988 8-194

AN1261 Part 3

# Medium Enamelled Copper Wires — AWG (B. & S.) (Diameters based on BS1844: 1952 — medium covering)

| AWG<br>(B. & S.) | NOMINAL COPPER<br>DIAMETER d |        | MAXIMUM OVERALL DIAMETER do AREA |         | NOMINAL<br>RESISTANCE<br>AT 100°Cr <sub>DC</sub> | MINIMUM<br>WINDING PITCH<br>t <sub>min</sub> |  |
|------------------|------------------------------|--------|----------------------------------|---------|--------------------------------------------------|----------------------------------------------|--|
|                  | Inch                         | mm     | (mm)                             | (mm²)   | (Ω/m)                                            | (mm)                                         |  |
| 44               | 0.00198                      | 0.0503 | 0.06604                          | 0.00199 | 11.190                                           | 0.071                                        |  |
| 43               | 0.00222                      | 0.0564 | 0.07366                          | 0.00250 | 8.899                                            | 0.079                                        |  |
| 42               | 0.00249                      | 0.0633 | 0.08128                          | 0.00314 | 7.073                                            | 0.087                                        |  |
| 41               | 0.00280                      | 0.0711 | 0.09144                          | 0.00397 | 5.594                                            | 0.098                                        |  |
| 40               | 0.00314                      | 0.0798 | 0.1041                           | 0.00500 | 4.448                                            | 0.111                                        |  |
| 39               | 0.00353                      | 0.0897 | 0.1143                           | 0.00631 | 3.519                                            | 0.122                                        |  |
| 38               | 0.00397                      | 0.1008 | 0.1295                           | 0.00799 | 2.783                                            | 0.138                                        |  |
| 37               | 0.00445                      | 0.1130 | 0.1148                           | 0.01003 | 2.215                                            | 0.154                                        |  |
| 36               | 0.00500                      | 0.1270 | 0.1626                           | 0.0127  | 1.754                                            | 0.172                                        |  |
| 35               | 0.0056                       | 0.1422 | 0.1778                           | 0.0159  | 1.398                                            | 0.188                                        |  |
| 34               | 0.0063                       | 0.1600 | 0.1981                           | 0.0201  | 1.105                                            | 0.209                                        |  |
| 33               | 0.0071                       | 0.1803 | 0.2235                           | 0.0255  | 0.8700                                           | 0.236                                        |  |
| 32               | 0.0080                       | 0.2032 | 0.2489                           | 0.0324  | 0.6853                                           | 0.261                                        |  |
| 31               | 0.0089                       | 0.2261 | 0.2743                           | 0.0401  | 0.5537                                           | 0.287                                        |  |
| 30               | 0.0100                       | 0.2540 | 0.3048                           | 0.0507  | 0.4386                                           | 0.319                                        |  |
| 29               | 0.0113                       | 0.2870 | 0.3404                           | 0.0647  | 0.3435                                           | 0.356                                        |  |
| 28               | 0.0126                       | 0.3200 | 0.3759                           | 0.0804  | 0.2762                                           | 0.393                                        |  |
| 27               | 0.0142                       | 0.3607 | 0.4191                           | 0.1022  | 0.2175                                           | 0.438                                        |  |
| 26               | 0.0159                       | 0.4039 | 0.4699                           | 0.128   | 0.1735                                           | 0.491                                        |  |
| 25               | 0.0179                       | 0.4547 | 0.5232                           | 0.162   | 0.1369                                           | 0.547                                        |  |
| 24               | 0.0201                       | 0.5105 | 0.5817                           | 0.205   | 0.10860                                          | 0.608                                        |  |
| 23               | 0.0226                       | 0.5740 | 0.6502                           | 0.259   | 0.08586                                          | 0.679                                        |  |
| 22               | 0.0253                       | 0.6426 | 0.7214                           | 0.324   | 0.06852                                          | 0.754                                        |  |
| 21               | 0.0285                       | 0.7239 | 0.8052                           | 0.412   | 0.05399                                          | 0.841                                        |  |
| 20               | 0.0320                       | 0.8128 | 0.8966                           | 0.519   | 0.04283                                          | 0.937                                        |  |
| 19               | 0.0359                       | 0.9119 | 1.003                            | 0.653   | 0.03403                                          | 1.048                                        |  |
| 18               | 0.0403                       | 1.024  | 1.118                            | 0.823   | 0.02700                                          | 1.168                                        |  |
| 17               | 0.0453                       | 1.151  | 1.247                            | 1.040   | 0.02137                                          | 1.303                                        |  |
| 16               | 0.0508                       | 1.290  | 1.389                            | 1.308   | 0.01699                                          | 1.452                                        |  |
| 15               | 0.0571                       | 1.450  | 1.557                            | 1.652   | 0.01345                                          | 1.627                                        |  |
| 14               | 0.0641                       | 1.628  | 1.737                            | 2.082   | 0.010670                                         | 1.815                                        |  |
| 13               | 0.0720                       | 1.829  | 1.943                            | 2.627   | 0.008460                                         | 2.030                                        |  |
| 12               | 0.0808                       | 2.052  | 2.172                            | 3.308   | 0.006717                                         | 2.270                                        |  |
| 11               | 0.0907                       | 2.304  | 2.431                            | 4.168   | 0.005331                                         | 2.540                                        |  |
| 10               | 0.1019                       | 2.588  | 2.720                            | 5.261   | 0.004224                                         | 2.842                                        |  |

NOTE:

Values of t<sub>MIN</sub> are based on recommendations for mass production of one particular manufacturer. Other manufacturers may use different values.

AN1261 Part 4

#### PART 4: IMPROVED METHOD OF POWER CHOKE DESIGN

A power smoothing choke which is to carry a significant direct current component or to have a well-defined inductance is usually wound on a core whose magnetic circuit includes an air gap. The reluctance (magnetic resistance) of this air gap reduces the effective permeability of the core: either to increase the ampere-turns at which saturation occurs, or to reduce the effect of variations in the permeability of the core material on the inductance of the choke.

The traditional route to the design of a choke with a gapped core involves the use of Hanna curves, or some derivative of them. This design route has a number of disadvantages and limitations. Initial core selection is uncertain and designs may have to be made using a number of cores before the optimal solution is found. The design procedure involves considerable calculation and iteration, and the effects of changes in core operating conditions and mechanical tolerances, especially on the airgap, are not readily predicted.

To simplify the design of power chokes using Ferroxcube grade 3C8 cores, we have devised a method based on computer-generated charts. The first step in the design is the selection of a suitable core: this selection usually proves to be final. The published data for each core includes a further chart that replaces the Hanna curve and which is used for graphical design of the choke.

#### **DESIGN METHOD**

Ferroxcube 3C8 manganese-zinc ferrite is established as an excellent material for power transformer and choke cores operating at ultrasonic frequencies, especially those in switched-mode power supplies (SMPS). The new core selection and design charts greatly simplify the design of such chokes.

Starting with the peak current  $I_M$  that the choke is required to pass without saturating the core, and the minimum inductance required  $L_{\rm MIN}$ , the designer obtains directly all the information necessary for the construction of the choke. Core size, spacer thickness, number of turns, and winding geometry are derived by straightforward procedures. Of special interest to those engineers to whom the subject is a black art: the magnetic properties of the core do not enter into the process at all.

The design method allows for ratios of alternating to direct current from small (smoothing chokes) to large (push-pull converter chokes). Parameter spreads due to manufacturing and temperature variations are taken

#### **DEFINITION OF SYMBOLS**

| SYMBOL          | UNIT | DEFINITION                           |
|-----------------|------|--------------------------------------|
| AL              | Н    | Induction factor L/N <sup>2</sup>    |
| bw              | mm   | Winding (layer) breadth              |
| B <sub>M</sub>  | Т    | Peak flux density                    |
| d'''            | mm   | Nominal wire diameter                |
| do              | mm   | Overall wire diameter                |
| f               | kHz  | Frequency                            |
| f <sub>e</sub>  | kHz  | Effective frequency (see text)       |
| FR              | -    | AC resistance factor Rac/Rdc         |
| h               | mm   | Thickness of foil conductor          |
| Н               | mm   | Winding height                       |
| H <sub>A</sub>  | mm   | Available winding height             |
| l i             | mm   | Thickness of interleaving            |
| l <sub>e</sub>  | Α    | RMS current at full load             |
| l <sub>0</sub>  | Α    | DC component of current at full load |
| IAC             | Α    | AC component of current at full load |
| I <sub>M</sub>  | Α    | Peak value of current at full load   |
| L               | H    | Inductance                           |
| N               | _    | Number of turns in a winding         |
| р               | -    | Number of layers                     |
| Pw              | W    | Winding loss                         |
| R <sub>AC</sub> | Ω    | AC resistance                        |
| R <sub>DC</sub> | Ω    | DC resistance                        |
| s               | mm   | Spacer thickness                     |

NOTE:

Subscript ID means "ideal" value.



Figure 1. Symbols for Choke Current Used in the Text (See also the Table)

into account in the construction of the design charts. The design procedures allow for spacer tolerances.

#### **Core Operating Conditions**

The selection and design charts are constructed for cores of Ferroxcube 3C8 operating at a hotspot temperature of  $100^{\circ}\text{C}$ . Operation at lower temperatures leads neither to core saturation nor to inductances lower than  $L_{\text{MIN}}$ . The design peak flux-density  $B_{\text{M}}$  is 0.32 T; however, the charts can be used for a lower value by designing for a peak current lower value by designing for a peak current losted and defined in the table; symbols for

currents are illustrated by Figure 1. Note that in the equations the unit of frequency is kHz, not Hz; and the unit of length, mm. Some constants in the equations are based on these units.)

#### **APPLICATIONS**

For the purposes of the new design method, applications are divided into three classes:

- I I<sub>AC</sub>/I<sub>0</sub> < 0.3 as in smoothing chokes, and converter chokes for flyback-type SMPS, where the core flux-density remains above zero.
- II I<sub>AC</sub>/I<sub>0</sub> ≈ 1 as in chokes where the operating flux-density returns periodically to zero. This is the case with flyback converters of the ringing-choke type.
- III I<sub>AC</sub>/I<sub>0</sub> > 2 as in converter chokes for push-pull-type SMPS, and fluorescentlighting ballast chokes, where excitation is symmetrical.

In class III applications, the limiting factor in a design is core loss rather than core saturation. Operation at a permissible level of core loss usually entails reducing the peak flux density in the core; the amount of the reduction depends on operating frequency. The treatment given to class III designs here generally yields satisfactory results.

AN1261 Part 4

#### CORE SELECTION

The design charts are supplemented by three core selection charts. Each chart covers a group of core types according to shape:

- UU and UI cores (Figure 2), comprising respectively two U cores of a U and an I core, generally give designs with the lowest ferrite cost. However, they are not available complete with coil formers.
- EE cores, a pair of E cores, may be preferable where other considerations dominate, such as the availability of coil formers.
- EC cores, although designed primarily for transformers, might perhaps be chosen because their use for both transformers and chokes in the same equipment simplifies parts stocking.

Figure 2 shows the core selection chart for UU and UI cores, examples of which are shown in Figure 3.

#### Selection Procedure

The selection curves are used to select a suitable core for the intended application. A full design can then be made using the design chart in the core data sheet with confidence that the result will be useful. The selection charts are used as follows:

- Knowing the value of peak choke current I<sub>M</sub> and the minimum inductance required L<sub>MIN</sub>, calculate the value of I<sup>2</sup><sub>M</sub>L<sub>MIN</sub>.
- Choose, at least provisionally, the shape of core (UU/UI, EE, or EC) based on the considerations in the previous paragraph. Draw on the appropriate selection chart a horizontal line I<sup>2</sup><sub>M</sub>L<sub>MIN</sub>.
   For class III designs use a value of



Figure 2. Selection Chart for U Cores



Figure 3. A Selection of Cores in Ferroxcube Grade 3C8 Ferrite

- $0.1 \mathrm{fl^2_M L_{MIN}}$ , where f is the operating frequency in kHz.
- A core whose curve intersects this horizontal line can be used for the application. The spacer thickness corresponding to the intersection is, however, only an indication of the final value.

#### Effect of Core Size

Where, as is usual, more than one core could be used, the final choice may be governed by the consideration that operation near the right-hand end of the curves carries the risk of overheating. Moreover, selection of a larger core will generally result in a more conservative, efficient design than one based on a core that is only marginally large enough.

# SPACER THICKNESS AND NUMBER OF TURNS

In the data sheet for the type of core selected, refer to the chart giving ( $l^2_ML$ )<sub>MAX</sub> and  $A_L$  as functions of spacer thickness. (Note:  $A_L$  for these power cores is the induction factor in Henrys.)

The charts contain a pair of curves of  $(I^2_M L)_{MAX}$  and  $A_L$  for each of the three application classes. The design chart for the UU64/79/20 is given as Figure 4. In the design procedure, use the pair of curves of the appropriate class of application, as follows:

1. On the chart, draw again the horizontal line  $I_{\rm MLMIN}^{\rm A}$  (or  $0.1 {\rm fl}^2_{\rm MLMIN}$  for class III applications) as in the selection procedure. The working point of the core must lie above this line and below the  $({\rm l}^2_{\rm ML})_{\rm MAX}$  curve for the core. In Figure 5, that is between lines SQ and SP.

- 2. Select a suitable spacer, of nominal thickness s. Draw vertical lines s<sub>MIN</sub> and s<sub>MAX</sub> on the chart, where s<sub>MAX</sub> s<sub>MIN</sub> is the tolerance field on the thickness of the spacer and the associated adhesive films. (Epoxy adhesive films vary in thickness from about 10μm to about 20μm.) Ensure that the horizontal distance between the intersection and s<sub>MIN</sub> (a in Figure 5) is greater than the distance from s<sub>MIN</sub> to s<sub>MAX</sub> (b in Figure 5).
- For s<sub>MIN</sub>, read values of (I<sup>2</sup><sub>M</sub>L)<sub>MAX1</sub> and A<sub>L1</sub> from the chart. To avoid saturation the maximum number of turns allowed is

$$N_{MAX} = \sqrt{\frac{(I^2_{M}L)_{MAX1}}{I_{M}^2 A_{L1}}}$$
 (1)

#### NOTE:

The upper left-hand corner of the shaded area in Figure 5 is the most critical point regarding number of turns and core saturation.

 For s<sub>MAX</sub>, read the value of A<sub>L2</sub>. The minimum number of turns required to achieve L<sub>MIN</sub> is then

$$N_{MIN} = \sqrt{\frac{L_{MIN}}{A_{12}}}$$
 (2)

#### NOTE:

The lower right-hand corner of the shaded area is the most critical for number of turns and  $L_{MIN}$ .

Select an integral number of turns N between N<sub>MIN</sub> and N<sub>MAX</sub>.

#### NOTE:

If 'a' was taken to be only marginally greater than 'b' (Figure 5), the design attempt might fail since such an integer would not exist. Making a < b makes  $N_{MAX} < N_{MIN}$ .

Establish the winding geometry using the winding design procedure in the next section.

#### WINDING DESIGN

The losses due to eddy currents in a winding carrying AC increase rapidly with conductor size (as d<sup>4</sup> for wire), but resistive losses in a conductor decrease with increasing size (as d<sup>-2</sup> for wire). It follows, therefore, that there must be a frequency-dependent 'ideal' conductor size at which losses are minimum. This sets the upper limit to conductor size; there is no reason to increase losses by using a thicker conductor. The use of a thinner conductor is sometimes tolerable (low current density) or necessary (inadequate space).

The procedures that follow allow the ideal number of layers and wire size, or the thickness of strip, to be determined for chokes with an operating current waveform similar to that shown in Figure 1. They also indicate the course of action in the event of the available

AN1261 Part 4





Figure 5. Construction for Graphical Design of Chokes
Using the New Design Charts

winding window being insufficient to accommodate the ideal winding.

Copper conductors are assumed here and the operating temperature is taken to be  $100^{\circ}\text{C}$ , so that conductor resistivity is  $1/45\Omega\text{mm}^2/\text{m}$  (30% higher than that at 20°C). Symbols used are defined in the Table and Figure 1.

# Effective Frequency and Effective Current

To allow for the effect of waveform on eddy-current losses in the choke windings, it is necessary to convert actual frequencies and currents to effective values. For sinusoidal currents, the effective frequency  $f_{\rm e}$  is equal to the actual frequency f. For small amounts of waveform distortion, and small DC components,  $f_{\rm e}$  can still be taken as equal to f. For the waveform of Figure 1, and provided that the rise and fall times are between 15% and 85% of the repetition period.

$$f_{e} = \frac{1.3f}{\sqrt{1 + 3(I_{0}/I_{AC})^{2}}}$$

In designs for class I applications  $f_{\text{e}}$  may be only a few kiloHertz. Eddy-current effects are then negligible so that windings can be designed as if they are to carry DC only. Remember to use the correct value for DC resistivity.

For the waveform of Figure 1, the effective current  $l_e$  is given by:

$$I_{e}^{2} = I_{0}^{2} + I_{AC}^{2}/3$$

For sinusoidal currents with a significant DC component, however,

$$f_e = \frac{f}{\sqrt{1 + 2(I_0/I_{AC})^2}}$$

and

$$I_0^2 = I_0^2 + I_{AC}^2/2$$

where  $I_{AC}$  is the amplitude of the AC component.

# Multi-Layer Wire Windings of Solid, Round Wire

In the following design procedure, it is assumed that all layers have the same breadth. However, where the number of turns in the winding cannot be divided into the ideal number of layers, a difference of one turn per layer is permissible.

1. The ideal wire diameter is

$$d_{ID} = 2.6 \left( \frac{b_W}{Nf_e} \right)^{1/3}$$

- Select the nearest standard wire size (for d and d<sub>O</sub>) from a wire table such as that for IEC grade 1 winding wires.
- 3. The ideal number of layers is now

$$p_{1D} = \frac{N}{b_W/d_O - 1}$$

#### NOTE:

This expression is valid only for do from Step 2.

- If  $p_{ID} \geqslant 1.5$  and the current density in wire  $d_{ID}$  is excessive, make a new design using a larger core.
- If p<sub>ID</sub> ≤ 1.5, also consider a foil or strip winding.
- If p<sub>ID</sub> 

  1, the expression for d<sub>ID</sub> in step 1 is not valid: go to the singlelayer winding procedure.

Find p by rerounding  $p_{\text{ID}}$  to the next highest integer. This rounding increases the spacing between turns.

- 4. The required winding height is  $H = p(d_0 + i)$
- If H exceeds the available height H<sub>a</sub>, or if current density is low:
  - reduce p by one layer
  - select the thickest wire for which  $d_0 \le pb_W/(N+p)$ ,
  - repeat from step 4, even if p = 1.
- 6.  $F_R = 1 + \frac{1}{2} (d/d_{ID})^6$ .

Check: if  $F_R > 2$  an error has occurred.

 $F_B = 1.5$  for  $d = d_{ID}$ ; when d < 0.7  $d_{ID}$ ,  $F_B \approx 1$ .

7. 
$$P_W = I_e^2 R_{AC} = I_e^2 F_B R_{DC}$$
.\*

#### NOTE

\*The DC resistance of copper wire is 0.0283/d²  $\Omega/$  m at 100°C.

# Single-Layer Windings of Solid, Round Wire

The design procedure is to be used only when  $p_{\rm ID}$  calculated in step 3 of the previous section comes out as equal to or less than unity.

1. Select the thickest wire for which  $d_0 \le b_W/(N+1)$ .

AN1261 Part 4

2.  $F_R=0.33$  d  $f_{e}$   $\frac{1}{12}N/(N+1)$ , only if  $p_{ID}\leqslant 1$  in step 3 of the last section.  $F_R$  has no upper limit here.

3. 
$$P_W = I_e^2 R_{AC} = I_e^2 F_R R_{DC}.*$$

#### NOTE

\*The DC resistance of copper wire is 0.0283/d $^2$   $\Omega$ / m at 100°C.

#### **Bunched-(Litz-) Wire Windings**

Eddy-current effects in bunched-conductor (or Litz-wire) windings are negligible and, thus, no special design procedure is required. Conductors of this type are not, however, necessarily the complete solution: their packing factor, and, consequently, winding thermal conductivity are both low. They might be an attractive alternative where the ideal solid-conductor winding fills less than half the available height. The resistance of bunched conductors, like that of solid conductors, is 30% higher at 100°C than at 20°C.

#### Foil or Strip Windings

Chokes for high current, low voltage SMPS often use windings of strip or foil conductor. The width  $b_W$  of the strip is equal to the available winding width.

1. 
$$h_{ID} = \frac{3.1}{\sqrt{(Nf_e)}}$$

2. 
$$h_{MIN} = 0.8 \frac{h_{ID}}{\sqrt{N}}$$

3. 
$$h_{MAX} = \frac{H_a}{N} - i$$

Choose a value for i that suits a strip of thickness about  $H_a/N$ . If  $h_{MAX}\ h_{MIN}$ , try a wire winding.

4. Select a strip of thickness h such that  $h_{MIN} \le h < h_{MAX}$ . Aim for  $h = h_{ID}$ .

5. 
$$F_R = 1 + \frac{1}{3} \left( \frac{h}{h_{ID}} \right)^4$$

Check that  $F_R <$  1.8; if not, reduce h. When  $h=h_{ID},\ F_R=$  1.33; when h<0.6  $h_{ID},\ F_R$   $\simeq$  1.

6. 
$$P_W = I_e^2 R_{AC} = I_e^2 F_R R_{DC}$$

#### NOTE:

DC resistance of copper strip is  $1/(45b_wh)\Omega/m$  at  $100^{\circ}C$ .

#### **DESIGN EXAMPLE**

A choke of 30mH minimum inductance is required for a peak current of 1A at 30kHz with a waveform as shown in Figure 1.  $I_{AC}/I_0=0.1$ , so this is a class I design.

#### Core Selection

Cost is important and quantities justify customized coil formers, so a UU core is selected

The value of  ${\rm I}^2_{\rm MLMIN} = 3 \times 10^{-2} \rm J$ . A horizontal line of this value drawn on the UU core selection chart intersects the curve for the UU 64/79/20 core at a spacer thickness of about 0.7mm.

# Number of Turns and Spacer Thickness

Another horizontal line for  $I_M^2 L_{MIN}$ = 3 × 10<sup>-2</sup> J drawn on the design chart for the UU64/79/20 core, Figure 4, intersects the ( $I_M^2 L_{MAX}$  curve for class I at a spacer thickness of 0.6mm. A resin-bonded paper sheet of 0.9mm thickness with a tolerance of -0.1mm is available. Adhesive thickness is between 0.01mm and 0.02mm, so the final spacer thickness could be 0.81 to 0.92mm. Vertical lines of these values are drawn on the design chart. The condition given with reference to Figure 5, that a > b, is satisfied.

From Figure 4,  $(I_{ML}^{2})_{MAX1} = 0.036J$  and  $A_{1.1} = 2 \times 10^{-7} H$ .

Thus, from Equation 1,

$$N_{MAX} = \sqrt{\frac{0.036}{1 \times 2 \times 10^{-7}}} = 424.26 \text{ turns}$$

 $A_{L2} = 1.9 \times 10^{-7} H$ , so the minimum number of turns is, from Equation 2,

$$N_{MIN} = \sqrt{\frac{0.03}{1.9 \times 10^{-7}}} = 397.36$$

Since  $N_{MAX}$  is, as it should be, greater than  $N_{MIN}$ , the design is successful so far and a number of turns can be selected between these limits.

#### Winding Design

The effective operating frequency for the core is given by Equation 3,

$$f_e = \frac{1.3 \times 30}{\sqrt{1 + 3 (0.1^{-2})}} \simeq 2.25 \text{kHz}$$

At this effective frequency, eddy-current effects can be neglected, and the winding can be designed to fit the space available, allowing for the coil former wall thicknesses.

8

# **Signetics**

# AN1262 Theory of Operation and Applications for SG1524C/2524C/3524C

**Linear Products** 

Application Note

Author: Les Hadley

# THEORY OF OPERATION Internal Voltage Reference

The internal voltage reference provides a regulated source of +5V with an accuracy of 1% (2% over temperature) from an internal bandgap control circuit. The circuit is operational over the input range of 7 to 40V.

The reference regulator is capable of supplying a minimum of 25mA to an external load and may easily be expanded to handle higher currents by the addition of an external series pass PNP transistor as shown in Figure 2.

The internal biasing bandgap reference provides two voltage levels: a regulated 1.8V and

an unregulated 3.4V. The 1.8V level is used to power the digital logic, set up low  $T_C$  bias currents, and set the switching thresholds of the Low Supply Protection circuit. The 3.4V level is generated by all of the 1.8V current passing through a  $1 k \Omega$  resistor. It is used to set up the bias current for the output stage and to power two buffers in the logic and a PTAT current source (which powers the two bandgap references) and is part of the low  $T_C$  bias current generator. The 3.4V level is not regulated and doesn't need to be. It can vary  $\pm$  200mV without affecting the operation of the part. The only concern should be that Pin 15 be at least 5V.

# Low Supply Protection (See Figure 3)

This feature assures that sufficient input voltage exists to operate all internal sections of the part reliably. A reference voltage is fed to the low supply comparator preventing operation of the output stages with supply voltages below 6V on Pin 15.

The internal 1.8V bandgap reference becomes stable when  $V_{IN}=5V$  with  $T_A=25^{\circ}C$ . This voltage is presented to the non-inverting input of a comparator. The inverting input of this comparator is connected to 0.383 times the 5V bandgap reference. Assume  $V_{IN}$  is increasing from 0V. At  $V_{IN}=5V$ , the positive



AN1262





input to the comparator sees a stable 1V while at the negative input to the comparator there is much less than 1.8V because when  $V_{\rm IN}=5$ V, 0.383V<sub>REF</sub> is less than 1.8V. This will cause two current sources to be turned off: the first which turns the Shutdown input off, and the second which generates the hysteresis for the Low Supply Protection comparator. At this point the Shutdown Logic is active and places the output stage and logic in a disable mode.

#### NOTE:

Due to the low supply feature, tying Pins 15 and 16 together and operating at a supply voltage below 6.5V is not allowed as it was in the non-rev. version of this part.

When  $V_{\text{IN}}$  gets to about 6.2V,  $V_{\text{REF}}$  will be at 4.7V. The voltage divider of R28 and R29 will then present 1.8V to the comparator.

0.383V<sub>REF</sub> = 0.383(4.7V) = 1.8V which will cause the comparator to switch. The new state of the comparator will turn on the two current sources mentioned before causing a shutdown condition in the logic and creating a new lower threshold (due to hysteresis) of 1.58V from a 4.13V<sub>REF</sub>. When V<sub>IN</sub> gets to 6.5V, V<sub>REF</sub> will become stable at 5V and any further increase in V<sub>IN</sub> will only cause a few millivolts of change.

Next assume  $V_{\rm IN}$  is decreasing from some value above 6.5V (at  $T_{\rm A}=25^{\circ}{\rm C}$ ). When  $V_{\rm IN}$  drops low enough to force  $V_{\rm REF}$  to 4.7V (i.e.,  $V_{\rm IN}=6.2{\rm V}$ ), nothing will happen. Remember, the positive input to the comparator is now at 1.58V, not 1.8V. The switching point is actually at 1.68V because of an offset in this type of comparator. The negative input will be at 1.68V when  $V_{\rm REF}$  is 4.4V. This is caused by

 $V_{IN}$  falling to 5.9V (i.e., 1.68V = 0.383 (4.4V)). Under this condition the comparator will switch, turning off the two current sources and putting the part in the same disable state we started with at the start of this discussion. that is, the Output State is OFF. The result of all of this is 300mV of hysteresis seen at both VIN and VREE under all DC and AC switching conditions and over temperature. Even though it is the voltage condition on V<sub>BEF</sub> (Pin 16) that will turn on or off the Low Supply Protection circuit, the hysteresis will also appear at V<sub>IN</sub> (Pin 15) which is where it is really needed. Also, the output of the Low Supply Protection circuit is connected to the shutdown port of the logic. This means that there are two types of protection against noise on the input supply line causing glitches on the outputs when the supply voltage is falling: 1) the hysteresis of the Low Supply Protection circuit and 2) the Double-Pulse Suppression ability of the logic.

# The Pulse Width Modulater (PWM)

The pulse width modulator consists of a ramp oscillator, a high-speed comparator, and the error amplifier.

Ramp Oscillator - The ramp oscillator operates from the internal 5V reference supply. The principle of operation is that of a constant-current generator controlled by an external resistor at Pin 6 (R<sub>T</sub>) which in turn sets the rate-of-charge on the external timing capacitor (CT) at Pin 7. The charging current is designed to operate within the range of +0.02 to 2mA. This sets the range of values for R<sub>T</sub> at 2k to 150kΩ. Note that frequency accuracy over temperature will be dependent on the characteristics of the timing resistor and capacitor. Carbon film or metal film resistors will be superior to carbon composition resistors. Ceramic capacitors are not recommended for timing circuit applications because of their high T<sub>C</sub> and inaccuracies. It is better to select a mylar film, polystyrene or mica for this control element due to their inherently better dialectric qualities.

Values of  $C_T$  may vary from 0.47nF to 0.1 $\mu$ F and result in a operating range of 100Hz to 400kHz. The graph in Figure 5 of the data sheet shows the Frequency vs  $R_T/C_T$  values for easy selection.

Ramp Peak and Valley Voltage — The oscillator ramp voltage range sets the dynamic operating thresholds for the PWM comparator and thus controls the resulting conversion gain of the PWM modulator. The low threshold or "valley" voltage for the SG1524C is typically set at 0.75V and the high threshold or "peak" is 3.5V. Thus, the error amplifier voltage will control the active duty cycle by moving within these limits for each half cycle of the output, forcing the duty

AN1262

cycle to range between 0 and 48.7%. (Refer to Figure 6.) Note that not only can the duty cycle be "fixed" by external shunt resistance to ground, but it can be dynamically controlled by modulating a voltage on Pin 9. Propagation delay through the PWM comparator to the output is typically 0.5µs. Maximum duty cycle limiting can be instituted by connecting an active voltage clamp to Pin 9. Leakage currents must be very low or this clamp will generate DC offset errors in the PWM response.

External Synchronization — Oscillator output, Pin 3, provides access to the PWM logic clock signal during normal operation. Alternately, it may be used to externally synchronize the Ramp Oscillator to a frequency higher than the natural period determined by R<sub>T</sub>, C<sub>T</sub>. Typically a pulse of 3 – 5.0V in magnitude having a 10% shorter period than the oscillator is applied to Pin 3, forcing the early reset of the ramp. Multiple units may likewise be interconnected to form a master-slave arrangement. The same differential time period conditions are set up between the master SG1524C and the slave units. Figure 7 shows

a typical set of waveforms to attain synchronization.

Output Dead Time vs Timing Capacitor Value — The timing capacitor magnitude directly affects the length of the inhibit pulse sent to the PWM control logic (see Figure 8) to control the off time between alternate halves of the push-pull output drive signals. The larger the capacitance, the longer the reset time of the ramp oscillator, increasing the turn-on delay between each half cycle. This reset time, or turn-on delay, is the dead time.

Error Amplifier — This circuit is a simple differential input transconductance amplifier. The output is the compensation terminal, Pin 9, which is a high-impedance node ( $R_1 \approx 5 M \Omega$ ).

The gain is:

 $A_V = g_M R_L = 8I_C R_L \approx 0.002/2kT R_L$ 

In addition to DC gain control, the compensation terminal is also the place for AC phase compensation. The frequency response curves of Figure 10 show the uncompensated amplifier with a single pole at approximately 200Hz and a unity gain crossover at 5MHz.

Typically, most output filter designs will introduce one or more additional poles at a significantly lower frequency. Therefore, the best stabilizing network is a series R-C combination between Pin 9 and ground which introduces a zero to cancel one of the output filter poles. A good starting point is  $50 \text{k}\Omega$  plus  $0.001 \, \mu\text{F}$ .

One final point on the compensation terminal is that this is also a convenient place to insert any programming signal which is to override the error amplifier. Internal shutdown and current limit circuits are connected here, but any other circuit which can sink 200 µA can pull this point to ground and thus shut off both outputs.

While feedback is normally applied around the entire regulator, the error amplifier can be used with conventional operational amplifier feedback and is stable in either the inverting or non-inverting mode. Regardless of the connections, however, input common-mode limits must be observed or output signal





AN1262

inversions may result. For conventional regulator applications, the 5V reference voltage must be divided down as shown in Figure 11. The error amplifier may also be used in fixed duty cycle applications by using the unity gain configuration shown in the open-loop test circuit.

#### Soft Start

Soft start can be implemented by connecting an external transistor to Pin 9 as shown in Figure 9. This will provide a controlled rampup of duty cycle.

#### Overcurrent Limit Cycle-by-Cycle

The overcurrent comparator in the SG1524C/3524C is capable of providing high-speed cycle-by-cycle shutdown of the output stage. Typical delay is 700ns from the overcurrent threshold trip to output drive inhibit. The typical threshold is 205mV. As can be seen in Figure 9, the output of the overcurrent comparator limits the PWM voltage to a typical value of 0.1V, immediately terminating the duty cycle.

Extra noise immunity may be obtained by simply raising the comparator reference pin to a suitable value of threshold voltage. One definite advantage to the SG1524C is that the common-mode voltage of the current limit comparator is -0.3V to 12.5V and the maximum differential voltage is 40V.

The proper connection to the current sense inputs for a positive waveform (V<sub>LIM</sub>) is via Pin 4 (inverting input). This forces Pin 9 Low and terminates the duty cycle. (See Figure 12.)

The waveform photograph in Figure 13 shows a typical cycle-by-cycle shutdown sequence with actuation occuring on alternate phases.

#### **Output Drivers**

The NPN output transistors are greatly improved over the past SG3524 non-rev. parts and are rated at 200mA. Breakdown voltage at each collector is 60V. The collectors (Pins 12 and 13) are not diode-clamped to V<sub>CC</sub>. Special isolation techniques are used in fabricating the SG1524C to allow the output collectors (V<sub>C</sub>) to operate above the device supply voltage, (V<sub>IN</sub>).

#### NOTE

All other device pins must be operated below  $V_{\text{IN}}$ , Pin 15.

#### Rise and Fall Time

Collector rise time is 600ns maximum at 10mA with fall time at 200ns maximum. The emitters are faster with t<sub>R</sub> equal to 200ns, maximum. Output speed becomes critical when operating near the maximum duty cycle.







Tigure of experience value and a function of the finning experience value

External switching transistor turn-on and turnoff delays must be carefully considered.

#### **Output Voltage Swing**

Either inverting (collector) output or noninverting (emitter) output may be used. Collector-emitter saturation voltages at 200mA are typically 1.2V, decreasing for lower sink currents. When operating at increased voltage levels with transformer coupling, reverse Schottky clamp diodes must be used on each collector to prevent pin voltages from going negative with respect to device ground (Pin 8). Also, high-speed overvoltage clamp diodes should be used to prevent inductive spikes exceeding the maximum voltage stand-off rating of 60V.

AN1262



#### **Power Dissipation**

The device power dissipation limits must not be exceeded. This means that junction temperature under continuous operating conditions must remain below 150°C.  $T_{\rm J}$  may be calculated as shown in Note 2 of the data sheet.

Example: SG1524CN

Collector Drive

 $V_C = 45V$ 

 $V_{IN} = 20V$ 

 $I_C = 100 \text{mA}$ 

I = 10mA

Duty Cycle = 0.35

 $I_{REF} = -5mA$ 

 $V_{CE} = 0.7$  on

 $I_{OSC} = 5mA$ 

 $P_D = (0.010*20) + 2 (0.35)*(0.1)$ 

\*(0.7)(0.005)\*(15) + 2

(0.005)\*(16.4) = +0.488W

Referring to the package thermal resistance listed in the package outlines section of the data book:  $\theta_{\rm JA} = 83^{\circ}{\rm C/W}$ .

Assume an ambient temperature of 45°C. Therefore, the junction-to-ambient temperature differential is:

T<sub>DIFF</sub> = 0.455 \* ° C/W

 $J_A = 40.5^{\circ}C$ 

 $T_J = T_{DIFF} + T_A = 40.5^{\circ}C + 45^{\circ}C$ = 85.5°C

Example:

Emitter Drive

Same output current = 100mA

 $P_D = (0.01*20) + 2(0.35)*$  (0.1)\*(20 - 18(0.005)\*(15) + 2(0.005)\*(16.4)

 $T_{JA} = (0.579)*(83°C/W)$ = 48°C

= 0.579W

 $T_{.1} = 48^{\circ}C + 45^{\circ}C$ 

 $T_{.1} = 93^{\circ}C$ 

A 100W multiple output push-pull converter is shown in Figure 4.

#### 5V, 25W Converter

Push-pull outputs are used in this transformer-coupled DC-DC regulating converter shown in Figure 15. Note that the oscillator must be set at twice the desired output frequency since the SG1524C's internal flipflop divides the frequency by 2 as it switches the PWM signal from one output to the other. Current limiting is done here in the primary so that the pulse width will be reduced should transformer saturation occur.

# SG3524C Push-Pull ± 50V, 100W Converter

A simple solution to off-line converter design for power audio amplifier circuits is shown in Figure 16. The SG3524C emitter outputs are used to directly drive a pair of BUZ41A power FETs in the primary side of the step-down transformer at a 50kHz rate. (The main oscillator operates at 100kHz.) The transformer consists of 120T of #24 wire center-tapped at 60T. This is sandwiched between two 50turn center-tapped secondary windings of #20 wire. Diodes are fast recovery BYW30s; the output chokes, 500 µH wound on EC35 (3C8) pair Ferroxcube cores, provide adequate filtering in conjunction with the 1000 µF and 0.01 µF ceramic capacitors across the output.

AN1262



Figure 10. Amplifiers Open-Loop Gain as a Function of Frequency and Loading on Pin 9







Application Note

# AN1262



NOTE: Adjust R8, R9 for desired O.C. trip.

December 1988

8-206

Figure 14. 100W Push-Pull Converter

## Theory of Operation and Applications for SG1524C/2524C/3524C

AN1262





## **Signetics**

## SG3524 SMPS Control Circuit

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

This monolithic integrated circuit contains all the control circuitry for a regulating power supply inverter or switching regulator. Included in a 16-pin dual-inline package is the voltage reference, error amplifier, oscillator, pulse-width modulator, pulse steering flip-flop, dual alternating output switches and currentlimiting and shut-down circuitry. This device can be used for switching regulators of either polarity, transformer-coupled DC-to-DC converters, transformerless voltage doublers and polarity converters. as well as other power control applications. The SG3524 is designed for commercial applications of 0°C to +70°C.

#### **FEATURES**

- Complete PWM power control circuitry
- Single ended or push-pull outputs
- Line and load regulation of 0.2%
- 1% maximum temperature variation
- Total supply current is less than 10mA
- Operation beyond 100kHz

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | RIPTION TEMPERATURE RANGE |         |  |
|--------------------|---------------------------|---------|--|
| 16-Pin Plastic DIP | 0 to +70°C                | SG3524N |  |
| 16-Pin Cerdip      | 0 to +70°C                | SG3524F |  |
| 16-Pin SO          | 0 to +70°C                | SG3524D |  |

#### **BLOCK DIAGRAM**



#### 8

#### **SMPS** Control Circuit

SG3524

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                                                    | RATING      | UNIT        |
|------------------|--------------------------------------------------------------|-------------|-------------|
| V <sub>IN</sub>  | Input voltage                                                | 40          | ٧           |
| lout             | Output current (each output)                                 | 100         | mA          |
| I <sub>REF</sub> | Reference output current                                     | 50          | mA          |
|                  | Oscillator charging current                                  | . 5         | mA          |
| P <sub>D</sub>   | Power dissipation<br>Package limitation<br>Derate above 25°C | 1000<br>8   | mW<br>mW/°C |
| T <sub>A</sub>   | Operating temperature range                                  | 0 to +70    | °C          |
| T <sub>STG</sub> | Storage temperature range                                    | -65 to +150 | °C          |

#### **DC ELECTRICAL CHARACTERISTICS** $T_A = 0$ °C to +70 °C, $V_{IN} = 20$ V, and f = 20kHz, unless otherwise specified.

| 0)/45001                                | 242445752                   | TEST COMPLETIONS                                  | LIMITS |         |     |                |  |
|-----------------------------------------|-----------------------------|---------------------------------------------------|--------|---------|-----|----------------|--|
| SYMBOL                                  | PARAMETER                   | TEST CONDITIONS                                   | Min    | Тур Мах |     | TINU           |  |
| Reference                               | section                     |                                                   |        |         | •   |                |  |
| V <sub>OUT</sub>                        | Output voltage              |                                                   | 4.6    | 5.0     | 5.4 | V              |  |
|                                         | Line regulation             | V <sub>IN</sub> = 8 to 40V                        |        | 10      | 30  | mV             |  |
|                                         | Load regulation             | $I_L = 0$ to 20mA                                 |        | 20      | 50  | mV             |  |
|                                         | Ripple rejection            | f = 120Hz, T <sub>A</sub> = 25°C                  |        | 66      |     | dB             |  |
| I <sub>SC</sub>                         | Short circuit current limit | $V_{REF} = 0$ , $T_A = 25$ °C                     |        | 100     |     | mA             |  |
|                                         | Temperature stability       | Over operating temperature range                  |        | 0.3     | 1   | %              |  |
|                                         | Long-term stability         | T <sub>A</sub> = 25°C                             |        | 20      |     | mV/kH:         |  |
| Oscillator                              | section                     |                                                   |        |         |     |                |  |
| f <sub>MAX</sub>                        | Maximum frequency           | $C_T = 0.001$ mF, $R_T = 2k\Omega$                |        | 300     |     | kHz            |  |
|                                         | Initial accuracy            | R <sub>T</sub> and C <sub>T</sub> constant        |        | 5       |     | %              |  |
|                                         | Voltage stability           | V <sub>IN</sub> = 8 to 40V, T <sub>A</sub> = 25°C |        |         | 1   | %              |  |
|                                         | Temperature stability       | Over operating temperature range                  |        |         | 2   | %              |  |
|                                         | Output amplitude            | Pin 3, T <sub>A</sub> = 25°C                      |        | 3.5     |     | V <sub>P</sub> |  |
| *************************************** | Output pulse width          | C <sub>T</sub> = 0.01 mF, T <sub>A</sub> = 25°C   |        | 0.5     |     | μs             |  |
| Error amp                               | lifier section              |                                                   |        |         |     |                |  |
| Vos                                     | Input offset voltage        | V <sub>CM</sub> = 2.5V                            |        | 2       | 10  | mV             |  |
| I <sub>BIAS</sub>                       | Input bias current          | V <sub>CM</sub> = 2.5V                            |        | 2       | 10  | μΑ             |  |
|                                         | Open-loop voltage gain      |                                                   | 68     | 80      |     | dB             |  |
| V <sub>CM</sub>                         | Common-mode voltage         | T <sub>A</sub> = 25°C                             | 1.8    |         | 3.4 | ٧              |  |
| CMRR                                    | Common-mode rejection ratio | T <sub>A</sub> = 25°C                             |        | 70      |     | dB             |  |
| BW                                      | Small-signal bandwidth      | A <sub>V</sub> = 0dB, T <sub>A</sub> = 25°C       |        | 3       |     | MHz            |  |
| V <sub>OUT</sub>                        | Output voltage              | T <sub>A</sub> = 25°C                             | 0.5    |         | 3.8 | V              |  |
| Comparato                               | or section                  |                                                   |        |         |     | -              |  |
|                                         | Duty cycle                  | % each output "ON"                                | 0      |         | 45  | %              |  |
|                                         | Input threshold             | Zero duty cycle                                   |        | 1       |     | V              |  |
|                                         | Input threshold             | Maximum duty cycle                                |        | 3.5     |     | ٧              |  |
| I <sub>BIAS</sub>                       | Input bias current          |                                                   |        | 1       |     | μΑ             |  |

8-209

Product Specification

#### **SMPS** Control Circuit

SG3524

## DC ELECTRICAL CHARACTERISTICS (Continued) $T_A = 0$ °C to +70°C, $V_{IN} = 20$ V, and f = 20kHz, unless otherwise specified.

|                 |                                                                                                  |                                                                            | LIMITS |     |     | LIMITS |  |  |
|-----------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------|-----|-----|--------|--|--|
| SYMBOL          | PARAMETER                                                                                        | TEST CONDITIONS                                                            |        | Тур | Max | UNIT   |  |  |
| Current lin     | niting section                                                                                   |                                                                            |        |     |     |        |  |  |
|                 | Sense voltage                                                                                    | Pin 9 = 2V with error amplifier set for maximum out, T <sub>A</sub> = 25°C | 180    | 200 | 220 | mV     |  |  |
|                 | Sense voltage T.C.                                                                               |                                                                            |        | 0.2 |     | mV/°C  |  |  |
| V <sub>CM</sub> | Common-mode voltage                                                                              |                                                                            | -1     |     | +1  | ٧      |  |  |
| Output se       | ction (each output)                                                                              |                                                                            |        |     |     |        |  |  |
|                 | Collector-emitter voltage (breakdown)                                                            |                                                                            | 40     |     |     | ٧      |  |  |
|                 | Collector-leakage current                                                                        | V <sub>CE</sub> = 40V                                                      |        | 0.1 | 50  | μΑ     |  |  |
|                 | Saturation voltage                                                                               | I <sub>C</sub> = 50mA                                                      |        | 1   | 2   | ٧      |  |  |
|                 | Emitter output voltage                                                                           | V <sub>IN</sub> = 20V                                                      | 17     | 18  |     | ٧      |  |  |
| t <sub>R</sub>  | Rise time                                                                                        | $R_C = 2k\Omega$ , $T_A = 25$ °C                                           |        | 0.2 |     | μs     |  |  |
| t <sub>F</sub>  | Fall time                                                                                        | $R_C = 2k\Omega$ , $T_A = 25^{\circ}C$                                     |        | 0.1 |     | μs     |  |  |
| Total stan      | dby current                                                                                      |                                                                            |        |     |     |        |  |  |
|                 | (excluding oscillator charging current, error and current limit dividers, and with outputs open) | V <sub>IN</sub> = 40V                                                      |        | 8   | 10  | mA     |  |  |

October 10, 1986 8-210

#### **SMPS** Control Circuit

SG3524

#### THEORY OF OPERATION

#### Voltage Reference

An internal series regulator provides a nominal 5V output which is used both to generate a reference voltage and is the regulated source for all the internal timing and controlling circuitry. This regulator may be bypassed for operation from a fixed 5V supply by connecting Pins 15 and 16 together to the input voltage. In this configuration, the maximum input voltage is 6.0V.

This reference regulator may be used as a 5V source for other circuitry. It will provide up to 50mA of current itself and can easily be expanded to higher currents with an external PNP as shown in Figure 1.



#### **TEST CIRCUIT**







The oscillator in the SG3524 uses an external resistor ( $R_T$ ) to establish a constant charging current into an external capacitor ( $C_T$ ). While this uses more current than a series-connect-



ed RC, it provides a linear ramp voltage on the capacitor which is also used as a reference for the comparator. The charging current is equal to  $3.6V \div R_T$  and should be kept



Figure 4. Amplifiers Open-Loop Gain as a Function of Frequency and Loading on Pin 9

within the approximate range of  $30\mu A$  to 2mA; i.e.,  $1.8k < R_T < 100k$ .

The range of values for  $C_T$  also has limits as the discharge time of  $C_T$  determines the

#### **SMPS Control Circuit**

SG3524

pulse-width of the oscillator output pulse. This pulse is used (among other things) as a blanking pulse to both outputs to insure that there is no possibility of having both outputs on simultaneously during transitions. This output dead time relationship is shown in Figure 2. A pulse width below approximately 0.5 µs may allow false triggering of one output by removing the blanking pulse prior to the flip-flop's reaching a stable state. If small values of CT must be used, the pulse-width may still be expanded by adding a shunt capacitance (≈100pF) to ground at the oscillator output. [(Note: Although the oscillator output is a convenient oscilloscope sync input, the cable and input capacitance may increase the blanking pulse-width slightly.)] Obviously, the upper limit to the pulse width is determined by the maximum duty cycle acceptable. Practical values of CT fall between 0.001 and 0.1 uF.

The oscillator period is approximately  $t=R_TC_T$  where t is in microseconds when  $R_T=\Omega$  and  $C_T=\mu F$ . The use of Figure 3 will allow selection of  $R_T$  and  $C_T$  for a wide range of operating frequencies. Note that for series regulator applications, the two outputs can be connected in parallel for an effective 0-90% outp cycle and the frequency of the oscillator is the frequency of the output. For push-pull applications, the outputs are separated and the flip-flop divides the frequency such that each output's duty cycle is 0-45% and the overall frequency is one-half that of the oscillator.

#### **External Synchronization**

If it is desired to synchronize the SG3524 to an external clock, a pulse of  $\approx +$  3V may be applied to the oscillator output terminal with  $R_TC_T$  set slightly greater than the clock period. The same considerations of pulse-width apply. The impedance to ground at this point is approximately  $2k\Omega$ .

If two or more SG3524s must be synchronized together, one must be designated as master with its  $R_TC_T$  set for the correct period. The slaves should each have an  $R_TC_T$ 

set for approximately 10% longer period than the master with the added requirement that  $C_T(\text{slave}) = \text{one-half } C_T$  (master). Then connecting Pin 3 on all units together will insure that the master output pulse — which occurs first and has a wider pulse width — will reset the slave units.

#### **Error Amplifier**

This circuit is a simple differential input transconductance amplifier. The output is the compensation terminal, Pin 9, which is a highimpedance node ( $R_1 \approx 5 M \Omega$ ). The gain is

$$A_V = g_M R_L = \frac{8 \ I_C \ R_L}{2kT} \cong 0.002 \ R_L$$

and can easily be reduced from a nominal of 10,000 by an external shunt resistance from Pin 9 to ground, as shown in Figure 4.

In addition to DC gain control, the compensation terminal is also the place for AC phase compensation. The frequency response curves of Figure 4 show the uncompensated amplifier with a single pole at approximately 200Hz and a unity gain crossover at 5MHz.

Typically, most output filter designs will introduce one or more additional poles at a significantly lower frequency. Therefore, the best stabilizing network is a series RC combination between Pin 9 and ground which introduces a zero to cancel one of the output filter poles. A good starting point is  $50 \mathrm{k}\Omega$  plus  $0.001 \mu \mathrm{F}$ .

One final point on the compensation terminal is that this is also a convenient place to insert any programming signal which is to override the error amplifier. Internal shutdown and current limit circuits are connected here, but any other circuit which can sink 200µA can pull this point to ground, thus shutting off both outputs.

While feedback is normally applied around the entire regulator, the error amplifier can be used with conventional operational amplifier feedback and is stable in either the inverting or non-inverting mode. Regardless of the connections, however, input common-mode

limits must be observed or output signal inversions may result. For conventional regulator applications, the 5V reference voltage must be divided down as shown in Figure 5. The error amplifier may also be used in fixed duty cycle applications by using the unity gain configuration shown in the open-loop test circuit

#### **Current Limiting**

The current limiting circuitry of the SG3524 is shown in Figure 6.

By matching the base-emitter voltages of Q1 and Q2, and assuming a negligible voltage drop across  $R_1$ :

Threshold = 
$$V_{BE}(Q1) + I_1R_2 - V_{BE}(Q2)$$

$$= I_1R_2 \cong 200 \text{mV}$$

Although this circuit provides a relatively small threshold with a negligible temperature coefficient, there are some limitations to its use, the most important of which is the  $\pm$  1V common-mode range which requires sensing in the ground line. Another factor to consider is that the frequency compensation provided by  $R_1C_1$  and Q1 provides a roll-off pole at approximately 300Hz.

Since the gain of this circuit is relatively low, there is a transition region as the current limit amplifier takes over pulse width control from the error amplifier. For testing purposes, threshold is defined as the input voltage required to get 25% duty cycle with the error amplifier signaling maximum duty cycle.

In addition to constant current limiting, Pins 4 and 5 may also be used in transformer-coupled circuits to sense primary current and to shorten an output pulse, should transformer saturation occur. Another application is to ground Pin 5 and use Pin 4 as an additional shutdown terminal: i.e., the output will be off with Pin 4 open and on when it is grounded. Finally, foldback current limiting can be provided with the network of Figure 7. This circuit can reduce the short-circuit current (I<sub>SC</sub>) to approximately one-third the maximum available output current (I<sub>MAX</sub>).



Figure 6. Current Limiting Circuitry of the SG3524



8

## **Signetics**

# AN126 Applications Using the SG3524

Application Note

#### **Linear Products**

#### **APPLICATIONS**

The capacitor-diode output circuit is used in Figure 1 as a polarity converter to generate a –5V supply from +15V. This circuit is useful for an output current of up to 20mA with no additional boost transistors required. Since the output transistors are current-limited, no additional protection is necessary. Also, the lack of an inductor allows the circuit to be stabilized with only the output capacitor.

Another low current supply is the flyback converter used in Figure 2 to generate ± 15V at 20mA from a +5V regulated line. The reference generator in the SG3524 is unused with the input voltage providing the reference. Current limiting in a flyback converter is difficult and is accomplished here by sensing current in the primary line and resetting a soft start circuit.

In the conventional single-ended regulator circuit shown in Figure 3, the two outputs of the SG3524 are connected in parallel for effective 0.0 – 90% duty cycle modulation. The use of an output inductor requires an RC phase compensation network for loop stability.

Push-pull outputs are used in this transformer-coupled DC – DC regulating converter shown in Figure 4. Note that the oscillator must be set at twice the desired output frequency, as the SG3524's internal flip-flop divides the frequency by 2 as it switches the PWM signal from one output to the other. Current limiting is done here in the primary so that the pulse width will be reduced should transformer saturation occur.

## SG3524 PUSH-PULL ± 50V, 100W Converter (Off-Line)

A simple solution to off-line converter design for power audio amplifier circuits is shown in Figure 5. The SG3524 emitter outputs are used to drive directly a pair of BUZ41A Power FETs in the primary side of the step-down transformer at a 50kHz rate. (The main oscillator operates at 100kHz.) The transformer consists of 120T of #24 wire centertapped at 60T. This is sandwiched between two 50-turn center-tapped secondary windings of #20 wire. Diodes are fast recovery BYW30s; the output chokes, 500µH wound on EC35 (3C8) pair Ferroxcube cores, provide adequate filtering in conjunction with the 1000µF and 0.01µF ceramic capacitors across the output.







## Applications Using the SG3524

#### AN126





December 1988 8-215

## **Signetics**

## SG3526 Switched-Mode Power Supply Control Circuit

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

Specifically designed for use in fixedfrequency switching regulators and other power control applications, this Switched-Mode Power Supply Control Circuit can be used to implement singleended or push-pull switching regulators of either polarity, both transformerless and transformer-coupled.

Included in this monolithic integrated circuit is a temperature-compensated voltage reference, sawtooth oscillator, error amplifier, pulse width modulator, pulse metering and steering logic, and two 200mA source/sink power drivers. Also included are housekeeping functions such as soft-start and low supply voltage lockout, digital current limiting, double-pulse inhibit, a data latch for single-pulse metering, adjustable dead time, and provision for symmetry correction inputs.

The output cirtcuit has been redesigned to eliminate the current spiking problem associated with source/sink drivers. The output stage has been designed so that in the transition from source-to-sink, or sink-to-source, the conducting device is shut off one transistor delay before the other device is turned on. This output correction allows the designer to utilize the speed of the other features of this controller at system frequencies up to 400kHz.

For ease of interface, all digital inputs are TTL and CMOS compatible. Active LOW logic allows wired-OR connections for maximum flexibility.

The low-cost SG3526 is rated for continuous operation over the junction temperature range of 0°C to +125°C. It is furnished in either the Cerdip package or a dual in-line plastic package with copper alloy lead frame for improved heat dissipation.

#### **FEATURES**

- 7.4 to 35V operation
- Dual 200mA source/sink outputs
- Cycle-by-cycle operation of all features up to 400kHz
- No current spikes on V<sub>C</sub> line at source-to-sink or sink-to-source transitions
- Stabilized power supply
- Current limiting
- Temperature-compensated reference source
- Sawtooth generator
- Low supply voltage protection
- External synchronization
- Double-pulse suppression
- Programmable dead time
- Programmable soft start
- 18-pin dual in-line plastic package, 18-pin Cerdip hermetic package, or 20-pin plastic SO

#### PIN CONFIGURATIONS



#### ORDERING CODE

| DESCRIPTION            | DESCRIPTION AMBIENT TEMPERATURE |         |  |
|------------------------|---------------------------------|---------|--|
| 20-pin Plastic SOL DIP | 0 to +70°C                      | SG3526D |  |
| 18-pin Cerdip          | 0 to +70°C                      | SG3526F |  |
| 18-pin Plastic DIP     | 0 to +70°C                      | SG3526N |  |

SG3526

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                                                                        | RATING                  | UNIT                             |
|------------------|----------------------------------------------------------------------------------|-------------------------|----------------------------------|
| Vs               | Supply voltage                                                                   | 40                      | V                                |
| V <sub>C</sub>   | Collector supply voltage                                                         | 40                      | ٧                                |
| V <sub>IN</sub>  | Logic input voltage range, Pins 5, 8, 12                                         | -0.3 to +5.5            | V                                |
| VIN              | Analog input voltage range, Pins 1, 2, 6, 7                                      | -0.3V to V <sub>S</sub> | ٧                                |
| 10               | Output current                                                                   | ± 250                   | mA                               |
| I <sub>REF</sub> | Reference load current                                                           | 50                      | mA                               |
| I <sub>IN</sub>  | Logic sink current                                                               | 15                      | mA                               |
| P <sub>D</sub>   | Package power dissipation (Plastic DIP) <sup>2</sup> (SO), (Cerdip) <sup>2</sup> | 1.9<br>1.4              | W <sup>1</sup><br>W <sup>1</sup> |
| Ts               | Storage temperature range                                                        | -65 to +150             | °C                               |

#### NOTES:

- 1. Maximum junction temperature,  $T_{JMAX} = 150$  °C. Rating is for  $T_A = 25$  °C.
- 2. Plastic  $\theta_{JA} = 66^{\circ}$ C/W; Cerdip  $\theta_{JA} = 88^{\circ}$ C/W; SO  $\theta_{JA} = 85^{\circ}$ C/W.

#### **BLOCK DIAGRAM**



SG3526

**DC ELECTRICAL CHARACTERISTICS** All specs over operating junction temperature range,  $V_S = 15V$ , unless otherwise noted.

|                   |                                     | TEST              | ·                                                                            |          | LIMITS |      |                   |
|-------------------|-------------------------------------|-------------------|------------------------------------------------------------------------------|----------|--------|------|-------------------|
| SYMBOL            | CHARACTERISTICS                     | PINS              | TEST CONDITIONS                                                              | Min      | Тур    | Max  | UNIT              |
| Reference         | , Pin 18                            |                   |                                                                              | <u> </u> |        | ·    |                   |
| V <sub>REF</sub>  | Reference voltage                   | 18                | T <sub>J</sub> = +25°C                                                       |          | 5.00   |      | ٧                 |
|                   | Temperature stability               | 18                |                                                                              |          | 0.2    | 0.4  | mV/°C             |
|                   | Total output variation              | 18                | 7.4V < V <sub>S</sub> < 35V, 0 < I <sub>L</sub> < 10mA                       | 4.85     | 5.00   | 5.15 | ٧                 |
|                   | Line regulation                     | 18                | 7.4V < V <sub>S</sub> < 35V, I <sub>L</sub> = 0mA                            |          | 0.6    | 2    | mV/V              |
|                   | Load regulation                     | 18                | 0mA < I <sub>L</sub> < 10mA                                                  |          | 0.4    | 2.5  | mV/m/             |
|                   | Short circuit current               | 18                | V <sub>REF</sub> = 0V                                                        | -25      | -75    | -125 | mA                |
|                   | Output noise voltage                | 18                | 10Hz ≤ f ≤ 80kHz                                                             |          | 100    |      | μV <sub>RMS</sub> |
| Low supp          | ly shutdown, Internal and Pin 5     |                   |                                                                              |          |        |      |                   |
|                   | Comparator threshold voltage        |                   |                                                                              | 3.8      | 4.2    | 4.8  | ٧                 |
|                   | Hysteresis                          |                   |                                                                              |          | 0.2    |      | ٧                 |
|                   | Reset voltage out                   | 5                 | When shutdown for LOW V <sub>S</sub>                                         |          | 0.2    | 0.4  | ٧                 |
|                   | Reset voltage out                   | 5                 | When not shutdown                                                            | 2.4      | 4.8    |      | ٧                 |
|                   | Reset sink current                  | 5                 | When shutdown, V <sub>IL</sub> = 0.4V                                        |          | -190   | -360 | μΑ                |
|                   | Reset source current                | 5                 | When not shutdown, V <sub>IH</sub> = 2.4V                                    |          | -110   | -200 | μΑ                |
| Oscillator,       | Pins 9, 10, 11 and SYNC, Pin 12     | 1                 |                                                                              |          |        |      |                   |
|                   | Minimum frequency range             | 9, 10, 11 &<br>12 | $R_T = 150k, C_T = 20\mu F, R_D = 0\Omega$                                   |          |        | 1.0  | Hz                |
|                   | Maximum frequency range             |                   | $R_T = 2k, C_T = 300pF, R_D = 0\Omega,$<br>$T_J = 125^{\circ}C$              | 400      |        |      | kHz               |
|                   | Initial accuracy                    | 9, 10             | $R_T = 4.12k$ , $C_T = 0.01 \mu F$ , $R_D = 0 \Omega$ , $T_J = 25^{\circ} C$ | 36.8     | 40     | 43.2 | kHz               |
| V <sub>COSC</sub> | Voltage stability <sup>2</sup>      | 9, 10             | 7.4V < V <sub>S</sub> < 35V                                                  |          | 0.02   | 0.04 | %/V               |
| T <sub>COSC</sub> | Temperature stability <sup>2</sup>  | 9, 10             |                                                                              |          | 0.04   | 0.06 | %/°C              |
|                   | Sawtooth peak voltage               | 10                | V <sub>S</sub> = 35V                                                         | 2.0      | 3.0    | 3.5  | V                 |
|                   | Sawtooth valley voltage             | . 10              | V <sub>S</sub> = 7.4V                                                        | 0.5      | 1.0    | 1.5  | ٧                 |
|                   | Sync. in HIGH level                 | 12                | I <sub>SOURCE</sub> = 40μA                                                   | 2.4      | 4.0    |      | V                 |
|                   | Sync. in LOW level                  | 12                | I <sub>SINK</sub> = 3.6mA                                                    |          | 0.2    | 0.4  | ٧                 |
|                   | Sync. in bias current, HIGH         | 12                | V <sub>IH</sub> = 2.4V                                                       |          | -105   | -200 | μΑ                |
|                   | Sync. in bias current, LOW          | 12                | V <sub>IL</sub> = 0.4V                                                       |          | -180   | -360 | μΑ                |
|                   | Min sync. in pulse width to trigger | 12                |                                                                              | 200      | 150    |      | ns                |

#### 8

## Switched-Mode Power Supply Control Circuit

SG3526

## **DC ELECTRICAL CHARACTERISTICS** (Continued) All specs over operating junction temperature range, V<sub>S</sub> = 15V, unless otherwise noted.

| CVMPO                                   | CHARACTERISTICS                          | TEST    | TEST CONDITIONS                               | LIMITS |         |          | 11211- |
|-----------------------------------------|------------------------------------------|---------|-----------------------------------------------|--------|---------|----------|--------|
| SYMBOL                                  | CHARACTERISTICS                          | PINS    | TEST CONDITIONS                               | Min    | Тур     | Max      | UNIT   |
| Error amp                               | o, Pins 1, 2 and 3 <sup>3</sup>          |         |                                               |        |         |          | L      |
| Vos                                     | Input offset voltage                     | 1, 2    |                                               |        | 2.0     | 10       | mV     |
| I <sub>B</sub>                          | Input bias current                       | 1, 2    |                                               |        | 210     | 1000     | nA     |
| los                                     | Input offset current                     | 1, 2    |                                               |        | 5       | 200      | nA     |
| A <sub>VOL</sub>                        | DC open-loop gain                        | 1, 2, 3 |                                               | 60     | 68      |          | dB     |
| V <sub>OH</sub>                         | High output voltage                      | 3       | I <sub>SOURCE</sub> = 100μA                   | 3.6    | 4.2     |          | ٧      |
| V <sub>OL</sub>                         | Low output voltage                       | 3       | I <sub>SINK</sub> = 100μA                     |        | 0.11    | 0.4      | V      |
| CMRR                                    | Common-mode rejection ratio              | 1, 2, 3 | R <sub>S</sub> = 2k                           | 70     | 110     |          | dB     |
| PSRR                                    | Power supply rejection ratio             | 1, 2, 3 | V <sub>S</sub> = 10V to 20 V                  | 90     | 110     |          | dB     |
|                                         | Small-signal bandwidth                   | 1, 2, 3 |                                               |        | 1.0     |          | MHz    |
|                                         | Feedback resistor range                  | 2, 3    |                                               | 50     |         | 1000     | kΩ     |
|                                         | Output sink current                      | 3       |                                               | 70     | 100     |          | μΑ     |
|                                         | Output source current                    | 3       |                                               | 70     | 100     |          | μΑ     |
| PWM com                                 | parator, Internal and Pin 3 <sup>1</sup> |         | <del> </del>                                  | ·      | L       |          | ·      |
|                                         | Minimum duty cycle                       |         | V <sub>COMP</sub> = 0.4V                      |        |         | 0        | %      |
|                                         | Maximum duty cycle                       |         | V <sub>COMP</sub> = 3.6V                      | 45     | 49      |          | %      |
|                                         | Dead time accuracy                       |         | $R_T = 4.12k, C_T = 0.01\mu F, R_D = 0\Omega$ |        | 1.5     |          | μs     |
|                                         | Prop. delay, PWM comp to output          |         |                                               |        | 250     |          | ns     |
|                                         | Bias current, duty cycle control         | 3       |                                               |        | 1       |          | μΑ     |
| Soft-start,                             | Pins 4 and 5                             |         | <b>.</b>                                      |        |         |          |        |
|                                         | Soft-start trip voltage                  | 4       | V <sub>RESET</sub> = 0.4V                     |        | 22      | 50       | mV     |
| *************************************** | Soft-start charge current                | 4       | V <sub>RESET</sub> = 2.4V                     | -180   | -120    | -85      | μΑ     |
| V <sub>LOW</sub>                        | Reset voltage, OFF                       | 5       | I <sub>SINK</sub> = 3.6mA                     |        | 0.2     | 0.4      | ٧      |
| V <sub>HIGH</sub>                       | Reset voltage, ON                        | 5       | I <sub>SOURCE</sub> = 40µA                    | 2.4    | 4.0     |          | V      |
|                                         | Reset bias current, HIGH                 | 5       | V <sub>IN</sub> = 2.4V                        |        | -110    | -200     | μΑ     |
|                                         | Reset bias current, LOW                  | 5       | V <sub>IN</sub> = 0.4V                        |        | -200    | -360     | μΑ     |
| Remote O                                | N/OFF (shutdown), Pin 8                  |         |                                               |        | <b></b> |          |        |
|                                         | Off (LOW)                                | 8       | I <sub>SINK</sub> = 3.6mA                     |        | 0.2     | 0.4      | V      |
|                                         | On (HIGH)                                | 8       | I <sub>SOURCE</sub> = 40μA                    | 2.4    | 4.0     |          | V      |
|                                         | Input current, shutdown HIGH             | 8       | V <sub>IN</sub> = 2.4V                        |        | -100    | -200     | μΑ     |
|                                         | Input current, shutdown LOW              | 8       | V <sub>IN</sub> = 0.4V                        |        | -190    | -360     | μΑ     |
|                                         | Delay to output(s)                       | 8       |                                               |        | 400     |          | ns     |
| Current lin                             | mit comparator, Pins 6 and 7             |         |                                               | ·      | L       |          | L      |
|                                         | Common-mode range                        | 6, 7    | V <sub>S</sub> = 18V                          | 0      |         | 15       | V      |
|                                         | Sense voltage for Min duty cycle         | 6, 7    |                                               | 70     | 100     | 140      | mV     |
|                                         | Input bias current                       | 6, 7    | V <sub>CM</sub> = 0V to 15V                   |        | -3      | -20      | μΑ     |
|                                         | Voltage gain                             | 6, 7    |                                               |        | 68      |          | dB     |
|                                         | Delay to outputs                         | 6. 7    | 100mV overdrive                               |        | 700     | <b>†</b> | ns     |

SG3526

#### DC ELECTRICAL CHARACTERISTICS (Continued) All specs over operating junction temperature range, $V_S = 15V$ , unless otherwise noted.

|                        |                                 | TEST              |                                                   | LIMITS |         |                                         |      |  |
|------------------------|---------------------------------|-------------------|---------------------------------------------------|--------|---------|-----------------------------------------|------|--|
| SYMBOL CHARACTERISTICS |                                 | PINS              | TEST CONDITIONS                                   | Min    | Тур Мах |                                         | UNIT |  |
| Output st              | age, Pins 13, 14 and 16         |                   |                                                   |        |         | kan meneral yang dari                   | ·    |  |
|                        |                                 |                   | I <sub>SOURCE</sub> = 20mA, V <sub>C</sub> = 15V  | 12.8   | 13.5    |                                         | ٧    |  |
| V <sub>OH</sub>        | High output voltage             | 13, 14, 16        | I <sub>SOURCE</sub> = 100mA, V <sub>C</sub> = 15V | 12.5   | 13.3    |                                         | ٧    |  |
|                        |                                 |                   | I <sub>SOURCE</sub> = 200mA, V <sub>C</sub> = 15V | 12.0   | 13.2    |                                         | ٧    |  |
|                        | /                               |                   | I <sub>SINK</sub> = 20mA, V <sub>C</sub> = 15V    |        | 0.15    | 0.3                                     | ٧    |  |
| $V_{OL}$               | Low output voltage              | 13, 14, 16        | I <sub>SINK</sub> = 100mA, V <sub>C</sub> = 15V   |        | 1.25    | 1.8                                     | ٧    |  |
|                        |                                 |                   | I <sub>SINK</sub> = 200mA, V <sub>C</sub> = 15V   |        | 2.20    | 3.00                                    | ٧    |  |
|                        | Output leakage                  | 13, 14, 16        | V <sub>C</sub> = 40V                              |        | 45      | 100                                     | μΑ   |  |
|                        | I <sub>SINK</sub> Max           | 13, 14, 16        | V <sub>C</sub> = 15V                              | 200    | 250     |                                         | - mA |  |
|                        | I <sub>SOURCE</sub> Max         | 13, 14, 16        | V <sub>C</sub> = 15V                              | 200    | 250     |                                         | mA   |  |
| t <sub>R</sub>         | Rise time                       | 13, 14, 16        | $C_L = 1000 pF, V_C = 15V$                        |        | 300     |                                         | ns   |  |
| 41                     | THIS UNIO                       | 10, 11, 10        | $C_L = 0pF, V_C = 15V$                            |        | 50      |                                         | ns   |  |
| t <sub>F</sub>         | Fall time                       | 13, 14, 16        | $C_L = 1000 pF, V_C = 15V$                        |        | 200     |                                         | ns   |  |
| 4                      | Tall time                       | 10, 14, 10        | $C_L = 0pF, V_C = 15V$                            |        | 50      |                                         | ns   |  |
| Supply cu              | rrent <sup>4</sup>              |                   |                                                   |        |         | *************************************** | 4    |  |
| Icc                    | Shutdown LOW                    | 17                | 7.4V < V <sub>S</sub> < 35V                       |        | 24      | 30                                      | mA   |  |
| Operating              | frequency for cycle-by-cycle of | peration of all p | rotect features                                   |        |         |                                         | •    |  |
|                        | Maximum frequency               |                   |                                                   | 400    | 500     |                                         | kHz  |  |

#### RECOMMENDED OPERATING CONDITIONS

| SYMBOL         | DADAMETED                     | LIM   | ITS   | UNIT |
|----------------|-------------------------------|-------|-------|------|
| STMBUL         | PARAMETER                     | Min   | Max   | UNIT |
| Vs             | Logic supply voltage          | 7.4   | 35    | ٧    |
| Vc             | Collector voltage             | 4.5   | 35    | ٧    |
| lo             | Output load current           | 0     | ± 200 | mA   |
| lι             | Reference load current        | 0     | 10    | mA   |
| fosc           | Oscillator frequency          | 1Hz   | 400   | kHz  |
| Rt             | Oscillator timing resistance  | 2     | 150   | kΩ   |
| Ct             | Oscillator timing capacitance | 150pF | 20    | μF   |
| DT             | Programmed dead time          | 3     | 50    | %    |
| T <sub>A</sub> | Ambient temperature range     | 0     | +70   | °C   |
| TJ             | Junction temperature range    | 0     | + 125 | °C   |

<sup>1.</sup>  $f_{OSC}$  = 40kHz (R<sub>T</sub> = 4.12k, C<sub>T</sub> = 0.01  $\mu$ F, R<sub>D</sub> = 0 $\Omega$ ) unless otherwise noted.

<sup>2.</sup> Guaranteed by design.

<sup>3.</sup>  $V_{CM} = 0V$  to 5.2V. 4.  $R_T = 4.12k\Omega$ .

SG3526

#### THEORY OF OPERATION

#### Internal Reference

The internal reference is capable of maintaining 1% accuracy over the specified operating temperature range. The reference voltage is 5.00V at Pin 18. Short-circuit current is typically 50mA. The reference output remains stable within 30mV over an input range of 8 to 35V. Complete regulation characteristics versus line and load (see Figure 1) are listed in the Electrical Characteristics section of the data sheet. The maximum recommended load on the reference supply is 20mA.

#### THE RAMP OSCILLATOR

The ramp oscillitor is a self-sustained, fixed-frequency circuit with programmability provided by selecting the value of an external resistor and capacitor as shown in Figure 2. An internal current source is set by the resistor  $R_{\rm t}$  to a certain value of charging current sufficient to generate a stable ramp over a range of 1Hz to 400kHz.

#### THE ERROR AMPLIFIER

The error amplifier is a transconductance-type with open-loop unity gain bandwidth of 1MHz. Typical source/sink current is 100µA. Open-loop DC gain is 68dB with a single dominant pole at 500Hz. (See Figure 3 for detailed response.) Compensation is achieved by simple 'C' (100pF) or RC network for lag-lead compensation. This network is placed in shunt to ground from Pin 3 (refer to Figure 4). Common-mode voltage is 5V for a standard positive supply and ground for negative supply.

#### The Pulse Width Modulator

The pulse width modulator consists of a highspeed comparator with non-inverting input tied to the ramp generator and inverting input driven by the error amplifier output. (See Figure 5.) The resultant output forms a gated input to the metering flip-flop of which the 'Q' output feeds the 'R' input on the memory latch, and 'Q' output enables the main output gates (G2, G3). Alternate half-cycles are then enabled at the output (Pins 13 and 16) by the action of the toggle flip-flop. Initiation of the beginning of each half of the duty cycle is triggered by the start of the ramp, and termination occurs at the point in time where error output meets ramp voltage. It is with this sequence of control events that glitch-free output is guaranteed.

Pulse delay times in the PWM loop are specified in the data sheet. Maximum operating frequency must take such delay times into account in order to guarantee reliable functioning of the controller under a closed-loop





Figure 3. Error Amplifier Open-Loop
Gain vs Frequency

condition. The Signetics SG3526 is rated at a typical maximum frequency of 500kHz.

#### **PWM GAIN**

The DC gain of the pulse width modulator is determined by the ratio of input voltage to the primary power switching circuit to the active ramp voltage differential. This is given as 3.6V and 0.4V with a differential of 3.2V.

#### Example:

The DC supply voltage to the power converter is 48V.

Therefore, PWM Gain = 
$$\frac{48}{3.2}$$
 = 15

(For further information on loop response calculations, please refer to references 1, 2.)

#### THE OUTPUT DRIVER STAGE

The output driver circuit has been carefully designed to prevent cross-conduction current spikes by eliminating any overlap conduction within the totem-pole structure. The source and sink capacity is rated at 200mA. In addition, supply voltage on the driver transistors is rated at 35V with no risk of destroying the IC due to excessive power dissipation. Note the output waveform in Figure 6 shows a full 10V drive level at the rated 200mA load current. This capability means that a Power MOS gate capacity of 4000pF can be driven with a voltage rise time of 0.2 $\mu$ s for a 10V output.

#### PROTECTIVE FUNCTIONS

#### **Dead Time Control**

The dead time control circuit, incorporated as an integral part of the ramp oscillator, is provided to allow the designer the ability to control the minimum off time between alternate half-cycles. (See Figures 7 and 8.) The value of R<sub>D</sub>, as shown in the graph, allows the programming of this delay time from a minimum (Pin 11 grounded) of 1.5 $\mu$ s to a maximum of 9.7 $\mu$ s for a resistance of 22 $\Omega$  tied from Pin 11 to ground (Figure 8b). Obviously, dead time in the oscillator must conform to the limitations imposed by the operating frequency.

#### **Overcurrent Limit**

The overcurrent limit function is an integral part of the PWM circuit and, as such, inputs on Pins 6 and 7 will control the cycle-by-cycle operation of the output stage on both halves of the duty cycle. The overcurrent comparator is specifically designed to propagate a highspeed shutdown signal to turn off the output metering flip-flop in the event of an overcurrent of predetermined magnitude. The overcurrent sense inputs must be treated with care in respect to lead length and shunt capacity in order to obtain the maximum speed of response. Some typical circuit configurations are shown in Figure 9a. Note that either Pin 6 or 7 may be used as threshold reference voltage anywhere within the common-mode voltage range of the comparator. As shown, a simple technique is to ground Pin 6 and to program Pin 7 high (≥ 100mV) for shutdown. Very little noise immunity is allow-

SG3526





SG3526

ed in this case. An improved method is to set Pin 6 at some positive voltage level (such as  $\pm 2.5 V$ ) and thus provide an average noise threshold of 2.5 V + 100 mV as shown in Figure 9b. This particular circuit provides a considerable improvement in noise immunity. Note that care must be taken in providing a low impedance reference at Pin 6. The overcurrent sense comparator provides a typical hysteresis of 20 mV with a threshold of 100 mV (Figure 9c). The typical delay time to deactivate the output drive is 700 ns at  $T_J = 25 ^{\circ} C$  rising to 1200 ns at  $T_J = 125 ^{\circ} C$ .

#### Soft-Start

This circuit provides a programmed ramp-up of the duty cycle at power-on, after remote shutdown (reset Pin 5) or low supply sense. A capacitor from Pin 4 to ground is charged towards the turn-on threshold by a  $100\mu A$  source. Time constants for various values of capacitance are plotted for the designer's convenience as shown in Figure 10. The softstart function is initiated by holding the reset below 0.2V which causes C to discharge. The Reset function, when low, also holds the error amplifier output low, initiating a minimum duty cycle at the output drivers. Low voltage shutdown occurs when  $V_{\rm S}$  (Pin 17) drops below 4.0V.

#### **External Synchronization**

An external sync pulse may be injected into Pin 12 in order to provide synchronous operation of a switched-mode controller as shown in Figure 11. The required voltage level is active LOW with a threshold of 0.4V typical and a minimum pulse width of 150ns. A periodic signal at a rate approximately 10% higher than the free-running frequency of the ramp oscillator is required.

#### THERMAL CONSIDERATIONS

The power dissipation of the SG3526 must be considered in the design procedure in order to insure operation within the allowable device limits, particularly when maximum operating frequency is desired. The graph provided in Figure 12 will serve as a guide to staying within the device thermal limits in any design. Device dissipation is determined by summing all of the various current-voltage products, both pulsed and DC, noting the package type and the ambient operating temperature, then plotting this total device power on the respective derating graph.

#### UNDERVOLTAGE LOCKOUT

Should supply voltage in Pin 17 drop low enough to affect the internal reference regu-

lator, an output inhibit circuit is activated. In addition, the voltage on Pin 5 (Reset) will be brought to a low state in order to signal remote sensing indicators. This characteristic is shown graphically in Figures 13a and b.

#### SYMMETRY CORRECTION

Should an external symmetry monitoring and correction circuit be required where drive unbalance may be critical, Pin 8, the shutdown function, is available to program either half of the output cycle off. This is accomplished by applying a TTL low signal with a pulse synchronized to the clock frequency. Keep in mind that the typical delay from Pin 8 is either output before shutdown is 400ns.

#### **DOUBLE PULSE PROTECTION**

The memory flip-flop must be reset by the PWM signal. This set-reset sequence provides insurance that alternate sync pulses initiate alternate A-B output cycle, preventing double pulses at the output.

CAUTION: Supply Decoupling -

Pin 17, the supply input to the internal regulator, should be decoupled from Pin 14 in order to prevent pulsed switching currents from interacting with outputs.





SG3526



SG3526







SG3526





#### REFERENCES:

- Advances in Switched-Mode Power Conversion, Volumes I and II, R.D.Middlebrook and Slobodan Cuk; Telsa Co., Pasadena, CA, 1983.
- Stability Analysis Made Simple, H. Dean Venable; Venable Industries, Rancho Palos Verdes, CA, 1981.

#### R

## **Signetics**

# TEA1039 Control Circuit for Switched-Mode Power Supply

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The TEA1039 is a bipolar integrated circuit intended for the control of a switched-mode power supply. Together with an external error amplifier and a voltage regulator (e.g., a regulator diode) it forms a complete control system. The circuit is capable of directly driving the SMPS power transistor in small SMPS systems.

#### **FEATURES**

- Wide frequency range
- Adjustable input sensitivity
- Adjustable minimum frequency or maximum duty factor limit
- Adjustable overcurrent protection limit
- Supply voltage out-of-range protection
- Slow-start facility

#### **APPLICATIONS**

- Home appliances
- Frequency regulation
- Flyback converters
- Forward converters

#### ORDERING INFORMATION

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |
|-------------------|-------------------|------------|
| 9-Pin Plastic SIP | -25°C to +125°C   | TEA1039U   |

#### PIN CONFIGURATION



**TEA1039** 

#### **BLOCK DIAGRAM**



#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                           | PARAMETER                                                             | RATING                | UNIT    |
|----------------------------------|-----------------------------------------------------------------------|-----------------------|---------|
| V <sub>CC</sub>                  | Supply voltage range, voltage source                                  | -0.3 to +20           | ٧       |
| Icc                              | Supply current range, current source                                  | -30 to +30            | mA      |
| VI                               | Input voltage range, all inputs                                       | -0.3 to +6            | ٧       |
| I <sub>1</sub>                   | Input current range, all inputs                                       | -5 to +5              | mA      |
| V <sub>8-7</sub>                 | Output voltage range                                                  | -0.3 to +20           | ٧       |
| l <sub>8</sub><br>l <sub>8</sub> | Output current range<br>output transistor ON<br>output transistor OFF | 0 to 1<br>-100 to +50 | A<br>mA |
| T <sub>STG</sub>                 | Storage temperature range                                             | -65 to +150           | °C      |
| T <sub>A</sub>                   | Operating ambient temperature range (see Figure 1)                    | -25 to +125           | °C      |
| FD                               | Power dissipation (see Figure 1)                                      | max. 2                | W       |



**TEA1039** 

#### DC AND AC ELECTRICAL CHARACTERISTICS $V_{CC} = 14$ , $T_A = 25^{\circ}C$ , unless otherwise specified.

| SYMBOL                                     | PARAMETER                                                                         | MIN  | TYP                  | MAX             | UNIT        |
|--------------------------------------------|-----------------------------------------------------------------------------------|------|----------------------|-----------------|-------------|
| Supply V <sub>CC</sub>                     | (Pin 9)                                                                           |      |                      |                 |             |
| V <sub>CC</sub>                            | Supply voltage, operating                                                         | 11   | 14                   | 20              | ٧           |
| lcc<br>lcc                                 | Supply current at V <sub>CC</sub> = 11V at V <sub>CC</sub> = 20V                  |      | 7.5<br>9             | 11<br>12        | mA<br>mA    |
| $\frac{\Delta I_{CC}/I_{CC}}{\Delta T}$    | variation with temperature                                                        |      | -0.3                 |                 | %/°C        |
| V <sub>CC</sub><br>ΔV <sub>CC</sub> /ΔT    | Supply voltage, internally limited at $I_{CC} = 30$ mA variation with temperature | 23.5 | 18                   | 28.5            | V<br>mV/°C  |
| $V_{CCmin} \ \Delta V_{CC}/\Delta T$       | Low supply threshold voltage variation with temperature                           | 9    | 10<br>-5             | 11              | V<br>mV/°C  |
| V <sub>CCmax</sub><br>ΔV <sub>CC</sub> /ΔT | High supply threshold voltage variation with temperature                          | 21   | 23<br>10             | 24.6            | V<br>mV/°C  |
| Feedback in                                | put FB (Pin 3)                                                                    |      |                      |                 |             |
| V <sub>3 7</sub>                           | Input voltage for duty factor = 0; M input open                                   | 0    |                      | 0.3             | ٧           |
| -I <sub>FB</sub>                           | Internal reference current                                                        |      | 0.5 I <sub>RX</sub>  |                 | mA          |
| Rg                                         | Internal resistor R <sub>g</sub>                                                  |      | 130                  |                 | kΩ          |
| Limit setting                              | input LIM (Pin 2)                                                                 |      |                      |                 |             |
| V <sub>2 7</sub>                           | Threshold voltage                                                                 |      | 1                    |                 | ٧           |
| -I <sub>LIM</sub>                          | Internal reference current                                                        |      | 0.25 I <sub>RX</sub> |                 | mA          |
| Overcurrent                                | protection input CM (Pin 1)                                                       |      |                      |                 |             |
| V <sub>1 7</sub><br>ΔV <sub>1 7</sub> /ΔT  | Threshold voltage variation with temperature                                      | 300  | 370<br>0.2           | 420             | mV<br>mV/°C |
| t <sub>PHL</sub>                           | Propagation delay, CM input to output                                             |      | 500                  |                 | ns          |
| Oscillator co                              | nnections RX and CX (Pins 4 and 5)                                                |      |                      |                 |             |
| V <sub>4 7</sub><br>ΔV <sub>4 7</sub> /ΔT  | Voltage at RX connection at $-I_4 = 0.15$ to 1mA variation with temperature       | 6.2  | 7.2<br>2.1           | 8.1             | V<br>mV/°C  |
| V <sub>LS</sub>                            | Lower sawtooth level                                                              |      | 1.3                  |                 | ٧           |
| V <sub>FT</sub>                            | Threshold voltage for output H to L transition in F mode                          |      |                      |                 | v           |
| V <sub>FM</sub>                            | Threshold voltage for maximum frequency in F mode                                 |      | 2.2                  |                 | ٧           |
| V <sub>HS</sub>                            | Higher sawtooth level                                                             |      | 5.9                  |                 | ٧           |
| -l <sub>CX</sub>                           | Internal capacitor charging current, CX connection                                |      | 0.25 I <sub>RX</sub> |                 | mA          |
| fosc                                       | Oscillator frequency (output pulse repetition frequency)                          | 1    |                      | 10 <sup>5</sup> | Hz          |
| Δf/f<br>Δf/f                               |                                                                                   |      | 0.034                | 10              | %<br>%/°C   |
| ΔΤ                                         | variation with temperature                                                        |      | 0.004                |                 | /5/ 0       |
| Δf/f<br>Δf/f                               | Maximum frequency in F mode, initial deviation                                    | -15  | _0.16                | 15              | %<br>%/°C   |
| <u>Δ</u> Τ                                 | variation with temperature                                                        |      | -0.16                |                 | %/°         |

**TEA1039** 

#### DC AND AC ELECTRICAL CHARACTERISTICS (Continued) V<sub>CC</sub> = 14, T<sub>A</sub> = 25°C, unless otherwise specified.

| SYMBOL                                    | PARAMETER                                                                          | MIN | TYP         | MAX | UNIT       |
|-------------------------------------------|------------------------------------------------------------------------------------|-----|-------------|-----|------------|
| $\frac{\Delta t/t}{\Delta t/t}$           | Output LOW time in F mode,<br>initial deviation<br>variation with temperature      | -15 | 0.2         | 15  | %<br>%/°C  |
| Δf/f<br>Δf/f<br>ΔT                        | Pulse repetition frequency in D mode, initial deviation variation with temperature | -10 | 0.034       | 10  | %<br>%/°C  |
| $\frac{t_{OLmin}}{\Deltat/t}$             |                                                                                    |     | 1<br>0.2    |     | μs<br>%/°C |
| Output Q (Pi                              | n 8)                                                                               |     |             |     |            |
| V <sub>8 7</sub><br>ΔV <sub>8 7</sub> /ΔT | Output voltage LOW at I <sub>8</sub> = 100mA variation with temperature            |     | 0.8<br>1.5  | 1.2 | V<br>mV/°C |
| V <sub>8 7</sub><br>ΔV <sub>8 7</sub> /ΔT | Output voltage LOW at I <sub>8</sub> = 1A variation with temperature               |     | 1.7<br>-1.4 | 2.1 | V<br>mV/°C |

#### **FUNCTIONAL DESCRIPTION**

The TEA1039 produces pulses to drive the transistor in a switched-mode power supply. These pulses may be varied either in frequency (frequency regulation mode) or in width (duty factor regulation mode).

The usual arrangement is such that the transistor in the SMPS is ON when the output of the TEA1039 is HIGH, i.e., when the open-collector output transistor is OFF. The duty factor of the SMPS is the time that the output of the TEA1039 is HIGH divided by the pulse repetition time.

#### Supply V<sub>CC</sub> (Pin 9)

The circuit is usually supplied from the SMPS that it regulates. It may be supplied either from its primary DC voltage or from its output voltage. In the latter case an auxiliary starting supply is necessary.

The circuit has an internal  $V_{CC}$  out-of-range protection. In the frequency regulation mode the oscillator is stopped; in the duty factor regulation mode the duty factor is made zero. When the supply voltage returns within its range, the circuit is started with the slow-start procedure.

When the circuit is supplied from the SMPS itself, the out-of-range protection also provides an effective protection against any interruption in the feedback loop.

#### Mode Input M (Pin 6)

The circuit works in the frequency regulation mode when the mode input M is connected to ground (V<sub>EE</sub>, Pin 7). In this mode the circuit produces output pulses of a constant width but with a variable pulse repetition time.

The circuit works in the duty factor regulation mode when the mode input M is left open. In

this mode the circuit produces output pulses with a variable width but with a constant pulse repetition time.

#### Oscillator Resistor and Capacitor Connections RX and CX (Pins 4 and 5)

The output pulse repetition frequency is set by an oscillator whose frequency is determined by an external capacitor C5 connected between the CX connection (Pin 5) and ground (VFE, Pin 7), and an external resistor R4 connected between the RX connection (Pin 4) and ground. The capacitor C5 is charged by an internal current source, whose current level is determined by the resistor R4. In the frequency regulation mode these two external components determine the minimum frequency; in the duty factor regulation mode they determine the working frequency (see Figure 2). The output pulse repetition frequency varies less than 1% with the supply voltage over the supply voltage range.

In the frequency regulation mode the output is LOW from the start of the cycle until the voltage on the capacitor reaches 2V. The capacitor is further charged until its voltage reaches the voltage on either the feedback input FB or the limit setting input LIM, provided it has exceeded 2.2V. As soon as the capacitor voltage reaches 5.9V the capacitor is discharged rapidly to 1.3V and a new cycle is initiated (see Figures 3 and 4).

For voltages on the FB and LIM inputs lower than 2.2V, the capacitor is charged until this voltage is reached; this sets an internal maximum frequency limit.

In the duty factor regulation mode the capacitor is charged from 1.3V to 5.9V and discharged again at a constant rate. The output

is HIGH until the voltage on the capacitor exceeds the voltage on the feedback input FB; it becomes HIGH again after discharge of the capacitor (see Figures 5 and 6). An internal maximum limit is set to the duty factor of the SMPS by the discharging time of the capacitor.

#### Feedback Input FB (Pin 3)

The feedback input compares the input current with an internal current source whose current level is set by the external resistor R4. In the frequency regulation mode, the higher the voltage on the FB input, the longer the external capacitor C5 is charged, and the lower the frequency will be. In the duty factor regulation mode external capacitor C5 is charged and discharged at a constant rate, the voltage on the FB input now determines the moment that the output will become LOW. The higher the voltage on the FB input, the longer the output remains HIGH, and the higher the duty factor of the SMPS.

#### Limit Setting Input LIM (Pin 2)

In the frequency regulation mode this input sets the minimum frequency, in the duty factor regulation mode it sets the maximum duty factor of the SMPS. The limit is set by an external resistor R2 connected from the LIM input to ground (Pin 7) and by an internal current source, whose current level is determined by external resistor R4.

A slow-start procedure is obtained by connecting a capacitor between the LIM input and ground. In the frequency regulation mode the frequency slowly decreases from  $f_{MAX}$  to the working frequency. In the duty factor regulation mode the duty factor slowly increases from zero to the working duty factor.

**TEA1039** 

## Overcurrent Protection Input CM (Pin 1)

A voltage on the CM input exceeding 0.37V causes an immediate termination of the output pulse. In the duty factor regulation mode the circuit starts again with the slow-start procedure.

#### Output Q (Pin 8)

The output is an open-collector NPN transistor, only capable of sinking current. It requires an external resistor to drive an NPN transistor in the SMPS (see Figures 7 and 8).

The output is protected by two diodes, one to ground and one to the supply.

At high output currents the dissipation in the output transistor may necessitate a heatsink. See the power derating curve (Figure 1).



Figure 2. Minimum Pulse Repetition Frequency in the Frequency Regulation Mode, and Working Pulse Repetition Frequency in the Duty Factor Regulation Mode, as a Function of External Resistor R4 Connected Between RX and Ground with External Capacitor C5 Connected Between CX and Ground as a Parameter

**TEA1039** 



#### NOTES:

- A. The voltages on inputs FB or LIM are between 2.2V and 5.9V. The circuit is in its normal regulation mode. b. The voltage on input FB or input LIM is lower than 2.2V. The circuit works at its maximum frequency. c. The voltages on inputs FB and LIM are higher than 5.9V. The circuit works at its minimum frequency.

Figure 3. Timing Diagram for the Frequency Regulation Mode Showing the Voltage on External Capacitor C5 Connected between CX and Ground and the Output Voltage as a Function of Time for Three Combinations of Input Signals



#### NOTES:

- a. The voltages on inputs FB or LIM are below 5.9V. The circuit is in its normal regulation range.
   b. The voltages on inputs FB and LIM are higher than 5.9V. The circuit produces its minimum output LOW time, giving the maximum duty factor of the SMPS.

Figure 5. Timing Diagram for the Duty Factor Regulation Mode Showing the Voltage on External Capacitor C5 Connected Between CX and Ground and the Output Voltage as a Function of Time for Two Combinations of Input Signals



Figure 4. Minimum Output Pulse Repetition Time t<sub>MIN</sub> (Curves a) and Minimum Output LOW Time t<sub>OLmin</sub> (Curves b) in the Frequency Regulation Mode as a Function of External Resistor R4 Connected Between RX and Ground with External Capacitor C5 Connected Between CX and Ground as a Parameter



Figure 6. Minimum Output LOW Time Figure 6. Minimum Output LOW Time  $t_{OLmin}$  in the Duty Factor Regulation Mode as a Function of External Capacitor C5 Connected Between CX and Ground. In This Mode the Minimum Output LOW Time is Independent of R4 for Values of R4 Between  $4k\Omega$  and  $80k\Omega$ 

#### 8

## Control Circuit for Switched-Mode Power Supply

#### TEA1039



**TEA1039** 



## **Signetics**

## $\mu$ A723/723C/SA723C Precision Voltage Regulator

**Product Specification** 

#### **Linear Products**

#### **DESCRIPTION**

The  $\mu$ A723/SA723C is a monolithic precision voltage regulator capable of operation in positive or negative supplies as a series, shunt, switching, or floating regulator. The 723 contains a temperature-compensated reference amplifier, error amplifier, series pass transistor, and current limiter, with access to remote shutdown.

#### **FEATURES**

- Positive or negative supply operation
- Series, shunt, switching, or floating operation
- 0.01% line and load regulation
- Output voltage adjustable from 2V to 37V
- Output current to 150mA without external pass transistor
- μA723 MIL-STD-883A, B, C available

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION        | TEMPERATURE RANGE | ORDER CODE |  |  |
|--------------------|-------------------|------------|--|--|
| 14-Pin Ceramic DIP | -55°C to +125°C   | μΑ723F     |  |  |
| 14-Pin Plastic DIP | -55°C to +125°C   | μΑ723N     |  |  |
| 14-Pin Plastic DIP | -40°C to +85°C    | SA723CN    |  |  |
| 14-Pin Ceramic DIP | 0 to 70°C         | μΑ723CF    |  |  |
| 14-Pin Plastic DIP | 0 to 70°C         | μΑ723CN    |  |  |
| 14-Pin Plastic SO  | 0 to 70°C         | μΑ723CD    |  |  |

#### **EQUIVALENT CIRCUIT**



## μA723/723C/SA723C

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL            | PARAMETER                                                                                              | RATING                                  | UNIT           |
|-------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------|
|                   | Pulse voltage from V+ to V- (50ms)                                                                     | 50                                      | ٧              |
|                   | Continuous voltage from V+ to V-                                                                       | 40                                      | ٧              |
|                   | Input-output voltage differential                                                                      | 40                                      | ٧              |
| V <sub>DIFF</sub> | Error amplifier maximum input differential voltage                                                     | ± 5                                     | ٧              |
| V <sub>СМ</sub>   | Error amplifier non-inverting input (Pin 5) to -V (Pin 7)                                              | 8                                       | ٧              |
| lout              | Maximum output current                                                                                 | 150                                     | mA             |
|                   | Current from V <sub>REF</sub>                                                                          | 15                                      | mA             |
|                   | Current from V <sub>Z</sub>                                                                            | 25                                      | mA             |
| P <sub>MAX</sub>  | Maximum power dissipation T <sub>A</sub> = 25°C (still-air) <sup>1</sup> F package N package D package | 1190<br>1420<br>1040                    | mW<br>mW<br>mW |
| T <sub>A</sub>    | Operating ambient temperature range<br>μΑ723<br>μΑ723C<br>SA723C                                       | -55 to<br>+125<br>0 to 70<br>-40 to +85 | ိ ိ ိ ိ        |
| T <sub>STG</sub>  | Storage temperature range                                                                              | -65 to<br>+150                          | °C             |
| T <sub>SOLD</sub> | Lead soldering temperature (10sec max)                                                                 | 300                                     | °C             |

#### NOTE:

<sup>1.</sup> The following derating factors should be applied above 25°C:

F package at 9.5mW/°C N package at 11.4mW/°C

D package at 8.3mW/°C

## μA723/723C/SA723C

#### DC ELECTRICAL CHARACTERISTICS T<sub>A</sub> = 25°C, unless otherwise specified.<sup>1</sup>

| SYMBOL                  |                                                   |                                                                                    | μ <b>Α723</b>                      |       |              | μ <b>Α723C/SA723C</b> |      |             |            |                                        |
|-------------------------|---------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------|-------|--------------|-----------------------|------|-------------|------------|----------------------------------------|
|                         | PARAMETER                                         | TEST CONDITIONS                                                                    |                                    | Min   | Тур          | Max                   | Min  | Тур         | Max        | UNIT                                   |
| V <sub>R LINE</sub>     | Line regulation <sup>2</sup>                      | $V_{IN} = 12V \text{ to } V_{IN} = 15V$<br>$V_{IN} = 12V \text{ to } V_{IN} = 40V$ |                                    |       | 0.01<br>0.02 | 0.1<br>0.2            |      | 0.01<br>0.1 | 0.1<br>0.5 | %V <sub>OUT</sub><br>%V <sub>OUT</sub> |
| V <sub>R LOAD</sub>     | Load regulation <sup>2</sup>                      | I <sub>L</sub> = 1                                                                 | mA to $I_L = 50$ mA                |       | 0.03         | 0.15                  |      | 0.03        | 0.2        | %V <sub>OUT</sub>                      |
| 41//1/4 1/0             | Ripple Rejection                                  | f = 50Hz                                                                           | to 10kHz, C <sub>REF</sub> = 0     |       | 74           |                       |      | 74          |            | dB                                     |
| ΔVIN/Δ VO               |                                                   | f = 50Hz                                                                           | to 10kHz, $C_{REF} = 5\mu F$       |       | 86           |                       |      | 86          |            | dB                                     |
| los                     | Short-circuit current                             | R <sub>SC</sub>                                                                    | = 10Ω, V <sub>OUT</sub> = 0        |       | 65           |                       |      | 65          |            | mA                                     |
| V <sub>REF</sub>        | Reference voltage                                 |                                                                                    | I <sub>REF</sub> = 0.1mA           | 6.95  | 7.15         | 7.35                  | 6.80 | 7.15        | 7.50       | V                                      |
| V <sub>REF (LOAD)</sub> | Reference voltage change with load                | I <sub>REF</sub> = 0.1mA to 5mA                                                    |                                    |       |              | 20                    |      |             | 20         | mV                                     |
| V <sub>NOISE</sub>      | Output noise voltage                              | BW = 100Hz to 10kHz, $C_{REF} = 0$<br>BW = 100Hz to 10kHz, $C_{REF} = 5\mu F$      |                                    |       | 20<br>2.5    |                       |      | 20<br>2.5   |            | μV <sub>RMS</sub><br>μV <sub>RMS</sub> |
| S                       | Long-term stability                               | Tj = Tjmax.                                                                        | TA = 25°C for end point measurment |       | 0.1          |                       |      | 0.1         |            | %1000 hrs.                             |
| Isco                    | Standby current drain                             | ار                                                                                 | = 0, V <sub>IN</sub> = 30V         |       | 2.3          | 3.5                   |      | 2.3         | 4.0        | mA                                     |
| V <sub>IN</sub>         | Input voltage range                               |                                                                                    |                                    | 9.5   |              | 40                    | 9.5  |             | 40         | V                                      |
| V <sub>OUT</sub>        | Output voltage range                              |                                                                                    |                                    | 2.0   |              | 37                    | 2.0  |             | 37         | V                                      |
| V <sub>DIFF</sub>       | Input-output voltage differential                 |                                                                                    |                                    | 3.0   |              | 38                    | 3.0  |             | 38         | V                                      |
| The followin            | g specifications apply                            | over the op                                                                        | erating temperature rar            | iges. |              |                       |      |             |            |                                        |
| V <sub>R LINE</sub>     | Line regulation                                   | $V_{IN} = 12V$ to $V_{IN} = 15V$                                                   |                                    |       |              | 0.3                   |      |             | 0.3        | %V <sub>OUT</sub>                      |
| V <sub>R LOAD</sub>     | Load regulation                                   | $I_L = 1 \text{mA} \text{ to } I_L = 50 \text{mA}$                                 |                                    |       |              | 0.6                   |      |             | 0.6        | %V <sub>OUT</sub>                      |
| тс                      | Average temperature coefficient of output voltage |                                                                                    |                                    |       | 0.002        | 0.015                 |      | 0.003       | 0.015      | %/°C                                   |

#### NOTES:

<sup>1.</sup>  $N_{IN} = V_{T} = 12V$ ,  $V_{T}  the unit is operating under conditions of high dissipation.

### μA723/723C/SA723C

#### TYPICAL PERFORMANCE CHARACTERISTICS



## μA723/723C/SA723C

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



#### TYPICAL APPLICATIONS



8-239

## $\mu$ A723/723C/SA723C

#### TYPICAL APPLICATIONS (Continued)



NOTE:  $V_{OUT} = \left[V_{REF} \times \frac{R_2}{R_1 + R_2}\right]$ 

## REGULATED OUTPUT CL cs inv

TC20110S

NOTES:  $V_{OUT} = [V_{REF} \times \frac{R_1 + R_2}{R}]; R_3 = R_4$  $R_3 = \frac{R_1 R_2}{R_1 + R_2}$  for minimum temperature drift

R<sub>3</sub> may be eliminated for minimum component count

#### Remote Shutdown Regulator With Current Limiting (V<sub>OUT</sub> = 2 to 7V)



TC20120S

**NOTES:** 
$$I_{KNEE} = \left[ \frac{V_{OUT}R_3}{R_{SC} R_4} + \frac{V_{SENSE} (R_3 + R_4)}{R_{SC}R_4} \right]$$

$$V_{OUT} = \left[V_{REF} \times \frac{R_1 + R_2}{R_2}\right]$$

$$I_{SHORT~CKT} = \left[ \frac{V_{SENSE}}{R_{SC}} \times \frac{R_3 + R_4}{R_4} \right]$$

High Voltage Regulator (VOUT = 7 to 37V)



OP16540S

#### NOTES:

$$\frac{R_4}{R_3} = \frac{V_{OUT} I_{SC}}{V_{SENSE}(I_{KNEE} - I_{SHORT} CKT)} - \frac{1}{2}$$

$$R_{SC} = \frac{V_{SENSE}}{I_{SC}} \left[ 1 + \frac{R_3}{R_4} \right]$$

Foldback Current Limiting Regulator (V<sub>OUT</sub> = 2 to 7V)

## **Signetics**

## UC1842 UC2842 UC3842 Current-Mode PWM Controller

**Linear Products** 

#### DESCRIPTION

The UC1842 family of control ICs provides in an 8-Pin mini-DIP the necessary features to implement off-line, fixed-frequency current-mode control schemes with a minimal external parts count. This technique results in improved line regulation, enhanced load response characteristics, and a simpler, easier to design control loop. Topological advantages include inherent pulse-by-pulse current limiting.

Protection circuitry includes built-in undervoltage lock-out and current limiting. Other features include fully-latched operation, a 1% trimmed bandgap reference, and start-up current less than 1mA.

These devices feature a totem-pole output designed to source and sink high peak current from a capacitive load, such as the gate of a power MOSFET. Consistent with N-channel power devices, the output is low in the OFF-state.

#### **FEATURES**

Low start-up current (≤1mA)

Product Specification

- Automatic feed-forward compensation
- Pulse-by-pulse current limiting
- Enhanced load response characteristics
- Undervoltage lock-out with hysteresis
- Double pulse suppression
- High current totem-pole output
- Internally-trimmed bandgap reference
- 400kHz operation, guaranteed min

#### **APPLICATIONS**

- Off-line switched mode power supplies
- DC-to-DC converters

#### PIN CONFIGURATIONS



#### **BLOCK DIAGRAM**



Signetics Linear Products

#### Current-Mode PWM Controller

#### UC1842, UC2842, UC3842

#### **ORDERING INFORMATION**

| DESCRIPTION       | TEMPERATURE RANGE | ORDER CODE |  |
|-------------------|-------------------|------------|--|
| 8-Pin Plastic DIP | 0 to +70°C        | UC3842N    |  |
| 14-Pin Plastic SO | 0 to +70°C        | UC3842D    |  |
| 8-Pin Plastic DIP | -40 to +85°C      | UC2842N    |  |
| 14-Pin Plastic SO | -40 to +85°C      | UC2842D    |  |
| 8-Pin Plastic DIP | -55 to +125°C     | UC1842N    |  |

#### ABSOLUTE MAXIMUM RATINGS1

| SYMBOL            | PARAMETER                                                                                                            | RATING        | UNIT          |
|-------------------|----------------------------------------------------------------------------------------------------------------------|---------------|---------------|
| V <sub>CC</sub>   | Supply voltage (I <sub>CC</sub> < 30mA)                                                                              |               | Self-Limiting |
| V <sub>CC</sub>   | Supply voltage (low impedance source)                                                                                | 30            | ٧             |
| lout              | Output current <sup>2, 3</sup>                                                                                       | ±1.           | A             |
|                   | Output energy (capacitive load)                                                                                      | 5             | μJ            |
|                   | Analog inputs (Pin 2, Pin 3)                                                                                         | -0.3 to 6.3   | ٧             |
|                   | Error amp output sink current                                                                                        | 10            | mA            |
| ₽ <sub>D</sub>    | Power dissipation at $T_A \le 70^{\circ}\text{C}$<br>(derate 12.5mW/°C for $T_A > 70^{\circ}\text{C}$ ) <sup>2</sup> | . 1           | W             |
| T <sub>STG</sub>  | Storage temperature range                                                                                            | -65°C to +150 | °C            |
| T <sub>SOLD</sub> | Lead temperature<br>(soldering, 10sec max)                                                                           | 300           | °C            |

#### NOTES:

NOTES:

1. All voltages are with respect to Pin 5; all currents are positive into the specified terminal.

2. See section in application note on "Power Dissipation Calculation".

3. This parameter is guaranteed, but not 100% tested in production.

#### UC1842, UC2842, UC3842

**DC AND AC ELECTRICAL CHARACTERISTICS** (Unless otherwise stated, these specifications apply for  $-55 \leqslant T_J \leqslant 125^\circ C \ \ \text{for UC1842/43;} \ -25 \leqslant T_J \leqslant 85^\circ C \ \ \text{for UC2842/43;} \\ 0 \leqslant T_J \leqslant 70^\circ C \ \ \text{for UC3842/43;} \ \ V_{CC} = 15^4; \ R_T = 10 \text{k}\Omega; \ \ C_T = 3.3 \text{nF.})$ 

| SYMBOL             | PARAMETER                                 | TEST CONDITIONS                                      |          | UC1842<br>UC2842 |      |      | UC3842   |      |       |
|--------------------|-------------------------------------------|------------------------------------------------------|----------|------------------|------|------|----------|------|-------|
|                    |                                           |                                                      | Min      | Тур              | Max  | Min  | Тур      | Max  |       |
| Referenc           | e section                                 |                                                      | <u> </u> | <b>.</b>         | h    | L    | <u> </u> | اا   |       |
| V <sub>OUT</sub>   | Output voltage                            | $T_J = 25^{\circ}C, I_O = 1mA$                       | 4.95     | 5.00             | 5.05 | 4.90 | 5.00     | 5.10 | ٧     |
|                    | Line regulation                           | 12 ≤ V <sub>IN</sub> ≤ 25V                           |          | 6                | 20   |      | 6        | 20   | mV    |
|                    | Load regulation                           | 1 ≤ I <sub>O</sub> ≤ 20mA                            |          | 6                | 25   |      | 6        | 25   | mV    |
|                    | Temp. stability <sup>1</sup>              |                                                      |          | 0.2              | 0.4  |      | 0.2      | 0.4  | mV/°C |
|                    | Total output variation <sup>1</sup>       | Line, load, temp.                                    | 4.90     |                  | 5.10 | 4.82 |          | 5.18 | ٧     |
| V <sub>NOISE</sub> | Output noise voltage <sup>1</sup>         | $10$ Hz $\leq$ f $\leq$ $10$ kHz, $T_J = 25$ °C      |          | 50               |      |      | 50       |      | μV    |
|                    | Long-term stability <sup>1</sup>          | $T_J = 125$ °C, 1000 Hrs.                            |          | 5                | 25   |      | 5        | 25   | mV    |
|                    | Output short-circuit                      | T <sub>J</sub> = 25°C                                | -30      | -100             | -130 | -30  | -100     | -130 | mA    |
|                    | Output short-circuit                      | -55 < T <sub>J</sub> ≤ 0°C                           | -30      | -100             | -180 | -30  | -100     | -180 | mA    |
| Oscillator         | section                                   |                                                      |          |                  |      |      |          |      |       |
|                    | Initial accuracy                          | T <sub>J</sub> = 25°C                                | 47       | 52               | 57   | 47   | 52       | 57   | kHz   |
|                    | Voltage stability                         | 12 ≤ V <sub>CC</sub> ≤ 25V                           |          | 0.2              | 1    |      | 0.2      | 1    | %     |
|                    | Temp. stability <sup>1</sup>              | $T_{MIN} \leqslant T_{J} \leqslant T_{MAX}$          |          | 5                |      |      | 5        |      | %     |
|                    | Amplitude                                 | V <sub>PIN 4</sub> peak-to-peak                      |          | 1.7              |      |      | 1.7      |      | ٧     |
| Error am           | p section                                 |                                                      | -        |                  |      |      |          |      |       |
|                    | Input voltage                             | V Pin 1 = 2.5V                                       | 2.45     | 2.50             | 2.55 | 2.42 | 2.50     | 2.58 | V     |
| I <sub>BIAS</sub>  | Input bias current                        |                                                      |          | -0.3             | -1   |      | -0.3     | -2   | μΑ    |
| A <sub>VOL</sub>   |                                           | 2 ≤ V <sub>O</sub> ≤ 4V                              | 65       | 90               |      | 65   | 90       |      | dB    |
|                    | Unity gain bandwidth <sup>1</sup>         | T <sub>J</sub> = 25°C                                | 0.7      | 1                |      | 0.7  | 1        |      | MHz   |
|                    | Unity gain bandwidth                      | $T_{MIN} < T_{J} < T_{MAX}$                          | 0.5      |                  |      | 0.5  |          |      | MHz   |
| PSRR               | Power supply rejection ratio              | 12 ≤ V <sub>CC</sub> ≤ 25V                           | 60       | 70               |      | 60   | 70       |      | dB    |
| I <sub>SINK</sub>  | Output sink current                       | V <sub>PIN 2</sub> = 2.7V, V <sub>PIN 1</sub> = 1.1V | 2        | 6                |      | 2    | 6        |      | mA    |
| ISOURCE            | Output source current                     | $V_{PIN 2} = 2.3V, V_{PIN 1} = 5V$                   | -0.5     | -0.8             |      | -0.5 | -0.8     |      | mA    |
|                    | V <sub>OUT</sub> High                     | $V_{PIN 2} = 2.3V$ , $R_L = 15k$ to ground           | 5        | 6                |      | 5    | 6        |      | ٧     |
|                    | V <sub>OUT</sub> Low                      | $V_{PIN 2} = 2.7V$ , $R_L = 15k$ to Pin 8            |          | 0.7              | 1.1  |      | 0.7      | 1.1  | V     |
| Current s          | ense section                              |                                                      |          |                  |      |      | •        |      |       |
|                    | Gain <sup>2, 3</sup>                      |                                                      | 2.85     | 3                | 3.15 | 2.85 | 3        | 3.15 | V/V   |
|                    | Maximum input signal <sup>2</sup>         | V <sub>PIN 1</sub> = 5V                              | 0.9      | 1                | 1.1  | 0.9  | 1        | 1.1  | V     |
| PSRR               | Power supply rejection ratio <sup>2</sup> | 12 ≤ V <sub>CC</sub> ≤ 25V                           |          | 70               |      |      | 70       |      | dB    |
| I <sub>BIAS</sub>  | Input bias current                        |                                                      |          | -2               | -10  |      | -2       | -10  | μΑ    |
|                    | Delay to output1                          |                                                      |          | 150              | 300  |      | 150      | 300  | ns    |

#### UC1842, UC2842, UC3842

#### DC AND AC ELECTRICAL CHARACTERISTICS (Continued) (Unless otherwise stated, these specifications apply for

(Unless otherwise stated, these specifications apply for  $-55 \leqslant T_{\rm J} \leqslant 125^{\circ}{\rm C}$  for UC1842/43;  $-25 \leqslant T_{\rm J} \leqslant 85^{\circ}{\rm C}$  for UC2842/43;  $0 \leqslant T_{\rm J} \leqslant 70^{\circ}{\rm C}$  for UC3842/43;  $V_{\rm CC} = 15V^4;$   $R_T = 10k\Omega;$   $C_T = 3.3nF.)$ 

| SYMBOL         | PARAMETER                                                              | TEST CONDITIONS                              |     | UC1842/43<br>UC2842/43 |     | UC3842/43 |      |      | UNIT |  |
|----------------|------------------------------------------------------------------------|----------------------------------------------|-----|------------------------|-----|-----------|------|------|------|--|
|                |                                                                        |                                              | Min | Тур                    | Max | Min       | Тур  | Max  |      |  |
| Output s       | ection                                                                 |                                              |     |                        |     |           |      |      |      |  |
| ,              | Output Low-Level                                                       | I <sub>SINK</sub> = 20mA                     |     | 0.1                    | 0.4 |           | 0.1  | 0.4  | V    |  |
| loL            | Output Low-Level                                                       | I <sub>SINK</sub> = 200mA                    |     | 1.5                    | 2.2 |           | 1.5  | 2.2  | ٧    |  |
|                | Output High Laugh                                                      | I <sub>SOURCE</sub> = 20mA                   | 13  | 13.5                   |     | 13        | 13.5 |      | V    |  |
| Юн             | Output High-Level                                                      | I <sub>SOURCE</sub> = 200mA                  | 12  | 13.5                   |     | 12        | 13.5 |      | V    |  |
| t <sub>R</sub> | Rise time                                                              | C <sub>L</sub> = 1nF                         |     | 50                     | 150 |           | 50   | 150  | ns   |  |
| t <sub>F</sub> | Fall time                                                              | C <sub>L</sub> = 1nF                         |     | 50                     | 150 |           | 50   | 150  | ns   |  |
| Undervol       | tage lockout section                                                   |                                              |     |                        |     |           |      |      |      |  |
|                | Start threshold                                                        | X842                                         | 15  | 16                     | 17  | 14.5      | 16   | 17.5 | V    |  |
|                | Start threshold                                                        | X843                                         | 7.8 | 8.4                    | 9.0 | 7.8       | 8.4  | 9.0  | V    |  |
|                | Min. operating voltage after                                           | X842                                         | 9   | 10                     | 11  | 8.5       | 10   | 11.5 | V    |  |
|                | turn on                                                                | X843                                         | 7.0 | 7.6                    | 8.2 | 7.0       | 7.6  | 8.2  | V    |  |
| PWM sec        | otion                                                                  |                                              |     |                        |     | •         |      |      |      |  |
|                | Maximum duty cycle                                                     | X842/43                                      | 93  | 97                     | 100 | 93        | 97   | 100  | %    |  |
|                | Minimum duty cycle                                                     |                                              |     |                        | 0   |           |      | 0    | %    |  |
| Total sta      | indby current                                                          |                                              |     |                        | ,   |           |      |      |      |  |
|                | Start-up current                                                       |                                              |     | 0.5                    | 1   |           | 0.5  | 1    | mA   |  |
| Icc            | Operating supply current                                               | V <sub>PIN 2</sub> = V <sub>PIN 3</sub> = 0V |     | 11                     | 17  |           | 11   | 17   | mA   |  |
|                | V <sub>CC</sub> zener voltage                                          | I <sub>CC</sub> = 25mA                       |     | 34                     |     |           | 34   |      | ٧    |  |
| Maximum        | operating frequency section                                            |                                              |     |                        |     |           |      |      |      |  |
|                | Maximum operating frequency for all functions operating cycle-by-cycle |                                              | 400 |                        |     | 400       | -    |      | kHz  |  |

#### NOTES:

- 1. These parameters, although guaranteed, are not 100% tested in production.
- 2. Parameter measured at trip point of latch with  $V_{PIN\ 2} = 0$ .
- 3 Gain defined a

A = 
$$\frac{\Delta \text{ V}_{PIN 1}}{\Delta \text{ V}_{PIN 3}}$$
;  $0 \le \text{V}_{PIN 3} \le 0.8 \text{V}$ .

## UC1842, UC2842, UC3842

#### UNDERVOLTAGE LOCKOUT



 UC1842

 VON
 16V

 VOFF
 10V



#### NOTE

During Undervoltage Lock-Out, the output driver is biased to a high impedance state. Pin 6 should be shunted to ground with a bleeder resistor to prevent activating the power switch with output leakage current.

#### **ERROR AMP CONFIGURATION**



UC1842, UC2842, UC3842

#### **CURRENT SENSE CIRCUIT**



#### TYPICAL PERFORMANCE CHARACTERISTICS



#### UC1842, UC2842, UC3842

#### **OPEN-LOOP LABORATORY TEST FIXTURE**





Shutdown of the UC1842 can be accomplished by two methods; either raise Pin 3 above 1V or pull Pin 1 below a voltage two diode drops above ground. Either method causes the output of the PWM comparative to be high (refer to Block Diagram). The PWM latch the PWM comparative to the high (refer to Block Diagram). The PWM latch above sest dominant so that the output will remain low until the next clock cycle after the shutdown condition at Pins 1 months of the pwd accomplished by adding an SCR which will be reset by cycling V<sub>CC</sub> below the lower UVAC is treshold (10V). At this point all internal bias is removed, all owing the pwd accomplished by adding an SCR which will be reset by cycling V<sub>CC</sub> below the lower UVAC is the pwd (10V). At this point all internal bias is removed.

#### UC1842, UC2842, UC3842

#### OFF-LINE FLYBACK REGULATOR



#### **SPECIFICATIONS**

Line regulation:

Load regulation:

Input line voltage: 90VAC to 130VAC Input frequency:

 $V_{IN} = 130 V_{AC}$ : 50 or 60Hz Output short-circuit current: 40kHz± 10%

2.5A average Switching frequency:

Output power: 25W maximum NOTE: 5V±5% Output voltage: This circuit uses a low-cost feedback scheme in Output current: 2 to 5A which the DC voltage developed from the primary-

side control winding is sensed by the UC1842 error 0.01%/V amplifier. Load regulation is therefore dependent on 8%/A the coupling between secondary and control windings, and on transformer leakage inductance. For applications requiring better load regulation, a UC1901 Isolated Feedback Generator can be used

to directly sense the output voltage.

Efficiency @ 25 W,

70%

65%

 $V_{IN} = 90V_{AC}$ :

#### UC1842, UC2842, UC3842

#### SYNCHRONIZATION AND MAXIMUM DUTY CYCLE CLAMP



## **Signetics**

# AN125 Progress in SMPS Magnetic Component Optimization

Application Note

#### **Linear Products**

Author: L. P. M. Bracke N. V. Philips

The last ten years have seen considerable progress in the development of the switchedmode power supply. Both design methods and associated hardware have been refined by experience and intensive development. These improvements, especially in the understanding of the influence of magnetic material and winding-conductor properties on SMPS operation, are reflected in the more straightforward and complete design routines now available. The better understanding that made for the improved design routines has also resulted in improved core designs: the ETD range of ferrite cores. Furthermore, lessons learned from experience in wound-component production have been applied to the design of the associated hardware, especially the coil former. The improved core and coil former, together with specially-developed assembly hardware, form the ETD system.

#### IMPROVED DESIGN ROUTINES

AN1261 presents complete design routines for the magnetic components of all common versions of SMPS. Part 1 covers most aspects of SMPS design, with emphasis on the interaction between the electronic and magnetic aspects. The basic electrical relationships are given for forward, push-pull and flyback converters. Practical formulae are given for inductance and effective-current values. Auxiliary outputs and other special features are included in the coverage, as are related control aspects. All treatments are related to the magnetic design.

The data derived from Part 1 are used in Part 2 to select a suitable ferrite core for the transformer. Here, the magnetic and thermal properties of ferrite cores are considered as they affect their suitability for a given application. Initial selection of a suitable core is by means of charts showing the limits of performance to be expected at various frequencies. The optimum working conditions for cores in various transformer types are discussed, and a further chart enables this optimum to be determined. Wound transformer thermal characteristics are discussed, and formulae given for the losses in the core itself.

## SELECTING THE CORRECT CORE

Most SMPS requirements can be satisfied by the range of cores currently available. The preferred grade of material for such highfrequency power applications is Ferroxcube 3C8

#### **Core Selection Charts**

Due to the wide variation in application conditions, the selection charts have been designed to indicate the range of operation of three cores. This is done by using areas of throughput power as a function of frequency as shown in Figure 1. These are effectively areas of good design, since both boundaries represent the performance of a well-designed transformer.

The upper boundary of each area corresponds to a transformer design operating at optimum flux density sweep, with maximum use of the winding window, and Litz-wire windings, for minimum AC resistance. The lower boundary corresponds to a transformer design that also operates at optimum flux density, but has optimized solid-wire windings incorporating 8mm creepage distance for IEC 435 mains isolation, and with a demagnetising winding occupying one-third of the winding space.

Selection charts are given for push-pull, forward and flyback converter SMPS. However, the flyback converter charts are mainly intended as a cross-check on the design obtained by the method given in Reference 4 for chokes.

#### **Operating Conditions**

Converter type has the largest influence on throughput power obtainable, but other factors also influence performance, principally

- flux-density sweep
- winding configuration (simple or split, for example) and
- the presence of sensor or demagnetizing windings
- the type of conductor used in the windings
- the number of output windings required
- mains insulation requirements.

Generally, the selection charts assume worst-case conditions. Operation at ambient temperatures lower than the 60°C assumed, the use of feed-forward to ease the restriction on peak flux-density ( $\frac{1}{1}$ 1.72 of saturation to allow for transient conditions), or heatsinking or potting to reduce thermal resistance, will all increase transformer power capacity.

## Flyback Transformers and Chokes

Flyback converter transformers and output chokes are magnetically much the same: the main design requirement is stored energy,  $\frac{1}{2}$ l. This is the basis of a separate design routine that includes winding design. This routine, using specially-developed design



Capabilities of Each Core are Plotted as a Shaded Area Extending From 10kHz to 100kHz. The Vertical Boundaries of This Area are the Upper and Lower Limits of Throughput Power Capacity Achievable by Good Design but Depending on Conductor Type and Insulation Requirements.

AN125

charts, leads directly to spacer thickness and number of turns.

#### **OPERATING FLUX DENSITY**

For chokes and flyback-converter transformers (which operate as chokes), stored energy is the basis of the design (subject to the core not being driven into saturation). With forward and push-pull converter transformers, the operating flux-density (both AC and DC components) is set at the beginning of the design process.

## Forward and Push-Pull Converters

The operating flux density in forward and push-pull converter transformers strongly influences the overall volume of the transformer. Thus, it is set at the beginning of the design process to as high a level as is practical. For forward converter transformers, this level is determined by transient protection requirements or permissible core loss only. With push-pull converters, however, considerations of symmetry may dominate the choice.

Both forward and push-pull converter transformers must be designed to accommodate rapid changes of load. This is done by introducing a transient factor, usual symbol  $\alpha$ , related to the range of input voltage for which the power supply is designed. A common value of  $\alpha$  is 1.72. This is suitable for mainsfed supplies (215V to 370V or 200V to 340V), telephone supplies (40V to 70V), and mobile supplies (9V to 15.5V).

Considerations of symmetry usually result in the value of a being multiplied by a further factor  $\epsilon$  for push-pull converter transformers. Asymmetry leads to core saturation, which in turn results in destruction of power switches. Principal causes of asymmetry are unbalanced flux linkage in windings and unequal conduction times in switches. Where care has been taken to achieve balanced transformer windings, and protection circuitry is incorporated to ensure equal conduction times, the value of  $\epsilon$  may be 1.15; that is, a is increased from 1.72 to 2 for a typical core. Where unbalance is accepted, however, the value of  $\epsilon$  should be 2. (A list of the symbols used in this article, together with their definitions, is given as Table 1.)

The use of feed-forward can considerably reduce the value of a required but at the expense of reduced transient response.

In forward-converter transformers, core remanence should also be taken into consideration. (Remanence is the induction remaining in a magnetized substance when the magnetizing force has become zero.) However, the introduction of a small air gap in the core, and



the use of a slow-rise capacitor allow the whole first quadrant of the core hysteresis loop to be used.

Figure 2 shows the maximum transformer flux-density sweeps for various converter types, and Table 2 gives the value of transient factors  $\alpha$  and  $\epsilon$  under various conditions.

#### **Optimum Flux-Density Sweeps**

Manipulation of the expression for the throughput power of an SMPS transformer shows that power reaches a maximum at a combination of operating frequency and flux density such that core loss is 44% of total loss. That is, when

$$0.44 \frac{\Delta T}{R_{th}} = 16.7 f^{1.3} B_{ac}^{2.5} em V_e$$

Here, the right-hand part of the expression is the typical hysteresis loss of Ferroxcube 3C8 ferrite. Since eddy current loss is neglected, this expression applies only up to about 100kHz.

Using this expression, curves of B<sub>ac em</sub>, the peak flux-density sweep, have been derived for all Philips' SMPS transformer cores (See Figure 3).

## THERMAL RESISTANCE AND TEMPERATURE RISE

The maximum permissible dissipation of a transformer or choke is set by its maximum operating temperature; ambient temperature and thermal resistance depend on core size, mounting method and attitude, the type of conductor in the winding and the amount of insulation incorporated. Due to the insulating effect of the interleaving where 8mm creepage distance is allowed for in the windings, two values are quoted for thermal resistance in AN1261 with and without creepage allowance.

Results confirm that transformer temperature rise can be accurately calculated from the product of total transformer dissipation and

thermal resistance for any ratio of core to winding loss.

## THE EFFECT OF OPERATING FREQUENCY

#### Winding Properties

Depending on frequency, the windings of an SMPS transformer fall into one of three categories. At low frequencies, the available winding-window height will be insufficient to accommodate minimum-loss (ideal) windings. At some higher frequency,  $f_{\rm L}$ , the height of minimum-loss windings becomes less than that of the winding window. Finally, at some higher frequency,  $f_{\rm 1}$ , the number of turns required for the lowest-voltage winding becomes unity.

Where the winding height is insufficient for minimum-loss windings, winding loss is inversely proportional to the squares of both flux-density sweep and operating frequency. At frequencies above  $f_L$  winding loss becomes inversely proportional to operating frequency.

#### Flux-Density Sweep

From the considerations given earlier, it is apparent that at lower frequencies, operating flux density is limited by core saturation rather than loss. Above some frequency  $f_{\rm T}$ , the optimum operating flux-density (for maximum power) becomes less than the saturation-related maximum, and the flux-density sweep is limited by the requirement that (for Ferrox-cube 3C8) core loss  $P_{\rm C}=0.44\ P_{\rm TOT}$ , where  $P_{\rm TOT}$  is the total permissible dissipation.

#### Throughput Power

These various effects of operating frequency are combined to explain the observed variation of SMPS transformer throughput power with operating frequency for Ferroxcube 3C8 cores. Figure 4a shows the division between core and winding loss for an SMPS transformer as a function of operating frequency. Frequencies f<sub>L</sub>, f<sub>T</sub> and f<sub>T</sub>, are marked. (Note

**AN125** 

Table 1. List of Symbols

| SYMBOL                | DEFINITION                                                                                                      | UNIT           |
|-----------------------|-----------------------------------------------------------------------------------------------------------------|----------------|
| Bac                   | Flux-density sweep; half the peak-to-peak flux density excursion                                                | Т              |
| B <sub>CF</sub>       | Coil former breadth                                                                                             | mm             |
| f                     | Operating frequency                                                                                             | Hz             |
| f <sub>1</sub>        | The frequency at which the number of turns on the lowest-voltage transformer winding becomes unity              | Hz             |
| fL                    | The lowest frequency at which the coil former height is sufficient to accommodate ideal (minimum-loss) windings | Hz             |
| f <sub>T</sub>        | The frequency above which no useful increase in the throughputpower capacity of a transformer can be obtained   | Hz             |
| H <sub>CF</sub>       | Coil former height                                                                                              | mm             |
| L                     | Choke inductance                                                                                                | Н              |
| $arphi_{av}$          | Average turn length                                                                                             | mm             |
| Pc                    | Total transformer core loss                                                                                     | W              |
| $\theta_{\mathrm{C}}$ | Transformer or choke thermal resistance with winding creepage distance incorporated                             | °C/W           |
| $\theta_{N}$          | Transformer or choke thermal resistance for a winding without creepage distance                                 | °C/W           |
| Ve                    | Effective volume of a core                                                                                      | m <sup>3</sup> |
| а                     | a Ratio of core saturation flux to working flux allowed: for transient response without saturation              |                |
| ΔΤ                    | Temperature rise above ambient                                                                                  | °C             |
| $\epsilon$            | Unbalance factor                                                                                                | _              |

#### NOTES:

subscripts

е

Effective value

Pertains to center pole

Table 2. Maximum Values of Flux-Density Sweep for Various Converter Types and Control Circuits

| BOUNDARY CONDITIONS                                  | FLUX-DENSITY SWEEP Bac cp (T) |                                     |  |  |
|------------------------------------------------------|-------------------------------|-------------------------------------|--|--|
| BOUNDARY CONDITIONS                                  | Forward                       | Push-Pull                           |  |  |
| Maximum sweep for FXC 3C8 (100°C)                    | 0.16                          | 0.32                                |  |  |
| At transient factor a                                | $\frac{0.32}{2a}$             | $\frac{0.32}{a}$                    |  |  |
| With unbalance factor $\epsilon^*$                   |                               | $\frac{0.32}{\epsilon a}$           |  |  |
| With x% feed-forward                                 | $\frac{0.32}{2 (1 + x/100)}$  | 0.32<br>(1 + x/100)                 |  |  |
| With unbalance factor $\epsilon$ and x% feed-forward | _                             | $\frac{0.32}{\epsilon (1 + x/100)}$ |  |  |

#### NOTE

 $^{\star}$  c is the ratio of peak flux-density in a balanced converter to the peak flux-density in an unbalanced converter.

that  $f_L$  may, in fact, be higher than  $f_T$  for some cores. This does not alter the main argument.) In Region I, operating flux-density is limited by saturation considerations only, so that throughput power is roughly proportional

to frequency. Operation remains saturation limited into Region II, but here power increases roughly as the root of the frequency. This relationship is complicated by the fact that average turn length decreases as ideal

winding height decreases.) Region III begins at fr, where core operating flux-density becomes limited by core loss to the optimum value for that frequency. The shape of the throughput power curve in the region depends on core material characteristics: the Steinmetz coefficient and its associated flux-density and frequency exponents. For Ferroxcube 3C8, flux-density is inversely proportional to the root of frequency. Then, winding resistance decreases slightly with frequency so that, since winding loss is constant, throughput power is also about constant.

Region IV begins where frequency increases to the point where the number of cturns required on the lowest voltage winding falls to unity. (Contours of number of turns N as a function of frequency for various voltages are indicated in Figure 4a). When this happens, flux-density must then decrease with frequency. The rate of this decrease is greater than that required for optimum core loss, so that throughput power decreases. The effect is accentuated by the increasing contribution of eddy current losses at high frequencies.

In practice, other factors, such as eddy currents, parasitic capacitance and rounding of numbers of turns, cause the transitions from one region to another to become blurred so that, as Figure 4c shows, the throughput power characteristic is more rounded. Calculated values for real cores, Figure 5, shows that the general characteristics remain; however, there is always a frequency, close to the core transition frequency, above which no useful increase in throughput power can be obtained.

#### EFFECT OF CORE DESIGN

The more complete understanding of the factors that influence throughput power obtainable has made it possible to examine established core designs with a view to improving the designs available. Electrical, magnetic and mechanical considerations can now be combined so that the core can be made as effective as possible.

#### **Existing Core Designs**

Analysis of existing core designs shows that performance agrees well with values of  $f_{\rm T}$ . The performance of the smaller cores is found to be relatively poor at 50kHz due to lack of sufficient winding window height for ideal windings.

The effectiveness of the use of core materials is another important consideration, since it directly affects the weight of an SMPS. Constant cross-section E cores generally have the best power-to-weight ratios.

Mechanical design is of great importance since this influences manufacturing cost and transformer production cost. The core should

**AN125** 



be cheap to manufacture. Enclosed cores, such as pot cores and their variants (RM, PQ, PM cores) are more expensive to make than E cores for a given power capacity. However, round center legs make for easier winding, with less leakage inductance — especially for strip. For all but the smallest transformers, E cores result in more compact design than U cores. Finally, due to their symmetry, E cores require some 20% less core material for a given power capacity than U cores, with a consequent reduction in eddy current losses. This last point is of special importance at higher operating frequencies.

#### Core Design Requirements

The requirements for a new core design are clear. The range of cores should be optimized for frequencies appropriate to their power handling capacity: 50kHz for 300W, 100kHz for 100W, for example. This requires proper choice of f<sub>1</sub> and f<sub>7</sub>. Optimization should be

aimed at forward converter applications (the cores will then also be suitable for unbalanced push-pull converters).

The design of the associated coil formers is also critically important. They should be suitable for automatic handling. A large number of pins is required, both for flexibility of layout and to accommodate multiple secondaries.

The core and wound coil former should be quick and easy to assemble. The combination should be designed for horizontal mounting on PC boards to minimize height and make termination of strip windings easier.

#### THE ETD SYSTEM

#### The Cores

These criteria have been adopted in the design of the ETD cores. They are constant cross-section E cores in Ferroxcube 3C8

ferrite with round center legs, photo and Figure 6, and are designed for

- Minimum throughput powers in the range 100W to 300W
- Economical manufacture
- · Minimum weight of ferrite
- Operating frequencies in the range 50kHz to 150kHz
- High throughput power density
- Mains isolation
- Minimum transformer volume and PC board areas.

Magnetic properties are given in Table 3.

The ETD cores are compared with existing core designs for power per unit weight in Figure 7. Throughput power areas as a function of frequency for ETD cores are given in Figure 8, and the optimum flux-density sweep in Figure 9.

**AN125** 





Figure 5. Calculated Throughput Powers (5V Forward Converters) With Frequency for EC52 and E42/21/20 Core Show the Same General Characteristics

## The Coil Former and Assembly Hardware

Simple, rapid winding and assembly of ETD system-based transformers and chokes is made possible by the coil former of Figure 10, together with the associated snap-on stainless-steel assembly clips.

AN125

Table 3. Magnetic Dimensions of ETD System Cores

| CORE<br>TYPE | A <sub>CP min</sub> (mm <sup>2</sup> ) | A <sub>e</sub><br>(mm²) | V <sub>e</sub><br>(mm <sup>3</sup> ) | $arphi_{\mathbf{e}}$ (mm) |
|--------------|----------------------------------------|-------------------------|--------------------------------------|---------------------------|
| ETD 34       | 87                                     | 97.1                    | 7640                                 | 78.6                      |
| ETD 39       | 117                                    | 125                     | 11500                                | 92.2                      |
| ETD 44       | 167                                    | 173                     | 17800                                | 103                       |
| ETD 49       | 204                                    | 211                     | 24000                                | 114                       |



| CORE TYPE |      | MID-LII | MIT DIM        | ENSIONS        | 6 (mm)         |      | MASS<br>(g) |
|-----------|------|---------|----------------|----------------|----------------|------|-------------|
| COME THE  | а    | $d_2$   | $\mathbf{d}_3$ | h <sub>1</sub> | h <sub>2</sub> | b    | (CORE HALF) |
| ETD 34    | 34.2 | 26.3    | 10.8           | 17.3           | 12.1           | 10.8 | 20          |
| ETD 39    | 39.1 | 30.1    | 12.5           | 19.8           | 14.6           | 12.5 | 30          |
| ETD 44    | 44.0 | 33.3    | 14.9           | 22.3           | 16.5           | 14.9 | 47          |
| ETD 49    | 48.7 | 37.0    | 16.4           | 24.7           | 18.1           | 16.4 | 62          |

Figure 6. Outline Drawing and Dimensions of the New ETD Core Range



Figure 7. The Thoughput Power per Unit Weight of Core Material for ETD Cores Compared With That of Other Popular Core Types at two Operating Frequencies: 50kHz (Shaded Areas) and 100kHz (Open Areas). Forward-Converter Operation is Assumed

Principal features of the design are indicated in Figure 10:

- The length and number of slots gives a wide choice of lead-out position
- There is at least 8mm creepage distance from the pins to the ferrite core
- The pegs between the slots allow wire to be run from any one slot or pin to any other
- The four support legs provide 8mm creepage distance between the windings and the PC board
- The hood over the pins provides 8mm creepage distance between leadouts and assembly clips
- A separate grounding clip for the core is to be available.

The coil former itself is moulded in polybutylene terephthalate, a high-grade, flame retardant (UL94-VO), thermoplastic. Windings dimensions are given in Table 4.

ETD system components provide OEMs with the most efficient electrical, magnetic and mechanical route to full, economical, automated production of SMPS transformers.

## SWITCHED-MODE POWER SUPPLIES

The essential difference between switched-mode and conventional (mains) power supplies is operating frequency. Whereas conventional power supplies operate at mains frequencies, 50Hz or 60Hz, switched-mode power supplies (SMPS) operate at frequencies on the order of 50kHz. The complications associated with operation at these high frequencies are more than compensated for by the savings in weight and volume, especially of transformers and smoothing components.

Voltage conversion and control in SMPS is achieved by chopping the incoming supply voltage with a high-speed switch such as a transistor. The chopped voltage is applied to a transformer which performs voltage conversion and provides isolation. This transformer is generally wound on a ferrite core, and is much smaller and lighter than a 50Hz unit of comparable power capacity. Fine control of output voltage is obtained by varying the duty cycle of the switch.

Most SMPS converters require a DC input and provide a DC output. For operation from the mains, therefore, a rectifier and smoothing circuit generally precedes the converter itself (Figure 11).

**AN125** 



These ETD System Components Provide OEMs With the Most Efficient and Economical Route to SMPS Transformers



Figure 8. Throughput Power as a Function of Frequency for ETD Cores in Forward-Converter Transformers

**AN125** 



Table 4. Winding Dimensions of ETD System Coil Formers

| ТҮРЕ   | TYPE |     | $arphi_{av}$ (mm) |
|--------|------|-----|-------------------|
| ETD 34 | 20.9 | 5.9 | 61                |
| ETD 39 | 25.7 | 6.9 | 69                |
| ETD 44 | 29.5 | 7.3 | 78                |
| ETD 49 | 32.7 | 8.4 | 86                |

#### **SMPS Converters**

There are three basic SMPS converter arrangements; they and their variants are discussed in detail in AN1261.

In the forward converter, Figure 12, power is transferred directly to the load while the

switch is closed; the energy stored in the inductor is transferred to the load while the switch is open. The switch may be transformer-coupled to the inductor for input/output isolation.

In the flyback converter, Figure 13, power is stored in the inductor while the switch is

closed and transferred to the load while the switch is open. The functions of transformer and inductor may be combined where voltage transformation is required.

The push-pull converter is, effectively, a forward converter in which the output choke is driven by any push-pull arrangement of power transistors, including a full bridge (see Figure 14). Operation after the transformer is similar to that of a forward converter, but with twice the effective switching frequency.

## Transformer and Choke Requirements

There are two main boundary conditions for the power transformer: it must not saturate (otherwise the power transistors will be damaged) and it must not overheat. In addition to these boundary conditions, the output choke should be capable of storing sufficient energy to deliver one output cycle so that ripple will be low and regulation good.

Saturation is prevented by designing for worst probable combinations of load change and input voltage fluctuation. In forward converters, provision must be made for removing energy stored in the transformer at the end of the ON period of the switch. In push-pull converters, the degree of symmetry achievable in both power switches and transformer windings determines the unbalance allowance.

Overheating of the transformer and choke is prevented by calculation of total power dissipation: core hysteresis and eddy current losses, and winding losses.

Ö

Signetics Linear Products Application Note

#### Progress in SMPS Magnetic Component Optimization

**AN125** 



NOTEC.

NOTES:
Pegs allow wires to be taken from most appropriate slot to chosen pin.
These plates give 8mm creepage distance between wires and assembly clips.
Legs give 8mm creepage distance from windings and PC board.
8mm creepage from pins to core.
Multiple slots for maximum freedom of lead-out position.

Figure 10. Coil Former Design for the ETD System, Intended for Automatic Winding

December 1988 8-258

#### 8

#### Progress in SMPS Magnetic Component Optimization

AN125









#### REFERENCES

- Bracke, L.P.M. and Geerlings, F.C. 1982. High-frequency ferrite power transformer and choke design. Part 1: Switched-mode power supply magnetic component requirements. Also see AN1261.
- Bracke, L.P.M. 1982. High-frequency ferrite power transformer and choke design. Part 2: Switched-mode power supply magnetic considerations and core selection. Also see AN1261.
- Jongsma J. 1982. High-frequency ferrite power transformer and choke design. Part 3: Transformer winding design. Also see AN1261.
- Bracke, L.P.M. and Jongsma, J. 1982. High-frequency ferrite power transformer and choke design. Part 4: Improved method of power-choke design. Also see AN1261.
- 5. Philips' Data Handbook, Vol.C5. Ordering code 9398 923 50011.
- Jansson, L.E. 1976. "Power capacity of ferrite-cored transformers and chokes in switched-mode power supplies." *E.A.B.* 34, 20-47 (No.1).
- Bracke, L.P.M. 1982. "Optimizing the power density of ferrite-cored transformers."
   Proc. PCI/Motorcon, Geneva. Intertech Communications, Inc., Oxnard, California.
- Bracke, L.P.M. 1982. "Optimizing the configuration of ferrite-cored transformers for advanced switched-mode magnetics," Proc. Powercon 9, Washington. Power Concepts, Inc., Ventura, California.

## **Signetics**

# AN128 Introduction to the Series-Resonant Power Supply

**Application Note** 

#### **Linear Products**

Authors: E. B. G. Niihof and H. W. Evers

There has long been a need for a smaller and more efficient alternative to the transformer/ rectifier/series stabilizer circuit for deriving a constant, easily-isolated DC supply from the mains. The development of high voltage switching transistors has allowed the construction of SMPS circuits which go a long way toward meeting this need but are still far from providing the ideal answer to the problem. The main drawbacks of the SMPS, when it is supplied from the AC line, is limited efficiency due to switching losses and dissipation in dV/dt limiting RC networks, RFI due to the generation of near-rectangular current waveforms, difficult transformer design, and the need for a complex control circuit to ensure continued operation with an opencircuit or short-circuit load. A circuit that overcomes these drawbacks is the seriesresonant power supply (SRPS) which incorporates an inverter in which a semiconductor switch maintains sinusoidal oscillation in a series-resonant LC network. Although the high-frequency sinusoidal currents generated in an SRPS allow it to be made compact and efficient, with far less RFI than the SMPS, its use has so far been restricted to low voltage power supplies due to the lack of a suitable low-loss, high voltage semiconductor switch.

Recently introduced GTOs (gate turn-off Thyristors described in References 1, 2 and 3)

with their high VA ratings, fast switching and simple, transistor-like drive, now allow the construction of SRPS circuits which can operate from a rectified AC input and will undoubtedly replace the SMPS for controlled mains power conversion in applications such as television sets, industrial drives, fluorescent lighting systems, microwave and inductive cookers. The SRPS is also suitable for controlling the speed of DC series-wound motors in domestic appliances, and for reducing harmonic distortion in the AC supply by acting as a buffer between the AC line and a DC power supply. The main advantages of the SRPS are:

 It is a more than 90% efficient power converter.

- It causes minimal EMI/RFI because the AC input current can be made sinusoidally in phase with the AC line voltage.
- It can be built with a single, easilydesigned, inductive element (transformer) which also provides line isolation
- It continues to operate with the output short-circuit. It also continues to supply a well-stabilized output when it is not connected to a load.
- It can be made self-starting and, therefore, does not need a small transformer to supply the control circuit for the GTO.

#### Survey of GTOs for SRPS

| TYPE<br>NUMBER | V <sub>DRM</sub><br>(V) | I <sub>TCRM</sub> (A) | I <sub>T(AV)</sub> (A) | CASE   |
|----------------|-------------------------|-----------------------|------------------------|--------|
| BT157          | 1500                    | 10                    | 2.2                    | TO-220 |
|                | 1300                    | 10                    | 2.2                    | TO-220 |
| BTW58          | 1500                    | 25                    | 6.5                    | TO-220 |
|                | 1300                    | 25                    | 6.5                    | TO-220 |
|                | 1000                    | 25                    | 6.5                    | TO-220 |
| BTW59*         | 1500                    | 50                    | 12                     | TO-238 |
|                | 1300                    | 50                    | 12                     | TO-238 |

#### NOTE:

December 1988 8-260

<sup>\*</sup> With isolated base.

#### Introduction to the Series-Resonant Power Supply

AN128

## PRINCIPLES OF SRPS OPERATION

Figure 1 is the basic circuit of an SRPS, the operating principle of which depends on sinusoidal alternating current generation in the L<sub>1</sub>C<sub>1</sub>C<sub>0</sub> circuit. For guaranteed self-oscillation, there are two conditions regarding the values of the components. The inductance of Ls must be at least ten times that of L1, and the value of CO must be at least twice that of C1. The operation of the circuit will first be described without a load connected to VO and with a very brief conduction period for the GTO. This will be followed by a description of the circuit operation under similar conditions but with a longer conduction period for the GTO. Since the behavior of the SRPS is complex (it sometimes functions as a fourthorder network), a complete analysis of the circuit is only possible with the aid of a computer. These theoretical descriptions are therefore only intended to give a basic understanding of the circuit operation and are followed by plots of the current and voltage waveforms derived by computer analysis of the basic circuit. The application note concludes with a description of ten methods of connecting a load to the SRPS.

## Unloaded Circuit With Brief GTO Conduction Period

The waveforms for this mode of operation are given in Figure 2. Since  $L_S \gg L_1$ , and  $l_O$  is very small, the influence of  $L_S$  and  $l_O$  on the circuit behavior can be disregarded for this simplified description.

In the steady state, with the GTO turned off,  $C_1$  is charged to  $V_S$ . Assume that the GTO is turned on for the very short time necessary to just discharge  $C_1$ . Further assume that current  $I_1$  is negligible during this brief on-time of the GTO. When the GTO is switched off, current  $I_1$  oscillates sinusoidally about zero at the resonant frequency of the circuit, comprising  $L_1$  together with  $C_0$  and  $C_1$  in series:

$$\omega = \frac{1}{\sqrt{(L_1 C_{TOT})}}$$

where

$$C_{TOT} = \frac{C_1 C_O}{C_1 + C_O}$$

The peak oscillatory current is the supply voltage divided by the impedance of the resonant circuit  $(Z_1)$ ,

$$\hat{I}_1 = \frac{V_S}{Z_1} = V_S \sqrt{\frac{C_{TOT}}{L_1}} \tag{1}$$

which has an instantaneous value

$$I_1 = \frac{V_S}{Z_1} \sin \omega t$$

For stable self-oscillation of the circuit, the minimum level of  $V_1$  must just reach zero

during each cycle. The instantaneous value of  $V_1$  is therefore given by

$$V_1 = V_S(1 - \cos \omega t)$$

$$\hat{V}_1 = 2V_S$$

the AC component of which is

$$\hat{V}_{1 AC} = V_{1} - V_{S} = V_{S}$$

This voltage therefore oscillates sinusoidally between 0V and  $2V_{\rm S}$  and has an average value equal to the supply voitage ( $V_{\rm S}$ ). Since the average value of the oscillatory current  $I_{\rm T}$  must therefore be zero, it is apparent that, as is to be expected, power is not drawn from the supply when the output from the circuit is unloaded

The ratio  $V_{\rm O}/V_{\rm 1}$  is determined by the ratio of the values of  $C_{\rm 1}$  and  $C_{\rm O}$ . The peak value of  $V_{\rm O}$  is

$$\hat{V}_{O} = V_{S} + \frac{\hat{V}_{1}C_{1}}{2C_{O}} = V_{S} \frac{C_{1} + C_{O}}{C_{O}}$$

the AC component of which is

$$\hat{V}_{O AC} = \hat{V}_{O} - V_{S} = V_{S} \frac{C_{1}}{C_{O}}$$
 (3)

## Unloaded Circuit With Longer GTO Conduction Period

The waveforms for this mode of operation are given in Figure 3. If the conduction period of the GTO is made longer than that necessary to just discharge  $C_1$ , considerable current due



(2)



Figure 2. Waveforms of the Basic SRPS for the Shortest Possible Conduction Time for the GTO

#### Introduction to the Series-Resonant Power Supply

**AN128** 

to  $I_O$  and the discharge of  $C_O$  is flowing in  $L_1$  at the turn-off instant. This value of  $I_1$  will be denoted  $I_{OFF}$ . The peak oscillatory current  $V_S/Z_1$  from equation (1) will now increase, in proportion to the ratio  $I_{OFF}$  to  $V_S/Z_1$ , by a factor

$$M = \sqrt{\left[\left(\frac{|OFFZ|}{V_S}\right)^2 + 1\right]}$$

The peak current through L1 will therefore be

$$\hat{I}_1 = \frac{MV_S}{Z_1} \tag{4}$$

The peak voltage across  $C_1$  in Equation 2 was  $V_S$  above its average value  $V_S$ . The rise of  $V_1$  above  $V_S$  will now increase by the multiplying factor M, which gives

$$\hat{V}_1 = V_S + MV_S = V_S(M+1)$$
 (5)

the AC component of which is

$$\hat{V}_{1 AC} = MV_{S}$$

Solving Equation 5 for the maximum multiplying factor in terms of the supply voltage and the maximum allowable peak voltage across the GTO gives

$$M_{MAX} = \frac{\hat{V}_1}{V_S} - 1 \tag{6}$$

The AC component of the output voltage is  $\hat{V}_{1~AC}$  multiplied by the ratio  $C_1/C_O,$  which gives

$$\hat{V}_{O AC} = \frac{\hat{V}_{1 AC} C_{1}}{C_{O}} = \frac{MV_{S} C_{1}}{C_{O}}$$
 (7)

## Voltage Control Range of the Basic SRPS

Assuming that  $V_S$  is the rectified line voltage (300V) and that the maximum peak voltage permitted across the GTO ( $V_1$ ) is 1200V, then from Equation 6 the maximum multiplying factor is 3 and, from Equation 4, the maximum peak current through  $L_1$  is

$$\hat{I}_1 = \frac{3V_S}{Z_1} \tag{8}$$

Comparing Equations 1 and 8 shows that the peak current through L<sub>1</sub> increases threefold when the conduction period of the GTO is increased to the maximum allowed by the permitted peak voltage across the GTO (V<sub>1</sub>). Comparing Equations 2 and 5 shows that, with M = 3, the peak voltage across the GTO increases from 2V<sub>S</sub> = 600V to 4V<sub>S</sub> = 1200V when the conduction period of the GTO is changed from minimum to maximum. Comparing Equations 3 and 7 shows that, with C<sub>1</sub>/C<sub>O</sub> = 0.5, the control range for the AC component of V<sub>O</sub> is

$$V_{O\ AC}\ min = 0.5\ V_{S} = 150\ V$$

$$V_{O,AC}$$
 max = 1.5  $V_{S}$  = 450 V



Figure 3. Waveforms for the Longest Possible Conduction Time for the GTO and  $V_1$  = 1200V max,  $V_S$  = 300V,  $C_1$  = 10nF,  $C_O$  = 22nF,  $L_O$  = 10mH,  $L_1$  = 1mH, M = 3

The circuit can therefore be used as a power converter with its output voltage controllable over a 3:1 range by varying the conduction period of the GTO.

Alternatively, for a lower supply voltage such as  $V_S = 100V$ , and the same maximum peak voltage  $V_1 = 1200V$ , the maximum multiplying factor from Equation 6 is 11. Solving Equation 2 and 5 for  $V_S$  shows that the variation of supply voltage ( $V_S$ ) that can be compensated by variation of the conduction period of the GTO is:

$$V_{S \text{ min}} = \frac{\hat{V}_1}{M+1} = 100V$$
 $V_{S \text{ max}} = \frac{\hat{V}_1}{2} = 600V$ 

The SRPS output voltage can therefore be stabilized against a 6:1 DC supply voltage variation by varying the conduction period of the GTO.

## Computer Plot of the SRPS Voltage and Currents

As shown in Figure 4, a computer program has been used to plot the exact time functions for  $I_O$ ,  $I_1$ ,  $V_O$  and  $V_1$  with  $V_S = 300V_{DC}$  and components values  $L_S = 10 \text{mH}$ ,  $L_1 = 1 \text{mH}$ ,  $C_O = 20 \text{nF}$  and  $C_1 = 10 \text{nF}$ . The computer plots have been made for peak values of  $V_O$  of 490V, 590V, 770V and 1030V. Subtracting  $V_S = 300V$  from these figures gives the AC component of  $V_O$ , which is about 190V, 290V, 470V and 720V, respectives

tively. This shows that the available output voltage control range for  $V_S = 300 V$  and  $V_1 \, max. = 1200 V$  is at least 3.8:1 instead of 3:1 as calculated in Equations 3 and 7. This is due to the fact that the voltages across the capacitors in the oscillatory circuit are almost  $180^\circ$  out of phase so that the voltage division between them is not directly proportional to their values. The plots also indicate that the operating frequency decreases as the conducting time of the GTO is increased.

## Extracting Power From the SRPS

There are three basic methods of extracting power from the SRPS. They are:

- 1. From capacitor C<sub>O</sub>, via a diode, to an output electrolytic capacitor. Since the output voltage V<sub>O</sub> AC is superimposed on the input DC level V<sub>S</sub>, the voltage across the electrolytic capacitor will always exceed V<sub>S</sub>. The circuit is therefore an up-converter and its main use is as a buffer between the AC line and a DC power supply unit.
- 2. From capacitor C<sub>O</sub> via a capacitor which blocks the DC component of V<sub>O</sub> so that pure AC is available at the output. This circuit is suitable for driving resistive loads and fluorescent lighting tubes. If the output from the blocking capacitor is rectified in a voltage doubler circuit, this type of SRPS is suitable for controlling the speed of a series-wound DC motor.



Signetics Linear Products Application Note

#### Introduction to the Series-Resonant Power Supply

**AN128** 

3. By replacing inductor Ls with a transformer. This arrangement gives the best performance because it gives very good line isolation and the load can be correctly matched to the SRPS by adjustment of the turns ratio of the transformer. This type of circuit can drive resistive or rectifier loads and can also be used as a supply for fluorescent tubes. For rectifier loads, however, the leakage inductance of the transformer must be made very low; for example, by using sandwiched windings. The final part of this application note shows how inductor L<sub>1</sub> can be integrated with the transformer to overcome this problem and create an SRPS with a single inductive component.

## PRACTICAL SRPS CIRCUITS WITHOUT POWER LINE ISOLATION

## Direct-Coupled SRPS Up-Converter

The circuit of this type of SRPS is given in Figure 5. Diode Do half-wave rectifies Vo and feeds the resultant half-sinewaves to output electrolytic Co. Since the average value of Vo. is V<sub>S</sub>, the rectified half-sinewaves at the output are superimposed on the DC input voltage and the DC output voltage must necessarily exceed this level. The circuit is therefore an up-converter. The percentage of the total output power which has to be converted by the series-resonant circuit is  $(V_O-V_S)/V_O$ . For  $V_S = 200V$  (average voltage of full-wave rectified 220V mains) and  $V_{O\ AC}$  = 500V, this amounts to only 60% of the total output power. This, together with the inherent high efficiency of the SRPS (about 95% at  $V_S = 200V_{DC}$ ), allows the circuit to feed some current to the load, even when the input voltage is as low as 10% of the output voltage. For  $V_{OAC} = 500V$  to 600V, the fullwave rectified AC input need not therefore be smoothed and can be obtained directly from a bridge rectifier followed by a low value decoupling capacitor (a few µF). This arrangement results in an SRPS up-converter with a well-stabilized DC output with a low level of superimposed 100Hz ripple. Since the AC current flowing via the bridge rectifier without a high value smoothing capacitor is sinusoidal, the circuit can convert unlimited power without exceeding the limits of power line harmonic generation specified for domestic equipment in CENELEC specification EN 50 006.

The foregoing considerations indicate that the main use for this type of SRPS is for reducing power line distortion by acting as a buffer between the AC supply and a 500V to 600V DC power supply of more than 500W.

## Capacitively-Coupled SRPS Circuits

In capacitively-coupled SRPS circuits, the DC component of voltage  $V_{\rm O}$  is blocked by a capacitor between  $C_{\rm O}$  and the output rectifier. The circuit is given in Figure 6 which shows three methods of rectifying the AC component  $V_{\rm O}$ .

Circuit 1. In Circuit 1 of Figure 6, the AC component of Vo is rectified in a voltage doubler circuit that applies a positive DC voltage to the load. Like the previously described up-converter, this circuit works best with a DC output of more than 500V, but has the added advantage of being immune to output short-circuits. The main use of Circuit 1 is speed control of a series DC motor connected as shown in Figure 7. Since inductor Ls has now been replaced by the seriesconnected armature and field windings of the motor, the SRPS has an effective input voltage of VS minus the back EMF. Since the back EMF is proportional to the current through the motor at a given speed, it is not necessary to use a high value capacitor to smooth the rectified mains input. The current flowing in the 50Hz mains can therefore be made sinusoidal so that mains pollution is minimal. The range of back EMF must not exceed about 75% of supply voltage Vs so that the SRPS can still supply a reasonable amount of current when the motor is running at full speed.

Circuit 2. Circuit 2 of Figure 6 is similar to Circuit 1 except that the output rectifier/ voltage doubler is connected to provide a negative DC output voltage. The possible uses for this circuit are few.

Circuit 3. Circuit 3 of Figure 6 is again similar to Circuits 1 and 2 except that the output is bridge-rectified. Since the bridge rectifier provides half the average output voltage of a voltage doubler rectifier, the minimum peak value for the DC output can be reduced to about 250V. A disadvantage of the circuit,

however, is that the output is floating with respect to the return line of the input voltage.

## SRPS CIRCUITS WITH POWER LINE ISOLATION

Since capacitor  $C_{\text{IN}}$  has a much higher value than  $C_{\text{O}}$ ,  $C_{\text{O}}$  is effectively in parallel with  $L_{\text{S}}$  so that  $V_{\text{O}}$  appears across this inductor. If line isolation is required,  $L_{\text{S}}$  can therefore be replaced by a transformer with output rectifier connected to the secondary winding (Figure 8). The manner in which the rectifier and transformer are connected then determines the mode of operation; i.e., power transferred to the load

- when the current in the primary winding of the transformer is positive (forward mode, Circuit 1)
- when the current in the primary is negative (flyback mode, Circuit 2)
- when the current in the primary is positive and when it is negative (forward flyback mode, Circuit 3).

In Circuit 3, a bridge rectifier can also be used with an untapped secondary winding.

In addition to driving rectifier loads via a transformer with low leakage inductance, these circuits with transformer-coupled output are also suitable for driving a resistive load or a load that behaves like a voltage source, for example, a fluorescent lamp or a magnetron in a microwave cooker. The best performance is obtained with a DC output of about 300V.

## SRPS With a Single Inductive Component (Transformer)

In the circuits shown in Figure 8, inductor  $L_1$  is rather bulky because, at operating frequencies of about 50kHz, the flux swing in the core is quite large. It is therefore necessary to use a large core to prevent saturation and consequent overheating due to hysteresis losses. The core heating problem can be completely overcome by constructing the output transformer in such a manner that  $L_S$  is formed by



December 1988 8-264

#### Introduction to the Series-Resonant Power Supply

AN128

the primary self-inductance and magnetizing inductance of the transformer, and  $L_1$  is formed by the primary and secondary leakage inductances. The flux swing of the transformer core is then quite small and the hysteresis losses are low.

Figure 9 shows how inductor L1 can be integrated with the output transformer. First, since CIN is a much higher value than CO, CO is effectively in parallel with the primary winding of the transformer and can therefore be connected in this position. Second, if the value of Co is multiplied by the square of the turns-ratio of the transformer, it can be connected in parallel with the secondary winding. Finally, since there is now no connection to the junction of LS and L1, L1 can be integrated with the output transformer. This final step is clarified by the equivalent T-circuit of the transformer given in Figure 10. Since a requirement for guaranteed self-oscillation of the SRPS is that the value of LS is at least ten times that of L1, the minimum coefficient of coupling for the transformer is ≥ 0.8. A transformer with sufficient leakage inductance can easily be constructed on a pair of ferroxcube U-cores with the primary wound round one pole and the secondary wound round the other. If the external magnetic field with this type of construction is too great (for example, in a television receiver), the primary and secondary windings can be stacked on the gapped center pole of a pair of E-cores. Experiments have shown that when this type of transformer is installed in a working SRPS and positioned within 4cm of the deflection coils of a 26-inch CTV set with a 30AX deflection system, there is no perceptible distortion of the raster. If the transformer is positioned within 4cm of the most sensitive part of the tube (cathode, grid 1 and 2 area). the maximum distortion of the raster is 1mm.

An important advantage of the SRPS with a single inductive element is that it is inherently immune to a short-circuited output. It is therefore self-starting, even with 0V across the output capacitor, so it is not necessary to use a separate transformer to provide a supply for the GTO control circuit.

The single-transformer SRPS can be used in any of the modes of operation illustrated in Figure 8 and can provide controlled power for all the previously mentioned types of load. Because the design of SRPS circuits is complex, we have calculated the time functions for the variables  $V_{\rm O}, V_{\rm I}, V_{\rm O}$  and  $V_{\rm I}$  and used them in a closed-loop computer program to calculate the steady-state conditions for any set of input conditions. The computer program has also been used to construct a set of five universally-applicable graphs as a design aid for SRPS circuits.



## Introduction to the Series-Resonant Power Supply

#### **AN128**



Figure 7. SRPS With Capacitively-Coupled Output Controlling the Speed of a DC Series-Wound Motor



#### 0

#### Introduction to the Series-Resonant Power Supply

#### **AN128**





#### Power Line Isolated SRPS Output Transformer



#### **REFERENCES**

- Burgum, F. J., Nijhof, E. B. G. and Woodworth, A., "Gate turn-off switch," Electronic Components and Applications, Vol. 2, No. 4, August 1980.
- Woodworth, A., "Understanding GTO data as an aid to circuit design," Electronic Components and Applications, Vol. 3. No. 3. May 1981.
- Burgum, F. J., "Basic GTO drive circuits," Electronic Components and Applications, Vol. 3, No. 4, August 1981.

## **Signetics**

## TDA 1023 Time-Proportional Triac Trigger

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The TDA1023 is a bipolar integrated circuit for controlling triacs in the time-proportional or burst firing mode. It permits very precise temperature control of heating equipment and is especially suited to the control of panel heaters. The circuit generates positive-going trigger pulses and complies with the regulations on radio interference and mains distortion.

#### **FEATURES**

- Adjustable proportional range width
- Adjustable hysteresis
- Adjustable trigger pulse width
- Adjustable firing burst repetition time
- Control range translation facility
- Failsafe operation
- Supplied from the mains
- Provides supply for external temperature bridge

#### **APPLICATIONS**

- Triac control
- Temperature control
- Panel heater control

#### ORDERING INFORMATION

| DESCRIPTION                 | TEMPERATURE RANGE | ORDER CODE |  |
|-----------------------------|-------------------|------------|--|
| 16-Pin Plastic DIP (SOT-38) | -20°C to +75°C    | TDA1023N   |  |

#### PIN CONFIGURATION



#### **BLOCK DIAGRAM**



## Time-Proportional Triac Trigger

**TDA1023** 

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                                                            | PARAMETER                                                           | RATING         | UNIT          |
|-------------------------------------------------------------------|---------------------------------------------------------------------|----------------|---------------|
| V <sub>CC</sub>                                                   | Supply voltage, DC                                                  | 16             | ٧             |
| I <sub>16(AV)</sub><br>I <sub>16(RM)</sub><br>I <sub>16(SM)</sub> | Supply current<br>average<br>repetitive peak<br>non-repetitive peak | 30<br>100<br>2 | mA<br>mA<br>A |
| VI                                                                | Input voltage, all inputs                                           | 16             | ٧             |
| l <sub>6; 7; 9; 10</sub>                                          | Input current, CI, UR, BR, PW input                                 | 10             | mA            |
| ٧                                                                 | Voltage on R <sub>PD</sub> connection (Pin 1)                       | 16             | ٧             |
| V <sub>3; 8; 11</sub>                                             | Output voltage, Q, QR, V <sub>Z</sub> output                        | 16             | ٧             |
| -I <sub>OH(AV)</sub><br>-I <sub>OH(M)</sub>                       | Output current<br>average<br>peak, max. 300 μs                      | 30<br>700      | mA<br>mA      |
| P <sub>TOT</sub>                                                  | Total power dissipation                                             | 500            | mW            |
| T <sub>STG</sub>                                                  | Storage temperature range                                           | -65 to +150    | °C            |
| T <sub>A</sub>                                                    | Operating ambient temperature range                                 | -20 to +75     | °C            |

#### DC ELECTRICAL CHARACTERISTICS $V_{CC} = 11$ to 16V; $T_A = -20^{\circ}C$ to +75°C, unless otherwise specified.

| OVMDOL                                                |                                                                                                                                                        |     | LIMITS     |          |            |  |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|----------|------------|--|
| SYMBOL                                                | PARAMETER Min                                                                                                                                          |     | Тур        | Max      | UNIT       |  |
| Supply: V <sub>CC</sub> as                            | nd RX (Pins 14 and 16)                                                                                                                                 |     |            |          |            |  |
| V <sub>CC</sub><br>ΔV <sub>CC</sub> /ΔI <sub>16</sub> | Internally stabilized supply voltage at I <sub>16</sub> = 10mA Variation with I <sub>16</sub>                                                          | 12  | 13.7<br>30 | 15       | V<br>mV/mA |  |
| l <sub>16</sub><br>l <sub>16</sub>                    | Supply current at $V_{16-13}=11$ to 16V;<br>$I_{10}=1$ mA; $f=50$ Hz; Pin 11 open;<br>$V_{6-13}>V_{7-13}$ ; Pins 4 and 5 open<br>Pins 4 and 5 grounded |     |            | 6<br>7.1 | mA<br>mA   |  |
| <u>`</u>                                              | pply output V <sub>Z</sub> for external temperature bridge 0(Pin 1                                                                                     | 1)  |            | т        |            |  |
| V <sub>11 - 13</sub>                                  | Output voltage                                                                                                                                         |     | 8          |          | V          |  |
| -l <sub>11</sub>                                      | Output current                                                                                                                                         |     |            | 1        | mA         |  |
| Control and re                                        | eference inputs CI, BR, and UR (Pins 6, 9, and 7)                                                                                                      |     |            |          |            |  |
| V <sub>6-13</sub>                                     | Input voltage to inhibit the output                                                                                                                    |     | 7.6        |          | V          |  |
| l <sub>6; 7; 9</sub>                                  | Input current at V <sub>I</sub> = 4V                                                                                                                   |     |            | 2        | μΑ         |  |
| Hysteresis cor                                        | ntrol input HYS (Pin 4)                                                                                                                                |     |            |          |            |  |
| ΔV <sub>6</sub><br>ΔV <sub>6</sub>                    | Hysteresis, Pin 4 open Pin 4 grounded                                                                                                                  | 9   | 20<br>320  | 40       | mV<br>mV   |  |
| Proportional ra                                       | ange control input PR (Pin 5)                                                                                                                          |     |            |          |            |  |
| ΔV <sub>6</sub><br>ΔV <sub>6</sub>                    | Proportional range, Pin 5 open Pin 5 grounded                                                                                                          | 50  | 80<br>400  | 130      | mV<br>mV   |  |
| Pulse width co                                        | ontrol input PW (Pin 10)                                                                                                                               |     |            |          |            |  |
| t <sub>W</sub>                                        | Pulse width at I <sub>10(RMS)</sub> = 1mA; f = 50Hz                                                                                                    | 100 | 200        | 300      | μs         |  |
| Firing burst re                                       | epetition time control input t <sub>B</sub> (Pin 12)                                                                                                   |     |            |          |            |  |
| t <sub>B</sub> /C <sub>T</sub>                        | Firing burst repetition time, ratio to capacitor C <sub>T</sub>                                                                                        | 320 | 600        | 960      | ms/μF      |  |

#### Time-Proportional Triac Triager

**TDA1023** 

#### DC ELECTRICAL CHARACTERISTICS $V_{CC} = 11$ to 16V; $T_A = -20$ °C to +75°C, unless otherwise specified.

| SYMBOL                                                      |                                                                                     |         | LIMITS            | LIMITS |             |
|-------------------------------------------------------------|-------------------------------------------------------------------------------------|---------|-------------------|--------|-------------|
|                                                             | PARAMETER                                                                           | Min Typ |                   | Max    | UNIT        |
| Output of refe                                              | rence buffer QR (Pin 8)                                                             |         |                   |        |             |
| V <sub>8-13</sub><br>V <sub>8-13</sub><br>V <sub>8-13</sub> | Output voltage at input voltage $V_{9-13} = 1.6V$ $V_{9-13} = 4.8V$ $V_{9-13} = 8V$ |         | 3.2<br>4.8<br>6.4 |        | V<br>V<br>V |
| Output Q (Pin                                               | 3)                                                                                  |         |                   |        |             |
| V <sub>OH</sub>                                             | Output voltage HIGH at -I <sub>OH</sub> = 150mA                                     | 10      |                   |        | V           |
| -l <sub>OH</sub>                                            | Output current HIGH                                                                 |         |                   | 150    | mA          |
| Internal pull-de                                            | own resistor R <sub>PD</sub> (Pin 1)                                                |         |                   |        |             |
| R <sub>PD</sub>                                             | Resistance to V <sub>EE</sub>                                                       | 1       | 1.5               | 3      | kΩ          |

#### **FUNCTIONAL DESCRIPTION**

The TDA1023 generates pulses to trigger a triac. These trigger pulses coincide with the zero crossings of the mains voltage. This minimizes RF interference and transients on the mains supply. The trigger pulses come in bursts, with the net effect that the load is periodically switched on and off. This further minimizes mains pollution. The average power in the load is varied by varying the duration of the trigger pulse burst in accordance with the voltage difference between the control input CI and the reference input, either UR or

#### Power Supply: V<sub>CC</sub>, RX and V<sub>Z</sub> (Pins 14, 16, and 11)

The TDA1023 is supplied from the AC mains via resistor RD to the RX connection (Pin 16), while the V<sub>FF</sub> connection (Pin 13) is connected to the neutral line (see Figure 5). A smoothing capacitor CS has to be connected between the V<sub>CC</sub> and V<sub>FF</sub> connections.

The circuit contains a string of stabilizer diodes between the RX and V<sub>FF</sub> connections that limit the DC supply voltage and a rectifier diode between the RX and V<sub>CC</sub> connections (see Figure 1).

At Pin 11 the device provides a stabilized reference voltage VZ for an external temperature sensing bridge.

The operation of the supply arrangement is as follows. During the positive half of the mains cycles the current through external voltage dropping resistor RD charges the external smoothing capacitor CS until RX reaches the stabilizing voltage of the internal stabilizer diodes. RD should be chosen such that it can supply the current ICC for the TDA1023 itself plus the average output current I3(AV) plus the current required from the V<sub>7</sub> connection for an external temperature bridge, and recharge the smoothing capacitor Cs (see Figures 7 to 10). Any excess current is bypassed by the internal stabilizer diodes. Note that the maximum rated supply current must not be exceeded.

During the negative half of the mains cycles, external smoothing capacitor Cs has to supply the sum of the currents mentioned above. Its capacitance must be high enough to maintain the supply voltage above the minimum specified limit.

Dissipation in resistor RD is halved by connecting a diode in series (see Figures 2 and 7

A further reduction of dissipation is possible by using a high-quality voltage dropping capacitor CD in series with a resistor RSD (see Figures 2 and 12). A suitable VDR connected across the mains provides protection of the TDA1023 and of the triac against mainsborne transients.

#### Control and Reference Inputs CI, BR and UR (Pins 6, 9, and

For room temperature control (5°C to 30°C) the best performance is obtained by using the translation circuit. The buffered reference input BR (Pin 9) is used as a reference input, and the output of the reference buffer QR (Pin 8) is connected to the unbuffered reference input UR (Pin 7). In this arrangement. the translation circuit ensures that most of the potentiometer rotation can be used to cover the room temperature range. This provides an accurate temperature setting and a linear temperature scale.

If the translation circuit is not required, the unbuffered reference input UR (Pin 7) is used as a reference input. The buffered reference input BR (Pin 9) must be connected to the reference supply output VZ (Pin 11).

For proportional power control the unbuffered reference input UR (Pin 7) must be connected to the firing burst repetition time control input TB (Pin 12), and the buffered reference input BR (Pin 9), which is inactive now, must be connected to the reference supply output V7 (Pin 11).

In all arrangements, the train of output pulses becomes longer when the voltage at the control input Cl (Pin 6) becomes lower.

#### Proportional Range Control Input PR (Pin 5)

With the proportional range control input PR open, the output duty factor changes from 0% to 100% by a variation of 80mV at the control input C! (Pin 6). For temperature control, this corresponds with a temperature difference of only 1k.

This range may be increased to 400mV, i.e., 5k, by connecting the proportional range control input PR (Pin 5) to around, Intermediate values are obtained by connecting the PR input to ground via a resistor R5 (see Table

#### Hysteresis Control Input HYS (Pin 4)

With the hysteresis control input HYS (Pin 4) open, the device has a built-in hysteresis of 20mV. For temperature control this corresponds with 0.25k.

Hysteresis is increased to 320mV, corresponding with 4k, by grounding HYS (Pin 4). Intermediate values are obtained by connecting Pin 4 to ground via a resistor R4. See Table 1 for a set of values for R4 and R5 giving a fixed ratio between hysteresis and proportional range.

#### Trigger Pulse Width Control Input PW (Pin 10)

The trigger pulse width may be adjusted to the value required for the triac by choosing the value of the external synchronization resistor Rs between the trigger pulse width control input PW (Pin 10) and the AC mains.

#### Time-Proportional Triac Trigger

**TDA1023** 

The pulse width is inversely proportional to the input current (see Figure 11).

#### Output Q (Pin 3)

Since the circuit has an open-emitter output, it is capable of sourcing current; i.e., supplying a current out of the output. Therefore, it is especially suited for generating positive-going trigger pulses. The output is current-limited

and protected against short-circuits. The maximum output current is 150mA and the output pulses are stabilized at 10V for output currents up to that value.

A gate resistor  $R_G$  must be connected between the output Q and the triac gate to limit the output current to the minimum required by the triac (see Figures 3 to 6). This minimizes

the total supply current and the power dissi-

**Pull-Down Resistor R<sub>PD</sub>** (Pin 1) The TDA1023 includes a 1.5k $\Omega$  pull-down resistor R<sub>PD</sub> between Pins 1 and 13 (V<sub>EE</sub>, ground connection), intended for use with sensitive triacs.

Table 1. Adjustment of Proportional Range and Hysteresis. Combinations of Resistor Values Giving Hysteresis

| > | ₹/4 | Pro | nor | tior | าลโ | Ran | nae |
|---|-----|-----|-----|------|-----|-----|-----|
|   |     |     |     |      |     |     |     |

| PROPORTIONAL<br>RANGE<br>(mV) | PROPORTIONAL RANGE RESISTOR R5 $(k\Omega)$ | MINIMUM<br>HYSTERESIS<br>(mV) | MAXIMUM HYSTERESIS RESISTOR R4 $(k\Omega)$ |
|-------------------------------|--------------------------------------------|-------------------------------|--------------------------------------------|
| 80                            | Open                                       | 20                            | Open                                       |
| 160                           | 3.3                                        | 40                            | 9.1                                        |
| 240                           | 1.1                                        | 60                            | 4.3                                        |
| 320                           | 0.43                                       | 80                            | 2.7                                        |
| 400                           | 0                                          | 100                           | 1.8                                        |

Table 2. Timing Capacitor C<sub>T</sub> Values (Electrolytic Capacitors)

| EFFECTIVE DO MAINE ( E) | MARKED AC SPECIFICATION |    |  |
|-------------------------|-------------------------|----|--|
| EFFECTIVE DC VALUE (μF) | μF                      | v  |  |
| 68                      | 47                      | 25 |  |
| 47                      | 33                      | 40 |  |
| 33                      | 22                      | 25 |  |
| 22                      | 15                      | 40 |  |
| 15                      | 10                      | 25 |  |
| 10                      | 6.8                     | 40 |  |

## Time-Proportional Triac Trigger





#### Ω

## Time-Proportional Triac Trigger













## Time-Proportional Triac Trigger









Figure 12. Nominal Value of Voltage Dropping Capacitor  $C_D$  and Power  $P_{RSD}$  Dissipated in Voltage Dropping Resistor  $R_{SD}$  as a Function of the Average Supply Current  $I_{16(AV)}$  with the Mains Supply Voltage  $V_S$  as a Parameter

## Time-Proportional Triac Trigger



Table 3. Temperature Controller Component Values (see Figure 13)

| SYMBOL                  | PARAMETER                                             | VALUE              | REMARKS                 |
|-------------------------|-------------------------------------------------------|--------------------|-------------------------|
| t <sub>W</sub>          | Trigger pulse width                                   | 75µs               | See BT139 data sheet    |
| Rs                      | Synchronization resistor                              | 180kΩ              | See Figure 11           |
| $R_G$                   | Gate resistor                                         | 110Ω               | See Figure 4            |
| l3(AV)                  | Maximum average gate current                          | 4.1mA              | See Figure 6            |
| R4                      | Hysteresis resistor                                   | NC NC              | See Table 1             |
| R5                      | Proportional band resistor                            | NC                 | See Table 1             |
| 1 <sub>16(AV)</sub>     | Minimum required supply current                       | 11.1mA             |                         |
| R <sub>D</sub>          | Mains dropping resistor                               | 6.2kΩ              | See Figure 8            |
| P <sub>RD</sub>         | Power dissipated in R <sub>D</sub>                    | 4.6W               | See Figure 8            |
| C <sub>T</sub>          | Timing capacitor (eff. value)                         | 68µF               | See Table 2             |
| VDR                     | Voltage-dependent resistor                            | 250V <sub>AC</sub> | Cat. no. 2322 593 62512 |
| D1                      | Rectifier diode                                       | BYW56              |                         |
| R1                      | Resistor to Pin 11                                    | 18.7kΩ             | 1% tolerance            |
| R <sub>NTC</sub>        | NTC thermistor (at 25°C)                              | 22kΩ               | B = 4200k               |
|                         |                                                       |                    | Cat. no. 2322 642 12223 |
| R <sub>P</sub>          | Potentiometer                                         | 22kΩ               |                         |
| C1                      | Capacitor between Pins 6 and 9                        | 47nF               |                         |
| Cs                      | Smoothing capacitor                                   | 220μF; 16V         |                         |
| If R <sub>D</sub> and D | 11 are replaced by C <sub>D</sub> and R <sub>SD</sub> |                    |                         |
| C <sub>D</sub>          | Mains dropping capacitor                              | 470nF              | ]                       |
| R <sub>SD</sub>         | Series dropping resistor                              | 390Ω               | }                       |
| PRSD                    | Power dissipated in R <sub>SD</sub>                   | 0.6W               | J                       |
| VDR                     | Voltage-dependent resistor                            | 250V <sub>AC</sub> | Cat. no. 2322 594 62512 |

## **Signetics**

# AN1291 Design of Time-Proportional Temperature Controls Using the TDA1023

Application Note

#### **Linear Products**

Author: D.C. deRuiter

Electronic temperature control is no longer new; phase and on/off controls for room heaters have been widely used to replace mechanical switches. However, both phase and on/off control have disadvantages. Phase control produces RF interference and transients on the mains supply, while the hysteresis required to prevent oscillation of the output for on/off control systems prevents accurate control of the temperature.

Time-proportional control, with zero-crossing switching, eliminates these disadvantages, giving accurate temperature control and no RF interference or supply transients. The TDA1023 has been designed to provide time-proportional control using a minimum number of external components. It incorporates additional features to provide fail-safe operation and fine control of the temperature in the range 5°C to 35°C.

The design of the TDA1023 is such that it may also be usefully employed as a time-proportional power regulator for heating elements in electric cookers.

#### THE PRINCIPLE OF TIME-PROPORTIONAL CONTROL

Conventional phase control allows fully-proportional control of the power dissipated in the load, but the high rates of change of current and voltage cause RF interference. Because of this effect, phase control is not allowed to be used for domestic heaters. Simple on/off control with zero-voltage switching avoids generation of RFI but does not possess the required accuracy when stabilized with a small amount of hysteresis.

Time-proportional control combines the zerovoltage switching of on/off control with the accuracy of proportional control. Figures 1 and 2 illustrate the principle: the load is switched on once and off once in a fixed repetition period, the ratio of the on and off periods providing the proportional control. This method of control can cause mains flicker; the mains voltage will change slightly each time the load is switched on or off.

CENELEC, the European Committee for Electro-technical Standardization, has published rules which limit the rate at which domestic heating apparatus may be switched on and off. Table 1 gives the minimum repetition period for a range of load powers and com-

mon mains voltages from CENELEC publication EN50.006.

There are three states of operation when using time-proportional control:

- load switched fully off
- load power proportional to the difference between actual and desired temperatures, while within the proportional range
- load switched fully on.

Clearly, this system of control will regulate the load power such that there will be no overshoot or undershoot of the desired temperature as is the case with normal on/off systems (see Figure 2). The minimum range over which there is proportional control is about 1°C, corresponding to about 80mV at the input to the comparator. This allows extremely accurate control of the temperature.

#### **DESCRIPTION OF THE TDA1023**

The TDA1023 is a 16-pin dual in-line integrated circuit designed to provide time-proportional power control of electrical heating elements, particularly panel heaters. Its time-proportional control system allows accurate temperature stabilization with the minimum of external components. Apart from panel heaters, the TDA1023 is ideally suited for the control of:

- Cooker elements
- Electric irons
- Water heaters
- Industrial temperature control, e.g., oil baths, air conditioners, etc.

It incorporates the following functions:

- A stabilized power supply. The TDA1023 may be connected directly to the AC mains using either a dropping resistor or capacitor. It provides a stabilized reference voltage for the temperaturesensing network.
- A zero-crossing detector to synchronize the output trigger pulses to the zerocrossings of the mains supply. The detector produces a pulse, the duration of which is determined by an external resistor, centered on the zero-crossing of the mains voltage.
- A comparator with adjustable hysteresis, preventing spurious triggering of the output. This compares a thermistor voltage, a function of the room





Figure 2. An Increase in Temperature Raises the Reference Voltage, Causing a Decrease in the Duty Factor and Average Load Power

## Design of Time-Proportional Temperature Controls Using the TDA1023

AN1291

Table 1. Minimum Repetition Periods for Domestic Heater Applications • An output amplifier with a current-limited

| APPLIANCE | REPETITION PERIOD to (s) |      |           |  |
|-----------|--------------------------|------|-----------|--|
| POWER (W) | 220V                     | 240V | 380V (AC) |  |
| 600       | 0.2                      | 0.2  |           |  |
| 800       | 0.8                      | 0.3  | 0.1       |  |
| 1000      | 2.0                      | 1.0  | 0.2       |  |
| 1200      | 4.6                      | 2.0  | 0.2       |  |
| 1400      | 7.0                      | 4.3  | 0.2       |  |
| 1600      | . 10                     | 6.3  | 0.3       |  |
| 1800      | 16                       | 8.9  | 0.5       |  |
| 2000      | 24                       | 13   | 0.9       |  |
| 2200      | 32                       | 17   | 1.3       |  |
| 2400      | 40                       | 24   | 1.9       |  |
| 2600      |                          | 31   | 2.6       |  |
| 2800      |                          |      | 3.6       |  |

temperature, with the voltage from the temperature selection dial.

- A voltage translation circuit for the potentiometer input. Normally, the relatively small temperature variation in a room (5°C to 30°C) corresponds to a narrow angle of rotation of the potentiometer shaft. Use of this circuit doubles the angle of rotation of the potentiometer shaft for the same temperature range.
- A sensor fail-safe circuit to prevent triggering if the thermistor input becomes open or short-circuited.
- A timing generator with an adjustable proportional band. This allows a full 100% control of the load current over a temperature range of only 1°C. It can be adjusted to work over a range of 5°C. The repetition period of the timing generator may be set by an external capacitor to conform to the CENELEC specifications for mains load switching.

- An output amplifier with a current-limited output. The amplifier has an output current capability of at least 200mA and is stabilized to 10V while the current limit is not exceeded.
- Two input buffers, to isolate the voltage translation circuit and comparator from external influences.
- A control gate circuit to activate the output if there is a mains zero-crossing, the comparator is ON and the fail-safe comparator is OFF.

Although designed specifically for time-proportional control, the TDA1023 is also suitable for applications requiring on/off control if the timing generator is not used. In that case, Pin 12 must be connected to ground to inhibit the timing waveform.

## SELECTION OF EXTERNAL COMPONENTS

The external components required by the TDA1023 determine the operating characteristics of the device. The following paragraphs describe the selection of these components to ensure reliable operation under worst-case conditions.



March 1977 8-277

AN1291



AN1291

### Required Duration of Triac Trigger Pulse

The main advantage of triggering at the instant when the applied voltage passes through zero is that this mode of operation renders the use of RF suppression components unnecessary. For time-proportional control, continuous conduction of the triac may be required for many cycles of the mains supply. To maintain conduction while the load current is approaching the zero-crossing, the trigger pulse must last from the time when the load current falls to the value of the triac holding current (IH), until the time when the load current reaches the triac latching current (IL). In general, the latching current of a triac is 20% higher than the holding current, so the minimum trigger pulse duration may be taken as twice the time for the load current in the triac (IT) to rise from zero to the triac's latching current (see Figure 5).

The current passed by the triac is a function of its on-state voltage, the load resistance, and the applied AC voltage. The required



trigger pulse width  $(t_{\mbox{\scriptsize P}})$  is therefore a function

- The triac latching current (IL)
- The applied AC voltage ( $v = V \sin \omega t$ )
- The load resistance (R)
- The on-state voltage of the triac  $(V_T)$  at  $I_1$ .

The following equation can be derived:

$$t_{P} = \frac{2(I_{L}R + V_{T})}{dv/dt} at t = 0.$$

Assuming that the load resistance has a tolerance of 5% and the AC voltage variation is 10%, the minimum required width of the trigger pulse in the worst case is:

$$t_{P \ MIN} = \frac{2(1.05 RI_L + V_T)}{0.9 \omega \sqrt{2 V_S}}$$

in which R =  $\frac{{V_S}^2}{{\text{AR}}}$ , where P is the nominal heater power  $\frac{{\text{AR}}}{{\text{AR}}}$  V<sub>S</sub> is the nominal supply voltage.





c. I<sub>L</sub> = 100mA



b. I<sub>L</sub> = 60mA



d. I<sub>L</sub> = 200mA

Figure 6. Minimum Pulse Width as a Function of Switched Power for Four Supply Voltages, with Latching Current as a Parameter

Signetics Linear Products Application Note

# Design of Time-Proportional Temperature Controls Using the TDA1023

AN1291

Using this equation, with values of 30mA, 60mA, 100mA, and 200mA for the triac latching current  $I_L$ , and a maximum on-state voltage of 1.2V at  $I_L$ , the graphs of Figure 6 were computed. These show  $t_P$   $_{MIN}$  as a function of P, with  $I_L$  as a parameter, for four common mains voltages.

### Synchronization Resistor

the zero-crossing detector used to provide trigger pulse synchronization is a current comparator. It compares the current through the synchronization resistor (R<sub>S</sub>) with a fixed internal reference current. As the supply voltage passes through zero, the current in the synchronization resistor becomes less than the reference current and a trigger pulse is given until the current in R<sub>S</sub> increases above the reference current.

Thus, the duration of the trigger pulse depends upon the rate of change of current in  $R_S$  at the supply voltage zero-crossing point. This rate of change is affected by:

- the AC supply voltage
- the supply frequency
- the value of the synchronization resistor.

The general expression for the width of the trigger pulse is:

$$t_{P} = t_{P}^{*} \times \frac{1mA}{l_{10}}$$

where  $I_{10}$  is the RMS current flowing into Pin 10 in mA, at 50Hz, and  $t_0^*$  is the specified trigger pulse at  $I_{10} = 1$ mA.

When the frequency of the supply is not 50Hz, the value of tp may be found by multiplying the right-hand side of the equation by the factor:

The minimum width of the trigger pulse available from Pin 3 of the TDA1023 is specified in the published data as  $100\mu s$  with a synchronization current into Pin 10 of 1mA at 50Hz.

Assuming a tolerance of 10% for the mains supply voltage and 5% for the synchronization resistor, the worst-case minimum trigger pulse duration for the TDA1023 appears to be:

$$t_{P MIN} = 0.1 \frac{0.95 R_S}{1.1 V_O} \mu s.$$

This, however, is not realistic because the longest trigger pulse is required when the rate of change of the triac current is slowest, i.e., when the applied voltage is minimum (see Figure 5). The true worst-case therefore oc-

curs when the applied voltage is minimum and the pulse due to  $\mathsf{R}_S$  is minimum. This is given by:

$$t_{P MIN} = 0.1 \frac{0.95 R_{S}}{0.9 V_{S}} \mu s.$$

Figure 7 shows the value of  ${\sf R}_{\sf S}$  as a function of the required trigger pulse width with the AC supply voltage as a parameter.



Figure 7. Synchronization Resistor Values as a Function of Required Trigger Pulse Width with Applied AC Voltage as a Parameter

### **Gate Resistor Value**

The guaranteed minimum amplitude of the output trigger pulse at Pin 3 of the TDA1023 is specified as 10V at an output current of 200mA. The output voltage is at least 10V for all values of output current less than 200mA. The output stage is protected against damage due to short-circuits by current-limiting action when the current rises above 200mA.

Although the output is current-limited, it is still advantageous to include a gate series resistor in the circuit. Inclusion of a gate resistor to limit the gate current to the minimum value

required reduces the overall current consumption and the power dissipation in the mains dropping resistor. Furthermore, the point at which current limiting occurs is subject to considerable variation between samples of the TDA1023: a gate resistor will reduce the effect of this in production circuits.

The rectangular output V/I characteristic of the TDA1023 is shown in Figure 8. Load lines for various values of gate resistor (with a worst-case tolerance of +5%) have been plotted on this diagram so that the maximum value of gate resistor can be selected by plotting horizontal and vertical lines to represent the required minimum gate current and voltage. The following example illustrates the use of Figure 8.

The triac to be triggered is a type BT139. The trigger pulse requirements for reliable triggering of all devices at 0°C are:

$$I_{GT MIN} = 72mA;$$
  
 $V_{GT MIN} = 1.6V.$ 

The lines representing  $V_{GT}$  = 1.6V and  $I_3$  = 72mA cross between the load lines for gate resistor values of  $100\Omega$  and  $120\Omega$ . The maximum value of gate resistor is thus  $100\Omega$  for this example.

If gate resistor values are to be calculated more accurately, Figure 9 shows that:

$$R_{G MAX} = \frac{V_3 - V_{GT MIN}}{1.05I_3}$$

where  $V_3$  is stabilized to 10V and the resistor tolerance is 5%.

### Gate Termination Resistor RpD

The TDA1023 has a resistor of approximately 1.5k $\Omega$  between Pin 1 and Pin 13. This is intended for use as a pull-down resistor when sensitive triacs are being used.



March 1977 8-280

AN1291



### Hysteresis Resistor R4

The comparator of the TDA1023 is designed with built-in hysteresis to eliminate instability and oscillation of the output which would cause spurious triggering of the triac. Apart from providing a stable two-state output, the hysteresis gives the comparator increased noise immunity and prevents half-waving.

Figure 10 shows the application of hysteresis to the comparator and the transfer characteristic obtained. The comparator switches when the voltage at point A becomes equal to the reference voltage, V7. The current source IH is switched on when the voltage at Pin 6 is Low. As the voltage at Pin 6 rises, corresponding to a drop in temperature, the voltage at point A also rises, but, because of the current IH being drawn through RH, VA is IH RH less than V6. For the comparator to switch, V6 must increase to a value of V<sub>7</sub> + I<sub>H</sub>R<sub>H</sub>, corresponding to V<sub>A</sub> equal to V<sub>7</sub>. At this point the circuit switches and the current IH is turned off, resulting in an increase of I<sub>H</sub>R<sub>H</sub> volts at point A. For the circuit to switch back to its original state, the voltage V<sub>6</sub> must decrease by I<sub>H</sub>R<sub>H</sub> volts.

The built-in hysteresis is 20mV; this may be increased by adding a resistor (R<sub>4</sub>) from Pin 4 to ground which increases the current I<sub>H</sub>. Pin 4 shorted to ground gives a maximum of 320mV. Table 2 gives the value of R<sub>4</sub> for a range of hysteresis settings.

Table 2. Choice of Hysteresis According to Proportional Band Setting

| PROP.<br>BAND<br>(mV) | $\mathbf{R_5}$ (k $\Omega$ ) | MIN<br>HYST<br>(mV) | MAX $\mathbf{R_4}$ (kΩ) |
|-----------------------|------------------------------|---------------------|-------------------------|
| 80                    |                              | 20                  |                         |
| 160                   | 3.3                          | 40                  | 9.1                     |
| 240                   | 1.1                          | 60                  | 4.3                     |
| 320                   | 0.43                         | 80                  | 2.7                     |
| 400                   | 0                            | 100                 | 1.8                     |

# The Proportional Band Resistor R<sub>5</sub>

The proportional band is the voltage range at Pin 6 that provides control from 0% to 100% of the load power. The TDA1023 has a built-in proportional band of 80mV (corresponding to about 1°C) which can be increased by the addition of resistor R $_5$  between Pin 5 and ground. The maximum proportional band of 400mV is obtained by shorting Pin 5 to ground. The proportional band is derived from the triangular timing waveform, Figures 11 and 12

When the proportional band  $(V_{pb})$  is increased, it may be necessary to increase the hysteresis voltage  $(V_h)$  according to the requirement:

$$V_h \geqslant \frac{V_{pb}}{4}$$

In accordance with this requirement, Table 2 gives a range of proportional band settings, the values of  $\rm R_{\rm 5}$  required for these, the corresponding minimum hysteresis voltage and the maximum value of hysteresis resistor  $\rm R_{\rm 4}.$ 

### Timing Capacitor C<sub>T</sub>

The minimum repetition period required for a particular application can be found in Table 1. This timing is selected using the external capacitor  $C_T$  connected between Pin 12 and ground. Typical electrolytic capacitors have wide tolerances: +50% to -10%. Moreover, the effective DC capacitance is different from the marked (AC) value, usually 20% greater. Thus, the use of standard capacitors may lead to repetition periods far in excess of those required.

### Special capacitors

A special range of electrolytic capacitors has been developed for use with the TDA1023. These have the following advantages:

 Effective DC capacitance is known for each marked AC value

- Tolerance for the DC capacitance is ± 20%
- Very low leakage current (< 1μA)</li>
- Long lifetime (> 100,000 hours at 40°C).

Table 3 gives details of these capacitors. In all further references to  $C_{\text{T}}$ , the use of the special capacitors is assumed.

### The timing circuit

The TDA1023 employs a triangular waveform for timing purposes. This gives two advantages over the conventional sawtooth waveform:

- For a given capacitor value, the triangular waveform provides twice the repetition period that the sawtooth gives, allowing the use of smaller capacitors.
- The effects of the capacitor leakage current are minimized, reducing the spread in repetition periods.

Figure 11 shows the generation of the triangular waveform using two current sources.

The published data for the TDA1023 specifies the repetition period as  $0.6 \pm 0.2 \text{s}/\mu\text{F}$ . The special capacitors have  $\pm 20\%$  tolerances. The value of a capacitor required for a particular minimum repetition period is given by:

$$0.8C_{T} = \frac{t_{O MIN}}{0.4},$$

where  $C_T$  is in  $\mu F$  and  $t_O$  in seconds.

The maximum value,  $t_{O\ MAX}$ , resulting from the use of the capacitor to achieve the required  $t_{O\ MIN}$  may be derived from the equation:

$$t_{O\ MAX} = 1.2C_{T} \times 0.8$$

where  $C_T$  is in  $\mu F$  and  $t_O$  in seconds.

Figure 13 shows the repetition period as a function of the timing capacitor for nominal and worst-case conditions. Table 4 is derived from Figure 13 and shows the minimum preferred value of  $C_T$  (DC value) to provide the required minimum repetition time for a range of appliance powers operating at 220V AC. The resulting nominal, minimum, and maximum repetition times are also given. In the case of 1.8 and 2kW appliances, the minimum time is slightly less than that required. However, this situation is unlikely to occur in practice; if larger capacitors are used, the nominal repetition times become very long.

AN1291





### INFLUENCE OF THE INPUT VOLTAGE TRANSLATION CIRCUIT ON THE DESIGN OF THE TEMPERATURE SENSING BRIDGE

Many arrangements of temperature sensing networks are possible: the circuit of Figure 14 requires a minimum of components and possesses the advantage of eliminating performance spreads due to potentiometer tolerances. When room heaters are to be controlled, the voltage variation at the NTC thermistor will be very much less than the available voltage variation at the potentiometer. This will result in the required temperature range being controlled by a very small angle of rotation of the potentiometer shaft. The voltage translation circuit incorporated in the TDA1023 allows the use of 80% of the potentiometer rotation for the normal range of room temperatures, allowing far more accurate control of the temperature. If the voltage translation circuit is not used. Pins 9 and 11 must be shorted together to disable the circuit.

The transfer characteristic of the translation circuit is shown in Figure 15. Because only 80% of the potentiometer is used, the midpoint of the slider voltage range is at 60% of V<sub>11</sub>, which must correspond to the thermistor voltage at 20°C. From Figure 14:

$$\frac{V_6}{V_{11}} = \frac{R_{20}}{R_{20} + R_1} = 0.6$$

giving:

$$R_1 = \frac{2R_{20}}{3}$$

where  $R_{20}$  is the thermistor resistance at  $20\,^{\circ}\text{C}$ .

The resistance of an NTC thermistor at a given temperature is determined by the equation:

$$R_{NTC} = A \exp (B/T) \Omega$$

where  $A = R_{25}/\{exp(B/298)\}$ , B is a constant for the device type, and T is the temperature in degrees Kelvin.

The characteristics of a suitable NTC thermistor (catalog number 2322 642 12223) are:

$$R_{25} = 22k\Omega \pm 10\%;$$
  
B = 4200 ±5%.

March 1977 8-282

AN1291



Figure 12. The Proportional Band is Produced by a Triangular Current Waveform I<sub>pb</sub>

Table 3. Special Capacitors for use with TDA1023

|               | ED AC<br>CATION | EFFECTIVE<br>DC VALUE | CATALOG<br>NUMBER |
|---------------|-----------------|-----------------------|-------------------|
| (μ <b>F</b> ) | (V)             | (μ <b>F</b> )         |                   |
| 47            | 25              | 68                    | 2222 016 90129    |
| 33            | 40              | 47                    | 2222 016 90131    |
| 22            | 25              | 33                    | 2222 015 90102    |
| 15            | 40              | 22                    | 2222 015 90101    |
| 10            | 25              | 15                    | 2222 015 90099    |
| 6.8           | 40              | 10                    | 2222 015 90098    |

Table 4. Repetition Time Capacitor Values for 220V Operation

| APPLIANCE<br>POWER<br>(W) | t <sub>O</sub><br>(CENELEC)<br>(sec) | C <sub>T</sub><br>(DC)<br>(μF) | t <sub>O</sub> NOM<br>(sec) | t <sub>O</sub> MIN<br>(sec) | t <sub>O</sub> MAX<br>(sec) |
|---------------------------|--------------------------------------|--------------------------------|-----------------------------|-----------------------------|-----------------------------|
| 2000                      | 24                                   | 68                             | 41                          | 22                          | 65                          |
| 1800                      | 16                                   | 47                             | 28                          | 15                          | 45                          |
| 1600                      | 10                                   | 33                             | 20                          | 11                          | 32                          |
| 1400                      | 7                                    | 22                             | 13                          | 7                           | 21                          |
| 1200                      | 4.6                                  | 15                             | 9                           | 4.8                         | 14                          |
| 1000                      | 2                                    | 10                             | 6                           | 3.2                         | 9.6                         |
| 800                       | 8.0                                  | 10                             | 6                           | 3.2                         | 9.6                         |
| 600                       | 0.3                                  | 10                             | 6                           | 3.2                         | 9.6                         |



Figure 13. Repetition Period t<sub>O</sub> as a Function of the Timing Capacitor for Nominal and Worst-Case Values

A thermistor with these values is chosen to provide a compromise between low current consumption and noise sensitivity: high im-

pedance reduces current but increases noise sensitivity.

The thermistor resistance at 20°C is thus:

$$R_{20} = R_{25} \exp (4200/293 - 4200/298)\Omega$$
  
= 27.982k $\Omega$ .

This gives a value of  $18.654k\Omega$  for R<sub>1</sub>; a practical value is  $18.7k\Omega$  ± 1%.

# LIMITATION IMPOSED UPON THE VALUE OF RESISTOR R<sub>1</sub> DUE TO THE FAIL-SAFE CIRCUIT

The TDA1023 is fail-safe for both short-circuit and open-circuit conditions. Either of these conditions will prevent production of trigger pulses for the triac.

Short-circuit sensing is automatically obtained from the normal temperature sensing circuit.

When the thermistor input voltage is zero, the triac will never be triggered because the potentiometer slider voltage will be higher. Normally the use of the voltage translation circuit gives a minimum slider voltage of 20% of  $V_{11}$ .

To sense the open-circuit thermistor condition, an extra comparator is used. This failsafe comparator will inhibit output pulses if the thermistor input voltage rises above 0.95 V<sub>11</sub> (see Figure 16).

From Figure 16 the maximum permissible value of  $R_{\mbox{\scriptsize NTC}}$  is given by:

$$V_{11} \frac{R_{NTC}}{R_{NTC} + R_1} < 0.95 V_{11}$$

which gives,

R<sub>NTC MAX</sub> < 19R<sub>1</sub>.

For normal operating conditions, even at very low temperatures, the NTC thermistor resistance will not increase sufficiently to violate the condition specified above for the value of R<sub>1</sub> determined in the previous section.

### VALUE OF POTENTIOMETER RD

It is desirable to keep the current consumption of the temperature sensing bridge as low as possible to avoid excessive power dissipation in the mains dropping circuit components. A reasonable limit to the bridge current is 1mA. The current in the bridge, I<sub>BR</sub>, is given by:

$$I_{BR} \approx \frac{V_{11}}{R_1 + R_{NTC}} + \frac{V_{11}}{R_P}$$

The reference voltage  $V_{11}$  will never exceed 9V (nominally 8V). The maximum value of  $I_{\rm BR}$  will occur when  $R_{\rm NTC}$  is a minimum, giving the approximate condition:

$$\frac{V_{11}}{R_1} + \frac{V_{11}}{R_P} < 1 m A.$$

Assuming the value of  $R_1$  that was determined in the previous sections, a suitable value of  $R_P$  is found to be  $22k\Omega$ .

## DETERMINATION OF MAXIMUM AVERAGE OUTPUT CURRENT

Before any calculations concerning the required supply current can be made, the maximum average output current of the TDA1023 must be determined. For the worst-case conditions, a 5% tolerance for R<sub>S</sub> and R<sub>G</sub> and a 10% variation of the mains is assumed. The maximum value of the trigger pulse, t<sub>P MAX</sub>, is specified in the published data as 300 $\mu$ s at

AN1291





 $I_{10} = 1 \text{mA}_{RMS}$  at a frequency of 50Hz;  $V_{3 \text{ MAX}}$  is specified as 15V.

The maximum average output current,  $I_{3(AVG)\ MAX}$ , can be determined from the equation:

13(AVG) MAX = 13 MAX to MAX N

where  $t_{P\ MAX}$  is expressed in seconds and N is the number of pulses/second.

Under the worst-case conditions, assuming that  $V_{\text{GTmin}}$  for the triac is zero, the maximum trigger current is:

$$I_{3 \text{ MAX}} = \frac{V_{3 \text{ MAX}}}{0.95 R_{\odot}}$$

and the maximum pulse length at 50Hz is:

$$t_{P MAX} = 0.3 \frac{1.05 R_{S}}{0.9 V_{S}} 10^{-6} s.$$

The final equation for I<sub>3(AVG) MAX</sub> is:

$$I_{3(AVG) MAX} = 5.53 \frac{R_S}{V_S R_G} 10^{-4} A.$$

Figure 17 shows graphs of  $I_{3(AVG)}$   $_{MAX}$  as a function of  $R_G$  with  $R_S$  as a parameter, for four 50Hz supply voltages. When the curves reach the value of  $22\Omega$  for  $R_G$ , there is no further increase in  $I_3$  if  $R_G$  is decreased as the output current is limited to 700mA.

# MINIMUM REQUIRED SUPPLY CURRENT I16

The minimum supply current required at Pin 16 of the TDA1023 is the sum of the following currents:

- the maximum average output current
- the current drawn by the external temperature-sensing circuit
- the current required by the integrated circuit.

The maximum average output current has been determined in the previous section. The current drawn by the temperature-sensing circuit must not be greater than 1mA.

The current consumption of the internal circuits of the TDA1023 depends upon the hysteresis and proportional band settings and whether the circuit is in the ON or OFF state. The circuit draws more current in the ON state to provide the output current pulse. With Pins 4 and 5 open-circuit (hysteresis and proportional band at minimum) the maximum current consumption is 6mA. When Pins 4 and 5 are connected to ground, the current consumption increases by 1.1mA. Figure 18 shows the minimum required supply current as a function of the maximum average output current for maxima and minima of hysteresis and proportional band settings.

# DETERMINATION OF THE VALUE OF THE MAINS DROPPING RESISTOR RD

The value of the mains dropping resistor must be chosen such that the average supply current to Pin 16 of the TDA1023 is at least equal to the required minimum.

AN1291



Figure 19 shows the supply circuit and the mains voltage waveform. The shaded area denotes a positive voltage across the dropping resistor providing supply current.

During the positive half-cycle of the mains voltage, the current supplied through  $\mathsf{R}_\mathsf{D}$  is given by:

$$I_{16(AVG)} = \frac{1}{2\pi} \int_{a_1}^{a_2} \frac{\sqrt{2V_S \sin a - V_{16}}}{R_D} da.$$

Assuming 10% mains voltage variation, 10% tolerance for  $R_D$  and a maximum of 16V at Pin 16, the worst-case condition is given by:

$$I_{16(AVG) \ MIN} = \frac{1}{2\pi} \int_{a1}^{a2} \frac{0.9\sqrt{2V_S \sin a - 16}}{1.1R_D} da.$$

in which  $a_1=\pi-a_2=$  arcsin  $16/(0.9\sqrt{2}V_S)=$  arcsin  $12.58/V_S$ . Using this equation, graphs of  $1_{\rm fcAVG}$ , MIN as a function of  ${\rm R}_{\rm D}$  have been drawn for four supply voltages and are shown in Figure 20.

## $\begin{array}{ll} \text{MINIMUM PERMISSIBLE VALUE} \\ \text{FOR } R_D \end{array}$

The maximum value of the resistor  $R_D$  is defined by the maximum current that can flow into Pin 16, the maximum peak mains voltage, and the minimum voltage at Pin 16. The published data for the TDA1023 specifies the absolute limit for  $I_{16}$  as:

 $I_{16(AVG)\ MAX} = 30mA$  and  $I_{16M\ MAX} = \ 100mA$ .



8-285

**Application Note** 

The peak current flowing into Pin 16 is given by:

$$I_{16 \text{ MAX}} = \frac{\sqrt{2V_S - V_{16 \text{ MIN}}}}{R_D}$$

For a sinusoidal supply voltage, the relationship between the peak and average current into Pin 16 is:

$$\frac{I_{16 \text{ MAX}}}{I_{16 \text{(AVG)}}} = \pi.$$

Because the ratio of the specified limits for the peak and average supply current, 100/30, is greater than  $\pi$ , the minimum value of  $R_D$  is defined by  $\frac{1}{16(AVG)}$  MAX:

$$R_{D MIN} = \frac{\sqrt{2V_{S MAX} - V_{16 MIN}}}{\pi I_{16(AVG) MAX}}$$

Assuming a 10% variation in the supply voltage and  $R_{\rm D}$ , the minimum value for the dropping resistor is:

$$0.9 R_{D~MIN} = \frac{1.1 V_S \sqrt{2-12.5}}{0.03 \pi}$$
 Table 5 shows practical values for R<sub>D MIN</sub> for

Table 5 shows practical values for R<sub>D MIN</sub> for four common mains supply voltages.

### Table 5. Practical Mains Dropping Resistor Values

| SUPPLY<br>VOLTAGE<br>V <sub>S</sub> (V) | R <sub>D MIN</sub><br>(Ω) | PRACTICAL VALUE OF RD MIN (kΩ) |
|-----------------------------------------|---------------------------|--------------------------------|
| 110                                     | 1870                      | 2.0                            |
| 220                                     | 3887                      | 3.9                            |
| 240                                     | 4254                      | 4.3                            |
| 380                                     | 6821                      | 7.5                            |



Figure 18. Minimum Required Supply Current as a Function of Average Trigger Current, with Hysteresis and Proportional Band Settings as Parameters

# DETERMINATION OF POWER DISSIPATED IN MAINS DROPPING RESISTOR RD

The general expression for the power dissipated by resistor R<sub>D</sub> in Figure 19 is:

$$P = \frac{V^2_{RMS}}{R_D}$$

in which,

$$V^{2}_{RMS} = \frac{1}{2\pi} \int_{a1}^{a2} (\sqrt{2V_{S} \sin a - V_{16}})^{2} da$$

$$+\frac{1}{2\pi} \int_{\pi}^{2\pi} (\sqrt{2V_{\text{S}} \sin a})^2 da.$$

If supply voltage variations of 10% and a tolerance of 10% for  $R_D$  are assumed, the maximum power dissipated by  $R_D$  is given by:

$$P_{MAX} = \frac{1}{2\pi} \times \frac{1}{0.9R_D} \int_{a_1}^{a_2}$$

$$(1.1\sqrt{2V_{\rm S}}\sin a - 12.5)^2 da$$

$$+\frac{1}{2\pi} \times \frac{1}{0.9R_{D}} \int_{\pi}^{2\pi} (1.1\sqrt{2V_{S} \sin a})^{2} da.$$

Values of  $P_{MAX}$  have been computed for four mains voltages as a function of  $R_D$  and the results plotted on the graphs of Figure 20.

The power dissipated in R<sub>D</sub> may be considerably reduced by the addition of a series diode

as in Figure 23. In this case there is no conduction through  $R_{\rm D}$  during the negative half-cycle of the supply voltage, giving a reduction of more than 50% of the power dissipated in  $R_{\rm D}.$  For worst-case conditions, the power dissipation when a series diode is included in the mains dropping circuit is given by:

$$P_{MAX} = \frac{1}{2\pi} \times \frac{1}{0.9R_D} \int_{a_1}^{a_2}$$

$$(1.1\sqrt{2V_S}\sin a - 12.5)^2$$
da.

Values of  $P_{MAX}$  as a function of  $R_D$ , with the series diode present, have also been calculated and plotted in Figure 20 to allow easy comparison with the values obtained without the series diode.

## USE OF A CAPACITOR TO REDUCE POWER DISSIPATION

It is possible to replace the mains dropping resistor and series diode with a capacitor (Figure 21), and thereby reduce the power dissipation in the voltage reduction components still further. However, for mains voltages below 220V, the power dissipated by the dropping resistor is comparatively small and the use of a capacitor is not considered to be necessary. For mains voltages above 240V, the additional cost of the required high-voltage capacitor is not justified. For these reasons, it is recommended that capacitive voltage reduction is only used with mains supplies of 200V<sub>RMS</sub> or 240V<sub>RMS</sub>.



### 8

# Design of Time-Proportional Temperature Controls Using the TDA1023

AN1291

When selecting a capacitor for mains voltage reduction, the following points must be considered:

- The specified maximum AC voltage for the capacitor must be compatible with the mains supply voltage;
- Inrush current must be limited to less than 2A by a series resistor (R<sub>SD</sub>);
- Mains-borne transients must be suppressed to limit the maximum current to Pin 16 to less than 2A;
- The value of the capacitor must be calculated as a function of the required average current at Pin 16 of the TDA1023, using the mains voltage as a parameter. The maximum permissible value of the capacitor must be calculated to ensure that, under worst-case conditions, the maximum permissible current into Pin 16 is not exceeded.

### Suppression of mains-borne transients

A voltage-dependent resistor must be connected across the mains input to limit mainsborne transients to:

$$V_{TRANS} = I_{16SM} \times 0.95R_{SD}$$

where I<sub>16SM</sub> is the maximum permitted non-repetitive peak current at Pin 16 (2A).

For  $R_{SD}=390\Omega,$  this yields a maximum transient voltage of about 740V. For 220V operation, a VDR (catalog number 2322 594 13512) will limit the supply voltage to the required level during current transients of up to about 200A. For 240V operation, a VDR (catalog number 2322 594 13912) will limit the supply voltage to the required level during current transients of up to about 80A.

### Limit of Inrush Current

Resistor R<sub>SD</sub> must also limit the peak value of the inrush current to less than 2A under worst-case operating conditions. With a  $240V_{RMS}$  supply, the value of  $390\Omega$  will limit

the worst-case peak value of the in rush current to:

$$\frac{240 \times 1.1}{0.95 \times 390} \sqrt{2} = 1.01 \text{ A}.$$

### **Dropping Capacitor Value**

The average current supplied to Pin 16 of the TDA1023 via capacitor C<sub>D</sub> is given approximately by:

$$I_{16(AVG)} = \frac{1}{\pi} \frac{\sqrt{2V_S - V_{16}}}{\sqrt{\left(R^2_{SD} + \frac{1}{\omega^2_C c_D^2}\right)}}$$
When worst-case tolerances at

When worst-case tolerances are taken into account, the minimum average current through the capacitor is given by:

$$I_{16(AVG)\,MIN} = \frac{1}{\pi} \frac{0.9\,\sqrt{2V_S - V_{16\,\,MAX}}}{\sqrt{\left\{ 1.18^2\,_{SD} + \left( \frac{1}{0.9\omega C_D} \right)^2 \,\right\}}}$$

where  $V_{16~MAX} = 16V$  and  $R_{SD} = 390\Omega$ .



Figure 20. I<sub>16(AVG) MIN</sub> as a Function of Mains Dropping Resistor R<sub>D</sub>, and the Power Dissipation in that Resistor, with and without a Series Diode, with Supply Voltage as a Parameter

AN1291

Using this equation, values of  $C_D$  have been computed as a function of the minimum required average current into Pin 16 for mains voltages of  $220V_{RMS}$  and  $240V_{RMS}$ . The results have been plotted in the graphs of Figure 21, allowing simple selection of the capacitor value once the minimum required average current is known.

# Maximum Permissible Value for the Capacitor $\mathbf{C}_{\mathbf{D}}$

The capacitor  $C_D$  must not be chosen so large that the current into Pin 16 of the TDA1023 violates the absolute maximum specified in the published data. Assuming a 10% tolerance for  $C_D$  and a 10% variation in the mains voltage, the maximum value of  $C_D$  that may be used is given by:

$$1.1C_{D MAX} = \frac{\pi 116 \text{ AV}_{MAX}}{1.1 \omega V_{S} \sqrt{2}}$$

where the effect of  $R_{SD}$  on the calculation of  $C_{D\ MAX}$  is so small that it may be ignored. The values of  $C_{D\ MAX}$  obtained from this equation are given in Table 6.

# Power Dissipated by the Series Resistor $\mathbf{R}_{\text{SD}}$

The power dissipated by the  $390\Omega$  resistor R<sub>SD</sub> is given by:

where I<sub>16 RMS</sub> may be approximated to:

$$I_{16 \text{ RMS}} = \omega C_D V_S.$$

Assuming tolerances of 10% for  $R_{SD}$  and  $C_{D}$  and a mains variation of 10%, the worst-case maximum power dissipation in resistor  $R_{SD}$  is given by:

$$P_{MAX} = 1.1R_{SD} (1.21\omega C_D V_S)^2$$
.

The power dissipated in  $R_{SD}$  has been plotted as a function of the supply current  $I_{16(AVG)}$  and is shown in Figure 21.

### SMOOTHING CAPACITOR CS

The smoothing capacitor is required to provide the supply current to the TDA1023 during the negative half-cycles of the mains voltage waveform. As the TDA1023 possesses an internal voltage stabilization circuit, a high ripple voltage can be tolerated at Pin 14.

The value of the smoothing capacitor is given by:

$$C_S > \frac{It}{V_R}$$
March 1977

where: I =

- the maximum average current consumption during the half-cycle. This is never more than 20mA.
- t = the time for which the current must be supplied; 10ms for 50Hz mains supplies.
- V<sub>R</sub> = the maximum acceptable ripple voltage at Pin 14; 1V.

Using these figures, the required value for  $C_S$  is 200 $\mu$ F. A practical preferred value is 220 $\mu$ F, 16V.

### TRIAC PROTECTION

If the mains dropping circuit consists of capacitor  $C_D$  and resistor  $R_{SD}$ , a VDR must be included in the circuit as described in the section dealing with the use of a dropping capacitor. This VDR will also protect the triac against current surges in the mains supply.

However, if the mains dropping circuit consists of resistor  $R_{\rm D}$  and diode  $D_{\rm 1}$ , the VDR may be connected directly across the triac, giving improved protection due to the series resistance of the heater. Current surges in the supply will not harm the TDA1023 as the dropping resistor will limit the current to a safe level.

# EFFECT OF BRIDGE COMPONENT TOLERANCES ON THE ACCURACY OF TEMPERATURE CONTROL

The general expression for the voltage across the thermistor at a temperature of T°C is:

$$V_T = \frac{R_{25} \ exp \ \{B/(273+T) - B/298\}}{R_1 + R_{25} \ exp \ \{B/(273+T) - B/298\}} \, V_{11}.$$

In order to calculate the maximum and minimum values of  $V_T$ , tolerances of 10% for  $R_{25}$ , 5% for B and 1% for  $R_1$  have been assumed. Table 7 shows the combination of tolerances used to calculate the worst-case values of  $V_T$  for temperatures above and below 25°C.

The ratios  $V_6/V_{11}$  and  $V_9/V_{11}$ , as functions of temperature, are plotted in Figure 22 for nominal and worst-case values of  $V_T$ .

If it is assumed that the potentiometer has a linear temperature scale, represented by the broken line in Figure 22, then the maximum deviation of the actual temperature from the selected temperature is found by drawing a horizontal line intersecting the broken line at the given temperature. The intersection points with the worst-case curves then give the maximum temperature deviation. Table 8

shows the possible worst-case temperature errors for a series of temperatures in the range of application.

# REDUCTION OF TEMPERATURE ERROR BY SCALE CALIBRATION

The error of a temperature control unit built on the described principles can be considered mainly as an offset, which can be corrected by shifting the temperature scale on the potentiometer. Scale calibration can best be accomplished by maintaining the thermistor at a constant, known temperature and adjusting the potentiometer until trigger pulses just occur. The scale is then fixed so that the control pointer indicates the known temperature of the thermistor. To minimize errors, the calibration should be performed with the thermistor at 20°C (mid-point of the range) and the timing generator inhibited (Pin 12 connected to 0V).

Use of this scale calibration technique results in a temperature control accuracy of +0.2 to -0.1°C over the range 10°C to 30°C as shown in Table 9.

# SENSITIVITY OF THE TEMPERATURE-SENSING BRIDGE

To determine the choice of hysteresis and proportional band, the sensitivity of the temperature-sensing network must be known. As the thermistor is not a linear device, the sensitivity will vary according to the temperature. The sensing network is shown in Figure 14. The voltage at Pin 6 is given by:

$$V_6 = \frac{A \exp (B/T)}{R_1 + A \exp (B/T)} V_{11}.$$

From which the sensitivity is:

$$\frac{dV_6}{dT} = \frac{-BR_1A \ exp \ (B/T)}{T^2\{R_1 + A \ exp \ (B/T)\}^2} V_{11}.$$

Table 10 is based on this equation and shows the effect of sensitivity on the hysteresis and proportional band for the temperature range 10°C to 30°C.

### **APPLICATION EXAMPLES**

The TDA1023 is intended primarily for room temperature control using electric panel heaters. The controllable heater power range is from 400W to 2000W, although the upper limit may be increased by suitable choice of triacs and/or heatsinks. The TDA1023 may also be used as a time-proportional switch for cooker elements and similar devices, giving 100% control of the power dissipation.

AN1291

### A Design For Temperature Control Of Domestic Panel **Heaters**

Figure 23 shows the design for a timeproportional heater control using the TDA1023. Because of the economies that may be gained by the use of smaller or lower power components, two versions are described. Version A, for heaters from 400W to 1200W, uses triac BT138 and a 15 µF timing capacitor; version B, for heaters from 1200W to 2000W, uses triac BT139 and a 68 µF timing capacitor.



Table 6. Practical Dropping Capacitor Values

| SUPPLY<br>VOLTAGE<br>V <sub>S</sub> (V) | C <sub>D MAX</sub><br>(nF) | PRACTICAL VALUE OF<br>C <sub>D MAX</sub> (nF) |
|-----------------------------------------|----------------------------|-----------------------------------------------|
| 220                                     | 797                        | 680                                           |
| 240                                     | 730                        | 680                                           |
|                                         |                            |                                               |

Table 7. Tolerance Combinations for Thermistor Voltage Calculations

| TEMPERATURE | FOR V <sub>T MAX</sub>                                 | FOR V <sub>T MIN</sub>                                 |
|-------------|--------------------------------------------------------|--------------------------------------------------------|
| T < 25°C    | R <sub>25</sub> + 10%<br>B + 5%<br>R <sub>1</sub> - 1% | R <sub>25</sub> – 10%<br>B – 5%<br>R <sub>1</sub> + 1% |
| t > 25°C    | R <sub>25</sub> + 10%<br>b – 5%<br>R <sub>1</sub> – 1% | R <sub>25</sub> – 10%<br>b+5%<br>R <sub>1</sub> + 1%   |

AN1291



Figure 22. Nominal and Worst-Case
Values of V<sub>6</sub> as a Function of
Temperature

Table 8. Maximum Deviation From Selected Temperature

The broken line represents the ideal linear

| SELECTED      | DEVIATION     |               |  |
|---------------|---------------|---------------|--|
| TEMP.<br>(°C) | Upper<br>(°C) | Lower<br>(°C) |  |
| 5             | + 2.3         | -3.6          |  |
| . 10          | + 2.6         | 2.8           |  |
| 14            | + 2.6         | -2.7          |  |
| 20            | + 2.4         | -2.7          |  |
| 26            | + 2.3         | -2.6          |  |
| 30            | + 2.6         | -2.6          |  |
| 35            | +3.0          | -3.0          |  |

Table 11 gives the necessary component values for each of these versions for use with mains supplies of 220V, 50Hz. All figures in Table 11 have been calculated using the equations given in the previous sections, allowing for worst-case conditions. Because each version is designed to control a range of heater powers, it follows that each may not be ideal for all load powers in the range. If the ideal circuit is required, then this must be calculated as shown in the earlier sections.

The capacitor C<sub>1</sub> has been included in the circuit of Figure 23 to minimize the effects of any interference picked up in the sensor lines. This is only necessary when the sensor is remote from the control circuit. The built-in hysteresis and proportional band have been designed to provide optimum performance for panel heaters, so Pins 4 and 5 are not connected.

### Design Of Temperature Control For 220V, 50Hz Operation With 2kW Load

For a load power of 2kW the triac BT139 must be used. The relevant data for this triac

(also applicable to move the BT138) are given in Table 9.

Table 9. Maximum Deviation From Selected Temperature Scale Calibrated at 20°C

| SELECTED      | DEVIATION     |               |  |
|---------------|---------------|---------------|--|
| TEMP.<br>(°C) | Upper<br>(°C) | Lower<br>(°C) |  |
| 5             | -0.1          | -0.9          |  |
| 10            | +0.2          | -0.1          |  |
| 14            | +0.1          | 0             |  |
| 20            | 0             | 0             |  |
| 26            | -0.1          | +0.1          |  |
| 30            | +0.2          | +0.1          |  |
| 35            | +0.6          | +0.3          |  |

- I<sub>GT</sub> to trigger, all devices = 72mA;
- V<sub>GT</sub> to trigger all devices = 1.6V; { at 0°C
- I<sub>L</sub> = 60mA

The circuit used will be that of Figure 23. Pins 4 and 5 are not connected as the built-in hysteresis and proportional band will give the optimum performance.

### Value of Rs

The required trigger pulse width can be found from Figure 6 as a function of the load power, latch current, and supply voltage (2000W, 60mA, and 220V, 50Hz, respectively): tp MIN = 64µs.

From Figure 6, the value of R<sub>S</sub> to provide a trigger pulse of the required duration is then: R<sub>S</sub> = 135k $\Omega$ . The next preferred value above this is 150k $\Omega$ , providing a t<sub>P MIN</sub> of approximately 70 $\mu$ s.

### Value of R<sub>G</sub>

The maximum value of  $R_G$  that may be used is determined by the minimum voltage and current to reliably trigger all samples of the triac. In Figure 8 it can be seen that the operation point of 1.6V and 72mA lies between the load lines for 100 $\Omega$  and 120 $\Omega$ . The lesser of these two values,  $R_G=100\,\Omega$ , must be chosen. By calculation, it is found that this resistor may be  $110\,\Omega$ .

### Value of C<sub>T</sub>

For a load of 2kW, the repetition period must be at least 24 seconds (from Table 1). From Table 3 the minimum preferred value of  $C_T$  to provide this period is  $68\mu F$ . However, due to the different performance under AC and DC conditions, the actual capacitor used should be a  $47\mu F$ , 25V, catalog number 2222 016 90129 (see Table 2).

### Value of R<sub>1</sub> and R<sub>P</sub>

For control over the range  $5^{\circ}$ C to  $35^{\circ}$ C and thermistor characteristics of B = 4200 and

 $R_{25}=22k\Omega$ , the value of  $R_1$  has previously been shown to be 18.7k $\Omega$  ±1%. A suitable value for  $R_P$  is  $22k\Omega$ .

#### Value of RD

First, the maximum average output current must be found. Figure 17 gives  $|_{3(AVG)}$  MAX as a function of the values of resistors R<sub>S</sub> and R<sub>G</sub>. For this circuit  $|_{3(AVG)}$  MAX = 3.5mA.

Once the maximum average output current is known, the minimum required supply current can be found from Figure 18. With minimum hysteresis and proportional band, the average value of the supply current is 10.5mÅ.

Using this value of  $I_{16(AVG)}$ , the required value of  $R_D$  can be found from Figure 20:  $R_D$  = 6.8k $\Omega$ . The power dissipation in the resistor, when diode  $D_1$  is present in the circuit, is then 4.3W.

#### Final component list

Table 12 gives a summary of the component values for the 2kW, 220V, 50Hz temperature controller.

## Time-Proportional Power Control

The TDA1023 may be used to provide proportional control of devices such as electric cooker elements. The temperature-sensing bridge is replaced by a potentiometer, the power in the load being proportional to the potentiometer setting (see Figure 24).

The inputs to the comparator are:

- Pin 7: the triangular waveform at the timing capacitor
- Pin 6: the potentiometer voltage.

Proportional power control is thus obtained while the potentiometer voltage lies between the upper and lower limits of the triangular waveform. As the timing capacitor is charged and discharged by current sources, the voltage across it will never reach zero, so that load power will be zero before the potentiometer reaches its minimum setting. Similarly, maximum load power is reached before the maximum setting of the potentiometer. This effect can be reduced by the addition of resistors R1 and R2. To ensure that 0% and 100% load power can be selected by the potentiometer setting, the values of R1 and R<sub>2</sub> should each be limited to 10% of the value of Re.

All the circuit components are calculated in the same way as for the temperature controller, including the timing capacitor C<sub>T</sub>. An example circuit, with components suitable for the control of loads from 1 to 2kW from 220V, 50Hz supplies, is shown in Figure 25. Pins 9 and 11 are shorted together as the voltage translation circuit is not used.

AN1291

Table 10. Sensitivity of Temperature-Sensing Network NTC Thermistor: Catalog Number 2322 642 12223 Resistor: 18.7k $\Omega$ 

| TEMP<br>(°C) | SENS<br>(mV/°C) | HYSTERESIS<br>(°C/20mV) | PROP BAND<br>(°C/80mV) |
|--------------|-----------------|-------------------------|------------------------|
| 10           | 86              | 0.23                    | 0.93                   |
| 15           | 91              | 0.22                    | 0.88                   |
| 20           | 94              | 0.21                    | 0.85                   |
| 25           | 94              | 0.21                    | 0.85                   |
| 30           | 91              | 0.22                    | 0.88                   |





Figure 24. Typical Load Power as a Function of Potentiometer Shaft Rotation for a Time-Proportional Power Regulator

AN1291

Table 11. Temperature Controller Component Values Mains supply: 220V, 50Hz
Version A: Heater Powers 400 – 1200W Version B: Heater Powers 1200 – 2000W

| COMPONENT         | VERSION A                         | VERSION B                         | REMARKS                                    |
|-------------------|-----------------------------------|-----------------------------------|--------------------------------------------|
| Triac             | BT138                             | BT139                             |                                            |
| VDR               | 350V, 1mA                         | 350V, 1mA                         | Cat. No. 2322 594 13512 (Varistor)         |
| D <sub>1</sub>    | BYX10                             | BYX10                             |                                            |
| R <sub>1</sub>    | 18.7kΩ                            | 18.7kΩ                            | 1% tolerance                               |
| R <sub>NTC</sub>  | $R_{25} = 22k\Omega$<br>B = 4200k | $R_{25} = 22k\Omega$<br>B = 4200k | Cat. No. 2322 642 12223 (Thermistor)       |
| R <sub>P</sub>    | 22kΩ                              | 22kΩ                              | Potentiometer                              |
| R <sub>D</sub>    | 4.3kΩ                             | 6.2k $\Omega$                     | Power in $R_D$ : $A = 6.8W$<br>B = 4.8W    |
| R <sub>G</sub>    | 110Ω                              | 110Ω                              |                                            |
| R <sub>S</sub>    | 430kΩ                             | 180kΩ                             |                                            |
| C <sub>1</sub>    | 47nF                              | 47nF                              |                                            |
| Cs                | 220μF, 16V                        | 220μF, 16V                        |                                            |
| C <sub>T</sub>    | 15μF (DC)                         | 68μF (DC)                         | See Table 3                                |
| C <sub>D</sub> *  | 680nF                             | 470nF                             |                                            |
| R <sub>SD</sub> * | 390Ω                              | 390Ω                              | Power in $R_{SD}$ : $A = 1.2W$<br>B = 0.6W |

NOTE:

Table 12. Temperature Controller Component Value

Mains Supply: 220V, 50Hz Heater Power: 2000W

| COMPONENT        | TYPE/VALUE                        | REMARKS                              |
|------------------|-----------------------------------|--------------------------------------|
| Triac            | BT139                             |                                      |
| VDR              | 350V, 1mA                         | Cat. No. 2322 594 13912 (Varistor)   |
| D <sub>1</sub>   | BYX10                             |                                      |
| R <sub>1</sub>   | 18.7kΩ                            | 1% tolerance                         |
| R <sub>NTC</sub> | $R_{25} = 22k\Omega$<br>B = 4200k | Cat. No. 2322 642 12223 (Thermistor) |
| R <sub>P</sub>   | 22kΩ                              | Potentiometer                        |
| R <sub>D</sub>   | 6.8kΩ                             | Power in R <sub>D</sub> = 4.3W       |
| R <sub>G</sub>   | 110Ω                              |                                      |
| R <sub>S</sub>   | 150kΩ                             |                                      |
| C <sub>1</sub>   | 47nF                              |                                      |
| C <sub>S</sub>   | 220μF, 16V                        |                                      |
| C <sub>T</sub>   | 47μF                              | Cat No. 2222 016 90129               |

<sup>\*</sup>CD and RSD only required if used in place of D1 and RD.

AN1291



March 1977 8-293

AN1291



NOTE:

Previously published as Technical Information 025, March 1, 1977, ELCOMA, the Netherlands.

8-294 March 1977

# **Signetics**

# Section 9 System Control

**Linear Products** 

### **INDEX**

| PCD3343  | CMOS Microcontroller for Telephone Sets | 9-3  |
|----------|-----------------------------------------|------|
| PCF8570  | 256 × 8 Static RAM                      | 9-30 |
| PCF8571  | 1k Serial RAM                           | 9-38 |
| PCF8573  | Clock/Calendar With Serial I/O          | 9-46 |
| PCF8574  | 8-Bit Remote I/O Expander               | 9-57 |
| PCF8582A | I <sup>2</sup> C CMOS EEPROM (256 × 8)  | 9-65 |

# Sianetics

## PCD3343 CMOS Microcontroller for Telephone Sets

**Product Specification** 

**Linear Products** 

### DESCRIPTION

The PCD3343 is a single-chip 8-bit microcontroller fabricated in CMOS. It has special on-chip features for application in telephone sets. The device is maskprogrammable, designed to provide telephone dialing facilities such as redial, repertory dial, emergency call, keyboard scan, and pulse dial and/or DTMF dial via dedicated peripheral.

#### **FEATURES**

- 8-bit CPU, ROM, RAM, I/O in a single 28-lead DIP or SO package
- 3K ROM bytes
- 224 RAM bytes
- 20 quasi-bidirectional I/O port
- Two test inputs: one of which is also the external interrupt input (CE/TO)
- Single-level vectored interrupts: external, timer/event counter. serial I/O
- Serial I/O which can be used in bus systems with more than one master (serial I/O data via an existing port line and clock via a dedicated line)
- 8-bit programmable timer/event counter
- Over 80 instructions (based on MAB8048, MAB8400 and PCF8500)
- All instructions 1 or 2 cycles
- Clock frequency 100kHz to 10MHz
- Single supply voltage from 1.8V
- Low standby voltage and current
- STOP and IDLE mode
- On-chip oscillator with output drive capability for peripherals (e.g., PCD3312 DTMF generator)
- Configuration of all I/O port lines individually selected by mask: pull-up, open-drain or push-pull
- Power-on reset circuit and low supply voltage detection

#### PIN CONFIGURATION



#### 1, 26 - 28 10 - 3, 25, V<sub>DD</sub> Power supply A0 - A12 Address outputs 24, 21, 23, 2 11 - 13, 15 - 19 D0 – D7 PSEN Data 20 Program store enable

- RAM capacity of PCF8500B is 256 bytes.
   Access time for ROMS/EPROMS to be below 7 × 1/f<sub>XTAL</sub>.

  3. Pin 12 CE/TO is on the PCF84C00B, inverted and labeled INT/TO.
- Reset state of all ports individually selected by mask
- Operating temperature range: -25 to +70°C

### **APPLICATIONS**

- Feature phones
- Pay telephones
- Control application with low voltage/current requirements

### PIN CONFIGURATION



### ORDERING INFORMATION

9-3

| DESCRIPTION                                    | TEMPERATURE RANGE | ORDER CODE |
|------------------------------------------------|-------------------|------------|
| 28-Pin Plastic DIP (SOT-117D)                  | -25°C to +70°C    | PCD3343PN  |
| 28-Pin Plastic SO Package<br>(SO-28, SOT-136A) | -25°C to +70°C    | PCD3343TD  |

has inverted polarity.

PCD3343

### **BLOCK DIAGRAM**



PCD3343

### Connection of EPROM to 'Piggy-back' Package PCF8500B



### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                            | PARAMETER                                                     | RATING                       | UNIT     |
|-----------------------------------|---------------------------------------------------------------|------------------------------|----------|
| V <sub>DD</sub>                   | Supply voltage (Pin 28)                                       | -0.8 to +8                   | V        |
| VI                                | All input voltages                                            | 0.8 to V <sub>DD</sub> + 0.8 | ٧        |
| ±I <sub>I</sub> , ±I <sub>O</sub> | DC current into any input or output                           | 10                           | mA       |
| Ртот                              | Total power dissipation <sup>1</sup>                          | 500                          | mW       |
| Po<br>Po                          | Power dissipation per output<br>except P23, SCLK<br>P23, SCLK | 50<br>180                    | mW<br>mW |
| T <sub>STG</sub>                  | Storage temperature range                                     | -65 to +150                  | °C       |
| TA                                | Operating ambient temperature range                           | -25 to +70                   | °C       |
| TJ                                | Operating junction temperature                                | 125                          | °C       |

### NOTES:

1. Thermal resistance (junction to ambient)

for SOT-117D  $\theta_{\rm JA}$  max. = 120°C/W. for SOT-135A  $\theta_{\rm JA}$  max. = 60°C/W. for SOT-136A  $\theta_{\rm JA}$  max. = 150°C/W.

PCD3343

DC ELECTRICAL CHARACTERISTICS  $V_{DD} = 2.75$  to 6V;  $V_{SS} = 0V$ ;  $T_A = -25^{\circ}C$  to  $+70^{\circ}C$ ; all voltages with respect to  $V_{SS}$ ; f = 3.58 MHz with  $R_S = 50 \Omega$ , unless otherwise specified.

| OVIIDOI                              |                                                                                                                                                                            |                    |     |                    |                |  |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------------------|----------------|--|
| SYMBOL                               | PARAMETER                                                                                                                                                                  | Min                | Тур | Max                | UNIT           |  |
| V <sub>DD</sub>                      | Supply voltage operating (see Figure 20) STOP mode for RAM retention                                                                                                       | 1.8<br>1.0         | i   | 6                  | V              |  |
| I <sub>DD</sub>                      | Supply current operating at V <sub>DD</sub> = 3V (see Figure 21)                                                                                                           |                    | 600 |                    |                |  |
| $I_{DD}$                             | IDLE mode<br>at V <sub>DD</sub> = 3V (see Figure 22)                                                                                                                       |                    | 300 |                    | μA<br>μA       |  |
| I <sub>DD</sub>                      | STOP mode (see Figure 23) <sup>1</sup><br>at $V_{DD} = 1.8V$ ; $T_A = 25^{\circ}C$<br>at $V_{DD} = 1.8V$ ; $T_A = 55^{\circ}C$<br>at $V_{DD} = 1.8V$ ; $T_A = 70^{\circ}C$ |                    | 1.2 | 2.5<br>5<br>10     | μΑ<br>μΑ<br>μΑ |  |
| Reset I/O                            |                                                                                                                                                                            |                    |     |                    |                |  |
| V <sub>RESET</sub>                   | Switching level                                                                                                                                                            |                    | 1.3 |                    | ٧              |  |
| l <sub>OL</sub>                      | Sink current at V <sub>DD</sub> > V <sub>RESET</sub>                                                                                                                       |                    | 7   |                    | μΑ             |  |
| Inputs                               |                                                                                                                                                                            |                    |     |                    |                |  |
| V <sub>IL</sub>                      | Input voltage Low                                                                                                                                                          | 0                  |     | 0.3V <sub>DD</sub> | ٧              |  |
| V <sub>IH</sub>                      | Input voltage High                                                                                                                                                         | 0.7V <sub>DD</sub> |     | V <sub>DD</sub>    | ٧              |  |
| ± I <sub>IL</sub>                    | Input leakage current at $V_{SS} < V_I < V_{DD}$                                                                                                                           |                    |     | 1                  | μΑ             |  |
| Outputs                              |                                                                                                                                                                            |                    |     |                    |                |  |
| V <sub>OL</sub>                      | Output voltage Low at $V_1 = V_{SS}$ or $V_{DD}$ ; $\ _{O}  < 1 \mu A$                                                                                                     |                    |     | 0.05               | ٧              |  |
| lol<br>lol                           | Output sink current Low at V <sub>DD</sub> = 3V; V <sub>O</sub> = 0.4V except P23/SDA, SCLK (see Figure 24) P23/SDA, SCLK (see Figure 25)                                  |                    | 1.5 |                    | mA<br>mA       |  |
| -I <sub>ОН</sub><br>-I <sub>ОН</sub> | Pull-up output source current High (see Figure 26) at $V_{DD} = 3V$ ; $V_{O} = 0.9V_{DD}$ at $V_{DD} = 3V$ ; $V_{O} = V_{SS}$                                              |                    |     | 200                | μΑ<br>μΑ       |  |
| -І <sub>ОН</sub>                     | Push-pull output source current High at $V_{DD} = 3V$ ; $V_O = V_{DD} - 0.4V$                                                                                              |                    | 1.5 |                    | mA             |  |

#### NOTE

### AC ELECTRICAL CHARACTERISTICS Rise and fall times between 10 and 90% levels, CL = 50pF.

| SYMBOL         | PARAMETER      |     | At 70°C Maximum Value |     |    |  |
|----------------|----------------|-----|-----------------------|-----|----|--|
| $V_{DD}$       | Supply voltage | 1.8 | 3.0                   | 6.0 | ٧  |  |
| t <sub>F</sub> | Fall time      | 200 | 100                   | 70  | ns |  |
| t <sub>R</sub> | Rise time      | 200 | 100                   | 80  | ns |  |

<sup>1.</sup> Crystal connected between XTAL 1 and XTAL 2; SCL and SDA pulled to  $V_{DD}$  via  $5.6k\Omega$  resistor; CE and T1 at  $V_{SS}$ .

# FUNCTIONAL DESCRIPTION Bond-Out Version PCF84C00B

The PCF84C00B is a microcontroller that contains no on-board ROM, but has all address and data lines brought out to access an external ROM or EPROM. This version has more pins than the PCD3343 with on-board ROM. The RAM has 256 bytes. It can address 8k bytes of ROM.

## 'Piggy-Back' Version PCF84C00B

The PCF84C00B is a special package that has standard pinning to the bottom which facilitates insertion as a mask-programmed device. An EPROM can be mounted on top in an additional socket. The total package height is greater than the standard DIP package. The RAM has 256 bytes and can also address 8k bytes of program memory.

### **Program Memory PCD3343**

The program memory consists of 3072 bytes (8-bit words), in a read-only memory (ROM). Each location is directly addressable by the program counter. The memory is mask-programmed at the factory. Figure 1 shows the program memory map.

Four program memory locations are of special importance:

 Location 0: contains the first instruction to be executed after the processor is initialized (RESET),

- Location 3: contains the first byte of an external interrupt service subroutine,
- Location 5: contains the first byte of a serial I/O interrupt service subroutine,
- Location 7: contains the first byte of a timer/event counter interrupt service subroutine.

Program memory is arranged in banks of 2k bytes, which are selected by SEL MB instructions. The program memory is further divided into location 'pages', each of 256 bytes. This latter division applies only for conditional branches. Memory bank boundaries can be crossed only by using the unconditional branch instructions after the appropriate memory bank has been selected. A CALL instruction can transfer control to a subroutine on any 'page'; RET and RETR instructions can transfer control from a subroutine back to the main program.

### Data Memory PCD3343

Data memory consists of 224 bytes (8-bit words), random-access data memory (RAM). All locations are indirectly addressable using RAM pointer registers; up to 16 designated locations are directly addressable. Memory also includes an 8-level program counter stack addressed by a 3-bit stack pointer. Figure 2 shows the data memory map.

### Working Registers

Locations 0 to 7 are designated as working registers, directly addressable by the direct

register instructions. Ease of addressing, and a minimum requirement of instruction bytes to manipulate their contents, makes these locations suitable for storing frequently addressed intermediate results. This bank of registers can be selected by the SEL RB0 instruction.

Executing the select register bank instruction SEL RB1 designates locations 24 to 31 as working registers instead of locations 0 to 7, and they are then directly addressable. This second bank of working registers may be used as an extension of the first or reserved for use during interrupt service subroutines, saving the first bank for use in the main program. If the second bank is not used, locations 24 to 31 may serve as general purpose RAM.

The first locations of each bank contain the RAM pointer registers R0, R1, R0', and R1', which indirectly address all RAM locations.

All RAM locations make efficient program loop counters when used with the decrement register and test instruction DJNZ.

### **Program Counter Stack**

Locations 8 to 23 may be designated as an 8-level program counter stack (2 locations per level), or as general purpose RAM. The program counter stack (Figure 3) enables the processor to keep track of the return addresses and status generated by interrupts or CALL instructions by storing the contents of the program counter prior to servicing the subroutine. A 3-bit stack pointer determines





9

PCD3343

which of the eight register pairs of the program counter stack will be loaded with the next generated return address.

The stack pointer, when initialized to 000 by RESET, points to RAM locations 8 and 9. On the first subroutine CALL or interrupt, the contents of the program counter and bits 4, 6, and 7 of the program status word (PSW) are transferred to locations 8 and 9. The stack pointer increments by one and points to locations 10 and 11 ready for another CALL. Because an address may be up to 13 bits long, two bytes must be used to store each address.

At the end of a subroutine, which is signalled by a return instruction (RET or RETR), the stack pointer decrements by one and the contents of the register pair on top of the stack are transferred to the program counter. The saved PSW bits are transferred to the PSW only by the RETR instruction.

If not all 8 levels of subroutine and interrupt nesting are used, the unused portion of the stack may be used as any other indirectly addressable RAM locations. Possible locations from 32 to 223 may be used for storage of program variables or data.

Nesting of subroutines within subroutines can continue up to 8 times without overflowing the stack. If overflow does occur, the deepest address stored (locations 8 and 9) will be overwritten and lost since the stack pointer overflows from 111 to 000. It also underflows from 000 to 111.

The value of the saved contents of the program counter is different for an interrupt CALL compared to a normal CALL to subroutine. With an interrupt CALL, the program counter return address is saved; with a subroutine CALL, the saved program counter value is one less than the program counter return address.



#### **IDLE and STOP Modes**

#### IDLE Mode

When the microcontroller enters the IDLE mode via the IDLE instruction (H'01'), the oscillator, timer/counter, and serial I/O are kept running. The microcontroller exits from the IDLE mode by one of three interrupts if they are enabled, or by activating a RESET. If the interrupt is not enabled the processor will remain in the IDLE mode. An active signal on the RESET pin restarts the microcontroller and a normal RESET sequence is executed (see Figure 4).

An active signal coming from an enabled interrupt causes the execution of the normal interrupt routine since normal interrupt scanning is still being carried out. A Low-to-High transition on the external interrupt pin (CE/ $\overline{10}$ ) reactivates the microcontroller. A High

level applied to CE/TO will reactivate the microcontroller only in the STOP mode. Thus, if CE/TO was High before the microcontroller entered the IDLE mode, it must go LOW before the microcontroller can be reactivated (see Figure 5).

Wake-up from the IDLE mode is ensured when  $CE/\overline{TO}$  is Low for 4CP (clock periods) followed by a High for 7CP. After the initial forced CALL H'003' operation (60CP) the program continues with the external interrupt service routine.

### STOP Mode

The microcontroller enters the STOP mode by the STOP instruction (H'22'). The oscillator is switched off. The internal status of the CPU, RAM contents, and the state of I/O ports are not affected. The microcontroller can be brought out of the STOP mode by an



PCD3343





active signal at the external interrupt input or by an external RESET signal. When one of these two signals is applied, an internal delay of 1866CP is provided to ensure that all internal clocks are operating correctly before restart (see Figure 6).

If the microcontroller exits from the STOP mode by activating RESET, a normal RESET sequence is executed.

If the microcontroller exits the STOP mode by pulling the external interrupt input pin High, an interrupt sequence is executed only if the external interrupt is enabled. In this event the microcontroller resumes the normal program sequence after returning from the interrupt routine, as in the normal mode. If the interrupt is not enabled, it continues the normal pro-

gram sequence, executing the instruction following the STOP instruction.

The microcontroller is restarted by a High level applied at the CE/TO pin, and not by a Low-to-High transition as in a normal interrupt mechanism.

When the CE/TO level is active during the STOP instruction, no STOP is executed.

A High level on the external interrupt input of at least  $1\mu s$  will cause the microcontroller to exit the STOP mode.

### I/O Facilities

The PCD3343 family has 23 I/O lines arranged as:

 Port 0: Parallel port of 8 lines (P00 to P07).

- Port 1: Parallel port of 8 lines (P10 to P17).
- Port 2: Parallel port of 4 lines (P20 to P23).
- SCLK: Serial I/O consisting of a data line shared with a parallel port line (P23) and a separate clock line SCLK.
- CE/TO: External interrupt and test input. When used as a test input can be directly tested by conditional branch instructions JTO and JNTO.
- T1: Test input which can alter program sequences when tested by conditional jump instructions JT1 and JNT1. T1 also functions as an input to the 8-bit timer/event counter.

### PCD3343



#### **Parallel Ports**

All parallel ports can be used as outputs or inputs. Their structure is quasi-bidirectional. Output data written to a port is latched and remains unchanged until rewritten. Input data is not latched and so must be present until read by an input instruction.

Input lines are fully CMOS compatible. Output lines can drive one LSTTL or CMOS load. Instructions; for ANL and ORL Instructions, the Ports Change on the Time Slot 7 of Cycle 2

Figure 8 shows the quasi-bidirectional I/O interface with push-pull output and switched pull-up current source.

Each line is pulled up to V<sub>DD</sub> via a constant current source (TR4), which is enabled via TR3 whenever one of the two output latches contains a logic 1. This current provides sufficient source current for a TTL High level, yet can be pulled Low by an external CMOS device, thus allowing the same pin to be used for both input and output.

When a logic 1 is written to the line for the first time (MQ = 1, SQ = 0), TR2 is switched on for the duration of the internal write pulse (one oscillator period), to provide a fast transition from logic 0 to logic 1. Subsequent writing of a logic 1 to the port lines will not switch TR2 on. This prevents unnecessary current through external components connected to the port lines of the same port which might be in the input mode and also connected to ground.

When a logic 0 is written to the line, TR3 switches off the current source. Current sinking capability is provided by TR1, which is now switched on. When used as an input, a logic 1 must first be written to the line; otherwise TR1 will remain low impedance.

In telephone applications this switched pullup source may not be sufficient. Therefore, the PCD3343 offers the possibility to select individually 19 of the 20 parallel port pins (not P23), by the following mask options:

Option 1: STANDARD PORT; quasi-bidirectional I/O with switched pull-up current source of 100 µA (typ.) and

P-channel booster transistor TR2 (1.5mA). TR2 is only active during 1 clock cycle (0.28 \mu s at 3.58 MHz).

Option 2: OPEN-DRAIN; quasi-bidirectional I/O with only an N-channel open drain output. Application as an output requires connection of an external pull-up resistor (Figure 9).

Option 3: PUSH-PULL OUTPUT; drive capability of the output will be 1.5mA (typ.) at V<sub>DD</sub> = 3V in both polarities. To avoid a large current flowing through the output transistors during the input mode, these push-pull pins must only be used as outputs (Figure 10).

Also, individual mask selection of the RESET state of these port pins can be achieved by appending the following options S and R to options 1, 2, or 3.

Option S-SET:

after RESET this pin will be initialized to High.

Option R-RESET: after R

after RESET this pin will

be initialized to Low.

### PCD3343





Signetics Linear Products Product Specification

### CMOS Microcontroller for Telephone Sets

PCD3343



#### Serial I/O (SIO)

The PCD3343 has an on-chip serial I/O interface. This SIO interface is a versatile feature in an intelligent telephone set, as shown in application diagram Figure 30.

In this application the SIO is used to communicate with the different peripherals, such as:

- DTMF generator (PCD3312)
- LCD drivers (PCF8577)
- External RAM (PCD8571)
- Clock calendar (PCB8573)

No extra hardware is required for decoding, addressing, and data processing.

Whereas a normal microcontroller must regularly monitor the serial data bus for the presence of data, the serial I/O interface detects, receives, and converts the serial data stream into parallel format without interrupting the execution of the current program. An interrupt is sent to the PCD3343 only when a complete byte is received. It then reads the data byte in one instruction. Similarly, during transmission the serial I/O interface performs parallel to serial conversion and subsequent serial output of the data. The microcontroller is only interrupted in the execution of its programmed tasks when a complete byte has been transmitted.

The design of the PCD3343 serial I/O system allows any number of devices from PCF8500 family (clips) to be connected via the two-line serial bus. The ability of any devices to communicate, without interrupting the operation of any other devices on the bus, is an outstanding attribute of the system. This is achieved by allocating a specific 7-bit address to each device and providing a system whereby a device reacts only to a message

prefixed with its own address or the 'general CALL' address. Address recognition is performed by the interface hardware so that operation of the microcontroller need only be interrupted when a valid address has been received. This saves significant processing time and memory space compared with a conventional microcontroller employing a software serial interface. When the addressing facility is not required, for instance, in a system with only two microcontrollers, direct data transfer without addressing can be performed. In multi-master systems, an automatically invoked arbitration procedure prevents two or more devices from continuing simultaneous transmission.

In NORMAL (running) and IDLE mode, the serial I/O logic remains active; its internal system clock will be switched off when there is no activity on the serial bus.

After execution of the STOP instruction, the oscillator of the PCD3343 is switched off. This means that the serial I/O logic will remain in the state it was at the occurrence of the STOP instructions. To avoid "bus block" problems and to assure correct start-up of the bus after exit from the STOP mode, the user should disable the serial logic (ESO = 0) prior to the execution of the STOP instruction. This must be carried out only when the PCD3343 has finished a serial data transfer.

### Serial I/O Interface

Figure 11 shows the serial I/O interface. The clock line of the serial bus has exclusive use of Pin 3 (SCLK) while the data line shares Pin 2 (serial data) with the I/O line P23 of port 2. When the serial I/O is enabled, P23 is disabled as a parallel port line; (P23 and SCLK only open drain).

The microcontroller and interface communicate via the internal microcontroller bus and the Serial Interrupt Request line. Data and information controlling the operation of the interface are stored in four registers:

- Data shift register (S0)
- Serial I/O interface status word (S1)
- Serial clock control word (S2)
- Address register

### Data Shift Register (SO)

Register SO converts serial data to parallel format and vice versa. A pending interrupt is generated only after a complete byte has been transmitted, or after a complete data byte, specific address, or 'general CALL' address has been received. The most significant bit is transmitted first.

#### Serial I/O Interface Status Word (S1)

Register S1 provides information concerning the state of the interface and stores information from the microcontroller. Bits 0 to 3 are duplicated: control bits in these positions can only be written by the microcontroller, while interface bits can only be read.

### MST and TRX (See Table1)

These bits determine the operating mode of the serial I/O interface.

Table 1. Operating Modes of the Serial I/O Interface

| MST | TRX | OPERATING MODE     |  |  |  |
|-----|-----|--------------------|--|--|--|
| 0   | 0   | Slave receiver     |  |  |  |
| 1   | 0   | Master receiver    |  |  |  |
| 0   | 1   | Slave transmitter  |  |  |  |
| 1   | 1   | Master transmitter |  |  |  |

June 10, 1988 9-12

### Q

### CMOS Microcontroller for Telephone Sets

PCD3343

#### BB: Bus Busy.

This is the flag which indicates the status of the bus.

#### PIN: Pending Interrupt Not

PIN = '0' indicates the presence of a pending interrupt, which will cause a Serial Interrupt Request when the serial interrupt mechanism is enabled.

### ESO: Enable Serial Output

The ESO flag enables/disables the serial I/O interface: ESO = '1' enables, ESO = '0' disables. ESO can only be written by software.

### BC0, BC1, and BC2

Bits BC0, BC1, and BC2 indicate the number of bits received or transmitted in a data stream. These bits can only be written by software.

### AL: Arbitration Lost

The arbitration lost flag is set by hardware when the serial I/O interface, as master transmitter, loses a bus arbitration procedure.

#### AAS: Addressed As Slave

This flag is set by hardware when the interface detects either its own specific address or the 'general CALL' address as the first byte of a transfer and the interface has been programmed to operate in the address recognition mode.

### AD0: Address Zero

This flag is set by hardware after detection of the 'general CALL' address when the interface is operating in the address recognition mode.

#### LRB: Last Received Bit

This contains either the last data bit received or, for a transmitting device in the acknowledgement mode, the acknowledgement signal from the receiving device.

Bits AL, AAS, AD0, and LRB can only be read by software.

### Serial Clock Control Word (S2)

Bits 0 to 4 of the clock control register S2 are used to set the frequency of the serial clock signal. When a 3.58MHz crystal is used, the frequency of the serial clock can be varied between 92kHz and 580Hz (see Table 2). An

Table 2. SIO Clock Pulse Frequency Control When Using a 3.58MHz Crystal

| HEXADECIMAL S20-S24<br>CODE | DIVISOR     | F <sub>SCLK</sub> (kHz) (APPROXIMATE) |  |
|-----------------------------|-------------|---------------------------------------|--|
| 0                           | Not allowed |                                       |  |
| 1                           | 39          | 92                                    |  |
| 2                           | 45          | 80                                    |  |
| 3                           | 51          | 70                                    |  |
| 4                           | 63          | 57                                    |  |
| 5                           | 75          | 48                                    |  |
| 6                           | 87          | 41                                    |  |
| 7                           | 99          | 36                                    |  |
| 8                           | 123         | 29                                    |  |
| 9                           | 147         | 24                                    |  |
| Α                           | 171         | 21                                    |  |
| В                           | 195         | 18                                    |  |
| С                           | 243         | 15                                    |  |
| D                           | 291         | 12                                    |  |
| E                           | 339         | 11                                    |  |
| F                           | 387         | 9.2                                   |  |
| 10                          | 483         | 7.4                                   |  |
| 11                          | 579         | 6.2                                   |  |
| 12                          | 675         | 5.3                                   |  |
| 13                          | 771         | 4.6                                   |  |
| 14                          | 963         | 3.7                                   |  |
| 15                          | 1155        | 3.1                                   |  |
| 16                          | 1347        | 2.7                                   |  |
| 17                          | 1539        | 2.3                                   |  |
| . 18                        | 1923        | 1.9                                   |  |
| 19                          | 2307        | 1.6                                   |  |
| 1A                          | 2691        | 1.3                                   |  |
| 1B                          | 3075        | 1.2                                   |  |
| 1C                          | 3843        | 0.93                                  |  |
| 1D                          | 4611        | 0.78                                  |  |
| 1E                          | 5379        | 0.67                                  |  |
| 1F                          | 6147        | 0.58                                  |  |

asymmetrical clock with a High-to-Low ratio of 3:1 can be generated using Bit 5. The asymmetrical clock allows a microcontroller more time per clock period for sampling the data line, making the timing of this action less critical. Bit 6 can be used to activate the acknowledge mode of the serial I/O. S2 is a write only register.

#### **Address Register**

The address register contains the 7-bit address back-up latches and the bit (ALS) used to enable/disable the address recognition mode. The address register can be written

using the MOV S0, A and MOV S0, #data instructions, but only when ES0 = '0'.

### Serial I/O Interrupt Logic

An EN SI instruction enables and a DIS SI instruction disables the interrupt logic. When the logic is enabled, a pending interrupt results in a serial I/O interrupt to the processor, causing a CALL to location 5 in the ROM. When disabled, the presence of an interrupt is still indicated by PIN in S1, allowing the interrupt to be serviced. However, vectored interrupt will not occur.



Table 3. Serial I/O Addresses for Telephony Peripherals

| TYPE    | ADDRESS |   |   |   |    | DESCRIPTION |     |     |                         |
|---------|---------|---|---|---|----|-------------|-----|-----|-------------------------|
|         | 7       | 6 | 5 | 4 | 3  | 2           | 1   | 0   |                         |
| PCF8570 | 1       | 0 | 1 | 0 | A2 | A1          | A0  | R/W | 2k RAM                  |
| PCD8571 | 1       | 0 | 1 | 0 | A2 | A1          | A0  | R/W | 1k RAM                  |
| PCD3311 | 0       | 1 | 0 | 0 | 1  | 0           | A0  | R/W | DTMF dialer             |
| PCD3312 | 0       | 1 | 0 | 0 | 1  | 0           | A0  | R/W | DTMF dialer             |
| PCF8566 | 0       | 1 | 1 | 1 | 1  | 1           | 0/1 | 0   | 1:4 LCD driver          |
| PCF8582 | 1       | 0 | 1 | 0 | A2 | A1          | A0  | R/W | 256 × 8 EEPROM          |
| PCF8583 | 1       | 0 | 1 | 0 | 0  | 0           | A0  | R/W | $256 \times 8$ RAM with |
|         |         |   |   |   |    |             |     |     | clock calendar          |
| PCF8591 | 1       | 0 | 0 | 1 | A2 | A1          | A0  | R/W | A/D plus DAC            |
| PCF8200 | 0       | 0 | 1 | 0 | 0  | 0           | 0   | R/W | Speech synthesizer      |
| PCD8573 | 1       | 1 | 0 | 1 | 0  | A1          | AO  | R/W | Clock calendar          |
| PCF8574 | 0       | 0 | 1 | 1 | A2 | A1          | A0  | R/₩ | 8-bit I/O expander      |
| PCF8576 | 0       | 1 | 1 | 1 | 0  | 0           | 0/1 | 0   | 1: 4 LCD driver         |
| PCF8577 | 0       | 1 | 1 | 1 | 0  | 1           | 0/1 | 0   | 1 : 2 LCD driver        |

Interrupts (see Figure 12)

When the external interrupt is enabled, a Low-to-High transition on the CE/TO input initiates an external interrupt subroutine which causes a CALL to program memory location 3 following completion of the current instruction. The interrupt must remain enabled until the interrupt instruction is completed. Otherwise, the next instruction of the main program will be executed. Serial I/O interrupt, when enabled, causes a CALL to location 5, and a timer/event counter overflow forces a CALL to location 7 when the timer interrupt is enabled.

When an interrupt subroutine starts, the contents of the program counter and bits 4, 6, and 7 of the PSW have been saved in the program counter stack. Accumulator contents have to be saved by software. Interrupt acknowledgement can be carried out by software via port pins. All interrupt subroutines must reside in memory bank 0.

Since the interrupt system is single level, once an interrupt is detected all further interrupt requests are latched, but ignored, pending a RETR instruction to re-enable the interrupt logic. After executing RETR, the program continues in the main part; this is independent of the occurrence of a second interrupt during the running of the first routine. If 2 or 3 interrupts occur simultaneously, their priority in

- (1) external
- (2) serial I/O
- (3) timer/event counter

An external interrupt can be generated by using the timer/counter in the event counter mode. The counter is first preset to (H'FF'), then EN TCNTI instruction is executed. A Low-to-High transition of the T1 input will then intitate an interrupt subroutine and cause a CALL to location 7.

On execution of a DIS I instruction, the PCD3343 always clears the digital filter/latch and the External Interrupt Flag.

The Timer Flag (TF) is reset only when the JTF or JNTF instruction is executed or after RESET.

The Timer Interrupt Flag is set when timer overflow occurs, only if the timer interrupt is enabled.

The microcontroller will exit the IDLE mode when any one of the following three interrupts is enabled:

- External
- Serial I/O
- Timer/event counter

There is no internal pull-up or pull-down device connected to the external interrupt input (Pin 12). If required, Pin 12 must be externally connected to a resistor ( $R \le 100 k\Omega$ ). When the external interrupt is not used, Pin 12 must be connected to Vss.

PCD3343



June 10, 1988 9-16

PCD3343

### Oscillator (see Figure 13)

The 3.58MHz oscillator can be inhibited by the STOP instruction under software control. It is also inhibited when a low voltage condition is present to prevent discharge of a weak back-up battery.

Provided the supply voltage is within the operating range, the oscillator will be restarted after a STOP instruction by a High level at either the CE/TO or RESET pin.

The oscillator has the output drive capability for the DTMF generator (PCD3311/3312) via Pin 16 (XTAL 2). An external clock can be applied to Pin 15 (XTAL 1). A machine cycle consists of ten time slots, each time slot being three oscillator periods.

In telephony applications the 3.58MHz crystal provides an  $8.4\mu s$  machine cycle. The range of the clock frequency is from 100kHz up to a maximum which is a function of the supply voltage (see Figure 20).

## Timer/Event Counter (see Figure 14)

An internal 8-bit up-counter is provided. This can count external events, modulo-32 machine cycles, or machine cycles directly. Table 4 gives the instructions that control the counter and the prescaler, and the functions performed.

When used as a timer, the input to the counter is either the overflow or input of a 5-bit prescaler. When used as an event counter, Low-to-High transitions on Pin 13 (T1) are counted. The maximum rate at which the counter may be incremented is once every machine cycle (182.6kHz for an 8.4µs machine cycle). When the counter overflows, the timer flag is set. The flag can be tested and reset using the JTF (jump if timer flag = 1) or JNTF instruction. Overflow also generates an interrupt to the processor via setting of the Timer Interrupt Flag when the timer/event counter interrupt is enabled.

# Program Status Word (see Figure 15)

The program status word (PSW) is an 8-bit word (1 byte) in the CPU which stores information about the current status of the microcontroller.

The PSW bits are:

- Bits 0 to 2 Stack pointer bits (SP<sub>0</sub>, SP<sub>1</sub>, SP<sub>2</sub>)
- Bit 3 Prescaler select (PS);
   0 = modulo-32;
   1 = modulo-1
   (no prescaling)
- Bit 4 Working register bank select (RBS); 0 = register bank
   1 = register bank 0
- Bit 5 Not used (1)





Table 4. Timer/Event Counter Control

| FUNCTION          | TIMER MODE<br>MODULO-1, MODULO-32 <sup>1</sup> | COUNTER MODE             |
|-------------------|------------------------------------------------|--------------------------|
| CLEAR             | MOV T,A (A) = 0 or RESET                       | MOV T,A (A) = 0 or RESET |
| PRESET            | MOV T,A                                        | MOV T,A                  |
| START             | STRT T                                         | STRT CNT                 |
| STOP              | STOP TCNT or RESET                             | STOP TONT or RESET       |
| TEST              | JTF/JNTF                                       | JTF/JNTF                 |
| READ <sup>2</sup> | MOV A,T                                        | MOV A,T                  |

#### NOTES:

- With prescaler select, PS = 0, the timer counts modulo-32 machine cycles; with PS = 1, it counts modulo-1
  cycles (prescaler not used); prescaler cleared with STRT T, prescaler not readable.
- 2. READ does not disturb the counting process.
- Bit 6 Auxiliary carry (AC); halfcarry bit generated by an ADD instruction and used by the decimal adjust instruction DA A
- Bit 7 Carry (CY); the carry flag indicates that previous operation has resulted in an overflow of the accumulator.

All bits can be read using the MOV A, PSW instruction. Bits 7 and 6 are set and cleared by CPU operation. Bit 4 can be changed by a SEL RB instruction, Bit 3 by the MOV PSW, A



instruction, and Bits 0, 1, and 2 by the CALL, RET, or RETR instructions, and in the event of an interrupt. Bits 7, 6, and 4 are stored in Signetics Linear Products Product Specification

### CMOS Microcontroller for Telephone Sets

PCD3343

the program counter stack during subroutine and interrupt calls. These bits are restored in the PSW with a RETR (return and restore) instruction which must be used at the end of an interrupt and can be used at the end of a normal subroutine. The RET instruction has

no restore feature and cannot be used at the

## Program Counter (see Figure 16)

A 13-bit program counter is used to facilitate 8k bytes of ROM being addressed. The

arrangement of the bits is shown in Figure 19. During an interrupt subroutine PC<sub>11</sub> and PC<sub>12</sub> are forced to logic 0. All 13 bits are saved in the stack during CALL and interrupt routines.



### **Central Processing Unit**

The PCD3343 has arithmetic, logical, and branching capabilities. The DA A, SWAP A, and XCHD instructions simplify BCD arithmetic and the handling of nibbles. The MOVP A,@A instruction permits efficient table lookup from the current ROM page.

#### **Conditional Branch Logic**

The conditional branch logic within the processor enables several conditions, internal and external to the processor, to be tested by the user's program. Table 5 lists the conditional jump instructions used to change the program sequence. The DJNZ instruction decrements a designated register or data memory location and branches if the contents are not zero. This instruction is useful for looping control. The JMPP@A instruction allows multiway branches to destinations determined by the contents of the accumulator.

### Test Input T1 (Pin 13)

The T1 input line can be used as:

- A test input for branch instructions JT1 and JNT1
- An external input to the event counter

When used as a test input:

- JT1 instruction tests for logic 1 level
- JNT1 instruction tests for logic 0 level

When used as an input to the event counter, T1 must be Low for > 4CP, followed by a High for > 4CP. The transition can be recognized with a repetition rate of once per 30 oscillator clock periods (1 machine cycle).

### Table 5. Conditional Branches

| TEST                 | JUMP CONDITION   | JUMP INSTRUCTION |
|----------------------|------------------|------------------|
| Accumulator          | All bits zero    | JZ               |
|                      | Any bit non-zero | JNZ              |
| Accumulator bit test | 1                | JB0 to JB7       |
| Carry flag           | 1                | JC               |
|                      | 0                | JNC              |
| Timer overflow flag  | 1                | JTF              |
|                      | 0                | JNTF             |
| Test input T0        | 1                | JNT0             |
|                      | 0                | JT0 <sup>1</sup> |
| Test input T1        | 1                | JT1              |
|                      | 0                | JNT1             |
| Register             | Non-zero         | DJNZ             |

### NOTE:

1. Because of the inverted interrupt input CE/TO, the conditional jump JTO is also inverted.

There is no internal pull-up or pull-down resistor connected to the T1 input. If required, it must be externally connected to a resistor (R =  $\leq 100 \text{k}\Omega$ ). When T1 is not used, Pin 13 must be connected to V<sub>DD</sub> or V<sub>SS</sub>.

### Reset (Pin 17)

A positive-going signal on the RESET input/ output:

- Sets the program counter to zero
- Selects location 0 of memory band 0 and register bank 0
- Sets the stack pointer to zero (000); pointing to RAM address 8
- Disables the interrupts (external, timer, and serial I/O)
- Stops the timer/event counter, then sets it to zero

- Sets the timer prescaler to modulo-32
- · Resets the timer flag
- Sets all ports according to reset states
- Sets the serial I/O to slave receiver mode and disables the serial I/O
- Cancels IDLE and STOP mode

After the voltage is applied to RESET, an internal delay of 1866CP is introduced before the microcontroller commences operation.

### Power-On Reset and Low Voltage Detection (see Figure 17)

In telephony applications, correct operation of the PCD3343 during moments of slowly changing supply voltages and low-voltage conditions is essential. This is achieved by

PCD3343

the addition of an internal power-on reset and low voltage detection circuit.

To allow an external RESET signal being fed into the PCD3343, the reset pin (Pin 17) has been configured as an input/output.

While a reset condition exists in the detection circuit, Pin 17 is pulled High by TR1 controlled by the reset circuit.

When the reset condition is not present, a pull-down current source (TR2) will be activated. TR2 forces Pin 17 Low, thus removing the RESET signal from the microcontroller.

Since the level at Pin 17 is recognized by the microcontroller, the reset time constant can be stretched by connecting an external capacitor between V<sub>DD</sub> and Pin 17 (see Figure 19).

The signal at Pin 17 can also be used as an output to reset other devices in the system.

The internal reset circuit monitors the PCD3343 supply voltage. If the voltage drops below the switching level (typ. 1.3V), a reset (High) is applied to Pin 17. This reset is removed (Pin 17 goes Low), after a fixed

delay  $(t_D)$ , when the supply voltage rises above the switching level again. The delay ensures a complete reset even when the supply voltage quickly rises above switching level after initial switch-on.

During a low voltage condition, the oscillator is inhibited to prevent complete discharge of a weak battery. The timing of the power-or-erset and low voltage detection circuit is shown in Figure 18.





Signetics Linear Products Product Specification

# CMOS Microcontroller for Telephone Sets

PCD3343



#### INSTRUCTION SET

The PCD3343 instruction set consists of over 80 one- and two-byte instructions, and is based on the MAB8048 instruction set. New instructions include those for serial I/O operation and memory bank selection. Program code efficiency is high because all RAM locations and all ROM locations on a 256 byte page require only a single byte address.

Table 8 gives the instruction set of the PCD3343, Table 7 shows the instruction map, and Table 6 details the symbols and definition descriptions that are used.

Table 6. Symbols and Definitions Used in Table 8

| SYMBOL | DEFINITION DESCRIPTION              |
|--------|-------------------------------------|
| Α      | Accumulator                         |
| Addr   | Program memory address              |
| Bb     | Bit designation (b = $0-7$ )        |
| RBS    | Register bank select                |
| C      | Carry bit (bit CY)                  |
| CNT    | Event counter                       |
| D      | Mnemonic for 4-bit digit (nibble)   |
| Data   | 8-bit number or expression          |
| 1      | Interrupt                           |
| MB     | Memory bank                         |
| MBFF   | Memory bank flip-flop               |
| P      | Mnemonic for 'in-page' operation    |
| PC     | Program counter                     |
| Pp     | Port designation (p = 0, 1, or 2)   |
| PSW    | Program status word                 |
| RB     | Register bank                       |
| Rr     | Register designation (r = 0 - 7)    |
| Sn     | Serial I/O register                 |
| SP     | Stack pointer                       |
| Т      | Timer                               |
| TF     | Timer flag                          |
| T0, T1 | Test 0 and 1 inputs                 |
| #      | Immediate data prefix               |
| @      | Indirect address prefix             |
| (X)    | Contents of X                       |
| ((X))  | Contents of location addressed by X |
| ←      | Is replaced by                      |
| ↔      | Is exchanged with                   |

Table 7. PCD3343 Instruction Map

| ۲ | irst hexade | ecimal char | acter of c | ppcode   |        | SECON | ND HEXAD | ECIMAL C | HARACTE  | R OF OPC | ODE |   |        |          |   |   |
|---|-------------|-------------|------------|----------|--------|-------|----------|----------|----------|----------|-----|---|--------|----------|---|---|
| 1 | 0           | 1           | 2          | 3        | 4      | 5     | 6        | 7        | 8        | 9        | Α   | В | С      | D        | E | F |
| 0 | NOP         | IDLE        |            | ADD      | JMP    | EN I  | JNTF     | DEC A    | IN A, Pr | )        |     |   | MOV A, | Sn       |   |   |
|   |             |             |            | A, #data | page 0 |       | addr     |          | 0        | 1        | 2   |   | 0      | 1        |   |   |
| 1 | INC @R      | r           | JB0        | ADDC     | CALL   | DIS I | JTF      | INC A    | INC Rr   |          |     |   |        |          |   |   |
|   | 0           | 1           | addr       | A, #data | page 0 | -     | addr     |          | 0        | 1        | 2   | 3 | 4      | 5        | 6 | 7 |
| 2 | XCH A,      | @Rr         | STOP       | MOV      | JMP    | EN    | JNTO     | CLR A    | XCH A,   | Rr       |     |   | _      |          |   |   |
|   | 0           | 1           |            | A, #data | page 1 | TCNTI | addr     |          | 0        | 1        | 2   | 3 | 4      | 5        | 6 | 7 |
| 3 | XCHD A      | , @Rr       | JB1        |          | CALL   | DIS   | JT0      | CPL A    | OUTL P   | p, A     |     |   | MOV Sr | ı, A     |   |   |
|   | 0           | 1           | addr       |          | page 1 | TCNTI | addr     |          | 0        | 1        | 2   | 1 | 0      | 1        | 2 |   |
| 4 | ORL A,      | @Rr         | MOV        | ORL      | JMP    | STRT  | JNT1     | SWAP     | ORL A,   | Rr       |     |   |        |          |   |   |
|   | 0           | 1           | A, T       | A, #data | page 2 | CNT   | addr     | Α        | 0        | 1        | 2   | 3 | 4      | 5        | 6 | 7 |
| 5 | ANL A,      | @Rr         | JB2        | ANL      | CALL   | STRT  | JT1      | DA A     | ANL A,   | Rr       |     |   |        |          |   |   |
|   | 0           | 1           | addr       | A, #data | page 2 | Т     | addr     |          | 0        | 1        | 2   | 3 | 4      | 5        | 6 | 7 |
| 6 | ADD A,      | @Rr         | MOV        |          | JMP    | STOP  |          | RRC A    | ADD A,   | Rr       |     |   |        |          |   |   |
|   | 0           | 1           | T, A       |          | page 3 | TCNT  |          |          | 0        | 1        | 2   | 3 | . 4    | 5        | 6 | 7 |
| 7 | ADDC A      | , @Rr       | JB3        |          | CALL   |       |          | RR A     | ADDC A   | , Rr     |     |   |        |          |   |   |
|   | 0           | 1           | addr       |          | page 3 |       |          |          | 0        | 1        | 2   | 3 | 4      | 5        | 6 | 7 |
| 8 |             |             |            | RET      | JMP    | EN    |          |          | ORL Pp   | , #data  |     |   |        |          |   |   |
|   |             |             |            |          | page 4 | SI    |          |          | 0        | 1        | 2   |   |        |          |   |   |
| 9 |             |             | JB4        | RETR     | CALL   | DIS   | JNZ      | CLR C    | ANL Pp,  | # data   |     |   | MOV Sr | n, #data |   |   |
|   |             |             | addr       |          | page 4 | SI    | addr     |          | 0        | 1        | 2   |   | 0      | 1        | 2 |   |
| Α | MOV @       | Rr, A       |            | MOVP     | JMP    | SEL   |          | CPL C    | MOV Rr   | , А      |     |   | _      | _        |   |   |
|   | 0           | 1           |            | A, @A    | page 5 | MB2   |          |          | 0        | 1        | 2   | 3 | 4      | 5        | 6 | 7 |
| В | MOV @       | Rr, #data   | JB5        | JMPP     | CALL   | SEL   |          |          | MOV Rr   | , #data  |     |   |        |          |   |   |
|   | 0           | 1           | addr       | A, @A    | page 5 | MB3   |          |          | 0        | 1        | 2   | 3 | 4      | 5        | 6 | 7 |
| С | DEC @F      | ₹r          |            |          | JMP    | SEL   | JZ       | MOV      | DEC Rr   |          |     |   |        |          |   |   |
|   | 0           | 1           |            |          | page 6 | RB0   | addr     | A, PSW   | 0        | 1        | 2   | 3 | 4      | 5        | 6 | 7 |
| D | XRL A,      | @Rr         | JB6        | XRL      | CALL   | SEL   |          | MOV      | XRL A,   | Rr       |     |   |        |          |   |   |
|   | 0           | 1           | addr       | A, #data | page 6 | RB1   |          | PSW, A   | 0        | 1        | 2   | 3 | 4      | 5        | 6 | 7 |
| E | DJNZ @      | Rr, addr    |            |          | JMP    | SEL   | JNC      | RL A     | DJNZ R   | r, addr  |     |   |        |          |   |   |
|   | 0           | 1           |            |          | page 7 | МВ0   | addr     |          | 0        | 1        | 2   | 3 | 4      | 5        | 6 | 7 |
| F | MOV A,      | @Rr         | JB7        |          | CALL   | SEL   | JC       | RLC A    | MOV A,   | Rr       |     |   |        |          |   |   |
|   | 0           | 1           | addr       |          | page 7 | MB1   | addr     |          | 0        | 1        | 2   | 3 | 4      | 5        | 6 | 7 |

Table 8. Instruction Set

| MNEMONIC                              | OPCODE<br>(HEX.) | BYTES/<br>CYCLES | DESCRIPTION                                | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | NOTES           |
|---------------------------------------|------------------|------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| ACCUMULATOR                           |                  |                  |                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |
| ADD A, Rr                             | 6*               | 1/1              | Add register contents to A                 | $(A) \leftarrow (A) + (Rr)$ $r = 0 - 7$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1               |
| ADD A, @Rr                            | 60               | 1/1              | Add RAM data, addressed by Rr, to A        | (A) ← (A) + ((R0))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1               |
| , , , , , , , , , , , , , , , , , , , | 61               |                  | riad thin data, addressed by the ri        | (A) ← (A) + ((R1))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                 |
| ADD A, #data                          | 03 data          | 2/2              | Add immediate data to A                    | (A) ← (A) + data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1               |
| ADDC A, Rr                            | 7*               | 1/1              | Add carry and register contents to A       | $(A) \leftarrow (A) + (Rr) + (C)$ $r = 0 - 7$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1               |
| ADDC A, @Rr                           | 70               | 1/1              | Add carry and RAM data, addressed          | $(A) \leftarrow (A) + ((R0)) + (C)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | li              |
| 71000 71, @TII                        | 71               | ' '              | by Rr, to A                                | (A) ← (A) + ((R1)) + (C)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | '               |
| ADDC A, #data                         | 13 data          | 2/2              | Add carry and immediate data to A          | $(A) \leftarrow (A) + data + (C)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1               |
| ANL A, Rr                             | 5*               | 1/1              | 'AND' Rr with A                            | $(A) \leftarrow (A) \text{ AND } (Rr) \qquad r = 0 - 7$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 |
| ANL A, @Rr                            | 50               | 1/1              | 'AND' RAM data, addressed by Rr, with A    | $(A) \leftarrow (A) \text{ AND } ((R0))$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |
| 7.11 <b>1</b> 2 71, @111              | 51               | '' '             | AND TIAM data, addressed by Til, Will A    | (A) ← (A) AND ((R1))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                 |
| ANL A, #data                          | 53 data          | 2/2              | 'AND' immediate data with A                | (A) ← (A) AND data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                 |
| ORL A, Rr                             | 4*               | 1/1              | OR' Rr with A                              | $(A) \leftarrow (A) OR (Rr)$ $r = 0 - 7$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |
| ORL A, OR                             | 40               | 1/1              | 'OR' RAM data, addressed by Rr, with A     | $(A) \leftarrow (A) \text{ OR } ((B0))$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 |
| OIL A, WIII                           | 41               | 17.1             | Off TIAW data, addressed by Tif, Willi A   | $(A) \leftarrow (A) OR ((R1))$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                 |
| ORL A, #data                          | 43 data          | 2/2              | 'OR' immediate data with A                 | $(A) \leftarrow (A) OR ((AT))$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                 |
| XRL A, Rr                             | D*               | 1/1              | 'XOR' Rr with A                            | $(A) \leftarrow (A) \text{ XOR } (Rr) \qquad r = 0 - 7$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | .               |
| XRL A, @Rr                            | Do               | 1/1              | 'XOR' RAM, addressed by Rr, with A         | $(A) \leftarrow (A) \times (B) \times (A) \leftarrow (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) \times (A) $ | -               |
| AIL A, WIII                           | D1               | 17.1             | AOTT TIAM, addressed by Tit, William       | (A) ← (A) XOR ((R1))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                 |
| XR LA, #data                          | D3 data          | 2/2              | 'XOR' immediate data with A                | (A) ← (A) XOR data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                 |
| INC A                                 | 17               | 1/1              | Increment A by 1                           | $(A) \leftarrow (A) + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |
| DEC A                                 | 07               | 1/1              | Decrement A by 1                           | $(A) \leftarrow (A) - 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |
| CLR A                                 | 27               | 1/1              | Clear A to zero                            | $(A) \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                 |
| CPL A                                 | 37               | 1/1              | One's complement A                         | (A) ← NOT(A)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |
| RL A                                  | E7               | 1/1              | Rotate A left                              | 1 ' '                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                 |
| nl A                                  | - /              | 17               | notate A left                              | $ (A_{n+1}) \leftarrow (A_n) \qquad \qquad n = 0 - 6 $ $ (A_0) \leftarrow (A_7) $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | '               |
| RLC A                                 | F7               | 1/1              | Rotate A left through carry                | [ · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2               |
| IILO A                                | ' '              | 17.1             | Hotale A left through carry                | $  (A_{n+1}) \leftarrow A_n \qquad n = 0 - 6 $ $  (A_0) \leftarrow (C), (C) \leftarrow (A_7) $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | "               |
| RR A                                  | 77               | 1/1              | Rotate A right                             | $(A_0) \leftarrow (A_{n+1})$ $n = 0 - 6$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |
| IIII A                                | ''               | 17.1             | Intotate A fight                           | $(A_7) \leftarrow (A_0)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ή               |
| RRC A                                 | 67               | 1/1              | Rotate A right through carry               | $(A_n) \leftarrow (A_{n+1})$ $n = 0 - 6$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2               |
| TITIO A                               | 0'               | 17 1             | Indiale A light through carry              | $(A_7) \leftarrow (C), (C) \leftarrow (A_0)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | '  <sup>-</sup> |
| DA A                                  | 57               | 1/1              | Decimal adjust A                           | (1/) (0), (0) (10)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2               |
| SWAP A                                | 47               | 1/1              | Swap nibbles of A                          | $(A_{4-7}) \leftrightarrow (A_{0-3})$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -               |
| DATA MOVES                            | 47               | 17.1             | Gwap Tilibbles Of A                        | (~4=/) (~0=3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <u> </u>        |
|                                       |                  |                  | <u> </u>                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Т               |
| MOV A, Rr                             | F*               | 1/1              | Move register contents to A                | $(A) \leftarrow (Rr)$ $r = 0 - 7$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1               |
| MOV A, @Rr                            | F0               | 1/1              | Move RAM data, addressed by Rr, to A       | (A) ← ((R0))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |
|                                       | F1               | 0.40             |                                            | (A) ← ((R1))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |
| MOV A, #data                          | 23 data          | 2/2              | Move immediate data to A                   | (A) ← data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | .}              |
| MOV Rr, A                             | A*               | 1/1              | Move accumulator contents to register      | $(Rr) \leftarrow (A)$ $r = 0 - 7$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ί               |
| MOV @Rr, A                            | A0               | 1/1              | Move accumulator contents to RAM           | ((R0)) ← (A)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |
|                                       | A1               |                  | Location addressed by Rr                   | ((R1)) ← (A)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |
| MOV Rr, #data                         | B* data          | 2/2              | Move immediate data to Rr                  | (Rr) ← data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1               |
| MOV @Rr, #data                        |                  | 2/2              | Move immediate data to RAM location        | ((R0)) ← data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                 |
|                                       | B1 data          |                  | addressed by Rr                            | ((R1)) ← data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                 |
| XCH A, Rr                             | 2*               | 1/1              | Exchange accumulator contents with Rr      | $(A) \leftrightarrow (Rr)$ $r = 0 - 7$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 7               |
| XCH A, @Rr                            | 20               | 1/1              | Exchange accumulator contents with         | (A) ↔ ((R0))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |
|                                       | 21               |                  | RAM data addressed by Rr                   | (A) ↔ ((R1))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |
| XCHD A, @Rr                           | 30               | 1/1              | Exchange lower nibbles of A and RAM        | $(A_{0-3}) \leftrightarrow ((R0_{0-3}))$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |
|                                       | 31               |                  | data addressed by Rr                       | $(A_{0-3}) \leftrightarrow ((R1_{0-3})$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 |
| MOV A, PSW                            | C7               | 1/1              | Move PSW contents to accumulator           | (A) ← (PSW)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1               |
| MOV PSW, A                            | D7               | 1/1              | Move accumulator Bit 3 to PSW <sub>3</sub> | $(PSW_3) \leftarrow (A_3)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3               |
| MOVP A, @A                            | A3               | 1/2              | Move indirectly addressed data in current  | $(PC_{0-7}) \leftarrow (A), (A) = \leftarrow ((PC))$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ļ               |
| INC VI A, WA                          | 100              | 1/2              | page to A                                  | ((FO))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1               |

## Ċ

# CMOS Microcontroller for Telephone Sets

Table 8. Instruction Set (Continued)

| MNEMONIC              | OPCODE<br>(HEX.)          | BYTES/<br>CYCLES | DESCRIPTION                                                                | FUNCTION                                                                                  | NOTES |
|-----------------------|---------------------------|------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------|
| FLAGS                 | <u> </u>                  |                  |                                                                            | <u> </u>                                                                                  |       |
| CLR C                 | 97                        | 1/1              | Clear carry bit                                                            | (C) ← 0                                                                                   | 2     |
| CPL C                 | A7                        | 1/1              | Complement carry bit                                                       | (C) ← NOT(C)                                                                              | 2     |
| REGISTER              | <del></del>               |                  |                                                                            |                                                                                           |       |
| INC Rr                | 1*                        | 1/1              | Increment register by 1                                                    | $(Rr) \leftarrow (Rr) + 1$ $r = 0 - 7$                                                    |       |
| INC @Rr               | 10                        | 1/1              | Increment RAM data, addressed by Rr, by 1                                  | ((R0)) ← ((R0)) + 1                                                                       |       |
|                       | 11                        | 1                |                                                                            | ((R1)) ← ((R1)) + 1                                                                       |       |
| DEC Rr                | C*                        | 1/1              | Decrement register by 1                                                    | $(Rr) \leftarrow (Rr) - 1$ $r = 0 - 7$                                                    |       |
| DEC @Rr               | CO                        | 1/1              | Decrement RAM data, addressed by Rr, by 1                                  |                                                                                           | Ì     |
|                       | C1                        |                  |                                                                            | ((R1)) ← ((R1)) – 1                                                                       |       |
| BRANCH                |                           |                  |                                                                            |                                                                                           |       |
| JMP addr              | 4 address                 | 2/2              | Unconditional jump within a 2k bank                                        | (PC <sub>8-10</sub> ) ← addr <sub>8-10</sub>                                              |       |
|                       |                           |                  |                                                                            | (PC <sub>0-7</sub> ) ← addr <sub>0-7</sub>                                                |       |
|                       |                           |                  |                                                                            | (PC <sub>11 - 12</sub> ) ← MBFF 0 - 1                                                     |       |
| JMPP @A               | B3                        | 1/2              | Indirect jump within a page                                                | $(PC_{0-7}) \leftarrow ((A))$                                                             |       |
| DJNZ Rr, addr         | E* address                | 2/2              | Decrement Rr by 1 and jump if not                                          | $(Rr) \leftarrow (Rr) - 1$ $r = 0 - 7$                                                    |       |
|                       |                           |                  | zero to addr                                                               | if (Rr) not zero (PC <sub>0-7</sub> ) $\leftarrow$ addr                                   |       |
| DJNZ @Rr, addr        | E0                        | 2/2              | Decrement RAM data, addressed by Rr                                        | ((R0)) ← ((R0)) – 1                                                                       |       |
|                       |                           |                  | by 1 and jump if not zero to addr                                          | if ((R0)) not zero (PC <sub>0-7</sub> ) $\leftarrow$ addr                                 |       |
|                       | E1                        | İ                |                                                                            | ((R1)) ← ((R1)) – 1                                                                       |       |
| IDb adds              | A 0 add====               | 0.00             | luma ta addu is Ana bis bd                                                 | if ((R1)) not zero ( $PC_{0-7}$ ) $\leftarrow$ addr                                       |       |
| JBb addr<br>JC addr   | ▲ 2 address<br>F6 address | 2/2              | Jump to addr if Acc. bit b = 1  Jump to addr if C = 1                      | If $b = 1 : (PC_{0-7}) \leftarrow addr \ b = 0-7$                                         |       |
| JNC addr              | E6 address                | 2/2              | Jump to addr if C = 0                                                      | If $C = 1 : (PC_{0-7}) \leftarrow addr$<br>If $C = 0 : (PC_{0-7}) \leftarrow addr$        |       |
| JZ addr               | C6 address                | 2/2              | Jump to addr if C = 0                                                      |                                                                                           |       |
| JNZ addr              | 96 address                | 2/2              | Jump to addr if A is NOT zero                                              | If $A = 0$ : $(PC_{0-7}) \leftarrow addr$<br>If $A \neq 0$ : $(PC_{0-7}) \leftarrow addr$ |       |
| JTO addr              | 36 address                | 2/2              | Jump to addr if T0 = 0                                                     |                                                                                           |       |
| JNTO addr             | 26 address                | 2/2              | Jump to addr if T0 = 1                                                     | If $T0 = 0$ : $(PC_{0-7}) \leftarrow addr$                                                |       |
| JT1 addr              | 56 address                | 2/2              | Jump to addr if T1 = 1                                                     | If T0 = 1: $(PC_{0-7}) \leftarrow addr$<br>If T1 = 1: $(PC_{0-7}) \leftarrow addr$        |       |
| JNT1 addr             | 46 address                | 2/2              | Jump to addr if T1 = 0                                                     | If $T1 = 0$ : $(PC_{0-7}) \leftarrow \text{addr}$                                         |       |
| JTF addr              | 16 address                | 2/2              | Jump to addr if Timer Flag = 1                                             | If TF = 1: $(PC_{0-7}) \leftarrow addr$                                                   | 4     |
| JNTF addr             | 06 address                | 2/2              | Jump to addr if Timer Flag = 0                                             | If TF = 0: $(PC_{0-7}) \leftarrow addr$                                                   | -     |
| TIMER/EVENT           |                           | 12,2             | comp to dod. If times thay                                                 | o. (. o <sub>0</sub> _// dod.                                                             | l     |
| MOV A. T              | 42                        | 1/1              | Move timer/event counter contents to                                       | (A) ← (T)                                                                                 | Г     |
|                       | "-                        | '''              | accumulator                                                                | (1)                                                                                       |       |
| MOV T, A              | 62                        | 1/1              |                                                                            | (T) ← (A)                                                                                 |       |
| OTDT ONT              | 45                        |                  | counter                                                                    |                                                                                           |       |
| STRT CNT              | 1                         | 1/1              | Start event counter                                                        |                                                                                           |       |
| STRT T                | 55                        | 1/1              | Start timer                                                                |                                                                                           |       |
| STOP TONT             | 65                        | 1/1              | Stop timer/event counter                                                   |                                                                                           |       |
| EN TCNTI<br>DIS TCNTI | 25<br>35                  | 1/1              | Enable timer/event counter interrupt Disable timer/event counter interrupt |                                                                                           |       |
|                       | 35                        | 1171             | Disable timerrevent counter interrupt                                      | L                                                                                         | l     |
| CONTROL               | T                         | T                | F2                                                                         | Γ                                                                                         | Τ     |
| EN I                  | 05                        | 1/1              | Enable external interrupt                                                  |                                                                                           |       |
| DIS I                 | 15                        | 1/1              | Disable external interrupt                                                 | (222)                                                                                     | _     |
| SEL RB0               | C5                        | 1/1              | Select register bank 0                                                     | (RBS) ← 0                                                                                 | 5     |
| SEL RB1               | D5                        | 1/1              | Select register bank 1                                                     | (RBS) ← 1                                                                                 | 5     |
| SEL MB0               | E5                        | 1/1              | Select program memory bank 0                                               | (MBFF0) ← 0, (MBFF1) ← 0                                                                  |       |
| SEL MB1               | F5                        | 1/1              | Select program memory bank 1                                               | (MBFF0) ← 1, (MBFF1) ← 0                                                                  |       |
| SEL MB2               | A5                        | 1/1              | Select program memory bank 2                                               | (MBFF0) ← 0, (MBFF1) ← 1                                                                  | 1     |
| SEL MB3               | B5                        | 1/1              | Select program memory bank 3                                               | (MBFF0) ← 1, (MBFF1) ← 1                                                                  |       |
| STOP                  | 22                        | 1/1              | Enter STOP mode                                                            |                                                                                           |       |
| IDLE                  | 01                        | 1/1              | Enter IDLE mode                                                            |                                                                                           | 1     |

PCD3343

Table 8. Instruction Set (Continued)

| MNEMONIC                   | OPCODE<br>(HEX.) | BYTES/<br>CYCLES | DESCRIPTION                                              | FUNCTION                                                                                                                                                                                        | NOTES |
|----------------------------|------------------|------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| SUBROUTINE                 |                  |                  |                                                          |                                                                                                                                                                                                 | -     |
| CALL addr                  | ▲ 4 address      | 2/2              | Jump to subroutine                                       | $((SP)) \leftarrow (PC), (PSW_{4, 6, 7})$ 6<br>$(SP) \leftarrow (SP) + 1$<br>$(PC_{8-10}) \leftarrow addr_{8-10}$<br>$(PC_{0-7}) \leftarrow addr_{0-7}$<br>$(PC_{11-12}) \leftarrow MBFF 0 - 1$ | 6     |
| RET                        | 83               | 1/2              | Return from subroutine                                   | (SP) ← (SP) – 1<br>(PC) ← ((SP))                                                                                                                                                                | 6 .   |
| RETR                       | 93               | 1/2              | Return from interrupt and restore bits 4, 6, 7 of PSW    | $(SP) \leftarrow (SP) - 1$<br>$(PSW_{4, 6, 7}) + (PC) \leftarrow ((SP))$                                                                                                                        | 6     |
| PARALLEL INF               | OUT/OUTPUT       |                  |                                                          |                                                                                                                                                                                                 |       |
| IN A, Pp                   | 08<br>09<br>0A   | 1/2              | Input port p data to accumulator                         | (A) ← (P0)<br>(A) ← (P1)<br>(A) ← (P2)                                                                                                                                                          | 7     |
| OUTL Pp, A                 | 38<br>39<br>3A   | 1/2              | Output accumulator data to port p                        | $(P0) \leftarrow (A)$ $(P0) \leftarrow (A)$ $(P1) \leftarrow (A)$ $(P2) \leftarrow (A)$                                                                                                         |       |
| ANL Pp, #data              | 98<br>99<br>9A   | 2/2              | AND port p data with immediate data                      | $(P2) \leftarrow (P)$ AND data<br>$(P1) \leftarrow (P1)$ AND data<br>$(P2) \leftarrow (P2)$ AND data                                                                                            |       |
| ORL Pp, #data              | 88<br>89<br>8A   | 2/2              | OR port p data with immediate data                       | (P0) ← (P0) OR data<br>(P1) ← (P1) OR data<br>(P2) ← (P2) OR data                                                                                                                               |       |
| SERIAL INPUT               | /OUTPUT          |                  |                                                          |                                                                                                                                                                                                 |       |
| MOV A, S <sub>n</sub>      | OC<br>OD         | 1/2              | Move serial I/O register contents to accumulator         | (A) ← (S0)<br>(A) ← (S1)                                                                                                                                                                        | . 8   |
| MOV S <sub>n</sub> , A     | 3C<br>3D<br>3E   | 1/2              | Move accumulator contents to serial I/O register         | (S0) ← (A)<br>(S1) ← (A)<br>(S2) ← (A)                                                                                                                                                          | 9     |
| MOV S <sub>n</sub> , #data | 9C<br>9D<br>9E   | 2/2              | Move immediate data to serial I/O register               | (S0) ← data<br>(S1) ← data<br>(S2) ← data                                                                                                                                                       |       |
| EN SI<br>DIS SI            | 85<br>95         | 1/1<br>1/1       | Enable serial I/O interrupt Disable serial I/O interrupt | (5-)                                                                                                                                                                                            |       |
| NOP                        | 00               | 1/1              | No operation                                             |                                                                                                                                                                                                 |       |

#### NOTES:

- 1. PSW CY, AC affected 2. PSW CY affected
- 3. PSW PS affected
- 4. Execution of JTF and JNTF instructions resets the Timer Flag (TF).
- 5. PSW RBS
- 6. PSW SP<sub>0</sub>, SP<sub>1</sub>, SP<sub>2</sub> affected
- 7. (A) = 1111 P23, P22, P21, P20.
- 8. (S1) has a different meaning for read and write operation, see serial I/O interface.
- 9. (S2) is a write only register. Reading S2 will give value FFH.
- \*: 8, 9, A, B, C, D, E, F
- : 0, 2, 4, 6, 8, A, C, E
- ▲ : 1, 3, 5, 7, 9, B, D, F

June 10, 1988 9-24

## PCD3343



Figure 20. Maximum Clock Frequency ( $f_{XTAL}$ ) as a Function of the Supply Voltage ( $V_{DD}$ )



Figure 21. Typical Supply Current ( $I_{DD}$ ) in Operating Mode as a Function of the Supply Voltage ( $V_{DD}$ )



Figure 22. Typical Supply Current ( $I_{DD}$ ) in IDLE Mode as a Function of the Supply Voltage ( $V_{DD}$ )



Figure 23. Typical Supply Current  $(I_{DD})$  in STOP Mode as a Function of the Supply Voltage  $(V_{DD})$ 



Figure 24. Output Sink Current Low (I<sub>OL</sub>), Except Outputs P23/SDA and SCLK, as a Function of Supply Voltage (V<sub>DD</sub>)

9-25



Figure 25. Output Current LOW( $I_{OL}$ ), Outputs P23/SDA and SCLK, as a Function of Supply Voltage ( $V_{DD}$ 

PCD3343



NOTES:

1. T<sub>A</sub> = 25°C; V<sub>O</sub> = V<sub>SS</sub> 2. T<sub>A</sub> = 25°C; V<sub>O</sub> = 0.9V<sub>DD</sub> 3. T<sub>A</sub> = 70°C; V<sub>O</sub> = V<sub>SS</sub> 4. T<sub>A</sub> = 70°C; V<sub>O</sub> = 0.9V<sub>DD</sub>

Figure 26. Output Source Current HIGH  $(-I_{OH})$  as a Function of Supply Voltage  $(V_{DD})$ 

Table 9. Input Timing Shown in Figure 27

| TIMING                |
|-----------------------|
| ≥ 14t <sub>XTAL</sub> |
| ≥ 14t <sub>XTAL</sub> |
| ≥ 17t <sub>XTAL</sub> |
| ≥ 17t <sub>XTAL</sub> |
| ≥ 14t <sub>XTAL</sub> |
| > 0                   |
| ≥ 250ns               |
| < 1 μs                |
| ≤ 1 <i>μ</i> s        |
| ≤1 <i>μ</i> s         |
| ≤ 0.3μs               |
|                       |

#### NOTES:

 $t_{XTAL}$  = one period of the XTAL input frequency ( $f_{XTAL}$ ) = 280ns for  $f_{XTAL}$  = 3.58MHz.

These figures apply to all modes.





PCD3343

Table 10. Output Timing Shown in Figure 28

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Т                              | IMING                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------------------------------|
| AGH COW SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE STO SELVE S | NORMAL MODE<br>(ASC in S2 = 0) | LOW-SPEED MODE<br>(ASC IN S2 = 1)                      |
| t <sub>HD</sub> , t <sub>STA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ½ (DF + 9) t <sub>XTAL</sub>   | <sup>3</sup> / <sub>4</sub> (DF + 9) t <sub>XTAL</sub> |
| thigh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ⅓ (DF) t <sub>XTAL</sub>       | 94 (DF) t <sub>XTAL</sub>                              |
| t <sub>LOW</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ½ (DF) t <sub>XTAL</sub>       | 1/4 (DF) t <sub>XTAL</sub>                             |
| tsu, tsto                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1/2 (DF - 3) t <sub>XTAL</sub> | 1/4 (DF - 3) t <sub>XTAL</sub>                         |
| t <sub>HD</sub> , t <sub>DAT</sub><br>(slave transmitter)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                |                                                        |
| any DF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ≥ 9t <sub>XTAL</sub>           | ≥ 9t <sub>XTAL</sub>                                   |
| -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ≤ 12t <sub>XTAL</sub>          | ≤ 12t <sub>XTAL</sub>                                  |
| t <sub>HD</sub> , t <sub>DAT</sub><br>(master transmitter)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                | 71112                                                  |
| for DF ≤ 51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ≥9t <sub>XTAL</sub>            |                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ≤ 12t <sub>XTAL</sub>          |                                                        |
| for DF ≤ 99                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                | ≥ 9t <sub>XTAL</sub>                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                | ≤ 12t <sub>XTAL</sub>                                  |
| t <sub>SU</sub> , t <sub>DAT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                |                                                        |
| (master transmitter)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                |                                                        |
| for DF > 51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ≥ 15t <sub>XTAL</sub>          |                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ≤ 24t <sub>XTAL</sub>          |                                                        |
| for DF > 99                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                | ≥ 15t <sub>XTAL</sub>                                  |
| for DF ≤ 51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ≥ 9t <sub>XTAL</sub>           | ≤ 24t <sub>XTAL</sub>                                  |
| for DF ≤ 99                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                | ≥ 9t <sub>XTAL</sub>                                   |
| tac                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ≥ 9t <sub>XTAL</sub>           | ≥ 9t <sub>XTAL</sub>                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ≤ 12t <sub>XTAL</sub>          | ≤ 12t <sub>XTAL</sub>                                  |
| t <sub>FD</sub> , t <sub>FC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ≤ 100ns                        | ≤ 100ns                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | at $C_b = 400pF$               | at C <sub>b</sub> = 400pF                              |

#### NOTES:

 $t_{XTAL}$  = one period of the XTAL input frequency ( $f_{XTAL}$ )

= 280ns for f<sub>XTAL</sub> = 3.58MHz. = divisor (see Table 2 Serial I/O section). = the maximum bus capacitance for each line.

PCD3343

#### **APPLICATION INFORMATION**

A block diagram of an electric Feature phone built around the PCD3343 is shown in Figure 29. It comprises the following dedicated telephony ICs:

- TEA1060/1061
- PCD3312
- PCF8577
- PCD8571
- PCD3360

Transmission circuit for telephony DTMF generator with Serial I/O

LCD driver

1k RAMs with Serial I/O; the number of RAMs depends on the required amount of stored telephone numbers

Programmable multi-tone ringer



A detailed application diagram of the PCD3343 with PCD3312 (DTMF), two PCD8571 (RAM), and two PCE2111 (LCD display drivers) is shown in Figure 30.

Row 5 of the keyboard contains the following special keys:

• P Program and autodial

- FL Flash or register recall
- R Redial or extended redial
- AP Access pause

Row 6 contains the different diode options.

Columns 5 and 6 contain the button keys M0 to M9; single name keys for repertory telephone numbers.

Additional Information is available on request for the following:

- Serial I/O
- I<sup>2</sup>C bus specification
- Interrupt logic
- Instruction set descriptions
- Software routines for an intelligent telephone set



# **Signetics**

# PCF8570 256 × 8 Static RAM

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The PCF8570 is a low power 2048-bit static CMOS RAM organized as 256 words by 8-bits. Addresses and data are transferred serially via a two-line bidirectional bus (I<sup>2</sup>C). The built-in word address register is incremented automatically after each written or read data byte. Three address pins — A0, A1, and A2 — are used for programming the hardware address, allowing the use of up to eight devices connected to the bus without additional hardware.

#### **FEATURES**

- Operating supply voltage: 2.5V to 6V
- Low data retention voltage: min. 1.0V
- ullet Low standby current: max.  $5\mu {
  m A}$
- Power saving mode: typ. 50nA
- Serial input/output bus (I<sup>2</sup>C)
- Address by 3 hardware address pins
- Automatic word address incrementing
- 8-lead DIP package

#### **APPLICATIONS**

- Telephony RAM expansion for stored numbers in repertory dialing (e.g., PCD3343 applications)
- Radio and television channel presets
- Video cassette recorder
- General purpose RAM expansion for the microcomputer families MAB8400 and PCF84C00

#### **ORDERING INFORMATION**

| DESCRIPTION                       | TEMPERATURE RANGE | ORDER CODE |
|-----------------------------------|-------------------|------------|
| 8-Pin Plastic DIP (SOT-97A)       | -40°C to +85°C    | PCF8570PN  |
| 8-Pin Plastic SO (SO-8L; SOT-176) | -40°C to +85°C    | PCF8570TD  |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                              | PARAMETER                           | RATING                       | UNIT |
|-------------------------------------|-------------------------------------|------------------------------|------|
| V <sub>DD</sub>                     | Supply voltage range (Pin 8)        | -0.8 to +8.0                 | ٧    |
| V <sub>i</sub>                      | Voltage range on any input          | -0.8 to V <sub>DD</sub> +0.8 | ٧    |
| ± I <sub>I</sub>                    | DC input current (any input)        | 10                           | mA   |
| ± I <sub>O</sub>                    | DC output current (any output)      | 10                           | mA   |
| ± I <sub>DD</sub> ; I <sub>SS</sub> | Supply current (Pin 4 or Pin 8)     | 50                           | mA   |
| P <sub>TOT</sub>                    | Power dissipation per package       | 300                          | mW   |
| Po                                  | Power dissipation per output        | 50                           | mW   |
| T <sub>STG</sub>                    | Storage temperature range           | -65 to +150                  | °C   |
| T <sub>A</sub>                      | Operating ambient temperature range | -40 to +85                   | °C   |

#### PIN CONFIGURATION



#### **BLOCK DIAGRAM**



**DC ELECTRICAL CHARACTERISTICS**  $V_{DD}$  = 2.5 to 6V;  $V_{SS}$  = 0V;  $T_A$  = -40°C to +85°C, unless otherwise specified.

| SYMBOL                                                  | DADAMETED                                                                                                                                   |                     | LIMITS |                       |                |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------|-----------------------|----------------|
| SYMBOL                                                  | PARAMETER                                                                                                                                   | Min                 | Тур    | Max                   | UNIT           |
| Supply                                                  |                                                                                                                                             |                     |        |                       |                |
| V <sub>DD</sub>                                         | Supply voltage                                                                                                                              | 2.5                 |        | 6                     | ٧              |
| I <sub>DD</sub><br>I <sub>DDO</sub><br>I <sub>DDO</sub> | Supply current at $f_{SCL} = 100 \text{kHz}$ ; $V_I = V_{SS}$ or $V_{DD}$ operating standby standby at $T_A = -25$ to $+70^{\circ}\text{C}$ |                     |        | 200<br>15<br>5        | μΑ<br>μΑ<br>μΑ |
| V <sub>POR</sub>                                        | Power-on reset voltage level <sup>1</sup>                                                                                                   | 1.5                 | 1.9    | 2.3                   | ٧              |
| Input SCL;                                              | input/output SDA                                                                                                                            |                     |        |                       |                |
| V <sub>IL</sub>                                         | Input voltage LOW <sup>2</sup>                                                                                                              | -0.8                |        | $0.3 \times V_{DD}$   | ٧              |
| V <sub>IH</sub>                                         | Input voltage HIGH <sup>2</sup>                                                                                                             | $0.7 \times V_{DD}$ |        | V <sub>DD</sub> + 0.8 | ٧              |
| l <sub>OL</sub>                                         | Output current LOW at V <sub>OL</sub> = 0.4V                                                                                                | 3                   |        |                       | mA             |
| loн                                                     | Output leakage current HIGH at V <sub>OH</sub> = V <sub>DD</sub>                                                                            |                     |        | 250                   | nA             |
| ±η                                                      | Input leakage current (A0, A1, A2) at $V_I = V_{DD}$ or $V_{SS}$                                                                            |                     |        | 250                   | nA             |
| f <sub>SCL</sub>                                        | Clock frequency (Figure 5)                                                                                                                  | 0                   |        | 100                   | kHz            |
| Cı                                                      | Input capacitance (SCL, SDA) at V <sub>I</sub> = V <sub>SS</sub>                                                                            |                     |        | 7                     | pF             |
| tsw                                                     | Tolerable spike width on bus                                                                                                                |                     |        | 100                   | ns             |
| LOW V <sub>DD</sub> o                                   | lata retention                                                                                                                              |                     |        |                       |                |
| V <sub>DDR</sub>                                        | Supply voltage for data retention                                                                                                           | 1                   |        | 6                     | ٧              |
| I <sub>DDR</sub>                                        | Supply current at V <sub>DDR</sub> = 1V                                                                                                     |                     |        | 5                     | μΑ             |
| I <sub>DDR</sub>                                        | Supply current at V <sub>DDR</sub> = 1V; T <sub>A</sub> = -25 to +70°C                                                                      |                     |        | 2                     | μΑ             |
| Power savi                                              | ng mode                                                                                                                                     |                     |        |                       |                |
| I <sub>DDR</sub>                                        | Supply current at T <sub>A</sub> = 25°C; TEST = V <sub>DDR</sub>                                                                            |                     | 50     | 400                   | nA             |

#### NOTES

9

<sup>1.</sup> The power-on reset circuit resets the  $I^2C$  bus logic when  $V_{DD} < V_{POR}$ .

<sup>2.</sup> If the input voltages are a diode voltage above or below the supply voltage V<sub>DD</sub> or V<sub>SS</sub> an input current will flow; this current must not exceed ±0.5mA. August 1, 1988

#### $256 \times 8$ Static RAM

PCF8570

# CHARACTERISTICS OF THE I<sup>2</sup>C BUS

The I<sup>2</sup>C bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a

serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse, as changes in the data line at this time will be interpreted as control signals.



#### Start and Stop Conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transi-

tion of the data line while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the

clock is HIGH is defined as the stop condition (P).



#### **System Configuration**

A device generating a message is a "transmitter"; a device receiving a message is the

"receiver". The device that controls the message is the "master" and the devices which

are controlled by the master are the "slaves".



## $256 \times 8$ Static RAM

## PCF8570

#### **Acknowledge**

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge re-

lated clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW.

During the HIGH period of the acknowledge related clock pulse, setup and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.





Figure 5. Timing

Product Specification

# $256 \times 8$ Static RAM

PCF8570



## $256 \times 8$ Static RAM

## PCF8570

#### **Bus Protocol**

Before any data is transmitted on the I<sup>2</sup>C bus, the device which should respond is ad-

dressed first. The addressing is always done with the first byte transmitted after the start procedure. The  $\rm I^2C$  bus configuration for dif-

ferent PCF8570 READ and WRITE cycles is shown in Figure 7.



Signetics Linear Products Product Specification

# $256 \times 8$ Static RAM

PCF8570

#### **APPLICATION INFORMATION**

The PCF8570 slave address has a fixed combination 1010 as group 1, while group 2 is fully programmable (see Figure 8.)





9-36

#### **POWER SAVING MODE**

With the condition TEST =  $V_{DDR}$ , the PCF8570 goes into the power saving mode.





# **Signetics**

# PCF8571 1K Serial RAM

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The PCF8571 is a low power 1024-bit static CMOS RAM organized as 128 words by 8 bits. Addresses and data are transferred serially via a two-line bidirectional bus ( $^{12}$ C). The built-in word address register is incremented automatically after each written or read data byte. Three address pins — A0, A1, and A2 — are used for programming the hardware address, allowing the use of up to eight devices connected to the bus without additional hardware.

#### **FEATURES**

- Operating supply voltage:
   2.5V to 6V
- Low data retention voltage: min. 1.0V
- Low standby current: max. 5μA
- Power saving mode: tvp. 50nA
- Serial input/output bus (I2C)
- Address by 3 hardware address pins
- Automatic word address incrementing
- 8-lead DIP package

#### **APPLICATIONS**

- Telephony
   RAM expansion for stored numbers in repertory dialing (e.g., PCD3340 applications)
- Radio and television channel presets
- Video cassette recorder
- General purpose RAM expansion for the micro-computer families MAB8400 and PCF84C00

#### ORDERING INFORMATION

| DESCRIPTION                       | TEMPERATURE RANGE | ORDER CODE |
|-----------------------------------|-------------------|------------|
| 8-Pin Plastic DIP (SOT-97A)       | -25°C to +70°C    | PCF8571PN  |
| 8-Pin Plastic SO (SOL-8; SOT-176) | -25°C to +70°C    | PCF8571TD  |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                              | PARAMETER                           | RATING                       | UNIT |
|-------------------------------------|-------------------------------------|------------------------------|------|
| V <sub>DD</sub>                     | Supply voltage range (Pin 8)        | -0.8 to +8.0                 | ٧    |
| VI                                  | Voltage range on any input          | -0.8 to V <sub>DD</sub> +0.8 | ٧    |
| ±II                                 | DC input current (any input)        | 10                           | mA   |
| ± Io                                | DC output current (any output)      | 10                           | mA   |
| ± I <sub>DD</sub> ; I <sub>SS</sub> | Supply current (Pin 4 or Pin 8)     | 50                           | mA   |
| P <sub>TOT</sub>                    | Power dissipation per package       | 300                          | mW   |
| Po                                  | Power dissipation per output        | 50                           | mW   |
| T <sub>STG</sub>                    | Storage temperature range           | -65 to +150                  | °C   |
| TA                                  | Operating ambient temperature range | -25 to +70                   | °C   |

#### PIN CONFIGURATION



#### 1K Serial RAM PCF8571

#### **BLOCK DIAGRAM**



**DC ELECTRICAL CHARACTERISTICS**  $V_{DD} = 2.5$  to 6V;  $V_{SS} = 0V$ ;  $T_A = -25^{\circ}C$  to  $+70^{\circ}C$ , unless otherwise specified.

| OVMBO                  | DADAMETER                                                                                          |                     |     |                       |                          |  |
|------------------------|----------------------------------------------------------------------------------------------------|---------------------|-----|-----------------------|--------------------------|--|
| SYMBOL                 | PARAMETER                                                                                          | Min                 | Тур | Max                   | UNIT                     |  |
| Supply                 |                                                                                                    |                     |     |                       |                          |  |
| V <sub>DD</sub>        | Supply voltage                                                                                     | 2.5                 |     | 6                     | ٧                        |  |
| I <sub>DD</sub>        | Supply current at $f_{SCL} = 100 kHz$ ; $V_I = V_{SS}$ or $V_{DD}$ operating standby               |                     |     | 200<br>5              | μ <b>Α</b><br>μ <b>Α</b> |  |
| V <sub>POR</sub>       | Power-on reset voltage level at V <sub>SCL</sub> = V <sub>SDA</sub> = V <sub>DD</sub> <sup>1</sup> | 1.5                 | 1.9 | 2.3                   | ٧                        |  |
| Input SCL; i           | nput/output SDA                                                                                    |                     |     |                       |                          |  |
| VIL                    | Input voltage LOW <sup>2</sup>                                                                     | -0.8                |     | $0.3 \times V_{DD}$   | ٧                        |  |
| V <sub>IH</sub>        | Input voltage HIGH <sup>2</sup>                                                                    | $0.7 \times V_{DD}$ |     | V <sub>DD</sub> + 0.8 | ٧                        |  |
| loL                    | Output current LOW at V <sub>OL</sub> = 0.4V                                                       | 3                   |     |                       | mΑ                       |  |
| Юн                     | Output leakage current HIGH at VOH = VDD                                                           |                     |     | 100                   | nA                       |  |
| ±II                    | Input leakage current (A0, A1, A2) at V <sub>I</sub> = V <sub>DD</sub> or V <sub>SS</sub>          |                     |     | 100                   | nA                       |  |
| f <sub>SCL</sub>       | Clock frequency (Figure 5)                                                                         | 0                   |     | 100                   | kHz                      |  |
| Cı                     | Input capacitance (SCL, SDA) at V <sub>I</sub> = V <sub>SS</sub>                                   |                     |     | 7                     | pF                       |  |
| tsw                    | Tolerable spike width on bus                                                                       |                     |     | 100                   | ns                       |  |
| LOW V <sub>DD</sub> da | ata retention                                                                                      |                     |     |                       |                          |  |
| V <sub>DDR</sub>       | Supply voltage for data retention                                                                  | 1                   |     |                       | ٧                        |  |
| IDDR                   | Supply current at V <sub>DDR</sub> = 1V                                                            |                     |     | 2                     | μΑ                       |  |
| Power savin            | g mode (Figure 12)                                                                                 |                     |     |                       |                          |  |
| IDDS                   | Supply current at T <sub>A</sub> = 25°C; TEST = A0 = A1 = A2 = V <sub>DDR</sub>                    |                     | 50  | 200                   | nA                       |  |

<sup>1.</sup> The power-on reset circuit resets the I<sup>2</sup>C bus logic when V<sub>DD</sub> < V<sub>POR</sub>.

2. If the input voltages are a diode voltage above or below the supply voltage V<sub>DD</sub> or V<sub>SS</sub> an input current will flow: this current must not exceed ±0.5mA.

1K Serial RAM PCF8571

# CHARACTERISTICS OF THE I<sup>2</sup>C BUS

The I<sup>2</sup>C bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### Bit Transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse, as changes in the data line at this time will be interpreted as control signals.



#### Start and Stop Conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transi-

tion of the data line while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the

clock is HIGH is defined as the stop condition (P).



#### **System Configuration**

A device generating a message is a "transmitter"; a device receiving a message is the

"receiver". The device that controls the message is the "master" and the devices which

are controlled by the master are the "slaves".



## a

## 1K Serial RAM PCF8571

#### **Acknowledge**

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter, whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also, a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW.

During the HIGH period of the acknowledge related clock pulse, set-up and hold times must be taken into account. A master receiver must signal an end-of-data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.





Signetics Linear Products Product Specification

1K Serial RAM PCF8571



## 1K Serial RAM

PCF8571

#### **Bus Protocol**

Before any data is transmitted on the I<sup>2</sup>C bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure. The I<sup>2</sup>C bus configuration for dif-

ferent PCF8571 READ and WRITE cycles is shown in Figure 7.



1K Serial RAM PCF8571

#### APPLICATION INFORMATION

The PCF8571 slave address has a fixed combination 1010 as group 1, while group 2 is fully programmable (see Figure 8).





# 1K Serial RAM PCF8571

#### **POWER SAVING MODE**

With the condition TEST = A2 = A1 =  $A0 = V_{DDR}$ , the PCF8571 goes into the power saving mode.





# **Signetics**

# PCF8573 Clock/Calendar with Serial I/O

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The PCF8573 is a low threshold, monolithic CMOS circuit that functions as a real-time clock/calendar in the Inter IC (I<sup>2</sup>C) bus-oriented microcomputer systems. The device includes an addressable time counter and alarm register. both for minutes, hours, days and months. Three special control/status flags, COMP, POWF and NODA, are also available. Information is transferred serially via a two-lin bidirectional bus (I<sup>2</sup>C). Back-up for the clock during supply interruptions is provided by a 1.2V nickel cadmium battery. The time base is generated from a 32.768kHz crystalcontrolled oscillator.

#### **FEATURES**

- Serial input/output bus (I<sup>2</sup>C) interface for minutes, hours, days and months
- Additional pulse outputs for seconds and minutes
- Alarm register for presetting a time for alarm or remote switching functions
- Battery back-up for clock function during supply interruption
- Crystal oscillator control (32.768kHz)

#### **APPLICATIONS**

- Automotive
- Telephony

#### ORDERING INFORMATION

| DESCRIPTION                   | TEMPERATURE RANGE | ORDER CODE |
|-------------------------------|-------------------|------------|
| 16-Pin Plastic DIP (SOT-38)   | -40°C to +85°C    | PCF8573PN  |
| 16-Pin Plastic SOL (SOT-162A) | -40°C to +85°C    | PCF8573T   |

#### ABSOLUTE MAXIMUM RATINGS

| SYMBOL                             | PARAMETER                                         | RATING      | UNIT |
|------------------------------------|---------------------------------------------------|-------------|------|
| V <sub>DD</sub> - V <sub>SS1</sub> | Supply voltage range (clock)                      | -0.3 to +8  | ٧    |
| V <sub>DD</sub> - V <sub>SS2</sub> | Supply voltage range (I <sup>2</sup> C interface) | -0.3 to +8  | ٧    |
| I <sub>IN</sub>                    | Input current                                     | 10          | mA   |
| lout                               | Output current                                    | 10          | mA   |
| PD                                 | Maximum power dissipation per package             | 200         | mW   |
| T <sub>A</sub>                     | Operating ambient temperature range               | -40 to +85  | °C   |
| T <sub>STG</sub>                   | Storage temperature range                         | -65 to +150 | °C   |

#### PIN CONFIGURATION



# Clock/Calendar with Serial I/O

PCF8573

#### **BLOCK DIAGRAM**



# Clock/Calendar with Serial I/O

PCF8573

**DC ELECTRICAL CHARACTERISTICS**  $V_{SS2} = 0V$ ;  $T_A = -40$  to  $+85^{\circ}$ C, unless otherwise specified. Typical values at  $T_A = +25^{\circ}$ C.

| SYMBOL                                 | PARAMETER                                                                                                                                         |                                                | LIMITS  |                                       |                |  |  |  |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|---------|---------------------------------------|----------------|--|--|--|
| STMBUL                                 | PARAMETER                                                                                                                                         | Min                                            | Тур     | Max                                   | UNI            |  |  |  |
| Supply                                 |                                                                                                                                                   |                                                |         |                                       |                |  |  |  |
| $V_{DD} - V_{SS2}$                     | Supply voltage (I <sup>2</sup> C interface)                                                                                                       | 2.5                                            | 5       | 6.0                                   | >              |  |  |  |
| V <sub>DD</sub> - V <sub>SS1</sub>     | Supply voltage (clock)                                                                                                                            | 1.1                                            | 1.5     | (V <sub>DD</sub> - V <sub>SS2</sub> ) | <b>V</b>       |  |  |  |
| -l <sub>SS1</sub><br>-l <sub>SS1</sub> | Supply current $V_{SS1}$<br>at $V_{DD} - V_{SS1} = 1.5V$<br>at $V_{DD} - V_{SS1} = 5V$                                                            |                                                | 3<br>12 | 10<br>50                              | μΑ<br>μΑ       |  |  |  |
| -l <sub>SS2</sub>                      | Supply current $V_{SS2}$<br>at $V_{DD} - V_{SS2} = 5V$<br>( $I_O = 0$ mA on all outputs)                                                          |                                                |         | 50                                    | μΑ             |  |  |  |
| Inputs SCL,                            | SDA, A0, A1, TEST                                                                                                                                 |                                                |         |                                       |                |  |  |  |
| V <sub>IH</sub>                        | Input voltage HIGH                                                                                                                                | $0.7 \times V_{DD}$                            |         |                                       | ٧              |  |  |  |
| V <sub>IL</sub>                        | Input voltage LOW                                                                                                                                 |                                                |         | $0.2 \times V_{DD}$                   | V              |  |  |  |
| ± I <sub>I</sub>                       | Input leakage current at V <sub>I</sub> = V <sub>SS2</sub> to V <sub>DD</sub>                                                                     |                                                |         | 1                                     | μΑ             |  |  |  |
| Inputs EXTP                            | F, PFIN                                                                                                                                           |                                                |         |                                       |                |  |  |  |
| V <sub>IH</sub> - V <sub>SS1</sub>     | Input voltage HIGH                                                                                                                                | $0.7 \times (V_{DD} - V_{SS1})$                |         |                                       | ٧              |  |  |  |
| V <sub>IL</sub> - V <sub>SS1</sub>     | Input voltage LOW                                                                                                                                 | 0                                              |         | $0.2 \times (V_{DD} - V_{SS1})$       | ٧              |  |  |  |
| ± l <sub>i</sub>                       | Input leakage current<br>at $V_1 = V_{SS1}$ to $V_{DD}$<br>at $T_A = 25$ °C;                                                                      |                                                |         | 1                                     | μ₽             |  |  |  |
| ± I <sub>I</sub>                       | $V_i = V_{SS1}$ to $V_{DD}$                                                                                                                       | ·                                              |         | 0.1                                   | μΑ             |  |  |  |
| Outputs SEC                            | , MIN, COMP, FSET (normal buffer outputs)                                                                                                         |                                                |         |                                       |                |  |  |  |
| V <sub>OH</sub>                        | Output voltage HIGH<br>at $V_{DD} - V_{SS2} = 2.5V$ ;<br>$-I_{O} = 0.1 \text{mA}$<br>at $V_{DD} - V_{SS2} = 4$ to 6V;<br>$-I_{O} = 0.5 \text{mA}$ | V <sub>DD</sub> – 0.4<br>V <sub>DD</sub> – 0.4 |         |                                       | v              |  |  |  |
| V <sub>OL</sub>                        | Output voltage LOW at $V_{DD} - V_{SS2} = 2.5V$ ; $I_O = 0.3\text{mA}$ at $V_{DD} - V_{SS2} = 4$ to 6V; $I_O = 1.6\text{mA}$                      |                                                |         | 0.4                                   | v              |  |  |  |
|                                        | (N-Channel open drain)                                                                                                                            |                                                |         |                                       | L              |  |  |  |
| V <sub>OL</sub>                        | Output 'ON': $I_O = 3mA$<br>at $V_{DD} - V_{SS2} = 2.5$ to 6V                                                                                     |                                                |         | 0.4                                   | v              |  |  |  |
| lo                                     | Output 'OFF' (leakage current)<br>at V <sub>DD</sub> - V <sub>SS2</sub> = 6V; V <sub>O</sub> = 6V                                                 |                                                |         | 1                                     | μ#             |  |  |  |
| Internal Thre                          | eshold Voltage                                                                                                                                    |                                                |         | · · · · · · · · · · · · · · · · · · · | ,              |  |  |  |
| V <sub>TH1</sub>                       | Power failure detection                                                                                                                           | 1                                              | 1.2     | 1.4                                   | V              |  |  |  |
| V <sub>TH2</sub>                       | Power 'ON' reset<br>at V <sub>SCL</sub> = V <sub>SDA</sub> = V <sub>DD</sub>                                                                      | 1.5                                            | 2.0     | 2.5                                   | \ <sub>v</sub> |  |  |  |

# a

# Clock/Calendar with Serial I/O

PCF8573

**AC ELECTRICAL CHARACTERISTICS**  $V_{SS2} = 0V$ ;  $T_A = -40$  to  $+85^{\circ}C$ , unless otherwise specified. Typical values at  $T_A = +25^{\circ}C$ .

|                                  |                                                                                                                         | 1    |                      |          |          |  |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|----------------------|----------|----------|--|
| SYMBOL                           | PARAMETER                                                                                                               | Min  | Тур                  | Max      | UNIT     |  |
| Rise and F                       | all Times of Input Signals                                                                                              |      |                      |          |          |  |
| t <sub>R</sub> , t <sub>F</sub>  | Input EXTPF                                                                                                             |      |                      | 1        | μs       |  |
| t <sub>R</sub> , t <sub>F</sub>  | Input PFIN                                                                                                              |      |                      | ∞        | μs       |  |
| t <sub>R</sub><br>t <sub>F</sub> | Input signals except EXTPF and PFIN between V <sub>IL</sub> and V <sub>IH</sub> levels rise time fall time              |      |                      | 1<br>0.3 | μs<br>μs |  |
| Frequency                        | at SCL                                                                                                                  |      |                      |          | <u> </u> |  |
| t <sub>LOW</sub>                 | at $V_{DD} - V_{SS2} = 4$ to 6V<br>Pulse width LOW (see Figure 8)                                                       | 4.7  |                      |          | μs       |  |
| t <sub>HIGH</sub>                | Pulse width HIGH (see Figure 8)                                                                                         | 4    |                      |          | μs       |  |
| t <sub>l</sub>                   | Noise suppression time constant at SCL and SDA input                                                                    | 0.25 | 1                    | 2.5      | μs       |  |
| c <sub>IN</sub>                  | Input capacitance (SCL, SDA)                                                                                            | l.   |                      | 7        | pF       |  |
| Oscillator                       |                                                                                                                         |      |                      |          |          |  |
| C <sub>OUT</sub>                 | Integrated oscillator capacitance                                                                                       |      | 40                   |          | pF       |  |
| R <sub>F</sub>                   | Oscillator feedback resistance                                                                                          |      | 3                    |          | МΩ       |  |
| f/fosc                           | Oscillator stability for: $ \triangle (V_{DD} - V_{SS1}) = 100 mV $ at $V_{DD} - V_{SS1} = 1.55V$ ; $T_A = 25^{\circ}C$ |      | 2 × 10 <sup>-6</sup> |          |          |  |
|                                  | Quartz crystal parameters                                                                                               |      |                      |          |          |  |
|                                  | Frequency = 32.768 kHz                                                                                                  |      |                      |          |          |  |
| R <sub>S</sub>                   | Series resistance                                                                                                       |      |                      | 40       | kΩ       |  |
| C <sub>L</sub>                   | Parallel capacitance                                                                                                    |      | 9                    |          | pF       |  |
| C <sub>T</sub>                   | Trimmer capacitance                                                                                                     | 5    |                      | 25       | pF       |  |

## Clock/Calendar with Serial I/O

PCF8573



Table 1. Cycle Length of the Time Counter

| UNIT    | NUMBER OF BITS | COUNTING CYCLE | CARRY FOR FOLLOWING<br>UNIT | CONTENT OF MONTH COUNTER |
|---------|----------------|----------------|-----------------------------|--------------------------|
| Minutes | 7              | 00 to 59       | 59 → 00                     |                          |
| Hours   | 6              | 00 to 23       | 23 → 00                     |                          |
| Days    | 6              | 01 to 28       | 28 → 01<br>or 29 → 01       | 2 (see note)             |
|         |                | 01 to 30       | 30 → 01                     | 4, 6, 9, 11              |
|         |                | 01 to 31       | 31 → 01                     | 1, 3, 5, 7, 8, 10, 12    |
| Months  | 5              | 01 to 12       | 12 → 01                     |                          |

NOTE: Day counter may be set to 29 by a write transmission with EXECUTE ADDRESS.

#### **FUNCTIONAL DESCRIPTION**

#### Oscillator

The PCF8573 has an integrated crystal-controlled oscillator which provides the time base for the prescaler. The frequency is determined by a single 32.768kHz crystal connected between OSCI and OSCO. A trimmer is connected between OSCI and V<sub>DD</sub>.

#### Prescaler and Time Counter

The prescaler provides a 128Hz signal at the FSET output for fine adjustment of the crystal oscillator without loading it. The prescaler also generates a pulse once a second to advance the seconds counter. The carry of the prescaler and the seconds counter are available at the outputs SEC and MIN, respectively, and are also readable via the I2C bus. The mark-to-space ratio of both signals is 1:1. The time counter is advanced one count by the falling edge of output signal MIN. A transition from HIGH to LOW of output signal SEC triggers MIN to change state. The time counter counts minutes, hours, days and months, and provides a full calendar function which needs to be corrected once every four years. Cycle lengths are shown in Table 1.

#### **Alarm Register**

The alarm register is a 24-bit memory. It stores the time-point for the next setting of the status flag COMP. Details of writing and reading of the alarm register are included in the description of the characteristics of the I<sup>2</sup>C bus.

#### Comparator

The comparator compares the contents of the alarm register and the time counter, each

Table 2. Power Fail Selection

| EXTPF | PFIN | FUNCTION                        |  |  |  |  |  |  |
|-------|------|---------------------------------|--|--|--|--|--|--|
| 0     | 0    | Power fail is sensed internally |  |  |  |  |  |  |
| 0     | 1    | Test mode                       |  |  |  |  |  |  |
| 1     | 0    | Power fail is sensed externally |  |  |  |  |  |  |
| 1     | 1    | No power fail sensed            |  |  |  |  |  |  |

#### NOTE:

0: connected to V<sub>SS1</sub> (LOW)

1: connected to V<sub>DD</sub> (HIGH)

with a length of 24 bits. When these contents are equal, the flag COMP will be set 4ms after the falling edge of MIN. This set condition occurs once at the beginning of each minute. This information is latched, but can be cleared by an instruction via the I2C bus. A clear instruction may be transmitted immediately after the flag is set, and then it will be executed. Flag COMP information is also available at the output COMP. The comparison may be based upon hours and minutes only if the internal flag NODA (no date) is set. Flag NODA can be set and cleared by separate instructions via the I2C bus, but it is undefined until the first set or clear instruction has been received. Both COMP and NODA flags are readable via the I2C bus.

#### Power On/Power Fail Detection

If the voltage V<sub>DD</sub> – V<sub>SS1</sub> falls below a certain value, the operation of the clock becomes undefined. Thus, a warning signal is required to indicate that faultless operation of the clock is not guaranteed. This information is latched in a flag called POWF (Power Fail) and remains latched after restoration of the correct supply voltage until a write procedure with EXECUTIVE ADDRESS has been re-

ceived. The flag POWF can be set by an internally-generated power fail level-discriminator signal for application with  $(V_{DD} - V_{SS1})$  greater than  $V_{TH1}$ , or by an externally-generated power fail signal for application with  $(V_{DD} - V_{SS1})$  less than  $V_{TH1}$ . The external signal must be applied to the input PFIN. The input stage operates with signals of any slow rise and fall times. Internally-or externally-controlled POWF can be selected by input EXTPF as shown in Table 2.

The external power fail control operates by absence of the  $V_{DD} - V_{SS2}$  supply. Therefore, the input levels applied to PFIN and EXTPF must be within the range of  $V_{DD} - V_{SS1}$ . A LOW level at PFIN indicates a power fail. POWF is readable via the  $I^2C$  bus. A power-on reset for the  $I^2C$  bus control is generated on-chip when the supply voltage  $V_{DD} - V_{SS2}$  is less than  $V_{TH2}$ .

#### **Interface Level Shifters**

The level shifters adjust the 5V operating voltage ( $V_{DD} - V_{SS2}$ ) of the microcontroller to the interal exply voltage ( $V_{DD} - V_{SS1}$ ) of the clock/calendar. The oscillator and counter are not influenced by the  $V_{DD} - V_{SS2}$  supply

9-50

## 9

# Clock/Calendar with Serial I/O

PCF8573

voltage. If the voltage  $V_{DD} - V_{SS2}$  is absent  $(V_{SS2} = V_{DD})$  the output signal of the level shifter is HIGH because  $V_{DD}$  is the common node of the  $V_{DD} - V_{SS2}$  and the  $V_{DD} - V_{SS1}$  supplies. Because the level shifters invert the input signal, the internal circuit behaves as if a LOW signal is present on the inputs. FSET, SEC, MIN and COMP are CMOS push-pull output stages. The driving capability of these outputs is lost when the supply voltage  $V_{DD} - V_{SS2} = 0$ .

# CHARACTERISTICS OF THE I<sup>2</sup>C BUS

The i<sup>2</sup>C bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### Bit Transfer (see Figure 1)

One data bit is transferred during each clock pulse. The data on the SDA line must remain

stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as control signals.

# Start and Stop Conditions (see Figure 2)

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P)

# System Configuration (see Figure 3)

A device generating a message is a "transmitter", a device receiving a message is the "receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the "slaves".

#### Acknowledge (see Figure 4)

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter whereas the master generates an extra acknowledge-related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse. So that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse, setup and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a stop condition.

#### **Timing Specifications**

Masters generate a bus clock with a maximum frequency of 100kHz. Detailed timing is shown in Figure 5.





# Clock/Calendar with Serial I/O

PCF8573





# Clock/Calendar with Serial I/O

PCF8573





#### **ADDRESSING**

Before any data is transmitted on the I<sup>2</sup>C bus, the device which should respond is addressed first. The addressing is always done with the first byte transmitted after the start procedure.

#### Slave Address

The clock/calendar acts as a slave receiver or slave transmitter. Therefore, the clock signal SCL is only an input signal, but the data signal SDA is a bidirectional line. The clock calendar slave address is shown in Figure 8.

The subaddress bits A0 and A1 correspond to the two hardware address pins A0 and A1 which allows the device to have 1 of 4 different addresses.



# Clock/Calendar READ/WRITE Cycles

The I<sup>2</sup>C bus configuration for different clock/ calendar READ and WRITE cycles is shown in Figures 9 and 10.

The write cycle is used to set the time counter, the alarm register and the flags. The transmission of the clock/calendar address is

followed by the MODE-POINTER-WORD which contains a CONTROL-nibble (Table 3) and an ADDRESS-nibble (Table 4). The ADDRESS-nibble is valid only if the preceding CONTROL-nibble is set to EXECUTE ADDRESS. The third transmitted word contains the data to be written into the time counter or alarm register.

Signetics Linear Products Product Specification

# Clock/Calendar with Serial I/O

PCF8573



Table 3. CONTROL-nibble

|   | C2 | C1 | CO | FUNCTION                                                                     |
|---|----|----|----|------------------------------------------------------------------------------|
| 0 | 0  | 0  | 0  | Execute address                                                              |
| 0 | 0  | 0  | 1  | Read control/status flags                                                    |
| 0 | 0  | 1  | 0  | Reset prescaler, including seconds counter; without carry for minute counter |
| 0 | 0  | 1  | 1  | Time adjust, with carry for minute counter <sup>1</sup>                      |
| 0 | 1  | 0  | 0  | Reset NODA flag                                                              |
| 0 | 1  | 0  | 1  | Set NODA flag                                                                |
| 0 | 1  | 1  | 0  | Reset COMP flag                                                              |

#### NOTE

 If the seconds counter is below 30 there is no carry. This causes a time adjustment of max. -30 sec. From the count 30 there is a carry which adjusts the time by max. +30 sec. At the end of each data word the address bits B1, B0 will be incremented automatically provided the preceding CONTROL-nibble is set to EXECUTE ADDRESS. There is no carry to B2.

Table 5 shows the placement of the BCD upper and lower digits in the DATA byte for writing into the addressed part of the time counter and alarm register, respectively.

Acknowledgement response of the clock calendar as slave receiver is shown in Table 6.

Table 4. ADDRESS-nibble

|     | B2 | В1 | ВО | ADDRESSED TO:          |
|-----|----|----|----|------------------------|
| 0   | 0  | 0  | 0  | Time counter hours     |
| 0   | 0  | 0  | 1  | Time counter minutes   |
| 0   | 0  | 1  | 0  | Time counter days      |
| 0   | 0  | 1  | 1  | Time counter months    |
| 0   | 1  | 0  | 0  | Alarm register hours   |
| 0   | 1  | 0  | 1  | Alarm register minutes |
| 0   | 1  | 1  | 0  | Alarm register days    |
| 0 . | 1  | 1  | 1  | Alarm register months  |

Table 5. Placement of BCD Digits in the DATA Byte

| MSB         |                      |   | DA. | ΓΑ      |       |                      | LSB |                   |  |               |
|-------------|----------------------|---|-----|---------|-------|----------------------|-----|-------------------|--|---------------|
| UPPER DIGIT |                      |   |     |         | LOWER | R DIGIT              | •   |                   |  |               |
| UD          | UC UB UA LD LC LB LA |   |     |         |       | UC UB UA LD LC LB LA |     | UB UA LD LC LB LA |  | ADDRESSED TO: |
| Χ           | Х                    | D | D   | D       | D     | D                    | D   | Hours             |  |               |
| Х           | D                    | D | D   | D       | D     | D                    | D   | Minutes           |  |               |
| Х           | X                    | D | D   | D       | D     | D                    | D   | Days              |  |               |
| X           | X                    | × | D   | D D D D |       |                      |     | Months            |  |               |
| X<br>DTE:   | X                    | X | D   | D       | D     | D                    | _ D | Months            |  |               |

1. Where "X" is the don't care bit and "D" is the data bit.





To read the addressed part of the time counter and alarm register, plus information from specified control/status flags, the BCD digits in the DATA byte are organized as shown in Table 7.

The status of the MODE-POINTER-WORD concerning the CONTROL-nibble remains un-

changed until a write to MODE POINTER conditon occurs.

Table 6. Slave Receiver Acknowledgement

|   |              |    |    |   |    |    |         | ACKI         | NOWLEDGE ON BYTE |     |
|---|--------------|----|----|---|----|----|---------|--------------|------------------|-----|
|   | MODE POINTER |    |    |   |    |    | Address | Mode pointer | Data             |     |
|   | C2           | C1 | CO |   | B2 | В1 | ВО      |              |                  |     |
| 0 | 0            | 0  | 0  | 0 | Х  | Х  | Х       | yes          | yes              | yes |
| 0 | 0            | 0  | 0  | 1 | Х  | Х  | X       | yes          | no               | no  |
| 0 | 0            | 0  | 1  | X | X  | Х  | X       | yes          | yes              | no  |
| 0 | 0            | 1  | 0  | X | X  | Х  | X       | yes          | yes              | no  |
| 0 | 0            | 1  | 1  | Х | X  | Х  | X       | yes          | yes              | no  |
| 0 | 1            | 0  | 0  | Х | Х  | х  | X       | yes          | yes              | no  |
| 0 | 1            | 0  | 1  | Х | Х  | Х  | x       | yes          | yes              | no  |
| 0 | 1            | 1  | 0  | Х | Х  | Х  | Х       | yes          | yes              | no  |
| 0 | 1            | 1  | 1  | X | X  | Х  | X       | yes          | no               | no  |
| 1 | Х            | X  | Х  | Х | Х  | Х  | Х       | yes          | no               | no  |

NOTE:

1. Where "X" is the don't care bit.

Table 7. Organization of the BCD Digits in the DATA Byte

| MS | В    | D    | ATA |       | LSB  |          |      |                      |
|----|------|------|-----|-------|------|----------|------|----------------------|
| U  | PPER | DIGI | Т   | LOWER |      | ER DIGIT |      | ADDRESSED TO:        |
| UD | UC   | UB   | UA  | LD    | LC   | LB       | LA   |                      |
| 0  | 0    | D    | D   | D     | D    | D        | D    | Hours                |
| 0  | D    | D    | D   | D     | D    | D        | D    | Minutes              |
| 0  | 0    | D    | D   | D     | D    | D        | D    | Days                 |
| 0  | 0    | 0    | D   | D     | D    | D        | D    | Months               |
| 0  | 0    | 0    | *   | **    | NODA | COMP     | POWF | Control/status flags |

NOTES:

1. Where: "D" is the data bit, \* = minutes, \*\* = seconds.

## Clock/Calendar with Serial I/O

PCF8573

#### **APPLICATION INFORMATION**



Figure 13. Application Example of the PCF8573 With Common V<sub>SS1</sub> and V<sub>SS2</sub> Supply

# PCF8574/A 8-Bit Remote I/O Expandor

**Product Specification** 

#### **Linear Products**

#### DESCRIPTION

The PCF8574 is a single-chip silicon gate CMOS circuit. It provides remote I/O expansion for the MAB8400 and PCF84CXX microcomputer families via the two-line serial bidirectional bus (I<sup>2</sup>C). It can also interface microcomputers without a serial interface to the I<sup>2</sup>C bus (as a slave function only). The device consists of an 8-bit quasi-bidirectional port and an I<sup>2</sup>C interface.

The PCF8574 has low-current consumption and includes latched outputs with high-current drive capability for directly driving LEDs. It also possesses an interrupt line (INT) which is connected to the interrupt logic of the microcomputer on the I<sup>2</sup>C bus. By sending an interrupt signal on this line, the remote I/O can inform the microcomputer if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C bus. This means that the PCF8574 can remain a simple slave device.

The PCF8574 and the PCF8574A versions differ only in their slave address, as shown in Figure 9.

#### **FEATURES**

- Operating supply voltage: 2.5V to 6V
- Low-standby current consumption: max. 10μA
- Bidirectional expander
- Open-drain interrupt output
- 8-bit remote I/O port for the I<sup>2</sup>C bus
- Peripheral for the MAB8400 and PCF8500 microcomputer families
- Latched outputs with high-current drive capability for directly driving LEDs
- Address by 3 hardware address pins for use of up to 8 devices (up to 16 possible with mask option)

#### PIN CONFIGURATION



#### ORDERING INFORMATION

| DESCRIPTION                                    | TEMPERATURE RANGE | ORDER CODE |
|------------------------------------------------|-------------------|------------|
| 16-Pin Plastic DIP (SOT-38)                    | -40°C to +85°C    | PCF8574PN  |
| 16-Pin Plastic DIP (SOT-38)                    | -40°C to +85°C    | PCF8574APN |
| 16-Pin Plastic SO package<br>(SO16L; SOT-162A) | -40°C to +85°C    | PCF8574TD  |
| 16-Pin Plastic SO package<br>(SO16L; SOT-162A) | -40°C to +85°C    | PCF8574ATD |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL                              | PARAMETER                                  | RATING                                            | UNIT |
|-------------------------------------|--------------------------------------------|---------------------------------------------------|------|
| V <sub>DD</sub>                     | Supply voltage range                       | -0.5 to +7                                        | ٧    |
| V <sub>I</sub>                      | Input voltage range (any pin)              | V <sub>SS</sub> - 0.5 to<br>V <sub>DD</sub> + 0.5 | V    |
| ± I <sub>I</sub>                    | DC current into any input                  | 20                                                | mA   |
| ± Io                                | DC current into any output                 | 25                                                | mA   |
| ± I <sub>DD</sub> ; I <sub>SS</sub> | V <sub>DD</sub> or V <sub>SS</sub> current | 100                                               | mA   |
| PD                                  | Total power dissipation                    | 400                                               | mW   |
| Po                                  | Power dissipation per output               | 100                                               | mW   |
| T <sub>STG</sub>                    | Storage temperature range                  | -65 to +150                                       | °C   |
| T <sub>A</sub>                      | Operating ambient temperature range        | -40 to +85                                        | °C   |

9

Signetics Linear Products Product Specification

## 8-Bit Remote I/O Expandor

## PCF8574/A

#### **BLOCK DIAGRAM**





PCF8574/A

## **DC ELECTRICAL CHARACTERISTICS** $V_{DD} = 2.5$ to 6V; $V_{SS} = 0V$ ; $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise specified.

| SYMBOL             | PARAMETER                                                                                              | LIMITS             |           |                        | UNIT        |
|--------------------|--------------------------------------------------------------------------------------------------------|--------------------|-----------|------------------------|-------------|
| 0.111.202          | · Anamaran                                                                                             | Min                | Тур       | Max                    | <b>U.I.</b> |
| Supply (Pir        | n 16)                                                                                                  |                    |           |                        |             |
| $V_{DD}$           | Supply voltage                                                                                         | 2.5                |           | 6                      | ٧           |
|                    | Supply current at $V_{DD} = 6V$ ; no load, inputs at $V_{DD}$ , $V_{SS}$                               |                    |           |                        |             |
| I <sub>DD</sub>    | operating standby                                                                                      |                    | 40<br>1.5 | 100                    | μA<br>μA    |
| V <sub>REF</sub>   | Power-on reset voltage level <sup>1</sup>                                                              |                    | 1.3       | 2.4                    | v           |
|                    | input/output SDA (Pins 14; 15)                                                                         |                    |           |                        |             |
| V <sub>IL</sub>    | Input voltage Low                                                                                      | -0.5V              |           | 0.3V <sub>DD</sub>     | ٧           |
| V <sub>IH</sub>    | Input voltage High                                                                                     | 0.7V <sub>DD</sub> |           | V <sub>DD</sub> + 0.5  | ٧           |
| loL                | Output current Low at V <sub>OL</sub> = 0.4V                                                           | 3                  |           |                        | mA          |
| I <sub>LI</sub>    | Input/output leakage current                                                                           |                    |           | 100                    | nA          |
| f <sub>SCL</sub>   | Clock frequency (See Figure 6)                                                                         |                    |           | 100                    | kHz         |
| ts                 | Tolerable spike width at SCL and SDA input                                                             |                    |           | 100                    | ns          |
| Cı                 | Input capacitance (SCL, SDA) at V <sub>I</sub> = V <sub>SS</sub>                                       |                    |           | 7                      | pF          |
| I/O ports          | (Pins 4 to 7; 9 to 12)                                                                                 |                    |           |                        |             |
| V <sub>IL</sub>    | Input voltage Low                                                                                      | -0.5V              |           | 0.3V <sub>DD</sub>     | ٧           |
| V <sub>IH</sub>    | Input voltage High                                                                                     | 0.7V <sub>DD</sub> |           | V <sub>DD</sub> + 0.5V | ٧           |
| ± I <sub>IHL</sub> | Maximum allowed input current through protection diode at $V_l \geqslant V_{DD}$ or $\leqslant V_{SS}$ |                    |           | 400                    | μΑ          |
| loL                | Output current Low at V <sub>OL</sub> = 1V; V <sub>DD</sub> = 2.5V                                     | 10                 | 30        |                        | mA          |
| -l <sub>OH</sub>   | Output current High at V <sub>OH</sub> = V <sub>SS</sub> (current source only)                         | 30                 | 100       | 300                    | μΑ          |
| -I <sub>OH</sub> t | Transient pull-up current High during acknowledge (see Figure 14) at $V_{OH} = V_{SS}$                 |                    | 0.5       |                        | mA          |
| C <sub>I/O</sub>   | Input/output capacitance                                                                               |                    |           | 10                     | pF          |
| Port timing        | ; C <sub>L</sub> ≤ 100pF (see Figures 10 and 11)                                                       |                    |           |                        |             |
| t <sub>PV</sub>    | Output data valid                                                                                      |                    |           | 4                      | μs          |
| t <sub>PS</sub>    | Input data setup                                                                                       | 0                  |           |                        | μs          |
| t <sub>PH</sub>    | Input data hold                                                                                        | 4                  |           |                        | μs          |
| Interrupt II       | <b>VT</b> (Pin 13)                                                                                     |                    |           |                        |             |
| l <sub>OL</sub>    | Output current Low at V <sub>OL</sub> = 0.4V                                                           | 1.6                |           |                        | mA          |
| lioHl              | Output current High at V <sub>OH</sub> = V <sub>DD</sub>                                               |                    |           | 100                    | nA          |
| INT timing;        | C <sub>L</sub> ≤ 100pF (see Figure 11)                                                                 |                    |           |                        |             |
| t <sub>IV</sub>    | Input data valid                                                                                       |                    |           | 4                      | μs          |
| t <sub>IR</sub>    | Reset delay                                                                                            |                    |           | 4                      | μs          |
| <u>·</u> _         | Its A0, A1, A2 (Pins 1 to 3)                                                                           |                    |           | T 0 011                |             |
| V <sub>IH</sub>    | Input voltage Low                                                                                      | -0.5V              |           | 0.3V <sub>DD</sub>     | <u>V</u>    |
| V <sub>IH</sub>    | Input voltage High                                                                                     | 0.7V <sub>DD</sub> |           | V <sub>DD</sub> + 0.5V | V           |
| h_l                | Input leakage current at V <sub>I</sub> = V <sub>DD</sub> or V <sub>SS</sub>                           |                    |           | 100                    | nA          |

#### NOTE:

<sup>1.</sup> The power-on reset circuit resets the  $I^2C$  bus logic with  $V_{DD} < V_{REF}$  and sets all ports to logic 1 (input mode with current source to  $V_{DD}$ ).

PCF8574/A

# CHARACTERISTICS OF THE I<sup>2</sup>C BUS

The I<sup>2</sup>C bus is for 2-way, 2-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor when connected to the output stages of a device. Data transfer may be initiated only when the bus is not busy.

#### **Bit Transfer**

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the High period of the clock pulse, as changes in the data line at this time will be interpreted as control signals.



#### Start and Stop Conditions

Both data and clock lines remain High when the bus is not busy. A High-to-Low transition of the data line while the clock is High is defined as the start condition (S). A Low-to-

High transition of the data line while the clock is High is defined as the stop condition (P).



#### **System Configuration**

A device generating a message is a "transmitter"; a device receiving a message is the

"receiver". The device that controls the message is the "master" and the devices which are controlled by the master are the



## PCF8574/A

#### **Acknowledge**

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is not limited. Each byte of eight bits is followed by one acknowledge bit. The acknowledge bit is a High level put on the bus by the transmitter whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also, a master must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable Low

during the High period of the acknowledge. Related clock pulse, setup and hold times must be taken into account. A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line High to enable the master to generate a stop condition.



### **Timing Specifications**

Masters generate a bus clock with a maximum frequency of 100kHz. Detailed timing is shown in Figure 6.



PCF8574/A





#### 9

## 8-Bit Remote I/O Expandor

## PCF8574/A

### FUNCTIONAL DESCRIPTION Addressing (See Figures 9, 10 and 11)

Each bit of the PCF8574 I/O port can be independently used as an input or an output.

Input data is transferred from the port to the microcomputer by the READ mode. Output data is transmitted to the port by the WRITE mode.







## Interrupt (See Figures 12 and 13)

The PCF8574/A provides an open-drain output (INT) which can be fed to a corresponding input of the microcomputer. This gives these chips a type of master function which can initiate an action elsewhere in the system.

An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time  $t_{IV}$  the signal  $\overline{INT}$  is valid.

Resetting and reactivating the interrupt circuit is achieved when data on the port is changed to the original setting or data is read from or written to the port which has generated the interrupt. Resetting occurs as follows:

- In the READ mode at the acknowledge bit after the rising edge of the SCL signal.
- In the WRITE mode at the acknowledge bit after the High-to-Low transition of the SCL signal.

Each change of the ports after the resettings will be detected and after the next rising clock edge, will be transmitted as  $\overline{\text{INT}}$ .

Reading from or writing to another device does not affect the interrupt circuit.

# Quasi-Bidirectional I/O Ports (See Figure 14)

A quasi-bidirectional port can be used as an input or output without the use of a control





signal for data direction. The bit designated as an input must first be loaded with a logic 1. In this mode only a current source to  $V_{DD}$  is active. An additional strong pull-up to  $V_{DD}$  allows fast rising edges into heavily loaded

outputs. These devices turn on when an output changes from Low-to-High, and are switched off by the negative edge of SCL. SCL should not remain High when a short-circuit to V<sub>SS</sub> is allowed (input mode).



# **Signetics**

## PCF8582A Static CMOS EEPROM (256 $\times$ 8-bit)

Preliminary Specification

#### Linear Products

#### DESCRIPTION

The PCF8582A is 2K-bit 5V electrically erasable programmable read only memory (EEPROM) organized as 256 by 8 bits. It is designed in a floating-gate CMOS technology.

As data bytes are received and transmitted via the serial I<sup>2</sup>C bus, an 8-pin DIP package is sufficient. Up to eight PCF8582A devices may be connected to the I<sup>2</sup>C bus.

Chip select is accomplished by three address inputs.

#### **FEATURES**

- Non-volatile storage of 2K-bit organized as 256 × 8
- Only one power supply required (5V)
- On-chip voltage multiplier for erase/write
- Serial input/output bus (I<sup>2</sup>C)
- Automatic word address incrementing
- Low power consumption
- One point erase/write timer
- Power-on reset
- 10,000 erase/write cycles per byte
- 10 years non-volatile data retention
- Infinite number of read cycles
- Pin-and address-compatible to PCF8570 and PCF8571

#### **APPLICATIONS**

- Telephony
- Radio and television
- General purpose

#### **ORDERING INFORMATION**

| DESCRIPTION                            | TEMPERATURE RANGE | ORDER CODE |
|----------------------------------------|-------------------|------------|
| 8-Pin Plastic DIP (SOT-97A)            | -40°C to +85°C    | PCF8582APN |
| 16-Pin Plastic SO (SO16L;<br>SOT-162A) | -40°C to +85°C    | PCF8582ATD |

#### **ABSOLUTE MAXIMUM RATINGS**

| SYMBOL           | PARAMETER                                                | RATING                                            | UNIT |
|------------------|----------------------------------------------------------|---------------------------------------------------|------|
| $V_{DD}$         | Supply voltage                                           | -0.3 to 7                                         | V    |
| V <sub>IN</sub>  | Input voltage, at Pin 4, (input impedance 500 $\Omega$ ) | V <sub>SS</sub> - 0.8 to<br>V <sub>DD</sub> + 0.8 | V    |
| T <sub>A</sub>   | Operating temperature range                              | -40 to +85                                        | °C   |
| T <sub>STG</sub> | Storage temperature range                                | -65 to +150                                       | °C   |
| h                | Current into any input pin                               | 1                                                 | mA   |
| lo               | Output current                                           | 10                                                | mA   |

#### PIN CONFIGURATION



### PCF8582A

#### **BLOCK DIAGRAM**





### DC AND AC ELECTRICAL CHARACTERISTICS $V_{DD} = 5V$ ; $V_{SS} = 0V$ ; $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise specified.

| CVMPOL           |                                                                                  | LIMITS                |     |                       |      |  |
|------------------|----------------------------------------------------------------------------------|-----------------------|-----|-----------------------|------|--|
| SYMBOL           | BOL PARAMETER                                                                    |                       | Тур | Max                   | UNIT |  |
| V <sub>DD</sub>  | Operating supply voltage                                                         | 4.5                   | 5   | 5.5                   | ٧    |  |
| I <sub>DDR</sub> | Operating supply current, READ (V <sub>DD MAX</sub> , f <sub>SLC</sub> = 100kHz) |                       |     | 0.4                   | mA   |  |
| I <sub>DDW</sub> | Operating supply current, WRITE/ERASE                                            |                       |     | 2.0                   | mA   |  |
| I <sub>DDO</sub> | Standby supply current (V <sub>DD MAX</sub> )                                    |                       |     | 10                    | μΑ   |  |
| Input PTC        |                                                                                  |                       |     |                       |      |  |
| V <sub>IHP</sub> | Input voltage High                                                               | V <sub>DD</sub> - 0.3 |     |                       | ٧    |  |
| V <sub>ILP</sub> | Input voltage Low                                                                |                       |     | V <sub>SS</sub> + 0.3 | V    |  |

August 1988 9-66

PCF8582A

#### DC AND AC ELECTRICAL CHARACTERISTICS (Continued) $V_{DD} = 5V$ ; $V_{SS} = 0V$ ; $T_A = -40$ °C to +85°C, unless otherwise specified.

| CVMDO                                   | PARAMETER                                                                                          | LIMITS    |      |                              |          |
|-----------------------------------------|----------------------------------------------------------------------------------------------------|-----------|------|------------------------------|----------|
| SYMBOL                                  | PARAMETER                                                                                          | Min       | Тур  | Max                          | UNIT     |
| Input SCL                               |                                                                                                    |           |      |                              |          |
| V <sub>IL</sub><br>V <sub>IH</sub><br>V | Input/output SDA: Input voltage LOW Input voltage HIGH Output voltage LOW                          | -0.3<br>3 |      | 1.5<br>V <sub>DD</sub> + 0.8 | V        |
| V <sub>OL</sub>                         | $(I_{OL} = 3mA, V_{DD} = 4.5V)$                                                                    |           |      | 0.4                          | ٧        |
| Іон                                     | Output leakage current HIGH (V <sub>OH</sub> = V <sub>DD</sub> )                                   |           |      | 1                            | μΑ       |
| ± I <sub>IN</sub>                       | Input leakage current (A0, A1, A2, SCL) <sup>1</sup>                                               |           |      | 1                            | μΑ       |
| f <sub>SCL</sub>                        | Clock frequency                                                                                    | 0         |      | 100                          | kHz      |
| Cı                                      | Input capacitance (SCL, SDA)                                                                       |           |      | 7                            | pF       |
| t <sub>l</sub>                          | Noise suppression time constant at SCL and SDA input                                               | 0.25      | 0.5  | 1                            | μs       |
| t <sub>BUF</sub>                        | Time the bus must be free before a new transmission can start                                      | 4.7       |      |                              | μs       |
| t <sub>HD</sub> , t <sub>STA</sub>      | Hold time start condition. After this period the first clock pulse is generated                    | 4         |      |                              | μs       |
| t <sub>LOW</sub>                        | The LOW period of the clock                                                                        | 4.7       |      |                              | μs       |
| t <sub>HIGH</sub>                       | The HIGH period of the clock                                                                       | 4         |      |                              | μs       |
| t <sub>SU</sub> , t <sub>STA</sub>      | Su, t <sub>STA</sub> Setup time for start condition (only relevent for a repeated start condition) |           |      |                              | μs       |
| t <sub>HD</sub> , t <sub>DAT</sub>      | Hold time DATA for:<br>CBUS compatible masters<br>I <sup>2</sup> C devices <sup>2</sup>            | 5<br>0    |      |                              | μs<br>μs |
| t <sub>SU</sub> , t <sub>DAT</sub>      | Setup time DATA                                                                                    | 250       |      |                              | ns       |
| t <sub>R</sub>                          | Rise time for both SDA and SCL lines                                                               |           |      | 1                            | μs       |
| t <sub>F</sub>                          | Fall time for both SDA and SCL lines                                                               |           |      | 300                          | ns       |
| t <sub>SU</sub> , t <sub>STO</sub>      | Setup time for stop condition                                                                      | 4.7       |      |                              | μs       |
| Erase/write                             | e timer constant                                                                                   |           |      |                              |          |
| C <sub>E/W</sub>                        | Erase/write timing capacitor for erase/write cycle of 30ns <sup>3</sup>                            |           | 3.3  |                              | nF       |
| R <sub>E/W</sub>                        | Erase/write cycle timing resistor <sup>4</sup>                                                     |           | 56.0 |                              | kΩ       |
| Programmi                               | ing frequency using external clock                                                                 |           |      |                              |          |
| f <sub>P</sub>                          | Frequency                                                                                          | 2.57      |      | 12.85                        | kHz      |
| t <sub>Low</sub>                        | Period Low                                                                                         | 10.0      |      |                              | μs       |
| t <sub>High</sub>                       | Period High                                                                                        | 10.0      |      |                              | μs       |
| t <sub>R</sub>                          | Rise time                                                                                          |           |      | 300                          | ns       |
| t <sub>F</sub>                          | Fall time                                                                                          |           |      | 300                          | ns       |
| t <sub>D</sub>                          | Delay time                                                                                         | 0         |      |                              | ns       |
| ts                                      | Data retention time (T <sub>A</sub> = 55°C)                                                        | 10        |      |                              | years    |

- 1. Selection of the chip address is done by connecting the A0, A1, and A2 inputs either to  $V_{SS}$  or  $V_{DD}$ .

  2. A transmitter must internally provide a hold time to bridge the undefined region (maximum 300ns) of the falling edge of SCL.
- 3. Maximum tolerance ± 10% using internal oscillator.
- 4. Maximum tolerance  $\pm 5\%$  using internal oscillator.

PCF8582A

# FUNCTIONAL DESCRIPTION Characteristics of the I<sup>2</sup>C Bus

The I<sup>2</sup>C bus is intended for communication between different ICs. The serial bus consists of two bidirectional lines, one for data signals (SDA), and one for clock signals (SCL). Both the SDA and the SCL lines must be connected to a positive supply voltage via a pull-up resistor.

The following protocol has been defined:

Data transfer may be initiated only when the bus is not busy.

During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is HIGH will be interpreted as control signals.

Accordingly, the following bus conditions have been defined:

**Bus Not Busy** — both data and clock lines remain HIGH.

Start Data Transfer — a change in the state of the data line, from HIGH to LOW, while the clock is HIGH defines the start condition.

Stop Data Transfer — a change in the state of the data line, from LOW to HIGH, defines the stop condition.

Data Valid — the state of the data line represents valid data when, after a start condition, the data line is stable for the duration of the HIGH period of the clock signal. The data on the line may be changed during the LOW period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a start condition and terminated with a stop condition; the number of the data bytes transferred between the start and stop conditions is limited to two bytes in the ERASE/WRITE mode and unlimited in the READ mode. The information is transmitted in bytes and each receiver acknowledges with a ninth bit.

Within the I<sup>2</sup>C bus specifications a low-speed mode (2kHz clock rate) and a high-speed mode (100kHz clock rate) are defined. The PCF8582A works in both modes. By definition a device that gives out a signal is called a "transmitter," and the device which receives the signal is called a "receiver". The device which controls the signal is called the "master". The devices that are controlled by the master are called "slaves".

Each word of eight bits is followed by one acknowledge bit. This acknowledge bit is a HIGH level put on the bus by the transmitter

whereas the master generates an extra acknowledge-related clock pulse. A slave receiver which it addresses is obliged to generate an acknowledge after the reception of each byte.

Also, a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter

The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the high period of the acknowledge related clock pulse.

Setup and hold times must be taken into account. A master receiver must signal an end-of-data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case the transmitter must leave the data line HIGH to enable the master generation of the stop condition.

#### I<sup>2</sup>C Bus Protocol

The I<sup>2</sup>C bus configuration for different READ and WRITE cycles of the PCF8582A are shown in Figures 1a and 1b.

August 1988 9-68

### PCF8582A



PCF8582A

### I2C BUS TIMING



# **Signetics**

# Section 10 Packaging Information

**Linear Products** 

#### **INDEX**

| Substrate Design Guidelines for Surface Mounted Devices              | 10-3  |
|----------------------------------------------------------------------|-------|
| Test and Repair                                                      | 10-14 |
| Fluxing and Cleaning                                                 | 10-17 |
| Thermal Considerations for Surface-Mounted Devices                   | 10-22 |
| Package Outlines for Prefixes ADC, AM, AU, CA, DAC, ICM, LF, LM, MC, |       |
| NE, SA, SE, SG, μA and UC                                            | 10-35 |
| Package Outlines for Prefixes HEF, OM, PCF, PNA, SAA, TDA,           |       |
| TDD and TEA                                                          | 10-51 |



# **Signetics**

## Substrate Design Guidelines for Surface-Mounted Devices

### **Linear Products**

#### INTRODUCTION

SMD technology embodies a totally new automated circuit assembly process using a new generation of electronic components: surface-mounted devices (SMDs). Smaller than conventional components. SMDs are placed onto the surface of the substrate, not through it like leaded components. And from this, the fundamental difference between SMD assembly and conventional throughhole component assembly arises: SMD component positioning is relative, not absolute.

When a through-hole (leaded) component is inserted into a PCB, either the leads go through the holes, or they don't. An SMD, however, is placed onto the substrate surface, its position only relative to the solderlands, and placement accuracy is therefore influenced by variations in the substrate track pattern, component size, and placement machine accuracy.

Other factors influence the lavout of SMD substrates. For example, will the board be a mixed-print (a combination of through-hole components and SMDs) or an all-SMD design? Will SMDs be on one side of the substrate or both? And there are process considerations, such as: what type of machine will place the components and how will they be soldered?

Using our expertise in the world of SMD technology, this section draws upon applied research in the area of substrate design and manufacture, and presents the basic guidelines to assist the designer in making the transition from conventional through-hole PCB assembly to SMD substrate manufacture.

#### Designing With SMD

SMD technology is penetrating rapidly into all areas of modern electronic equipment manufacture - in professional, industrial, and consumer applications. Boards are made with conventional print-and-etch PCBs, multilayer boards with thick film ceramic substrates, and with a host of new materials specially developed for SMD assembly.

However, before substrate lavout can be attempted, footprints for all components must be defined. Such a footprint will include the combination of patterns for the copper solderlands, the solder resist, and, possibly, the solder paste. So the design of a substrate breaks down into two distinct areas: the SMD footprint definition, and the layout and track routing for SMDs on the substrate.

Each of these areas is treated individually: first, the general aspects of SMD technology, including substrate configurations, placement machines, and soldering techniques, are discussed.

#### Substrate Configurations

SMD substrate assembly configurations are classified as:

Type I — Total surface mount (all-SMD); substrates with no through-hole components at all. SMDs of all types (SM integrated circuits, discrete semiconductors, and passive devices) can be mounted either on one side, or both sides, of the substrate. See Figure 1a.

Type IIA - Double-sided mixed-print: substrates with both through-hole components and SMDs of all types on the top, and smaller SMDs (transistors and passives) on the bottom. See Figure 1b.

Type IIB - Underside attachment mixedprint; the top of the substrate is dedicated exclusively to through-hole components, with smaller SMDs (transistor and passives) on the bottom. See Figure 1c.

Although the all-SMD substrate will ultimately be the cheapest and smallest variation as there are no through-hole components, it's the mixed-print substrate that many manufacturers will be looking to in the immediate future, for this technique enjoys most of the advantages of SMD assembly and overcomes the problem of non-availability of some components in surface-mounted form.

The underside attachment variation of the mixed-print (type IIB - which can be thought of as a conventional through-hole assembly with SMDs on the solder side) has the added advantages of only requiring a single-sided, print-and-etch PCB and of using the established wave soldering technique. The all-SMD and mixed-print assembly with SMDs on both sides require reflow or combination wave/ reflow soldering, and, in most cases, a double-sided or multilayer substrate.

The relatively small size of most SMD assemblies compared with equivalent through-hole designs means that circuits can often be repeated several times on a single substrate. This multiple-circuit substrate technique (shown in Figure 2) further increases production efficiency.





#### Mixed Prints

The possibility of using a partitioned design should be investigated when considering the mixed-print substrate option. For this, part of the circuit would be an all-SMD substrate, and the remainder a conventional through-hole

PCB or mixed-print substrate. This allows the circuit to be broken down into, for example, high and low power sections, or high and low frequency sections.

## Automated SMD Placement Machines

The selection of automated SMD placement machines for manufacturing requirements is an issue reaching far beyond the scope of this section. However, as a guide, the four main placement techniques are outlined. They are:

In-Line Placement — a system with a series of dedicated pick-and-place units, each placing a single SMD in a preset position on the substrate. Generally used for small circuits with few components. See Figure 3a.

Sequential Placement — a single pick-andplace unit sequentially places SMDs onto the substrate. The substrate is positioned below the pick-and-place unit using a computercontrolled X-Y moving table (a "software programmable" machine). See Figure 3b.

Simultaneous Placement — places all SMDs in a single operation. A placement module (or station), with a number of pick-and-place units, takes an array of SMDs from the packaging medium and simultaneously places them on the substrate. The pick and place units are guided to their substrate location by a program plate (a "hardware programmable" machine), or by software-controlled X-Y movement of substrate and/or pick-and-place units. See Figure 3c.

Sequential/Simultaneous Placement — a complete array of SMDs is transferred in a single operation, but the pick-and-place units within each placement module can place all devices simultaneously, or individually (sequentially). Positioning of the SMDs is software-controlled by moving the substrate on an X-Y moving table, by X-Y movement of the pick-and-place units, or by a combination of both. See Figure 3d.

All four techniques, although differing in detail, use the same two basic steps: picking the SMD from the packaging medium (tape, magazine, or hopper) and placing it on the substrate. In all cases, the exact location of each SMD must be programmed into the automated placement machine.

#### Soldering Techniques

The SMD-populated substrate is soldered by conventional wave soldering, reflow soldering, or a combination of both wave and reflow soldering. These techniques are covered at length in another publication entitled SMD Soldering Techniques, but, briefly, they can be described as follows:

**Wave Soldering** — the conventional method of soldering through-hole component assem-



blies where the substrate passes over a wave (or more often, two waves) of molten solder. This technique is favored for mixed-print assemblies with through-hole components on the top of the substrate, and SMDs on the bottom.

Reflow Soldering — a technique originally developed for thick-film hybrid circuits using a solder paste or cream (a suspension of fine solder particles in a sticky resin-flux base) applied to the substrate which, after component placement, is heated and causes the solder to melt and coalesce. This method is predominantly used for Type I (all-SMD) assemblies

Combination Wave/Reflow Soldering — a sequential process using both the foregoing techniques to overcome the problems of soldering a double-sided mixed-print substrate with SMDs and through-hole components on the top, and SMDs only on the bottom. (Type IIB).

#### **Footprint Definition**

An SMD footprint, as shown in Figure 4, consists of:

10-4

- A pattern for the (copper) solderlands
- · A pattern for the solder resist

 If applicable, a pattern for the solder cream.

The design for the footprint can be represented as a set of nominal coordinates and dimensions. In practice, the actual coordinates of each pattern will be distributed around these nominal values due to positioning and processing tolerances. Therefore, the coordinates are stochastic; the actual values form a probability distribution, with a mean value (the nominal value) and a standard deviation.

The coordinates of the SMD are also stochastic. This is due to the tolerances of the actual component dimensions and the positional errors of the automated placement machine.

The relative positions of solderland, solder resist pattern, and SMD, are not arbitrary. A number of requirements may be formulated concerning clearances and overlaps. These include:

 Limiting factors in the production of the patterns (for example, the spacing between solderlands or tracks has a minimum value)

December 1988

## 10

DE07170S

## Substrate Design Guidelines for Surface-Mounted Devices



Land, Solder Resist, and Solder
Cream "Footprint"

• Requirements concerning the soldering

- process (for example, the solderlands must be free of solder resist)

  Requirements concerning the quality of
- Hequirements concerning the quality of the solder joint (for example, the solderland must protrude from the SMD metallization to allow an appropriate solder meniscus)

Mathematical elaboration of these requirements and substitution of values for all tolerances and other parameters lead to a set of inequalities that have to be solved simultaneously. To do this manually using worst-case design is, not considered realistic. A better approach is to use a statistical analysis; although this requires a complex computer program, it can be done.

Such an approach may deliver more than one solution, and, if this is so, then the optimal solution must be determined. Optimization is achieved by setting the following objective — find the solution that:

Minimizes the area occupied by the footprint

 Maximizes the number of tracks between adjacent solderlands.

The final SMD footprint design also depends on the soldering process to be used. The requirements for a wave-soldered substrate differ from those for a reflow-soldered substrate, so each is discussed individually.

### Footprints for Wave Soldering

To determine the footprint of an SMD for a wave-soldered substrate, consider four main interactive factors:

- The component dimensions plus tolerances — determined by the component manufacturer
- The substrate metallization positional tolerance of the solderland with respect to a reference point on the substrate
- The solder resist positional tolerance of the solder resist pattern with respect to the same reference point
- The placement tolerance the ability of an automated placement machine to accurately position the SMD on the substrate.

The coordinates of patterns and SMDs have to meet a number of requirements. Some of these have a general validity (the minimum overlap of SMD metallization and solderland) and available space for solder meniscus. Others are specifically required to allow successful wave soldering. One has to take into account factors like the "shadow effect" (missing of joints due to high component bodies), the risk of solder bridging, and the available space for a dot of adhesive.

#### The "Shadow Effect"

In wave soldering, the way in which the substrate addresses the wave is important. Unlike wave soldering of conventional printed boards where there are no component bodies to restrict the wave's freedom to traverse across the whole surface, wave soldering of SMD substrates is inhibited by the presence of SMDs on the solder-isde of the board. The solder is forced around and over the SMDs as shown in Figure 5a, and the surface tension

of the molten solder prevents its reaching the far end of the component, resulting in a dryjoint downstream of the solder flow. This is known as the "shadow effect."

The shadow effect becomes critical with high component bodies. However, wetting of the solderlands during wave soldering can be improved by enlarging each land as shown in Figure 5b. The extended substrate metallization makes contact with the solder and allows it to flow back and around the component metallization to form the joint.

The use of the dual-wave soldering technique also partially alleviates this problem because the first, turbulent wave has sufficient upward pressure to force solder onto the component metallization, and the second, smooth wave "washes" the substrate to form good fillets of solder. Similarly, oil on the surface of the solder wave lowers the surface tension, (which lessens the shadow effect), but this technique introduces problems of contaminants in the solder when the oil decomposes.

#### **Footprint Orientation**

The orientation of SO (small outline) and VSO (very small outline) ICs is critical on wave-soldered substrates for the prevention of solder bridge formation. Optimum solder penetration is achieved when the central axis of the IC is parallel to the flow of solder as shown in Figure 6a. The SO package may also be transversely oriented, as shown in Figure 6b, but this is totally unacceptable for the VSO package.

#### Solder Thieves

Even with parallel mounted SO and VSO packages, solder bridges have a tendency to form on the leads downstream of the solder flow. The use of solder thieves (small squares of substrate metallization), shown in Figure 7 for a 40-pin VSO, further reduces the likelihood of solder-bridge formation.



a. Surface Tension Can Prevent the Molten Solder From Reaching the Downstream End of the SMD, Known as the "Shadow Effect"

b. Extending the Solder Lands to Overcome the Shadow Effect

Figure 5







Placement Inaccuracy

Another major cause of solder bridges on SO ICs and plastic leaded chip carriers (PLCCs) is a slight misalignment as shown in Figure 8. The close spacing of the leads on these devices means that any inaccuracy in placement drastically reduces the space between

Package Increases the Possibility of

Solder Bridging

adjacent pins and solderlands, thus increasing the chance of solder bridges forming.

# **Dummy Tracks for Adhesive Application**

For wave soldering, an adhesive to affix components to the substrate is required. This is necessary to hold the SMDs in place between the placement operation and the soldering process (this technique is covered at length in another publication entitled Adhesive Application and Curing).

The amount of adhesive applied is critical for two reasons: first, the adhesive dot must be high enough to reach the SMD, and, second, there mustn't be too much adhesive which could foul the solderland and prevent the formation of a solder joint. The three parameters governing the height of the adhesive dot are shown in Figure 9. Although this diagram illustrates that the minimum requirement is C > A + B, in practice, C > 2(A + B) is more realistic for the formation of a good strong hond.

Taking these parameters in turn, the substrate metallization height (A) can range from about  $35\mu m$  for a normal print-and-etch PCB to  $135\mu m$  for a plated through-hole board. And the component metallization height (B) (on 1206-size passive devices, for example) may differ by several tens of microns. Therefore, A + B can vary considerably, but it is desirable to keep the dot height (C) constant for any one substrate.

The solution to this apparent problem is to route a track under the device as shown in Figure 10. This will eliminate the substrate metallization height (A) from the adhesive dot-height criteria. Quite often, the high component density of SMD substrates necessitates the routing of tracks between solderlands, and, where it does not, a short dummy track should be introduced.

For bonding small outline (SO) ICs to the substrate, two dots of adhesive are sufficient for SO-8, -14, and -16 packages, but the SOL-20, -24, -28, and VSO-40 packages need three dots. The through-tracks (or dummy tracks) must be positioned beneath the IC accordingly to support the adhesive dots.



#### Footprints for Reflow Soldering

To determine the footprint of an SMD for a reflow-soldered substrate, there are now five interactive factors to consider: the four that affect the wave solder footprints (although the solder resist may be omitted), plus an additional factor relating to the solder cream application (the positional tolerance of the screen-printed solder cream with respect to the solderlands).

#### Solder Cream Application

In reflow soldering, the solder cream (or paste) is applied by pressure syringe dispensing or by screen printing. For industrial purposes, screen printing is the favored technique because it is much faster than dispensing.

#### Screen Printing

A stainless steel mesh coated with emulsion (except for the solderland pattern where cream is required) is placed over the substrate. A squeegee passes across the screen and forces solder cream through the uncoated areas of the mesh and onto the solderland. As a result, dots of solder cream of a given height and density (in mg/mm²) are produced.

There is an optimum amount of solder cream for each joint. For example, the solder cream requirements for the C1206 SM capacitor are around 1.5mg per end; the SO IC requires between 0.5 and 0.75mg per lead.

The solder cream density, combined with the required amount of solder, makes a demand upon the area of the solderland (in mm²). The footprint dimensions for the solder cream pattern are typically identical to those for the solderlands.



**Floating** 

One phenomenon sometimes observed on reflow-soldered substrates is that known as "floating" (or "swimming"). This occurs when the solder paste reflows, and the force exerted by the surface tension of the now molten solder "pulls" the SMD to the center of the solderland.

When the solder reflows at both ends simultaneously, the swimming phenomenon results in the SMD self-centering on the footprint as the forces of surface tension fight for equilibrium. Although this effect can remove minor positional errors, it's not a dependable feature and cannot be relied upon. Components must always be positioned as accurately as possible.

#### **Footprint Dimensions**

The following diagrams (Fig. 11 to 19) show footprint dimensions for SO ICs, the VSO-40 package, PLCC packages, and the range of surface-mounted transistors, diodes, resistors, and capacitors. All dimensions given are based on the criteria discussed in these guidelines.

Please note — these footprints are based on our experience with both experimental and actual production substrates and are reproduced for guidance only. Research is constantly going on to cover all SMDs currently available and those planned for in the future, and data will be published when in it becomes available.







10













and Ceramic Multilayer Capacitors

## 10

## Substrate Design Guidelines for Surface-Mounted Devices

#### **Layout Considerations**

Component orientation plays an important role in obtaining consistent solder-joint quality. The substrate layout shown in Figure 20 will result in significantly better solder joints than a substrate with SMD resistors and capacitors positioned parallel to the solder flow

#### Component Pitch

The minimum component pitch is governed by the maximum width of the component and the minimum distance between adjacent components. When defining the maximum component width, the rotational accuracy of the placement machine must also be considered. Figure 21 shows how the effective width of the SMD is increased when the component is rotated with respect to the footprint by angle  $\phi^{\circ}$ . (For clarity, the rotation is exaggerated in the illustration.)

The minimum permissible distance between adjacent SMDs is a figure based upon the gap required to avoid solder-bridging during the wave soldering process. Figure 22 shows how this distance and the maximum component width are combined to derive the basic expression for calculating the minimum pitch (FMIN).

As a guide, the recommended minimum pitches for various combinations of two sizes of SMDs, the R/C1206 and C0805 (R or C designating resistor or capacitor respectively; the number referring to the component size), are given in Table 1. These figures are statistically derived under certain assumed boundary conditions as follows:

- Positioning error (Δp)± 0.3mm; (± 0.012")
- Pattern accuracy (Δq)± 0.3mm; (± 0.012")
- Rotational accuracy (φ)±3°
- Component metallization/solderland overlap (M<sub>MIN</sub>) 0.1mm (0.004") (Note this figure is only valid for wave soldering)
- The figure for the minimum permissible gap between adjacent components (G<sub>MIN</sub>) is taken to be 0.5mm (0.020").

As these calculations are not based on worstcase conditions, but on a statistical analysis of all boundary conditions, there is a certain flexibility in the given data.

For example, it is possible to position R/ C1206 SMDs on a 2.5mm pitch, but the probability of component placements occurring with G<sub>MIN</sub> smaller than 0.5mm will increase; hence, the likelihood of solder-bridging also increases. Each application must be assessed on individual merit with regard to acceptable levels of rework, and so on.



Figure 20. Recommended Component Orientation for Wave-Soldered Substrates



### Solderland/Via Hole Relationship

With reflow-soldered multilayer and doublesided, plated through-hole substrates, there must be sufficient separation between the via holes and the solderlands to prevent a solder well from forming. If too close to a solder joint, the via hole may suck the molten solder away from the component by capillary action; this results in insufficient wetting of the joint.



Table 1. Recommended Pitch For R/C1206 and C0805 SMDs

| Combination | Component        | Component B                    |                                 |  |
|-------------|------------------|--------------------------------|---------------------------------|--|
|             | A                | R/C1206                        | C0805                           |  |
| A Fmin      | R/C1206<br>C0805 | 3.0 (0.12'')<br>2.8 (0.112'')  | 2.8 (0.112'')<br>2.6 (0.0104'') |  |
| В           |                  |                                |                                 |  |
| A B         | R/C1206<br>C0805 | 5.8 (0.232'')<br>5.3 (0.212'') | 5.3(0.212'')<br>4.8(0.192'')    |  |
| В           | R/C1206<br>C0805 | 4.1 (0.164'')<br>3.6 (0.144'') | 3.7(0.148'')<br>3.0(0.12'')     |  |
| Fmin        |                  | ,                              | * .                             |  |

# Solderland/Component Lead Relationship

Of special consideration for mixed-print substrate layout is the location of leaded components with respect to the SMD footprints and the minimum distance between a protruding clinched lead and a conductor or SMD. Figure 23 shows typical configurations for R/C1206 SMDs mounted on the underside of a substrate with respect to the clinched leads

of a leaded component. Minimum distances between the clinched lead ends and the SMDs or substrate conductors are 1mm (0.04") and 0.5 (0.02") respectively.

#### Placement Machine Restrictions

There are two ways of looking at the distribution of SMDs on the substrate: uniform SMD placement and non-uniform SMD placement. With nonuniform placement, center-to-center dimensions of SMDs are not exact multiples of a predetermined dimension as shown in Figure 24a, so the location of each is difficult to program into the machine.

Uniform placement uses a modular grid system with devices placed on a uniform center-to-center spacing. (For example, 2.5 (0.1") or 5mm (0.2") as shown in Figure 24b.) This placement has the distinct advantage of establishing a standard and enables the use of other automated placement machines for future production requirements without having to redesign boards.

#### **Substrate Population**

Population density of SMDs over the total area of the substrate must also be carefully considered, as placement machine limitations can create a "lane" or "zone" that restricts the total number of components which can be placed within that area on the substrate.

For example, on a hardware-programmable simultaneous placement machine (see Figure 3c), each pick-and-place unit within the placement module can only place a component on the substrate in a restricted lane (owing to



Figure 23. Location of R/C1206 SMDs on the Underside of a Mixed-Print Substrate with Respect to the Clinched Leads of Through-Hole Components (Dimensions in mm)

10-10



adjacent pick-and-place units), typically 10 to 12mm (0.4" to 0.48") wide, as shown in Figure 25.



Placement of the 10 components in the lane on the right of the substrate shown will require a machine with 10 placement modules (or ten passes beneath a single placement module), an inefficient process considering that there are no more than three SMDs in any other lane.

#### **Test Points**

Siting of test points for in-circuit testing of SMD substrates presents problems owing to the fewer via holes, higher component densities, and components on both sides of SMD substrates. On conventional double-sided PCBs, the via holes and plated-through component lead-holes mean that most test-points are accessible from one side of the board. However, on SMD substrates, extra provision for test-points may have to be made on both sides of the substrate.

Figure 26a shows the recommended approach for positioning test-points in tracks close to components, and Figure 26b shows an acceptable (though not recommended) alternative where the solderland is extended to accommodate the test pin. This latter method avoids sacrificing too much board space, thus maintaining a high-density layout, but can introduce the problem of components moving ("floating") when reflow-soldered. The approach shown in Figure 26c is totally unacceptable since the pressure applied by the test pin can make an open-circuit soldered joint appear to be good, and, more importantly, the test pin can damage the metallization on the component, particularly with small SMDs.

#### CAD Systems for SMD Substrate Lavout

At present, about half of all PCBs are laid out using computer-aided design (CAD) techniques, and this proportion is expected to rise to over 90% by 1988. Of the many current CAD systems available for designing PCB layouts for conventional through-hole components and ICs in DIL packages, few are SMD-compatible, and systems dedicated exclusively to SMD substrate layout are still comparatively rare. There are two main reasons for this: some CAD suppliers are waiting for SMD technology to fully mature before updating their systems to cater to SMD-loaded substrates, and others are holding back until standard package outlines are fully defined.

However, updating CAD systems used for through-hole printed boards is not simply a case of substituting SMD footprints for conventional component footprints, since SMD-populated substrates impose far tougher restraints on PCB layout and require a total rethink of the layout programs. For example, systems must deal with higher component densities, finer track widths, devices on both sides of the substrate (possibly occupying corresponding positions on opposite sides), and even SMDs under conventional DILs on the same side of the substrate.

The amount of reworking that a program requires depends on whether it's an interactive (manual) system, or one with fully automatic routing and placement capabilities. For



interactive systems, where the user positions the components and routes the tracks manually on-screen, program modifications will be minimal. Automatic systems, however, must contend with the stricter design rules for SMD substrate layout. For example, many autorouting programs assume that every solderland is a plated through-hole and, therefore, can be used as a via hole. This is not applicable for SMD-populated substrates.

CAD programs base the substrate layout on a regular grid. This method, analogous to drawing the layout on graph paper, must have the grid lines on a pitch that is no larger than the smallest component or feature (track width, pitch, and so on). For conventional DIL boards, this is typically 0.635mm (0.025"), but with the much smaller SMDs, a grid spacing of 0.0254mm (0.001") is required. Consequently, for the same area of substrate, a CAD system based on this finer grid requires

a resolution more than 600 times greater than that required for conventional-layout CAD systems.

To handle this, extra memory capacity can be added, or the allowable substrate area can be limited. In fact, the small size of SMDs, and the high-density layouts possible, generally result in a smaller substrate. However, high-density layout gives rise to additional complications not directly related to the SMD substrate design guidelines. Most CAD systems, for instance, cannot always completely route all interconnects, and some traces have to be routed manually. This can be particularly difficult with the fewer via holes and smaller component spacing of SMD boards.

Ideally, the CAD program should have a "tear-up and start again" algorithm that allows it to restart autorouting if a previous

attempt reaches a position where no further traces can be routed before an acceptable percentage of interconnects (and this percentage must first be determined) have been made. This minimizes the manual reworking required.

#### CAE/CAD/CAM Interaction

Computer-aided production of printed boards has evolved from what was initially only a computer-aided manufacturing process (CAM — digitizing a manually-generated layout and using a photoplotter to produce the artwork) to fully-interactive computer-aided engineering, design, and manufacture using a common database. Figure 27 illustrates how this multi-dimensional interaction is particularly well-suited to SMD-populated substrate manufacture in its highly-automated environment of pick-and-place assembly machines and test equipment.

Using a fully-integrated system, linked by local area network to a central database, will make it possible to use the initial computeraided engineering (CAE — schematic design, logic verification, and fault simulation) in the generation of the final test patterns at the end of the development process. These test patterns can then be used with the automatic test equipment (ATE) for functional testing of the finished substrates.

Such a system is particularly useful for testing SMD-populated substrates, as their high component density and fewer via-holes make incircuit testing ("bed of nails" approach) difficult. Consequently, manufacturers are turning to functional testing as an alternative. These aspects are covered in another publication entitled Functional Testing and Repair.

December 1988 10-12



10

# **Signetics**

## Test and Repair

#### **Linear Products**

#### AN INTRODUCTION

The key questions that must be asked of any electronic circuit are "does it work, and will it continue to do so over a specified period of time?" Until zero-defect soldering is achieved, and all components are guaranteed serviceable by the vendors, manufacturers can only answer these questions by carrying out some form of test on the finished product.

The types of tests, and the depth to which they are carried out, are determined by the complexity of the circuit and the customer's requirements. The amount of rework to be performed on the circuit will depend on the results of these tests and the degree of reliability demanded. The criteria are true of all electronic assemblies, and the test engineer must formulate test schedules accordingly.

Substrates loaded with surface mounted devices (SMDs), however, pose additional problems to the test engineer. The devices are much smaller, and substrate population density is greater, leading to difficulty in accessing all circuit nodes and test points. Also SMD substrate layout designs often have fewer via and component lead holes, so test points may not all be on one side of the substrate and double-sided test fixtures become necessary.

To achieve the high throughput rates made possible by using highly automated SMD placement machines and volume soldering techniques, automatic testing becomes a necessity. Visual inspection of the finished substrate by trained inspectors can normally detect about 90% of defects. With the correct combination of automatic test equipment, the remainder can be eliminated. In this publication, we hope to provide the manufacturer with information to enable him to evaluate and select the best combination of test equipment and the most effective test methods for his product.

#### **BARE-BOARD TESTING**

Although SMD substrates will undoubtedly be smaller than conventional through-hole substrates and have less space between conductors, the principles of bare-board testing remain the same. Many of the testers already in use can, with little or no modification, be used for SMD substrates. As this is already a well-established and well-documented practice, it will not be discussed further in this publication, but it is recommended that bare-

board testing always be used as the first step in assuring board integrity.

#### POST-ASSEMBLY TESTING

Testing densely populated substrates is no easy task, as the components may occupy both sides of the board and cover many of the circuit nodes (see Figure 1 for the three main types of SMD-populated substrates). Unlike conventional substrates, on which all test points are usually accessible from the bottom, SMD assemblies must be designed from the start with the siting of test points in mind. Probing SMD substrates is particularly difficult owing to the very close spacing of components and conductors.

Mixed print or all-SMD assemblies with components on both sides further aggravate the testing problems, as not all test points are present on the same side of the board. Although two-sided test fixtures are feasible, they are expensive and require considerable time to build

The application of a test probe to the top of an SMD termination could damage it, and probe pressure on a poor or open solder joint can force contact and thus allow a defective joint to be assessed as good. Figure 2a illustrates the recommended siting of test points close to SMD terminations, and Figure 2b shows an alternative, though not recommended, option. Here, problems could arise from reflow soldering (solder migrating from the joint) unless the test point area is separated from the solder land area with a stripe of solder resist. Excessive mechanical pressure caused by too many probes concentrated in a small area may also result in substrate damage.

It is good practice for substrates to have test points on a regular grid so that conventional, rather than custom, testers may be used. If the substrate has tall components or heat-sinks, the test points must be located far enough away to allow the probes to make good contact. All test points should be solder coated to provide good electrical contact. Via holes must be filled with solder to prevent the probe from sticking.

# AUTOMATIC TEST EQUIPMENT (ATE)

As manufacturers strive to increase production, the question becomes not whether to a. Type I — Total Surface Mount
(All-SMD) Substrates

b. Type IIA — Mixed Print
(Double-Sided) Substrate

c. Type IIB — Mixed Print
(Underside Attachment) Substrate

Figure 1

use automatic test engineering (ATE), but which ATE system to use and how much to spend on it. Because of the rapid fall in price of computers, memories, and peripherals, today's low-cost ATE equals the performance of the high-cost equipment of just two or three years ago. For factory automation, manufacturers must consider many factors, such as production volume, product complexity, and availability of skilled personnel.

One question is whether the ATE system can be used not only for production testing but also for service and repair to reduce the high cost of keeping a substrate inventory in the field. Another is whether assembly and process-induced faults represent a significant percentage of production defects, rather than out-of-tolerance components. These questions need to be answered before deciding on the type of ATE system required.

## Test and Repair



Several systems are currently available to the manufacturer, including short-circuit testers, in-circuit testers, in-circuit analyzers, and functional testers. Figure 3 shows a bar-chart giving a comparison of percent fault detection and programming time for various ATE systems.

A loaded-board, short-circuit tester takes from two to six hours to program and its effective fault coverage is between 35% and 65%. It has the advantage of being operationally fast and comparatively inexpensive. On the negative side, however, it is limited to the detection of short-circuits and may require a double-sided, bed-of-nails test fixture (see Figure 4), which for SMD substrates may be expensive and take time to produce. Careful



and Programming Time for Various ATE Systems

design can, however, often eliminate the need for double-sided test probe fixtures.

In-circuit testers power the assembly and check for open or short-circuits, circuit parameters, and can pinpoint defective components. They can provide around 90% fault coverage, but are more expensive than short-

circuit testers and programming can take

more than six weeks.

In-circuit analyzers are relatively simple to program and can detect manufacturing-in-duced faults in one third of the time required by an in-circuit tester. Fault coverage is between 50% and 90%. Because they do not power the assembly, they cannot detect digital logic faults, unlike an in-circuit tester or functional tester.

Functional testers, on the other hand, check the assembly's performance and simply make a go or no-go decision. Either the assembly performs its required function or it does not. They are much more expensive, but their fault coverage is between 80% and 98%. Their major disadvantages, apart from cost, are that they cannot locate defective components, and programming for a high-capacity system can take as long as nine months.

#### **ATE Systems**

An analysis of defects on a finished substrate will determine which combination of ATE will best meet the test requirements with regard to fault coverage and throughput rate.

If most defects are short-circuits, a loaded-board short-circuit tester, in tandem with an in-circuit tester, will pre-screen the substrate for short-circuits twice as fast as the in-circuit tester. This allows more time for the in-circuit tester to handle the more complex test requirements. This combination of ATE, instead

of an in-circuit tester alone, improves the throughput rate.

Combining a short-circuit tester with a functional tester produces even more dramatic results. If most defects are manufacturingproduced shorts, the use of a short-circuit tester to relieve the functional tester of this task can increase throughput five-fold while maintaining a fault coverage of up to 98%.

If manufacturing faults and analog component defects are responsible for the majority of failures, a relatively low-cost, in-circuit analyzer can be used in tandem with an incircuit tester or functional tester to reduce testing costs and improve throughput. The incircuit analyzer is three times faster than an in-circuit tester in detecting manufacturinginduced faults, offers test and diagnostics usually within 10 seconds each, and is relatively simple to program. But because it is unpowered, an in-circuit analyzer cannot test digital logic faults; either an in-circuit tester or functional tester following the in-circuit ana-Ivzer must be used to locate this type of defect.

#### POLLUTED POWER SUPPLIES

Today's electronic components and the equipment used to test them are susceptible to electrical noise. Erroneous measurements on pass-or-fail tests could lower test throughput or, even more seriously, allow defective products to pass inspection. Semiconductor chips under test can also be damaged or destroyed as high-energy pulses or line-voltage surges stress the fine-line geometrics separating individual cells.

Noise pulses can be either in the normal (line-to-line) mode or common (line-to-ground) mode. Common-mode electrical noise poses a special threat to modern electronic circuitry since the safety ground line to which common-mode noise is referenced is often used as the system's logic reference point. Since parasitic capacitance exists between safety ground and the reference point, at high frequencies these points are essentially tied together, allowing noise to directly enter the system's logic.

#### MANUAL REPAIR

The repair of SMD-populated substrates will entail either the resoldering of individual joints and the removal of shorts or the replacement of defective components.

The reworking of defective joints will invariably involve the use of a manual soldering iron. Bits are commercially available in a variety of shapes, including special hollow bits used for desoldering and for the removal of solder bridges. The criteria for the inspec-

## Test and Repair





tion of reworked soldered joints are the same as those for machine soldering.

Special care must be taken when reworking or replacing electrostatic sensitive devices. Soldering irons should be well grounded via a safety resistor of minimum  $100 \mathrm{k}\Omega$ . The ground connection to the soldering iron should be welded rather than clamped. This is because oxidation occurs beneath the clamp, thus isolating the ground connection. Voltage spikes caused by the switching of the iron can be avoided by using either continuously-powered irons, or irons that switch only at zero voltage on the AC sine curve.

To remove defective leadless SMDs, a variety of soldering iron bits are available that will apply the correct amount of heat to both ends of the component simultaneously and allow it to be removed from the substrate. If the substrate has been wave soldered, an adhesive will have been used, and the bond can

be broken by twisting the bit. Any adhesive residue must then be removed. The same tool is then used to place and solder the new component, using either solder cream or resin-cored solder.

When a multi-leaded component, such as a plastic leaded chip carrier (PLCC), has to be removed, a heated collet can be used (see Figure 5). The collet is positioned over the PLCC, heat is applied to the leads and solder lands automatically until the solder reflows. The collet, complete with the PLCC, is then raised by vacuum. Solder cream is then reapplied to the solder lands by hand. No adhesive is required in this operation.

The collet is positioned over the replacement PLCC, which is held in place by the slight spring pressure of the PLCC leads against the walls of the collet. The collet, complete with PLCC, is then raised pneumatically and positioned over the solder lands.

Using air pressure, the center pin of the collet then pushes the PLCC into contact with the substrate where it is maintained with the correct amount of force. Heat is then applied through the walls of the collet to reflow the solder paste. The center pin maintains pressure on the PLCC until the solder has solidified, then the center pin is raised and the replacement is complete.

Another method, well-suited to densely populated SMD substrates, uses a stream of heated air, directed onto the SMD terminations. Once the solder has been reflowed, the component can be removed with the aid of tweezers. While the hot air is being directed onto the component, cooler air is played onto the bottom of the substrate to protect it from heat damage. During removal, the component should be twisted sideways slightly in order to break the surface tension of the solder and any adhesive bond between the component and the substrate. This prevents damage to the substrate when the component is lifted.

To fit a new component, the solder lands are first retinned and fluxed, the new component accurately placed, and the solder reflowed with hot air. Substituting superheated argon, nitrogen, or a mixture of nitrogen and hydrogen for the hot air stream removes any risk of contaminating or oxidizing the solder.

Focused infrared light has also been used successfully to reflow the solder on densely populated substrates.

In general, the equipment and procedures used for the replacement of PLCCs can be used for leadless ceramic chip carriers (LCCCs) and small-outline packages (SO ICs). SO ICs are somewhat easier to replace, as the leads are more accessible and only on two sides of the component.

# **Signetics**

## Fluxing and Cleaning

#### Linear Products

#### INTRODUCTION

The adoption of mass soldering techniques by the electronics industry was prompted not only by economics, and a requirement for high throughput levels, but also by the need for a consistent standard of quality and reliability in the finished product unattainable by using manual methods. With surface-mounted device (SMD) assembly, this need is even greater.

The quality of the end-product depends on the measures taken during the design and manufacturing stages. The foundations of a high-quality electronic circuit are laid with good design, and with correct choice of components and substrate configuration. It is, however, at the manufacturing stage where the greatest number of variables, both with respect to materials and techniques, have to be optimized to produce high-quality soldering, a prerequisite for reliability.

Of the two most commonly-used soldering techniques, wave and reflow, wave soldering is by far the most widely used and understood. Many factors influence the outcome of the soldering operation, some relating to the soldering process itself, and others to the condition of components and substrate to which they are to be attached. These must be collectively assessed to ensure high-quality soldering.

One of the most important, most neglected, and least understood of these processes is the choice and application of flux. This section outlines the fluxing options available, and discusses the various cleaning techniques that may be required, for SMD substrate assembly.

#### **FLUXES**

Populating a substrate involves the soldering of a variety of terminations simultaneously. In one operation, a mixture of tinned copper, tin/lead-or gold-plated nickel-iron, palladium-silver, tin/lead-plated nickel-barrier, and even materials like Kovar, each possessing varying degrees of solderability, must be attached to a common substrate using a single solder alloy.

It is for this reason that the choice of the flux is so important. The correct flux will remove surface oxides, prevent reoxidization, help to transfer heat from source to joint area, and leave non-corrosive, or easily removable corrosive residues on the substrate. It will also

improve wettability of the solder joint surfaces.

The wettability of a metal surface is its ability to promote the formation of an alloy at its interface with the solder to ensure a strong, low-resistance joint.

However, the use of flux does not eliminate the need for adequate surface preparation. This is very important in the soldering of SMD substrates, where any temptation to use a highly-active flux in order to promote rapid wetting of ill-prepared surfaces should be avoided because it can cause serious problems later when the corrosive flux residues have to be removed. Consequently, optimum solderability is an essential factor for SMD substrate assembly.

Flux is applied before the wave soldering process, and during the reflow soldering process (where flux and solder are combined in a solder cream). By coating both bare metal and solder, flux retards atmospheric oxidization which would otherwise be intensified at soldering temperature. In the areas where the oxide film has been removed, a direct metal-to-metal contact is established with one lowenergy interface. It is from this point of contact that the solder will flow.

#### Types of Flux

There are two main characteristics of flux. The first is efficacy—its ability to promote wetting of surfaces by solder within a specified time. Closely related to this is the activity of the flux, that is, its ability to chemically clean the surfaces.

The second is the corrosivity of the flux, or rather the corrosivity of its residues remaining on the substrate after soldering. This is again linked to the activity; the more active the flux, the more corrosive are its residues.

Although there are many different fluxes available, and many more being developed, they fall into two basic categories; those with residues soluble in organic liquids, and those with residues soluble in water.

#### Organic Soluble Fluxes

Most of the fluxes soluble in organic liquids are based on colophony or rosin (a natural product obtained from pine sap that has been distilled to remove the turpentine content). Solid colophony is difficult to apply to a substrate during machine soldering, so it is dissolved in a thinning agent, usually an alcohol. It has a very low efficacy, and hence limited cleaning power, so activators are add-

ed in varying quantities to increase it. These take the form of either organic acids, or organic salts that are chemically active at soldering temperatures. It is therefore convenient to classify the colophony-based fluxes by their activator content.

#### Non-Activated Rosin (R) Flux

These fluxes are formed from pure colophony in a suitable solvent, usually isopropanol or ethyl alcohol. Efficacy is low and cleaning action is weak. Their uses in electronic soldering are limited to easily-wettable materials with a high level of solderability. They are used mainly on circuits where no risk of corrosion can be tolerated, even after prolonged use (implanted cardiac pacemakers, for example). Their flux residues are noncorrosive and can remain on the substrate, where they will provide good insulation.

## Rosin, Mildly-Activated (RMA) Flux

These fluxes are also composed of colophony in a solvent, but with the addition of activators, either in the form of di-basic organic acids (such as succinc acid), or organic salts (such as dimethylammonium chloride or diethylammonium chloride). It is customary to express

the amount of added activator as mass percent of the chlorine ion on the colophony content, as the activator-to-colophony ratio determines the activity, and, hence, the corrosivity. In the case of RMA activated with organic salts, this is only some tenths of one percent.

When organic acids are used, a higher percentage of activator must be added to produce the same efficacy as organic salts, so frequently both salts and acids are added. The cleaning action of RMA fluxes is stronger than that of the R type, although the corrosivity of the residues is usually acceptable. These residues may be left on the substrate as they form a useful insulating layer on the metal surfaces. This layer can, however, impede the penetration of test probes at a later stage.

#### Rosin, Activated (RA) Flux

The RA fluxes are similar to the RMA fluxes, but contain a higher proportion of activators. They are used mainly when component or substrate solderability is poor and corrosion-risk requirements are less stringent. However, as good solderability is considered essential for SMD assembly, highly-activated rosin fluxes should not be necessary. The removal of

## Fluxing and Cleaning

flux residues is optional and usually dependent upon the working environment of the finished product and the customer's requirements

#### Water-Soluble Fluxes

The water-soluble fluxes are generally used to provide high fluxing activity. Their residues are more corrosive and more conductive than the rosin-based fluxes, and, consequently, must always be removed from the finished substrate. Although termed water soluble, this does not necessarily imply that they contain water; they may also contain alcohols or glycols. It is the flux residues that are water soluble. The usual composition of a water-soluble flux is shown below.

- A chemically-active component for cleaning the surfaces.
- A wetting agent to promote the spreading of flux constituents.
- 3. A solvent to provide even distribution.
- Substances such as glycols or watersoluble polymers to keep the activator in close contact with the metal surfaces.

Although these substances can be dissolved in water, other solvents are generally used, as water has a tendency to spatter during soldering. Solvents with higher boiling points, such as ethylene glycol or polyethylene glycol are preferred.

#### Water-Soluble Fluxes With Inorganic Salts

These are based on inorganic salts such as zinc chloride, or ammonium chloride, or inorganic acids such as hydrochloric. Those with zinc or ammonium chloride must be followed by very stringent cleaning procedures as any halide salts remaining on the substrate will cause severe corrosion. These fluxes are generally used for non-electrical soldering. Although the hydrazine halides are among the best active fluxing agents known, they are highly suspect from a health point of view and are therefore no longer used by flux manufacturers.

# Water-Soluble Fluxes With Organic Salts

These fluxes are based on organic hydrohalides such as dimethylammonium chloride, cyclo hexalamine hydrochloride, and aniline hydrochloride, and also on the hydrohalides of organic acids. Fluxes with organic halides usually contain vehicles such as glycerol or polyethylene glycol, and non-ionic surfaceactive agents such as nonylphenol polyoxy-ethylene. Some of the vehicles, such as the polyethylene glycols, can degrade the insulation resistance of epoxy substrate material and, by rendering the substrate hydrophilic, make it susceptible to electrical leakage in high-humidity environments.

## Water-Soluble Fluxes With Organic Acids

Based on acids such as lactic, melonic, or citric, these fluxes are used when the presence of any halide is prohibited. However, their fluxing action is weak, and high acid concentrations have to be used. On the other hand, they have the advantage that the flux residues can be left on the substrate for some time before washing without the risk of severe corrosion.

#### Solder Creams

For reflow soldering, both the solder and the flux are applied to the substrate before soldering and can be in the form of solder creams (or pastes), preforms, electro-deposit, or a layer of solder applied to the conductors by dipping. For SMD reflow soldering, solder cream is generally used.

Solder cream is a suspension of solder particles in flux to which special compounds have been added to improve the rheological properties. The shape of the particles is important and normally spherical particles are used, although non-spherical particles are now being added, particularly in very fine-line soldering.

In principle, the same fluxes are used in solder creams as for wave soldering. However, due to the relatively large surface area of the solder particles (which can oxidize), more effective fluxing is required and, in general, solder creams contain a higher percentage of activators than the liquid fluxes. The drying of the solder paste during preheating (after component placement) is an important stage as it reduces any tendency for components to become displaced during soldering.

#### Flux Selection

Choosing an appropriate flux is of prime importance to the soldering system for the production of high-quality, reliable joints. When solderability is good, a mildly-activated flux will be adequate, but when solderability is poorer, a more effective, more active flux will be required. The choice of flux, moreover, will be influenced by the cleaning facilities available, and if, in fact, cleaning is even feasible.

With water-soluble fluxes, aqueous cleaning of the substrate after soldering is mandatory. If thorough cleaning is not carried out, severe problems may arise in the field, due to corrosion or short circuits caused by too low a surface resistance of the conductive residues.

For rosin-based fluxes, the need for cleaning will depend on the activity of the flux. Mildly-activated rosin residues can, in most cases, remain on the substrate where they will afford protection and insulation. In practice, for the great majority of electronic circuits, the

choice will be between an RA or an RMA rosin-based flux.

#### Application of Flux

Three basic factors determine the method of applying flux: the soldering process (wave or reflow), the type of substrate being processed (all-SMD or mixed print), and the type of flux.

For wave soldering, the flux must be applied in liquid form before soldering. While it is possible to apply the flux at a separate fluxing station, with the high throughput rates demanded to maximize the benefits of SMD technology, today's wave-soldering machines incorporate an integral fluxing station prior to the preheat stage. This enables the preheat stage to be used to dry the flux as well as preheat the substrate to minimize thermal shock.

The most commonly-used methods of applying flux for wave soldering are by foam, wave, or spray.

#### Foam Fluxing

Foam flux is generated by forcing low-pressure clean air through an aerator immersed in liquid flux (see Figure 1). The fine bubbles produced by the aerator are guided to the surface by a chimney-shaped nozzle. The substrates are passed across the top of the nozzle so that the solder side comes in contact with the foam and an even layer of flux is applied. As the bubbles burst, flux penetrates any plated-through holes in the substrate.

#### Wave Fluxing

A double-sided wave can also be used to apply flux, where the washing action of the wave deposits a layer of flux on the solder side of the substrate (see Figure 2). Waveheight control is essential and a soft, wipe-off brush should be incorporated on the exit side of the fluxing station to remove excess flux from the substrate.



## Fluxing and Cleaning



#### Spray Fluxing

Several methods of spray fluxing exist; the most common involves a mesh drum rotating in liquid flux. Air is blown into the drum which, when passing through the fine mesh, directs a spray of flux onto the underside of the substrate (see Figure 3). Four parameters affect the amount of flux deposited: conveyor speed, drum rotation, air pressure, and flux density. The thickness of the flux layer can be controlled using these parameters, and can vary between 1 and  $10\mu m$ .

The advantages and disadvantages of these three flux application techniques are outlined in Table 1.

#### Flux Density

One of the main control factors for fluxes used in machine soldering is the flux density. This provides an indication of the solids content of the flux, and is dependent on the nature of the solvents used. Automatic control systems, which monitor flux density and inject more solvent as required, are commercially available, and it is relatively simple to incorporate them into the fluxing system.



#### PREHEATING

Preheating the substrate before soldering serves several purposes. It dries the flux to evaporate most of the solvent, thus increasing the viscosity. If the viscosity is too low, the flux may be prematurely expelled from the substrate by the molten solder. This can result in poor wetting of the surfaces, and solder spatter.

Drying the flux also accelerates the chemical action of the flux on the surfaces, and so speeds up the soldering process. During the preheating stage, substrate and components are heated to between 80°C and 90°C (solvent-based fluxes) or to between 100°C and 110°C (water-based systems). This reduces the thermal shock when the substrate makes contact with the molten solder, and minimizes any likelihood of the substrate warping.

The most common methods of preheating are: convection heating with forced air, radiation heating using coils, infrared quartz lamps or heated panels, or a combination of both convection and radiation. The use of forced air has the added advantage of being more effective for the removal of evaporated solvent. Optimum preheat temperature and duration will depend on the nature and design of the substrate and the composition of the flux.

Figure 4 shows a typical method of preheat temperature control. The desired temperature is set on the control panel, and the microprocessor regulates preheater No. 1 to provide approximately 60% of the required heat. The IR detector scans the substrate immediately following No. 1 heater and reads the surface temperature. By taking into account the surface temperature, conveyor speed, and the thermal characteristics of the substrate, the microprocessor then calculates the amount of additional heat required to be provided by heater No. 2 in order to attain the preset temperature. In this way, each substrate will have the same surface temperature on reaching the solder bath.

#### POSTSOLDERING CLEANING

Now that worldwide efforts in both commercial and industrial electronics are converting old designs from conventional assembly to surface mounting, or a combination of both, it can also be expected that high-volume cleaning systems will convert from in-line aqueous cleaners to in-line solvent cleaners or in-line saponification systems (a technique that uses an alkaline material in water to react with the rosin so that it becomes water soluble). These systems may, however, become subject to environmental objections, and new governmental restrictions on the use of halogenated hydrocarbons.

The major reason for this is that the water-soluble flux residues, containing a higher concentration of activators, or showing hygroscopic behavior, are much more difficult to remove from SMD-populated substrates than rosin-based flux residues. This is primarily because the higher surface tension of water, compared to solvents, makes it difficult for the cleaning agents to penetrate beneath SMDs, especially the larger ones, with their greatly reduced off-contact distance (the distance between component and substrate).

Postsoldering cleaning removes any contamination, such as surface deposits, inclusions, or absorbed matter which may degrade to an unacceptable level the chemical, physical, or electrical properties of the assembly. The types of contaminant on substrates that can produce either electrical or mechanical failure over short or prolonged periods are shown in Table 2.

All these contaminants, regardless of their origin, fall into one of two groups: polar and non-polar.

#### **Polar Contaminants**

Polar contaminants are compounds that dissociate into free ions which are very good conductors in water, quite capable of causing circuit failures. They are also very reactive with metals and produce corrosive reactions. It is essential that polar contaminants be removed from the substrates.

#### Non-Polar Contaminants

Non-polar contaminants are compounds that do not dissociate into free ions or carry an electrical current and are generally good insulators. Rosin is a typical example of a non-polar contaminant. In most cases, non-polar contamination does not contribute to corrosion or electrical failure and may be left on the substrate. It may, however, impede functional testing by probes and prevent good conformal coat adhesion.

#### **Solvents**

The solvents currently used for the postsoldering cleaning of substrates are normally organic based and are covered by three classifications: hydrophobic, hydrophillic, and azeotropes of hydrophobic/hydrophillic blends.

Azeotropic solvents are mixtures of two or more different solvents which behave like a single liquid insomuch that the vapor produced by evaporation has the same composition as the liquid, which has a constant boiling point between the boiling points of the two solvents that form the azeotropic. The basic ingredients of the azeotropic solvents are combined with alcohols and stabilizers. These stabilizers, such as nitromethane, are included to prevent corrosive reaction be-

## Fluxing and Cleaning

Table 1. Advantages and Disadvantages of Flux Application Methods

| Method           | Advantages                                                                                                                      | Disadvantages                                                                                                                                                       |
|------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Foam<br>Fluxing  | Compatible with continuous soldering process     Foam crest height not critical     Suitable for mixed-print substrates         | Not all fluxes have good foaming capabilities     Losses throught evaporation may be appreciable     Prolonged preheating because of high boiling point of solvents |
| Wave<br>Fluxing  | Can be used with any liquid flux  Compatible with continuous soldering process Suitable for densely-populated mixed print       | Wave crest height is critical to<br>ensure good contact with bottom<br>of substrate without<br>contaminating the top                                                |
| Spray<br>fluxing | Can be used with most liquid fluxes Short preheat time if appropriate alcohol solvents are used Layer thickness is controllable | High flux losses due to non-<br>recoverable spray     System requires frequent<br>cleaning                                                                          |

tween the metallization of the substrate and the basic solvents.

Hydrophobic solvents do not mix with water at concentrations exceeding 0.2%, and consequently have little effect on ionic contamination. They can be used to remove non-polar contaminants such as rosin, oils, and greases.

Hydrophillic solvents do mix with water and can dissolve both polar and non-polar contamination, but at different rates. To overcome these differences, azeotropes of the various solvents are formulated to maximize the dissolving action for all types of contamination.

#### Solvent Cleaning

Two types of solvent cleaning systems are in use today: batch and conveyorized systems, either of which can be used for high-volume production. In both systems, the contaminated substrates are immersed in the boiling solvents, and ultrasonic baths or brushes may also be used to further improve the cleaning capabilities.

The washing of rosin-based fluxes offers advantages and disadvantages. Washed substrates can usually be inserted into racks easier, as there will be no residues on their edges; test probes can make better contact without a rosin layer on the test points, and the removal of the residues makes it easier to visually examine the soldered joints. On the other hand, washing equipment is expensive, and so are the solvents, and some solvents present a health or environmental hazard if not correctly dealt with.

#### **Aqueous Cleaning**

For high-volume production, special machines have been developed in which the substrates are conveyor-fed through the various stages of spraying, washing, rinsing, and drying. The final rinse water is blown from the substrates to prevent any deposits from the water being left on the substrate.

Where water-soluble fluxes have been used in the soldering process, substrate cleaning is mandatory. For the rosin-based fluxes, it is optional, and is often at the discretion of the customer.

#### **Conformal Coatings**

A conformal, or protective coating on the substrate, applied at the end of processing, prevents or minimizes the effects of humidity and protects the substrate from contamination by airborne dust particles. Substrates that are to be provided with a conformal coating (dependent on the environmental conditions to which the substrate will be subjected) must first be washed.

## **Environmental and Ecological Aspects of Fluxes and Solvents**

Fumes and vapors produced during soldering processes, or during cleaning, will not, under normal circumstances, present a health hazard, if relevant health and safety regulations are observed.

Fumes originating from colophony can cause respiratory problems, so an efficient fume-extraction system is essential. The extraction system must cover the fluxing, preheating, and soldering stations, remain operational for at least one hour after machine shutdown.

and conform to local regulations. Today, the problem of noxious fumes is unlikely to concern the cleaning station, as all commercial systems are equipped to condense the vapors back into the system. In the future, however, it can be expected that a much lower degree of escape of noxious fumes from any system will be allowed, and all systems may have to be reviewed.

Certain fluxes, particularly some water-soluble ones, contain highly aggressive substances, and must not be allowed to come into contact with the skin or eyes. Any contamination should immediately be removed with plenty of clean, fresh water. Deionized water should also be readily available as an eye-wash. Should contamination occur, a qualified medical practitioner should be consulted. Protective clothing should be worn during cleaning or maintenance of the fluxing station.

#### Conclusion

SMD technology imposes tougher restraints on fluxing and cleaning of substrate assemblies. Traditionally, rosin-based fluxes have been used in electronic soldering where residues were considered "safe" and could be left on the board. However, increased SMD packing density, fine-line tracks, and more rigid specifications have resulted in changes to this basic philosophy.

There is now a demand for surfaces free from residues; test probes are more efficient when they do not have to penetrate rosin flux residues, and conformal coating and board inspection benefit from the absence of such residues.

Cleaning also poses problems for SMD substrates. The close proximity of component and substrate means that solvents cannot effectively clean beneath devices. Components must also be compatible with the cleaning process. They must, for example, be resistant to the solvents used and to the temperatures of the cleaning process. They must also be sealed to prevent cleaning fluids from entering the devices and degrading performance.

So, eliminating the need for cleaning is better than poor or incomplete cleaning. And in a well-balanced system, mildly-activated rosin-based fluxes, leaving only non-corrosive residues, can be successfully used for SMD substrate soldering without subsequent cleaning.

Much research into fluxes and solder creams is presently being done—for example, the production of synthetic resin, with qualities superior to colophony at a lower cost. Another area of research is that of solder creams with non-melting additives, such as lead or ceramic spheres, that increase the distance



Table 2. Substrate Contaminants

| Contaminant                   | Origin                              |
|-------------------------------|-------------------------------------|
| Organic compounds             | Fluxes, solder mask                 |
| Inorganic insoluble compounds | Photo-resists, substrate processing |
| Organo-metallic compounds     | Fluxes, substrate processing        |
| Inorganic soluble compounds   | Fluxes                              |
| Particle matter               | Dust, fingerprints                  |

between component and substrate, thus making it easier for cleaning fluids to penetrate beneath the component. It also increases the joint's ability to withstand thermal cycling.

Rosin-free and halide-free fluxes are also being developed with similar activities to conventional rosin-based fluxes. These new types will combine the "safety" of rosin fluxes with easier removal in conventional solvents. Using non-polar materials, ionizable or corrosive residues are eliminated, and the need for cleaning immediately after soldering is avoided.

# **Signetics**

# Thermal Considerations for Surface-Mounted Devices

**Linear Products** 

#### INTRODUCTION

Thermal characteristics of integrated circuit (IC) packages have always been a major consideration to both producers and users of electronics products. This is because an increase in junction temperature (T<sub>J</sub>) can have an adverse effect on the long-term operating life of an IC. As will be shown in this section, the advantages realized by miniaturization can often have trade-offs in terms of increased junction temperatures. Some of the VARIABLES affecting T<sub>J</sub> are controlled by the PRODUCER of the IC, while others are controlled by the USER and the ENVIRONMENT in which the device is used.

With the increased use of Surface-Mount Device (SMD) technology, management of thermal characteristics remains a valid concern, not only because the SMD packages are much smaller, but also because the thermal energy is concentrated more densely on the printed wiring board (PWB). For these reasons, the designer and manufacturer of surface-mount assemblies (SMAs) must be more aware of all the variables affecting T<sub>J</sub>.

#### POWER DISSIPATION

Power dissipation ( $P_D$ ), varies from one device to another and can be obtained by multiplying  $V_{CC}$  Max by typical  $I_{CC}$ . Since  $I_{CC}$  decreases with an increase in temperature, maximum  $I_{CC}$  values are not used.

#### THERMAL RESISTANCE

The ability of the package to conduct this heat from the chip to the environment is expressed in terms of thermal resistance. The term normally used is Theta JA  $(\theta_{\rm JA})$ .  $\theta_{\rm JA}$  is often separated into two components: thermal resistance from the junction to case, and the thermal resistance from the case to ambient.  $\theta_{\rm JA}$  represents the total resistance to heat flow from the chip to ambient and is expressed as follows:

 $\theta_{JC} + \theta_{CA} = \theta_{JA}$ 

#### JUNCTION TEMPERATURE (TJ)

Junction temperature (T<sub>J</sub>) is the temperature of a powered IC measured by Signetics at the



# 10

#### Thermal Considerations for Surface-Mounted Devices

substrate diode. When the chip is powered, the heat generated causes the  $T_J$  to rise above the ambient temperature  $(T_A)$ .  $T_J$  is calculated by multiplying the power dissipation of the device by the thermal resistance of the package and adding the ambient temperature to the result.

$$T_J = (P_D \times \theta_{JA}) + T_A$$

#### FACTORS AFFECTING $\theta_{JA}$

There are several factors which affect the thermal resistance of any IC package. Effective thermal management demands a sound understanding of all these variables. Package variables include the leadframe design and materials, the plastic used to encapsulate the device, and, to a lesser extent, other variables such as the die size and die attach methods. Other factors that have a significant impact on the  $\theta_{\mathsf{JA}}$  include the substrate upon which the IC is mounted, the density of the layout, the air-gap between the package and the substrate, the number and length of traces on the board, the use of thermallyconductive epoxies, and external cooling methods.

#### PACKAGE CONSIDERATIONS

Studies with dual in-line plastic (DIP) packages over the years have shown the value of proper leadframe design in achieving minimum thermal resistance. SMD leadframes are smaller than their DIP counterparts (see Figures 1a and 1b). Because the same die is used in each of the packages, the die-pad, or flag, must be at least as large in the SO as in the DIP.

While the size and shape of the leads have a measurable effect on  $\theta_{\rm JA}$ , the design factors that have the most significant effect are the die-pad size and the tie-bar size. With design constraints caused by both miniaturization and the need to assemble packages in an automated environment, the internal design of an SMD is much different than in a DIP. However, the design is one that strikes a balance between the need to miniaturize, the need to automate the assembly of the package, and the need to obtain optimum thermal characteristics.

LEAD FRAME MATERIAL is one of the more important factors in thermal management. For years, the DIP leadframes were constructed out of Alloy-42. These leadframes met the producers' and users' specifications in quality and reliability. However, three to five years ago the leadframe material of DIPs was changed from Alloy-42 to Copper (CLF) in order to provide reduced  $\theta_{\rm JA}$  and extend the reliable temperature-operating range. While this change has already taken place for the DIP, it is still taking place for the SO package.

Signetics began making 14-pin SO packages with CLF in April 1984 and completed conversion to CLF for all SO packages by 1985. As is shown in Figures 10 through 14, the change to CLF is producing dramatic results in the  $\theta_{\rm JA}$  of SO packages. All PLCCs are assembled with copper leadframes.

The MOLDING COMPOUND is another factor in thermal management. The compound used by Signetics and Philips is the same high purity epoxy used in DIP packages (at present, HC-10, Type II). This reduces corrosion caused by impurities and moisture.

OTHER FACTORS often considered are the die-size, die-attach methods, and wire bonding. Tests have shown that die size has a minor effect on  $\theta_{\rm JA}$  (see Figures 10 through 14).

While there is a difference between the thermal resistance of the silver-filled adhesive used for die attach and a gold silicon eutectic die attach, the thickness of this layer (1 – 2 mils) is so small it makes the difference insignificant.

Gold-wire bonding in the range of 1.0 to 1.3 mils does not provide a significant thermal path in any package.

In summary, the SMD leadframe is much smaller than in a DIP and, out of necessity, is designed differently; however, the SMD package offers an adequate  $\theta_{\rm JA}$  for all moderate power devices. Further, the change to CLF will reduce the  $\theta_{\rm JA}$  even more, lowering the  $T_{\rm J}$  and providing an even greater margin of reliability.

#### SIGNETICS' THERMAL RESISTANCE MEASUREMENTS — SMD PACKAGES

The graphs illustrated in this application note show the thermal resistance of Signetics' SMD devices. These graphs give the relationship between  $\theta_{\rm JA}$  (junction-to-ambient) or  $\theta_{\rm JC}$ (junction-to-case) and the device die size. Data is also provided showing the difference between still air (natural convection cooling) and air flow (forced cooling) ambients. All  $\theta_{\mathsf{JA}}$ tests were run with the SMD device soldered to test boards. It is important to recognize that the test board is an essential part of the test environment and that boards of different sizes, trace layouts, or compositions may give different results from this data. Each SMD user should compare his system to the Signetics test system and determine if the data is appropriate or needs adjustment for his application.

#### **Test Method**

Signetics uses what is commonly called the TSP (temperature-sensitive parameter) method. This method meets MIL-STD 883C, Method 1012.1. The basic idea of this method is to use the forward voltage drop of a calibrated diode to measure the change in junction temperature due to a known power dissipation. The thermal resistance can be calculated using the following equation:

$$\theta_{\mathsf{JA}} = \frac{\Delta \mathsf{T}_{\mathsf{J}}}{\mathsf{P}_{\mathsf{D}}} = \frac{\mathsf{T}_{\mathsf{J}} - \mathsf{T}_{\mathsf{A}}}{\mathsf{P}_{\mathsf{D}}}$$

#### **Test Procedure**

#### **TSP Calibration**

The TSP diode is calibrated using a constant-temperature oil bath and constant-current power supply. The calibration temperatures used are typically 25°C and 75°C and are measured to an accuracy of  $\pm 0.1$ °C. The calibration current must be kept low to avoid significant junction heating; data given here used constant currents of either 1.0mA or 3.0mA. The temperature coefficient (K-Factor) is calculated using the following equation:

$$K = \frac{T_2 - T_1}{V_{F2} - V_{F1}} I_F = Constant$$

Where: K = Temperature Coefficient (°C/mV) T<sub>2</sub> = Higher Test Temperature (°C)

T<sub>1</sub> = Lower Test Temperature (°C)

V<sub>F2</sub> = Forward Voltage at I<sub>F</sub> and T<sub>2</sub>

 $V_{F1}$  = Forward Voltage at  $I_F$  and  $T_1$ 

I<sub>F</sub> = Constant Forward Measurement Current

(See Figure 2)



Figure 2. Forward Voltage — Junction Temperature Characteristics of a Semiconductor Junction Operating at a Constant Current. The K Factor is the Reciprocal of the Slope

#### Thermal Resistance Measurement

The thermal resistance is measured by applying a sequence of constant current and constant voltage pulses to the device under test. The constant current pulse (same current at which the TSP was calibrated) is used to measure the forward voltage of the TSP. The constant voltage pulse is used to heat the part. The measurement pulse is very short

(less than 1% of cycle) compared to the heating pulse (greater than 99% of cycle) to minimize junction cooling during measurement. This cycle starts at ambient temperature and continues until steady-state conditions are reached. The thermal resistance can then be calculated using the following equation:

$$\theta_{\mathsf{JA}} = \frac{\Delta \mathsf{T}_{\mathsf{J}}}{\mathsf{P}_{\mathsf{D}}} = \frac{\mathsf{K}(\mathsf{V}_{\mathsf{FA}} - \mathsf{V}_{\mathsf{FS}})}{\mathsf{V}_{\mathsf{H}} \times \mathsf{I}_{\mathsf{H}}}$$

Where: V<sub>FA</sub> = Forward Voltage of TSP at Ambient Temperature (mV)

V<sub>FS</sub> = Forward Voltage of TSP at Steady-State Temperature (mV)

V<sub>H</sub> = Heating Voltage (V)

IH = Heating Current (A)

#### **Test Ambient**

#### $\theta_{\mathsf{JA}}$ Tests

All  $\theta_{\rm JA}$  test data collected in this application note was obtained with the SMD devices soldered to either Philips SO Thermal Resistance Test Boards or Signetics PLCC Thermal Resistance Test Boards with the following parameters:

Board size - SO Small

 $1.12'' \times 0.75'' \times 0.059''$ 

- SO Large:

 $1.58'' \times 0.75'' \times 0.059''$ 

— PLCC: 2.24" × 2.24" × 0.062"

Board Material — Glass epoxy, FR-4 type

with 1oz. sq.ft. copper solder coated

Board Trace Configuration - See Figure 3.

SO devices are set at 8 – 9mil stand-off and SO boards use one connection pin per device lead. PLCC boards generally use 2 – 4 connection pins regardless of device lead count. Figure 5 shows a cross-section of an SO part soldered to test board, and Figure 4 shows typical board/device assemblies ready for  $\theta_{\rm JA}$  Test.

The still-air tests were run in a box having a volume of 1 cubic foot of air at room temperature. The air-flow tests were run in a  $4^{\prime\prime} \times 4^{\prime\prime}$  cross-section by 26" long wind tunnel with air at room temperature. All devices were soldered on test boards and held in a horizontal test position. The test boards were held in a Textool ZIF socket with 0.16" stand-off. Figure 6 shows the air-flow test setup.

#### $\theta_{JC}$ Tests

The  $\theta_{\rm JC}$  test is run by holding the test device against an ''infinite'' heat sink (water-cooled block approximately 4"  $\times$  7"  $\times$  0.75") to give





a  $\theta_{CA}$  (case-to-ambient) approaching zero. The copper heat sink is held at a constant temperature ( $\approx 20\,^{\circ}\text{C}$ ) and monitored with a thermocouple (0.040" diameter sheath, grounded junction type K) mounted flush with heat-sink surface and centered below die in the test device. Figure 7 shows the  $\theta_{JC}$  test mounting for a PLCC device.

SO devices are mounted with the bottom of the package held against the heat sink. This is achieved by bending the device leads straight out from the package body. Two small wires are soldered to the appropriate leads for tester connection. Thermal grease is used between the test device and heat sink to assure good thermal coupling.

PLCC devices are mounted with the top of the package held against the heat sink. A



small spacer is used between the hold-down mechanism and PLCC bottom pedestal. Small hook-up wires and thermal grease are used as with the SO setup. Figure 7 shows the PLCC mounting.

# 10

### Thermal Considerations for Surface-Mounted Devices





#### **DATA PRESENTATION**

The data presented in this application note was run at constant power dissipation for each package type. The power dissipation used is given under Test Conditions for each graph. Higher or lower power dissipation will have a slight effect on thermal resistance. The general trend of thermal resistance decreasing with increasing power is common to all packages. Figure 8 shows the average effect of power dissipation on SMD  $\theta_{\rm JA}$ .

Thermal resistance can also be affected by slight variations in internal leadframe design such as pad size. Larger pads give slightly lower thermal resistance for the same size die. The data presented represents the typical Signetics leadframe/die combinations with large die on large pads and small die on small pads. The effect of leadframe design is within the  $\pm\,15\%$  accuracy of these graphs.

SO devices are currently available in both copper or alloy 42 leadframes; however, Signetics is converting to copper only. PLCC devices are only available using copper leadframes.

The average lowering effect of air flow on SMD  $\theta_{\rm JA}$  is shown in Figure 9.

#### **Thermal Calculations**

The approximate junction temperature can be calculated using the following equation:

$$T_J = (\theta_{JA} \times P_D) + T_A$$

Where: T<sub>J</sub> = Junction Temperature (°C)

 $\theta_{JA}$ = Thermal Resistance Junctionto-Ambient (°C/W)

 $P_D$  = Power Dissipation at a  $T_J$ ( $V_{CC} \times I_{CC}$ ) (W)

T<sub>A</sub> = Temperature of Ambient (°C)

Example: Determine approximate junction temperature of SOL-20 at 0.5W dissipation using 10,000 sq. mil die and copper leadframe in still air and 200 LFPM air-flow ambients. Given  $T_A=30\,^{\circ}\text{C}$ ,

1. Find  $\theta_{\rm JA}$  for SOL-20 using 10,000 sq. mil die and copper leadframe from typical  $\theta_{\rm JA}$  data — SOL-20 graph.

Answer: 88°C/W @ 0.7W

2. Determine  $\theta_{\rm JA}$  @ 0.5W using Average Effect of Power Dissipation on AMD  $\theta_{\rm JA}$ , Figure 8.

Percent change in Power

$$= \frac{0.5W - 0.7W}{0.7W} \times 100$$

= -28.6%



Figure 8. Average Effect of Power Dissipation on SMD  $\theta_{\rm JA}$ 

From Figure 8: 28.6% change in power gives 3.5% increase in  $\theta_{\rm JA}$ 

Answer:  $88^{\circ}\text{C/W} + (88 \times 0.035)$  =  $91^{\circ}\text{C/W}$  @ 0.5W

3. Determine  $\theta_{\rm JA}$  @ 0.5W in 200 LFPM air flow from Average Effect of Air Flow on SMD  $\theta_{\rm JA}$ , Figure 9.

From Figure 9: 200 LFPM air flow gives 14% decrease in  $\theta_{\mathrm{IA}}$ 

Answer:

 $91^{\circ}\text{C/W} - (91 \times 0.14) = 78^{\circ}\text{C/W}$ 

 Calculate approximate junction temperature

Answer:

T<sub>J</sub> (still-air)

 $= (91^{\circ}C/W \times 0.5W) + 30$ 

= 76°C

 $T_J$  (200 LFPM) = (78°C/W × 0.5W) + 30

= 69°C



Figure 9. Average Effect of Air Flow on SMD  $\theta_{\rm JA}$ 











# 10

#### Thermal Considerations for Surface-Mounted Devices

#### SYSTEM CONSIDERATIONS

With the increases in layout density resulting from surface mounting with much smaller packages, other factors become even more important. THE USER IS IN CONTROL OF THESE FACTORS.

One of the most obvious factors is the substrate material on which the parts are mounted. Environmental constraints, cost considerations, and other factors come into play when choosing a substrate. The choice is expanding rapidly, from the standard glass epoxy PWB materials and ceramic substrates to flexible circuits, injection-molded plastics, and coated metals. Each of these has its own thermal characteristics which must be considered when choosing a substrate material.

Studies have shown that the air gap between the bottom of the package and the substrate has an effect on  $\theta_{\rm JA}$ . The larger the gap, the higher the  $\theta_{\rm JA}$ . Using thermally conductive epoxies in this gap can slightly reduce the  $\theta_{\rm JA}$ .

It has long been recognized that external cooling can reduce the junction temperatures of devices by carrying heat away from both the devices and the board itself. Signetics has done several studies on the effects of external cooling on boards with SO packages. The results are shown in Figures 15 through 18.

The designer should avoid close spacing of high power devices so that the heat load is spread over as large an area as possible. Locate components with a higher junction temperature in the cooler locations on the PCBs.

The number and size of traces on a PWB can affect  $\theta_{\rm JA}$  since these metal lines can act as radiators, carrying heat away from the package and radiating it to the ambient. Although the chips themselves use the same amount of energy in either a DIP or an SO package, the increased density of a surface-mounted assembly concentrates the thermal energy into a smaller area.

It is evident that nothing is free in PWB layout. More heat concentrated into a smaller area makes it incumbent on the system designer to provide for the removal of thermal energy from his system.

Large conductor traces on the PCB conduct heat away from the package faster than small traces. Thermal vias from the mounting surface of the PCB to a large area ground plane in the PCB reduce the heat buildup at the package.

In addition to the package's thermal considerations, thermal management requires one to at least be aware of potential problems caused by mismatch in thermal expansion.



Figure 15. Results of Air Flow on  $\theta_{\rm JA}$  on SO-14 With Copper Leadframe



Figure 16. Results of Air Flow on  $\theta_{\rm JA}$  on SOL-16 With Copper Leadframe



Figure 17. Results of Air Flow on  $\theta_{\rm JA}$  on SO-16 With Copper Leadframe



Figure 18. Results of Air Flow on  $\theta_{\rm JA}$  on SOL-20 With Copper Leadframe

The very nature of the SMD assembly, where the devices are soldered directly onto the surface, not through it, results in a very rigid structure. If the substrate material exhibits a different thermal coefficient of expansion (TCE) than the IC package, stresses can be set up in the solder joints when they are subjected to temperature cycling (and during the soldering process itself) that may ultimately result in failure.

Because some of the boards assembled will require the use of Leadless Ceramic Chip Carriers (LCCCs), TCE must be understood. As will be seen below, TCE is less of a problem with the commercial SMD packages with leads.

Take the example of a leadless ceramic chip carrier with a TCE of about  $6\times 10^{-6}/^{\circ}\text{C}$  soldered to a conventional glass-epoxy laminate with a TCE in the region of  $16\times 10^{-6}/^{\circ}$ C. This thermal expansion mismatch has been shown to fracture the solder joints during thermal cycling. Substrate materials with matched TCEs should be evaluated for these SMD assemblies to avoid problems caused by thermal expansion mismatch.

The stress level associated with thermal expansion and contraction of small SMDs such as capacitors and resistors, where the actual change in length is small, is normally rather low. However, as component sizes increase, stresses can increase substantially.

Thermal expansion mismatch is unlikely to cause too many problems in systems operating in benign environments; but, in harsher conditions, such as thermal cycling in military or avionic applications, the mechanical stresses set up in solder joints due to the different TCEs of the substrate and the component are likely to cause failure.

The basic problem is outlined in Figure 19. The leadless SMD is soldered to the substrate as shown, resulting in a very rigid structure. If the substrate material exhibits a different TCE from that of the SMD material, the amount of expansion for each will differ for any given increase in temperature. The soldered joint will have to accommodate this difference, and failure can ultimately result. The larger the component size, the higher the stress levels so that this phenomenon is at its

most critical in applications requiring large LCCCs with high pin counts.



To address this problem, three basic solutions are emerging. First, the use of leadless ceramic chip carriers can sometimes be avoided by using leaded devices; the leads can flex and absorb the stress. Second, when this solution is not feasible, the stresses can be taken up by inserting a compliant elastomeric layer between the ceramic package and the epoxy glass substrate. Third, TCE values of component and substrate can be matched.

# USING LEADED DEVICES (SO, SOL, and PLCC)

The current evolution in commercial electronics includes the adoption of the commercial SMD packages, i.e., SO with gull-wing leads or the PLCC with rolled-under J-leads, rely on the compliance of the leads themselves to avoid any serious problems of thermal expansion mismatch. At elevated temperatures, the leads flex slightly and absorb most of the mechanical stress resulting from the thermal expansion differentials.

Similarly, leaded holders can be used with LCCCs to attach them to the substrate and thus absorb the stress.

Unfortunately, using a lead does not always ensure sufficient compliancy. The material from which the lead is made, and the way it is formed and soldered can adversely affect it. For example, improper soldering techniques, which cause excess solder to over-fill the bend of the gull-wing lead of an SO, can significantly reduce the lead's compliancy.

#### **COMPLIANT LAYER**

This approach introduces a compliant layer onto the interface surface of the substrate to absorb some of the stresses. A  $50\mu m$  thick elastomeric layer is bonded to the laminate. To make contacts, carbon or metallic powders are introduced to form conductive

stripes in the nonconductive elastomer material. Unfortunately, substrates using this technique are substantially more expensive than standard uncoated boards.

Another solution is to increase the compliancy of the solder joint. This is done by increasing the stand-off height between the underside of the component and the substrate. To do this, a solder paste containing lead or ceramic spheres which do not melt when the surrounding solder reflows, thus keeping the component above the substrate, can be used.

#### MATCHING TCE

There are two ways to approach this solution. The TCE of the substrate laminate material can be matched to that of the LCCC either by replacing the glass fibers with fibers exhibiting a lower TCE (composites such as epoxy-Kevlar®or polyimide-Kevlar and polyimide-quartz), or by using low TCE metals (such as Invar®, Kovar, or molybdenum).

This latter approach involves bonding a glass-polyimide or a glass-epoxy multilayer to the low TCE restraining core material. Typical of such materials are copper-Invar-copper, Alloy-42, copper-molybdenum-copper, and copper-graphite. These restraining-core constructions usually require that the laminate be bonded to both sides to form a balanced structure so that they will not warp or twist.

This inevitably means an increase in weight, which has always been a negative factor in this approach. However, the SMD substrate can be smaller and the components more densely packed, in many cases overcoming the weight disadvantages. On the positive side, the material's high thermal conductivity helps to keep the components cool. Moreover, copper-clad Invar lends itself readily to moisture-proof multilayering for the creation of ground and power planes and for providing good inherent EMI/RFI shielding.

Kevlar is lighter and widely used for substrates in military applications; but, it suffers from a serious drawback which, although overcome to a certain extent by careful attention to detail, can cause problems. The material, when laminated, can absorb moisture and chemical processing fluids around the edges. Thermal conductivity, machinability, and cost are not as attractive as for coppercial linvar.

For the majority of commercial substrates, however, where the use of ceramic chip carriers in any quantity is the exception rather than the rule, and when adequate cooling is available, the mismatch of TCEs poses little or no problem. For these substrates, traditional FR-4 glass-epoxy and phenolic-paper will

no doubt remain the most widely-used materials

Although FR-4 epoxy-glass has been the traditional material for plated-through professional substrates, it is phenolic-paper laminate (FR-2) which finds the widest use in consumer electronics. While it is the cheapest material, it unfortunately has the lowest dimensional stability, rendering it unsuitable for the mounting of LCCCs.

#### SUBSTRATE TYPES

FR-4 glass-epoxy substrates are the most commonly used for commercial electronic circuits. They have the advantage of being cheap, machinable, and lightweight. Substrate size is not limited. On the negative side, they have poor thermal conductivity and a high TCE, between 13 and 17  $\times$  10  $^{-6}$  °C. This means they are a poor match to ceramic.

Glass polyimide substrates have a similar TCE range to glass-epoxy boards, but better thermal conductivity. They are, however, three to four times more expensive.

Polyimide Kevlar substrates have the advantage of being lightweight and not restricted in size. Conventional substrate processing methods can be used and its TCE (between 4 and 8), matches that of ceramic. Its disadvantages are that it is expensive, difficult to drill, and is prone to resin microcracking and water absorption.

Polyimide quartz substrates have a TCE between 6 and 12, making them a good match for LCCCs. They can be processed using conventional techniques, although drilling vias can be difficult. They have good dielectric properties and compare favorably with FR-4 for substrate size and weight.

Alumina (ceramic) substrates are used extensively for high-reliability military applications and thick-film hybrids. The weight, cost, limited substrate size and inherent brittleness of alumina means that its use as a substrate material is limited to applications where these disadvantages are outweighed by the advantage of good thermal conductivity and a TCE that exactly matches that of LCCCs. A further limitation is that they require thick-film screening processing.

Copper-clad Invar substrates are the leading contenders for TCE control at present. It can be tailored to provide a selected TCE by varying the copper-to-Invar ratio. Figure 20 shows the construction of a typical multilayer substrate employing two cores providing the power and ground planes. Plated-through holes provide an integral board-to-board interconnection. The low TCE of the core dominates the TCE of the overall substrate,

making it possible to mount LCCCs with confidence.

Because the TCE of copper is high, and that of Invar is low, the overall TCE of the substrate can be adjusted by varying the thickness of the copper layers. Figure 21 plots the TCE range of the copper-clad Invar as a function of copper thickness and shows the TCE range of each of several other materials to which the clad material can be matched.

For example, if the TCE of Alumina is to be matched, then the core should have about 46% thickness of copper. When this material is used as a thermal mounting plane, it also acts as a heatsink.





10

**Table 1. Substrate Material Properties** 

| SUBSTRATE MATERIAL           | TCE (10 <sup>-6</sup> /°C) | THERMAL CONDUCTIVITY (W/m3K)     |  |
|------------------------------|----------------------------|----------------------------------|--|
| Glass-epoxy (FR-4)           | 13 – 17                    | 0.15                             |  |
| Glass polyimide              | 12 – 16                    | 6 0.35                           |  |
| Polyimide Kevlar             | 4 – 8                      | 0.12                             |  |
| Polyimide quartz             | 6 – 12                     | TBD                              |  |
| Copper-clad Invar            | 6.4 (typical)              | 165 (lateral)<br>16 (transverse) |  |
| Alumina                      | 5 – 7                      | 21                               |  |
| Compliant layer<br>Substrate | See Notes                  | 0.15 - 0.3                       |  |

#### NOTES:

Compliant layer conforms to TCE of the LCCC and to base substrate material.

Data provided by N.V. Philips

KEVLAR® is a registered trademark of DU PONT.

INVAR® is a registered trademark of TEXAS INSTRUMENTS.

#### CONCLUSION

Thermal management remains a major concern of producers and users of ICs. The advent of SMD technology has made a thorough understanding of the thermal character-

istics of both the devices and the systems they are used in mandatory. The SMD package, being smaller, does have a higher  $\theta_{\rm JA}$  than its standard DIP counterpart . . even with copper leadframes. That is the major trade-off one accepts for package miniatur-

ization. However, consideration of all the variables affecting IC junction temperatures will allow the user to take maximum advantage of the benefits derived from use of this technology.

# **Signetics**

Package Outlines
For Prefixes ADC, AM, AU, CA,
DAC, ICM, LF, LM, MC, NE, SA,
SE, SG, µA, UC

#### **Linear Products**

#### INTRODUCTION

The following information applies to all packages unless otherwise specified on individual package outline drawings.

#### **GENERAL**

- Dimensions shown are metric units (millimeters), except those in parentheses which are English units (inches).
- 2. Lead spacing shall be measured within this zone.
  - Shoulder and lead tip dimensions are to centerline of leads.
- 3. Tolerances non-cumulative.
- 4. Thermal resistance values are determined by utilizing the linear temperature dependence of the forward voltage drop across the substrate diode in a digital device to monitor the junction temperature rise during known power application across V<sub>CC</sub> and ground. The values are based upon 120mils square die for plastic packages and a 90mils square die in the smallest available cavity for hermetic packages. All units were solder-mounted to PC boards, with standard stand-off, for measurement.

#### PLASTIC ONLY

- Lead material: Alloy 42 (Nickel/Iron Alloy), Olin 194 (Copper Alloy), or equivalents. solder-dipped.
- 6. Body material: Plastic (Epoxy)
- 7. Round hole in top corner denotes lead No. 1.
- Body dimensions do not include molding flash.
- SO packages/microminiature packages:
   a. Lead material: Alloy-42.
  - b. Body material: Plastic (Epoxy).

#### HERMETIC ONLY

- 10. Lead material
  - a. ASTM alloy F-15 (KOVAR) or equivalent — gold-plated, tin-plated, or solder-dipped.
  - ASTM alloy F-30 (Alloy 42) or equivalent — tin-plated, gold-plated or solder-dipped.
  - c. ASTM alloy F-15 (KOVAR) or equivalent gold-plated.

10-35

#### 11. Body Material

- a. Eyelet, ASTM alloy F-15 or equivalent gold- or tin-plated, glass body.
- b. Ceramic with glass seal at leads.
- c. BeO ceramic with glass seal at leads.
- d. Ceramic with ASTM alloy F-30 or equivalent.
- 12. Lid Material
  - a. Nickel- or tin-plated nickel, weld seal.
  - b. Ceramic, glass seal.
  - c. ASTM alloy F-15 or equivalent, gold-plated, alloy seal.
  - d. BeO ceramic with glass seal.
- 13. Signetics symbol, angle cut, or lead tab denotes Lead No. 1.
- Recommended minimum offset before lead bend.
- 15. Maximum glass climb 0.010 inches.
- Maximum glass climb or lid skew is 0.010 inches.
- 17. Typical four places.
- 18. Dimension also applies to seating plane.

# Package Outlines

#### **PLASTIC PACKAGES**

| DESCRIPTION                    | PACKAGE CODE | $\theta_{JA}/\theta_{JC}$ (°C/W) | PACKAGE TYPE                  |  |
|--------------------------------|--------------|----------------------------------|-------------------------------|--|
| Standard Dual-in-Line Packages |              |                                  |                               |  |
| 8-Pin                          | N            | 110/49                           |                               |  |
| 14-Pin                         | N            | 90/46                            | TO-116/MO-001                 |  |
| 16-Pin                         | N            | 90/46                            | MO-001                        |  |
| 18-Pin                         | N            | 79/36                            |                               |  |
| 20-Pin                         | N            | 79/35                            |                               |  |
| 22-Pin                         | N            | 56/23                            |                               |  |
| 24-Pin                         | N            | 58/30                            | MO-015                        |  |
| 28-Pin                         | N            | 56/30                            | MO-015                        |  |
| Metal Headers                  |              |                                  |                               |  |
| 4-Pin                          | E            | 100/20                           | TO-46 Header                  |  |
| 4-Pin                          | E            | 150/25                           | TO-72 Header                  |  |
| 8-Pin                          | Н            | 150/25                           | TO-5 Header                   |  |
| 10-Pin                         | Н            | 150/25                           | TO-5/TO-100 Header, Short Can |  |
| 10-Pin                         | Н            | 150/25                           | TO-5/TO-100 Header, Tall Can  |  |
| Cerdip Family                  |              |                                  |                               |  |
| 8-Pin                          | FE           | 162/26                           | Dual-in-Line Ceramic          |  |
| 14-Pin                         | F            | 109/26                           | Dual-in-Line Ceramic          |  |
| 16-Pin                         | F            | 105/26                           | Dual-in-Line Ceramic          |  |
| 18-Pin                         | · F          | 88/22                            | Dual-in-Line Ceramic          |  |
| 20-Pin                         | F            | 85/22                            | Dual-in-Line Ceramic          |  |
| 22-Pin                         | F            | 75/13                            | Dual-in-Line Ceramic          |  |
| 24-Pin                         | F            | 65/16                            | Dual-in-Line Ceramic          |  |
| 28-Pin                         | F            | 62/16                            | Dual-in-Line Ceramic          |  |
| Laminated Ceramic, Side        | -Brazed Lead |                                  |                               |  |
| 16-Pin                         | 1            | 90/25                            | DIP Laminate                  |  |

#### 8-PIN PLASTIC SO (D PACKAGE)



#### 14-PIN PLASTIC SO (D PACKAGE)



#### 16-PIN PLASTIC SO (D PACKAGE)



# Package Outlines

#### 16-PIN PLASTIC SOL (D PACKAGE)



#### 20-PIN PLASTIC SOL (D PACKAGE)



# For Prefixes ADC. AM. AU. CA. DAC. ICM. LF. LM. MC, NE, SA, SE, SG, $\mu$ A, UC

### Package Outlines

#### 24-PIN PLASTIC SOL (D PACKAGE)



#### 28-PIN PLASTIC SOL (D PACKAGE)



### **Package Outlines**

#### 4-PIN HERMETIC TO-72 HEADER (E PACKAGE)



#### 8-PIN CERDIP (FE PACKAGE)



#### 14-PIN CERDIP (F PACKAGE)



#### 16-PIN CERDIP (F PACKAGE)



# Package Outlines

#### 18-PIN CERDIP (F PACKAGE)



#### 20-PIN CERDIP (F PACKAGE)



# Package Outlines

# For Prefixes ADC, AM, AU, CA, DAC, ICM, LF, LM, MC, NE, SA, SE, SG, $\mu$ A, UC

#### 22-PIN CERDIP (F PACKAGE)



#### 24-PIN CERDIP (F PACKAGE)



# Package Outlines

#### 28-PIN CERDIP (F PACKAGE)



#### 20-PIN PGA (G PACKAGE)



#### 8-PIN HERMETIC TO-5 HEADER (H PACKAGE)



#### 10-PIN HERMETIC TO-5/100 HEADER SHORT CAN (H PACKAGE)



# Package Outlines

#### 10-PIN HERMETIC TO-5/100 HEADER TALL CAN (H PACKAGE)



#### 16-PIN HERMETIC SDIP (I PACKAGE)



#### 8-PIN PLASTIC PDIP (N PACKAGE)



#### 14-PIN PLASTIC DIP (N PACKAGE)



### Package Outlines

#### 16-PIN PLASTIC DIP (N PACKAGE)



#### 18-PIN PLASTIC DIP (N PACKAGE)



#### 20-PIN PLASTIC DIP (N PACKAGE)



#### 22-PIN PLASTIC DIP (N PACKAGE)



### Package Outlines

#### 24-PIN PLASTIC DIP (N PACKAGE)



#### 28-PIN PLASTIC DIP (N PACKAGE)



# **Signetics**

# Package Outlines For Prefixes HEF, OM, PCD, PCF, PNA, SAA, SAB, TDA, TDD, TEA

**Linear Products** 

# INTRODUCTION Soldering

#### 1. By hand

Apply the soldering iron below the seating plane (or not more than 2mm above it). If its temperature is below 300°C it must not be in contact for more than 10 seconds; if between 300°C and 400°C, for not more than 5 seconds.

#### 2. By dip or wave

The maximum permissible temperature of the solder is 260°C; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary

immediately after soldering to keep the temperature within the permissible limit.

#### 3. Repairing soldered joints

The same precautions and limits apply as in (1) above.

# SMALL OUTLINE (SO) PACKAGES

#### The Reflow Solder Technique

The preferred technique for mounting miniature components on hybrid thick or thin-film circuits is reflow soldering. Solder is applied to the required areas on the substrate by dipping in a solder bath or, more usually, by screen printing a solder paste. Components are put in place and the solder is reflowed by heating.

Solder pastes consist of very finely powdered solder and flux suspended in an organic liquid binder. They are available in various forms depending on the specification of the solder

and the type of binder used. For hybrid circuit use, a tin-lead solder with 2 to 4% silver is recommended. The working temperature of this paste is about 220 to 230°C when a mild flux is used.

For printing the paste onto the substrate a stainless steel screen with a mesh of 80 to  $105\mu$ m is used for which the emulsion thickness should be about  $50\mu$ m. To ensure that sufficient solder paste is applied to the substrate, the screen aperture should be slightly larger than the corresponding contact area.

The contact pins are positioned on the substrate, the slight adhesive force of the solder paste being sufficient to keep them in place. The substrate is heated to the solder working temperature preferably by means of a controlled hot plate. The soldering process should be kept as short as possible: 10 to 15 seconds is sufficient to ensure good solder joints and evaporation of the binder fluid. After soldering, the substrate must be cleaned of any remaining flux.

10

#### 8-PIN PLASTIC (SOT-97A)



### 8-PIN CERDIP (SOT-151A)



#### 8-PIN METAL CERDIP (SOT-153B)



#### 9-PIN PLASTIC SIP (SOT-110B)



# For Prefixes HEF, OM, PCD, PCF, PNA, SAA, SAB, TDA, TDD, TEA

# Package Outlines

#### 9-PIN PLASTIC POWER SIP (SOT-131A, B)



### 9-PIN PLASTIC SIP (SOT-142)



#### 9-PIN PLASTIC POWER SIP-BENT-TO-DIP (SOT-157B)



#### 12-PIN PLASTIC DIP WITH METAL COOLING FIN (SOT-150)



#### 13-PIN PLASTIC POWER SIP-BENT-TO-DIP (SOT-141BA)



### 14-PIN PLASTIC DIP (SOT-27K, M, T)



#### 14-PIN CERDIP (SOT-73A, B, C)



#### 14-PIN METAL CERDIP (SOT-83B)



# 16-PIN PLASTIC DIP (SOT-38)



# 16-PIN PLASTIC DIP (SOT-38A)



# 16-PIN PLASTIC DIP (SOT-38D, DE)



# 16-PIN PLASTIC DIP (SOT-38Z)



# 16-PIN PLASTIC DIP WITH INTERNAL HEAT SPREADER (SOT-38WE-2)



# 16-PIN PLASTIC QIP (SOT-58)



# 16-PIN CERDIP (SOT-74A, B, C)



# 16-PIN METAL CERDIP (SOT-84B)



# Package Outlines

# 18-PIN METAL CERDIP (SOT-85B)



# 18-PIN PLASTIC DIP (SOT-102A)



# 18-PIN PLASTIC DIP (SOT-102C)



# 18-PIN PLASTIC DIP (SOT-102CS)



# Package Outlines

# 18-PIN PLASTIC DIP (SOT-102G)



# 18-PIN CERDIP (SOT-133A, B)



# 20-PIN PLASTIC DIP (SOT-146)



## 20-PIN CERDIP (SOT-152B, C)



# 20-PIN METAL CERDIP (SOT-154B)



# 20-PIN PLASTIC DIP (SOT-116)



# 22-PIN METAL CERDIP (SOT-118B)



# 22-PIN CERDIP (SOT-134A)



# 24-PIN METAL CERDIP (SOT-86A)



# 24-PIN CERDIP (SOT-94)



# 24-PIN PLASTIC DIP WITH INTERNAL HEAT SPREADER (SOT-101A, B)



# 28-PIN METAL CERDIP (SOT-87A)



# 28-PIN METAL CERDIP (SOT-87B)



# 28-PIN PLASTIC DIP (SOT-117)



# 28-PIN PLASTIC DIP (SOT-117D)



# 28-PIN CERDIP (SOT-135A)



# Package Outlines

## 40-PIN METAL CERDIP (SOT-88)



# 40-PIN METAL CERDIP (SOT-88B)



# 40-PIN PLASTIC DIP (SOT-129)



## 40-PIN CERDIP (SOT-145)



# Package Outlines

#### 8-PIN PLASTIC SO (D PACKAGE) (SO-8, SOT-96A)



#### 14-PIN PLASTIC SO (D PACKAGE) (SO-14, SOT-108A)



## 16-PIN PLASTIC SO (D PACKAGE) (SO-16, SOT-109A)



# 8-PIN PLASTIC SOL (D Package) (SOL-8, SOT-176)



# Package Outlines

### 16-PIN PLASTIC SOL (D PACKAGE) (SOL-16, SOT-162A)



## 20-PIN PLASTIC SOL (D PACKAGE) (SOL-20, SOT-163A)



# Package Outlines

# For Prefixes HEF, OM, PCD, PCF, PNA, SAA, SAB, TDA, TDD, TEA

## 24-PIN PLASTIC SOL (D PACKAGE) (SOL-24, SOT-137A)



#### 28-PIN PLASTIC SOL (D PACKAGE) (SOL-28, SOT-136A)



## 40-PIN PLASTIC SO (VSO-40, SOT-158A)



# 40-PIN PLASTIC SO (OPPOSITE BENT LEADS) (VSO-40, SOT-158B)



# **Signetics**

Section 11 Sales Offices

**Linear Products** 

|                      | INDEX |      |
|----------------------|-------|------|
| Sales Office Listing |       | 11-3 |

# Sales Offices

SIGNETICS **HEADQUARTERS** 

811 East Argues Avenue P.O. Box 3409 Sunnyvale, CA. 94088-3409 Phone: (408) 991-2000

Phone: (205) 830-4001

**ARIZONA** Phoenix

Huntsville

Phone: (602) 265-4444

**CALIFORNIA** Canoga Park

Phone: (818) 880-6304

Irvine

Phone: (714) 833-8980 (213) 588-3281

Los Angeles

Phone: (213) 670-1101

San Diego

Phone: (619) 560-0242

Sunnyvale

Phone: (408) 991-3737

**COLORADO** Aurora

Phone: (303) 751-5011

**FLORIDA** 

Ft. Lauderdale

Phone: (305) 486-6300

GEORGIA Atlanta

Phone: (404) 594-1392

ILLINOIS

Itasca Phone: (312) 250-0050

INDIANA Kokomo

Phone: (317) 459-5355

**KANSAS** Overland Park

Phone: (913) 469-4005

**MASSACHUSETTS** 

Littleton

Phone: (617) 486-8411

**MICHIGAN** 

Farmington Hills Phone: (313) 338-8600

MINNESOTA

**Edina** 

Phone: (612) 835-7455

**NEW JERSEY** Parsippany

Phone: (201) 334-4405

NEW YORK Hauppauge

Phone: (516) 348-7877

Wappingers Falls

Phone: (914) 297-4074

NORTH CAROLINA Raleigh

Phone: (919) 781-1900

OHIO Columbus

Phone: (614) 888-7143

OREGON Beaverton

Phone: (503) 627-0110

**PENNSYLVANIA** 

**Plymouth Meeting** Phone: (215) 825-4404

**TENNESSEE** Greeneville

Phone: (615) 639-0251

**TEXAS** 

Austin

Phone: (512) 339-9944

Houston

Phone: (713) 668-1989

Richardson

Phone: (214) 644-3500

CANADA SIGNETICS CANADA, LTD.

Etobicoke, Ontario Phone: (416) 626-6676

Nepean, Ontario

Signetics, Canada, Ltd. Phone: (613) 225-5467

**REPRESENTATIVES** 

ARIZONA

Scottsdale

Thom Luke Sales, Inc. Phone: (602) 941-1901

CONNECTICUT **Brookfield** 

> M & M Associates Phone: (203) 775-6888

FI ORIDA

Clearwater

Sigma Technical Associates Phone: (813) 791-0271

Ft. Lauderdale

Sigma Technical Associates Phone: (305) 731-5995

**ILLINOIS** 

**Hoffman Estates** Micro-Tex. Inc.

Phone: (312) 382-3001

INDIANA

Indianapolis

Mohrfield Marketing, Inc. Phone: (317) 546-6969

IOWA

Cedar Rapids

J.R. Sales

Phone: (319) 393-2232

MARYI AND

Glen Burnie

Third Wave Solutions, Inc. Phone: (301) 787-0220

MASSACHUSETTS Needham Heights

> Kanan Associates Phone: (617) 449-7400

MICHIGAN

**Bloomfield Hills** Enco Marketing

Phone: (313) 642-0203 MINNESOTA

Eden Prairie

High Technology Sales Phone: (612) 944-7274

MISSOURI

Bridaeton Centech, Inc.

Phone: (314) 291-4230

Raytown

Centech, Inc.

Phone: (816) 358-8100

**NEW HAMPSHIRE** Hookset

Kanan Associates Phone: (603) 645-0209

**NEW JERSEY** 

East Hanover

Emtec Sales, Inc. Phone: (201) 428-0600

**NEW MEXICO** 

Albuquerque F.P. Sales

Phone: (505) 345-5553

MEXICO **Panamtek** 

Mexico, D. F.

Phone: (905) 586-8443

**NEW YORK** 

Ithaca

Bob Dean, Inc. Phone: (607) 257-1111

OHIO

Centerville

Bear Marketing, Inc. Phone: (513) 436-2061

Richfield

Bear Marketing, Inc. Phone: (216) 659-3131 **OKLAHOMA** 

Tulsa

Jerry Robinson and Associates Phone: (918) 665-3562

OREGON

Reaverton

Western Technical Sales Phone: (503) 644-8860

PENNSYLVANIA Pittsburgh

Bear Marketing, Inc. Phone: (412) 531-2002

Willow Grove

Delta Technical Sales Inc. Phone: (215) 657-7250

UTAH

Salt Lake City

Electrodyne

Phone: (801) 264-8050

WASHINGTON Bellevue

Western Technical Sales

Phone: (206) 641-3900

Spokane

Western Technical Sales

Phone: (509) 922-7600

WISCONSIN

Waukesha

Micro-Tex, Inc. Phone: (414) 542-5352

CANADA

Burnaby, British Columbia

Tech-Trek, Ltd. Phone: (604) 439-1373

Mississauga, Ontario

Tech-Trek, Ltd.

Phone: (416) 238-0366

Nepean, Ontario

Tech-Trek, Ltd. Phone: (613) 225-5161

Ville St. Laurent, Quebec

Tech-Trek, Ltd.

Phone: (514) 337-7540

DISTRIBUTORS

Contact one of our local distributors: Anthem Electronics

Avnet Electronics Hamilton/Avnet Electronics Marshall Industries

Schweber Electronics Wyle/LEMG

Zentronics, Ltd.

## Sales Offices

### FOR SIGNETICS **PRODUCTS** WORLDWIDE:

#### ARGENTINA Philips Argentina S.A.

**Buenos Aires** Phone: 54-1-541-7141

### **AUSTRALIA** Philips Electronic

# Components and Materials, Ltd.

Artarmon, N.S.W. Phone: 61-2-439-3322

# **AUSTRIA**

Osterrichische Philips Wien

Phone: 43-222-60-101-820

# BELGIUM

#### N.V. Philips & MBLE Brussels

Phone: 32-2-5-23-00-00

#### BRAZIL Philips Do Brasil, Ltda.

Sao Paulo Phone: 55-11-211-2600

# CHII F

Philips Chilena S.A. Santiago

# Phone: 56-02-077-3816

#### PEOPLES REPUBLIC OF CHINA

Philips Hong Kong Ltd. Kwai Chung Kowloon Phone: 852-0-245-121

### COLOMBIA Iprelenso, Ltda.

Bogota Phone: 57-1-2497624

# DENMARK

Miniwatt A/S Copenhagen S Phone: 45-1-54-11-22

### FINLAND Oy Philips Ab

Helsinki

Phone: 358-0-172-71

Effective October 1988

## FRANCE

R.T.C. Issy-les-Moulineaux Cedex

Phone: 33-1-40-93-80-00

## **GERMANY**

#### Valvo Hamburg

Phone: 49-40-3-296-0

#### GREECE Philips S.A. Hellenique

Athens

# Phone: 30-1-4894-339 HONG KONG

# Philips Hong Kong, Ltd.

Kwai Chung, Kowloon Phone: 852-0-245-121

#### INDIA

## Peico Electronics & Elect. Ltd.

Bombay Phone: 91-22-493-8721

#### INDONESIA

P.T. Philips-Ralin Electronics Jakarta Selatan

Phone: 62-21-512-572

#### **IRELAND**

# Philips Electrical Ltd.

Dublin Phone: 353-1-69-33-55

# ISRAEL

Rapac Electronics, Ltd. Tel Aviv

Phone: 972-3-477115

#### ITALY Philips S.p.A.

Milano Phone: 39-2-67-52-1

# JAPAN

# Signetics Japan Ltd.

Phone: 81-6-304-6071

Signetics Japan Ltd.

Tokyo

Phone: 81-3-230-1521/2

#### KORFA

Philips Industries, Ltd.

Seoul

Phone: 82-2-794-5011 /12/13/14/15

#### MALAYSIA

## Philips Malaysia SDN Bernhad

Pulau Penang Phone: 60-4-870055

**Panamtek** Guadalajara, Jal

Phone: 52-36-30-30-29

#### **NETHERLANDS** Philips Nederland

Eindhoven Phone: 31-40-444-755

# **NEW ZEALAND**

Philips New Zealand Ltd. Auckland Phone: 64-9-605914

#### NORWAY Norsk A/S Philips

Oslo Phone: 47-2-68-02-00

# PERU

Cadesa San Isidro

Phone: 51-70-7080

# **PHILIPPINES**

Philips Industrial Dev., Inc. Makati Metro Manila Phone: 63-2-868951-9

# PORTUGAL

Philips Portuguesa SARL

Lisbon

Phone: 351-1-68-31-21

#### **SINGAPORE**

# Philips Project Dev. Pte., Ltd.

Singapore

Phone: 65-350-2000

#### SOUTH AFRICA E.D.A.C. (PTY), Ltd.

Joubert Park

Phone: 27-11-617-9111

#### SPAIN

## Miniwatt S.A.

Barcelona Phone: 34-3-301-63-12

#### SWEDEN

# Philips Komponenter A.B.

Stockholm

Phone: 46-8-782-10-00

# SWITZERLAND

Philips A.G. Zurich

Phone: 41-1-488-2211

## TAIWAN

# Philips Taiwan, Ltd.

Taipei Phone: 886-2-712-0500

#### THAII AND Philips Electrical Co.

of Thailand Ltd. Bangkok

Phone: 66-2-233-6330/9

#### TURKEY Turk Philips Ticaret A.S.

Istanbul

Phone: 90-11-43-59-10

# UNITED KINGDOM

Philips Componets London

Phone: 44-1-580-6633

# UNITED STATES

Signetics International Corp. Sunnyvale, California

# Phone: (408) 991-2000

## URUGUAY Luzilectron, S.A.

Montevideo Phone: 598-91-56-41 /42/43/44

#### **VENEZUELA** Magnetica, S.A.

Caracas

Phone: 58-2-241-7509

# Signetics

a division of North American Philips Corporation

Signetics Company 811 E. Arques Avenue P. O. Box 3409 Sunnyvale, California 94088-3409 Telephone 408/991-2000