

# Intel® 82544 Gigabit Ethernet Controllers with Integrated PHY Network Silicon

### **Product Brief**

### Overview

The Intel® 82544EI and 82544GC Gigabit Ethernet Controllers with Integrated PHY are Intel's single-chip Gigabit Ethernet Solutions. The Intel 82544EI Gigabit Ethernet Controller is available in a 27x27mm package for standard servers or workstations, and the Intel 82544GC Gigabit Ethernet Controller is available in a reduced-size, 21x21mm package, for ultra-dense or space-constrained servers.

- Over 50% smaller than the smallest two-chip solution
- Consumes up to 50% less power than other solutions
- Supports PCI-X for faster network performance
- Integrated third-generation MAC and proven IEEE 803.3ab compatible PHY

# **Product Description**

The Intel 82544EI and 82544GC Gigabit Ethernet Controllers are integrated, third-generation, Ethernet-LAN components, capable of supporting 1000Mb/s, 100Mb/s, and 10Mb/s data rates. These single-chip devices allow faster, smaller, simpler designs. The 82544EI and 82544GC manage both the MAC and PHY layer functions, and are optimized for LAN on Motherboard (LOM) designs, enterprise networking, and Internet appliances that use the Peripheral Component Interconnect (PCI) or PCI-X bus. The controllers provide a direct 32/64 bit, 33/66MHz interface to the PCI bus that supports the PCI Local Bus Specification (revision 2.2), as well as the emerging PCI-X extension to the PCI Local Bus (revision 1.0a) at clock rates up to 133MHz.

The Intel 82544EI and 82544GC Gigabit Ethernet Controllers provide an interface to host processors using on-chip command and status registers, and a shared host-memory area. The controller's descriptor ring management architecture is optimized to deliver both high performance and PCI/PCI-X bus efficiency. Using hardware acceleration, the controllers can offload various tasks from the host processor, such as TCP/UDP/IP checksum calculations and TCP segmentation. The Intel 82544EI and 82544GC Gigabit Ethernet Controllers cache up to 64 packet descriptors in a single burst for efficient PCI-bandwidth usage while the large 64KB on-chip packet buffer maintains superior performance as available PCI bandwidth descriptors change.

Fully integrated physical-layer circuitry provides a standard IEEE 802.3 Ethernet interface for 1000BASE-T, 100BASE-TX, and 10BASE-T applications (802.3ab, 802.3u, 802.3). And, with the addition of an appropriate serializer/deserializer (SERDES), the Intel 82544EI and 82544GC Gigabit Ethernet Controllers alternatively provide an Ethernet interface for 1000BASE-SX or LX applications (802.3z).

## **Applications**

The Intel 82544EI and 82544GC Gigabit Ethernet Controllers are designed for use in the following applications:

- LAN on Motherboard (LOM) for servers and workstations
- Industrial PCs including Compact-PCI and PMC designs
- Embedded designs that use a PCI bus (such as Ethernet switches, routers, firewalls, NAS filers, and other server appliances)

The 82544EI and 82544GC single-chip Gigabit Ethernet (MAC/PHY) solutions take up less space, making it easier to provide high-speed network connections as a standard part of a system.



| Features                                                                                                                                           | Benefits                                                                                                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCI/PCI-X Features                                                                                                                                 |                                                                                                                                                                                                                   |
| ■ PCI revision 2.2 at 32/64 bit, 33/66MHz                                                                                                          | ■ Application flexibility in LOM or embedded use                                                                                                                                                                  |
|                                                                                                                                                    | ■ 64-bit addressing for systems with more than 4GB of physical memory                                                                                                                                             |
| ■ PCI-X, rev.1.0a compliant host interface at clock rates up to 133MHz                                                                             | ■ Optimized server bus performance                                                                                                                                                                                |
| <ul> <li>Algorithms that optimally use advanced PCI MWI, MRM,<br/>MRL and PCI-X MRD, MRB, and MWB commands</li> </ul>                              | ■ Efficient bus operations                                                                                                                                                                                        |
| Network Interface (MAC) Features                                                                                                                   |                                                                                                                                                                                                                   |
| ■ Low-latency transmit and receive queues                                                                                                          | Network packets handled without waiting or buffer overflow                                                                                                                                                        |
| ■ TBI interface, in addition to internal PHY, for IEEE 802.3z full-duplex operation with SERDES                                                    | <ul> <li>Single device to interface with fiber or CAT-5 twisted-pair transmission<br/>mediums</li> </ul>                                                                                                          |
| ■ IEEE 802.3x compliant flow control support with software controllable pause times and threshold values                                           | <ul> <li>Control over the transmission of pause frames through software or<br/>hardware triggering</li> </ul>                                                                                                     |
| Internal Transceiver (PHY) Features                                                                                                                |                                                                                                                                                                                                                   |
| ■ Integrated PHY for 10/100/1000Mb/s full and half operation                                                                                       | <ul> <li>Reduced board space and lower power dissipation compared to<br/>multichip MAC/PHY solutions</li> </ul>                                                                                                   |
| ■ IEEE 802.3ab Auto-Negotiation                                                                                                                    | ■ Automatic link configuration including speed, duplex, and flow control                                                                                                                                          |
| ■ Proven PHY compatible with IEEE 802.3ab                                                                                                          | ■ Robust operation over the installed base of CAT-5 twisted-pair cabling                                                                                                                                          |
| <ul> <li>State-of-the-art DSP architecture implements digital adaptive<br/>equalization, echo cancellation, and cross-talk cancellation</li> </ul> | <ul> <li>Robust performance in noisy environments</li> <li>Tolerance of common electrical signal impairments</li> </ul>                                                                                           |
| Host Offloading Features                                                                                                                           |                                                                                                                                                                                                                   |
| ■ RX and TX IP and TCP/UDP checksum off-loading capabilities                                                                                       | ■ Reduced host CPU utilization                                                                                                                                                                                    |
| ■ Transmit TCP segmentation offloads host by sending up to 64K of<br>block TCP data to network controller                                          | Increased throughput and lower CPU utilization. Compatible with large<br>send offload feature found in Windows* XP                                                                                                |
| ■ Advanced packet filtering                                                                                                                        | <ul> <li>16 exact matched (unicast or multicast)</li> <li>4096-bit hash filter for multicast frames</li> <li>Promiscuous (unicast/multicast) transfer mode</li> <li>Optional filtering of erred frames</li> </ul> |
| ■ IEEE 802.1Q VLAN support                                                                                                                         | <ul> <li>■ VLAN tag insertion and stripping</li> <li>■ Packet filtering for up to 4096 VLAN tags</li> </ul>                                                                                                       |
| ■ Descriptor ring management hardware for TX and RX                                                                                                | Optimized fetching and write-back mechanisms for efficient system memory<br>and PCI bandwidth usage                                                                                                               |
| ■ 16KB jumbo frame support                                                                                                                         | ■ High throughput for large data transfers on compatible network segments                                                                                                                                         |
| ■ Interrupt coalescing (more than one packet per interrupt)                                                                                        | ■ Reduced interrupts generated by RX and TX operations, increasing throughput                                                                                                                                     |
| Memory Features                                                                                                                                    |                                                                                                                                                                                                                   |
| <ul> <li>Programmable host memory receive buffers (256B to 16KB)</li> <li>Programmable cache line size from 16B to 256B</li> </ul>                 | ■ Efficient usage of PCI bandwidth                                                                                                                                                                                |
| ■ 128-bit internal data path architecture                                                                                                          | ■ Superior DMA transfer rate performance                                                                                                                                                                          |
| ■ Independent transmit and receive queues                                                                                                          | ■ Enables simultaneous access by multiple CPUs                                                                                                                                                                    |
| ■ 64KB of configurable RX and TX Packet FIFOs                                                                                                      | ■ No external FIFO memory requirements                                                                                                                                                                            |
| Management Features                                                                                                                                |                                                                                                                                                                                                                   |
| ■ SDG3.0, WfM 2.0, PC2001 compliance                                                                                                               | ■ Remote network management capabilities via DMI 2.0 and SNMP software                                                                                                                                            |
| ■ Pre-boot eXecution Environment (PXE) Flash interface support                                                                                     | ■ Local flash interface for a PXE image                                                                                                                                                                           |
| ■ ACPI, PCI Power Management, Version 1.1 compliance                                                                                               | ■ PCI power management capability requirements for NIC and LOM applications                                                                                                                                       |
| ■ SNMP and RMON statistic counters                                                                                                                 | ■ Ease of monitoring system status                                                                                                                                                                                |
| ■ Wake on LAN* support                                                                                                                             | <ul> <li>Packet recognition and wakeup for NIC and LOM applications without<br/>software configuration</li> </ul>                                                                                                 |
| Additional Items                                                                                                                                   |                                                                                                                                                                                                                   |
| ■ Six activity and link indication outputs that directly drive LEDs                                                                                | ■ Indications for Link, RX, TX, and 10, 100, 1000Mb/s                                                                                                                                                             |
| ■ PHY detects polarity, MDI-X, and cable lengths. Auto MDI, MDI-X                                                                                  | <ul> <li>Easier network installation and maintenance at all speeds</li> <li>No need to know the difference between crossover and non-crossover cables</li> <li>End-to-end wiring tolerance</li> </ul>             |
| ■ Internal PLL for clock generation using a 25MHz crystal or a 25MHz oscillator                                                                    | ■ Lower component count and cost                                                                                                                                                                                  |
| ■ JTAG (IEEE 1149.1) Test Access Port built in                                                                                                     | ■ Simplified testing using boundary scan                                                                                                                                                                          |

# Characteristics

#### **Electrical**

■ PCI Signaling 3.3V or 5V environments

■ Power Dissipation 2.1W (typical). Low power and heat – optimized for space-constrained applications.

#### **Environmental**

■ Operating temperature 82544EI: 0°C to 70°C (maximum); 82544GC: 0°C to 55°C (maximum). Does not require a heat sink or forced airflow.

■ Storage temperature -65°C to 140°C

### **Physical**

■ Two package sizes to simplify LOM 82544EI: 416 pin PBGA, 27x27mm and embedded board designs 82544GC: 364 pin TFBGA, 21x21mm

### For more information, contact your Intel® sales representative.

Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel® Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice. Intel is a trademark or registered trademark of Intel Corporation or its subsidiaries in the United States and other countries.

